blob: 685a9c31b28f5cd8635fdde03370f805fe6abf19 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Owen Anderson5de6d842010-11-12 21:12:40 +000047def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000049}
Anton Korobeynikov52237112009-06-17 18:13:58 +000050
Jim Grosbach64171712010-02-16 21:07:46 +000051// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000052// of a t2_so_imm.
53def t2_so_imm_not : Operand<i32>,
54 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000055 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
56}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000057
58// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
59def t2_so_imm_neg : Operand<i32>,
60 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000061 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000062}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000063
Evan Chenga67efd12009-06-23 19:39:13 +000064/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
65def imm1_31 : PatLeaf<(i32 imm), [{
66 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
67}]>;
68
Evan Chengf49810c2009-06-23 17:48:47 +000069/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000070def imm0_4095 : Operand<i32>,
71 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +000072 return (uint32_t)N->getZExtValue() < 4096;
73}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000074
Jim Grosbach64171712010-02-16 21:07:46 +000075def imm0_4095_neg : PatLeaf<(i32 imm), [{
76 return (uint32_t)(-N->getZExtValue()) < 4096;
77}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000078
Evan Chengfa2ea1a2009-08-04 01:41:15 +000079def imm0_255_neg : PatLeaf<(i32 imm), [{
80 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000081}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000082
Jim Grosbach502e0aa2010-07-14 17:45:16 +000083def imm0_255_not : PatLeaf<(i32 imm), [{
84 return (uint32_t)(~N->getZExtValue()) < 255;
85}], imm_comp_XFORM>;
86
Evan Cheng055b0312009-06-29 07:51:04 +000087// Define Thumb2 specific addressing modes.
88
89// t2addrmode_imm12 := reg + imm12
90def t2addrmode_imm12 : Operand<i32>,
91 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +000092 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +000093 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +000094 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +000095 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +000096}
97
Owen Andersonc9bd4962011-03-18 17:42:55 +000098// t2ldrlabel := imm12
99def t2ldrlabel : Operand<i32> {
100 let EncoderMethod = "getAddrModeImm12OpValue";
101}
102
103
Owen Andersona838a252010-12-14 00:36:49 +0000104// ADR instruction labels.
105def t2adrlabel : Operand<i32> {
106 let EncoderMethod = "getT2AdrLabelOpValue";
107}
108
109
Johnny Chen0635fc52010-03-04 17:40:44 +0000110// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000111def t2addrmode_imm8 : Operand<i32>,
112 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
113 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000114 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000115 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000116 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000117}
118
Evan Cheng6d94f112009-07-03 00:06:39 +0000119def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000120 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
121 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000122 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000123 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000124 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000125}
126
Evan Cheng5c874172009-07-09 22:21:59 +0000127// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000128def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000129 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000130 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000132 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000133}
134
Johnny Chenae1757b2010-03-11 01:13:36 +0000135def t2am_imm8s4_offset : Operand<i32> {
136 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
137}
138
Evan Chengcba962d2009-07-09 20:40:44 +0000139// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000140def t2addrmode_so_reg : Operand<i32>,
141 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
142 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000143 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000144 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000145 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000146}
147
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000148// t2addrmode_reg := reg
149// Used by load/store exclusive instructions. Useful to enable right assembly
150// parsing and printing. Not used for any codegen matching.
151//
152def t2addrmode_reg : Operand<i32> {
153 let PrintMethod = "printAddrMode7Operand";
154 let MIOperandInfo = (ops tGPR);
155 let ParserMatchClass = MemMode7AsmOperand;
156}
Evan Cheng055b0312009-06-29 07:51:04 +0000157
Anton Korobeynikov52237112009-06-17 18:13:58 +0000158//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000159// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000160//
161
Owen Andersona99e7782010-11-15 18:45:17 +0000162
163class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000164 string opc, string asm, list<dag> pattern>
165 : T2I<oops, iops, itin, opc, asm, pattern> {
166 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000167 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000168
Jim Grosbach86386922010-12-08 22:10:43 +0000169 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000170 let Inst{26} = imm{11};
171 let Inst{14-12} = imm{10-8};
172 let Inst{7-0} = imm{7-0};
173}
174
Owen Andersonbb6315d2010-11-15 19:58:36 +0000175
Owen Andersona99e7782010-11-15 18:45:17 +0000176class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
177 string opc, string asm, list<dag> pattern>
178 : T2sI<oops, iops, itin, opc, asm, pattern> {
179 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000180 bits<4> Rn;
181 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000182
Jim Grosbach86386922010-12-08 22:10:43 +0000183 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000184 let Inst{26} = imm{11};
185 let Inst{14-12} = imm{10-8};
186 let Inst{7-0} = imm{7-0};
187}
188
Owen Andersonbb6315d2010-11-15 19:58:36 +0000189class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
190 string opc, string asm, list<dag> pattern>
191 : T2I<oops, iops, itin, opc, asm, pattern> {
192 bits<4> Rn;
193 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000194
Jim Grosbach86386922010-12-08 22:10:43 +0000195 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000196 let Inst{26} = imm{11};
197 let Inst{14-12} = imm{10-8};
198 let Inst{7-0} = imm{7-0};
199}
200
201
Owen Andersona99e7782010-11-15 18:45:17 +0000202class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
203 string opc, string asm, list<dag> pattern>
204 : T2I<oops, iops, itin, opc, asm, pattern> {
205 bits<4> Rd;
206 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000207
Jim Grosbach86386922010-12-08 22:10:43 +0000208 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000209 let Inst{3-0} = ShiftedRm{3-0};
210 let Inst{5-4} = ShiftedRm{6-5};
211 let Inst{14-12} = ShiftedRm{11-9};
212 let Inst{7-6} = ShiftedRm{8-7};
213}
214
215class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
216 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000217 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000218 bits<4> Rd;
219 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000220
Jim Grosbach86386922010-12-08 22:10:43 +0000221 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000222 let Inst{3-0} = ShiftedRm{3-0};
223 let Inst{5-4} = ShiftedRm{6-5};
224 let Inst{14-12} = ShiftedRm{11-9};
225 let Inst{7-6} = ShiftedRm{8-7};
226}
227
Owen Andersonbb6315d2010-11-15 19:58:36 +0000228class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
229 string opc, string asm, list<dag> pattern>
230 : T2I<oops, iops, itin, opc, asm, pattern> {
231 bits<4> Rn;
232 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000233
Jim Grosbach86386922010-12-08 22:10:43 +0000234 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000235 let Inst{3-0} = ShiftedRm{3-0};
236 let Inst{5-4} = ShiftedRm{6-5};
237 let Inst{14-12} = ShiftedRm{11-9};
238 let Inst{7-6} = ShiftedRm{8-7};
239}
240
Owen Andersona99e7782010-11-15 18:45:17 +0000241class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
242 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000243 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000244 bits<4> Rd;
245 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000246
Jim Grosbach86386922010-12-08 22:10:43 +0000247 let Inst{11-8} = Rd;
248 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000249}
250
251class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
252 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000253 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000254 bits<4> Rd;
255 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000256
Jim Grosbach86386922010-12-08 22:10:43 +0000257 let Inst{11-8} = Rd;
258 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000259}
260
Owen Andersonbb6315d2010-11-15 19:58:36 +0000261class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
262 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000263 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000264 bits<4> Rn;
265 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000266
Jim Grosbach86386922010-12-08 22:10:43 +0000267 let Inst{19-16} = Rn;
268 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000269}
270
Owen Andersona99e7782010-11-15 18:45:17 +0000271
272class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
273 string opc, string asm, list<dag> pattern>
274 : T2I<oops, iops, itin, opc, asm, pattern> {
275 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000276 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000277 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000278
Jim Grosbach86386922010-12-08 22:10:43 +0000279 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000280 let Inst{19-16} = Rn;
281 let Inst{26} = imm{11};
282 let Inst{14-12} = imm{10-8};
283 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000284}
285
Owen Anderson83da6cd2010-11-14 05:37:38 +0000286class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000287 string opc, string asm, list<dag> pattern>
288 : T2sI<oops, iops, itin, opc, asm, pattern> {
289 bits<4> Rd;
290 bits<4> Rn;
291 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000292
Jim Grosbach86386922010-12-08 22:10:43 +0000293 let Inst{11-8} = Rd;
294 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000295 let Inst{26} = imm{11};
296 let Inst{14-12} = imm{10-8};
297 let Inst{7-0} = imm{7-0};
298}
299
Owen Andersonbb6315d2010-11-15 19:58:36 +0000300class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
301 string opc, string asm, list<dag> pattern>
302 : T2I<oops, iops, itin, opc, asm, pattern> {
303 bits<4> Rd;
304 bits<4> Rm;
305 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000306
Jim Grosbach86386922010-12-08 22:10:43 +0000307 let Inst{11-8} = Rd;
308 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000309 let Inst{14-12} = imm{4-2};
310 let Inst{7-6} = imm{1-0};
311}
312
313class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
314 string opc, string asm, list<dag> pattern>
315 : T2sI<oops, iops, itin, opc, asm, pattern> {
316 bits<4> Rd;
317 bits<4> Rm;
318 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000319
Jim Grosbach86386922010-12-08 22:10:43 +0000320 let Inst{11-8} = Rd;
321 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000322 let Inst{14-12} = imm{4-2};
323 let Inst{7-6} = imm{1-0};
324}
325
Owen Anderson5de6d842010-11-12 21:12:40 +0000326class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000328 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000329 bits<4> Rd;
330 bits<4> Rn;
331 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000332
Jim Grosbach86386922010-12-08 22:10:43 +0000333 let Inst{11-8} = Rd;
334 let Inst{19-16} = Rn;
335 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000336}
337
338class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
339 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000340 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000341 bits<4> Rd;
342 bits<4> Rn;
343 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000344
Jim Grosbach86386922010-12-08 22:10:43 +0000345 let Inst{11-8} = Rd;
346 let Inst{19-16} = Rn;
347 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000348}
349
350class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000352 : T2I<oops, iops, itin, opc, asm, pattern> {
353 bits<4> Rd;
354 bits<4> Rn;
355 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000356
Jim Grosbach86386922010-12-08 22:10:43 +0000357 let Inst{11-8} = Rd;
358 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000359 let Inst{3-0} = ShiftedRm{3-0};
360 let Inst{5-4} = ShiftedRm{6-5};
361 let Inst{14-12} = ShiftedRm{11-9};
362 let Inst{7-6} = ShiftedRm{8-7};
363}
364
365class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
366 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000367 : T2sI<oops, iops, itin, opc, asm, pattern> {
368 bits<4> Rd;
369 bits<4> Rn;
370 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000371
Jim Grosbach86386922010-12-08 22:10:43 +0000372 let Inst{11-8} = Rd;
373 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000374 let Inst{3-0} = ShiftedRm{3-0};
375 let Inst{5-4} = ShiftedRm{6-5};
376 let Inst{14-12} = ShiftedRm{11-9};
377 let Inst{7-6} = ShiftedRm{8-7};
378}
379
Owen Anderson35141a92010-11-18 01:08:42 +0000380class T2FourReg<dag oops, dag iops, InstrItinClass itin,
381 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000382 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000383 bits<4> Rd;
384 bits<4> Rn;
385 bits<4> Rm;
386 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000387
Jim Grosbach86386922010-12-08 22:10:43 +0000388 let Inst{19-16} = Rn;
389 let Inst{15-12} = Ra;
390 let Inst{11-8} = Rd;
391 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000392}
393
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000394class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
395 dag oops, dag iops, InstrItinClass itin,
396 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000397 : T2I<oops, iops, itin, opc, asm, pattern> {
398 bits<4> RdLo;
399 bits<4> RdHi;
400 bits<4> Rn;
401 bits<4> Rm;
402
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000403 let Inst{31-23} = 0b111110111;
404 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000405 let Inst{19-16} = Rn;
406 let Inst{15-12} = RdLo;
407 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000408 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000409 let Inst{3-0} = Rm;
410}
411
Owen Anderson35141a92010-11-18 01:08:42 +0000412
Evan Chenga67efd12009-06-23 19:39:13 +0000413/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000414/// unary operation that produces a value. These are predicable and can be
415/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000416multiclass T2I_un_irs<bits<4> opcod, string opc,
417 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
418 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000419 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000420 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
421 opc, "\t$Rd, $imm",
422 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000423 let isAsCheapAsAMove = Cheap;
424 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000425 let Inst{31-27} = 0b11110;
426 let Inst{25} = 0;
427 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000428 let Inst{19-16} = 0b1111; // Rn
429 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000430 }
431 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000432 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
433 opc, ".w\t$Rd, $Rm",
434 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000435 let Inst{31-27} = 0b11101;
436 let Inst{26-25} = 0b01;
437 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000438 let Inst{19-16} = 0b1111; // Rn
439 let Inst{14-12} = 0b000; // imm3
440 let Inst{7-6} = 0b00; // imm2
441 let Inst{5-4} = 0b00; // type
442 }
Evan Chenga67efd12009-06-23 19:39:13 +0000443 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000444 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
445 opc, ".w\t$Rd, $ShiftedRm",
446 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{31-27} = 0b11101;
448 let Inst{26-25} = 0b01;
449 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000450 let Inst{19-16} = 0b1111; // Rn
451 }
Evan Chenga67efd12009-06-23 19:39:13 +0000452}
453
454/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000455/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000456/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000457multiclass T2I_bin_irs<bits<4> opcod, string opc,
458 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
459 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000460 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000461 def ri : T2sTwoRegImm<
462 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
463 opc, "\t$Rd, $Rn, $imm",
464 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000465 let Inst{31-27} = 0b11110;
466 let Inst{25} = 0;
467 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000468 let Inst{15} = 0;
469 }
Evan Chenga67efd12009-06-23 19:39:13 +0000470 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000471 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
472 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
473 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000474 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000475 let Inst{31-27} = 0b11101;
476 let Inst{26-25} = 0b01;
477 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000478 let Inst{14-12} = 0b000; // imm3
479 let Inst{7-6} = 0b00; // imm2
480 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000481 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000482 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000483 def rs : T2sTwoRegShiftedReg<
484 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
485 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
486 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000487 let Inst{31-27} = 0b11101;
488 let Inst{26-25} = 0b01;
489 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000490 }
491}
492
David Goodwin1f096272009-07-27 23:34:12 +0000493/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
494// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000495multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
496 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
497 PatFrag opnode, bit Commutable = 0> :
498 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000499
Evan Cheng1e249e32009-06-25 20:59:23 +0000500/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000501/// reversed. The 'rr' form is only defined for the disassembler; for codegen
502/// it is equivalent to the T2I_bin_irs counterpart.
503multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000504 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000505 def ri : T2sTwoRegImm<
506 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
507 opc, ".w\t$Rd, $Rn, $imm",
508 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000509 let Inst{31-27} = 0b11110;
510 let Inst{25} = 0;
511 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000512 let Inst{15} = 0;
513 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000514 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000515 def rr : T2sThreeReg<
516 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
517 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000518 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000519 let Inst{31-27} = 0b11101;
520 let Inst{26-25} = 0b01;
521 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000522 let Inst{14-12} = 0b000; // imm3
523 let Inst{7-6} = 0b00; // imm2
524 let Inst{5-4} = 0b00; // type
525 }
Evan Chengf49810c2009-06-23 17:48:47 +0000526 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000527 def rs : T2sTwoRegShiftedReg<
528 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
529 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
530 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000531 let Inst{31-27} = 0b11101;
532 let Inst{26-25} = 0b01;
533 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000534 }
Evan Chengf49810c2009-06-23 17:48:47 +0000535}
536
Evan Chenga67efd12009-06-23 19:39:13 +0000537/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000538/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000539let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000540multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
541 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
542 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000543 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000544 def ri : T2TwoRegImm<
545 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
546 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
547 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000548 let Inst{31-27} = 0b11110;
549 let Inst{25} = 0;
550 let Inst{24-21} = opcod;
551 let Inst{20} = 1; // The S bit.
552 let Inst{15} = 0;
553 }
Evan Chenga67efd12009-06-23 19:39:13 +0000554 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000555 def rr : T2ThreeReg<
556 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
557 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
558 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000559 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000560 let Inst{31-27} = 0b11101;
561 let Inst{26-25} = 0b01;
562 let Inst{24-21} = opcod;
563 let Inst{20} = 1; // The S bit.
564 let Inst{14-12} = 0b000; // imm3
565 let Inst{7-6} = 0b00; // imm2
566 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000567 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000568 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000569 def rs : T2TwoRegShiftedReg<
570 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
571 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
572 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000573 let Inst{31-27} = 0b11101;
574 let Inst{26-25} = 0b01;
575 let Inst{24-21} = opcod;
576 let Inst{20} = 1; // The S bit.
577 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000578}
579}
580
Evan Chenga67efd12009-06-23 19:39:13 +0000581/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
582/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000583multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
584 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000585 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000586 // The register-immediate version is re-materializable. This is useful
587 // in particular for taking the address of a local.
588 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000589 def ri : T2sTwoRegImm<
590 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
591 opc, ".w\t$Rd, $Rn, $imm",
592 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000593 let Inst{31-27} = 0b11110;
594 let Inst{25} = 0;
595 let Inst{24} = 1;
596 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000597 let Inst{15} = 0;
598 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000599 }
Evan Chengf49810c2009-06-23 17:48:47 +0000600 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000601 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000602 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
603 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
604 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000605 bits<4> Rd;
606 bits<4> Rn;
607 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000608 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000609 let Inst{26} = imm{11};
610 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000611 let Inst{23-21} = op23_21;
612 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000613 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000614 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000615 let Inst{14-12} = imm{10-8};
616 let Inst{11-8} = Rd;
617 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000618 }
Evan Chenga67efd12009-06-23 19:39:13 +0000619 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000620 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
621 opc, ".w\t$Rd, $Rn, $Rm",
622 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000623 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000624 let Inst{31-27} = 0b11101;
625 let Inst{26-25} = 0b01;
626 let Inst{24} = 1;
627 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000628 let Inst{14-12} = 0b000; // imm3
629 let Inst{7-6} = 0b00; // imm2
630 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000631 }
Evan Chengf49810c2009-06-23 17:48:47 +0000632 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000633 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000634 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000635 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
636 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000637 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000638 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000639 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000640 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000641 }
Evan Chengf49810c2009-06-23 17:48:47 +0000642}
643
Jim Grosbach6935efc2009-11-24 00:20:27 +0000644/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000645/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000646/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000647let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000648multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
649 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000650 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000651 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000652 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
653 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000654 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000655 let Inst{31-27} = 0b11110;
656 let Inst{25} = 0;
657 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000658 let Inst{15} = 0;
659 }
Evan Chenga67efd12009-06-23 19:39:13 +0000660 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000661 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000662 opc, ".w\t$Rd, $Rn, $Rm",
663 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000664 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000665 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000666 let Inst{31-27} = 0b11101;
667 let Inst{26-25} = 0b01;
668 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000669 let Inst{14-12} = 0b000; // imm3
670 let Inst{7-6} = 0b00; // imm2
671 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000672 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000673 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000674 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000675 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000676 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
677 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000678 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000679 let Inst{31-27} = 0b11101;
680 let Inst{26-25} = 0b01;
681 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000682 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000683}
684
685// Carry setting variants
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000686let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000687multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
688 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000689 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000690 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000691 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
692 opc, "\t$Rd, $Rn, $imm",
693 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000694 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000695 let Inst{31-27} = 0b11110;
696 let Inst{25} = 0;
697 let Inst{24-21} = opcod;
698 let Inst{20} = 1; // The S bit.
699 let Inst{15} = 0;
700 }
Evan Cheng62674222009-06-25 23:34:10 +0000701 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000702 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000703 opc, ".w\t$Rd, $Rn, $Rm",
704 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000705 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000706 let isCommutable = Commutable;
707 let Inst{31-27} = 0b11101;
708 let Inst{26-25} = 0b01;
709 let Inst{24-21} = opcod;
710 let Inst{20} = 1; // The S bit.
711 let Inst{14-12} = 0b000; // imm3
712 let Inst{7-6} = 0b00; // imm2
713 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000714 }
Evan Cheng62674222009-06-25 23:34:10 +0000715 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000716 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000717 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
718 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
719 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000720 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000721 let Inst{31-27} = 0b11101;
722 let Inst{26-25} = 0b01;
723 let Inst{24-21} = opcod;
724 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000725 }
Evan Chengf49810c2009-06-23 17:48:47 +0000726}
727}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000728}
Evan Chengf49810c2009-06-23 17:48:47 +0000729
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000730/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
731/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000732let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000733multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000734 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000735 def ri : T2TwoRegImm<
736 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
737 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
738 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000739 let Inst{31-27} = 0b11110;
740 let Inst{25} = 0;
741 let Inst{24-21} = opcod;
742 let Inst{20} = 1; // The S bit.
743 let Inst{15} = 0;
744 }
Evan Chengf49810c2009-06-23 17:48:47 +0000745 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000746 def rs : T2TwoRegShiftedReg<
747 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
748 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
749 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000750 let Inst{31-27} = 0b11101;
751 let Inst{26-25} = 0b01;
752 let Inst{24-21} = opcod;
753 let Inst{20} = 1; // The S bit.
754 }
Evan Chengf49810c2009-06-23 17:48:47 +0000755}
756}
757
Evan Chenga67efd12009-06-23 19:39:13 +0000758/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
759// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000760multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000761 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000762 def ri : T2sTwoRegShiftImm<
763 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
764 opc, ".w\t$Rd, $Rm, $imm",
765 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000766 let Inst{31-27} = 0b11101;
767 let Inst{26-21} = 0b010010;
768 let Inst{19-16} = 0b1111; // Rn
769 let Inst{5-4} = opcod;
770 }
Evan Chenga67efd12009-06-23 19:39:13 +0000771 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000772 def rr : T2sThreeReg<
773 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
774 opc, ".w\t$Rd, $Rn, $Rm",
775 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000776 let Inst{31-27} = 0b11111;
777 let Inst{26-23} = 0b0100;
778 let Inst{22-21} = opcod;
779 let Inst{15-12} = 0b1111;
780 let Inst{7-4} = 0b0000;
781 }
Evan Chenga67efd12009-06-23 19:39:13 +0000782}
Evan Chengf49810c2009-06-23 17:48:47 +0000783
Johnny Chend68e1192009-12-15 17:24:14 +0000784/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000785/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000786/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000787let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000788multiclass T2I_cmp_irs<bits<4> opcod, string opc,
789 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
790 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000791 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000792 def ri : T2OneRegCmpImm<
793 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
794 opc, ".w\t$Rn, $imm",
795 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000796 let Inst{31-27} = 0b11110;
797 let Inst{25} = 0;
798 let Inst{24-21} = opcod;
799 let Inst{20} = 1; // The S bit.
800 let Inst{15} = 0;
801 let Inst{11-8} = 0b1111; // Rd
802 }
Evan Chenga67efd12009-06-23 19:39:13 +0000803 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000804 def rr : T2TwoRegCmp<
805 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000806 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000807 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000808 let Inst{31-27} = 0b11101;
809 let Inst{26-25} = 0b01;
810 let Inst{24-21} = opcod;
811 let Inst{20} = 1; // The S bit.
812 let Inst{14-12} = 0b000; // imm3
813 let Inst{11-8} = 0b1111; // Rd
814 let Inst{7-6} = 0b00; // imm2
815 let Inst{5-4} = 0b00; // type
816 }
Evan Chengf49810c2009-06-23 17:48:47 +0000817 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000818 def rs : T2OneRegCmpShiftedReg<
819 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
820 opc, ".w\t$Rn, $ShiftedRm",
821 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000822 let Inst{31-27} = 0b11101;
823 let Inst{26-25} = 0b01;
824 let Inst{24-21} = opcod;
825 let Inst{20} = 1; // The S bit.
826 let Inst{11-8} = 0b1111; // Rd
827 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000828}
829}
830
Evan Chengf3c21b82009-06-30 02:15:48 +0000831/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000832multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000833 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000834 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
835 opc, ".w\t$Rt, $addr",
836 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000837 let Inst{31-27} = 0b11111;
838 let Inst{26-25} = 0b00;
839 let Inst{24} = signed;
840 let Inst{23} = 1;
841 let Inst{22-21} = opcod;
842 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000843
Owen Anderson75579f72010-11-29 22:44:32 +0000844 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000845 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000846
Owen Anderson80dd3e02010-11-30 22:45:47 +0000847 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000848 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000849 let Inst{19-16} = addr{16-13}; // Rn
850 let Inst{23} = addr{12}; // U
851 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000852 }
Owen Anderson75579f72010-11-29 22:44:32 +0000853 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
854 opc, "\t$Rt, $addr",
855 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000856 let Inst{31-27} = 0b11111;
857 let Inst{26-25} = 0b00;
858 let Inst{24} = signed;
859 let Inst{23} = 0;
860 let Inst{22-21} = opcod;
861 let Inst{20} = 1; // load
862 let Inst{11} = 1;
863 // Offset: index==TRUE, wback==FALSE
864 let Inst{10} = 1; // The P bit.
865 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000866
Owen Anderson75579f72010-11-29 22:44:32 +0000867 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000868 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000869
Owen Anderson75579f72010-11-29 22:44:32 +0000870 bits<13> addr;
871 let Inst{19-16} = addr{12-9}; // Rn
872 let Inst{9} = addr{8}; // U
873 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000874 }
Owen Anderson75579f72010-11-29 22:44:32 +0000875 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
876 opc, ".w\t$Rt, $addr",
877 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000878 let Inst{31-27} = 0b11111;
879 let Inst{26-25} = 0b00;
880 let Inst{24} = signed;
881 let Inst{23} = 0;
882 let Inst{22-21} = opcod;
883 let Inst{20} = 1; // load
884 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000885
Owen Anderson75579f72010-11-29 22:44:32 +0000886 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000887 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000888
Owen Anderson75579f72010-11-29 22:44:32 +0000889 bits<10> addr;
890 let Inst{19-16} = addr{9-6}; // Rn
891 let Inst{3-0} = addr{5-2}; // Rm
892 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000893 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000894
Owen Anderson971b83b2011-02-08 22:39:40 +0000895 // FIXME: Is the pci variant actually needed?
Owen Andersonc9bd4962011-03-18 17:42:55 +0000896 def pci : T2Ipc <(outs GPR:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000897 opc, ".w\t$Rt, $addr",
898 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
899 let isReMaterializable = 1;
900 let Inst{31-27} = 0b11111;
901 let Inst{26-25} = 0b00;
902 let Inst{24} = signed;
903 let Inst{23} = ?; // add = (U == '1')
904 let Inst{22-21} = opcod;
905 let Inst{20} = 1; // load
906 let Inst{19-16} = 0b1111; // Rn
907 bits<4> Rt;
908 bits<12> addr;
909 let Inst{15-12} = Rt{3-0};
910 let Inst{11-0} = addr{11-0};
911 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000912}
913
David Goodwin73b8f162009-06-30 22:11:34 +0000914/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000915multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000916 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000917 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
918 opc, ".w\t$Rt, $addr",
919 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000920 let Inst{31-27} = 0b11111;
921 let Inst{26-23} = 0b0001;
922 let Inst{22-21} = opcod;
923 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000924
Owen Anderson75579f72010-11-29 22:44:32 +0000925 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000926 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000927
Owen Anderson80dd3e02010-11-30 22:45:47 +0000928 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000929 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000930 let Inst{19-16} = addr{16-13}; // Rn
931 let Inst{23} = addr{12}; // U
932 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000933 }
Owen Anderson75579f72010-11-29 22:44:32 +0000934 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
935 opc, "\t$Rt, $addr",
936 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000937 let Inst{31-27} = 0b11111;
938 let Inst{26-23} = 0b0000;
939 let Inst{22-21} = opcod;
940 let Inst{20} = 0; // !load
941 let Inst{11} = 1;
942 // Offset: index==TRUE, wback==FALSE
943 let Inst{10} = 1; // The P bit.
944 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000945
Owen Anderson75579f72010-11-29 22:44:32 +0000946 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000947 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000948
Owen Anderson75579f72010-11-29 22:44:32 +0000949 bits<13> addr;
950 let Inst{19-16} = addr{12-9}; // Rn
951 let Inst{9} = addr{8}; // U
952 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000953 }
Owen Anderson75579f72010-11-29 22:44:32 +0000954 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
955 opc, ".w\t$Rt, $addr",
956 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000957 let Inst{31-27} = 0b11111;
958 let Inst{26-23} = 0b0000;
959 let Inst{22-21} = opcod;
960 let Inst{20} = 0; // !load
961 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000962
Owen Anderson75579f72010-11-29 22:44:32 +0000963 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000964 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000965
Owen Anderson75579f72010-11-29 22:44:32 +0000966 bits<10> addr;
967 let Inst{19-16} = addr{9-6}; // Rn
968 let Inst{3-0} = addr{5-2}; // Rm
969 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000970 }
David Goodwin73b8f162009-06-30 22:11:34 +0000971}
972
Evan Cheng0e55fd62010-09-30 01:08:25 +0000973/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000974/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000975multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000976 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
977 opc, ".w\t$Rd, $Rm",
978 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000979 let Inst{31-27} = 0b11111;
980 let Inst{26-23} = 0b0100;
981 let Inst{22-20} = opcod;
982 let Inst{19-16} = 0b1111; // Rn
983 let Inst{15-12} = 0b1111;
984 let Inst{7} = 1;
985 let Inst{5-4} = 0b00; // rotate
986 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000987 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000988 opc, ".w\t$Rd, $Rm, ror $rot",
989 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000990 let Inst{31-27} = 0b11111;
991 let Inst{26-23} = 0b0100;
992 let Inst{22-20} = opcod;
993 let Inst{19-16} = 0b1111; // Rn
994 let Inst{15-12} = 0b1111;
995 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000996
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000997 bits<2> rot;
998 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000999 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001000}
1001
Eli Friedman761fa7a2010-06-24 18:20:04 +00001002// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001003multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001004 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1005 opc, "\t$Rd, $Rm",
1006 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001007 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001008 let Inst{31-27} = 0b11111;
1009 let Inst{26-23} = 0b0100;
1010 let Inst{22-20} = opcod;
1011 let Inst{19-16} = 0b1111; // Rn
1012 let Inst{15-12} = 0b1111;
1013 let Inst{7} = 1;
1014 let Inst{5-4} = 0b00; // rotate
1015 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001016 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1017 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001018 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001019 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001020 let Inst{31-27} = 0b11111;
1021 let Inst{26-23} = 0b0100;
1022 let Inst{22-20} = opcod;
1023 let Inst{19-16} = 0b1111; // Rn
1024 let Inst{15-12} = 0b1111;
1025 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001026
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001027 bits<2> rot;
1028 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001029 }
1030}
1031
Eli Friedman761fa7a2010-06-24 18:20:04 +00001032// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1033// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001034multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001035 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1036 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001037 let Inst{31-27} = 0b11111;
1038 let Inst{26-23} = 0b0100;
1039 let Inst{22-20} = opcod;
1040 let Inst{19-16} = 0b1111; // Rn
1041 let Inst{15-12} = 0b1111;
1042 let Inst{7} = 1;
1043 let Inst{5-4} = 0b00; // rotate
1044 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001045 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1046 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001047 let Inst{31-27} = 0b11111;
1048 let Inst{26-23} = 0b0100;
1049 let Inst{22-20} = opcod;
1050 let Inst{19-16} = 0b1111; // Rn
1051 let Inst{15-12} = 0b1111;
1052 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001053
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001054 bits<2> rot;
1055 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001056 }
1057}
1058
Evan Cheng0e55fd62010-09-30 01:08:25 +00001059/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001060/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001061multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001062 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1063 opc, "\t$Rd, $Rn, $Rm",
1064 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001065 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001066 let Inst{31-27} = 0b11111;
1067 let Inst{26-23} = 0b0100;
1068 let Inst{22-20} = opcod;
1069 let Inst{15-12} = 0b1111;
1070 let Inst{7} = 1;
1071 let Inst{5-4} = 0b00; // rotate
1072 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001073 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1074 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001075 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1076 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1077 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001078 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001079 let Inst{31-27} = 0b11111;
1080 let Inst{26-23} = 0b0100;
1081 let Inst{22-20} = opcod;
1082 let Inst{15-12} = 0b1111;
1083 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001084
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001085 bits<2> rot;
1086 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001087 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001088}
1089
Johnny Chen93042d12010-03-02 18:14:57 +00001090// DO variant - disassembly only, no pattern
1091
Evan Cheng0e55fd62010-09-30 01:08:25 +00001092multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001093 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1094 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001095 let Inst{31-27} = 0b11111;
1096 let Inst{26-23} = 0b0100;
1097 let Inst{22-20} = opcod;
1098 let Inst{15-12} = 0b1111;
1099 let Inst{7} = 1;
1100 let Inst{5-4} = 0b00; // rotate
1101 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001102 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1103 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001104 let Inst{31-27} = 0b11111;
1105 let Inst{26-23} = 0b0100;
1106 let Inst{22-20} = opcod;
1107 let Inst{15-12} = 0b1111;
1108 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001109
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001110 bits<2> rot;
1111 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001112 }
1113}
1114
Anton Korobeynikov52237112009-06-17 18:13:58 +00001115//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001116// Instructions
1117//===----------------------------------------------------------------------===//
1118
1119//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001120// Miscellaneous Instructions.
1121//
1122
Owen Andersonda663f72010-11-15 21:30:39 +00001123class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1124 string asm, list<dag> pattern>
1125 : T2XI<oops, iops, itin, asm, pattern> {
1126 bits<4> Rd;
1127 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001128
Jim Grosbach86386922010-12-08 22:10:43 +00001129 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001130 let Inst{26} = label{11};
1131 let Inst{14-12} = label{10-8};
1132 let Inst{7-0} = label{7-0};
1133}
1134
Evan Chenga09b9ca2009-06-24 23:47:58 +00001135// LEApcrel - Load a pc-relative address into a register without offending the
1136// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001137def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1138 (ins t2adrlabel:$addr, pred:$p),
1139 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001140 let Inst{31-27} = 0b11110;
1141 let Inst{25-24} = 0b10;
1142 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1143 let Inst{22} = 0;
1144 let Inst{20} = 0;
1145 let Inst{19-16} = 0b1111; // Rn
1146 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001147
Owen Andersona838a252010-12-14 00:36:49 +00001148 bits<4> Rd;
1149 bits<13> addr;
1150 let Inst{11-8} = Rd;
1151 let Inst{23} = addr{12};
1152 let Inst{21} = addr{12};
1153 let Inst{26} = addr{11};
1154 let Inst{14-12} = addr{10-8};
1155 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001156}
Owen Andersona838a252010-12-14 00:36:49 +00001157
1158let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001159def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1160 Size4Bytes, IIC_iALUi, []>;
1161def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1162 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1163 Size4Bytes, IIC_iALUi,
1164 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001165
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001166
1167// FIXME: None of these add/sub SP special instructions should be necessary
1168// at all for thumb2 since they use the same encodings as the generic
1169// add/sub instructions. In thumb1 we need them since they have dedicated
1170// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001171// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001172let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001173def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1174 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001175 let Inst{31-27} = 0b11110;
1176 let Inst{25} = 0;
1177 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001178 let Inst{15} = 0;
1179}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001180def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1181 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001182 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001183 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001184 let Inst{15} = 0;
1185}
Evan Cheng86198642009-08-07 00:34:42 +00001186
1187// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001188def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001189 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1190 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001191 let Inst{31-27} = 0b11101;
1192 let Inst{26-25} = 0b01;
1193 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001194 let Inst{15} = 0;
1195}
Evan Cheng86198642009-08-07 00:34:42 +00001196
1197// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001198def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1199 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001200 let Inst{31-27} = 0b11110;
1201 let Inst{25} = 0;
1202 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001203 let Inst{15} = 0;
1204}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001205def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1206 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001207 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001208 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001209 let Inst{15} = 0;
1210}
Evan Cheng86198642009-08-07 00:34:42 +00001211
1212// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001213def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001214 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001215 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001216 let Inst{31-27} = 0b11101;
1217 let Inst{26-25} = 0b01;
1218 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001219 let Inst{19-16} = 0b1101; // Rn = sp
1220 let Inst{15} = 0;
1221}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001222} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001223
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001224// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001225def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001226 "sdiv", "\t$Rd, $Rn, $Rm",
1227 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001228 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001229 let Inst{31-27} = 0b11111;
1230 let Inst{26-21} = 0b011100;
1231 let Inst{20} = 0b1;
1232 let Inst{15-12} = 0b1111;
1233 let Inst{7-4} = 0b1111;
1234}
1235
Jim Grosbach7a088642010-11-19 17:11:02 +00001236def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001237 "udiv", "\t$Rd, $Rn, $Rm",
1238 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001239 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001240 let Inst{31-27} = 0b11111;
1241 let Inst{26-21} = 0b011101;
1242 let Inst{20} = 0b1;
1243 let Inst{15-12} = 0b1111;
1244 let Inst{7-4} = 0b1111;
1245}
1246
Evan Chenga09b9ca2009-06-24 23:47:58 +00001247//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001248// Load / store Instructions.
1249//
1250
Evan Cheng055b0312009-06-29 07:51:04 +00001251// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001252let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001253defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001254 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001255
Evan Chengf3c21b82009-06-30 02:15:48 +00001256// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001257defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001258 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001259defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001260 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001261
Evan Chengf3c21b82009-06-30 02:15:48 +00001262// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001263defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001264 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001265defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001266 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001267
Owen Anderson9d63d902010-12-01 19:18:46 +00001268let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001269// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001270def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001271 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001272 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001273} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001274
1275// zextload i1 -> zextload i8
1276def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1277 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1278def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1279 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1280def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1281 (t2LDRBs t2addrmode_so_reg:$addr)>;
1282def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1283 (t2LDRBpci tconstpool:$addr)>;
1284
1285// extload -> zextload
1286// FIXME: Reduce the number of patterns by legalizing extload to zextload
1287// earlier?
1288def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1289 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1290def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1291 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1292def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1293 (t2LDRBs t2addrmode_so_reg:$addr)>;
1294def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1295 (t2LDRBpci tconstpool:$addr)>;
1296
1297def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1298 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1299def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1300 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1301def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1302 (t2LDRBs t2addrmode_so_reg:$addr)>;
1303def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1304 (t2LDRBpci tconstpool:$addr)>;
1305
1306def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1307 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1308def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1309 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1310def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1311 (t2LDRHs t2addrmode_so_reg:$addr)>;
1312def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1313 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001314
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001315// FIXME: The destination register of the loads and stores can't be PC, but
1316// can be SP. We need another regclass (similar to rGPR) to represent
1317// that. Not a pressing issue since these are selected manually,
1318// not via pattern.
1319
Evan Chenge88d5ce2009-07-02 07:28:31 +00001320// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001321
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001322let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001323def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001324 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001325 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001326 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001327 []>;
1328
Owen Anderson6b0fa632010-12-09 02:56:12 +00001329def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1330 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001331 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001332 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001333 []>;
1334
Owen Anderson6b0fa632010-12-09 02:56:12 +00001335def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001336 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001338 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001339 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001340def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1341 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001343 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001344 []>;
1345
Owen Anderson6b0fa632010-12-09 02:56:12 +00001346def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001347 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001348 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001349 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001350 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001351def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1352 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001353 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001354 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001355 []>;
1356
Owen Anderson6b0fa632010-12-09 02:56:12 +00001357def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001358 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001359 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001360 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001361 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001362def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1363 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001364 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001365 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001366 []>;
1367
Owen Anderson6b0fa632010-12-09 02:56:12 +00001368def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001369 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001371 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001372 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001373def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1374 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001376 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001377 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001378} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001379
Johnny Chene54a3ef2010-03-03 18:45:36 +00001380// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1381// for disassembly only.
1382// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001383class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001384 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001385 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001386 let Inst{31-27} = 0b11111;
1387 let Inst{26-25} = 0b00;
1388 let Inst{24} = signed;
1389 let Inst{23} = 0;
1390 let Inst{22-21} = type;
1391 let Inst{20} = 1; // load
1392 let Inst{11} = 1;
1393 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001394
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001395 bits<4> Rt;
1396 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001397 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001398 let Inst{19-16} = addr{12-9};
1399 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001400}
1401
Evan Cheng0e55fd62010-09-30 01:08:25 +00001402def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1403def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1404def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1405def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1406def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001407
David Goodwin73b8f162009-06-30 22:11:34 +00001408// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001409defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001410 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001411defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001412 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001413defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001414 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001415
David Goodwin6647cea2009-06-30 22:50:01 +00001416// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001417let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001418def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001419 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1420 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001421
Evan Cheng6d94f112009-07-03 00:06:39 +00001422// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001423def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001424 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001425 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001426 "str", "\t$Rt, [$Rn, $addr]!",
1427 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001428 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001429 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001430
Owen Anderson6b0fa632010-12-09 02:56:12 +00001431def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001432 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001433 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001434 "str", "\t$Rt, [$Rn], $addr",
1435 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001436 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001437 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001438
Owen Anderson6b0fa632010-12-09 02:56:12 +00001439def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001440 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001441 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001442 "strh", "\t$Rt, [$Rn, $addr]!",
1443 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001444 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001445 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001446
Owen Anderson6b0fa632010-12-09 02:56:12 +00001447def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001448 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001449 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001450 "strh", "\t$Rt, [$Rn], $addr",
1451 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001452 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001453 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001454
Owen Anderson6b0fa632010-12-09 02:56:12 +00001455def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001456 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001457 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001458 "strb", "\t$Rt, [$Rn, $addr]!",
1459 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001460 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001461 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001462
Owen Anderson6b0fa632010-12-09 02:56:12 +00001463def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001464 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001465 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001466 "strb", "\t$Rt, [$Rn], $addr",
1467 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001468 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001469 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001470
Johnny Chene54a3ef2010-03-03 18:45:36 +00001471// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1472// only.
1473// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001474class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001475 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001476 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001477 let Inst{31-27} = 0b11111;
1478 let Inst{26-25} = 0b00;
1479 let Inst{24} = 0; // not signed
1480 let Inst{23} = 0;
1481 let Inst{22-21} = type;
1482 let Inst{20} = 0; // store
1483 let Inst{11} = 1;
1484 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001485
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001486 bits<4> Rt;
1487 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001488 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001489 let Inst{19-16} = addr{12-9};
1490 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001491}
1492
Evan Cheng0e55fd62010-09-30 01:08:25 +00001493def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1494def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1495def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001496
Johnny Chenae1757b2010-03-11 01:13:36 +00001497// ldrd / strd pre / post variants
1498// For disassembly only.
1499
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001500def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001501 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001502 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001503
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001504def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001505 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001506 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001507
1508def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001509 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001510 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001511
1512def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001513 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001514 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001515
Johnny Chen0635fc52010-03-04 17:40:44 +00001516// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1517// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001518// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1519// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001520multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001521
Evan Chengdfed19f2010-11-03 06:34:55 +00001522 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001523 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001524 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001525 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001526 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001527 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001528 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001529 let Inst{20} = 1;
1530 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001531
Owen Anderson80dd3e02010-11-30 22:45:47 +00001532 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001533 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001534 let Inst{19-16} = addr{16-13}; // Rn
1535 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001536 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001537 }
1538
Evan Chengdfed19f2010-11-03 06:34:55 +00001539 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001540 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001541 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001542 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001543 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001544 let Inst{23} = 0; // U = 0
1545 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001546 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001547 let Inst{20} = 1;
1548 let Inst{15-12} = 0b1111;
1549 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001550
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001551 bits<13> addr;
1552 let Inst{19-16} = addr{12-9}; // Rn
1553 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001554 }
1555
Evan Chengdfed19f2010-11-03 06:34:55 +00001556 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001557 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001558 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001559 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001560 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001561 let Inst{23} = 0; // add = TRUE for T1
1562 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001563 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001564 let Inst{20} = 1;
1565 let Inst{15-12} = 0b1111;
1566 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001567
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001568 bits<10> addr;
1569 let Inst{19-16} = addr{9-6}; // Rn
1570 let Inst{3-0} = addr{5-2}; // Rm
1571 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001572 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001573}
1574
Evan Cheng416941d2010-11-04 05:19:35 +00001575defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1576defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1577defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001578
Evan Cheng2889cce2009-07-03 00:18:36 +00001579//===----------------------------------------------------------------------===//
1580// Load / store multiple Instructions.
1581//
1582
Bill Wendling6c470b82010-11-13 09:09:38 +00001583multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1584 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001585 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001586 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001587 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001588 bits<4> Rn;
1589 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001590
Bill Wendling6c470b82010-11-13 09:09:38 +00001591 let Inst{31-27} = 0b11101;
1592 let Inst{26-25} = 0b00;
1593 let Inst{24-23} = 0b01; // Increment After
1594 let Inst{22} = 0;
1595 let Inst{21} = 0; // No writeback
1596 let Inst{20} = L_bit;
1597 let Inst{19-16} = Rn;
1598 let Inst{15-0} = regs;
1599 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001600 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001601 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001602 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001603 bits<4> Rn;
1604 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001605
Bill Wendling6c470b82010-11-13 09:09:38 +00001606 let Inst{31-27} = 0b11101;
1607 let Inst{26-25} = 0b00;
1608 let Inst{24-23} = 0b01; // Increment After
1609 let Inst{22} = 0;
1610 let Inst{21} = 1; // Writeback
1611 let Inst{20} = L_bit;
1612 let Inst{19-16} = Rn;
1613 let Inst{15-0} = regs;
1614 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001615 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001616 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1617 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1618 bits<4> Rn;
1619 bits<16> regs;
1620
1621 let Inst{31-27} = 0b11101;
1622 let Inst{26-25} = 0b00;
1623 let Inst{24-23} = 0b10; // Decrement Before
1624 let Inst{22} = 0;
1625 let Inst{21} = 0; // No writeback
1626 let Inst{20} = L_bit;
1627 let Inst{19-16} = Rn;
1628 let Inst{15-0} = regs;
1629 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001630 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001631 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1632 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1633 bits<4> Rn;
1634 bits<16> regs;
1635
1636 let Inst{31-27} = 0b11101;
1637 let Inst{26-25} = 0b00;
1638 let Inst{24-23} = 0b10; // Decrement Before
1639 let Inst{22} = 0;
1640 let Inst{21} = 1; // Writeback
1641 let Inst{20} = L_bit;
1642 let Inst{19-16} = Rn;
1643 let Inst{15-0} = regs;
1644 }
1645}
1646
Bill Wendlingc93989a2010-11-13 11:20:05 +00001647let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001648
1649let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1650defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1651
1652let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1653defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1654
1655} // neverHasSideEffects
1656
Bob Wilson815baeb2010-03-13 01:08:20 +00001657
Evan Cheng9cb9e672009-06-27 02:26:13 +00001658//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001659// Move Instructions.
1660//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001661
Evan Chengf49810c2009-06-23 17:48:47 +00001662let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001663def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1664 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001665 let Inst{31-27} = 0b11101;
1666 let Inst{26-25} = 0b01;
1667 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001668 let Inst{19-16} = 0b1111; // Rn
1669 let Inst{14-12} = 0b000;
1670 let Inst{7-4} = 0b0000;
1671}
Evan Chengf49810c2009-06-23 17:48:47 +00001672
Evan Cheng5adb66a2009-09-28 09:14:39 +00001673// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001674let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1675 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001676def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1677 "mov", ".w\t$Rd, $imm",
1678 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001679 let Inst{31-27} = 0b11110;
1680 let Inst{25} = 0;
1681 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001682 let Inst{19-16} = 0b1111; // Rn
1683 let Inst{15} = 0;
1684}
David Goodwin83b35932009-06-26 16:10:07 +00001685
Evan Chengc4af4632010-11-17 20:13:28 +00001686let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001687def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001688 "movw", "\t$Rd, $imm",
1689 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001690 let Inst{31-27} = 0b11110;
1691 let Inst{25} = 1;
1692 let Inst{24-21} = 0b0010;
1693 let Inst{20} = 0; // The S bit.
1694 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001695
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001696 bits<4> Rd;
1697 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001698
Jim Grosbach86386922010-12-08 22:10:43 +00001699 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001700 let Inst{19-16} = imm{15-12};
1701 let Inst{26} = imm{11};
1702 let Inst{14-12} = imm{10-8};
1703 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001704}
Evan Chengf49810c2009-06-23 17:48:47 +00001705
Evan Cheng53519f02011-01-21 18:55:51 +00001706def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001707 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1708
1709let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001710def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1711 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001712 "movt", "\t$Rd, $imm",
1713 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001714 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001715 let Inst{31-27} = 0b11110;
1716 let Inst{25} = 1;
1717 let Inst{24-21} = 0b0110;
1718 let Inst{20} = 0; // The S bit.
1719 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001720
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001721 bits<4> Rd;
1722 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001723
Jim Grosbach86386922010-12-08 22:10:43 +00001724 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001725 let Inst{19-16} = imm{15-12};
1726 let Inst{26} = imm{11};
1727 let Inst{14-12} = imm{10-8};
1728 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001729}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001730
Evan Cheng53519f02011-01-21 18:55:51 +00001731def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001732 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1733} // Constraints
1734
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001735def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001736
Anton Korobeynikov52237112009-06-17 18:13:58 +00001737//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001738// Extend Instructions.
1739//
1740
1741// Sign extenders
1742
Evan Cheng0e55fd62010-09-30 01:08:25 +00001743defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001744 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001745defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001746 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001747defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001748
Evan Cheng0e55fd62010-09-30 01:08:25 +00001749defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001750 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001751defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001752 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001753defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001754
Johnny Chen93042d12010-03-02 18:14:57 +00001755// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001756
1757// Zero extenders
1758
1759let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001760defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001761 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001762defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001763 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001764defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001765 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001766
Jim Grosbach79464942010-07-28 23:17:45 +00001767// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1768// The transformation should probably be done as a combiner action
1769// instead so we can include a check for masking back in the upper
1770// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001771//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001772// (t2UXTB16r_rot rGPR:$Src, 24)>,
1773// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001774def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001775 (t2UXTB16r_rot rGPR:$Src, 8)>,
1776 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001777
Evan Cheng0e55fd62010-09-30 01:08:25 +00001778defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001779 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001780defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001781 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001782defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001783}
1784
1785//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001786// Arithmetic Instructions.
1787//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001788
Johnny Chend68e1192009-12-15 17:24:14 +00001789defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1790 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1791defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1792 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001793
Evan Chengf49810c2009-06-23 17:48:47 +00001794// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001795defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001796 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001797 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1798defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001799 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001800 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001801
Johnny Chend68e1192009-12-15 17:24:14 +00001802defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001803 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001804defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001805 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001806defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001807 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001808defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001809 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001810
David Goodwin752aa7d2009-07-27 16:39:05 +00001811// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001812defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001813 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1814defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1815 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001816
1817// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001818// The assume-no-carry-in form uses the negation of the input since add/sub
1819// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1820// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1821// details.
1822// The AddedComplexity preferences the first variant over the others since
1823// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001824let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001825def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1826 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1827def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1828 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1829def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1830 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1831let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001832def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1833 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1834def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1835 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001836// The with-carry-in form matches bitwise not instead of the negation.
1837// Effectively, the inverse interpretation of the carry flag already accounts
1838// for part of the negation.
1839let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001840def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1841 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1842def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1843 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001844
Johnny Chen93042d12010-03-02 18:14:57 +00001845// Select Bytes -- for disassembly only
1846
Owen Andersonc7373f82010-11-30 20:00:01 +00001847def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1848 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001849 let Inst{31-27} = 0b11111;
1850 let Inst{26-24} = 0b010;
1851 let Inst{23} = 0b1;
1852 let Inst{22-20} = 0b010;
1853 let Inst{15-12} = 0b1111;
1854 let Inst{7} = 0b1;
1855 let Inst{6-4} = 0b000;
1856}
1857
Johnny Chenadc77332010-02-26 22:04:29 +00001858// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1859// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001860class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001861 list<dag> pat = [/* For disassembly only; pattern left blank */],
1862 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1863 string asm = "\t$Rd, $Rn, $Rm">
1864 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001865 let Inst{31-27} = 0b11111;
1866 let Inst{26-23} = 0b0101;
1867 let Inst{22-20} = op22_20;
1868 let Inst{15-12} = 0b1111;
1869 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001870
Owen Anderson46c478e2010-11-17 19:57:38 +00001871 bits<4> Rd;
1872 bits<4> Rn;
1873 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001874
Jim Grosbach86386922010-12-08 22:10:43 +00001875 let Inst{11-8} = Rd;
1876 let Inst{19-16} = Rn;
1877 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001878}
1879
1880// Saturating add/subtract -- for disassembly only
1881
Nate Begeman692433b2010-07-29 17:56:55 +00001882def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001883 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1884 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001885def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1886def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1887def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001888def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1889 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1890def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1891 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001892def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001893def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001894 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1895 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001896def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1897def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1898def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1899def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1900def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1901def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1902def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1903def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1904
1905// Signed/Unsigned add/subtract -- for disassembly only
1906
1907def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1908def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1909def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1910def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1911def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1912def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1913def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1914def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1915def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1916def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1917def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1918def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1919
1920// Signed/Unsigned halving add/subtract -- for disassembly only
1921
1922def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1923def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1924def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1925def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1926def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1927def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1928def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1929def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1930def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1931def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1932def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1933def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1934
Owen Anderson821752e2010-11-18 20:32:18 +00001935// Helper class for disassembly only
1936// A6.3.16 & A6.3.17
1937// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1938class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1939 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1940 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1941 let Inst{31-27} = 0b11111;
1942 let Inst{26-24} = 0b011;
1943 let Inst{23} = long;
1944 let Inst{22-20} = op22_20;
1945 let Inst{7-4} = op7_4;
1946}
1947
1948class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1949 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1950 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1951 let Inst{31-27} = 0b11111;
1952 let Inst{26-24} = 0b011;
1953 let Inst{23} = long;
1954 let Inst{22-20} = op22_20;
1955 let Inst{7-4} = op7_4;
1956}
1957
Johnny Chenadc77332010-02-26 22:04:29 +00001958// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1959
Owen Anderson821752e2010-11-18 20:32:18 +00001960def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1961 (ins rGPR:$Rn, rGPR:$Rm),
1962 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001963 let Inst{15-12} = 0b1111;
1964}
Owen Anderson821752e2010-11-18 20:32:18 +00001965def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001966 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001967 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001968
1969// Signed/Unsigned saturate -- for disassembly only
1970
Owen Anderson46c478e2010-11-17 19:57:38 +00001971class T2SatI<dag oops, dag iops, InstrItinClass itin,
1972 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001973 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001974 bits<4> Rd;
1975 bits<4> Rn;
1976 bits<5> sat_imm;
1977 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001978
Jim Grosbach86386922010-12-08 22:10:43 +00001979 let Inst{11-8} = Rd;
1980 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001981 let Inst{4-0} = sat_imm{4-0};
1982 let Inst{21} = sh{6};
1983 let Inst{14-12} = sh{4-2};
1984 let Inst{7-6} = sh{1-0};
1985}
1986
Owen Andersonc7373f82010-11-30 20:00:01 +00001987def t2SSAT: T2SatI<
1988 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001989 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001990 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001991 let Inst{31-27} = 0b11110;
1992 let Inst{25-22} = 0b1100;
1993 let Inst{20} = 0;
1994 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001995}
1996
Owen Andersonc7373f82010-11-30 20:00:01 +00001997def t2SSAT16: T2SatI<
1998 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001999 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002000 [/* For disassembly only; pattern left blank */]> {
2001 let Inst{31-27} = 0b11110;
2002 let Inst{25-22} = 0b1100;
2003 let Inst{20} = 0;
2004 let Inst{15} = 0;
2005 let Inst{21} = 1; // sh = '1'
2006 let Inst{14-12} = 0b000; // imm3 = '000'
2007 let Inst{7-6} = 0b00; // imm2 = '00'
2008}
2009
Owen Andersonc7373f82010-11-30 20:00:01 +00002010def t2USAT: T2SatI<
2011 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
2012 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002013 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002014 let Inst{31-27} = 0b11110;
2015 let Inst{25-22} = 0b1110;
2016 let Inst{20} = 0;
2017 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002018}
2019
Owen Andersonc7373f82010-11-30 20:00:01 +00002020def t2USAT16: T2SatI<
2021 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2022 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002023 [/* For disassembly only; pattern left blank */]> {
2024 let Inst{31-27} = 0b11110;
2025 let Inst{25-22} = 0b1110;
2026 let Inst{20} = 0;
2027 let Inst{15} = 0;
2028 let Inst{21} = 1; // sh = '1'
2029 let Inst{14-12} = 0b000; // imm3 = '000'
2030 let Inst{7-6} = 0b00; // imm2 = '00'
2031}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002032
Bob Wilson38aa2872010-08-13 21:48:10 +00002033def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2034def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002035
Evan Chengf49810c2009-06-23 17:48:47 +00002036//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002037// Shift and rotate Instructions.
2038//
2039
Johnny Chend68e1192009-12-15 17:24:14 +00002040defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2041defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2042defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2043defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002044
David Goodwinca01a8d2009-09-01 18:32:09 +00002045let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002046def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2047 "rrx", "\t$Rd, $Rm",
2048 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002049 let Inst{31-27} = 0b11101;
2050 let Inst{26-25} = 0b01;
2051 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002052 let Inst{19-16} = 0b1111; // Rn
2053 let Inst{14-12} = 0b000;
2054 let Inst{7-4} = 0b0011;
2055}
David Goodwinca01a8d2009-09-01 18:32:09 +00002056}
Evan Chenga67efd12009-06-23 19:39:13 +00002057
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002058let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002059def t2MOVsrl_flag : T2TwoRegShiftImm<
2060 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2061 "lsrs", ".w\t$Rd, $Rm, #1",
2062 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002063 let Inst{31-27} = 0b11101;
2064 let Inst{26-25} = 0b01;
2065 let Inst{24-21} = 0b0010;
2066 let Inst{20} = 1; // The S bit.
2067 let Inst{19-16} = 0b1111; // Rn
2068 let Inst{5-4} = 0b01; // Shift type.
2069 // Shift amount = Inst{14-12:7-6} = 1.
2070 let Inst{14-12} = 0b000;
2071 let Inst{7-6} = 0b01;
2072}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002073def t2MOVsra_flag : T2TwoRegShiftImm<
2074 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2075 "asrs", ".w\t$Rd, $Rm, #1",
2076 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002077 let Inst{31-27} = 0b11101;
2078 let Inst{26-25} = 0b01;
2079 let Inst{24-21} = 0b0010;
2080 let Inst{20} = 1; // The S bit.
2081 let Inst{19-16} = 0b1111; // Rn
2082 let Inst{5-4} = 0b10; // Shift type.
2083 // Shift amount = Inst{14-12:7-6} = 1.
2084 let Inst{14-12} = 0b000;
2085 let Inst{7-6} = 0b01;
2086}
David Goodwin3583df72009-07-28 17:06:49 +00002087}
2088
Evan Chenga67efd12009-06-23 19:39:13 +00002089//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002090// Bitwise Instructions.
2091//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002092
Johnny Chend68e1192009-12-15 17:24:14 +00002093defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002094 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002095 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2096defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002097 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002098 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2099defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002100 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002101 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002102
Johnny Chend68e1192009-12-15 17:24:14 +00002103defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002104 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002105 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002106
Owen Anderson2f7aed32010-11-17 22:16:31 +00002107class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2108 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002109 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002110 bits<4> Rd;
2111 bits<5> msb;
2112 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002113
Jim Grosbach86386922010-12-08 22:10:43 +00002114 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002115 let Inst{4-0} = msb{4-0};
2116 let Inst{14-12} = lsb{4-2};
2117 let Inst{7-6} = lsb{1-0};
2118}
2119
2120class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2121 string opc, string asm, list<dag> pattern>
2122 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2123 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002124
Jim Grosbach86386922010-12-08 22:10:43 +00002125 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002126}
2127
2128let Constraints = "$src = $Rd" in
2129def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2130 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2131 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002132 let Inst{31-27} = 0b11110;
2133 let Inst{25} = 1;
2134 let Inst{24-20} = 0b10110;
2135 let Inst{19-16} = 0b1111; // Rn
2136 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002137
Owen Anderson2f7aed32010-11-17 22:16:31 +00002138 bits<10> imm;
2139 let msb{4-0} = imm{9-5};
2140 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002141}
Evan Chengf49810c2009-06-23 17:48:47 +00002142
Owen Anderson2f7aed32010-11-17 22:16:31 +00002143def t2SBFX: T2TwoRegBitFI<
2144 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2145 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002146 let Inst{31-27} = 0b11110;
2147 let Inst{25} = 1;
2148 let Inst{24-20} = 0b10100;
2149 let Inst{15} = 0;
2150}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002151
Owen Anderson2f7aed32010-11-17 22:16:31 +00002152def t2UBFX: T2TwoRegBitFI<
2153 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2154 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002155 let Inst{31-27} = 0b11110;
2156 let Inst{25} = 1;
2157 let Inst{24-20} = 0b11100;
2158 let Inst{15} = 0;
2159}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002160
Johnny Chen9474d552010-02-02 19:31:58 +00002161// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002162let Constraints = "$src = $Rd" in {
2163 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2164 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2165 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2166 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2167 bf_inv_mask_imm:$imm))]> {
2168 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002169 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002170 let Inst{25} = 1;
2171 let Inst{24-20} = 0b10110;
2172 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002173 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002174
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002175 bits<10> imm;
2176 let msb{4-0} = imm{9-5};
2177 let lsb{4-0} = imm{4-0};
2178 }
2179
2180 // GNU as only supports this form of bfi (w/ 4 arguments)
2181 let isAsmParserOnly = 1 in
2182 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2183 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2184 width_imm:$width),
2185 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2186 []> {
2187 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002188 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002189 let Inst{25} = 1;
2190 let Inst{24-20} = 0b10110;
2191 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002192 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002193
2194 bits<5> lsbit;
2195 bits<5> width;
2196 let msb{4-0} = width; // Custom encoder => lsb+width-1
2197 let lsb{4-0} = lsbit;
2198 }
Johnny Chen9474d552010-02-02 19:31:58 +00002199}
Evan Chengf49810c2009-06-23 17:48:47 +00002200
Evan Cheng7e1bf302010-09-29 00:27:46 +00002201defm t2ORN : T2I_bin_irs<0b0011, "orn",
2202 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2203 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002204
2205// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2206let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002207defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002208 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002209 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002210
2211
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002212let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002213def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2214 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002215
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002216// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002217def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2218 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002219 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002220
2221def : T2Pat<(t2_so_imm_not:$src),
2222 (t2MVNi t2_so_imm_not:$src)>;
2223
Evan Chengf49810c2009-06-23 17:48:47 +00002224//===----------------------------------------------------------------------===//
2225// Multiply Instructions.
2226//
Evan Cheng8de898a2009-06-26 00:19:44 +00002227let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002228def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2229 "mul", "\t$Rd, $Rn, $Rm",
2230 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002231 let Inst{31-27} = 0b11111;
2232 let Inst{26-23} = 0b0110;
2233 let Inst{22-20} = 0b000;
2234 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2235 let Inst{7-4} = 0b0000; // Multiply
2236}
Evan Chengf49810c2009-06-23 17:48:47 +00002237
Owen Anderson35141a92010-11-18 01:08:42 +00002238def t2MLA: T2FourReg<
2239 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2240 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2241 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002242 let Inst{31-27} = 0b11111;
2243 let Inst{26-23} = 0b0110;
2244 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002245 let Inst{7-4} = 0b0000; // Multiply
2246}
Evan Chengf49810c2009-06-23 17:48:47 +00002247
Owen Anderson35141a92010-11-18 01:08:42 +00002248def t2MLS: T2FourReg<
2249 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2250 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2251 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002252 let Inst{31-27} = 0b11111;
2253 let Inst{26-23} = 0b0110;
2254 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002255 let Inst{7-4} = 0b0001; // Multiply and Subtract
2256}
Evan Chengf49810c2009-06-23 17:48:47 +00002257
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002258// Extra precision multiplies with low / high results
2259let neverHasSideEffects = 1 in {
2260let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002261def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002262 (outs rGPR:$Rd, rGPR:$Ra),
2263 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002264 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002265
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002266def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002267 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002268 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002269 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002270} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002271
2272// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002273def t2SMLAL : T2MulLong<0b100, 0b0000,
2274 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002275 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002276 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002277
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002278def t2UMLAL : T2MulLong<0b110, 0b0000,
2279 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002280 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002281 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002282
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002283def t2UMAAL : T2MulLong<0b110, 0b0110,
2284 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002285 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002286 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002287} // neverHasSideEffects
2288
Johnny Chen93042d12010-03-02 18:14:57 +00002289// Rounding variants of the below included for disassembly only
2290
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002291// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002292def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2293 "smmul", "\t$Rd, $Rn, $Rm",
2294 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002295 let Inst{31-27} = 0b11111;
2296 let Inst{26-23} = 0b0110;
2297 let Inst{22-20} = 0b101;
2298 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2299 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2300}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002301
Owen Anderson821752e2010-11-18 20:32:18 +00002302def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2303 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002304 let Inst{31-27} = 0b11111;
2305 let Inst{26-23} = 0b0110;
2306 let Inst{22-20} = 0b101;
2307 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2308 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2309}
2310
Owen Anderson821752e2010-11-18 20:32:18 +00002311def t2SMMLA : T2FourReg<
2312 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2313 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2314 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002315 let Inst{31-27} = 0b11111;
2316 let Inst{26-23} = 0b0110;
2317 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002318 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2319}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002320
Owen Anderson821752e2010-11-18 20:32:18 +00002321def t2SMMLAR: T2FourReg<
2322 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2323 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002324 let Inst{31-27} = 0b11111;
2325 let Inst{26-23} = 0b0110;
2326 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002327 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2328}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002329
Owen Anderson821752e2010-11-18 20:32:18 +00002330def t2SMMLS: T2FourReg<
2331 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2332 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2333 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002334 let Inst{31-27} = 0b11111;
2335 let Inst{26-23} = 0b0110;
2336 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002337 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2338}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002339
Owen Anderson821752e2010-11-18 20:32:18 +00002340def t2SMMLSR:T2FourReg<
2341 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2342 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002343 let Inst{31-27} = 0b11111;
2344 let Inst{26-23} = 0b0110;
2345 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002346 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2347}
2348
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002349multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002350 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2351 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2352 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2353 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002354 let Inst{31-27} = 0b11111;
2355 let Inst{26-23} = 0b0110;
2356 let Inst{22-20} = 0b001;
2357 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2358 let Inst{7-6} = 0b00;
2359 let Inst{5-4} = 0b00;
2360 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002361
Owen Anderson821752e2010-11-18 20:32:18 +00002362 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2363 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2364 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2365 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002366 let Inst{31-27} = 0b11111;
2367 let Inst{26-23} = 0b0110;
2368 let Inst{22-20} = 0b001;
2369 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2370 let Inst{7-6} = 0b00;
2371 let Inst{5-4} = 0b01;
2372 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002373
Owen Anderson821752e2010-11-18 20:32:18 +00002374 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2375 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2376 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2377 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002378 let Inst{31-27} = 0b11111;
2379 let Inst{26-23} = 0b0110;
2380 let Inst{22-20} = 0b001;
2381 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2382 let Inst{7-6} = 0b00;
2383 let Inst{5-4} = 0b10;
2384 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002385
Owen Anderson821752e2010-11-18 20:32:18 +00002386 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2387 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2388 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2389 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002390 let Inst{31-27} = 0b11111;
2391 let Inst{26-23} = 0b0110;
2392 let Inst{22-20} = 0b001;
2393 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2394 let Inst{7-6} = 0b00;
2395 let Inst{5-4} = 0b11;
2396 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002397
Owen Anderson821752e2010-11-18 20:32:18 +00002398 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2399 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2400 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2401 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002402 let Inst{31-27} = 0b11111;
2403 let Inst{26-23} = 0b0110;
2404 let Inst{22-20} = 0b011;
2405 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2406 let Inst{7-6} = 0b00;
2407 let Inst{5-4} = 0b00;
2408 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002409
Owen Anderson821752e2010-11-18 20:32:18 +00002410 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2411 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2412 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2413 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002414 let Inst{31-27} = 0b11111;
2415 let Inst{26-23} = 0b0110;
2416 let Inst{22-20} = 0b011;
2417 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2418 let Inst{7-6} = 0b00;
2419 let Inst{5-4} = 0b01;
2420 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002421}
2422
2423
2424multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002425 def BB : T2FourReg<
2426 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2427 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2428 [(set rGPR:$Rd, (add rGPR:$Ra,
2429 (opnode (sext_inreg rGPR:$Rn, i16),
2430 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002431 let Inst{31-27} = 0b11111;
2432 let Inst{26-23} = 0b0110;
2433 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002434 let Inst{7-6} = 0b00;
2435 let Inst{5-4} = 0b00;
2436 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002437
Owen Anderson821752e2010-11-18 20:32:18 +00002438 def BT : T2FourReg<
2439 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2440 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2441 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2442 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002443 let Inst{31-27} = 0b11111;
2444 let Inst{26-23} = 0b0110;
2445 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002446 let Inst{7-6} = 0b00;
2447 let Inst{5-4} = 0b01;
2448 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002449
Owen Anderson821752e2010-11-18 20:32:18 +00002450 def TB : T2FourReg<
2451 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2452 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2453 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2454 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002455 let Inst{31-27} = 0b11111;
2456 let Inst{26-23} = 0b0110;
2457 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002458 let Inst{7-6} = 0b00;
2459 let Inst{5-4} = 0b10;
2460 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002461
Owen Anderson821752e2010-11-18 20:32:18 +00002462 def TT : T2FourReg<
2463 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2464 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2465 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2466 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002467 let Inst{31-27} = 0b11111;
2468 let Inst{26-23} = 0b0110;
2469 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002470 let Inst{7-6} = 0b00;
2471 let Inst{5-4} = 0b11;
2472 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002473
Owen Anderson821752e2010-11-18 20:32:18 +00002474 def WB : T2FourReg<
2475 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2476 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2477 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2478 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002479 let Inst{31-27} = 0b11111;
2480 let Inst{26-23} = 0b0110;
2481 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002482 let Inst{7-6} = 0b00;
2483 let Inst{5-4} = 0b00;
2484 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002485
Owen Anderson821752e2010-11-18 20:32:18 +00002486 def WT : T2FourReg<
2487 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2488 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2489 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2490 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002491 let Inst{31-27} = 0b11111;
2492 let Inst{26-23} = 0b0110;
2493 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002494 let Inst{7-6} = 0b00;
2495 let Inst{5-4} = 0b01;
2496 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002497}
2498
2499defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2500defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2501
Johnny Chenadc77332010-02-26 22:04:29 +00002502// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002503def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2504 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002505 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002506def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2507 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002508 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002509def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2510 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002511 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002512def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2513 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002514 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002515
Johnny Chenadc77332010-02-26 22:04:29 +00002516// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2517// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002518
Owen Anderson821752e2010-11-18 20:32:18 +00002519def t2SMUAD: T2ThreeReg_mac<
2520 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2521 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002522 let Inst{15-12} = 0b1111;
2523}
Owen Anderson821752e2010-11-18 20:32:18 +00002524def t2SMUADX:T2ThreeReg_mac<
2525 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2526 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002527 let Inst{15-12} = 0b1111;
2528}
Owen Anderson821752e2010-11-18 20:32:18 +00002529def t2SMUSD: T2ThreeReg_mac<
2530 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2531 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002532 let Inst{15-12} = 0b1111;
2533}
Owen Anderson821752e2010-11-18 20:32:18 +00002534def t2SMUSDX:T2ThreeReg_mac<
2535 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2536 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002537 let Inst{15-12} = 0b1111;
2538}
Owen Anderson821752e2010-11-18 20:32:18 +00002539def t2SMLAD : T2ThreeReg_mac<
2540 0, 0b010, 0b0000, (outs rGPR:$Rd),
2541 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2542 "\t$Rd, $Rn, $Rm, $Ra", []>;
2543def t2SMLADX : T2FourReg_mac<
2544 0, 0b010, 0b0001, (outs rGPR:$Rd),
2545 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2546 "\t$Rd, $Rn, $Rm, $Ra", []>;
2547def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2548 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2549 "\t$Rd, $Rn, $Rm, $Ra", []>;
2550def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2551 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2552 "\t$Rd, $Rn, $Rm, $Ra", []>;
2553def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2554 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2555 "\t$Ra, $Rd, $Rm, $Rn", []>;
2556def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2557 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2558 "\t$Ra, $Rd, $Rm, $Rn", []>;
2559def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2560 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2561 "\t$Ra, $Rd, $Rm, $Rn", []>;
2562def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2563 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2564 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002565
2566//===----------------------------------------------------------------------===//
2567// Misc. Arithmetic Instructions.
2568//
2569
Jim Grosbach80dc1162010-02-16 21:23:02 +00002570class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2571 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002572 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002573 let Inst{31-27} = 0b11111;
2574 let Inst{26-22} = 0b01010;
2575 let Inst{21-20} = op1;
2576 let Inst{15-12} = 0b1111;
2577 let Inst{7-6} = 0b10;
2578 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002579 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002580}
Evan Chengf49810c2009-06-23 17:48:47 +00002581
Owen Anderson612fb5b2010-11-18 21:15:19 +00002582def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2583 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002584
Owen Anderson612fb5b2010-11-18 21:15:19 +00002585def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2586 "rbit", "\t$Rd, $Rm",
2587 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002588
Owen Anderson612fb5b2010-11-18 21:15:19 +00002589def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2590 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002591
Owen Anderson612fb5b2010-11-18 21:15:19 +00002592def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2593 "rev16", ".w\t$Rd, $Rm",
2594 [(set rGPR:$Rd,
2595 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2596 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2597 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2598 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002599
Owen Anderson612fb5b2010-11-18 21:15:19 +00002600def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2601 "revsh", ".w\t$Rd, $Rm",
2602 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002603 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00002604 (or (srl rGPR:$Rm, (i32 8)),
Owen Anderson612fb5b2010-11-18 21:15:19 +00002605 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002606
Evan Cheng3f30af32011-03-18 21:52:42 +00002607def : T2Pat<(sext_inreg (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2608 (shl rGPR:$Rm, (i32 8))), i16),
2609 (t2REVSH rGPR:$Rm)>;
2610
2611def : T2Pat<(sra (bswap rGPR:$Rm), (i32 16)), (t2REVSH rGPR:$Rm)>;
2612
Owen Anderson612fb5b2010-11-18 21:15:19 +00002613def t2PKHBT : T2ThreeReg<
2614 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2615 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2616 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2617 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002618 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002619 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002620 let Inst{31-27} = 0b11101;
2621 let Inst{26-25} = 0b01;
2622 let Inst{24-20} = 0b01100;
2623 let Inst{5} = 0; // BT form
2624 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002625
Owen Anderson71c11822010-11-18 23:29:56 +00002626 bits<8> sh;
2627 let Inst{14-12} = sh{7-5};
2628 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002629}
Evan Cheng40289b02009-07-07 05:35:52 +00002630
2631// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002632def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2633 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002634 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002635def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2636 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002637 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002638
Bob Wilsondc66eda2010-08-16 22:26:55 +00002639// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2640// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002641def t2PKHTB : T2ThreeReg<
2642 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2643 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2644 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2645 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002646 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002647 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002648 let Inst{31-27} = 0b11101;
2649 let Inst{26-25} = 0b01;
2650 let Inst{24-20} = 0b01100;
2651 let Inst{5} = 1; // TB form
2652 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002653
Owen Anderson71c11822010-11-18 23:29:56 +00002654 bits<8> sh;
2655 let Inst{14-12} = sh{7-5};
2656 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002657}
Evan Cheng40289b02009-07-07 05:35:52 +00002658
2659// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2660// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002661def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002662 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002663 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002664def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002665 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2666 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002667 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002668
2669//===----------------------------------------------------------------------===//
2670// Comparison Instructions...
2671//
Johnny Chend68e1192009-12-15 17:24:14 +00002672defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002673 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002674 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002675
2676def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2677 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2678def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2679 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2680def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2681 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002682
Dan Gohman4b7dff92010-08-26 15:50:25 +00002683//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2684// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002685//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2686// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002687defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002688 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002689 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2690
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002691//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2692// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002693
2694def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2695 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002696
Johnny Chend68e1192009-12-15 17:24:14 +00002697defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002698 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002699 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002700defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002701 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002702 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002703
Evan Chenge253c952009-07-07 20:39:03 +00002704// Conditional moves
2705// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002706// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002707let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002708def t2MOVCCr : T2TwoReg<
2709 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2710 "mov", ".w\t$Rd, $Rm",
2711 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2712 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002713 let Inst{31-27} = 0b11101;
2714 let Inst{26-25} = 0b01;
2715 let Inst{24-21} = 0b0010;
2716 let Inst{20} = 0; // The S bit.
2717 let Inst{19-16} = 0b1111; // Rn
2718 let Inst{14-12} = 0b000;
2719 let Inst{7-4} = 0b0000;
2720}
Evan Chenge253c952009-07-07 20:39:03 +00002721
Evan Chengc4af4632010-11-17 20:13:28 +00002722let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002723def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2724 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2725[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2726 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002727 let Inst{31-27} = 0b11110;
2728 let Inst{25} = 0;
2729 let Inst{24-21} = 0b0010;
2730 let Inst{20} = 0; // The S bit.
2731 let Inst{19-16} = 0b1111; // Rn
2732 let Inst{15} = 0;
2733}
Evan Chengf49810c2009-06-23 17:48:47 +00002734
Evan Chengc4af4632010-11-17 20:13:28 +00002735let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002736def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002737 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002738 "movw", "\t$Rd, $imm", []>,
2739 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002740 let Inst{31-27} = 0b11110;
2741 let Inst{25} = 1;
2742 let Inst{24-21} = 0b0010;
2743 let Inst{20} = 0; // The S bit.
2744 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002745
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002746 bits<4> Rd;
2747 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002748
Jim Grosbach86386922010-12-08 22:10:43 +00002749 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002750 let Inst{19-16} = imm{15-12};
2751 let Inst{26} = imm{11};
2752 let Inst{14-12} = imm{10-8};
2753 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002754}
2755
Evan Chengc4af4632010-11-17 20:13:28 +00002756let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002757def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2758 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002759 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002760
Evan Chengc4af4632010-11-17 20:13:28 +00002761let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002762def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2763 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2764[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002765 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002766 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002767 let Inst{31-27} = 0b11110;
2768 let Inst{25} = 0;
2769 let Inst{24-21} = 0b0011;
2770 let Inst{20} = 0; // The S bit.
2771 let Inst{19-16} = 0b1111; // Rn
2772 let Inst{15} = 0;
2773}
2774
Johnny Chend68e1192009-12-15 17:24:14 +00002775class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2776 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002777 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002778 let Inst{31-27} = 0b11101;
2779 let Inst{26-25} = 0b01;
2780 let Inst{24-21} = 0b0010;
2781 let Inst{20} = 0; // The S bit.
2782 let Inst{19-16} = 0b1111; // Rn
2783 let Inst{5-4} = opcod; // Shift type.
2784}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002785def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2786 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2787 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2788 RegConstraint<"$false = $Rd">;
2789def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2790 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2791 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2792 RegConstraint<"$false = $Rd">;
2793def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2794 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2795 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2796 RegConstraint<"$false = $Rd">;
2797def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2798 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2799 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2800 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002801} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002802
David Goodwin5e47a9a2009-06-30 18:04:13 +00002803//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002804// Atomic operations intrinsics
2805//
2806
2807// memory barriers protect the atomic sequences
2808let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002809def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2810 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2811 Requires<[IsThumb, HasDB]> {
2812 bits<4> opt;
2813 let Inst{31-4} = 0xf3bf8f5;
2814 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002815}
2816}
2817
Bob Wilsonf74a4292010-10-30 00:54:37 +00002818def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2819 "dsb", "\t$opt",
2820 [/* For disassembly only; pattern left blank */]>,
2821 Requires<[IsThumb, HasDB]> {
2822 bits<4> opt;
2823 let Inst{31-4} = 0xf3bf8f4;
2824 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002825}
2826
Johnny Chena4339822010-03-03 00:16:28 +00002827// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002828def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002829 [/* For disassembly only; pattern left blank */]>,
2830 Requires<[IsThumb2, HasV7]> {
2831 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002832 let Inst{3-0} = 0b1111;
2833}
2834
Johnny Chend68e1192009-12-15 17:24:14 +00002835class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2836 InstrItinClass itin, string opc, string asm, string cstr,
2837 list<dag> pattern, bits<4> rt2 = 0b1111>
2838 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2839 let Inst{31-27} = 0b11101;
2840 let Inst{26-20} = 0b0001101;
2841 let Inst{11-8} = rt2;
2842 let Inst{7-6} = 0b01;
2843 let Inst{5-4} = opcod;
2844 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002845
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002846 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002847 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002848 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002849 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002850}
2851class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2852 InstrItinClass itin, string opc, string asm, string cstr,
2853 list<dag> pattern, bits<4> rt2 = 0b1111>
2854 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2855 let Inst{31-27} = 0b11101;
2856 let Inst{26-20} = 0b0001100;
2857 let Inst{11-8} = rt2;
2858 let Inst{7-6} = 0b01;
2859 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002860
Owen Anderson91a7c592010-11-19 00:28:38 +00002861 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002862 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002863 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002864 let Inst{3-0} = Rd;
2865 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002866 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002867}
2868
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002869let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002870def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr), AddrModeNone,
2871 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +00002872 "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002873def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr), AddrModeNone,
2874 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +00002875 "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002876def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002877 Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002878 "ldrex", "\t$Rt, $addr", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002879 []> {
2880 let Inst{31-27} = 0b11101;
2881 let Inst{26-20} = 0b0000101;
2882 let Inst{11-8} = 0b1111;
2883 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002884
Owen Anderson808c7d12010-12-10 21:52:38 +00002885 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002886 bits<4> addr;
2887 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002888 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002889}
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002890def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002891 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002892 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002893 [], {?, ?, ?, ?}> {
2894 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002895 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002896}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002897}
2898
Owen Anderson91a7c592010-11-19 00:28:38 +00002899let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002900def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2901 AddrModeNone, Size4Bytes, NoItinerary,
2902 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2903def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2904 AddrModeNone, Size4Bytes, NoItinerary,
2905 "strexh", "\t$Rd, $Rt, $addr", "", []>;
2906def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2907 AddrModeNone, Size4Bytes, NoItinerary,
2908 "strex", "\t$Rd, $Rt, $addr", "",
2909 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002910 let Inst{31-27} = 0b11101;
2911 let Inst{26-20} = 0b0000100;
2912 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002913
Owen Anderson808c7d12010-12-10 21:52:38 +00002914 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002915 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002916 bits<4> Rt;
2917 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002918 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002919 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002920}
Owen Anderson91a7c592010-11-19 00:28:38 +00002921def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002922 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002923 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002924 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002925 {?, ?, ?, ?}> {
2926 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002927 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002928}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002929}
2930
Johnny Chen10a77e12010-03-02 22:11:06 +00002931// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002932def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2933 [/* For disassembly only; pattern left blank */]>,
2934 Requires<[IsThumb2, HasV7]> {
2935 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002936 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002937 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002938 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002939 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002940 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002941 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002942}
2943
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002944//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002945// TLS Instructions
2946//
2947
2948// __aeabi_read_tp preserves the registers r1-r3.
2949let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002950 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002951 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002952 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002953 [(set R0, ARMthread_pointer)]> {
2954 let Inst{31-27} = 0b11110;
2955 let Inst{15-14} = 0b11;
2956 let Inst{12} = 1;
2957 }
David Goodwin334c2642009-07-08 16:09:28 +00002958}
2959
2960//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002961// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002962// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002963// address and save #0 in R0 for the non-longjmp case.
2964// Since by its nature we may be coming from some other function to get
2965// here, and we're using the stack frame for the containing function to
2966// save/restore registers, we can't keep anything live in regs across
2967// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2968// when we get here from a longjmp(). We force everthing out of registers
2969// except for our own input by listing the relevant registers in Defs. By
2970// doing so, we also cause the prologue/epilogue code to actively preserve
2971// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002972// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002973let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002974 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2975 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002976 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002977 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002978 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002979 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002980 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002981 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002982}
2983
Bob Wilsonec80e262010-04-09 20:41:18 +00002984let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002985 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002986 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002987 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002988 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002989 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002990 Requires<[IsThumb2, NoVFP]>;
2991}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002992
2993
2994//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002995// Control-Flow Instructions
2996//
2997
Evan Chengc50a1cb2009-07-09 22:58:39 +00002998// FIXME: remove when we have a way to marking a MI with these properties.
2999// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
3000// operand list.
3001// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003002let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003003 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00003004def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00003005 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00003006 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00003007 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00003008 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00003009 bits<4> Rn;
3010 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00003011
Bill Wendling7b718782010-11-16 02:08:45 +00003012 let Inst{31-27} = 0b11101;
3013 let Inst{26-25} = 0b00;
3014 let Inst{24-23} = 0b01; // Increment After
3015 let Inst{22} = 0;
3016 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00003017 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00003018 let Inst{19-16} = Rn;
3019 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00003020}
Evan Chengc50a1cb2009-07-09 22:58:39 +00003021
David Goodwin5e47a9a2009-06-30 18:04:13 +00003022let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3023let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00003024def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003025 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003026 [(br bb:$target)]> {
3027 let Inst{31-27} = 0b11110;
3028 let Inst{15-14} = 0b10;
3029 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003030
3031 bits<20> target;
3032 let Inst{26} = target{19};
3033 let Inst{11} = target{18};
3034 let Inst{13} = target{17};
3035 let Inst{21-16} = target{16-11};
3036 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003037}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003038
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003039let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003040def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003041 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003042 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003043 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003044
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003045// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003046def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003047 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3048 SizeSpecial, IIC_Br, []>;
3049
Jim Grosbachd4811102010-12-15 19:03:16 +00003050def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003051 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3052 SizeSpecial, IIC_Br, []>;
3053
3054def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3055 "tbb", "\t[$Rn, $Rm]", []> {
3056 bits<4> Rn;
3057 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003058 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003059 let Inst{19-16} = Rn;
3060 let Inst{15-5} = 0b11110000000;
3061 let Inst{4} = 0; // B form
3062 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003063}
Evan Cheng5657c012009-07-29 02:18:14 +00003064
Jim Grosbach5ca66692010-11-29 22:37:40 +00003065def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3066 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3067 bits<4> Rn;
3068 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003069 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003070 let Inst{19-16} = Rn;
3071 let Inst{15-5} = 0b11110000000;
3072 let Inst{4} = 1; // H form
3073 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003074}
Evan Cheng5657c012009-07-29 02:18:14 +00003075} // isNotDuplicable, isIndirectBranch
3076
David Goodwinc9a59b52009-06-30 19:50:22 +00003077} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003078
3079// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3080// a two-value operand where a dag node expects two operands. :(
3081let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003082def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003083 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003084 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3085 let Inst{31-27} = 0b11110;
3086 let Inst{15-14} = 0b10;
3087 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003088
Owen Andersonfb20d892010-12-09 00:27:41 +00003089 bits<4> p;
3090 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003091
Owen Andersonfb20d892010-12-09 00:27:41 +00003092 bits<21> target;
3093 let Inst{26} = target{20};
3094 let Inst{11} = target{19};
3095 let Inst{13} = target{18};
3096 let Inst{21-16} = target{17-12};
3097 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003098}
Evan Chengf49810c2009-06-23 17:48:47 +00003099
Evan Cheng06e16582009-07-10 01:54:42 +00003100
3101// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003102let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003103def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003104 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003105 "it$mask\t$cc", "", []> {
3106 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003107 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003108 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003109
3110 bits<4> cc;
3111 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003112 let Inst{7-4} = cc;
3113 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003114}
Evan Cheng06e16582009-07-10 01:54:42 +00003115
Johnny Chence6275f2010-02-25 19:05:29 +00003116// Branch and Exchange Jazelle -- for disassembly only
3117// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003118def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003119 [/* For disassembly only; pattern left blank */]> {
3120 let Inst{31-27} = 0b11110;
3121 let Inst{26} = 0;
3122 let Inst{25-20} = 0b111100;
3123 let Inst{15-14} = 0b10;
3124 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003125
Owen Anderson05bf5952010-11-29 18:54:38 +00003126 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003127 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003128}
3129
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003130// Change Processor State is a system instruction -- for disassembly and
3131// parsing only.
3132// FIXME: Since the asm parser has currently no clean way to handle optional
3133// operands, create 3 versions of the same instruction. Once there's a clean
3134// framework to represent optional operands, change this behavior.
3135class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3136 !strconcat("cps", asm_op),
3137 [/* For disassembly only; pattern left blank */]> {
3138 bits<2> imod;
3139 bits<3> iflags;
3140 bits<5> mode;
3141 bit M;
3142
Johnny Chen93042d12010-03-02 18:14:57 +00003143 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003144 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003145 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003146 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003147 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003148 let Inst{12} = 0;
3149 let Inst{10-9} = imod;
3150 let Inst{8} = M;
3151 let Inst{7-5} = iflags;
3152 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003153}
3154
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003155let M = 1 in
3156 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3157 "$imod.w\t$iflags, $mode">;
3158let mode = 0, M = 0 in
3159 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3160 "$imod.w\t$iflags">;
3161let imod = 0, iflags = 0, M = 1 in
3162 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3163
Johnny Chen0f7866e2010-03-03 02:09:43 +00003164// A6.3.4 Branches and miscellaneous control
3165// Table A6-14 Change Processor State, and hint instructions
3166// Helper class for disassembly only.
3167class T2I_hint<bits<8> op7_0, string opc, string asm>
3168 : T2I<(outs), (ins), NoItinerary, opc, asm,
3169 [/* For disassembly only; pattern left blank */]> {
3170 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003171 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003172 let Inst{15-14} = 0b10;
3173 let Inst{12} = 0;
3174 let Inst{10-8} = 0b000;
3175 let Inst{7-0} = op7_0;
3176}
3177
3178def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3179def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3180def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3181def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3182def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3183
3184def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3185 [/* For disassembly only; pattern left blank */]> {
3186 let Inst{31-20} = 0xf3a;
3187 let Inst{15-14} = 0b10;
3188 let Inst{12} = 0;
3189 let Inst{10-8} = 0b000;
3190 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003191
Owen Andersonc7373f82010-11-30 20:00:01 +00003192 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003193 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003194}
3195
Johnny Chen6341c5a2010-02-25 20:25:24 +00003196// Secure Monitor Call is a system instruction -- for disassembly only
3197// Option = Inst{19-16}
3198def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3199 [/* For disassembly only; pattern left blank */]> {
3200 let Inst{31-27} = 0b11110;
3201 let Inst{26-20} = 0b1111111;
3202 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003203
Owen Andersond18a9c92010-11-29 19:22:08 +00003204 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003205 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003206}
3207
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003208class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003209 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003210 string opc, string asm, list<dag> pattern>
3211 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003212 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003213
Owen Andersond18a9c92010-11-29 19:22:08 +00003214 bits<5> mode;
3215 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003216}
3217
3218// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003219def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003220 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003221 [/* For disassembly only; pattern left blank */]>;
3222def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003223 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003224 [/* For disassembly only; pattern left blank */]>;
3225def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003226 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003227 [/* For disassembly only; pattern left blank */]>;
3228def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003229 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003230 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003231
3232// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003233
Owen Anderson5404c2b2010-11-29 20:38:48 +00003234class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003235 string opc, string asm, list<dag> pattern>
3236 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003237 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003238
Owen Andersond18a9c92010-11-29 19:22:08 +00003239 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003240 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003241 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003242}
3243
Owen Anderson5404c2b2010-11-29 20:38:48 +00003244def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003245 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003246 [/* For disassembly only; pattern left blank */]>;
3247def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003248 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003249 [/* For disassembly only; pattern left blank */]>;
3250def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003251 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003252 [/* For disassembly only; pattern left blank */]>;
3253def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003254 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003255 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003256
Evan Chengf49810c2009-06-23 17:48:47 +00003257//===----------------------------------------------------------------------===//
3258// Non-Instruction Patterns
3259//
3260
Evan Cheng5adb66a2009-09-28 09:14:39 +00003261// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003262// This is a single pseudo instruction to make it re-materializable.
3263// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003264let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003265def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003266 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003267 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003268
Evan Cheng53519f02011-01-21 18:55:51 +00003269// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003270// It also makes it possible to rematerialize the instructions.
3271// FIXME: Remove this when we can do generalized remat and when machine licm
3272// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003273let isReMaterializable = 1 in {
3274def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3275 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003276 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3277 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003278
Evan Cheng53519f02011-01-21 18:55:51 +00003279def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3280 IIC_iMOVix2,
3281 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3282 Requires<[IsThumb2, UseMovt]>;
3283}
3284
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003285// ConstantPool, GlobalAddress, and JumpTable
3286def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3287 Requires<[IsThumb2, DontUseMovt]>;
3288def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3289def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3290 Requires<[IsThumb2, UseMovt]>;
3291
3292def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3293 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3294
Evan Chengb9803a82009-11-06 23:52:48 +00003295// Pseudo instruction that combines ldr from constpool and add pc. This should
3296// be expanded into two instructions late to allow if-conversion and
3297// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003298let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003299def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003300 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003301 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003302 imm:$cp))]>,
3303 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003304
3305//===----------------------------------------------------------------------===//
3306// Move between special register and ARM core register -- for disassembly only
3307//
3308
Owen Anderson5404c2b2010-11-29 20:38:48 +00003309class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3310 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003311 string opc, string asm, list<dag> pattern>
3312 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003313 let Inst{31-20} = op31_20{11-0};
3314 let Inst{15-14} = op15_14{1-0};
3315 let Inst{12} = op12{0};
3316}
3317
3318class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3319 dag oops, dag iops, InstrItinClass itin,
3320 string opc, string asm, list<dag> pattern>
3321 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003322 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003323 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003324 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003325}
3326
Owen Anderson5404c2b2010-11-29 20:38:48 +00003327def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3328 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3329 [/* For disassembly only; pattern left blank */]>;
3330def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003331 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003332 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003333
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003334// Move from ARM core register to Special Register
3335//
3336// No need to have both system and application versions, the encodings are the
3337// same and the assembly parser has no way to distinguish between them. The mask
3338// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3339// the mask with the fields to be accessed in the special register.
3340def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3341 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3342 NoItinerary, "msr", "\t$mask, $Rn",
3343 [/* For disassembly only; pattern left blank */]> {
3344 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003345 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003346 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003347 let Inst{20} = mask{4}; // R Bit
3348 let Inst{13} = 0b0;
3349 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003350}
3351
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003352//===----------------------------------------------------------------------===//
3353// Move between coprocessor and ARM core register -- for disassembly only
3354//
3355
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003356class t2MovRCopro<string opc, bit direction, dag oops, dag iops>
3357 : T2Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003358 [/* For disassembly only; pattern left blank */]> {
3359 let Inst{27-24} = 0b1110;
3360 let Inst{20} = direction;
3361 let Inst{4} = 1;
3362
3363 bits<4> Rt;
3364 bits<4> cop;
3365 bits<3> opc1;
3366 bits<3> opc2;
3367 bits<4> CRm;
3368 bits<4> CRn;
3369
3370 let Inst{15-12} = Rt;
3371 let Inst{11-8} = cop;
3372 let Inst{23-21} = opc1;
3373 let Inst{7-5} = opc2;
3374 let Inst{3-0} = CRm;
3375 let Inst{19-16} = CRn;
3376}
3377
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003378def t2MCR2 : t2MovRCopro<"mcr2", 0 /* from ARM core register to coprocessor */,
3379 (outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3380 c_imm:$CRm, i32imm:$opc2)>;
3381def t2MRC2 : t2MovRCopro<"mrc2", 1 /* from coprocessor to ARM core register */,
3382 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn,
3383 c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003384
3385class t2MovRRCopro<string opc, bit direction>
3386 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3387 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3388 [/* For disassembly only; pattern left blank */]> {
3389 let Inst{27-24} = 0b1100;
3390 let Inst{23-21} = 0b010;
3391 let Inst{20} = direction;
3392
3393 bits<4> Rt;
3394 bits<4> Rt2;
3395 bits<4> cop;
3396 bits<4> opc1;
3397 bits<4> CRm;
3398
3399 let Inst{15-12} = Rt;
3400 let Inst{19-16} = Rt2;
3401 let Inst{11-8} = cop;
3402 let Inst{7-4} = opc1;
3403 let Inst{3-0} = CRm;
3404}
3405
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003406def t2MCRR2 : t2MovRRCopro<"mcrr2",
3407 0 /* from ARM core register to coprocessor */>;
3408def t2MRRC2 : t2MovRRCopro<"mrrc2",
3409 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003410
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003411//===----------------------------------------------------------------------===//
3412// Other Coprocessor Instructions. For disassembly only.
3413//
3414
3415def t2CDP2 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3416 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3417 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3418 [/* For disassembly only; pattern left blank */]> {
3419 let Inst{27-24} = 0b1110;
3420
3421 bits<4> opc1;
3422 bits<4> CRn;
3423 bits<4> CRd;
3424 bits<4> cop;
3425 bits<3> opc2;
3426 bits<4> CRm;
3427
3428 let Inst{3-0} = CRm;
3429 let Inst{4} = 0;
3430 let Inst{7-5} = opc2;
3431 let Inst{11-8} = cop;
3432 let Inst{15-12} = CRd;
3433 let Inst{19-16} = CRn;
3434 let Inst{23-20} = opc1;
3435}