blob: bb3f22704bccba57a195491bad4e0f88960c2bd0 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000039def X86pextrb : SDNode<"X86ISD::PEXTRB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pextrw : SDNode<"X86ISD::PEXTRW",
42 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
43def X86pinsrb : SDNode<"X86ISD::PINSRB",
44 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
45 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
46def X86pinsrw : SDNode<"X86ISD::PINSRW",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86insrtps : SDNode<"X86ISD::INSERTPS",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000052def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
53 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
54def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
55 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000056def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
57def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000058def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
59def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
60def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
61def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
62def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
63def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
65def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
66def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
67def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070// SSE Complex Patterns
71//===----------------------------------------------------------------------===//
72
73// These are 'extloads' from a scalar to the low element of a vector, zeroing
74// the top elements. These are used for the SSE 'ss' and 'sd' instruction
75// forms.
76def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000077 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000079 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ssmem : Operand<v4f32> {
82 let PrintMethod = "printf32mem";
83 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
84}
85def sdmem : Operand<v2f64> {
86 let PrintMethod = "printf64mem";
87 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
88}
89
90//===----------------------------------------------------------------------===//
91// SSE pattern fragments
92//===----------------------------------------------------------------------===//
93
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
95def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
96def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
97def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
98
Dan Gohman11821702007-07-27 17:16:43 +000099// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000100def alignedstore : PatFrag<(ops node:$val, node:$ptr),
101 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000102 StoreSDNode *ST = cast<StoreSDNode>(N);
103 return !ST->isTruncatingStore() &&
104 ST->getAddressingMode() == ISD::UNINDEXED &&
105 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106}]>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000110 LoadSDNode *LD = cast<LoadSDNode>(N);
111 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
112 LD->getAddressingMode() == ISD::UNINDEXED &&
113 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000114}]>;
115
Dan Gohman11821702007-07-27 17:16:43 +0000116def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
117def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000118def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
119def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
120def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
121def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
122
123// Like 'load', but uses special alignment checks suitable for use in
124// memory operands in most SSE instructions, which are required to
125// be naturally aligned on some targets but not on others.
126// FIXME: Actually implement support for targets that don't require the
127// alignment. This probably wants a subtarget predicate.
128def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000129 LoadSDNode *LD = cast<LoadSDNode>(N);
130 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
131 LD->getAddressingMode() == ISD::UNINDEXED &&
132 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000133}]>;
134
Dan Gohman11821702007-07-27 17:16:43 +0000135def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
136def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000137def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
138def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
139def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
140def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000141def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000142
Bill Wendling3b15d722007-08-11 09:52:53 +0000143// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
144// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000145// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000146def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000147 LoadSDNode *LD = cast<LoadSDNode>(N);
148 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
149 LD->getAddressingMode() == ISD::UNINDEXED &&
150 LD->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000151}]>;
152
153def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000154def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
155def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
156def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
157
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
159def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
160def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
161def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
162def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
163def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
164
165def fp32imm0 : PatLeaf<(f32 fpimm), [{
166 return N->isExactlyValue(+0.0);
167}]>;
168
169def PSxLDQ_imm : SDNodeXForm<imm, [{
170 // Transformation function: imm >> 3
171 return getI32Imm(N->getValue() >> 3);
172}]>;
173
174// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
175// SHUFP* etc. imm.
176def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
177 return getI8Imm(X86::getShuffleSHUFImmediate(N));
178}]>;
179
180// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
181// PSHUFHW imm.
182def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
183 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
184}]>;
185
186// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
187// PSHUFLW imm.
188def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
189 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
190}]>;
191
192def SSE_splat_mask : PatLeaf<(build_vector), [{
193 return X86::isSplatMask(N);
194}], SHUFFLE_get_shuf_imm>;
195
196def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
197 return X86::isSplatLoMask(N);
198}]>;
199
200def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
201 return X86::isMOVHLPSMask(N);
202}]>;
203
204def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
205 return X86::isMOVHLPS_v_undef_Mask(N);
206}]>;
207
208def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
209 return X86::isMOVHPMask(N);
210}]>;
211
212def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
213 return X86::isMOVLPMask(N);
214}]>;
215
216def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
217 return X86::isMOVLMask(N);
218}]>;
219
220def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
221 return X86::isMOVSHDUPMask(N);
222}]>;
223
224def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
225 return X86::isMOVSLDUPMask(N);
226}]>;
227
228def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
229 return X86::isUNPCKLMask(N);
230}]>;
231
232def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
233 return X86::isUNPCKHMask(N);
234}]>;
235
236def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
237 return X86::isUNPCKL_v_undef_Mask(N);
238}]>;
239
240def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
241 return X86::isUNPCKH_v_undef_Mask(N);
242}]>;
243
244def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
245 return X86::isPSHUFDMask(N);
246}], SHUFFLE_get_shuf_imm>;
247
248def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
249 return X86::isPSHUFHWMask(N);
250}], SHUFFLE_get_pshufhw_imm>;
251
252def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
253 return X86::isPSHUFLWMask(N);
254}], SHUFFLE_get_pshuflw_imm>;
255
256def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
257 return X86::isPSHUFDMask(N);
258}], SHUFFLE_get_shuf_imm>;
259
260def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
261 return X86::isSHUFPMask(N);
262}], SHUFFLE_get_shuf_imm>;
263
264def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
265 return X86::isSHUFPMask(N);
266}], SHUFFLE_get_shuf_imm>;
267
Nate Begeman061db5f2008-05-12 20:34:32 +0000268
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269//===----------------------------------------------------------------------===//
270// SSE scalar FP Instructions
271//===----------------------------------------------------------------------===//
272
273// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
274// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000275// These are expanded by the scheduler.
276let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000278 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000280 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
281 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000283 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000285 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
286 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000288 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 "#CMOV_V4F32 PSEUDO!",
290 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000291 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
292 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000294 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 "#CMOV_V2F64 PSEUDO!",
296 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000297 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
298 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000300 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301 "#CMOV_V2I64 PSEUDO!",
302 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000303 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000304 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305}
306
307//===----------------------------------------------------------------------===//
308// SSE1 Instructions
309//===----------------------------------------------------------------------===//
310
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000312let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000313def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000314 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000315let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000316def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000319def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(store FR32:$src, addr:$dst)]>;
322
323// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000324def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000325 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000327def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000330def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
336
337// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000338def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000339 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000341def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GR32:$dst, (int_x86_sse_cvtss2si
344 (load addr:$src)))]>;
345
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000346// Match intrinisics which expect MM and XMM operand(s).
347def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
348 "cvtps2pi\t{$src, $dst|$dst, $src}",
349 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
350def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
351 "cvtps2pi\t{$src, $dst|$dst, $src}",
352 [(set VR64:$dst, (int_x86_sse_cvtps2pi
353 (load addr:$src)))]>;
354def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
355 "cvttps2pi\t{$src, $dst|$dst, $src}",
356 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
357def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
358 "cvttps2pi\t{$src, $dst|$dst, $src}",
359 [(set VR64:$dst, (int_x86_sse_cvttps2pi
360 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000361let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000362 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
363 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
364 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
365 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
366 VR64:$src2))]>;
367 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
368 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
369 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
370 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
371 (load addr:$src2)))]>;
372}
373
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000375def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000376 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 [(set GR32:$dst,
378 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000379def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000380 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 [(set GR32:$dst,
382 (int_x86_sse_cvttss2si(load addr:$src)))]>;
383
Evan Cheng3ea4d672008-03-05 08:19:16 +0000384let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000386 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000387 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
389 GR32:$src2))]>;
390 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000391 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000392 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
394 (loadi32 addr:$src2)))]>;
395}
396
397// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000398let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000399let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000400 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000401 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000402 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000403let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000404 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000405 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000406 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407}
408
Evan Cheng55687072007-09-14 21:48:26 +0000409let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000410def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000411 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000412 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000413def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000414 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000415 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000416 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000417} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418
419// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000420let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000421 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000422 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000423 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
425 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000426 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000427 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000428 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
430 (load addr:$src), imm:$cc))]>;
431}
432
Evan Cheng55687072007-09-14 21:48:26 +0000433let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000434def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000435 (ins VR128:$src1, VR128:$src2),
436 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000437 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000438 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000439def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000440 (ins VR128:$src1, f128mem:$src2),
441 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000442 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000443 (implicit EFLAGS)]>;
444
Evan Cheng621216e2007-09-29 00:00:36 +0000445def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000446 (ins VR128:$src1, VR128:$src2),
447 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000448 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000449 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000450def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000451 (ins VR128:$src1, f128mem:$src2),
452 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000453 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000454 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000455} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456
457// Aliases of packed SSE1 instructions for scalar use. These all have names that
458// start with 'Fs'.
459
460// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000461let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000462def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000463 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464 Requires<[HasSSE1]>, TB, OpSize;
465
466// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
467// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000468let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000469def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000470 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471
472// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
473// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000474let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000475def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000476 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000477 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478
479// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000480let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000482 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000483 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000485 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000486 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000488 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000489 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
491}
492
Evan Chengb783fa32007-07-19 01:14:50 +0000493def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000494 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000496 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000497def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000498 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000500 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000501def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000502 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000504 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000505let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000507 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000508 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000509
510let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000512 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000513 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000515}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516
517/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
518///
519/// In addition, we also have a special variant of the scalar form here to
520/// represent the associated intrinsic operation. This form is unlike the
521/// plain scalar form, in that it takes an entire vector (instead of a scalar)
522/// and leaves the top elements undefined.
523///
524/// These three forms can each be reg+reg or reg+mem, so there are a total of
525/// six "instructions".
526///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000527let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
529 SDNode OpNode, Intrinsic F32Int,
530 bit Commutable = 0> {
531 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000532 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000533 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
535 let isCommutable = Commutable;
536 }
537
538 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000539 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
540 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000541 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
543
544 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000545 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
546 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000547 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
549 let isCommutable = Commutable;
550 }
551
552 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000553 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
554 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000555 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000556 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557
558 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000559 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
560 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000561 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
563 let isCommutable = Commutable;
564 }
565
566 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000567 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
568 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000569 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 [(set VR128:$dst, (F32Int VR128:$src1,
571 sse_load_f32:$src2))]>;
572}
573}
574
575// Arithmetic instructions
576defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
577defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
578defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
579defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
580
581/// sse1_fp_binop_rm - Other SSE1 binops
582///
583/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
584/// instructions for a full-vector intrinsic form. Operations that map
585/// onto C operators don't use this form since they just use the plain
586/// vector form instead of having a separate vector intrinsic form.
587///
588/// This provides a total of eight "instructions".
589///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000590let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
592 SDNode OpNode,
593 Intrinsic F32Int,
594 Intrinsic V4F32Int,
595 bit Commutable = 0> {
596
597 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000598 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000599 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
601 let isCommutable = Commutable;
602 }
603
604 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000605 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
606 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000607 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
609
610 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000611 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
612 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000613 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
615 let isCommutable = Commutable;
616 }
617
618 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000619 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
620 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000621 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000622 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623
624 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000625 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
626 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000627 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
629 let isCommutable = Commutable;
630 }
631
632 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000633 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
634 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000635 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636 [(set VR128:$dst, (F32Int VR128:$src1,
637 sse_load_f32:$src2))]>;
638
639 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000640 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
641 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000642 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
644 let isCommutable = Commutable;
645 }
646
647 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000648 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
649 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000650 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000651 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652}
653}
654
655defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
656 int_x86_sse_max_ss, int_x86_sse_max_ps>;
657defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
658 int_x86_sse_min_ss, int_x86_sse_min_ps>;
659
660//===----------------------------------------------------------------------===//
661// SSE packed FP Instructions
662
663// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000664let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000665def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000666 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000667let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000668def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000669 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000670 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671
Evan Chengb783fa32007-07-19 01:14:50 +0000672def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000673 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000674 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000676let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000677def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000678 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000679let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000680def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000681 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000682 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000683def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000684 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000685 [(store (v4f32 VR128:$src), addr:$dst)]>;
686
687// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000688let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000689def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000690 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000691 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000692def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000693 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000694 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695
Evan Cheng3ea4d672008-03-05 08:19:16 +0000696let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 let AddedComplexity = 20 in {
698 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000699 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000700 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000701 [(set VR128:$dst,
702 (v4f32 (vector_shuffle VR128:$src1,
703 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
704 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000706 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000707 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000708 [(set VR128:$dst,
709 (v4f32 (vector_shuffle VR128:$src1,
710 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
711 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000713} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714
Evan Chengd743a5f2008-05-10 00:59:18 +0000715
Evan Chengb783fa32007-07-19 01:14:50 +0000716def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000717 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
719 (iPTR 0))), addr:$dst)]>;
720
721// v2f64 extract element 1 is always custom lowered to unpack high to low
722// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000723def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000724 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 [(store (f64 (vector_extract
726 (v2f64 (vector_shuffle
727 (bc_v2f64 (v4f32 VR128:$src)), (undef),
728 UNPCKH_shuffle_mask)), (iPTR 0))),
729 addr:$dst)]>;
730
Evan Cheng3ea4d672008-03-05 08:19:16 +0000731let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000733def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000734 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 [(set VR128:$dst,
736 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
737 MOVHP_shuffle_mask)))]>;
738
Evan Chengb783fa32007-07-19 01:14:50 +0000739def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000740 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 [(set VR128:$dst,
742 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
743 MOVHLPS_shuffle_mask)))]>;
744} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000745} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746
747
748
749// Arithmetic
750
751/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
752///
753/// In addition, we also have a special variant of the scalar form here to
754/// represent the associated intrinsic operation. This form is unlike the
755/// plain scalar form, in that it takes an entire vector (instead of a
756/// scalar) and leaves the top elements undefined.
757///
758/// And, we have a special variant form for a full-vector intrinsic form.
759///
760/// These four forms can each have a reg or a mem operand, so there are a
761/// total of eight "instructions".
762///
763multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
764 SDNode OpNode,
765 Intrinsic F32Int,
766 Intrinsic V4F32Int,
767 bit Commutable = 0> {
768 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000769 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000770 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771 [(set FR32:$dst, (OpNode FR32:$src))]> {
772 let isCommutable = Commutable;
773 }
774
775 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000776 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000777 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
779
780 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000781 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000782 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
784 let isCommutable = Commutable;
785 }
786
787 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000788 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000789 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000790 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791
792 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000793 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000794 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795 [(set VR128:$dst, (F32Int VR128:$src))]> {
796 let isCommutable = Commutable;
797 }
798
799 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000800 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000801 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
803
804 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000805 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000806 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
808 let isCommutable = Commutable;
809 }
810
811 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000812 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000813 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000814 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815}
816
817// Square root.
818defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
819 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
820
821// Reciprocal approximations. Note that these typically require refinement
822// in order to obtain suitable precision.
823defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
824 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
825defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
826 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
827
828// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000829let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830 let isCommutable = 1 in {
831 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000832 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000833 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834 [(set VR128:$dst, (v2i64
835 (and VR128:$src1, VR128:$src2)))]>;
836 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000837 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000838 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839 [(set VR128:$dst, (v2i64
840 (or VR128:$src1, VR128:$src2)))]>;
841 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000842 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000843 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 [(set VR128:$dst, (v2i64
845 (xor VR128:$src1, VR128:$src2)))]>;
846 }
847
848 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000849 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000850 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000851 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
852 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000854 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000855 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000856 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
857 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000859 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000860 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000861 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
862 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000864 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000865 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 [(set VR128:$dst,
867 (v2i64 (and (xor VR128:$src1,
868 (bc_v2i64 (v4i32 immAllOnesV))),
869 VR128:$src2)))]>;
870 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000871 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000872 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000873 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000874 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000876 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877}
878
Evan Cheng3ea4d672008-03-05 08:19:16 +0000879let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000881 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
882 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
883 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
884 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000886 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
887 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
888 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000889 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890}
Nate Begeman03605a02008-07-17 16:51:19 +0000891def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
892 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
893def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
894 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895
896// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000897let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
899 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000900 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000902 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 [(set VR128:$dst,
904 (v4f32 (vector_shuffle
905 VR128:$src1, VR128:$src2,
906 SHUFP_shuffle_mask:$src3)))]>;
907 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000908 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000910 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 [(set VR128:$dst,
912 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000913 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 SHUFP_shuffle_mask:$src3)))]>;
915
916 let AddedComplexity = 10 in {
917 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000918 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 [(set VR128:$dst,
921 (v4f32 (vector_shuffle
922 VR128:$src1, VR128:$src2,
923 UNPCKH_shuffle_mask)))]>;
924 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000925 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000926 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 [(set VR128:$dst,
928 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000929 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 UNPCKH_shuffle_mask)))]>;
931
932 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000933 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000934 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 [(set VR128:$dst,
936 (v4f32 (vector_shuffle
937 VR128:$src1, VR128:$src2,
938 UNPCKL_shuffle_mask)))]>;
939 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000940 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000941 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 [(set VR128:$dst,
943 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000944 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945 UNPCKL_shuffle_mask)))]>;
946 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000947} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948
949// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000950def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000951 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000953def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000954 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
956
Evan Chengd1d68072008-03-08 00:58:38 +0000957// Prefetch intrinsic.
958def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
959 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
960def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
961 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
962def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
963 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
964def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
965 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966
967// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000968def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000969 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
971
972// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000973def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974
975// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000976def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000977 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000978def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000979 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980
981// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000982let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000983def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000984 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000985 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986
Evan Chenga15896e2008-03-12 07:02:50 +0000987let Predicates = [HasSSE1] in {
988 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
989 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
990 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
991 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
992 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
993}
994
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +0000996def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000997 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 [(set VR128:$dst,
999 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001000def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001001 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 [(set VR128:$dst,
1003 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1004
1005// FIXME: may not be able to eliminate this movss with coalescing the src and
1006// dest register classes are different. We really want to write this pattern
1007// like this:
1008// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1009// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00001010def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001011 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1013 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001014def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001015 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 [(store (f32 (vector_extract (v4f32 VR128:$src),
1017 (iPTR 0))), addr:$dst)]>;
1018
1019
1020// Move to lower bits of a VR128, leaving upper bits alone.
1021// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001022let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001023let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001025 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001026 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027
1028 let AddedComplexity = 15 in
1029 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001030 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 [(set VR128:$dst,
1033 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1034 MOVL_shuffle_mask)))]>;
1035}
1036
1037// Move to lower bits of a VR128 and zeroing upper bits.
1038// Loading from memory automatically zeroing upper bits.
1039let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001040def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001041 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001042 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001043 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044
Evan Cheng056afe12008-05-20 18:24:47 +00001045def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001046 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047
1048//===----------------------------------------------------------------------===//
1049// SSE2 Instructions
1050//===----------------------------------------------------------------------===//
1051
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001053let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001054def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001055 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001056let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001057def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001058 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001060def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001061 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 [(store FR64:$src, addr:$dst)]>;
1063
1064// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001065def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001066 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001068def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001069 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001071def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001074def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001075 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001077def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001078 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001080def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001081 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1083
1084// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001085def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001086 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1088 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001089def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001090 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1092 Requires<[HasSSE2]>;
1093
1094// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001095def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001096 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001098def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001099 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1101 (load addr:$src)))]>;
1102
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001103// Match intrinisics which expect MM and XMM operand(s).
1104def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1105 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1106 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1107def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1108 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1109 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001110 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001111def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1112 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1113 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1114def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1115 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1116 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001117 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001118def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1119 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1120 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1121def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1122 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1123 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1124 (load addr:$src)))]>;
1125
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001127def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001128 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 [(set GR32:$dst,
1130 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001131def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001132 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1134 (load addr:$src)))]>;
1135
1136// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001137let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001138 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001139 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001140 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001141let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001142 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001143 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001144 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145}
1146
Evan Cheng950aac02007-09-25 01:57:46 +00001147let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001148def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001149 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001150 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001151def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001152 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001153 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001154 (implicit EFLAGS)]>;
1155}
1156
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001158let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001159 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001160 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001161 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001162 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1163 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001164 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001165 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001166 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1168 (load addr:$src), imm:$cc))]>;
1169}
1170
Evan Cheng950aac02007-09-25 01:57:46 +00001171let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001172def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001173 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001174 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1175 (implicit EFLAGS)]>;
1176def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001178 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1179 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180
Evan Chengb783fa32007-07-19 01:14:50 +00001181def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001182 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001183 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1184 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001185def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001186 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001187 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001188 (implicit EFLAGS)]>;
1189} // Defs = EFLAGS]
1190
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191// Aliases of packed SSE2 instructions for scalar use. These all have names that
1192// start with 'Fs'.
1193
1194// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001195let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001196def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001197 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198 Requires<[HasSSE2]>, TB, OpSize;
1199
1200// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1201// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001202let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001203def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001204 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205
1206// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1207// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001208let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001209def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001210 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001211 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001212
1213// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001214let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001216 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1217 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001218 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001220 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1221 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001222 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001224 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1225 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001226 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1228}
1229
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001230def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1231 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001232 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001234 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001235def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1236 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001237 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001239 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001240def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1241 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001242 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001244 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001246let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001248 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001249 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001250let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001252 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001253 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001255}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256
1257/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1258///
1259/// In addition, we also have a special variant of the scalar form here to
1260/// represent the associated intrinsic operation. This form is unlike the
1261/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1262/// and leaves the top elements undefined.
1263///
1264/// These three forms can each be reg+reg or reg+mem, so there are a total of
1265/// six "instructions".
1266///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001267let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1269 SDNode OpNode, Intrinsic F64Int,
1270 bit Commutable = 0> {
1271 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001272 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001273 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1275 let isCommutable = Commutable;
1276 }
1277
1278 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001279 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001280 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1282
1283 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001284 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001285 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1287 let isCommutable = Commutable;
1288 }
1289
1290 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001291 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001292 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001293 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294
1295 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001296 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001297 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1299 let isCommutable = Commutable;
1300 }
1301
1302 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001303 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001304 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305 [(set VR128:$dst, (F64Int VR128:$src1,
1306 sse_load_f64:$src2))]>;
1307}
1308}
1309
1310// Arithmetic instructions
1311defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1312defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1313defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1314defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1315
1316/// sse2_fp_binop_rm - Other SSE2 binops
1317///
1318/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1319/// instructions for a full-vector intrinsic form. Operations that map
1320/// onto C operators don't use this form since they just use the plain
1321/// vector form instead of having a separate vector intrinsic form.
1322///
1323/// This provides a total of eight "instructions".
1324///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001325let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1327 SDNode OpNode,
1328 Intrinsic F64Int,
1329 Intrinsic V2F64Int,
1330 bit Commutable = 0> {
1331
1332 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001333 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001334 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001335 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1336 let isCommutable = Commutable;
1337 }
1338
1339 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001340 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1341 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001342 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001343 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1344
1345 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001346 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1347 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001348 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1350 let isCommutable = Commutable;
1351 }
1352
1353 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001354 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1355 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001356 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001357 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358
1359 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001360 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1361 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001362 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1364 let isCommutable = Commutable;
1365 }
1366
1367 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001368 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1369 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001370 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371 [(set VR128:$dst, (F64Int VR128:$src1,
1372 sse_load_f64:$src2))]>;
1373
1374 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001375 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1376 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001377 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1379 let isCommutable = Commutable;
1380 }
1381
1382 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001383 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1384 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001385 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001386 [(set VR128:$dst, (V2F64Int VR128:$src1,
1387 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388}
1389}
1390
1391defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1392 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1393defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1394 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1395
1396//===----------------------------------------------------------------------===//
1397// SSE packed FP Instructions
1398
1399// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001400let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001401def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001402 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001403let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001404def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001405 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001406 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407
Evan Chengb783fa32007-07-19 01:14:50 +00001408def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001409 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001410 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001412let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001413def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001414 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001415let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001416def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001417 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001418 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001419def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001420 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001421 [(store (v2f64 VR128:$src), addr:$dst)]>;
1422
1423// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001424def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001425 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001426 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001427def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001428 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001429 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001430
Evan Cheng3ea4d672008-03-05 08:19:16 +00001431let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432 let AddedComplexity = 20 in {
1433 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001434 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001435 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436 [(set VR128:$dst,
1437 (v2f64 (vector_shuffle VR128:$src1,
1438 (scalar_to_vector (loadf64 addr:$src2)),
1439 MOVLP_shuffle_mask)))]>;
1440 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001441 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001442 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443 [(set VR128:$dst,
1444 (v2f64 (vector_shuffle VR128:$src1,
1445 (scalar_to_vector (loadf64 addr:$src2)),
1446 MOVHP_shuffle_mask)))]>;
1447 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001448} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449
Evan Chengb783fa32007-07-19 01:14:50 +00001450def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001451 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452 [(store (f64 (vector_extract (v2f64 VR128:$src),
1453 (iPTR 0))), addr:$dst)]>;
1454
1455// v2f64 extract element 1 is always custom lowered to unpack high to low
1456// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001457def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001458 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001459 [(store (f64 (vector_extract
1460 (v2f64 (vector_shuffle VR128:$src, (undef),
1461 UNPCKH_shuffle_mask)), (iPTR 0))),
1462 addr:$dst)]>;
1463
1464// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001465def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001466 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1468 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001469def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001470 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1471 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1472 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001473 TB, Requires<[HasSSE2]>;
1474
1475// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001476def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001477 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001478 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1479 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001480def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001481 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1482 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1483 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001484 XS, Requires<[HasSSE2]>;
1485
Evan Chengb783fa32007-07-19 01:14:50 +00001486def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001487 "cvtps2dq\t{$src, $dst|$dst, $src}",
1488 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001489def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001490 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001492 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001494def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001495 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1497 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001498def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001499 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001501 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 XS, Requires<[HasSSE2]>;
1503
1504// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001505def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001506 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001507 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1508 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001509def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001510 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001512 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 XD, Requires<[HasSSE2]>;
1514
Evan Chengb783fa32007-07-19 01:14:50 +00001515def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001516 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001518def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001519 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001521 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522
1523// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001524def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001525 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1527 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001528def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001529 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1531 (load addr:$src)))]>,
1532 TB, Requires<[HasSSE2]>;
1533
Evan Chengb783fa32007-07-19 01:14:50 +00001534def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001535 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001537def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001538 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001539 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001540 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001541
1542// Match intrinsics which expect XMM operand(s).
1543// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001544let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001545def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001546 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001547 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1549 GR32:$src2))]>;
1550def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001551 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001552 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1554 (loadi32 addr:$src2)))]>;
1555def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001556 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001557 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001558 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1559 VR128:$src2))]>;
1560def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001561 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001562 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001563 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1564 (load addr:$src2)))]>;
1565def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001566 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001567 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001568 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1569 VR128:$src2))]>, XS,
1570 Requires<[HasSSE2]>;
1571def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001572 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1575 (load addr:$src2)))]>, XS,
1576 Requires<[HasSSE2]>;
1577}
1578
1579// Arithmetic
1580
1581/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1582///
1583/// In addition, we also have a special variant of the scalar form here to
1584/// represent the associated intrinsic operation. This form is unlike the
1585/// plain scalar form, in that it takes an entire vector (instead of a
1586/// scalar) and leaves the top elements undefined.
1587///
1588/// And, we have a special variant form for a full-vector intrinsic form.
1589///
1590/// These four forms can each have a reg or a mem operand, so there are a
1591/// total of eight "instructions".
1592///
1593multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1594 SDNode OpNode,
1595 Intrinsic F64Int,
1596 Intrinsic V2F64Int,
1597 bit Commutable = 0> {
1598 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001599 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001600 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001601 [(set FR64:$dst, (OpNode FR64:$src))]> {
1602 let isCommutable = Commutable;
1603 }
1604
1605 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001606 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001607 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001608 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1609
1610 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001611 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001612 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001613 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1614 let isCommutable = Commutable;
1615 }
1616
1617 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001618 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001619 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001620 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001621
1622 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001623 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001624 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001625 [(set VR128:$dst, (F64Int VR128:$src))]> {
1626 let isCommutable = Commutable;
1627 }
1628
1629 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001630 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001631 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1633
1634 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001635 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001636 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001637 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1638 let isCommutable = Commutable;
1639 }
1640
1641 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001642 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001643 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001644 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001645}
1646
1647// Square root.
1648defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1649 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1650
1651// There is no f64 version of the reciprocal approximation instructions.
1652
1653// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001654let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655 let isCommutable = 1 in {
1656 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001657 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001658 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659 [(set VR128:$dst,
1660 (and (bc_v2i64 (v2f64 VR128:$src1)),
1661 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1662 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001663 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001664 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665 [(set VR128:$dst,
1666 (or (bc_v2i64 (v2f64 VR128:$src1)),
1667 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1668 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001669 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001670 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671 [(set VR128:$dst,
1672 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1673 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1674 }
1675
1676 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001677 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001678 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001679 [(set VR128:$dst,
1680 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001681 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001682 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001683 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001684 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 [(set VR128:$dst,
1686 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001687 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001689 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001690 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 [(set VR128:$dst,
1692 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001693 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001695 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001696 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697 [(set VR128:$dst,
1698 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1699 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1700 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001701 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001702 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703 [(set VR128:$dst,
1704 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001705 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001706}
1707
Evan Cheng3ea4d672008-03-05 08:19:16 +00001708let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001709 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001710 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1711 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1712 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001713 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001715 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1716 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1717 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001718 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719}
Evan Cheng33754092008-08-05 22:19:15 +00001720def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001721 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001722def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001723 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724
1725// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001726let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001728 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1729 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1730 [(set VR128:$dst, (v2f64 (vector_shuffle
1731 VR128:$src1, VR128:$src2,
1732 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001733 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001734 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001736 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737 [(set VR128:$dst,
1738 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001739 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740 SHUFP_shuffle_mask:$src3)))]>;
1741
1742 let AddedComplexity = 10 in {
1743 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001744 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001745 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001746 [(set VR128:$dst,
1747 (v2f64 (vector_shuffle
1748 VR128:$src1, VR128:$src2,
1749 UNPCKH_shuffle_mask)))]>;
1750 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001751 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001752 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 [(set VR128:$dst,
1754 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001755 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756 UNPCKH_shuffle_mask)))]>;
1757
1758 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001759 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001760 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 [(set VR128:$dst,
1762 (v2f64 (vector_shuffle
1763 VR128:$src1, VR128:$src2,
1764 UNPCKL_shuffle_mask)))]>;
1765 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001766 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001767 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001768 [(set VR128:$dst,
1769 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001770 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771 UNPCKL_shuffle_mask)))]>;
1772 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001773} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774
1775
1776//===----------------------------------------------------------------------===//
1777// SSE integer instructions
1778
1779// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001780let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001781def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001782 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001783let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001784def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001785 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001786 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001787let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001788def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001789 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001790 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001791let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001792def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001794 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001796let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001797def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001799 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001800 XS, Requires<[HasSSE2]>;
1801
Dan Gohman4a4f1512007-07-18 20:23:34 +00001802// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001803let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001804def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001805 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001806 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1807 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001808def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001810 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1811 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812
Evan Cheng88004752008-03-05 08:11:27 +00001813let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001814
1815multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1816 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001817 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001818 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001819 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1820 let isCommutable = Commutable;
1821 }
Evan Chengb783fa32007-07-19 01:14:50 +00001822 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001823 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001824 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001825 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001826}
1827
Evan Chengf90f8f82008-05-03 00:52:09 +00001828multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1829 string OpcodeStr,
1830 Intrinsic IntId, Intrinsic IntId2> {
1831 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1832 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1833 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1834 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1835 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1836 [(set VR128:$dst, (IntId VR128:$src1,
1837 (bitconvert (memopv2i64 addr:$src2))))]>;
1838 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1839 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1840 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1841}
1842
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001843/// PDI_binop_rm - Simple SSE2 binary operator.
1844multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1845 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001846 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001847 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001848 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1849 let isCommutable = Commutable;
1850 }
Evan Chengb783fa32007-07-19 01:14:50 +00001851 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001852 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001853 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001854 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001855}
1856
1857/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1858///
1859/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1860/// to collapse (bitconvert VT to VT) into its operand.
1861///
1862multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1863 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001864 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001865 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1867 let isCommutable = Commutable;
1868 }
Evan Chengb783fa32007-07-19 01:14:50 +00001869 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001870 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001871 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872}
1873
Evan Cheng3ea4d672008-03-05 08:19:16 +00001874} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875
1876// 128-bit Integer Arithmetic
1877
1878defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1879defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1880defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1881defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1882
1883defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1884defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1885defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1886defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1887
1888defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1889defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1890defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1891defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1892
1893defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1894defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1895defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1896defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1897
1898defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1899
1900defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1901defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1902defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1903
1904defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1905
1906defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1907defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1908
1909
1910defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1911defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1912defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1913defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1914defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1915
1916
Evan Chengf90f8f82008-05-03 00:52:09 +00001917defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1918 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1919defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1920 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1921defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1922 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923
Evan Chengf90f8f82008-05-03 00:52:09 +00001924defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1925 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1926defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1927 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001928defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001929 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001930
Evan Chengf90f8f82008-05-03 00:52:09 +00001931defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1932 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001933defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001934 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001935
1936// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001937let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001938 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001939 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001940 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001942 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001943 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001944 // PSRADQri doesn't exist in SSE[1-3].
1945}
1946
1947let Predicates = [HasSSE2] in {
1948 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1949 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1950 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1951 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1952 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1953 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001954
1955 // Shift up / down and insert zero's.
1956 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1957 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1958 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1959 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001960}
1961
1962// Logical
1963defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1964defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1965defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1966
Evan Cheng3ea4d672008-03-05 08:19:16 +00001967let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001968 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001969 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001970 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1972 VR128:$src2)))]>;
1973
1974 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001975 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001976 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001977 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001978 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001979}
1980
1981// SSE2 Integer comparison
1982defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1983defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1984defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1985defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1986defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1987defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1988
Nate Begeman03605a02008-07-17 16:51:19 +00001989def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001990 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001991def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001992 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001993def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001994 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001995def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001996 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001997def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001998 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001999def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002000 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2001
Nate Begeman03605a02008-07-17 16:51:19 +00002002def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002003 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002004def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002005 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002006def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002007 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002008def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002009 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002010def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002011 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002012def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002013 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2014
2015
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016// Pack instructions
2017defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2018defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2019defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2020
2021// Shuffle and unpack instructions
2022def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002023 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002024 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002025 [(set VR128:$dst, (v4i32 (vector_shuffle
2026 VR128:$src1, (undef),
2027 PSHUFD_shuffle_mask:$src2)))]>;
2028def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002029 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002030 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002032 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002033 (undef),
2034 PSHUFD_shuffle_mask:$src2)))]>;
2035
2036// SSE2 with ImmT == Imm8 and XS prefix.
2037def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002038 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002039 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002040 [(set VR128:$dst, (v8i16 (vector_shuffle
2041 VR128:$src1, (undef),
2042 PSHUFHW_shuffle_mask:$src2)))]>,
2043 XS, Requires<[HasSSE2]>;
2044def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002045 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002046 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002048 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002049 (undef),
2050 PSHUFHW_shuffle_mask:$src2)))]>,
2051 XS, Requires<[HasSSE2]>;
2052
2053// SSE2 with ImmT == Imm8 and XD prefix.
2054def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002055 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002056 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002057 [(set VR128:$dst, (v8i16 (vector_shuffle
2058 VR128:$src1, (undef),
2059 PSHUFLW_shuffle_mask:$src2)))]>,
2060 XD, Requires<[HasSSE2]>;
2061def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002062 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002063 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002064 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002065 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 (undef),
2067 PSHUFLW_shuffle_mask:$src2)))]>,
2068 XD, Requires<[HasSSE2]>;
2069
2070
Evan Cheng3ea4d672008-03-05 08:19:16 +00002071let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002073 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002074 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 [(set VR128:$dst,
2076 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2077 UNPCKL_shuffle_mask)))]>;
2078 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002079 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002080 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 [(set VR128:$dst,
2082 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002083 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 UNPCKL_shuffle_mask)))]>;
2085 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002086 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002087 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 [(set VR128:$dst,
2089 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2090 UNPCKL_shuffle_mask)))]>;
2091 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002092 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002093 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002094 [(set VR128:$dst,
2095 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002096 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 UNPCKL_shuffle_mask)))]>;
2098 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002099 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002100 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 [(set VR128:$dst,
2102 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2103 UNPCKL_shuffle_mask)))]>;
2104 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002105 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002106 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107 [(set VR128:$dst,
2108 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002109 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002110 UNPCKL_shuffle_mask)))]>;
2111 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002112 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002113 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 [(set VR128:$dst,
2115 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2116 UNPCKL_shuffle_mask)))]>;
2117 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002118 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002119 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 [(set VR128:$dst,
2121 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002122 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 UNPCKL_shuffle_mask)))]>;
2124
2125 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002126 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002127 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002128 [(set VR128:$dst,
2129 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2130 UNPCKH_shuffle_mask)))]>;
2131 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002132 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002133 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 [(set VR128:$dst,
2135 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002136 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 UNPCKH_shuffle_mask)))]>;
2138 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002139 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002140 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002141 [(set VR128:$dst,
2142 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2143 UNPCKH_shuffle_mask)))]>;
2144 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002145 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002146 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002147 [(set VR128:$dst,
2148 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002149 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 UNPCKH_shuffle_mask)))]>;
2151 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002152 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002153 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154 [(set VR128:$dst,
2155 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2156 UNPCKH_shuffle_mask)))]>;
2157 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002158 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002159 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002160 [(set VR128:$dst,
2161 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002162 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 UNPCKH_shuffle_mask)))]>;
2164 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002165 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002166 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167 [(set VR128:$dst,
2168 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2169 UNPCKH_shuffle_mask)))]>;
2170 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002171 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002172 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173 [(set VR128:$dst,
2174 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002175 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 UNPCKH_shuffle_mask)))]>;
2177}
2178
2179// Extract / Insert
2180def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002181 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002182 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002184 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002185let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002186 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002187 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002189 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002190 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002191 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002193 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002194 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002195 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002196 [(set VR128:$dst,
2197 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2198 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002199}
2200
2201// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002202def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002203 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002204 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2205
2206// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002207let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002208def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002209 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002210 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211
2212// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002213def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002214 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002216def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002217 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002218 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002219def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002220 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002221 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2222 TB, Requires<[HasSSE2]>;
2223
2224// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002225def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002226 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002227 TB, Requires<[HasSSE2]>;
2228
2229// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002230def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002231 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002232def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002233 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2234
Andrew Lenharth785610d2008-02-16 01:24:58 +00002235//TODO: custom lower this so as to never even generate the noop
2236def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2237 (i8 0)), (NOOP)>;
2238def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2239def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2240def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2241 (i8 1)), (MFENCE)>;
2242
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00002244let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002245 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002246 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002247 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248
2249// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002250def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252 [(set VR128:$dst,
2253 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002254def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002255 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256 [(set VR128:$dst,
2257 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2258
Evan Chengb783fa32007-07-19 01:14:50 +00002259def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002260 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002261 [(set VR128:$dst,
2262 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002263def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002264 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002265 [(set VR128:$dst,
2266 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2267
Evan Chengb783fa32007-07-19 01:14:50 +00002268def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002269 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2271
Evan Chengb783fa32007-07-19 01:14:50 +00002272def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002273 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002274 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2275
2276// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002277def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002278 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002279 [(set VR128:$dst,
2280 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2281 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002282def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002283 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002284 [(store (i64 (vector_extract (v2i64 VR128:$src),
2285 (iPTR 0))), addr:$dst)]>;
2286
2287// FIXME: may not be able to eliminate this movss with coalescing the src and
2288// dest register classes are different. We really want to write this pattern
2289// like this:
2290// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2291// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002292def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002293 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002294 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2295 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002296def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002297 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002298 [(store (f64 (vector_extract (v2f64 VR128:$src),
2299 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002300def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002301 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2303 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002304def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306 [(store (i32 (vector_extract (v4i32 VR128:$src),
2307 (iPTR 0))), addr:$dst)]>;
2308
Evan Chengb783fa32007-07-19 01:14:50 +00002309def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002310 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002311 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002312def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002313 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002314 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2315
2316
2317// Move to lower bits of a VR128, leaving upper bits alone.
2318// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002319let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002320 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002321 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002322 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002323 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324
2325 let AddedComplexity = 15 in
2326 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002327 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002328 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002329 [(set VR128:$dst,
2330 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2331 MOVL_shuffle_mask)))]>;
2332}
2333
2334// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002335def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002336 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002337 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2338
2339// Move to lower bits of a VR128 and zeroing upper bits.
2340// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002341let AddedComplexity = 20 in {
2342def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2343 "movsd\t{$src, $dst|$dst, $src}",
2344 [(set VR128:$dst,
2345 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2346 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002347
Evan Cheng056afe12008-05-20 18:24:47 +00002348def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2349 (MOVZSD2PDrm addr:$src)>;
2350def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002351 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002352def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002353}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002355// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002356let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002357def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002358 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002359 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002360 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002361// This is X86-64 only.
2362def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2363 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002364 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002365 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002366}
2367
2368let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002369def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002370 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002371 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002372 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002373 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002374
2375def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2376 (MOVZDI2PDIrm addr:$src)>;
2377def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2378 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002379def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2380 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002381
Evan Chengb783fa32007-07-19 01:14:50 +00002382def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002383 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002384 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002385 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002386 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002387 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002388
Evan Cheng3ad16c42008-05-22 18:56:56 +00002389def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2390 (MOVZQI2PQIrm addr:$src)>;
2391def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2392 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002393def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002394}
Evan Chenge9b9c672008-05-09 21:53:03 +00002395
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002396// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2397// IA32 document. movq xmm1, xmm2 does clear the high bits.
2398let AddedComplexity = 15 in
2399def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2400 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002401 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002402 XS, Requires<[HasSSE2]>;
2403
Evan Cheng056afe12008-05-20 18:24:47 +00002404let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002405def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2406 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002407 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002408 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002409 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002410
Evan Cheng056afe12008-05-20 18:24:47 +00002411def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2412 (MOVZPQILo2PQIrm addr:$src)>;
2413}
2414
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002415//===----------------------------------------------------------------------===//
2416// SSE3 Instructions
2417//===----------------------------------------------------------------------===//
2418
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002420def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002421 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002422 [(set VR128:$dst, (v4f32 (vector_shuffle
2423 VR128:$src, (undef),
2424 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002425def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002426 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002427 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002428 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002429 MOVSHDUP_shuffle_mask)))]>;
2430
Evan Chengb783fa32007-07-19 01:14:50 +00002431def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002432 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002433 [(set VR128:$dst, (v4f32 (vector_shuffle
2434 VR128:$src, (undef),
2435 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002436def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002437 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002438 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002439 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002440 MOVSLDUP_shuffle_mask)))]>;
2441
Evan Chengb783fa32007-07-19 01:14:50 +00002442def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002443 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444 [(set VR128:$dst, (v2f64 (vector_shuffle
2445 VR128:$src, (undef),
2446 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002447def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002448 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002449 [(set VR128:$dst,
2450 (v2f64 (vector_shuffle
2451 (scalar_to_vector (loadf64 addr:$src)),
2452 (undef),
2453 SSE_splat_lo_mask)))]>;
2454
2455// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002456let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002457 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002458 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002459 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2461 VR128:$src2))]>;
2462 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002463 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002464 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002465 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002466 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002468 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002469 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002470 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2471 VR128:$src2))]>;
2472 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002473 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002474 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002475 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002476 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002477}
2478
Evan Chengb783fa32007-07-19 01:14:50 +00002479def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002480 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002481 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2482
2483// Horizontal ops
2484class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002485 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002486 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002487 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2488class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002489 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002490 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002491 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002492class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002493 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002494 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002495 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2496class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002497 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002498 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002499 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002500
Evan Cheng3ea4d672008-03-05 08:19:16 +00002501let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002502 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2503 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2504 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2505 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2506 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2507 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2508 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2509 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2510}
2511
2512// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002513def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002514 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002515def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2517
2518// vector_shuffle v1, <undef> <1, 1, 3, 3>
2519let AddedComplexity = 15 in
2520def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2521 MOVSHDUP_shuffle_mask)),
2522 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2523let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002524def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002525 MOVSHDUP_shuffle_mask)),
2526 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2527
2528// vector_shuffle v1, <undef> <0, 0, 2, 2>
2529let AddedComplexity = 15 in
2530 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2531 MOVSLDUP_shuffle_mask)),
2532 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2533let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002534 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002535 MOVSLDUP_shuffle_mask)),
2536 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2537
2538//===----------------------------------------------------------------------===//
2539// SSSE3 Instructions
2540//===----------------------------------------------------------------------===//
2541
Bill Wendling98680292007-08-10 06:22:27 +00002542/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002543multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2544 Intrinsic IntId64, Intrinsic IntId128> {
2545 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2546 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2547 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002548
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002549 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2550 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2551 [(set VR64:$dst,
2552 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2553
2554 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2555 (ins VR128:$src),
2556 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2557 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2558 OpSize;
2559
2560 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2561 (ins i128mem:$src),
2562 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2563 [(set VR128:$dst,
2564 (IntId128
2565 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002566}
2567
Bill Wendling98680292007-08-10 06:22:27 +00002568/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002569multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2570 Intrinsic IntId64, Intrinsic IntId128> {
2571 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2572 (ins VR64:$src),
2573 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2574 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002575
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002576 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2577 (ins i64mem:$src),
2578 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2579 [(set VR64:$dst,
2580 (IntId64
2581 (bitconvert (memopv4i16 addr:$src))))]>;
2582
2583 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2584 (ins VR128:$src),
2585 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2586 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2587 OpSize;
2588
2589 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2590 (ins i128mem:$src),
2591 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2592 [(set VR128:$dst,
2593 (IntId128
2594 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002595}
2596
2597/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002598multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2599 Intrinsic IntId64, Intrinsic IntId128> {
2600 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2601 (ins VR64:$src),
2602 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2603 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002604
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002605 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2606 (ins i64mem:$src),
2607 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2608 [(set VR64:$dst,
2609 (IntId64
2610 (bitconvert (memopv2i32 addr:$src))))]>;
2611
2612 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2613 (ins VR128:$src),
2614 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2615 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2616 OpSize;
2617
2618 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2619 (ins i128mem:$src),
2620 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2621 [(set VR128:$dst,
2622 (IntId128
2623 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002624}
2625
2626defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2627 int_x86_ssse3_pabs_b,
2628 int_x86_ssse3_pabs_b_128>;
2629defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2630 int_x86_ssse3_pabs_w,
2631 int_x86_ssse3_pabs_w_128>;
2632defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2633 int_x86_ssse3_pabs_d,
2634 int_x86_ssse3_pabs_d_128>;
2635
2636/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002637let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002638 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2639 Intrinsic IntId64, Intrinsic IntId128,
2640 bit Commutable = 0> {
2641 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2642 (ins VR64:$src1, VR64:$src2),
2643 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2644 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2645 let isCommutable = Commutable;
2646 }
2647 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2648 (ins VR64:$src1, i64mem:$src2),
2649 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2650 [(set VR64:$dst,
2651 (IntId64 VR64:$src1,
2652 (bitconvert (memopv8i8 addr:$src2))))]>;
2653
2654 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2655 (ins VR128:$src1, VR128:$src2),
2656 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2657 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2658 OpSize {
2659 let isCommutable = Commutable;
2660 }
2661 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2662 (ins VR128:$src1, i128mem:$src2),
2663 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2664 [(set VR128:$dst,
2665 (IntId128 VR128:$src1,
2666 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2667 }
2668}
2669
2670/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002671let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002672 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2673 Intrinsic IntId64, Intrinsic IntId128,
2674 bit Commutable = 0> {
2675 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2676 (ins VR64:$src1, VR64:$src2),
2677 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2678 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2679 let isCommutable = Commutable;
2680 }
2681 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2682 (ins VR64:$src1, i64mem:$src2),
2683 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2684 [(set VR64:$dst,
2685 (IntId64 VR64:$src1,
2686 (bitconvert (memopv4i16 addr:$src2))))]>;
2687
2688 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2689 (ins VR128:$src1, VR128:$src2),
2690 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2691 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2692 OpSize {
2693 let isCommutable = Commutable;
2694 }
2695 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2696 (ins VR128:$src1, i128mem:$src2),
2697 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2698 [(set VR128:$dst,
2699 (IntId128 VR128:$src1,
2700 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2701 }
2702}
2703
2704/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002705let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002706 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2707 Intrinsic IntId64, Intrinsic IntId128,
2708 bit Commutable = 0> {
2709 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2710 (ins VR64:$src1, VR64:$src2),
2711 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2712 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2713 let isCommutable = Commutable;
2714 }
2715 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2716 (ins VR64:$src1, i64mem:$src2),
2717 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2718 [(set VR64:$dst,
2719 (IntId64 VR64:$src1,
2720 (bitconvert (memopv2i32 addr:$src2))))]>;
2721
2722 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2723 (ins VR128:$src1, VR128:$src2),
2724 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2725 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2726 OpSize {
2727 let isCommutable = Commutable;
2728 }
2729 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2730 (ins VR128:$src1, i128mem:$src2),
2731 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2732 [(set VR128:$dst,
2733 (IntId128 VR128:$src1,
2734 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2735 }
2736}
2737
2738defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2739 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002740 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002741defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2742 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002743 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002744defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2745 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002746 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002747defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2748 int_x86_ssse3_phsub_w,
2749 int_x86_ssse3_phsub_w_128>;
2750defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2751 int_x86_ssse3_phsub_d,
2752 int_x86_ssse3_phsub_d_128>;
2753defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2754 int_x86_ssse3_phsub_sw,
2755 int_x86_ssse3_phsub_sw_128>;
2756defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2757 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002758 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002759defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2760 int_x86_ssse3_pmul_hr_sw,
2761 int_x86_ssse3_pmul_hr_sw_128, 1>;
2762defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2763 int_x86_ssse3_pshuf_b,
2764 int_x86_ssse3_pshuf_b_128>;
2765defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2766 int_x86_ssse3_psign_b,
2767 int_x86_ssse3_psign_b_128>;
2768defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2769 int_x86_ssse3_psign_w,
2770 int_x86_ssse3_psign_w_128>;
2771defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2772 int_x86_ssse3_psign_d,
2773 int_x86_ssse3_psign_d_128>;
2774
Evan Cheng3ea4d672008-03-05 08:19:16 +00002775let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002776 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2777 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002778 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002779 [(set VR64:$dst,
2780 (int_x86_ssse3_palign_r
2781 VR64:$src1, VR64:$src2,
2782 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002783 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002784 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002785 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002786 [(set VR64:$dst,
2787 (int_x86_ssse3_palign_r
2788 VR64:$src1,
2789 (bitconvert (memopv2i32 addr:$src2)),
2790 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002791
Bill Wendling1dc817c2007-08-10 09:00:17 +00002792 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2793 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002794 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002795 [(set VR128:$dst,
2796 (int_x86_ssse3_palign_r_128
2797 VR128:$src1, VR128:$src2,
2798 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002799 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002800 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002801 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002802 [(set VR128:$dst,
2803 (int_x86_ssse3_palign_r_128
2804 VR128:$src1,
2805 (bitconvert (memopv4i32 addr:$src2)),
2806 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002807}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002808
2809//===----------------------------------------------------------------------===//
2810// Non-Instruction Patterns
2811//===----------------------------------------------------------------------===//
2812
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002813// extload f32 -> f64. This matches load+fextend because we have a hack in
2814// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2815// Since these loads aren't folded into the fextend, we have to match it
2816// explicitly here.
2817let Predicates = [HasSSE2] in
2818 def : Pat<(fextend (loadf32 addr:$src)),
2819 (CVTSS2SDrm addr:$src)>;
2820
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002821// bit_convert
2822let Predicates = [HasSSE2] in {
2823 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2824 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2825 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2826 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2827 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2828 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2829 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2830 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2831 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2832 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2833 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2834 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2835 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2836 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2837 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2838 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2839 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2840 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2841 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2842 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2843 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2844 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2845 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2846 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2847 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2848 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2849 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2850 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2851 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2852 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2853}
2854
2855// Move scalar to XMM zero-extended
2856// movd to XMM register zero-extends
2857let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002858// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002859def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002861def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002862 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Chenge259e872008-05-09 23:37:55 +00002863def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
2864 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002865def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
2866 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867}
2868
2869// Splat v2f64 / v2i64
2870let AddedComplexity = 10 in {
2871def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2872 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2873def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2874 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2875def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2876 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2877def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2878 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2879}
2880
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002881// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002882def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2883 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002884 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2885 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002886// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002887def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2888 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002889 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2890 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002891// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002892def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002893 SHUFP_unary_shuffle_mask:$sm),
2894 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2895 Requires<[HasSSE2]>;
2896// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002897def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2898 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002899 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2900 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002901def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2902 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002903 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2904 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002905// Special binary v2i64 shuffle cases using SHUFPDrri.
2906def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2907 SHUFP_shuffle_mask:$sm)),
2908 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2909 Requires<[HasSSE2]>;
2910// Special unary SHUFPDrri case.
2911def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
2912 SHUFP_unary_shuffle_mask:$sm)),
2913 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2914 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002915
2916// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2917let AddedComplexity = 10 in {
2918def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2919 UNPCKL_v_undef_shuffle_mask)),
2920 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2921def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2922 UNPCKL_v_undef_shuffle_mask)),
2923 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2924def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2925 UNPCKL_v_undef_shuffle_mask)),
2926 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2927def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2928 UNPCKL_v_undef_shuffle_mask)),
2929 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2930}
2931
2932// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2933let AddedComplexity = 10 in {
2934def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2935 UNPCKH_v_undef_shuffle_mask)),
2936 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2937def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2938 UNPCKH_v_undef_shuffle_mask)),
2939 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2940def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2941 UNPCKH_v_undef_shuffle_mask)),
2942 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2943def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2944 UNPCKH_v_undef_shuffle_mask)),
2945 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2946}
2947
2948let AddedComplexity = 15 in {
2949// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2950def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2951 MOVHP_shuffle_mask)),
2952 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2953
2954// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2955def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2956 MOVHLPS_shuffle_mask)),
2957 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2958
2959// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2960def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2961 MOVHLPS_v_undef_shuffle_mask)),
2962 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2963def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2964 MOVHLPS_v_undef_shuffle_mask)),
2965 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2966}
2967
2968let AddedComplexity = 20 in {
2969// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2970// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Cheng00b66ef2008-05-23 00:37:07 +00002971def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002972 MOVLP_shuffle_mask)),
2973 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002974def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975 MOVLP_shuffle_mask)),
2976 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002977def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002978 MOVHP_shuffle_mask)),
2979 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002980def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981 MOVHP_shuffle_mask)),
2982 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2983
Evan Cheng2b2a7012008-05-23 21:23:16 +00002984def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2985 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002986 MOVLP_shuffle_mask)),
2987 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002988def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989 MOVLP_shuffle_mask)),
2990 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2b2a7012008-05-23 21:23:16 +00002991def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2992 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002993 MOVHP_shuffle_mask)),
2994 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002995def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00002996 MOVHP_shuffle_mask)),
2997 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002998}
2999
Evan Cheng2b2a7012008-05-23 21:23:16 +00003000// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
3001// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
3002def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3003 MOVLP_shuffle_mask)), addr:$src1),
3004 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3005def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3006 MOVLP_shuffle_mask)), addr:$src1),
3007 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3008def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3009 MOVHP_shuffle_mask)), addr:$src1),
3010 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3011def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3012 MOVHP_shuffle_mask)), addr:$src1),
3013 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3014
3015def : Pat<(store (v4i32 (vector_shuffle
3016 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3017 MOVLP_shuffle_mask)), addr:$src1),
3018 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3019def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3020 MOVLP_shuffle_mask)), addr:$src1),
3021 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3022def : Pat<(store (v4i32 (vector_shuffle
3023 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3024 MOVHP_shuffle_mask)), addr:$src1),
3025 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3026def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3027 MOVHP_shuffle_mask)), addr:$src1),
3028 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3029
3030
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003031let AddedComplexity = 15 in {
3032// Setting the lowest element in the vector.
3033def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3034 MOVL_shuffle_mask)),
3035 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3036def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
3037 MOVL_shuffle_mask)),
3038 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3039
3040// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
3041def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
3042 MOVLP_shuffle_mask)),
3043 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3044def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3045 MOVLP_shuffle_mask)),
3046 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3047}
3048
3049// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003050let AddedComplexity = 15 in
3051def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
3052 MOVL_shuffle_mask)),
3053 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003054def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003055 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003056
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003057// Some special case pandn patterns.
3058def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3059 VR128:$src2)),
3060 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3061def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3062 VR128:$src2)),
3063 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3064def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3065 VR128:$src2)),
3066 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3067
3068def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003069 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003070 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3071def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003072 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003073 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3074def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003075 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003076 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3077
Nate Begeman78246ca2007-11-17 03:58:34 +00003078// vector -> vector casts
3079def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3080 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3081def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3082 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
3083
Evan Cheng51a49b22007-07-20 00:27:43 +00003084// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003085def : Pat<(alignedloadv4i32 addr:$src),
3086 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3087def : Pat<(loadv4i32 addr:$src),
3088 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003089def : Pat<(alignedloadv2i64 addr:$src),
3090 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3091def : Pat<(loadv2i64 addr:$src),
3092 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3093
3094def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3095 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3096def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3097 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3098def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3099 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3100def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3101 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3102def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3103 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3104def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3105 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3106def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3107 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3108def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3109 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003110
3111//===----------------------------------------------------------------------===//
3112// SSE4.1 Instructions
3113//===----------------------------------------------------------------------===//
3114
Nate Begemanb2975562008-02-03 07:18:54 +00003115multiclass sse41_fp_unop_rm<bits<8> opcss, bits<8> opcps,
3116 bits<8> opcsd, bits<8> opcpd,
3117 string OpcodeStr,
3118 Intrinsic F32Int,
3119 Intrinsic V4F32Int,
3120 Intrinsic F64Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003121 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003122 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003123 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003124 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003125 !strconcat(OpcodeStr,
3126 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003127 [(set VR128:$dst, (F32Int VR128:$src1, imm:$src2))]>,
3128 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003129
3130 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003131 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003132 (outs VR128:$dst), (ins ssmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003133 !strconcat(OpcodeStr,
3134 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003135 [(set VR128:$dst, (F32Int sse_load_f32:$src1, imm:$src2))]>,
3136 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003137
3138 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003139 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003140 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003141 !strconcat(OpcodeStr,
3142 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003143 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3144 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003145
3146 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003147 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003148 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003149 !strconcat(OpcodeStr,
3150 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003151 [(set VR128:$dst,
3152 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003153 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003154
3155 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003156 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003157 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003158 !strconcat(OpcodeStr,
3159 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003160 [(set VR128:$dst, (F64Int VR128:$src1, imm:$src2))]>,
3161 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003162
3163 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003164 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003165 (outs VR128:$dst), (ins sdmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003166 !strconcat(OpcodeStr,
3167 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003168 [(set VR128:$dst, (F64Int sse_load_f64:$src1, imm:$src2))]>,
3169 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003170
3171 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003172 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003173 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003174 !strconcat(OpcodeStr,
3175 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003176 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3177 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003178
3179 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003180 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003181 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003182 !strconcat(OpcodeStr,
3183 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003184 [(set VR128:$dst,
3185 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003186 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003187}
3188
3189// FP round - roundss, roundps, roundsd, roundpd
3190defm ROUND : sse41_fp_unop_rm<0x0A, 0x08, 0x0B, 0x09, "round",
3191 int_x86_sse41_round_ss, int_x86_sse41_round_ps,
3192 int_x86_sse41_round_sd, int_x86_sse41_round_pd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003193
3194// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3195multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3196 Intrinsic IntId128> {
3197 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3198 (ins VR128:$src),
3199 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3200 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3201 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3202 (ins i128mem:$src),
3203 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3204 [(set VR128:$dst,
3205 (IntId128
3206 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3207}
3208
3209defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3210 int_x86_sse41_phminposuw>;
3211
3212/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003213let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003214 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3215 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003216 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3217 (ins VR128:$src1, VR128:$src2),
3218 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3219 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3220 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003221 let isCommutable = Commutable;
3222 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003223 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3224 (ins VR128:$src1, i128mem:$src2),
3225 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3226 [(set VR128:$dst,
3227 (IntId128 VR128:$src1,
3228 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003229 }
3230}
3231
3232defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3233 int_x86_sse41_pcmpeqq, 1>;
3234defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3235 int_x86_sse41_packusdw, 0>;
3236defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3237 int_x86_sse41_pminsb, 1>;
3238defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3239 int_x86_sse41_pminsd, 1>;
3240defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3241 int_x86_sse41_pminud, 1>;
3242defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3243 int_x86_sse41_pminuw, 1>;
3244defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3245 int_x86_sse41_pmaxsb, 1>;
3246defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3247 int_x86_sse41_pmaxsd, 1>;
3248defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3249 int_x86_sse41_pmaxud, 1>;
3250defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3251 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003252
Nate Begeman03605a02008-07-17 16:51:19 +00003253def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3254 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3255def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3256 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3257
Nate Begeman58057962008-02-09 01:38:08 +00003258
3259/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003260let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003261 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3262 SDNode OpNode, Intrinsic IntId128,
3263 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003264 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3265 (ins VR128:$src1, VR128:$src2),
3266 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003267 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3268 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003269 let isCommutable = Commutable;
3270 }
3271 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3272 (ins VR128:$src1, VR128:$src2),
3273 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3274 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3275 OpSize {
3276 let isCommutable = Commutable;
3277 }
3278 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3279 (ins VR128:$src1, i128mem:$src2),
3280 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3281 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003282 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003283 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3284 (ins VR128:$src1, i128mem:$src2),
3285 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3286 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003287 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003288 OpSize;
3289 }
3290}
Dan Gohmane3731f52008-05-23 17:49:40 +00003291defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003292 int_x86_sse41_pmulld, 1>;
Dan Gohmane3731f52008-05-23 17:49:40 +00003293defm PMULDQ : SS41I_binop_patint<0x28, "pmuldq", v2i64, mul,
3294 int_x86_sse41_pmuldq, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003295
3296
Evan Cheng78d00612008-03-14 07:39:27 +00003297/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003298let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003299 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3300 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003301 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003302 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3303 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003304 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003305 [(set VR128:$dst,
3306 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3307 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003308 let isCommutable = Commutable;
3309 }
Evan Cheng78d00612008-03-14 07:39:27 +00003310 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003311 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3312 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003313 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003314 [(set VR128:$dst,
3315 (IntId128 VR128:$src1,
3316 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3317 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003318 }
3319}
3320
3321defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3322 int_x86_sse41_blendps, 0>;
3323defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3324 int_x86_sse41_blendpd, 0>;
3325defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3326 int_x86_sse41_pblendw, 0>;
3327defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3328 int_x86_sse41_dpps, 1>;
3329defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3330 int_x86_sse41_dppd, 1>;
3331defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003332 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003333
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003334
Evan Cheng78d00612008-03-14 07:39:27 +00003335/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003336let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003337 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3338 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3339 (ins VR128:$src1, VR128:$src2),
3340 !strconcat(OpcodeStr,
3341 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3342 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3343 OpSize;
3344
3345 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3346 (ins VR128:$src1, i128mem:$src2),
3347 !strconcat(OpcodeStr,
3348 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3349 [(set VR128:$dst,
3350 (IntId VR128:$src1,
3351 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3352 }
3353}
3354
3355defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3356defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3357defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3358
3359
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003360multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3361 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3362 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3363 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3364
3365 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3366 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3367 [(set VR128:$dst,
3368 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3369}
3370
3371defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3372defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3373defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3374defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3375defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3376defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3377
3378multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3379 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3380 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3381 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3382
3383 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3384 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3385 [(set VR128:$dst,
3386 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3387}
3388
3389defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3390defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3391defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3392defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3393
3394multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3395 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3396 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3397 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3398
3399 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3400 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3401 [(set VR128:$dst,
3402 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3403}
3404
3405defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3406defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3407
3408
Nate Begemand77e59e2008-02-11 04:19:36 +00003409/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3410multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003411 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003412 (ins VR128:$src1, i32i8imm:$src2),
3413 !strconcat(OpcodeStr,
3414 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003415 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3416 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003417 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003418 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3419 !strconcat(OpcodeStr,
3420 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003421 []>, OpSize;
3422// FIXME:
3423// There's an AssertZext in the way of writing the store pattern
3424// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003425}
3426
Nate Begemand77e59e2008-02-11 04:19:36 +00003427defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003428
Nate Begemand77e59e2008-02-11 04:19:36 +00003429
3430/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3431multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003432 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003433 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3434 !strconcat(OpcodeStr,
3435 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3436 []>, OpSize;
3437// FIXME:
3438// There's an AssertZext in the way of writing the store pattern
3439// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3440}
3441
3442defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3443
3444
3445/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3446multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003447 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003448 (ins VR128:$src1, i32i8imm:$src2),
3449 !strconcat(OpcodeStr,
3450 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3451 [(set GR32:$dst,
3452 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003453 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003454 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3455 !strconcat(OpcodeStr,
3456 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3457 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3458 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003459}
3460
Nate Begemand77e59e2008-02-11 04:19:36 +00003461defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003462
Nate Begemand77e59e2008-02-11 04:19:36 +00003463
Evan Cheng6c249332008-03-24 21:52:23 +00003464/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3465/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003466multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003467 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003468 (ins VR128:$src1, i32i8imm:$src2),
3469 !strconcat(OpcodeStr,
3470 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003471 [(set GR32:$dst,
3472 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003473 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003474 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003475 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3476 !strconcat(OpcodeStr,
3477 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003478 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003479 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003480}
3481
Nate Begemand77e59e2008-02-11 04:19:36 +00003482defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003483
Dan Gohmana41862a2008-08-08 18:30:21 +00003484// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3485def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3486 imm:$src2))),
3487 addr:$dst),
3488 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3489 Requires<[HasSSE41]>;
3490
Evan Cheng3ea4d672008-03-05 08:19:16 +00003491let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003492 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003493 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003494 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3495 !strconcat(OpcodeStr,
3496 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3497 [(set VR128:$dst,
3498 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003499 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003500 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3501 !strconcat(OpcodeStr,
3502 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3503 [(set VR128:$dst,
3504 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3505 imm:$src3))]>, OpSize;
3506 }
3507}
3508
3509defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3510
Evan Cheng3ea4d672008-03-05 08:19:16 +00003511let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003512 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003513 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003514 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3515 !strconcat(OpcodeStr,
3516 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3517 [(set VR128:$dst,
3518 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3519 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003520 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003521 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3522 !strconcat(OpcodeStr,
3523 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3524 [(set VR128:$dst,
3525 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3526 imm:$src3)))]>, OpSize;
3527 }
3528}
3529
3530defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3531
Evan Cheng3ea4d672008-03-05 08:19:16 +00003532let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003533 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003534 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003535 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3536 !strconcat(OpcodeStr,
3537 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3538 [(set VR128:$dst,
3539 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003540 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003541 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3542 !strconcat(OpcodeStr,
3543 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3544 [(set VR128:$dst,
3545 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3546 imm:$src3))]>, OpSize;
3547 }
3548}
3549
Evan Chengc2054be2008-03-26 08:11:49 +00003550defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003551
3552let Defs = [EFLAGS] in {
3553def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3554 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3555def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3556 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3557}
3558
3559def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3560 "movntdqa\t{$src, $dst|$dst, $src}",
3561 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003562
3563/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3564let Constraints = "$src1 = $dst" in {
3565 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3566 Intrinsic IntId128, bit Commutable = 0> {
3567 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3568 (ins VR128:$src1, VR128:$src2),
3569 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3570 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3571 OpSize {
3572 let isCommutable = Commutable;
3573 }
3574 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3575 (ins VR128:$src1, i128mem:$src2),
3576 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3577 [(set VR128:$dst,
3578 (IntId128 VR128:$src1,
3579 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3580 }
3581}
3582
Nate Begeman235666b2008-07-17 17:04:58 +00003583defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003584
3585def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3586 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3587def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3588 (PCMPGTQrm VR128:$src1, addr:$src2)>;