blob: b3f7a7d0e2eb077fd652f3213878c09a1ddcddbe [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044
Evan Chenga8e29892007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendlingc69107c2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner48be23c2008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
David Goodwinc0309b42009-06-29 15:33:01 +000078def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
79 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000080
Evan Chenga8e29892007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +000096def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
97def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
98def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
99def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000100def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000101def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000102def HasThumb2 : Predicate<"Subtarget->hasThumb2()">;
103def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000104def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
105def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000106def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000107def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000109//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000110// ARM Flag Definitions.
111
112class RegConstraint<string C> {
113 string Constraints = C;
114}
115
116//===----------------------------------------------------------------------===//
117// ARM specific transformation functions and pattern fragments.
118//
119
120// so_imm_XFORM - Return a so_imm value packed into the format described for
121// so_imm def below.
122def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000123 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000124 MVT::i32);
125}]>;
126
127// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
128// so_imm_neg def below.
129def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000130 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000131 MVT::i32);
132}]>;
133
134// so_imm_not_XFORM - Return a so_imm value packed into the format described for
135// so_imm_not def below.
136def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000137 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000138 MVT::i32);
139}]>;
140
141// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
142def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000143 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000144 return v == 8 || v == 16 || v == 24;
145}]>;
146
147/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
148def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000149 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000150}]>;
151
152/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
153def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000154 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000155}]>;
156
157def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000158 PatLeaf<(imm), [{
159 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
160 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chenga2515702007-03-19 07:09:02 +0000162def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 PatLeaf<(imm), [{
164 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
165 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000166
167// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
168def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000169 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000170}]>;
171
Evan Cheng37f25d92008-08-28 23:39:26 +0000172class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
173class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
175//===----------------------------------------------------------------------===//
176// Operand Definitions.
177//
178
179// Branch target.
180def brtarget : Operand<OtherVT>;
181
Evan Chenga8e29892007-01-19 07:51:42 +0000182// A list of registers separated by comma. Used by load/store multiple.
183def reglist : Operand<i32> {
184 let PrintMethod = "printRegisterList";
185}
186
187// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
188def cpinst_operand : Operand<i32> {
189 let PrintMethod = "printCPInstOperand";
190}
191
192def jtblock_operand : Operand<i32> {
193 let PrintMethod = "printJTBlockOperand";
194}
195
196// Local PC labels.
197def pclabel : Operand<i32> {
198 let PrintMethod = "printPCLabel";
199}
200
201// shifter_operand operands: so_reg and so_imm.
202def so_reg : Operand<i32>, // reg reg imm
203 ComplexPattern<i32, 3, "SelectShifterOperandReg",
204 [shl,srl,sra,rotr]> {
205 let PrintMethod = "printSORegOperand";
206 let MIOperandInfo = (ops GPR, GPR, i32imm);
207}
208
209// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
210// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
211// represented in the imm field in the same 12-bit form that they are encoded
212// into so_imm instructions: the 8-bit immediate is the least significant bits
213// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
214def so_imm : Operand<i32>,
215 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000217 so_imm_XFORM> {
218 let PrintMethod = "printSOImmOperand";
219}
220
Evan Chengc70d1842007-03-20 08:11:30 +0000221// Break so_imm's up into two pieces. This handles immediates with up to 16
222// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
223// get the first/second pieces.
224def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 PatLeaf<(imm), [{
226 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
227 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000228 let PrintMethod = "printSOImm2PartOperand";
229}
230
231def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000232 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000233 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
234}]>;
235
236def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000237 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000238 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
239}]>;
240
Evan Chenga8e29892007-01-19 07:51:42 +0000241
242// Define ARM specific addressing modes.
243
244// addrmode2 := reg +/- reg shop imm
245// addrmode2 := reg +/- imm12
246//
247def addrmode2 : Operand<i32>,
248 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
249 let PrintMethod = "printAddrMode2Operand";
250 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
251}
252
253def am2offset : Operand<i32>,
254 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
255 let PrintMethod = "printAddrMode2OffsetOperand";
256 let MIOperandInfo = (ops GPR, i32imm);
257}
258
259// addrmode3 := reg +/- reg
260// addrmode3 := reg +/- imm8
261//
262def addrmode3 : Operand<i32>,
263 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
264 let PrintMethod = "printAddrMode3Operand";
265 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
266}
267
268def am3offset : Operand<i32>,
269 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
270 let PrintMethod = "printAddrMode3OffsetOperand";
271 let MIOperandInfo = (ops GPR, i32imm);
272}
273
274// addrmode4 := reg, <mode|W>
275//
276def addrmode4 : Operand<i32>,
277 ComplexPattern<i32, 2, "", []> {
278 let PrintMethod = "printAddrMode4Operand";
279 let MIOperandInfo = (ops GPR, i32imm);
280}
281
282// addrmode5 := reg +/- imm8*4
283//
284def addrmode5 : Operand<i32>,
285 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
286 let PrintMethod = "printAddrMode5Operand";
287 let MIOperandInfo = (ops GPR, i32imm);
288}
289
290// addrmodepc := pc + reg
291//
292def addrmodepc : Operand<i32>,
293 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
294 let PrintMethod = "printAddrModePCOperand";
295 let MIOperandInfo = (ops GPR, i32imm);
296}
297
Evan Chengc85e8322007-07-05 07:13:32 +0000298// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
299// register whose default is 0 (no register).
300def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
301 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000302 let PrintMethod = "printPredicateOperand";
303}
304
Evan Cheng04c813d2007-07-06 01:00:49 +0000305// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000306//
Evan Cheng04c813d2007-07-06 01:00:49 +0000307def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
308 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000309}
310
Evan Chenga8e29892007-01-19 07:51:42 +0000311//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000312
Evan Cheng37f25d92008-08-28 23:39:26 +0000313include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000314
315//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000316// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000317//
318
Evan Cheng3924f782008-08-29 07:36:24 +0000319/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000320/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000321multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
322 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000323 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000324 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000325 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000326 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000327 opc, " $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000328 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
329 let isCommutable = Commutable;
330 }
Evan Chengedda31c2008-11-05 18:35:52 +0000331 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000332 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000333 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
334}
335
Evan Cheng1e249e32009-06-25 20:59:23 +0000336/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000337/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000338let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000339multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
340 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000341 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000342 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000343 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000344 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000345 opc, "s $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000346 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
347 let isCommutable = Commutable;
348 }
Evan Chengedda31c2008-11-05 18:35:52 +0000349 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000350 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000351 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
352}
Evan Chengc85e8322007-07-05 07:13:32 +0000353}
354
355/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000356/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000357/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000358let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000359multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
360 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000361 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000362 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000363 [(opnode GPR:$a, so_imm:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000364 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000365 opc, " $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000366 [(opnode GPR:$a, GPR:$b)]> {
367 let isCommutable = Commutable;
368 }
Evan Chengedda31c2008-11-05 18:35:52 +0000369 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000370 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000371 [(opnode GPR:$a, so_reg:$b)]>;
372}
Evan Chenga8e29892007-01-19 07:51:42 +0000373}
374
Evan Chenga8e29892007-01-19 07:51:42 +0000375/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
376/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000377/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
378multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
379 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000380 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000381 [(set GPR:$dst, (opnode GPR:$Src))]>,
382 Requires<[IsARM, HasV6]> {
383 let Inst{19-16} = 0b1111;
384 }
385 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000386 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000387 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000388 Requires<[IsARM, HasV6]> {
389 let Inst{19-16} = 0b1111;
390 }
Evan Chenga8e29892007-01-19 07:51:42 +0000391}
392
393/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
394/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000395multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
396 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
397 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000398 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
399 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000400 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
401 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000402 [(set GPR:$dst, (opnode GPR:$LHS,
403 (rotr GPR:$RHS, rot_imm:$rot)))]>,
404 Requires<[IsARM, HasV6]>;
405}
406
Evan Cheng62674222009-06-25 23:34:10 +0000407/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
408let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000409multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
410 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000411 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
412 DPFrm, opc, " $dst, $a, $b",
413 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
414 Requires<[IsARM, CarryDefIsUnused]>;
415 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
416 DPFrm, opc, " $dst, $a, $b",
417 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000418 Requires<[IsARM, CarryDefIsUnused]> {
419 let isCommutable = Commutable;
420 }
Evan Cheng62674222009-06-25 23:34:10 +0000421 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
422 DPSoRegFrm, opc, " $dst, $a, $b",
423 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
424 Requires<[IsARM, CarryDefIsUnused]>;
425 // Carry setting variants
426 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000427 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000428 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
429 Requires<[IsARM, CarryDefIsUsed]> {
430 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000431 }
Evan Cheng62674222009-06-25 23:34:10 +0000432 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000433 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000434 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
435 Requires<[IsARM, CarryDefIsUsed]> {
436 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000437 }
Evan Cheng62674222009-06-25 23:34:10 +0000438 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000439 DPSoRegFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000440 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
441 Requires<[IsARM, CarryDefIsUsed]> {
442 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000443 }
Evan Cheng071a2792007-09-11 19:55:27 +0000444}
Evan Chengc85e8322007-07-05 07:13:32 +0000445}
446
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000447//===----------------------------------------------------------------------===//
448// Instructions
449//===----------------------------------------------------------------------===//
450
Evan Chenga8e29892007-01-19 07:51:42 +0000451//===----------------------------------------------------------------------===//
452// Miscellaneous Instructions.
453//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000454
Evan Chenga8e29892007-01-19 07:51:42 +0000455/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
456/// the function. The first operand is the ID# for this instruction, the second
457/// is the index into the MachineConstantPool that this is, the third is the
458/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000459let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000460def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000461PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000462 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000463 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000464
Evan Cheng071a2792007-09-11 19:55:27 +0000465let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000466def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000467PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
468 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000469 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000470
Evan Chenga8e29892007-01-19 07:51:42 +0000471def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000472PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000473 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000474 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000475}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000478PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000479 ".loc $file, $line, $col",
480 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000481
Evan Cheng12c3a532008-11-06 17:48:05 +0000482
483// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000484let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000485def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000486 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000487 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000488
Evan Cheng325474e2008-01-07 23:56:57 +0000489let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000490let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000491def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000492 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000493 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000494
Evan Chengd87293c2008-11-06 08:47:38 +0000495def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000496 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000497 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
498
Evan Chengd87293c2008-11-06 08:47:38 +0000499def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000500 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000501 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
502
Evan Chengd87293c2008-11-06 08:47:38 +0000503def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000504 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000505 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
506
Evan Chengd87293c2008-11-06 08:47:38 +0000507def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000508 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000509 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
510}
Chris Lattner13c63102008-01-06 05:55:01 +0000511let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000512def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000513 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000514 [(store GPR:$src, addrmodepc:$addr)]>;
515
Evan Chengd87293c2008-11-06 08:47:38 +0000516def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000517 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000518 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
519
Evan Chengd87293c2008-11-06 08:47:38 +0000520def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000521 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000522 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
523}
Evan Cheng12c3a532008-11-06 17:48:05 +0000524} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000525
Evan Chenge07715c2009-06-23 05:25:29 +0000526
527// LEApcrel - Load a pc-relative address into a register without offending the
528// assembler.
529def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
530 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
531 "${:private}PCRELL${:uid}+8))\n"),
532 !strconcat("${:private}PCRELL${:uid}:\n\t",
533 "add$p $dst, pc, #PCRELV${:uid}")),
534 []>;
535
Evan Cheng023dd3f2009-06-24 23:14:45 +0000536def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
537 (ins i32imm:$label, i32imm:$id, pred:$p),
Evan Chenge07715c2009-06-23 05:25:29 +0000538 Pseudo,
539 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
540 "${:private}PCRELL${:uid}+8))\n"),
541 !strconcat("${:private}PCRELL${:uid}:\n\t",
542 "add$p $dst, pc, #PCRELV${:uid}")),
543 []>;
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545//===----------------------------------------------------------------------===//
546// Control Flow Instructions.
547//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000548
Evan Chenga8e29892007-01-19 07:51:42 +0000549let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000550 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000551 let Inst{7-4} = 0b0001;
552 let Inst{19-8} = 0b111111111111;
553 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000554}
Rafael Espindola27185192006-09-29 21:20:16 +0000555
Evan Chenga8e29892007-01-19 07:51:42 +0000556// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000557// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
558// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000559// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000560let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000561 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000562 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000563 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000564 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000565
Bob Wilson54fc1242009-06-22 21:01:46 +0000566// On non-Darwin platforms R9 is callee-saved.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000567let isCall = 1, Itinerary = IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000568 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000569 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000570 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000571 "bl ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000572 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000573
Evan Cheng12c3a532008-11-06 17:48:05 +0000574 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000575 "bl", " ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000576 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000577
Evan Chenga8e29892007-01-19 07:51:42 +0000578 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000579 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000580 "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000581 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000582 let Inst{7-4} = 0b0011;
583 let Inst{19-8} = 0b111111111111;
584 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000585 }
586
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000587 let Uses = [LR] in {
588 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000589 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
590 "mov lr, pc\n\tbx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000591 [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]>;
592 }
593}
594
595// On Darwin R9 is call-clobbered.
596let isCall = 1, Itinerary = IIC_Br,
597 Defs = [R0, R1, R2, R3, R9, R12, LR,
598 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
599 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
600 "bl ${func:call}",
601 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
602
603 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
604 "bl", " ${func:call}",
605 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>;
606
607 // ARMv5T and above
608 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
609 "blx $func",
610 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
611 let Inst{7-4} = 0b0011;
612 let Inst{19-8} = 0b111111111111;
613 let Inst{27-20} = 0b00010010;
614 }
615
616 let Uses = [LR] in {
617 // ARMv4T
618 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
619 "mov lr, pc\n\tbx $func",
620 [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000621 }
Rafael Espindola35574632006-07-18 17:00:30 +0000622}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000623
Evan Cheng8557c2b2009-06-19 01:51:50 +0000624let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000625 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000626 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000627 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000628 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000629 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000630
Owen Anderson20ab2902007-11-12 07:39:39 +0000631 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000632 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000633 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000634 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
635 let Inst{20} = 0; // S Bit
636 let Inst{24-21} = 0b1101;
637 let Inst{27-26} = {0,0};
Evan Chengaeafca02007-05-16 07:45:54 +0000638 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000639 def BR_JTm : JTI<(outs),
640 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
641 "ldr pc, $target \n$jt",
642 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
643 imm:$id)]> {
644 let Inst{20} = 1; // L bit
645 let Inst{21} = 0; // W bit
646 let Inst{22} = 0; // B bit
647 let Inst{24} = 1; // P bit
648 let Inst{27-26} = {0,1};
Evan Chengeaa91b02007-06-19 01:26:51 +0000649 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000650 def BR_JTadd : JTI<(outs),
651 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
652 "add pc, $target, $idx \n$jt",
653 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
654 imm:$id)]> {
655 let Inst{20} = 0; // S bit
656 let Inst{24-21} = 0b0100;
657 let Inst{27-26} = {0,0};
658 }
659 } // isNotDuplicable = 1, isIndirectBranch = 1
660 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000661
Evan Chengc85e8322007-07-05 07:13:32 +0000662 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
663 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000664 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000665 "b", " $target",
666 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000667}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000668
Evan Chenga8e29892007-01-19 07:51:42 +0000669//===----------------------------------------------------------------------===//
670// Load / store Instructions.
671//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000672
Evan Chenga8e29892007-01-19 07:51:42 +0000673// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000674let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000675def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000676 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000677 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000678
Evan Chengfa775d02007-03-19 07:20:03 +0000679// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000680let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000681def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000682 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000683
Evan Chenga8e29892007-01-19 07:51:42 +0000684// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000685def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000686 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000687 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000688
Evan Cheng148cad82008-11-13 07:34:59 +0000689def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000690 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000691 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000692
Evan Chenga8e29892007-01-19 07:51:42 +0000693// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000694def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000695 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000696 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000697
Evan Cheng148cad82008-11-13 07:34:59 +0000698def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000699 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000700 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000701
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000702let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000703// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000704def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
705 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000706
Evan Chenga8e29892007-01-19 07:51:42 +0000707// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000708def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000709 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000710 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000711
Evan Chengd87293c2008-11-06 08:47:38 +0000712def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000713 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000714 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000715
Evan Chengd87293c2008-11-06 08:47:38 +0000716def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000717 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000718 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000719
Evan Chengd87293c2008-11-06 08:47:38 +0000720def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000721 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000722 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000723
Evan Chengd87293c2008-11-06 08:47:38 +0000724def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000725 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000726 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000727
Evan Chengd87293c2008-11-06 08:47:38 +0000728def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000729 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000730 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000731
Evan Chengd87293c2008-11-06 08:47:38 +0000732def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000733 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000734 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000735
Evan Chengd87293c2008-11-06 08:47:38 +0000736def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000737 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
738 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000739
Evan Chengd87293c2008-11-06 08:47:38 +0000740def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000741 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000742 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000743
Evan Chengd87293c2008-11-06 08:47:38 +0000744def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000745 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000746 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000747}
Evan Chenga8e29892007-01-19 07:51:42 +0000748
749// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000750def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000751 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000752 [(store GPR:$src, addrmode2:$addr)]>;
753
754// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000755def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000756 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000757 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
758
Evan Cheng148cad82008-11-13 07:34:59 +0000759def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000760 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000761 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
762
763// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000764let mayStore = 1 in
Evan Cheng358dec52009-06-15 08:28:29 +0000765def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
766 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000767
768// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000769def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000770 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000771 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000772 [(set GPR:$base_wb,
773 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
774
Evan Chengd87293c2008-11-06 08:47:38 +0000775def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000776 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000777 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000778 [(set GPR:$base_wb,
779 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
780
Evan Chengd87293c2008-11-06 08:47:38 +0000781def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000782 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000783 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000784 [(set GPR:$base_wb,
785 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
786
Evan Chengd87293c2008-11-06 08:47:38 +0000787def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000788 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000789 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000790 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
791 GPR:$base, am3offset:$offset))]>;
792
Evan Chengd87293c2008-11-06 08:47:38 +0000793def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000794 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000795 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000796 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
797 GPR:$base, am2offset:$offset))]>;
798
Evan Chengd87293c2008-11-06 08:47:38 +0000799def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000800 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000801 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000802 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
803 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000804
805//===----------------------------------------------------------------------===//
806// Load / store multiple Instructions.
807//
808
Evan Cheng64d80e32007-07-19 01:14:50 +0000809// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000810let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000811def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000812 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000813 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000814 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000815
Chris Lattner2e48a702008-01-06 08:36:04 +0000816let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000817def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000818 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000819 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000820 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000821
822//===----------------------------------------------------------------------===//
823// Move Instructions.
824//
825
Evan Chengcd799b92009-06-12 20:46:18 +0000826let neverHasSideEffects = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000827def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
828 "mov", " $dst, $src", []>, UnaryDP;
829def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
830 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000831
Evan Chengb3379fb2009-02-05 08:42:55 +0000832let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000833def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
834 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000835
Evan Chenga9562552008-11-14 20:09:11 +0000836def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000837 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000838 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000839
840// These aren't really mov instructions, but we have to define them this way
841// due to flag operands.
842
Evan Cheng071a2792007-09-11 19:55:27 +0000843let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000844def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000845 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000846 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000847def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000848 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000849 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000850}
Evan Chenga8e29892007-01-19 07:51:42 +0000851
Evan Chenga8e29892007-01-19 07:51:42 +0000852//===----------------------------------------------------------------------===//
853// Extend Instructions.
854//
855
856// Sign extenders
857
Evan Cheng97f48c32008-11-06 22:15:19 +0000858defm SXTB : AI_unary_rrot<0b01101010,
859 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
860defm SXTH : AI_unary_rrot<0b01101011,
861 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000862
Evan Cheng97f48c32008-11-06 22:15:19 +0000863defm SXTAB : AI_bin_rrot<0b01101010,
864 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
865defm SXTAH : AI_bin_rrot<0b01101011,
866 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000867
868// TODO: SXT(A){B|H}16
869
870// Zero extenders
871
872let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000873defm UXTB : AI_unary_rrot<0b01101110,
874 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
875defm UXTH : AI_unary_rrot<0b01101111,
876 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
877defm UXTB16 : AI_unary_rrot<0b01101100,
878 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000879
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000880def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000881 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000882def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000883 (UXTB16r_rot GPR:$Src, 8)>;
884
Evan Cheng97f48c32008-11-06 22:15:19 +0000885defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000886 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000887defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000888 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000889}
890
Evan Chenga8e29892007-01-19 07:51:42 +0000891// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
892//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000893
Evan Chenga8e29892007-01-19 07:51:42 +0000894// TODO: UXT(A){B|H}16
895
896//===----------------------------------------------------------------------===//
897// Arithmetic Instructions.
898//
899
Jim Grosbach26421962008-10-14 20:36:24 +0000900defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +0000901 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000902defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000903 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000904
Evan Chengc85e8322007-07-05 07:13:32 +0000905// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +0000906defm ADDS : AI1_bin_s_irs<0b0100, "add",
907 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
908defm SUBS : AI1_bin_s_irs<0b0010, "sub",
909 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000910
Evan Cheng62674222009-06-25 23:34:10 +0000911defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +0000912 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +0000913defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
914 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000915
Evan Chengc85e8322007-07-05 07:13:32 +0000916// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000917def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000918 "rsb", " $dst, $a, $b",
919 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
920
Evan Chengedda31c2008-11-05 18:35:52 +0000921def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000922 "rsb", " $dst, $a, $b",
923 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000924
925// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000926let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000927def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000928 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000929 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000930def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000931 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000932 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
933}
Evan Chengc85e8322007-07-05 07:13:32 +0000934
Evan Cheng62674222009-06-25 23:34:10 +0000935let Uses = [CPSR] in {
936def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
937 DPFrm, "rsc", " $dst, $a, $b",
938 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
939 Requires<[IsARM, CarryDefIsUnused]>;
940def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
941 DPSoRegFrm, "rsc", " $dst, $a, $b",
942 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
943 Requires<[IsARM, CarryDefIsUnused]>;
944}
945
946// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +0000947let Defs = [CPSR], Uses = [CPSR] in {
948def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
949 DPFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000950 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
951 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng1e249e32009-06-25 20:59:23 +0000952def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
953 DPSoRegFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000954 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
955 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000956}
Evan Cheng2c614c52007-06-06 10:17:05 +0000957
Evan Chenga8e29892007-01-19 07:51:42 +0000958// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
959def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
960 (SUBri GPR:$src, so_imm_neg:$imm)>;
961
962//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
963// (SUBSri GPR:$src, so_imm_neg:$imm)>;
964//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
965// (SBCri GPR:$src, so_imm_neg:$imm)>;
966
967// Note: These are implemented in C++ code, because they have to generate
968// ADD/SUBrs instructions, which use a complex pattern that a xform function
969// cannot produce.
970// (mul X, 2^n+1) -> (add (X << n), X)
971// (mul X, 2^n-1) -> (rsb X, (X << n))
972
973
974//===----------------------------------------------------------------------===//
975// Bitwise Instructions.
976//
977
Jim Grosbach26421962008-10-14 20:36:24 +0000978defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +0000979 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000980defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +0000981 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000982defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +0000983 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000984defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000985 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000986
Evan Chengedda31c2008-11-05 18:35:52 +0000987def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
988 "mvn", " $dst, $src",
989 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
990def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
991 "mvn", " $dst, $src",
992 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +0000993let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000994def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
995 "mvn", " $dst, $imm",
996 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000997
998def : ARMPat<(and GPR:$src, so_imm_not:$imm),
999 (BICri GPR:$src, so_imm_not:$imm)>;
1000
1001//===----------------------------------------------------------------------===//
1002// Multiply Instructions.
1003//
1004
Evan Cheng8de898a2009-06-26 00:19:44 +00001005let isCommutable = 1 in
Evan Chengfbc9d412008-11-06 01:21:28 +00001006def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +00001007 "mul", " $dst, $a, $b",
1008 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001009
Evan Chengfbc9d412008-11-06 01:21:28 +00001010def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +00001011 "mla", " $dst, $a, $b, $c",
1012 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001013
1014// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001015let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001016let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001017def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
1018 (ins GPR:$a, GPR:$b),
1019 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001020
Evan Chengfbc9d412008-11-06 01:21:28 +00001021def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
1022 (ins GPR:$a, GPR:$b),
1023 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001024}
Evan Chenga8e29892007-01-19 07:51:42 +00001025
1026// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001027def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
1028 (ins GPR:$a, GPR:$b),
1029 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001030
Evan Chengfbc9d412008-11-06 01:21:28 +00001031def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
1032 (ins GPR:$a, GPR:$b),
1033 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001034
Evan Chengfbc9d412008-11-06 01:21:28 +00001035def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1036 (ins GPR:$a, GPR:$b),
1037 "umaal", " $ldst, $hdst, $a, $b", []>,
1038 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001039} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001040
1041// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001042def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +00001043 "smmul", " $dst, $a, $b",
1044 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001045 Requires<[IsARM, HasV6]> {
1046 let Inst{7-4} = 0b0001;
1047 let Inst{15-12} = 0b1111;
1048}
Evan Cheng13ab0202007-07-10 18:08:01 +00001049
Evan Chengfbc9d412008-11-06 01:21:28 +00001050def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +00001051 "smmla", " $dst, $a, $b, $c",
1052 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001053 Requires<[IsARM, HasV6]> {
1054 let Inst{7-4} = 0b0001;
1055}
Evan Chenga8e29892007-01-19 07:51:42 +00001056
1057
Evan Chengfbc9d412008-11-06 01:21:28 +00001058def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +00001059 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001060 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001061 Requires<[IsARM, HasV6]> {
1062 let Inst{7-4} = 0b1101;
1063}
Evan Chenga8e29892007-01-19 07:51:42 +00001064
Raul Herbster37fb5b12007-08-30 23:25:47 +00001065multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001066 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001067 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001068 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1069 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001070 Requires<[IsARM, HasV5TE]> {
1071 let Inst{5} = 0;
1072 let Inst{6} = 0;
1073 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001074
Evan Chengeb4f52e2008-11-06 03:35:07 +00001075 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001076 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001077 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001078 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001079 Requires<[IsARM, HasV5TE]> {
1080 let Inst{5} = 0;
1081 let Inst{6} = 1;
1082 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001083
Evan Chengeb4f52e2008-11-06 03:35:07 +00001084 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001085 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001086 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001087 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001088 Requires<[IsARM, HasV5TE]> {
1089 let Inst{5} = 1;
1090 let Inst{6} = 0;
1091 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001092
Evan Chengeb4f52e2008-11-06 03:35:07 +00001093 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001094 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001095 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1096 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001097 Requires<[IsARM, HasV5TE]> {
1098 let Inst{5} = 1;
1099 let Inst{6} = 1;
1100 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001101
Evan Chengeb4f52e2008-11-06 03:35:07 +00001102 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001103 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001104 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001105 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001106 Requires<[IsARM, HasV5TE]> {
1107 let Inst{5} = 1;
1108 let Inst{6} = 0;
1109 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001110
Evan Chengeb4f52e2008-11-06 03:35:07 +00001111 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001112 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001113 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001114 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001115 Requires<[IsARM, HasV5TE]> {
1116 let Inst{5} = 1;
1117 let Inst{6} = 1;
1118 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001119}
1120
Raul Herbster37fb5b12007-08-30 23:25:47 +00001121
1122multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001123 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001124 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001125 [(set GPR:$dst, (add GPR:$acc,
1126 (opnode (sext_inreg GPR:$a, i16),
1127 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001128 Requires<[IsARM, HasV5TE]> {
1129 let Inst{5} = 0;
1130 let Inst{6} = 0;
1131 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001132
Evan Chengeb4f52e2008-11-06 03:35:07 +00001133 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001134 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001135 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001136 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001137 Requires<[IsARM, HasV5TE]> {
1138 let Inst{5} = 0;
1139 let Inst{6} = 1;
1140 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001141
Evan Chengeb4f52e2008-11-06 03:35:07 +00001142 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001143 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001144 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001145 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001146 Requires<[IsARM, HasV5TE]> {
1147 let Inst{5} = 1;
1148 let Inst{6} = 0;
1149 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001150
Evan Chengeb4f52e2008-11-06 03:35:07 +00001151 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001152 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001153 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1154 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001155 Requires<[IsARM, HasV5TE]> {
1156 let Inst{5} = 1;
1157 let Inst{6} = 1;
1158 }
Evan Chenga8e29892007-01-19 07:51:42 +00001159
Evan Chengeb4f52e2008-11-06 03:35:07 +00001160 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001161 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001162 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001163 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001164 Requires<[IsARM, HasV5TE]> {
1165 let Inst{5} = 0;
1166 let Inst{6} = 0;
1167 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001168
Evan Chengeb4f52e2008-11-06 03:35:07 +00001169 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001170 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001171 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001172 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001173 Requires<[IsARM, HasV5TE]> {
1174 let Inst{5} = 0;
1175 let Inst{6} = 1;
1176 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001177}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001178
Raul Herbster37fb5b12007-08-30 23:25:47 +00001179defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1180defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001181
Evan Chenga8e29892007-01-19 07:51:42 +00001182// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1183// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001184
Evan Chenga8e29892007-01-19 07:51:42 +00001185//===----------------------------------------------------------------------===//
1186// Misc. Arithmetic Instructions.
1187//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001188
Evan Cheng8b59db32008-11-07 01:41:35 +00001189def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001190 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001191 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1192 let Inst{7-4} = 0b0001;
1193 let Inst{11-8} = 0b1111;
1194 let Inst{19-16} = 0b1111;
1195}
Rafael Espindola199dd672006-10-17 13:13:23 +00001196
Evan Cheng8b59db32008-11-07 01:41:35 +00001197def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001198 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001199 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1200 let Inst{7-4} = 0b0011;
1201 let Inst{11-8} = 0b1111;
1202 let Inst{19-16} = 0b1111;
1203}
Rafael Espindola199dd672006-10-17 13:13:23 +00001204
Evan Cheng8b59db32008-11-07 01:41:35 +00001205def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001206 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001207 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001208 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1209 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1210 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1211 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001212 Requires<[IsARM, HasV6]> {
1213 let Inst{7-4} = 0b1011;
1214 let Inst{11-8} = 0b1111;
1215 let Inst{19-16} = 0b1111;
1216}
Rafael Espindola27185192006-09-29 21:20:16 +00001217
Evan Cheng8b59db32008-11-07 01:41:35 +00001218def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001219 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001220 [(set GPR:$dst,
1221 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001222 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1223 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001224 Requires<[IsARM, HasV6]> {
1225 let Inst{7-4} = 0b1011;
1226 let Inst{11-8} = 0b1111;
1227 let Inst{19-16} = 0b1111;
1228}
Rafael Espindola27185192006-09-29 21:20:16 +00001229
Evan Cheng8b59db32008-11-07 01:41:35 +00001230def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1231 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1232 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001233 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1234 (and (shl GPR:$src2, (i32 imm:$shamt)),
1235 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001236 Requires<[IsARM, HasV6]> {
1237 let Inst{6-4} = 0b001;
1238}
Rafael Espindola27185192006-09-29 21:20:16 +00001239
Evan Chenga8e29892007-01-19 07:51:42 +00001240// Alternate cases for PKHBT where identities eliminate some nodes.
1241def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1242 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1243def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1244 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001245
Rafael Espindolaa2845842006-10-05 16:48:49 +00001246
Evan Cheng8b59db32008-11-07 01:41:35 +00001247def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1248 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1249 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001250 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1251 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001252 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1253 let Inst{6-4} = 0b101;
1254}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001255
Evan Chenga8e29892007-01-19 07:51:42 +00001256// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1257// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001258def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001259 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1260def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1261 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1262 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001263
Evan Chenga8e29892007-01-19 07:51:42 +00001264//===----------------------------------------------------------------------===//
1265// Comparison Instructions...
1266//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001267
Jim Grosbach26421962008-10-14 20:36:24 +00001268defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001269 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001270defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001271 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001272
Evan Chenga8e29892007-01-19 07:51:42 +00001273// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001274defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001275 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001276defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001277 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001278
David Goodwinc0309b42009-06-29 15:33:01 +00001279defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1280 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1281defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1282 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001283
1284def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1285 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001286
David Goodwinc0309b42009-06-29 15:33:01 +00001287def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001288 (CMNri GPR:$src, so_imm_neg:$imm)>;
1289
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001290
Evan Chenga8e29892007-01-19 07:51:42 +00001291// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001292// FIXME: should be able to write a pattern for ARMcmov, but can't use
1293// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001294def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001295 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001296 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001297 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001298
Evan Chengd87293c2008-11-06 08:47:38 +00001299def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1300 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001301 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001302 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001303 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001304
Evan Chengd87293c2008-11-06 08:47:38 +00001305def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1306 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001307 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001308 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001309 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001310
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001311
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001312//===----------------------------------------------------------------------===//
1313// TLS Instructions
1314//
1315
1316// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001317let isCall = 1,
1318 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001319 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001320 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001321 [(set R0, ARMthread_pointer)]>;
1322}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001323
Evan Chenga8e29892007-01-19 07:51:42 +00001324//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001325// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001326// eh_sjlj_setjmp() is a three instruction sequence to store the return
1327// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001328// Since by its nature we may be coming from some other function to get
1329// here, and we're using the stack frame for the containing function to
1330// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001331// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001332// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001333// except for our own input by listing the relevant registers in Defs. By
1334// doing so, we also cause the prologue/epilogue code to actively preserve
1335// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001336let Defs =
1337 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1338 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001339 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001340 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1341 "add r0, pc, #4\n\t"
1342 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001343 "mov r0, #0 @ eh_setjmp", "",
1344 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001345}
1346
1347//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001348// Non-Instruction Patterns
1349//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001350
Evan Chenga8e29892007-01-19 07:51:42 +00001351// ConstantPool, GlobalAddress, and JumpTable
1352def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1353def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1354def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001355 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001356
Evan Chenga8e29892007-01-19 07:51:42 +00001357// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001358
Evan Chenga8e29892007-01-19 07:51:42 +00001359// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001360let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001361def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001362 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001363 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001364
Evan Chenga8e29892007-01-19 07:51:42 +00001365def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1366 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1367 (so_imm2part_2 imm:$RHS))>;
1368def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1369 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1370 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001371
Evan Chenga8e29892007-01-19 07:51:42 +00001372// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001373
Rafael Espindola24357862006-10-19 17:05:03 +00001374
Evan Chenga8e29892007-01-19 07:51:42 +00001375// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001376def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
1377 Requires<[IsNotDarwin]>;
1378def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
1379 Requires<[IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001380
Evan Chenga8e29892007-01-19 07:51:42 +00001381// zextload i1 -> zextload i8
1382def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001383
Evan Chenga8e29892007-01-19 07:51:42 +00001384// extload -> zextload
1385def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1386def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1387def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001388
Evan Cheng83b5cf02008-11-05 23:22:34 +00001389def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1390def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1391
Evan Cheng34b12d22007-01-19 20:27:35 +00001392// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001393def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1394 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001395 (SMULBB GPR:$a, GPR:$b)>;
1396def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1397 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001398def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1399 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001400 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001401def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001402 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001403def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1404 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001405 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001406def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001407 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001408def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1409 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001410 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001411def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001412 (SMULWB GPR:$a, GPR:$b)>;
1413
1414def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001415 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1416 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001417 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1418def : ARMV5TEPat<(add GPR:$acc,
1419 (mul sext_16_node:$a, sext_16_node:$b)),
1420 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1421def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001422 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1423 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001424 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1425def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001426 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001427 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1428def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001429 (mul (sra GPR:$a, (i32 16)),
1430 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001431 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1432def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001433 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001434 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1435def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001436 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1437 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001438 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1439def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001440 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001441 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1442
Evan Chenga8e29892007-01-19 07:51:42 +00001443//===----------------------------------------------------------------------===//
1444// Thumb Support
1445//
1446
1447include "ARMInstrThumb.td"
1448
1449//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001450// Thumb2 Support
1451//
1452
1453include "ARMInstrThumb2.td"
1454
1455//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001456// Floating Point Support
1457//
1458
1459include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001460
1461//===----------------------------------------------------------------------===//
1462// Advanced SIMD (NEON) Support
1463//
1464
1465include "ARMInstrNEON.td"