blob: fd8fe22f61d0ed55ef871385f524f6e93c4a97d8 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000017#include "FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
35#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000073/// getCopyFromParts - Create a value that contains the specified legal parts
74/// combined into the value they represent. If the parts combine to a type
75/// larger then ValueVT then AssertOp can be used to specify whether the extra
76/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
77/// (ISD::AssertSext).
Bill Wendling46ada192010-03-02 01:55:18 +000078static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +000079 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000080 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000081 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000083 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000084 SDValue Val = Parts[0];
85
86 if (NumParts > 1) {
87 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +000088 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 unsigned PartBits = PartVT.getSizeInBits();
90 unsigned ValueBits = ValueVT.getSizeInBits();
91
92 // Assemble the power of 2 part.
93 unsigned RoundParts = NumParts & (NumParts - 1) ?
94 1 << Log2_32(NumParts) : NumParts;
95 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +000096 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +000097 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000098 SDValue Lo, Hi;
99
Owen Anderson23b9b192009-08-12 00:36:31 +0000100 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 if (RoundParts > 2) {
Bill Wendling46ada192010-03-02 01:55:18 +0000103 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 PartVT, HalfVT);
Bill Wendling46ada192010-03-02 01:55:18 +0000105 Hi = getCopyFromParts(DAG, dl, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000106 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000108 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
109 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 if (TLI.isBigEndian())
113 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000114
Dale Johannesen66978ee2009-01-31 02:22:37 +0000115 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000116
117 if (RoundParts < NumParts) {
118 // Assemble the trailing non-power-of-2 part.
119 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling46ada192010-03-02 01:55:18 +0000121 Hi = getCopyFromParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000122 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 // Combine the round and odd parts.
125 Lo = Val;
126 if (TLI.isBigEndian())
127 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000128 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000129 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
130 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000132 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000133 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
134 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000136 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000138 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139 unsigned NumIntermediates;
140 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000141 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000143 assert(NumRegs == NumParts
144 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000146 assert(RegisterVT == PartVT
147 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148 assert(RegisterVT == Parts[0].getValueType() &&
149 "Part type doesn't match part!");
150
151 // Assemble the parts into intermediate operands.
152 SmallVector<SDValue, 8> Ops(NumIntermediates);
153 if (NumIntermediates == NumParts) {
154 // If the register was not expanded, truncate or copy the value,
155 // as appropriate.
156 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000157 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 PartVT, IntermediateVT);
159 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000160 // If the intermediate type was expanded, build the intermediate
161 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000162 assert(NumParts % NumIntermediates == 0 &&
163 "Must expand into a divisible number of parts!");
164 unsigned Factor = NumParts / NumIntermediates;
165 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000166 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000167 PartVT, IntermediateVT);
168 }
169
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000170 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
171 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000172 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000173 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000175 } else if (PartVT.isFloatingPoint()) {
176 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000178 "Unexpected split");
179 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
181 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000182 if (TLI.isBigEndian())
183 std::swap(Lo, Hi);
184 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
185 } else {
186 // FP split into integer parts (soft fp)
187 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
188 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000189 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling46ada192010-03-02 01:55:18 +0000190 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 }
192 }
193
194 // There is now one part, held in Val. Correct it to match ValueVT.
195 PartVT = Val.getValueType();
196
197 if (PartVT == ValueVT)
198 return Val;
199
200 if (PartVT.isVector()) {
201 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000202 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
205 if (ValueVT.isVector()) {
206 assert(ValueVT.getVectorElementType() == PartVT &&
207 ValueVT.getVectorNumElements() == 1 &&
208 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 }
211
212 if (PartVT.isInteger() &&
213 ValueVT.isInteger()) {
214 if (ValueVT.bitsLT(PartVT)) {
215 // For a truncate, see if we have any information to
216 // indicate whether the truncated bits will always be
217 // zero or sign-extension.
218 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000219 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000221 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000223 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000224 }
225 }
226
227 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000228 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000230 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
231 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000232 }
233
Bill Wendling4533cac2010-01-28 21:51:40 +0000234 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000235 }
236
Bill Wendling4533cac2010-01-28 21:51:40 +0000237 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
238 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000239
Torok Edwinc23197a2009-07-14 16:55:14 +0000240 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000241 return SDValue();
242}
243
244/// getCopyToParts - Create a series of nodes that contain the specified value
245/// split into legal parts. If the parts contain more bits than Val, then, for
246/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling46ada192010-03-02 01:55:18 +0000247static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000248 SDValue Val, SDValue *Parts, unsigned NumParts,
249 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000250 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000251 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000252 EVT PtrVT = TLI.getPointerTy();
253 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000254 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000255 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000256 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
257
258 if (!NumParts)
259 return;
260
261 if (!ValueVT.isVector()) {
262 if (PartVT == ValueVT) {
263 assert(NumParts == 1 && "No-op copy with multiple parts!");
264 Parts[0] = Val;
265 return;
266 }
267
268 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
269 // If the parts cover more bits than the value has, promote the value.
270 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
271 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000272 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000273 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000274 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000275 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000276 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000277 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000278 }
279 } else if (PartBits == ValueVT.getSizeInBits()) {
280 // Different types of the same size.
281 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000282 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000283 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
284 // If the parts cover less bits than value has, truncate the value.
285 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000286 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000287 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000288 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 }
291 }
292
293 // The value may have changed - recompute ValueVT.
294 ValueVT = Val.getValueType();
295 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
296 "Failed to tile the value with PartVT!");
297
298 if (NumParts == 1) {
299 assert(PartVT == ValueVT && "Type conversion failed!");
300 Parts[0] = Val;
301 return;
302 }
303
304 // Expand the value into multiple parts.
305 if (NumParts & (NumParts - 1)) {
306 // The number of parts is not a power of 2. Split off and copy the tail.
307 assert(PartVT.isInteger() && ValueVT.isInteger() &&
308 "Do not know what to expand to!");
309 unsigned RoundParts = 1 << Log2_32(NumParts);
310 unsigned RoundBits = RoundParts * PartBits;
311 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000312 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000313 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000314 TLI.getPointerTy()));
Bill Wendling46ada192010-03-02 01:55:18 +0000315 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000316 OddParts, PartVT);
317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 if (TLI.isBigEndian())
319 // The odd parts were reversed by getCopyToParts - unreverse them.
320 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000323 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325 }
326
327 // The number of parts is a power of 2. Repeatedly bisect the value using
328 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000329 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000330 EVT::getIntegerVT(*DAG.getContext(),
331 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000332 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
335 for (unsigned i = 0; i < NumParts; i += StepSize) {
336 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000337 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 SDValue &Part0 = Parts[i];
339 SDValue &Part1 = Parts[i+StepSize/2];
340
Scott Michelfdc40a02009-02-17 22:15:04 +0000341 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000342 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000343 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000344 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000345 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 DAG.getConstant(0, PtrVT));
347
348 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000349 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000350 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000351 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000352 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 }
354 }
355 }
356
357 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000358 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359
360 return;
361 }
362
363 // Vector ValueVT.
364 if (NumParts == 1) {
365 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000366 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000367 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 } else {
369 assert(ValueVT.getVectorElementType() == PartVT &&
370 ValueVT.getVectorNumElements() == 1 &&
371 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000372 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000373 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000374 DAG.getConstant(0, PtrVT));
375 }
376 }
377
378 Parts[0] = Val;
379 return;
380 }
381
382 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000383 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000385 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
386 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000387 unsigned NumElements = ValueVT.getVectorNumElements();
388
389 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
390 NumParts = NumRegs; // Silence a compiler warning.
391 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
392
393 // Split the vector into intermediate operands.
394 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000395 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000396 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000397 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000398 IntermediateVT, Val,
399 DAG.getConstant(i * (NumElements / NumIntermediates),
400 PtrVT));
401 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000402 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000403 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000404 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000405 }
406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000407 // Split the intermediate operands into legal parts.
408 if (NumParts == NumIntermediates) {
409 // If the register was not expanded, promote or copy the value,
410 // as appropriate.
411 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000412 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 } else if (NumParts > 0) {
414 // If the intermediate type was expanded, split each the value into
415 // legal parts.
416 assert(NumParts % NumIntermediates == 0 &&
417 "Must expand into a divisible number of parts!");
418 unsigned Factor = NumParts / NumIntermediates;
419 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000420 getCopyToParts(DAG, dl, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000421 }
422}
423
Dan Gohman462f6b52010-05-29 17:53:24 +0000424namespace {
425 /// RegsForValue - This struct represents the registers (physical or virtual)
426 /// that a particular set of values is assigned, and the type information
427 /// about the value. The most common situation is to represent one value at a
428 /// time, but struct or array values are handled element-wise as multiple
429 /// values. The splitting of aggregates is performed recursively, so that we
430 /// never have aggregate-typed registers. The values at this point do not
431 /// necessarily have legal types, so each value may require one or more
432 /// registers of some legal type.
433 ///
434 struct RegsForValue {
435 /// ValueVTs - The value types of the values, which may not be legal, and
436 /// may need be promoted or synthesized from one or more registers.
437 ///
438 SmallVector<EVT, 4> ValueVTs;
439
440 /// RegVTs - The value types of the registers. This is the same size as
441 /// ValueVTs and it records, for each value, what the type of the assigned
442 /// register or registers are. (Individual values are never synthesized
443 /// from more than one type of register.)
444 ///
445 /// With virtual registers, the contents of RegVTs is redundant with TLI's
446 /// getRegisterType member function, however when with physical registers
447 /// it is necessary to have a separate record of the types.
448 ///
449 SmallVector<EVT, 4> RegVTs;
450
451 /// Regs - This list holds the registers assigned to the values.
452 /// Each legal or promoted value requires one register, and each
453 /// expanded value requires multiple registers.
454 ///
455 SmallVector<unsigned, 4> Regs;
456
457 RegsForValue() {}
458
459 RegsForValue(const SmallVector<unsigned, 4> &regs,
460 EVT regvt, EVT valuevt)
461 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
462
463 RegsForValue(const SmallVector<unsigned, 4> &regs,
464 const SmallVector<EVT, 4> &regvts,
465 const SmallVector<EVT, 4> &valuevts)
466 : ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
467
468 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
469 unsigned Reg, const Type *Ty) {
470 ComputeValueVTs(tli, Ty, ValueVTs);
471
472 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
473 EVT ValueVT = ValueVTs[Value];
474 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
475 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
476 for (unsigned i = 0; i != NumRegs; ++i)
477 Regs.push_back(Reg + i);
478 RegVTs.push_back(RegisterVT);
479 Reg += NumRegs;
480 }
481 }
482
483 /// areValueTypesLegal - Return true if types of all the values are legal.
484 bool areValueTypesLegal(const TargetLowering &TLI) {
485 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
486 EVT RegisterVT = RegVTs[Value];
487 if (!TLI.isTypeLegal(RegisterVT))
488 return false;
489 }
490 return true;
491 }
492
493 /// append - Add the specified values to this one.
494 void append(const RegsForValue &RHS) {
495 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
496 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
497 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
498 }
499
500 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
501 /// this value and returns the result as a ValueVTs value. This uses
502 /// Chain/Flag as the input and updates them for the output Chain/Flag.
503 /// If the Flag pointer is NULL, no flag is used.
504 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
505 DebugLoc dl,
506 SDValue &Chain, SDValue *Flag) const;
507
508 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
509 /// specified value into the registers specified by this object. This uses
510 /// Chain/Flag as the input and updates them for the output Chain/Flag.
511 /// If the Flag pointer is NULL, no flag is used.
512 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
513 SDValue &Chain, SDValue *Flag) const;
514
515 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
516 /// operand list. This adds the code marker, matching input operand index
517 /// (if applicable), and includes the number of values added into it.
518 void AddInlineAsmOperands(unsigned Kind,
519 bool HasMatching, unsigned MatchingIdx,
520 SelectionDAG &DAG,
521 std::vector<SDValue> &Ops) const;
522 };
523}
524
525/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
526/// this value and returns the result as a ValueVT value. This uses
527/// Chain/Flag as the input and updates them for the output Chain/Flag.
528/// If the Flag pointer is NULL, no flag is used.
529SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
530 FunctionLoweringInfo &FuncInfo,
531 DebugLoc dl,
532 SDValue &Chain, SDValue *Flag) const {
533 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
534
535 // Assemble the legal parts into the final values.
536 SmallVector<SDValue, 4> Values(ValueVTs.size());
537 SmallVector<SDValue, 8> Parts;
538 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
539 // Copy the legal parts from the registers.
540 EVT ValueVT = ValueVTs[Value];
541 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
542 EVT RegisterVT = RegVTs[Value];
543
544 Parts.resize(NumRegs);
545 for (unsigned i = 0; i != NumRegs; ++i) {
546 SDValue P;
547 if (Flag == 0) {
548 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
549 } else {
550 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
551 *Flag = P.getValue(2);
552 }
553
554 Chain = P.getValue(1);
555
556 // If the source register was virtual and if we know something about it,
557 // add an assert node.
558 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
559 RegisterVT.isInteger() && !RegisterVT.isVector()) {
560 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
561 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
562 const FunctionLoweringInfo::LiveOutInfo &LOI =
563 FuncInfo.LiveOutRegInfo[SlotNo];
564
565 unsigned RegSize = RegisterVT.getSizeInBits();
566 unsigned NumSignBits = LOI.NumSignBits;
567 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
568
569 // FIXME: We capture more information than the dag can represent. For
570 // now, just use the tightest assertzext/assertsext possible.
571 bool isSExt = true;
572 EVT FromVT(MVT::Other);
573 if (NumSignBits == RegSize)
574 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
575 else if (NumZeroBits >= RegSize-1)
576 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
577 else if (NumSignBits > RegSize-8)
578 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
579 else if (NumZeroBits >= RegSize-8)
580 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
581 else if (NumSignBits > RegSize-16)
582 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
583 else if (NumZeroBits >= RegSize-16)
584 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
585 else if (NumSignBits > RegSize-32)
586 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
587 else if (NumZeroBits >= RegSize-32)
588 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
589
590 if (FromVT != MVT::Other)
591 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
592 RegisterVT, P, DAG.getValueType(FromVT));
593 }
594 }
595
596 Parts[i] = P;
597 }
598
599 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
600 NumRegs, RegisterVT, ValueVT);
601 Part += NumRegs;
602 Parts.clear();
603 }
604
605 return DAG.getNode(ISD::MERGE_VALUES, dl,
606 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
607 &Values[0], ValueVTs.size());
608}
609
610/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
611/// specified value into the registers specified by this object. This uses
612/// Chain/Flag as the input and updates them for the output Chain/Flag.
613/// If the Flag pointer is NULL, no flag is used.
614void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
615 SDValue &Chain, SDValue *Flag) const {
616 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
617
618 // Get the list of the values's legal parts.
619 unsigned NumRegs = Regs.size();
620 SmallVector<SDValue, 8> Parts(NumRegs);
621 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 getCopyToParts(DAG, dl,
627 Val.getValue(Val.getResNo() + Value),
628 &Parts[Part], NumParts, RegisterVT);
629 Part += NumParts;
630 }
631
632 // Copy the parts into the registers.
633 SmallVector<SDValue, 8> Chains(NumRegs);
634 for (unsigned i = 0; i != NumRegs; ++i) {
635 SDValue Part;
636 if (Flag == 0) {
637 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
638 } else {
639 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
640 *Flag = Part.getValue(1);
641 }
642
643 Chains[i] = Part.getValue(0);
644 }
645
646 if (NumRegs == 1 || Flag)
647 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
648 // flagged to it. That is the CopyToReg nodes and the user are considered
649 // a single scheduling unit. If we create a TokenFactor and return it as
650 // chain, then the TokenFactor is both a predecessor (operand) of the
651 // user as well as a successor (the TF operands are flagged to the user).
652 // c1, f1 = CopyToReg
653 // c2, f2 = CopyToReg
654 // c3 = TokenFactor c1, c2
655 // ...
656 // = op c3, ..., f2
657 Chain = Chains[NumRegs-1];
658 else
659 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
660}
661
662/// AddInlineAsmOperands - Add this value to the specified inlineasm node
663/// operand list. This adds the code marker and includes the number of
664/// values added into it.
665void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
666 unsigned MatchingIdx,
667 SelectionDAG &DAG,
668 std::vector<SDValue> &Ops) const {
669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
670
671 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
672 if (HasMatching)
673 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
674 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
675 Ops.push_back(Res);
676
677 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
678 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
679 EVT RegisterVT = RegVTs[Value];
680 for (unsigned i = 0; i != NumRegs; ++i) {
681 assert(Reg < Regs.size() && "Mismatch in # registers expected");
682 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
683 }
684 }
685}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000686
Dan Gohman2048b852009-11-23 18:04:58 +0000687void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 AA = &aa;
689 GFI = gfi;
690 TD = DAG.getTarget().getTargetData();
691}
692
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000693/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000694/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000695/// for a new block. This doesn't clear out information about
696/// additional blocks that are needed to complete switch lowering
697/// or PHI node updating; that information is cleared out as it is
698/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000699void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000700 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000701 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000702 PendingLoads.clear();
703 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000704 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000705 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000706}
707
708/// getRoot - Return the current virtual root of the Selection DAG,
709/// flushing any PendingLoad items. This must be done before emitting
710/// a store or any other node that may need to be ordered after any
711/// prior load instructions.
712///
Dan Gohman2048b852009-11-23 18:04:58 +0000713SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000714 if (PendingLoads.empty())
715 return DAG.getRoot();
716
717 if (PendingLoads.size() == 1) {
718 SDValue Root = PendingLoads[0];
719 DAG.setRoot(Root);
720 PendingLoads.clear();
721 return Root;
722 }
723
724 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 &PendingLoads[0], PendingLoads.size());
727 PendingLoads.clear();
728 DAG.setRoot(Root);
729 return Root;
730}
731
732/// getControlRoot - Similar to getRoot, but instead of flushing all the
733/// PendingLoad items, flush all the PendingExports items. It is necessary
734/// to do this before emitting a terminator instruction.
735///
Dan Gohman2048b852009-11-23 18:04:58 +0000736SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000737 SDValue Root = DAG.getRoot();
738
739 if (PendingExports.empty())
740 return Root;
741
742 // Turn all of the CopyToReg chains into one factored node.
743 if (Root.getOpcode() != ISD::EntryToken) {
744 unsigned i = 0, e = PendingExports.size();
745 for (; i != e; ++i) {
746 assert(PendingExports[i].getNode()->getNumOperands() > 1);
747 if (PendingExports[i].getNode()->getOperand(0) == Root)
748 break; // Don't add the root if we already indirectly depend on it.
749 }
750
751 if (i == e)
752 PendingExports.push_back(Root);
753 }
754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000756 &PendingExports[0],
757 PendingExports.size());
758 PendingExports.clear();
759 DAG.setRoot(Root);
760 return Root;
761}
762
Bill Wendling4533cac2010-01-28 21:51:40 +0000763void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
764 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
765 DAG.AssignOrdering(Node, SDNodeOrder);
766
767 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
768 AssignOrderingToNode(Node->getOperand(I).getNode());
769}
770
Dan Gohman46510a72010-04-15 01:51:59 +0000771void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000772 // Set up outgoing PHI node register values before emitting the terminator.
773 if (isa<TerminatorInst>(&I))
774 HandlePHINodesInSuccessorBlocks(I.getParent());
775
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000776 CurDebugLoc = I.getDebugLoc();
777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000779
Dan Gohman92884f72010-04-20 15:03:56 +0000780 if (!isa<TerminatorInst>(&I) && !HasTailCall)
781 CopyToExportRegsIfNeeded(&I);
782
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000783 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784}
785
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000786void SelectionDAGBuilder::visitPHI(const PHINode &) {
787 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
788}
789
Dan Gohman46510a72010-04-15 01:51:59 +0000790void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791 // Note: this doesn't use InstVisitor, because it has to work with
792 // ConstantExpr's in addition to instructions.
793 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000794 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000795 // Build the switch statement using the Instruction.def file.
796#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000797 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000798#include "llvm/Instruction.def"
799 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000800
801 // Assign the ordering to the freshly created DAG nodes.
802 if (NodeMap.count(&I)) {
803 ++SDNodeOrder;
804 AssignOrderingToNode(getValue(&I).getNode());
805 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000806}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000807
Dan Gohman2048b852009-11-23 18:04:58 +0000808SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000809 SDValue &N = NodeMap[V];
810 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000811
Dan Gohman383b5f62010-04-17 15:32:28 +0000812 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000813 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000814
Dan Gohman383b5f62010-04-17 15:32:28 +0000815 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000816 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817
Dan Gohman383b5f62010-04-17 15:32:28 +0000818 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000819 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821 if (isa<ConstantPointerNull>(C))
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000822 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000823
Dan Gohman383b5f62010-04-17 15:32:28 +0000824 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000825 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000826
Nate Begeman9008ca62009-04-27 18:41:29 +0000827 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000828 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829
Dan Gohman383b5f62010-04-17 15:32:28 +0000830 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831 visit(CE->getOpcode(), *CE);
832 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000833 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000834 return N1;
835 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000837 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
838 SmallVector<SDValue, 4> Constants;
839 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
840 OI != OE; ++OI) {
841 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000842 // If the operand is an empty aggregate, there are no values.
843 if (!Val) continue;
844 // Add each leaf value from the operand to the Constants list
845 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000846 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
847 Constants.push_back(SDValue(Val, i));
848 }
Bill Wendling87710f02009-12-21 23:47:40 +0000849
Bill Wendling4533cac2010-01-28 21:51:40 +0000850 return DAG.getMergeValues(&Constants[0], Constants.size(),
851 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000852 }
853
Duncan Sands1df98592010-02-16 11:11:14 +0000854 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000855 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
856 "Unknown struct or array constant!");
857
Owen Andersone50ed302009-08-10 22:56:29 +0000858 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859 ComputeValueVTs(TLI, C->getType(), ValueVTs);
860 unsigned NumElts = ValueVTs.size();
861 if (NumElts == 0)
862 return SDValue(); // empty struct
863 SmallVector<SDValue, 4> Constants(NumElts);
864 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000865 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000867 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 else if (EltVT.isFloatingPoint())
869 Constants[i] = DAG.getConstantFP(0, EltVT);
870 else
871 Constants[i] = DAG.getConstant(0, EltVT);
872 }
Bill Wendling87710f02009-12-21 23:47:40 +0000873
Bill Wendling4533cac2010-01-28 21:51:40 +0000874 return DAG.getMergeValues(&Constants[0], NumElts,
875 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 }
877
Dan Gohman383b5f62010-04-17 15:32:28 +0000878 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000879 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000881 const VectorType *VecTy = cast<VectorType>(V->getType());
882 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000884 // Now that we know the number and type of the elements, get that number of
885 // elements into the Ops array based on what kind of constant it is.
886 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +0000887 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000888 for (unsigned i = 0; i != NumElements; ++i)
889 Ops.push_back(getValue(CP->getOperand(i)));
890 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000891 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000892 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000893
894 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000895 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000896 Op = DAG.getConstantFP(0, EltVT);
897 else
898 Op = DAG.getConstant(0, EltVT);
899 Ops.assign(NumElements, Op);
900 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000901
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000902 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000903 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
904 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000907 // If this is a static alloca, generate it as the frameindex instead of
908 // computation.
909 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
910 DenseMap<const AllocaInst*, int>::iterator SI =
911 FuncInfo.StaticAllocaMap.find(AI);
912 if (SI != FuncInfo.StaticAllocaMap.end())
913 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
914 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000915
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000916 unsigned InReg = FuncInfo.ValueMap[V];
917 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000918
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000919 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
920 SDValue Chain = DAG.getEntryNode();
921 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922}
923
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000924/// Get the EVTs and ArgFlags collections that represent the legalized return
925/// type of the given function. This does not require a DAG or a return value,
926/// and is suitable for use before any DAGs for the function are constructed.
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000927static void getReturnInfo(const Type* ReturnType,
928 Attributes attr, SmallVectorImpl<EVT> &OutVTs,
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000929 SmallVectorImpl<ISD::ArgFlagsTy> &OutFlags,
Dan Gohmand858e902010-04-17 15:26:15 +0000930 const TargetLowering &TLI,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000931 SmallVectorImpl<uint64_t> *Offsets = 0) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000932 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000933 ComputeValueVTs(TLI, ReturnType, ValueVTs);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000934 unsigned NumValues = ValueVTs.size();
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000935 if (NumValues == 0) return;
936 unsigned Offset = 0;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000937
938 for (unsigned j = 0, f = NumValues; j != f; ++j) {
939 EVT VT = ValueVTs[j];
940 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000941
942 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000943 ExtendKind = ISD::SIGN_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000944 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000945 ExtendKind = ISD::ZERO_EXTEND;
946
947 // FIXME: C calling convention requires the return type to be promoted to
948 // at least 32-bit. But this is not necessary for non-C calling
949 // conventions. The frontend should mark functions whose return values
950 // require promoting with signext or zeroext attributes.
951 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000952 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000953 if (VT.bitsLT(MinVT))
954 VT = MinVT;
955 }
956
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000957 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
958 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000959 unsigned PartSize = TLI.getTargetData()->getTypeAllocSize(
960 PartVT.getTypeForEVT(ReturnType->getContext()));
961
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000962 // 'inreg' on function refers to return value
963 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000964 if (attr & Attribute::InReg)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000965 Flags.setInReg();
966
967 // Propagate extension type if any
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000968 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000969 Flags.setSExt();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000970 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000971 Flags.setZExt();
972
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000973 for (unsigned i = 0; i < NumParts; ++i) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000974 OutVTs.push_back(PartVT);
975 OutFlags.push_back(Flags);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000976 if (Offsets)
977 {
978 Offsets->push_back(Offset);
979 Offset += PartSize;
980 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000981 }
982 }
983}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984
Dan Gohman46510a72010-04-15 01:51:59 +0000985void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 SDValue Chain = getControlRoot();
987 SmallVector<ISD::OutputArg, 8> Outs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000988
Dan Gohman7451d3e2010-05-29 17:03:36 +0000989 if (!FuncInfo.CanLowerReturn) {
990 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000991 const Function *F = I.getParent()->getParent();
992
993 // Emit a store of the return value through the virtual register.
994 // Leave Outs empty so that LowerReturn won't try to load return
995 // registers the usual way.
996 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000997 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000998 PtrValueVTs);
999
1000 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1001 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001002
Owen Andersone50ed302009-08-10 22:56:29 +00001003 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001004 SmallVector<uint64_t, 4> Offsets;
1005 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001006 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001007
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001008 SmallVector<SDValue, 4> Chains(NumValues);
1009 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +00001010 for (unsigned i = 0; i != NumValues; ++i) {
1011 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
1012 DAG.getConstant(Offsets[i], PtrVT));
1013 Chains[i] =
1014 DAG.getStore(Chain, getCurDebugLoc(),
1015 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001016 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001017 }
1018
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001019 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1020 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001021 } else if (I.getNumOperands() != 0) {
1022 SmallVector<EVT, 4> ValueVTs;
1023 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1024 unsigned NumValues = ValueVTs.size();
1025 if (NumValues) {
1026 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001027 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1028 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001030 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001032 const Function *F = I.getParent()->getParent();
1033 if (F->paramHasAttr(0, Attribute::SExt))
1034 ExtendKind = ISD::SIGN_EXTEND;
1035 else if (F->paramHasAttr(0, Attribute::ZExt))
1036 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001038 // FIXME: C calling convention requires the return type to be promoted
1039 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001040 // conventions. The frontend should mark functions whose return values
1041 // require promoting with signext or zeroext attributes.
1042 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1043 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1044 if (VT.bitsLT(MinVT))
1045 VT = MinVT;
1046 }
1047
1048 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1049 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1050 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001051 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001052 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1053 &Parts[0], NumParts, PartVT, ExtendKind);
1054
1055 // 'inreg' on function refers to return value
1056 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1057 if (F->paramHasAttr(0, Attribute::InReg))
1058 Flags.setInReg();
1059
1060 // Propagate extension type if any
1061 if (F->paramHasAttr(0, Attribute::SExt))
1062 Flags.setSExt();
1063 else if (F->paramHasAttr(0, Attribute::ZExt))
1064 Flags.setZExt();
1065
1066 for (unsigned i = 0; i < NumParts; ++i)
1067 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Evan Cheng3927f432009-03-25 20:20:11 +00001068 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001069 }
1070 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071
1072 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001073 CallingConv::ID CallConv =
1074 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001075 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
1076 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001077
1078 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001080 "LowerReturn didn't return a valid chain!");
1081
1082 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084}
1085
Dan Gohmanad62f532009-04-23 23:13:24 +00001086/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1087/// created for it, emit nodes to copy the value into the virtual
1088/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001089void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001090 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1091 if (VMI != FuncInfo.ValueMap.end()) {
1092 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1093 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001094 }
1095}
1096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1098/// the current basic block, add it to ValueMap now so that we'll get a
1099/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001100void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001101 // No need to export constants.
1102 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001104 // Already exported?
1105 if (FuncInfo.isExportedInst(V)) return;
1106
1107 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1108 CopyValueToVirtualRegister(V, Reg);
1109}
1110
Dan Gohman46510a72010-04-15 01:51:59 +00001111bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001112 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113 // The operands of the setcc have to be in this block. We don't know
1114 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001115 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001116 // Can export from current BB.
1117 if (VI->getParent() == FromBB)
1118 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001120 // Is already exported, noop.
1121 return FuncInfo.isExportedInst(V);
1122 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124 // If this is an argument, we can export it if the BB is the entry block or
1125 // if it is already exported.
1126 if (isa<Argument>(V)) {
1127 if (FromBB == &FromBB->getParent()->getEntryBlock())
1128 return true;
1129
1130 // Otherwise, can only export this if it is already exported.
1131 return FuncInfo.isExportedInst(V);
1132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001134 // Otherwise, constants can always be exported.
1135 return true;
1136}
1137
1138static bool InBlock(const Value *V, const BasicBlock *BB) {
1139 if (const Instruction *I = dyn_cast<Instruction>(V))
1140 return I->getParent() == BB;
1141 return true;
1142}
1143
Dan Gohmanc2277342008-10-17 21:16:08 +00001144/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1145/// This function emits a branch and is used at the leaves of an OR or an
1146/// AND operator tree.
1147///
1148void
Dan Gohman46510a72010-04-15 01:51:59 +00001149SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001150 MachineBasicBlock *TBB,
1151 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001152 MachineBasicBlock *CurBB,
1153 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001154 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001155
Dan Gohmanc2277342008-10-17 21:16:08 +00001156 // If the leaf of the tree is a comparison, merge the condition into
1157 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001158 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001159 // The operands of the cmp have to be in this block. We don't know
1160 // how to export them from some other block. If this is the first block
1161 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001162 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001163 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1164 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001165 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001166 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001167 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001168 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001169 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001170 } else {
1171 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001172 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001174
1175 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001176 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1177 SwitchCases.push_back(CB);
1178 return;
1179 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001180 }
1181
1182 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001183 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001184 NULL, TBB, FBB, CurBB);
1185 SwitchCases.push_back(CB);
1186}
1187
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001188/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001189void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001190 MachineBasicBlock *TBB,
1191 MachineBasicBlock *FBB,
1192 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001193 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001194 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001195 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001196 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001197 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001198 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1199 BOp->getParent() != CurBB->getBasicBlock() ||
1200 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1201 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001202 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203 return;
1204 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001206 // Create TmpBB after CurBB.
1207 MachineFunction::iterator BBI = CurBB;
1208 MachineFunction &MF = DAG.getMachineFunction();
1209 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1210 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 if (Opc == Instruction::Or) {
1213 // Codegen X | Y as:
1214 // jmp_if_X TBB
1215 // jmp TmpBB
1216 // TmpBB:
1217 // jmp_if_Y TBB
1218 // jmp FBB
1219 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001221 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001222 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001225 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001226 } else {
1227 assert(Opc == Instruction::And && "Unknown merge op!");
1228 // Codegen X & Y as:
1229 // jmp_if_X TmpBB
1230 // jmp FBB
1231 // TmpBB:
1232 // jmp_if_Y TBB
1233 // jmp FBB
1234 //
1235 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001238 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001241 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001242 }
1243}
1244
1245/// If the set of cases should be emitted as a series of branches, return true.
1246/// If we should emit this as a bunch of and/or'd together conditions, return
1247/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001248bool
Dan Gohman2048b852009-11-23 18:04:58 +00001249SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // If this is two comparisons of the same values or'd or and'd together, they
1253 // will get folded into a single comparison, so don't emit two blocks.
1254 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1255 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1256 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1257 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1258 return false;
1259 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001260
Chris Lattner133ce872010-01-02 00:00:03 +00001261 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1262 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1263 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1264 Cases[0].CC == Cases[1].CC &&
1265 isa<Constant>(Cases[0].CmpRHS) &&
1266 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1267 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1268 return false;
1269 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1270 return false;
1271 }
1272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 return true;
1274}
1275
Dan Gohman46510a72010-04-15 01:51:59 +00001276void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001277 MachineBasicBlock *BrMBB = FuncInfo.MBBMap[I.getParent()];
1278
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001279 // Update machine-CFG edges.
1280 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1281
1282 // Figure out which block is immediately after the current one.
1283 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001284 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001285 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 NextBlock = BBI;
1287
1288 if (I.isUnconditional()) {
1289 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001290 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001293 if (Succ0MBB != NextBlock)
1294 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001295 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001296 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001298 return;
1299 }
1300
1301 // If this condition is one of the special cases we handle, do special stuff
1302 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001303 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1305
1306 // If this is a series of conditions that are or'd or and'd together, emit
1307 // this as a sequence of branches instead of setcc's with and/or operations.
1308 // For example, instead of something like:
1309 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001310 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001312 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001313 // or C, F
1314 // jnz foo
1315 // Emit:
1316 // cmp A, B
1317 // je foo
1318 // cmp D, E
1319 // jle foo
1320 //
Dan Gohman46510a72010-04-15 01:51:59 +00001321 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001322 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 (BOp->getOpcode() == Instruction::And ||
1324 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001325 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1326 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 // If the compares in later blocks need to use values not currently
1328 // exported from this block, export them now. This block should always
1329 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001330 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 // Allow some cases to be rejected.
1333 if (ShouldEmitAsBranches(SwitchCases)) {
1334 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1335 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1336 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1337 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001340 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 SwitchCases.erase(SwitchCases.begin());
1342 return;
1343 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 // Okay, we decided not to do this, remove any inserted MBB's and clear
1346 // SwitchCases.
1347 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001348 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 SwitchCases.clear();
1351 }
1352 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001354 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001355 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001356 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // Use visitSwitchCase to actually insert the fast branch sequence for this
1359 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001360 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361}
1362
1363/// visitSwitchCase - Emits the necessary code to represent a single node in
1364/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001365void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1366 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 SDValue Cond;
1368 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001369 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001370
1371 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 if (CB.CmpMHS == NULL) {
1373 // Fold "(X == true)" to X and "(X == false)" to !X to
1374 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001375 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001376 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001378 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001379 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001381 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 } else {
1385 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1386
Anton Korobeynikov23218582008-12-23 22:25:27 +00001387 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1388 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389
1390 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001391 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392
1393 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001394 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001395 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001397 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001398 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 DAG.getConstant(High-Low, VT), ISD::SETULE);
1401 }
1402 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001403
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001405 SwitchBB->addSuccessor(CB.TrueBB);
1406 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // Set NextBlock to be the MBB immediately after the current one, if any.
1409 // This is used to avoid emitting unnecessary branches to the next block.
1410 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001411 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001412 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001414
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 // If the lhs block is the next block, invert the condition so that we can
1416 // fall through to the lhs instead of the rhs block.
1417 if (CB.TrueBB == NextBlock) {
1418 std::swap(CB.TrueBB, CB.FalseBB);
1419 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001420 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001422
Dale Johannesenf5d97892009-02-04 01:48:28 +00001423 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001425 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 // If the branch was constant folded, fix up the CFG.
1428 if (BrCond.getOpcode() == ISD::BR) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001429 SwitchBB->removeSuccessor(CB.FalseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 } else {
1431 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001432 if (BrCond == getControlRoot())
Dan Gohman99be8ae2010-04-19 22:41:47 +00001433 SwitchBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001434
Bill Wendling4533cac2010-01-28 21:51:40 +00001435 if (CB.FalseBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001436 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1437 DAG.getBasicBlock(CB.FalseBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001439
1440 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441}
1442
1443/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001444void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 // Emit the code for the jump table
1446 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001447 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001448 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1449 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001451 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1452 MVT::Other, Index.getValue(1),
1453 Table, Index);
1454 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001455}
1456
1457/// visitJumpTableHeader - This function emits necessary code to produce index
1458/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001459void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001460 JumpTableHeader &JTH,
1461 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001462 // Subtract the lowest switch case value from the value being switched on and
1463 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001464 // difference between smallest and largest cases.
1465 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001466 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001467 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001468 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001469
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001470 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001471 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001472 // can be used as an index into the jump table in a subsequent basic block.
1473 // This value may be smaller or larger than the target's pointer type, and
1474 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001475 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001478 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1479 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 JT.Reg = JumpTableReg;
1481
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001482 // Emit the range check for the jump table, and branch to the default block
1483 // for the switch statement if the value being switched on exceeds the largest
1484 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001485 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001486 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001487 DAG.getConstant(JTH.Last-JTH.First,VT),
1488 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489
1490 // Set NextBlock to be the MBB immediately after the current one, if any.
1491 // This is used to avoid emitting unnecessary branches to the next block.
1492 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001493 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001494
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001495 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001496 NextBlock = BBI;
1497
Dale Johannesen66978ee2009-01-31 02:22:37 +00001498 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001500 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501
Bill Wendling4533cac2010-01-28 21:51:40 +00001502 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001503 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1504 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001505
Bill Wendling87710f02009-12-21 23:47:40 +00001506 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507}
1508
1509/// visitBitTestHeader - This function emits necessary code to produce value
1510/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001511void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1512 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 // Subtract the minimum value
1514 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001515 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001516 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001517 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518
1519 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001520 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001521 TLI.getSetCCResultType(Sub.getValueType()),
1522 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001523 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524
Bill Wendling87710f02009-12-21 23:47:40 +00001525 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1526 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001527
Duncan Sands92abc622009-01-31 15:50:11 +00001528 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001529 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1530 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531
1532 // Set NextBlock to be the MBB immediately after the current one, if any.
1533 // This is used to avoid emitting unnecessary branches to the next block.
1534 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001535 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001536 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 NextBlock = BBI;
1538
1539 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1540
Dan Gohman99be8ae2010-04-19 22:41:47 +00001541 SwitchBB->addSuccessor(B.Default);
1542 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543
Dale Johannesen66978ee2009-01-31 02:22:37 +00001544 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001546 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001547
Bill Wendling4533cac2010-01-28 21:51:40 +00001548 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001549 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1550 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001551
Bill Wendling87710f02009-12-21 23:47:40 +00001552 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553}
1554
1555/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001556void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1557 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001558 BitTestCase &B,
1559 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001560 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001561 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001562 SDValue Cmp;
1563 if (CountPopulation_64(B.Mask) == 1) {
1564 // Testing for a single bit; just compare the shift count with what it
1565 // would need to be to shift a 1 bit in that position.
1566 Cmp = DAG.getSetCC(getCurDebugLoc(),
1567 TLI.getSetCCResultType(ShiftOp.getValueType()),
1568 ShiftOp,
1569 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1570 TLI.getPointerTy()),
1571 ISD::SETEQ);
1572 } else {
1573 // Make desired shift
1574 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1575 TLI.getPointerTy(),
1576 DAG.getConstant(1, TLI.getPointerTy()),
1577 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001578
Dan Gohman8e0163a2010-06-24 02:06:24 +00001579 // Emit bit tests and jumps
1580 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1581 TLI.getPointerTy(), SwitchVal,
1582 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1583 Cmp = DAG.getSetCC(getCurDebugLoc(),
1584 TLI.getSetCCResultType(AndOp.getValueType()),
1585 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1586 ISD::SETNE);
1587 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588
Dan Gohman99be8ae2010-04-19 22:41:47 +00001589 SwitchBB->addSuccessor(B.TargetBB);
1590 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001591
Dale Johannesen66978ee2009-01-31 02:22:37 +00001592 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001594 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595
1596 // Set NextBlock to be the MBB immediately after the current one, if any.
1597 // This is used to avoid emitting unnecessary branches to the next block.
1598 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001599 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001600 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 NextBlock = BBI;
1602
Bill Wendling4533cac2010-01-28 21:51:40 +00001603 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001604 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1605 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001606
Bill Wendling87710f02009-12-21 23:47:40 +00001607 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608}
1609
Dan Gohman46510a72010-04-15 01:51:59 +00001610void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001611 MachineBasicBlock *InvokeMBB = FuncInfo.MBBMap[I.getParent()];
1612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 // Retrieve successors.
1614 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1615 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1616
Gabor Greifb67e6b32009-01-15 11:10:44 +00001617 const Value *Callee(I.getCalledValue());
1618 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001619 visitInlineAsm(&I);
1620 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001621 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001622
1623 // If the value of the invoke is used outside of its defining block, make it
1624 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001625 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001626
1627 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001628 InvokeMBB->addSuccessor(Return);
1629 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630
1631 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001632 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1633 MVT::Other, getControlRoot(),
1634 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635}
1636
Dan Gohman46510a72010-04-15 01:51:59 +00001637void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638}
1639
1640/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1641/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001642bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1643 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001644 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001645 MachineBasicBlock *Default,
1646 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001650 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001651 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001652 return false;
1653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001654 // Get the MachineFunction which holds the current MBB. This is used when
1655 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001656 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001657
1658 // Figure out which block is immediately after the current one.
1659 MachineBasicBlock *NextBlock = 0;
1660 MachineFunction::iterator BBI = CR.CaseBB;
1661
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001662 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001663 NextBlock = BBI;
1664
1665 // TODO: If any two of the cases has the same destination, and if one value
1666 // is the same as the other, but has one bit unset that the other has set,
1667 // use bit manipulation to do two compares at once. For example:
1668 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001669
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 // Rearrange the case blocks so that the last one falls through if possible.
1671 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1672 // The last case block won't fall through into 'NextBlock' if we emit the
1673 // branches in this order. See if rearranging a case value would help.
1674 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1675 if (I->BB == NextBlock) {
1676 std::swap(*I, BackCase);
1677 break;
1678 }
1679 }
1680 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001681
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001682 // Create a CaseBlock record representing a conditional branch to
1683 // the Case's target mbb if the value being switched on SV is equal
1684 // to C.
1685 MachineBasicBlock *CurBlock = CR.CaseBB;
1686 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1687 MachineBasicBlock *FallThrough;
1688 if (I != E-1) {
1689 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1690 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001691
1692 // Put SV in a virtual register to make it available from the new blocks.
1693 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001694 } else {
1695 // If the last case doesn't match, go to the default block.
1696 FallThrough = Default;
1697 }
1698
Dan Gohman46510a72010-04-15 01:51:59 +00001699 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001700 ISD::CondCode CC;
1701 if (I->High == I->Low) {
1702 // This is just small small case range :) containing exactly 1 case
1703 CC = ISD::SETEQ;
1704 LHS = SV; RHS = I->High; MHS = NULL;
1705 } else {
1706 CC = ISD::SETLE;
1707 LHS = I->Low; MHS = SV; RHS = I->High;
1708 }
1709 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001710
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711 // If emitting the first comparison, just call visitSwitchCase to emit the
1712 // code into the current block. Otherwise, push the CaseBlock onto the
1713 // vector to be later processed by SDISel, and insert the node's MBB
1714 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001715 if (CurBlock == SwitchBB)
1716 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717 else
1718 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001719
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720 CurBlock = FallThrough;
1721 }
1722
1723 return true;
1724}
1725
1726static inline bool areJTsAllowed(const TargetLowering &TLI) {
1727 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1729 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001730}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001731
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001732static APInt ComputeRange(const APInt &First, const APInt &Last) {
1733 APInt LastExt(Last), FirstExt(First);
1734 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1735 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1736 return (LastExt - FirstExt + 1ULL);
1737}
1738
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001739/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001740bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1741 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001742 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001743 MachineBasicBlock* Default,
1744 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745 Case& FrontCase = *CR.Range.first;
1746 Case& BackCase = *(CR.Range.second-1);
1747
Chris Lattnere880efe2009-11-07 07:50:34 +00001748 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1749 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001750
Chris Lattnere880efe2009-11-07 07:50:34 +00001751 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001752 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1753 I!=E; ++I)
1754 TSize += I->size();
1755
Dan Gohmane0567812010-04-08 23:03:40 +00001756 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001757 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001758
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001759 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001760 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761 if (Density < 0.4)
1762 return false;
1763
David Greene4b69d992010-01-05 01:24:57 +00001764 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001765 << "First entry: " << First << ". Last entry: " << Last << '\n'
1766 << "Range: " << Range
1767 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768
1769 // Get the MachineFunction which holds the current MBB. This is used when
1770 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001771 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772
1773 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001775 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001776
1777 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1778
1779 // Create a new basic block to hold the code for loading the address
1780 // of the jump table, and jumping to it. Update successor information;
1781 // we will either branch to the default case for the switch, or the jump
1782 // table.
1783 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1784 CurMF->insert(BBI, JumpTableBB);
1785 CR.CaseBB->addSuccessor(Default);
1786 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001787
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001788 // Build a vector of destination BBs, corresponding to each target
1789 // of the jump table. If the value of the jump table slot corresponds to
1790 // a case statement, push the case's BB onto the vector, otherwise, push
1791 // the default BB.
1792 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001793 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001794 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001795 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1796 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001797
1798 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 DestBBs.push_back(I->BB);
1800 if (TEI==High)
1801 ++I;
1802 } else {
1803 DestBBs.push_back(Default);
1804 }
1805 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001806
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001807 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001808 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1809 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001810 E = DestBBs.end(); I != E; ++I) {
1811 if (!SuccsHandled[(*I)->getNumber()]) {
1812 SuccsHandled[(*I)->getNumber()] = true;
1813 JumpTableBB->addSuccessor(*I);
1814 }
1815 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001816
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001817 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001818 unsigned JTEncoding = TLI.getJumpTableEncoding();
1819 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001820 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001822 // Set the jump table information so that we can codegen it as a second
1823 // MachineBasicBlock
1824 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001825 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1826 if (CR.CaseBB == SwitchBB)
1827 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001828
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001829 JTCases.push_back(JumpTableBlock(JTH, JT));
1830
1831 return true;
1832}
1833
1834/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1835/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001836bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1837 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001838 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001839 MachineBasicBlock *Default,
1840 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841 // Get the MachineFunction which holds the current MBB. This is used when
1842 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001843 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844
1845 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001847 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001848
1849 Case& FrontCase = *CR.Range.first;
1850 Case& BackCase = *(CR.Range.second-1);
1851 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1852
1853 // Size is the number of Cases represented by this range.
1854 unsigned Size = CR.Range.second - CR.Range.first;
1855
Chris Lattnere880efe2009-11-07 07:50:34 +00001856 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1857 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001858 double FMetric = 0;
1859 CaseItr Pivot = CR.Range.first + Size/2;
1860
1861 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1862 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001863 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001864 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1865 I!=E; ++I)
1866 TSize += I->size();
1867
Chris Lattnere880efe2009-11-07 07:50:34 +00001868 APInt LSize = FrontCase.size();
1869 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001870 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001871 << "First: " << First << ", Last: " << Last <<'\n'
1872 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1874 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001875 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1876 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001877 APInt Range = ComputeRange(LEnd, RBegin);
1878 assert((Range - 2ULL).isNonNegative() &&
1879 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001880 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001881 (LEnd - First + 1ULL).roundToDouble();
1882 double RDensity = (double)RSize.roundToDouble() /
1883 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001884 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001885 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001886 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001887 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1888 << "LDensity: " << LDensity
1889 << ", RDensity: " << RDensity << '\n'
1890 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891 if (FMetric < Metric) {
1892 Pivot = J;
1893 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001894 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 }
1896
1897 LSize += J->size();
1898 RSize -= J->size();
1899 }
1900 if (areJTsAllowed(TLI)) {
1901 // If our case is dense we *really* should handle it earlier!
1902 assert((FMetric > 0) && "Should handle dense range earlier!");
1903 } else {
1904 Pivot = CR.Range.first + Size/2;
1905 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001907 CaseRange LHSR(CR.Range.first, Pivot);
1908 CaseRange RHSR(Pivot, CR.Range.second);
1909 Constant *C = Pivot->Low;
1910 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001911
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001913 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001915 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001916 // Pivot's Value, then we can branch directly to the LHS's Target,
1917 // rather than creating a leaf node for it.
1918 if ((LHSR.second - LHSR.first) == 1 &&
1919 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001920 cast<ConstantInt>(C)->getValue() ==
1921 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001922 TrueBB = LHSR.first->BB;
1923 } else {
1924 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1925 CurMF->insert(BBI, TrueBB);
1926 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001927
1928 // Put SV in a virtual register to make it available from the new blocks.
1929 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001931
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001932 // Similar to the optimization above, if the Value being switched on is
1933 // known to be less than the Constant CR.LT, and the current Case Value
1934 // is CR.LT - 1, then we can branch directly to the target block for
1935 // the current Case Value, rather than emitting a RHS leaf node for it.
1936 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001937 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1938 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001939 FalseBB = RHSR.first->BB;
1940 } else {
1941 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1942 CurMF->insert(BBI, FalseBB);
1943 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001944
1945 // Put SV in a virtual register to make it available from the new blocks.
1946 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001947 }
1948
1949 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001950 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001951 // Otherwise, branch to LHS.
1952 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1953
Dan Gohman99be8ae2010-04-19 22:41:47 +00001954 if (CR.CaseBB == SwitchBB)
1955 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 else
1957 SwitchCases.push_back(CB);
1958
1959 return true;
1960}
1961
1962/// handleBitTestsSwitchCase - if current case range has few destination and
1963/// range span less, than machine word bitwidth, encode case range into series
1964/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001965bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1966 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001967 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001968 MachineBasicBlock* Default,
1969 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001971 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001972
1973 Case& FrontCase = *CR.Range.first;
1974 Case& BackCase = *(CR.Range.second-1);
1975
1976 // Get the MachineFunction which holds the current MBB. This is used when
1977 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001978 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001980 // If target does not have legal shift left, do not emit bit tests at all.
1981 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1982 return false;
1983
Anton Korobeynikov23218582008-12-23 22:25:27 +00001984 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1986 I!=E; ++I) {
1987 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001988 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001989 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991 // Count unique destinations
1992 SmallSet<MachineBasicBlock*, 4> Dests;
1993 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1994 Dests.insert(I->BB);
1995 if (Dests.size() > 3)
1996 // Don't bother the code below, if there are too much unique destinations
1997 return false;
1998 }
David Greene4b69d992010-01-05 01:24:57 +00001999 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002000 << Dests.size() << '\n'
2001 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002002
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002004 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2005 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002006 APInt cmpRange = maxValue - minValue;
2007
David Greene4b69d992010-01-05 01:24:57 +00002008 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002009 << "Low bound: " << minValue << '\n'
2010 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002011
Dan Gohmane0567812010-04-08 23:03:40 +00002012 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002013 (!(Dests.size() == 1 && numCmps >= 3) &&
2014 !(Dests.size() == 2 && numCmps >= 5) &&
2015 !(Dests.size() >= 3 && numCmps >= 6)))
2016 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002017
David Greene4b69d992010-01-05 01:24:57 +00002018 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002019 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 // Optimize the case where all the case values fit in a
2022 // word without having to subtract minValue. In this case,
2023 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002024 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002025 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002026 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002027 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002030 CaseBitsVector CasesBits;
2031 unsigned i, count = 0;
2032
2033 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2034 MachineBasicBlock* Dest = I->BB;
2035 for (i = 0; i < count; ++i)
2036 if (Dest == CasesBits[i].BB)
2037 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 if (i == count) {
2040 assert((count < 3) && "Too much destinations to test!");
2041 CasesBits.push_back(CaseBits(0, Dest, 0));
2042 count++;
2043 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002044
2045 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2046 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2047
2048 uint64_t lo = (lowValue - lowBound).getZExtValue();
2049 uint64_t hi = (highValue - lowBound).getZExtValue();
2050
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 for (uint64_t j = lo; j <= hi; j++) {
2052 CasesBits[i].Mask |= 1ULL << j;
2053 CasesBits[i].Bits++;
2054 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 }
2057 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 BitTestInfo BTC;
2060
2061 // Figure out which block is immediately after the current one.
2062 MachineFunction::iterator BBI = CR.CaseBB;
2063 ++BBI;
2064
2065 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2066
David Greene4b69d992010-01-05 01:24:57 +00002067 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002069 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002070 << ", Bits: " << CasesBits[i].Bits
2071 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072
2073 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2074 CurMF->insert(BBI, CaseBB);
2075 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2076 CaseBB,
2077 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002078
2079 // Put SV in a virtual register to make it available from the new blocks.
2080 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002082
2083 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002084 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085 CR.CaseBB, Default, BTC);
2086
Dan Gohman99be8ae2010-04-19 22:41:47 +00002087 if (CR.CaseBB == SwitchBB)
2088 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 BitTestCases.push_back(BTB);
2091
2092 return true;
2093}
2094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002096size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2097 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002098 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099
2100 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002102 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2103 Cases.push_back(Case(SI.getSuccessorValue(i),
2104 SI.getSuccessorValue(i),
2105 SMBB));
2106 }
2107 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2108
2109 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002110 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111 // Must recompute end() each iteration because it may be
2112 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002113 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2114 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2115 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116 MachineBasicBlock* nextBB = J->BB;
2117 MachineBasicBlock* currentBB = I->BB;
2118
2119 // If the two neighboring cases go to the same destination, merge them
2120 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002121 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122 I->High = J->High;
2123 J = Cases.erase(J);
2124 } else {
2125 I = J++;
2126 }
2127 }
2128
2129 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2130 if (I->Low != I->High)
2131 // A range counts double, since it requires two compares.
2132 ++numCmps;
2133 }
2134
2135 return numCmps;
2136}
2137
Dan Gohman46510a72010-04-15 01:51:59 +00002138void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002139 MachineBasicBlock *SwitchMBB = FuncInfo.MBBMap[SI.getParent()];
2140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 // Figure out which block is immediately after the current one.
2142 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2144
2145 // If there is only the default destination, branch to it if it is not the
2146 // next basic block. Otherwise, just fall through.
2147 if (SI.getNumOperands() == 2) {
2148 // Update machine-CFG edges.
2149
2150 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002151 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002152 if (Default != NextBlock)
2153 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2154 MVT::Other, getControlRoot(),
2155 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002157 return;
2158 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 // If there are any non-default case statements, create a vector of Cases
2161 // representing each one, and sort the vector so that we can efficiently
2162 // create a binary search tree from them.
2163 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002164 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002165 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002166 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002167 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168
2169 // Get the Value to be switched on and default basic blocks, which will be
2170 // inserted into CaseBlock records, representing basic blocks in the binary
2171 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002172 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173
2174 // Push the initial CaseRec onto the worklist
2175 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002176 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2177 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178
2179 while (!WorkList.empty()) {
2180 // Grab a record representing a case range to process off the worklist
2181 CaseRec CR = WorkList.back();
2182 WorkList.pop_back();
2183
Dan Gohman99be8ae2010-04-19 22:41:47 +00002184 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002185 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187 // If the range has few cases (two or less) emit a series of specific
2188 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002189 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002191
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002192 // If the switch has more than 5 blocks, and at least 40% dense, and the
2193 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002194 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002195 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002196 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2199 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002200 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201 }
2202}
2203
Dan Gohman46510a72010-04-15 01:51:59 +00002204void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002205 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBBMap[I.getParent()];
2206
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002207 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002208 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002209 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002210 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002211 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002212 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002213 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2214 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002215 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002216
Bill Wendling4533cac2010-01-28 21:51:40 +00002217 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2218 MVT::Other, getControlRoot(),
2219 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002220}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002221
Dan Gohman46510a72010-04-15 01:51:59 +00002222void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002223 // -0.0 - X --> fneg
2224 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002225 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2227 const VectorType *DestTy = cast<VectorType>(I.getType());
2228 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002229 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002230 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002231 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002232 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002234 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2235 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002236 return;
2237 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002238 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002240
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002241 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002242 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002243 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002244 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2245 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002246 return;
2247 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002248
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002249 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250}
2251
Dan Gohman46510a72010-04-15 01:51:59 +00002252void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253 SDValue Op1 = getValue(I.getOperand(0));
2254 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002255 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2256 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002257}
2258
Dan Gohman46510a72010-04-15 01:51:59 +00002259void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260 SDValue Op1 = getValue(I.getOperand(0));
2261 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002262 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002263 Op2.getValueType() != TLI.getShiftAmountTy()) {
2264 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002265 EVT PTy = TLI.getPointerTy();
2266 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002267 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002268 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2269 TLI.getShiftAmountTy(), Op2);
2270 // If the operand is larger than the shift count type but the shift
2271 // count type has enough bits to represent any shift value, truncate
2272 // it now. This is a common case and it exposes the truncate to
2273 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002274 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002275 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2276 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2277 TLI.getShiftAmountTy(), Op2);
2278 // Otherwise we'll need to temporarily settle for some other
2279 // convenient type; type legalization will make adjustments as
2280 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002281 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002282 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002283 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002284 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002285 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002286 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002288
Bill Wendling4533cac2010-01-28 21:51:40 +00002289 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2290 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291}
2292
Dan Gohman46510a72010-04-15 01:51:59 +00002293void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002294 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002295 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002297 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 predicate = ICmpInst::Predicate(IC->getPredicate());
2299 SDValue Op1 = getValue(I.getOperand(0));
2300 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002301 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002302
Owen Andersone50ed302009-08-10 22:56:29 +00002303 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002304 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305}
2306
Dan Gohman46510a72010-04-15 01:51:59 +00002307void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002309 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002311 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 predicate = FCmpInst::Predicate(FC->getPredicate());
2313 SDValue Op1 = getValue(I.getOperand(0));
2314 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002315 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002316 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002317 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318}
2319
Dan Gohman46510a72010-04-15 01:51:59 +00002320void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002321 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002322 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2323 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002324 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002325
Bill Wendling49fcff82009-12-21 22:30:11 +00002326 SmallVector<SDValue, 4> Values(NumValues);
2327 SDValue Cond = getValue(I.getOperand(0));
2328 SDValue TrueVal = getValue(I.getOperand(1));
2329 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002330
Bill Wendling4533cac2010-01-28 21:51:40 +00002331 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002332 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002333 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2334 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002335 SDValue(TrueVal.getNode(),
2336 TrueVal.getResNo() + i),
2337 SDValue(FalseVal.getNode(),
2338 FalseVal.getResNo() + i));
2339
Bill Wendling4533cac2010-01-28 21:51:40 +00002340 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2341 DAG.getVTList(&ValueVTs[0], NumValues),
2342 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002343}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344
Dan Gohman46510a72010-04-15 01:51:59 +00002345void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2347 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002348 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002349 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350}
2351
Dan Gohman46510a72010-04-15 01:51:59 +00002352void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2354 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2355 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002356 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002357 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358}
2359
Dan Gohman46510a72010-04-15 01:51:59 +00002360void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2362 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2363 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002364 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002365 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366}
2367
Dan Gohman46510a72010-04-15 01:51:59 +00002368void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 // FPTrunc is never a no-op cast, no need to check
2370 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002371 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002372 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2373 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002374}
2375
Dan Gohman46510a72010-04-15 01:51:59 +00002376void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002377 // FPTrunc is never a no-op cast, no need to check
2378 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002379 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002380 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381}
2382
Dan Gohman46510a72010-04-15 01:51:59 +00002383void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 // FPToUI is never a no-op cast, no need to check
2385 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002386 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002387 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388}
2389
Dan Gohman46510a72010-04-15 01:51:59 +00002390void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 // FPToSI is never a no-op cast, no need to check
2392 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002393 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002394 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395}
2396
Dan Gohman46510a72010-04-15 01:51:59 +00002397void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398 // UIToFP is never a no-op cast, no need to check
2399 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002400 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002401 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402}
2403
Dan Gohman46510a72010-04-15 01:51:59 +00002404void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002405 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002407 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002408 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409}
2410
Dan Gohman46510a72010-04-15 01:51:59 +00002411void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002412 // What to do depends on the size of the integer and the size of the pointer.
2413 // We can either truncate, zero extend, or no-op, accordingly.
2414 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002415 EVT SrcVT = N.getValueType();
2416 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002417 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002418}
2419
Dan Gohman46510a72010-04-15 01:51:59 +00002420void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002421 // What to do depends on the size of the integer and the size of the pointer.
2422 // We can either truncate, zero extend, or no-op, accordingly.
2423 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002424 EVT SrcVT = N.getValueType();
2425 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002426 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002427}
2428
Dan Gohman46510a72010-04-15 01:51:59 +00002429void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002431 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002432
Bill Wendling49fcff82009-12-21 22:30:11 +00002433 // BitCast assures us that source and destination are the same size so this is
2434 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002435 if (DestVT != N.getValueType())
2436 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2437 DestVT, N)); // convert types.
2438 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002439 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440}
2441
Dan Gohman46510a72010-04-15 01:51:59 +00002442void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 SDValue InVec = getValue(I.getOperand(0));
2444 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002445 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002446 TLI.getPointerTy(),
2447 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002448 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2449 TLI.getValueType(I.getType()),
2450 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451}
2452
Dan Gohman46510a72010-04-15 01:51:59 +00002453void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002455 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002456 TLI.getPointerTy(),
2457 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002458 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2459 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460}
2461
Mon P Wangaeb06d22008-11-10 04:46:22 +00002462// Utility for visitShuffleVector - Returns true if the mask is mask starting
2463// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002464static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2465 unsigned MaskNumElts = Mask.size();
2466 for (unsigned i = 0; i != MaskNumElts; ++i)
2467 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002468 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002469 return true;
2470}
2471
Dan Gohman46510a72010-04-15 01:51:59 +00002472void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002473 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002474 SDValue Src1 = getValue(I.getOperand(0));
2475 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002476
Nate Begeman9008ca62009-04-27 18:41:29 +00002477 // Convert the ConstantVector mask operand into an array of ints, with -1
2478 // representing undef values.
2479 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002480 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002481 unsigned MaskNumElts = MaskElts.size();
2482 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002483 if (isa<UndefValue>(MaskElts[i]))
2484 Mask.push_back(-1);
2485 else
2486 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2487 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002488
Owen Andersone50ed302009-08-10 22:56:29 +00002489 EVT VT = TLI.getValueType(I.getType());
2490 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002491 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002492
Mon P Wangc7849c22008-11-16 05:06:27 +00002493 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002494 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2495 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002496 return;
2497 }
2498
2499 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002500 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2501 // Mask is longer than the source vectors and is a multiple of the source
2502 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002503 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002504 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2505 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002506 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2507 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002508 return;
2509 }
2510
Mon P Wangc7849c22008-11-16 05:06:27 +00002511 // Pad both vectors with undefs to make them the same length as the mask.
2512 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002513 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2514 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002515 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002516
Nate Begeman9008ca62009-04-27 18:41:29 +00002517 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2518 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002519 MOps1[0] = Src1;
2520 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002521
2522 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2523 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002524 &MOps1[0], NumConcat);
2525 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002526 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002527 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002528
Mon P Wangaeb06d22008-11-10 04:46:22 +00002529 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002530 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002531 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002532 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002533 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002534 MappedOps.push_back(Idx);
2535 else
2536 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002537 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002538
Bill Wendling4533cac2010-01-28 21:51:40 +00002539 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2540 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002541 return;
2542 }
2543
Mon P Wangc7849c22008-11-16 05:06:27 +00002544 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002545 // Analyze the access pattern of the vector to see if we can extract
2546 // two subvectors and do the shuffle. The analysis is done by calculating
2547 // the range of elements the mask access on both vectors.
2548 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2549 int MaxRange[2] = {-1, -1};
2550
Nate Begeman5a5ca152009-04-29 05:20:52 +00002551 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 int Idx = Mask[i];
2553 int Input = 0;
2554 if (Idx < 0)
2555 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002556
Nate Begeman5a5ca152009-04-29 05:20:52 +00002557 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002558 Input = 1;
2559 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002560 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002561 if (Idx > MaxRange[Input])
2562 MaxRange[Input] = Idx;
2563 if (Idx < MinRange[Input])
2564 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002565 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002566
Mon P Wangc7849c22008-11-16 05:06:27 +00002567 // Check if the access is smaller than the vector size and can we find
2568 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002569 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2570 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002571 int StartIdx[2]; // StartIdx to extract from
2572 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002573 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002574 RangeUse[Input] = 0; // Unused
2575 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002576 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002577 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002578 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002579 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002580 RangeUse[Input] = 1; // Extract from beginning of the vector
2581 StartIdx[Input] = 0;
2582 } else {
2583 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002584 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002585 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002586 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002587 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002588 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002589 }
2590
Bill Wendling636e2582009-08-21 18:16:06 +00002591 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002592 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002593 return;
2594 }
2595 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2596 // Extract appropriate subvector and generate a vector shuffle
2597 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002598 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002599 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002600 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002601 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002602 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002603 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002604 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002605
Mon P Wangc7849c22008-11-16 05:06:27 +00002606 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002608 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 int Idx = Mask[i];
2610 if (Idx < 0)
2611 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002612 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 MappedOps.push_back(Idx - StartIdx[0]);
2614 else
2615 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002616 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002617
Bill Wendling4533cac2010-01-28 21:51:40 +00002618 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2619 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002620 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002621 }
2622 }
2623
Mon P Wangc7849c22008-11-16 05:06:27 +00002624 // We can't use either concat vectors or extract subvectors so fall back to
2625 // replacing the shuffle with extract and build vector.
2626 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002627 EVT EltVT = VT.getVectorElementType();
2628 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002629 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002630 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002632 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002633 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002634 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002635 SDValue Res;
2636
Nate Begeman5a5ca152009-04-29 05:20:52 +00002637 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002638 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2639 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002640 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002641 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2642 EltVT, Src2,
2643 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2644
2645 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002646 }
2647 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002648
Bill Wendling4533cac2010-01-28 21:51:40 +00002649 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2650 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002651}
2652
Dan Gohman46510a72010-04-15 01:51:59 +00002653void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002654 const Value *Op0 = I.getOperand(0);
2655 const Value *Op1 = I.getOperand(1);
2656 const Type *AggTy = I.getType();
2657 const Type *ValTy = Op1->getType();
2658 bool IntoUndef = isa<UndefValue>(Op0);
2659 bool FromUndef = isa<UndefValue>(Op1);
2660
2661 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2662 I.idx_begin(), I.idx_end());
2663
Owen Andersone50ed302009-08-10 22:56:29 +00002664 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002666 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002667 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2668
2669 unsigned NumAggValues = AggValueVTs.size();
2670 unsigned NumValValues = ValValueVTs.size();
2671 SmallVector<SDValue, 4> Values(NumAggValues);
2672
2673 SDValue Agg = getValue(Op0);
2674 SDValue Val = getValue(Op1);
2675 unsigned i = 0;
2676 // Copy the beginning value(s) from the original aggregate.
2677 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002678 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002679 SDValue(Agg.getNode(), Agg.getResNo() + i);
2680 // Copy values from the inserted value(s).
2681 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002682 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2684 // Copy remaining value(s) from the original aggregate.
2685 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002686 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687 SDValue(Agg.getNode(), Agg.getResNo() + i);
2688
Bill Wendling4533cac2010-01-28 21:51:40 +00002689 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2690 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2691 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002692}
2693
Dan Gohman46510a72010-04-15 01:51:59 +00002694void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695 const Value *Op0 = I.getOperand(0);
2696 const Type *AggTy = Op0->getType();
2697 const Type *ValTy = I.getType();
2698 bool OutOfUndef = isa<UndefValue>(Op0);
2699
2700 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2701 I.idx_begin(), I.idx_end());
2702
Owen Andersone50ed302009-08-10 22:56:29 +00002703 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2705
2706 unsigned NumValValues = ValValueVTs.size();
2707 SmallVector<SDValue, 4> Values(NumValValues);
2708
2709 SDValue Agg = getValue(Op0);
2710 // Copy out the selected value(s).
2711 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2712 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002713 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002714 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002715 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716
Bill Wendling4533cac2010-01-28 21:51:40 +00002717 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2718 DAG.getVTList(&ValValueVTs[0], NumValValues),
2719 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720}
2721
Dan Gohman46510a72010-04-15 01:51:59 +00002722void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723 SDValue N = getValue(I.getOperand(0));
2724 const Type *Ty = I.getOperand(0)->getType();
2725
Dan Gohman46510a72010-04-15 01:51:59 +00002726 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002728 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002729 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2730 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2731 if (Field) {
2732 // N = N + Offset
2733 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002734 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002735 DAG.getIntPtrConstant(Offset));
2736 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002737
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002739 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2740 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2741
2742 // Offset canonically 0 for unions, but type changes
2743 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002744 } else {
2745 Ty = cast<SequentialType>(Ty)->getElementType();
2746
2747 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002748 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002749 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002750 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002751 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002752 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002753 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002754 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002755 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002756 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2757 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002758 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002759 else
Evan Chengb1032a82009-02-09 20:54:38 +00002760 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002761
Dale Johannesen66978ee2009-01-31 02:22:37 +00002762 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002763 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002764 continue;
2765 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002766
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002767 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002768 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2769 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770 SDValue IdxN = getValue(Idx);
2771
2772 // If the index is smaller or larger than intptr_t, truncate or extend
2773 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002774 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775
2776 // If this is a multiply by a power of two, turn it into a shl
2777 // immediately. This is a very common case.
2778 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002779 if (ElementSize.isPowerOf2()) {
2780 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002781 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002782 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002783 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002785 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002786 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002787 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788 }
2789 }
2790
Scott Michelfdc40a02009-02-17 22:15:04 +00002791 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002792 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002793 }
2794 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002795
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796 setValue(&I, N);
2797}
2798
Dan Gohman46510a72010-04-15 01:51:59 +00002799void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002800 // If this is a fixed sized alloca in the entry block of the function,
2801 // allocate it statically on the stack.
2802 if (FuncInfo.StaticAllocaMap.count(&I))
2803 return; // getValue will auto-populate this.
2804
2805 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002806 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002807 unsigned Align =
2808 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2809 I.getAlignment());
2810
2811 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002812
Owen Andersone50ed302009-08-10 22:56:29 +00002813 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002814 if (AllocSize.getValueType() != IntPtr)
2815 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2816
2817 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2818 AllocSize,
2819 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002821 // Handle alignment. If the requested alignment is less than or equal to
2822 // the stack alignment, ignore it. If the size is greater than or equal to
2823 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002824 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002825 if (Align <= StackAlign)
2826 Align = 0;
2827
2828 // Round the size of the allocation up to the stack alignment size
2829 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002830 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002831 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002832 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002834 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002835 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002836 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2838
2839 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002840 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002841 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002842 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843 setValue(&I, DSA);
2844 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846 // Inform the Frame Information that we have just allocated a variable-sized
2847 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002848 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849}
2850
Dan Gohman46510a72010-04-15 01:51:59 +00002851void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002852 const Value *SV = I.getOperand(0);
2853 SDValue Ptr = getValue(SV);
2854
2855 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002857 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002858 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002859 unsigned Alignment = I.getAlignment();
2860
Owen Andersone50ed302009-08-10 22:56:29 +00002861 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 SmallVector<uint64_t, 4> Offsets;
2863 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2864 unsigned NumValues = ValueVTs.size();
2865 if (NumValues == 0)
2866 return;
2867
2868 SDValue Root;
2869 bool ConstantMemory = false;
2870 if (I.isVolatile())
2871 // Serialize volatile loads with other side effects.
2872 Root = getRoot();
2873 else if (AA->pointsToConstantMemory(SV)) {
2874 // Do not serialize (non-volatile) loads of constant memory with anything.
2875 Root = DAG.getEntryNode();
2876 ConstantMemory = true;
2877 } else {
2878 // Do not serialize non-volatile loads against each other.
2879 Root = DAG.getRoot();
2880 }
2881
2882 SmallVector<SDValue, 4> Values(NumValues);
2883 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002884 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002886 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2887 PtrVT, Ptr,
2888 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002889 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002890 A, SV, Offsets[i], isVolatile,
2891 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002892
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002893 Values[i] = L;
2894 Chains[i] = L.getValue(1);
2895 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002897 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002898 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002899 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002900 if (isVolatile)
2901 DAG.setRoot(Chain);
2902 else
2903 PendingLoads.push_back(Chain);
2904 }
2905
Bill Wendling4533cac2010-01-28 21:51:40 +00002906 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2907 DAG.getVTList(&ValueVTs[0], NumValues),
2908 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002909}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910
Dan Gohman46510a72010-04-15 01:51:59 +00002911void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2912 const Value *SrcV = I.getOperand(0);
2913 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002914
Owen Andersone50ed302009-08-10 22:56:29 +00002915 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002916 SmallVector<uint64_t, 4> Offsets;
2917 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2918 unsigned NumValues = ValueVTs.size();
2919 if (NumValues == 0)
2920 return;
2921
2922 // Get the lowered operands. Note that we do this after
2923 // checking if NumResults is zero, because with zero results
2924 // the operands won't have values in the map.
2925 SDValue Src = getValue(SrcV);
2926 SDValue Ptr = getValue(PtrV);
2927
2928 SDValue Root = getRoot();
2929 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002930 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002931 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002932 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002933 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002934
2935 for (unsigned i = 0; i != NumValues; ++i) {
2936 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2937 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002938 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002939 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002940 Add, PtrV, Offsets[i], isVolatile,
2941 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002942 }
2943
Bill Wendling4533cac2010-01-28 21:51:40 +00002944 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2945 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002946}
2947
2948/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2949/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00002950void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00002951 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002952 bool HasChain = !I.doesNotAccessMemory();
2953 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2954
2955 // Build the operand list.
2956 SmallVector<SDValue, 8> Ops;
2957 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2958 if (OnlyLoad) {
2959 // We don't need to serialize loads against other loads.
2960 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002961 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962 Ops.push_back(getRoot());
2963 }
2964 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002965
2966 // Info is set by getTgtMemInstrinsic
2967 TargetLowering::IntrinsicInfo Info;
2968 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2969
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002970 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002971 if (!IsTgtIntrinsic)
2972 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002973
2974 // Add all operands of the call to the operand list.
Eric Christopher551754c2010-04-16 23:37:20 +00002975 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 SDValue Op = getValue(I.getOperand(i));
2977 assert(TLI.isTypeLegal(Op.getValueType()) &&
2978 "Intrinsic uses a non-legal type?");
2979 Ops.push_back(Op);
2980 }
2981
Owen Andersone50ed302009-08-10 22:56:29 +00002982 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002983 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2984#ifndef NDEBUG
2985 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2986 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2987 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002988 }
Bob Wilson8d919552009-07-31 22:41:21 +00002989#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00002990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002993
Bob Wilson8d919552009-07-31 22:41:21 +00002994 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002995
2996 // Create the node.
2997 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002998 if (IsTgtIntrinsic) {
2999 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003000 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003001 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003002 Info.memVT, Info.ptrVal, Info.offset,
3003 Info.align, Info.vol,
3004 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003005 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003006 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003007 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003008 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003009 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003010 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003011 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003012 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003013 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003014 }
3015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016 if (HasChain) {
3017 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3018 if (OnlyLoad)
3019 PendingLoads.push_back(Chain);
3020 else
3021 DAG.setRoot(Chain);
3022 }
Bill Wendling856ff412009-12-22 00:12:37 +00003023
Benjamin Kramerf0127052010-01-05 13:12:22 +00003024 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003026 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003027 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003028 }
Bill Wendling856ff412009-12-22 00:12:37 +00003029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003030 setValue(&I, Result);
3031 }
3032}
3033
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003034/// GetSignificand - Get the significand and build it into a floating-point
3035/// number with exponent of 1:
3036///
3037/// Op = (Op & 0x007fffff) | 0x3f800000;
3038///
3039/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003040static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003041GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3043 DAG.getConstant(0x007fffff, MVT::i32));
3044 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3045 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003046 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003047}
3048
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003049/// GetExponent - Get the exponent:
3050///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003051/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003052///
3053/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003054static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003055GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003056 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003057 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3058 DAG.getConstant(0x7f800000, MVT::i32));
3059 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003060 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003061 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3062 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003063 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003064}
3065
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003066/// getF32Constant - Get 32-bit floating point constant.
3067static SDValue
3068getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003069 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003070}
3071
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003072/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073/// visitIntrinsicCall: I is a call instruction
3074/// Op is the associated NodeType for I
3075const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003076SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3077 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003078 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003079 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003080 DAG.getAtomic(Op, getCurDebugLoc(),
Eric Christopher551754c2010-04-16 23:37:20 +00003081 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003082 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003083 getValue(I.getOperand(1)),
Eric Christopher551754c2010-04-16 23:37:20 +00003084 getValue(I.getOperand(2)),
3085 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003086 setValue(&I, L);
3087 DAG.setRoot(L.getValue(1));
3088 return 0;
3089}
3090
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003091// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003092const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003093SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Eric Christopher551754c2010-04-16 23:37:20 +00003094 SDValue Op1 = getValue(I.getOperand(1));
3095 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00003096
Owen Anderson825b72b2009-08-11 20:47:22 +00003097 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003098 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003099 return 0;
3100}
Bill Wendling74c37652008-12-09 22:08:41 +00003101
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003102/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3103/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003104void
Dan Gohman46510a72010-04-15 01:51:59 +00003105SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003106 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003107 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003108
Eric Christopher551754c2010-04-16 23:37:20 +00003109 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003110 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003111 SDValue Op = getValue(I.getOperand(1));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003112
3113 // Put the exponent in the right bit position for later addition to the
3114 // final result:
3115 //
3116 // #define LOG2OFe 1.4426950f
3117 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003118 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003119 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003120 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003121
3122 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003123 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3124 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003125
3126 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003127 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003128 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003129
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003130 if (LimitFloatPrecision <= 6) {
3131 // For floating-point precision of 6:
3132 //
3133 // TwoToFractionalPartOfX =
3134 // 0.997535578f +
3135 // (0.735607626f + 0.252464424f * x) * x;
3136 //
3137 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003139 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003141 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003142 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3143 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003144 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003145 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003146
3147 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003149 TwoToFracPartOfX, IntegerPartOfX);
3150
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003152 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3153 // For floating-point precision of 12:
3154 //
3155 // TwoToFractionalPartOfX =
3156 // 0.999892986f +
3157 // (0.696457318f +
3158 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3159 //
3160 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003162 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003164 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3166 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003167 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3169 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003170 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003172
3173 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003175 TwoToFracPartOfX, IntegerPartOfX);
3176
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003178 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3179 // For floating-point precision of 18:
3180 //
3181 // TwoToFractionalPartOfX =
3182 // 0.999999982f +
3183 // (0.693148872f +
3184 // (0.240227044f +
3185 // (0.554906021e-1f +
3186 // (0.961591928e-2f +
3187 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3188 //
3189 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003191 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003192 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003193 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3195 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003196 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3198 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003199 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3201 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003202 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3204 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003205 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003206 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3207 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003208 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003209 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003210 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003211
3212 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003214 TwoToFracPartOfX, IntegerPartOfX);
3215
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003217 }
3218 } else {
3219 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003220 result = DAG.getNode(ISD::FEXP, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003221 getValue(I.getOperand(1)).getValueType(),
3222 getValue(I.getOperand(1)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003223 }
3224
Dale Johannesen59e577f2008-09-05 18:38:42 +00003225 setValue(&I, result);
3226}
3227
Bill Wendling39150252008-09-09 20:39:27 +00003228/// visitLog - Lower a log intrinsic. Handles the special sequences for
3229/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003230void
Dan Gohman46510a72010-04-15 01:51:59 +00003231SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003232 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003233 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003234
Eric Christopher551754c2010-04-16 23:37:20 +00003235 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003236 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003237 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003238 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003239
3240 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003241 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003243 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003244
3245 // Get the significand and build it into a floating-point number with
3246 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003247 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003248
3249 if (LimitFloatPrecision <= 6) {
3250 // For floating-point precision of 6:
3251 //
3252 // LogofMantissa =
3253 // -1.1609546f +
3254 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003255 //
Bill Wendling39150252008-09-09 20:39:27 +00003256 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003258 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003260 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003261 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3262 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003263 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003264
Scott Michelfdc40a02009-02-17 22:15:04 +00003265 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003267 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3268 // For floating-point precision of 12:
3269 //
3270 // LogOfMantissa =
3271 // -1.7417939f +
3272 // (2.8212026f +
3273 // (-1.4699568f +
3274 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3275 //
3276 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003278 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003280 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3282 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003283 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3285 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003286 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003287 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3288 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003289 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003290
Scott Michelfdc40a02009-02-17 22:15:04 +00003291 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003293 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3294 // For floating-point precision of 18:
3295 //
3296 // LogOfMantissa =
3297 // -2.1072184f +
3298 // (4.2372794f +
3299 // (-3.7029485f +
3300 // (2.2781945f +
3301 // (-0.87823314f +
3302 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3303 //
3304 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003306 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003307 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003308 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3310 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003311 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3313 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003314 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3316 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003317 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3319 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003320 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3322 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003323 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003324
Scott Michelfdc40a02009-02-17 22:15:04 +00003325 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003327 }
3328 } else {
3329 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003330 result = DAG.getNode(ISD::FLOG, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003331 getValue(I.getOperand(1)).getValueType(),
3332 getValue(I.getOperand(1)));
Bill Wendling39150252008-09-09 20:39:27 +00003333 }
3334
Dale Johannesen59e577f2008-09-05 18:38:42 +00003335 setValue(&I, result);
3336}
3337
Bill Wendling3eb59402008-09-09 00:28:24 +00003338/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3339/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003340void
Dan Gohman46510a72010-04-15 01:51:59 +00003341SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003342 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003343 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003344
Eric Christopher551754c2010-04-16 23:37:20 +00003345 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003346 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003347 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003349
Bill Wendling39150252008-09-09 20:39:27 +00003350 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003351 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003352
Bill Wendling3eb59402008-09-09 00:28:24 +00003353 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003354 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003355 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003356
Bill Wendling3eb59402008-09-09 00:28:24 +00003357 // Different possible minimax approximations of significand in
3358 // floating-point for various degrees of accuracy over [1,2].
3359 if (LimitFloatPrecision <= 6) {
3360 // For floating-point precision of 6:
3361 //
3362 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3363 //
3364 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003365 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003366 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003368 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3370 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003371 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003372
Scott Michelfdc40a02009-02-17 22:15:04 +00003373 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003375 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3376 // For floating-point precision of 12:
3377 //
3378 // Log2ofMantissa =
3379 // -2.51285454f +
3380 // (4.07009056f +
3381 // (-2.12067489f +
3382 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003383 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003384 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003386 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003388 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3390 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3393 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003394 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3396 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003397 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003398
Scott Michelfdc40a02009-02-17 22:15:04 +00003399 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003400 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003401 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3402 // For floating-point precision of 18:
3403 //
3404 // Log2ofMantissa =
3405 // -3.0400495f +
3406 // (6.1129976f +
3407 // (-5.3420409f +
3408 // (3.2865683f +
3409 // (-1.2669343f +
3410 // (0.27515199f -
3411 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3412 //
3413 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003414 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003415 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003416 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3419 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003420 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3422 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003423 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3425 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003426 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3428 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003429 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3431 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003432 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003433
Scott Michelfdc40a02009-02-17 22:15:04 +00003434 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003436 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003437 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003438 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003439 result = DAG.getNode(ISD::FLOG2, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003440 getValue(I.getOperand(1)).getValueType(),
3441 getValue(I.getOperand(1)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003442 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003443
Dale Johannesen59e577f2008-09-05 18:38:42 +00003444 setValue(&I, result);
3445}
3446
Bill Wendling3eb59402008-09-09 00:28:24 +00003447/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3448/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003449void
Dan Gohman46510a72010-04-15 01:51:59 +00003450SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003451 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003452 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003453
Eric Christopher551754c2010-04-16 23:37:20 +00003454 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003455 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003456 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003458
Bill Wendling39150252008-09-09 20:39:27 +00003459 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003460 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003462 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003463
3464 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003465 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003466 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003467
3468 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003469 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003470 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003471 // Log10ofMantissa =
3472 // -0.50419619f +
3473 // (0.60948995f - 0.10380950f * x) * x;
3474 //
3475 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003477 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003479 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3481 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003482 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003483
Scott Michelfdc40a02009-02-17 22:15:04 +00003484 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003486 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3487 // For floating-point precision of 12:
3488 //
3489 // Log10ofMantissa =
3490 // -0.64831180f +
3491 // (0.91751397f +
3492 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3493 //
3494 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003498 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3500 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003501 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3503 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003504 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003505
Scott Michelfdc40a02009-02-17 22:15:04 +00003506 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003508 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003509 // For floating-point precision of 18:
3510 //
3511 // Log10ofMantissa =
3512 // -0.84299375f +
3513 // (1.5327582f +
3514 // (-1.0688956f +
3515 // (0.49102474f +
3516 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3517 //
3518 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003520 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003522 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3524 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003525 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3527 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003528 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3530 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003531 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3533 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003534 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003535
Scott Michelfdc40a02009-02-17 22:15:04 +00003536 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003538 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003539 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003540 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003541 result = DAG.getNode(ISD::FLOG10, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003542 getValue(I.getOperand(1)).getValueType(),
3543 getValue(I.getOperand(1)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003544 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003545
Dale Johannesen59e577f2008-09-05 18:38:42 +00003546 setValue(&I, result);
3547}
3548
Bill Wendlinge10c8142008-09-09 22:39:21 +00003549/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3550/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003551void
Dan Gohman46510a72010-04-15 01:51:59 +00003552SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003553 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003554 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003555
Eric Christopher551754c2010-04-16 23:37:20 +00003556 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003557 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003558 SDValue Op = getValue(I.getOperand(1));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003559
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003561
3562 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3564 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003565
3566 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003568 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003569
3570 if (LimitFloatPrecision <= 6) {
3571 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003572 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003573 // TwoToFractionalPartOfX =
3574 // 0.997535578f +
3575 // (0.735607626f + 0.252464424f * x) * x;
3576 //
3577 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003579 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003581 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3583 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003584 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003586 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003588
Scott Michelfdc40a02009-02-17 22:15:04 +00003589 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003591 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3592 // For floating-point precision of 12:
3593 //
3594 // TwoToFractionalPartOfX =
3595 // 0.999892986f +
3596 // (0.696457318f +
3597 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3598 //
3599 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3605 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3608 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003611 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003613
Scott Michelfdc40a02009-02-17 22:15:04 +00003614 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003616 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3617 // For floating-point precision of 18:
3618 //
3619 // TwoToFractionalPartOfX =
3620 // 0.999999982f +
3621 // (0.693148872f +
3622 // (0.240227044f +
3623 // (0.554906021e-1f +
3624 // (0.961591928e-2f +
3625 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3626 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003628 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003630 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3632 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003633 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3635 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003636 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3638 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003639 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3641 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003642 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3644 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003645 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003647 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003649
Scott Michelfdc40a02009-02-17 22:15:04 +00003650 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003652 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003653 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003654 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003655 result = DAG.getNode(ISD::FEXP2, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003656 getValue(I.getOperand(1)).getValueType(),
3657 getValue(I.getOperand(1)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003658 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003659
Dale Johannesen601d3c02008-09-05 01:48:15 +00003660 setValue(&I, result);
3661}
3662
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003663/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3664/// limited-precision mode with x == 10.0f.
3665void
Dan Gohman46510a72010-04-15 01:51:59 +00003666SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003667 SDValue result;
Eric Christopher551754c2010-04-16 23:37:20 +00003668 const Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003669 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003670 bool IsExp10 = false;
3671
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 if (getValue(Val).getValueType() == MVT::f32 &&
Eric Christopher551754c2010-04-16 23:37:20 +00003673 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003674 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3675 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3676 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3677 APFloat Ten(10.0f);
3678 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3679 }
3680 }
3681 }
3682
3683 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003684 SDValue Op = getValue(I.getOperand(2));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003685
3686 // Put the exponent in the right bit position for later addition to the
3687 // final result:
3688 //
3689 // #define LOG2OF10 3.3219281f
3690 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003692 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003694
3695 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3697 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003698
3699 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003701 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003702
3703 if (LimitFloatPrecision <= 6) {
3704 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003705 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003706 // twoToFractionalPartOfX =
3707 // 0.997535578f +
3708 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003709 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003710 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3716 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003719 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003721
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003722 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003724 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3725 // For floating-point precision of 12:
3726 //
3727 // TwoToFractionalPartOfX =
3728 // 0.999892986f +
3729 // (0.696457318f +
3730 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3731 //
3732 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003734 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003736 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3738 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003739 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3741 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003742 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003744 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003746
Scott Michelfdc40a02009-02-17 22:15:04 +00003747 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003749 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3750 // For floating-point precision of 18:
3751 //
3752 // TwoToFractionalPartOfX =
3753 // 0.999999982f +
3754 // (0.693148872f +
3755 // (0.240227044f +
3756 // (0.554906021e-1f +
3757 // (0.961591928e-2f +
3758 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3759 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003761 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3765 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3768 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3771 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3774 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3777 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003778 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003780 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003782
Scott Michelfdc40a02009-02-17 22:15:04 +00003783 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003785 }
3786 } else {
3787 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003788 result = DAG.getNode(ISD::FPOW, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003789 getValue(I.getOperand(1)).getValueType(),
3790 getValue(I.getOperand(1)),
3791 getValue(I.getOperand(2)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003792 }
3793
3794 setValue(&I, result);
3795}
3796
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003797
3798/// ExpandPowI - Expand a llvm.powi intrinsic.
3799static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3800 SelectionDAG &DAG) {
3801 // If RHS is a constant, we can expand this out to a multiplication tree,
3802 // otherwise we end up lowering to a call to __powidf2 (for example). When
3803 // optimizing for size, we only want to do this if the expansion would produce
3804 // a small number of multiplies, otherwise we do the full expansion.
3805 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3806 // Get the exponent as a positive value.
3807 unsigned Val = RHSC->getSExtValue();
3808 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003809
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003810 // powi(x, 0) -> 1.0
3811 if (Val == 0)
3812 return DAG.getConstantFP(1.0, LHS.getValueType());
3813
Dan Gohmanae541aa2010-04-15 04:33:49 +00003814 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003815 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3816 // If optimizing for size, don't insert too many multiplies. This
3817 // inserts up to 5 multiplies.
3818 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3819 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003820 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003821 // powi(x,15) generates one more multiply than it should), but this has
3822 // the benefit of being both really simple and much better than a libcall.
3823 SDValue Res; // Logically starts equal to 1.0
3824 SDValue CurSquare = LHS;
3825 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003826 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003827 if (Res.getNode())
3828 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3829 else
3830 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003831 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003832
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003833 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3834 CurSquare, CurSquare);
3835 Val >>= 1;
3836 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003837
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003838 // If the original was negative, invert the result, producing 1/(x*x*x).
3839 if (RHSC->getSExtValue() < 0)
3840 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3841 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3842 return Res;
3843 }
3844 }
3845
3846 // Otherwise, expand to a libcall.
3847 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3848}
3849
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003850/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3851/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3852/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003853bool
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003854SelectionDAGBuilder::EmitFuncArgumentDbgValue(const DbgValueInst &DI,
3855 const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003856 uint64_t Offset,
3857 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003858 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003859 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003860
Devang Patel719f6a92010-04-29 20:40:36 +00003861 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003862 // Ignore inlined function arguments here.
3863 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003864 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003865 return false;
3866
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003867 MachineBasicBlock *MBB = FuncInfo.MBBMap[DI.getParent()];
3868 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003869 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003870
3871 unsigned Reg = 0;
3872 if (N.getOpcode() == ISD::CopyFromReg) {
3873 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003874 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003875 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3876 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3877 if (PR)
3878 Reg = PR;
3879 }
3880 }
3881
Evan Chenga36acad2010-04-29 06:33:38 +00003882 if (!Reg) {
3883 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3884 if (VMI == FuncInfo.ValueMap.end())
3885 return false;
3886 Reg = VMI->second;
3887 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003888
3889 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3890 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3891 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003892 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003893 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003894 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003895}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003896
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003897// VisualStudio defines setjmp as _setjmp
3898#if defined(_MSC_VER) && defined(setjmp)
3899#define setjmp_undefined_for_visual_studio
3900#undef setjmp
3901#endif
3902
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003903/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3904/// we want to emit this as a call to a named external function, return the name
3905/// otherwise lower it and return null.
3906const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003907SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003908 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003909 SDValue Res;
3910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003911 switch (Intrinsic) {
3912 default:
3913 // By default, turn this into a target intrinsic node.
3914 visitTargetIntrinsic(I, Intrinsic);
3915 return 0;
3916 case Intrinsic::vastart: visitVAStart(I); return 0;
3917 case Intrinsic::vaend: visitVAEnd(I); return 0;
3918 case Intrinsic::vacopy: visitVACopy(I); return 0;
3919 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003920 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Eric Christopher551754c2010-04-16 23:37:20 +00003921 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003922 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003923 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003924 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Eric Christopher551754c2010-04-16 23:37:20 +00003925 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003926 return 0;
3927 case Intrinsic::setjmp:
3928 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003929 case Intrinsic::longjmp:
3930 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003931 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003932 // Assert for address < 256 since we support only user defined address
3933 // spaces.
Eric Christopher551754c2010-04-16 23:37:20 +00003934 assert(cast<PointerType>(I.getOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003935 < 256 &&
Eric Christopher551754c2010-04-16 23:37:20 +00003936 cast<PointerType>(I.getOperand(2)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003937 < 256 &&
3938 "Unknown address space");
Eric Christopher551754c2010-04-16 23:37:20 +00003939 SDValue Op1 = getValue(I.getOperand(1));
3940 SDValue Op2 = getValue(I.getOperand(2));
3941 SDValue Op3 = getValue(I.getOperand(3));
3942 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3943 bool isVol = cast<ConstantInt>(I.getOperand(5))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003944 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Eric Christopher551754c2010-04-16 23:37:20 +00003945 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003946 return 0;
3947 }
Chris Lattner824b9582008-11-21 16:42:48 +00003948 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003949 // Assert for address < 256 since we support only user defined address
3950 // spaces.
Eric Christopher551754c2010-04-16 23:37:20 +00003951 assert(cast<PointerType>(I.getOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003952 < 256 &&
3953 "Unknown address space");
Eric Christopher551754c2010-04-16 23:37:20 +00003954 SDValue Op1 = getValue(I.getOperand(1));
3955 SDValue Op2 = getValue(I.getOperand(2));
3956 SDValue Op3 = getValue(I.getOperand(3));
3957 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3958 bool isVol = cast<ConstantInt>(I.getOperand(5))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003959 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher551754c2010-04-16 23:37:20 +00003960 I.getOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003961 return 0;
3962 }
Chris Lattner824b9582008-11-21 16:42:48 +00003963 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003964 // Assert for address < 256 since we support only user defined address
3965 // spaces.
Eric Christopher551754c2010-04-16 23:37:20 +00003966 assert(cast<PointerType>(I.getOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003967 < 256 &&
Eric Christopher551754c2010-04-16 23:37:20 +00003968 cast<PointerType>(I.getOperand(2)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003969 < 256 &&
3970 "Unknown address space");
Eric Christopher551754c2010-04-16 23:37:20 +00003971 SDValue Op1 = getValue(I.getOperand(1));
3972 SDValue Op2 = getValue(I.getOperand(2));
3973 SDValue Op3 = getValue(I.getOperand(3));
3974 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3975 bool isVol = cast<ConstantInt>(I.getOperand(5))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003976
3977 // If the source and destination are known to not be aliases, we can
3978 // lower memmove as memcpy.
3979 uint64_t Size = -1ULL;
3980 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003981 Size = C->getZExtValue();
Eric Christopher551754c2010-04-16 23:37:20 +00003982 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003983 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003984 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher551754c2010-04-16 23:37:20 +00003985 false, I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003986 return 0;
3987 }
3988
Mon P Wang20adc9d2010-04-04 03:10:48 +00003989 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher551754c2010-04-16 23:37:20 +00003990 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003991 return 0;
3992 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003993 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00003994 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00003995 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00003996 return 0;
3997
Devang Patelac1ceb32009-10-09 22:42:28 +00003998 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00003999 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00004000 bool isParameter =
4001 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00004002 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004003 if (!Address)
4004 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00004005 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00004006 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004007 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004008 if (AI) {
4009 // Don't handle byval arguments or VLAs, for example.
4010 // Non-byval arguments are handled here (they refer to the stack temporary
4011 // alloca at this point).
4012 DenseMap<const AllocaInst*, int>::iterator SI =
4013 FuncInfo.StaticAllocaMap.find(AI);
4014 if (SI == FuncInfo.StaticAllocaMap.end())
4015 return 0; // VLAs.
4016 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00004017
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004018 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4019 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4020 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
4021 }
4022
4023 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4024 // but do not always have a corresponding SDNode built. The SDNodeOrder
4025 // absolute, but not relative, values are different depending on whether
4026 // debug info exists.
4027 ++SDNodeOrder;
4028 SDValue &N = NodeMap[Address];
4029 SDDbgValue *SDV;
4030 if (N.getNode()) {
4031 if (isParameter && !AI) {
4032 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4033 if (FINode)
4034 // Byval parameter. We have a frame index at this point.
4035 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4036 0, dl, SDNodeOrder);
4037 else
4038 // Can't do anything with other non-AI cases yet. This might be a
4039 // parameter of a callee function that got inlined, for example.
4040 return 0;
4041 } else if (AI)
4042 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4043 0, dl, SDNodeOrder);
4044 else
4045 // Can't do anything with other non-AI cases yet.
4046 return 0;
4047 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4048 } else {
4049 // This isn't useful, but it shows what we're missing.
4050 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4051 0, dl, SDNodeOrder);
4052 DAG.AddDbgValue(SDV, 0, isParameter);
4053 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004054 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004055 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004056 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004057 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004058 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004059 return 0;
4060
4061 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004062 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004063 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004064 if (!V)
4065 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004066
4067 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4068 // but do not always have a corresponding SDNode built. The SDNodeOrder
4069 // absolute, but not relative, values are different depending on whether
4070 // debug info exists.
4071 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004072 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004073 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004074 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4075 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004076 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004077 bool createUndef = false;
4078 // FIXME : Why not use getValue() directly ?
Devang Patel9126c0d2010-06-01 19:59:01 +00004079 SDValue N = NodeMap[V];
4080 if (!N.getNode() && isa<Argument>(V))
4081 // Check unused arguments map.
4082 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004083 if (N.getNode()) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004084 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4085 SDV = DAG.getDbgValue(Variable, N.getNode(),
4086 N.getResNo(), Offset, dl, SDNodeOrder);
4087 DAG.AddDbgValue(SDV, N.getNode(), false);
4088 }
Devang Pateld47f3c82010-05-05 22:29:00 +00004089 } else if (isa<PHINode>(V) && !V->use_empty()) {
4090 SDValue N = getValue(V);
4091 if (N.getNode()) {
4092 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4093 SDV = DAG.getDbgValue(Variable, N.getNode(),
4094 N.getResNo(), Offset, dl, SDNodeOrder);
4095 DAG.AddDbgValue(SDV, N.getNode(), false);
4096 }
4097 } else
4098 createUndef = true;
4099 } else
4100 createUndef = true;
4101 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004102 // We may expand this to cover more cases. One case where we have no
4103 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004104 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4105 Offset, dl, SDNodeOrder);
4106 DAG.AddDbgValue(SDV, 0, false);
4107 }
Devang Patel00190342010-03-15 19:15:44 +00004108 }
4109
4110 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004111 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004112 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004113 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004114 // Don't handle byval struct arguments or VLAs, for example.
4115 if (!AI)
4116 return 0;
4117 DenseMap<const AllocaInst*, int>::iterator SI =
4118 FuncInfo.StaticAllocaMap.find(AI);
4119 if (SI == FuncInfo.StaticAllocaMap.end())
4120 return 0; // VLAs.
4121 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004122
Chris Lattner512063d2010-04-05 06:19:28 +00004123 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4124 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4125 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004126 return 0;
4127 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004128 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004129 // Insert the EXCEPTIONADDR instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00004130 assert(FuncInfo.MBBMap[I.getParent()]->isLandingPad() &&
4131 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004133 SDValue Ops[1];
4134 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004135 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004136 setValue(&I, Op);
4137 DAG.setRoot(Op.getValue(1));
4138 return 0;
4139 }
4140
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004141 case Intrinsic::eh_selector: {
Dan Gohman99be8ae2010-04-19 22:41:47 +00004142 MachineBasicBlock *CallMBB = FuncInfo.MBBMap[I.getParent()];
Chris Lattner512063d2010-04-05 06:19:28 +00004143 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004144 if (CallMBB->isLandingPad())
4145 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004146 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004147#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004148 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004149#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004150 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4151 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004152 if (Reg) FuncInfo.MBBMap[I.getParent()]->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004153 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004154
Chris Lattner3a5815f2009-09-17 23:54:54 +00004155 // Insert the EHSELECTION instruction.
4156 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4157 SDValue Ops[2];
Eric Christopher551754c2010-04-16 23:37:20 +00004158 Ops[0] = getValue(I.getOperand(1));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004159 Ops[1] = getRoot();
4160 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004161 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004162 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004163 return 0;
4164 }
4165
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004166 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004167 // Find the type id for the given typeinfo.
Eric Christopher551754c2010-04-16 23:37:20 +00004168 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Chris Lattner512063d2010-04-05 06:19:28 +00004169 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4170 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004171 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004172 return 0;
4173 }
4174
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004175 case Intrinsic::eh_return_i32:
4176 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004177 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4178 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4179 MVT::Other,
4180 getControlRoot(),
Eric Christopher551754c2010-04-16 23:37:20 +00004181 getValue(I.getOperand(1)),
4182 getValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004183 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004184 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004185 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004186 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004187 case Intrinsic::eh_dwarf_cfa: {
Eric Christopher551754c2010-04-16 23:37:20 +00004188 EVT VT = getValue(I.getOperand(1)).getValueType();
4189 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004190 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004191 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004192 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004193 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004194 TLI.getPointerTy()),
4195 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004196 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004197 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004198 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004199 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4200 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004201 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004202 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004203 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004204 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Eric Christopher551754c2010-04-16 23:37:20 +00004205 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1));
Jim Grosbachca752c92010-01-28 01:45:32 +00004206 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004207 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004208
Chris Lattner512063d2010-04-05 06:19:28 +00004209 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004210 return 0;
4211 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004212 case Intrinsic::eh_sjlj_setjmp: {
4213 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
4214 getValue(I.getOperand(1))));
4215 return 0;
4216 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004217 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004218 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4219 getRoot(),
Jim Grosbach5eb19512010-05-22 01:06:18 +00004220 getValue(I.getOperand(1))));
4221 return 0;
4222 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004223
Mon P Wang77cdf302008-11-10 20:54:11 +00004224 case Intrinsic::convertff:
4225 case Intrinsic::convertfsi:
4226 case Intrinsic::convertfui:
4227 case Intrinsic::convertsif:
4228 case Intrinsic::convertuif:
4229 case Intrinsic::convertss:
4230 case Intrinsic::convertsu:
4231 case Intrinsic::convertus:
4232 case Intrinsic::convertuu: {
4233 ISD::CvtCode Code = ISD::CVT_INVALID;
4234 switch (Intrinsic) {
4235 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4236 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4237 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4238 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4239 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4240 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4241 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4242 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4243 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4244 }
Owen Andersone50ed302009-08-10 22:56:29 +00004245 EVT DestVT = TLI.getValueType(I.getType());
Eric Christopher551754c2010-04-16 23:37:20 +00004246 const Value *Op1 = I.getOperand(1);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004247 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4248 DAG.getValueType(DestVT),
4249 DAG.getValueType(getValue(Op1).getValueType()),
4250 getValue(I.getOperand(2)),
Eric Christopher551754c2010-04-16 23:37:20 +00004251 getValue(I.getOperand(3)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004252 Code);
4253 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004254 return 0;
4255 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004256 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004257 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004258 getValue(I.getOperand(1)).getValueType(),
4259 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004260 return 0;
4261 case Intrinsic::powi:
Eric Christopher551754c2010-04-16 23:37:20 +00004262 setValue(&I, ExpandPowI(dl, getValue(I.getOperand(1)),
4263 getValue(I.getOperand(2)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004264 return 0;
4265 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004266 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004267 getValue(I.getOperand(1)).getValueType(),
4268 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004269 return 0;
4270 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004271 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004272 getValue(I.getOperand(1)).getValueType(),
4273 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004274 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004275 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004276 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004277 return 0;
4278 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004279 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004280 return 0;
4281 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004282 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004283 return 0;
4284 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004285 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004286 return 0;
4287 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004288 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004289 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004290 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004291 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004292 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004293 case Intrinsic::convert_to_fp16:
4294 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004295 MVT::i16, getValue(I.getOperand(1))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004296 return 0;
4297 case Intrinsic::convert_from_fp16:
4298 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004299 MVT::f32, getValue(I.getOperand(1))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004300 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004301 case Intrinsic::pcmarker: {
Eric Christopher551754c2010-04-16 23:37:20 +00004302 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004303 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004304 return 0;
4305 }
4306 case Intrinsic::readcyclecounter: {
4307 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004308 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4309 DAG.getVTList(MVT::i64, MVT::Other),
4310 &Op, 1);
4311 setValue(&I, Res);
4312 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004313 return 0;
4314 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004315 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004316 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004317 getValue(I.getOperand(1)).getValueType(),
4318 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004319 return 0;
4320 case Intrinsic::cttz: {
Eric Christopher551754c2010-04-16 23:37:20 +00004321 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004322 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004323 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004324 return 0;
4325 }
4326 case Intrinsic::ctlz: {
Eric Christopher551754c2010-04-16 23:37:20 +00004327 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004328 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004329 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004330 return 0;
4331 }
4332 case Intrinsic::ctpop: {
Eric Christopher551754c2010-04-16 23:37:20 +00004333 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004334 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004335 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 return 0;
4337 }
4338 case Intrinsic::stacksave: {
4339 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004340 Res = DAG.getNode(ISD::STACKSAVE, dl,
4341 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4342 setValue(&I, Res);
4343 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004344 return 0;
4345 }
4346 case Intrinsic::stackrestore: {
Eric Christopher551754c2010-04-16 23:37:20 +00004347 Res = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004348 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004349 return 0;
4350 }
Bill Wendling57344502008-11-18 11:01:33 +00004351 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004352 // Emit code into the DAG to store the stack guard onto the stack.
4353 MachineFunction &MF = DAG.getMachineFunction();
4354 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004355 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004356
Eric Christopher551754c2010-04-16 23:37:20 +00004357 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4358 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004359
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004360 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004361 MFI->setStackProtectorIndex(FI);
4362
4363 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4364
4365 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004366 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4367 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004368 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004369 setValue(&I, Res);
4370 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004371 return 0;
4372 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004373 case Intrinsic::objectsize: {
4374 // If we don't know by now, we're never going to know.
Eric Christopher551754c2010-04-16 23:37:20 +00004375 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(2));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004376
4377 assert(CI && "Non-constant type in __builtin_object_size?");
4378
Eric Christopher551754c2010-04-16 23:37:20 +00004379 SDValue Arg = getValue(I.getOperand(0));
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004380 EVT Ty = Arg.getValueType();
4381
Dan Gohmane368b462010-06-18 14:22:04 +00004382 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004383 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004384 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004385 Res = DAG.getConstant(0, Ty);
4386
4387 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004388 return 0;
4389 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004390 case Intrinsic::var_annotation:
4391 // Discard annotate attributes
4392 return 0;
4393
4394 case Intrinsic::init_trampoline: {
Eric Christopher551754c2010-04-16 23:37:20 +00004395 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004396
4397 SDValue Ops[6];
4398 Ops[0] = getRoot();
Eric Christopher551754c2010-04-16 23:37:20 +00004399 Ops[1] = getValue(I.getOperand(1));
4400 Ops[2] = getValue(I.getOperand(2));
4401 Ops[3] = getValue(I.getOperand(3));
4402 Ops[4] = DAG.getSrcValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004403 Ops[5] = DAG.getSrcValue(F);
4404
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004405 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4406 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4407 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004408
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004409 setValue(&I, Res);
4410 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004411 return 0;
4412 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004413 case Intrinsic::gcroot:
4414 if (GFI) {
Eric Christopher551754c2010-04-16 23:37:20 +00004415 const Value *Alloca = I.getOperand(1);
4416 const Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004418 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4419 GFI->addStackRoot(FI->getIndex(), TypeMap);
4420 }
4421 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004422 case Intrinsic::gcread:
4423 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004424 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004425 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004426 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004427 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004428 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004429 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004430 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004431 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004432 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004433 return implVisitAluOverflow(I, ISD::UADDO);
4434 case Intrinsic::sadd_with_overflow:
4435 return implVisitAluOverflow(I, ISD::SADDO);
4436 case Intrinsic::usub_with_overflow:
4437 return implVisitAluOverflow(I, ISD::USUBO);
4438 case Intrinsic::ssub_with_overflow:
4439 return implVisitAluOverflow(I, ISD::SSUBO);
4440 case Intrinsic::umul_with_overflow:
4441 return implVisitAluOverflow(I, ISD::UMULO);
4442 case Intrinsic::smul_with_overflow:
4443 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004445 case Intrinsic::prefetch: {
4446 SDValue Ops[4];
4447 Ops[0] = getRoot();
Eric Christopher551754c2010-04-16 23:37:20 +00004448 Ops[1] = getValue(I.getOperand(1));
4449 Ops[2] = getValue(I.getOperand(2));
4450 Ops[3] = getValue(I.getOperand(3));
Bill Wendling4533cac2010-01-28 21:51:40 +00004451 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004452 return 0;
4453 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004455 case Intrinsic::memory_barrier: {
4456 SDValue Ops[6];
4457 Ops[0] = getRoot();
4458 for (int x = 1; x < 6; ++x)
Eric Christopher551754c2010-04-16 23:37:20 +00004459 Ops[x] = getValue(I.getOperand(x));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004460
Bill Wendling4533cac2010-01-28 21:51:40 +00004461 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004462 return 0;
4463 }
4464 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004465 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004466 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004467 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Eric Christopher551754c2010-04-16 23:37:20 +00004468 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004469 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004470 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004471 getValue(I.getOperand(2)),
Eric Christopher551754c2010-04-16 23:37:20 +00004472 getValue(I.getOperand(3)),
4473 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474 setValue(&I, L);
4475 DAG.setRoot(L.getValue(1));
4476 return 0;
4477 }
4478 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004479 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004480 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004481 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004482 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004483 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004484 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004485 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004486 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004487 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004488 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004489 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004490 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004491 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004492 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004493 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004494 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004495 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004496 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004497 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004498 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004499 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004500
4501 case Intrinsic::invariant_start:
4502 case Intrinsic::lifetime_start:
4503 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004504 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004505 return 0;
4506 case Intrinsic::invariant_end:
4507 case Intrinsic::lifetime_end:
4508 // Discard region information.
4509 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 }
4511}
4512
Dan Gohman46510a72010-04-15 01:51:59 +00004513void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004514 bool isTailCall,
4515 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004516 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4517 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004518 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004519 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004520 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004521
4522 TargetLowering::ArgListTy Args;
4523 TargetLowering::ArgListEntry Entry;
4524 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004525
4526 // Check whether the function can return without sret-demotion.
4527 SmallVector<EVT, 4> OutVTs;
4528 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
4529 SmallVector<uint64_t, 4> Offsets;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004530 getReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Bill Wendlinge80ae832009-12-22 00:50:32 +00004531 OutVTs, OutsFlags, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004532
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004533 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004534 FTy->isVarArg(), OutVTs, OutsFlags, DAG);
4535
4536 SDValue DemoteStackSlot;
4537
4538 if (!CanLowerReturn) {
4539 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4540 FTy->getReturnType());
4541 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4542 FTy->getReturnType());
4543 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004544 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004545 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4546
4547 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4548 Entry.Node = DemoteStackSlot;
4549 Entry.Ty = StackSlotPtrType;
4550 Entry.isSExt = false;
4551 Entry.isZExt = false;
4552 Entry.isInReg = false;
4553 Entry.isSRet = true;
4554 Entry.isNest = false;
4555 Entry.isByVal = false;
4556 Entry.Alignment = Align;
4557 Args.push_back(Entry);
4558 RetTy = Type::getVoidTy(FTy->getContext());
4559 }
4560
Dan Gohman46510a72010-04-15 01:51:59 +00004561 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004562 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004563 SDValue ArgNode = getValue(*i);
4564 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4565
4566 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004567 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4568 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4569 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4570 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4571 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4572 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004573 Entry.Alignment = CS.getParamAlignment(attrInd);
4574 Args.push_back(Entry);
4575 }
4576
Chris Lattner512063d2010-04-05 06:19:28 +00004577 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004578 // Insert a label before the invoke call to mark the try range. This can be
4579 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004580 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004581
Jim Grosbachca752c92010-01-28 01:45:32 +00004582 // For SjLj, keep track of which landing pads go with which invokes
4583 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004584 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004585 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004586 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004587 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004588 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004589 }
4590
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004591 // Both PendingLoads and PendingExports must be flushed here;
4592 // this call might not return.
4593 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004594 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004595 }
4596
Dan Gohman98ca4f22009-08-05 01:29:28 +00004597 // Check if target-independent constraints permit a tail call here.
4598 // Target-dependent constraints are checked within TLI.LowerCallTo.
4599 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004600 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004601 isTailCall = false;
4602
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004603 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004604 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004605 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004606 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004607 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004608 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004609 isTailCall,
4610 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004611 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004612 assert((isTailCall || Result.second.getNode()) &&
4613 "Non-null chain expected with non-tail call!");
4614 assert((Result.second.getNode() || !Result.first.getNode()) &&
4615 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004616 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004617 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004618 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004619 // The instruction result is the result of loading from the
4620 // hidden sret parameter.
4621 SmallVector<EVT, 1> PVTs;
4622 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4623
4624 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4625 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4626 EVT PtrVT = PVTs[0];
4627 unsigned NumValues = OutVTs.size();
4628 SmallVector<SDValue, 4> Values(NumValues);
4629 SmallVector<SDValue, 4> Chains(NumValues);
4630
4631 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004632 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4633 DemoteStackSlot,
4634 DAG.getConstant(Offsets[i], PtrVT));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004635 SDValue L = DAG.getLoad(OutVTs[i], getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004636 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004637 Values[i] = L;
4638 Chains[i] = L.getValue(1);
4639 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004640
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004641 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4642 MVT::Other, &Chains[0], NumValues);
4643 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004644
4645 // Collect the legal value parts into potentially illegal values
4646 // that correspond to the original function's return values.
4647 SmallVector<EVT, 4> RetTys;
4648 RetTy = FTy->getReturnType();
4649 ComputeValueVTs(TLI, RetTy, RetTys);
4650 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4651 SmallVector<SDValue, 4> ReturnValues;
4652 unsigned CurReg = 0;
4653 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4654 EVT VT = RetTys[I];
4655 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4656 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4657
4658 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004659 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004660 RegisterVT, VT, AssertOp);
4661 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004662 CurReg += NumRegs;
4663 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004664
Bill Wendling4533cac2010-01-28 21:51:40 +00004665 setValue(CS.getInstruction(),
4666 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4667 DAG.getVTList(&RetTys[0], RetTys.size()),
4668 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004669
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004670 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004671
4672 // As a special case, a null chain means that a tail call has been emitted and
4673 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004674 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004675 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004676 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004677 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004678
Chris Lattner512063d2010-04-05 06:19:28 +00004679 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004680 // Insert a label at the end of the invoke call to mark the try range. This
4681 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004682 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004683 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004684
4685 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004686 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004687 }
4688}
4689
Chris Lattner8047d9a2009-12-24 00:37:38 +00004690/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4691/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004692static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4693 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004694 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004695 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004696 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004697 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004698 if (C->isNullValue())
4699 continue;
4700 // Unknown instruction.
4701 return false;
4702 }
4703 return true;
4704}
4705
Dan Gohman46510a72010-04-15 01:51:59 +00004706static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4707 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004708 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004709
Chris Lattner8047d9a2009-12-24 00:37:38 +00004710 // Check to see if this load can be trivially constant folded, e.g. if the
4711 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004712 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004713 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004714 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004715 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004716
Dan Gohman46510a72010-04-15 01:51:59 +00004717 if (const Constant *LoadCst =
4718 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4719 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004720 return Builder.getValue(LoadCst);
4721 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004722
Chris Lattner8047d9a2009-12-24 00:37:38 +00004723 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4724 // still constant memory, the input chain can be the entry node.
4725 SDValue Root;
4726 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004727
Chris Lattner8047d9a2009-12-24 00:37:38 +00004728 // Do not serialize (non-volatile) loads of constant memory with anything.
4729 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4730 Root = Builder.DAG.getEntryNode();
4731 ConstantMemory = true;
4732 } else {
4733 // Do not serialize non-volatile loads against each other.
4734 Root = Builder.DAG.getRoot();
4735 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004736
Chris Lattner8047d9a2009-12-24 00:37:38 +00004737 SDValue Ptr = Builder.getValue(PtrVal);
4738 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4739 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004740 false /*volatile*/,
4741 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004742
Chris Lattner8047d9a2009-12-24 00:37:38 +00004743 if (!ConstantMemory)
4744 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4745 return LoadVal;
4746}
4747
4748
4749/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4750/// If so, return true and lower it, otherwise return false and it will be
4751/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004752bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004753 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
4754 if (I.getNumOperands() != 4)
4755 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004756
Eric Christopher551754c2010-04-16 23:37:20 +00004757 const Value *LHS = I.getOperand(1), *RHS = I.getOperand(2);
Duncan Sands1df98592010-02-16 11:11:14 +00004758 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Eric Christopher551754c2010-04-16 23:37:20 +00004759 !I.getOperand(3)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004760 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004761 return false;
4762
Eric Christopher551754c2010-04-16 23:37:20 +00004763 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getOperand(3));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004764
Chris Lattner8047d9a2009-12-24 00:37:38 +00004765 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4766 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004767 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4768 bool ActuallyDoIt = true;
4769 MVT LoadVT;
4770 const Type *LoadTy;
4771 switch (Size->getZExtValue()) {
4772 default:
4773 LoadVT = MVT::Other;
4774 LoadTy = 0;
4775 ActuallyDoIt = false;
4776 break;
4777 case 2:
4778 LoadVT = MVT::i16;
4779 LoadTy = Type::getInt16Ty(Size->getContext());
4780 break;
4781 case 4:
4782 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004783 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004784 break;
4785 case 8:
4786 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004787 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004788 break;
4789 /*
4790 case 16:
4791 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004792 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004793 LoadTy = VectorType::get(LoadTy, 4);
4794 break;
4795 */
4796 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004797
Chris Lattner04b091a2009-12-24 01:07:17 +00004798 // This turns into unaligned loads. We only do this if the target natively
4799 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4800 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004801
Chris Lattner04b091a2009-12-24 01:07:17 +00004802 // Require that we can find a legal MVT, and only do this if the target
4803 // supports unaligned loads of that type. Expanding into byte loads would
4804 // bloat the code.
4805 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4806 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4807 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4808 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4809 ActuallyDoIt = false;
4810 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004811
Chris Lattner04b091a2009-12-24 01:07:17 +00004812 if (ActuallyDoIt) {
4813 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4814 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004815
Chris Lattner04b091a2009-12-24 01:07:17 +00004816 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4817 ISD::SETNE);
4818 EVT CallVT = TLI.getValueType(I.getType(), true);
4819 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4820 return true;
4821 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004822 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004823
4824
Chris Lattner8047d9a2009-12-24 00:37:38 +00004825 return false;
4826}
4827
4828
Dan Gohman46510a72010-04-15 01:51:59 +00004829void SelectionDAGBuilder::visitCall(const CallInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004830 const char *RenameFn = 0;
4831 if (Function *F = I.getCalledFunction()) {
4832 if (F->isDeclaration()) {
Dan Gohman55e59c12010-04-19 19:05:59 +00004833 const TargetIntrinsicInfo *II = TM.getIntrinsicInfo();
Dale Johannesen49de9822009-02-05 01:49:45 +00004834 if (II) {
4835 if (unsigned IID = II->getIntrinsicID(F)) {
4836 RenameFn = visitIntrinsicCall(I, IID);
4837 if (!RenameFn)
4838 return;
4839 }
4840 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004841 if (unsigned IID = F->getIntrinsicID()) {
4842 RenameFn = visitIntrinsicCall(I, IID);
4843 if (!RenameFn)
4844 return;
4845 }
4846 }
4847
4848 // Check for well-known libc/libm calls. If the function is internal, it
4849 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004850 if (!F->hasLocalLinkage() && F->hasName()) {
4851 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004852 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004853 if (I.getNumOperands() == 3 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004854 I.getOperand(1)->getType()->isFloatingPointTy() &&
4855 I.getType() == I.getOperand(1)->getType() &&
4856 I.getType() == I.getOperand(2)->getType()) {
4857 SDValue LHS = getValue(I.getOperand(1));
4858 SDValue RHS = getValue(I.getOperand(2));
Bill Wendling0d580132009-12-23 01:28:19 +00004859 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4860 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861 return;
4862 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004863 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004864 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004865 I.getOperand(1)->getType()->isFloatingPointTy() &&
4866 I.getType() == I.getOperand(1)->getType()) {
4867 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004868 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4869 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004870 return;
4871 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004872 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004874 I.getOperand(1)->getType()->isFloatingPointTy() &&
4875 I.getType() == I.getOperand(1)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004876 I.onlyReadsMemory()) {
Eric Christopher551754c2010-04-16 23:37:20 +00004877 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004878 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4879 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004880 return;
4881 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004882 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004883 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004884 I.getOperand(1)->getType()->isFloatingPointTy() &&
4885 I.getType() == I.getOperand(1)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004886 I.onlyReadsMemory()) {
Eric Christopher551754c2010-04-16 23:37:20 +00004887 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004888 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4889 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004890 return;
4891 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004892 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
4893 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004894 I.getOperand(1)->getType()->isFloatingPointTy() &&
4895 I.getType() == I.getOperand(1)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004896 I.onlyReadsMemory()) {
Eric Christopher551754c2010-04-16 23:37:20 +00004897 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004898 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4899 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004900 return;
4901 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004902 } else if (Name == "memcmp") {
4903 if (visitMemCmpCall(I))
4904 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004905 }
4906 }
Eric Christopher551754c2010-04-16 23:37:20 +00004907 } else if (isa<InlineAsm>(I.getOperand(0))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004908 visitInlineAsm(&I);
4909 return;
4910 }
4911
4912 SDValue Callee;
4913 if (!RenameFn)
Eric Christopher551754c2010-04-16 23:37:20 +00004914 Callee = getValue(I.getOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004915 else
Bill Wendling056292f2008-09-16 21:48:12 +00004916 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917
Bill Wendling0d580132009-12-23 01:28:19 +00004918 // Check if we can potentially perform a tail call. More detailed checking is
4919 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004920 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004921}
4922
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004923namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004924
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004925/// AsmOperandInfo - This contains information for each constraint that we are
4926/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004927class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004928 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004929public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 /// CallOperand - If this is the result output operand or a clobber
4931 /// this is null, otherwise it is the incoming operand to the CallInst.
4932 /// This gets modified as the asm is processed.
4933 SDValue CallOperand;
4934
4935 /// AssignedRegs - If this is a register or register class operand, this
4936 /// contains the set of register corresponding to the operand.
4937 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004939 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4940 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4941 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004943 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4944 /// busy in OutputRegs/InputRegs.
4945 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004946 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004947 std::set<unsigned> &InputRegs,
4948 const TargetRegisterInfo &TRI) const {
4949 if (isOutReg) {
4950 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4951 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4952 }
4953 if (isInReg) {
4954 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4955 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4956 }
4957 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004958
Owen Andersone50ed302009-08-10 22:56:29 +00004959 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004960 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004961 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004962 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004963 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004964 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004966
Chris Lattner81249c92008-10-17 17:05:25 +00004967 if (isa<BasicBlock>(CallOperandVal))
4968 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004969
Chris Lattner81249c92008-10-17 17:05:25 +00004970 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004971
Chris Lattner81249c92008-10-17 17:05:25 +00004972 // If this is an indirect operand, the operand is a pointer to the
4973 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00004974 if (isIndirect) {
4975 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
4976 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00004977 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00004978 OpTy = PtrTy->getElementType();
4979 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004980
Chris Lattner81249c92008-10-17 17:05:25 +00004981 // If OpTy is not a single value, it may be a struct/union that we
4982 // can tile with integers.
4983 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4984 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4985 switch (BitSize) {
4986 default: break;
4987 case 1:
4988 case 8:
4989 case 16:
4990 case 32:
4991 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004992 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004993 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004994 break;
4995 }
4996 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004997
Chris Lattner81249c92008-10-17 17:05:25 +00004998 return TLI.getValueType(OpTy, true);
4999 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005001private:
5002 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5003 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005004 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005005 const TargetRegisterInfo &TRI) {
5006 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5007 Regs.insert(Reg);
5008 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5009 for (; *Aliases; ++Aliases)
5010 Regs.insert(*Aliases);
5011 }
5012};
Dan Gohman462f6b52010-05-29 17:53:24 +00005013
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005014} // end llvm namespace.
5015
Dan Gohman462f6b52010-05-29 17:53:24 +00005016/// isAllocatableRegister - If the specified register is safe to allocate,
5017/// i.e. it isn't a stack pointer or some other special register, return the
5018/// register class for the register. Otherwise, return null.
5019static const TargetRegisterClass *
5020isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5021 const TargetLowering &TLI,
5022 const TargetRegisterInfo *TRI) {
5023 EVT FoundVT = MVT::Other;
5024 const TargetRegisterClass *FoundRC = 0;
5025 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5026 E = TRI->regclass_end(); RCI != E; ++RCI) {
5027 EVT ThisVT = MVT::Other;
5028
5029 const TargetRegisterClass *RC = *RCI;
5030 // If none of the value types for this register class are valid, we
5031 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5032 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5033 I != E; ++I) {
5034 if (TLI.isTypeLegal(*I)) {
5035 // If we have already found this register in a different register class,
5036 // choose the one with the largest VT specified. For example, on
5037 // PowerPC, we favor f64 register classes over f32.
5038 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5039 ThisVT = *I;
5040 break;
5041 }
5042 }
5043 }
5044
5045 if (ThisVT == MVT::Other) continue;
5046
5047 // NOTE: This isn't ideal. In particular, this might allocate the
5048 // frame pointer in functions that need it (due to them not being taken
5049 // out of allocation, because a variable sized allocation hasn't been seen
5050 // yet). This is a slight code pessimization, but should still work.
5051 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5052 E = RC->allocation_order_end(MF); I != E; ++I)
5053 if (*I == Reg) {
5054 // We found a matching register class. Keep looking at others in case
5055 // we find one with larger registers that this physreg is also in.
5056 FoundRC = RC;
5057 FoundVT = ThisVT;
5058 break;
5059 }
5060 }
5061 return FoundRC;
5062}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063
5064/// GetRegistersForValue - Assign registers (virtual or physical) for the
5065/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005066/// register allocator to handle the assignment process. However, if the asm
5067/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005068/// allocation. This produces generally horrible, but correct, code.
5069///
5070/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005071/// Input and OutputRegs are the set of already allocated physical registers.
5072///
Dan Gohman2048b852009-11-23 18:04:58 +00005073void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005074GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005075 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005076 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005077 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005079 // Compute whether this value requires an input register, an output register,
5080 // or both.
5081 bool isOutReg = false;
5082 bool isInReg = false;
5083 switch (OpInfo.Type) {
5084 case InlineAsm::isOutput:
5085 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005086
5087 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005088 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005089 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005090 break;
5091 case InlineAsm::isInput:
5092 isInReg = true;
5093 isOutReg = false;
5094 break;
5095 case InlineAsm::isClobber:
5096 isOutReg = true;
5097 isInReg = true;
5098 break;
5099 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005100
5101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005102 MachineFunction &MF = DAG.getMachineFunction();
5103 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005105 // If this is a constraint for a single physreg, or a constraint for a
5106 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005107 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005108 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5109 OpInfo.ConstraintVT);
5110
5111 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005113 // If this is a FP input in an integer register (or visa versa) insert a bit
5114 // cast of the input value. More generally, handle any case where the input
5115 // value disagrees with the register class we plan to stick this in.
5116 if (OpInfo.Type == InlineAsm::isInput &&
5117 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005118 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005119 // types are identical size, use a bitcast to convert (e.g. two differing
5120 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005121 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005122 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005123 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005124 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005125 OpInfo.ConstraintVT = RegVT;
5126 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5127 // If the input is a FP value and we want it in FP registers, do a
5128 // bitcast to the corresponding integer type. This turns an f64 value
5129 // into i64, which can be passed with two i32 values on a 32-bit
5130 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005131 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005132 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005133 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005134 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005135 OpInfo.ConstraintVT = RegVT;
5136 }
5137 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005138
Owen Anderson23b9b192009-08-12 00:36:31 +00005139 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005140 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005141
Owen Andersone50ed302009-08-10 22:56:29 +00005142 EVT RegVT;
5143 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005144
5145 // If this is a constraint for a specific physical register, like {r17},
5146 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005147 if (unsigned AssignedReg = PhysReg.first) {
5148 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005150 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005151
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005152 // Get the actual register value type. This is important, because the user
5153 // may have asked for (e.g.) the AX register in i32 type. We need to
5154 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005155 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005157 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005158 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005159
5160 // If this is an expanded reference, add the rest of the regs to Regs.
5161 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005162 TargetRegisterClass::iterator I = RC->begin();
5163 for (; *I != AssignedReg; ++I)
5164 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005166 // Already added the first reg.
5167 --NumRegs; ++I;
5168 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005169 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005170 Regs.push_back(*I);
5171 }
5172 }
Bill Wendling651ad132009-12-22 01:25:10 +00005173
Dan Gohman7451d3e2010-05-29 17:03:36 +00005174 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005175 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5176 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5177 return;
5178 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005180 // Otherwise, if this was a reference to an LLVM register class, create vregs
5181 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005182 if (const TargetRegisterClass *RC = PhysReg.second) {
5183 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005184 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005185 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005186
Evan Chengfb112882009-03-23 08:01:15 +00005187 // Create the appropriate number of virtual registers.
5188 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5189 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005190 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005191
Dan Gohman7451d3e2010-05-29 17:03:36 +00005192 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005193 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005194 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005195
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005196 // This is a reference to a register class that doesn't directly correspond
5197 // to an LLVM register class. Allocate NumRegs consecutive, available,
5198 // registers from the class.
5199 std::vector<unsigned> RegClassRegs
5200 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5201 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5204 unsigned NumAllocated = 0;
5205 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5206 unsigned Reg = RegClassRegs[i];
5207 // See if this register is available.
5208 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5209 (isInReg && InputRegs.count(Reg))) { // Already used.
5210 // Make sure we find consecutive registers.
5211 NumAllocated = 0;
5212 continue;
5213 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 // Check to see if this register is allocatable (i.e. don't give out the
5216 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005217 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5218 if (!RC) { // Couldn't allocate this register.
5219 // Reset NumAllocated to make sure we return consecutive registers.
5220 NumAllocated = 0;
5221 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005222 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224 // Okay, this register is good, we can use it.
5225 ++NumAllocated;
5226
5227 // If we allocated enough consecutive registers, succeed.
5228 if (NumAllocated == NumRegs) {
5229 unsigned RegStart = (i-NumAllocated)+1;
5230 unsigned RegEnd = i+1;
5231 // Mark all of the allocated registers used.
5232 for (unsigned i = RegStart; i != RegEnd; ++i)
5233 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005234
Dan Gohman7451d3e2010-05-29 17:03:36 +00005235 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005236 OpInfo.ConstraintVT);
5237 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5238 return;
5239 }
5240 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242 // Otherwise, we couldn't allocate enough registers for this.
5243}
5244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005245/// visitInlineAsm - Handle a call to an InlineAsm object.
5246///
Dan Gohman46510a72010-04-15 01:51:59 +00005247void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5248 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249
5250 /// ConstraintOperands - Information about all of the constraints.
5251 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005253 std::set<unsigned> OutputRegs, InputRegs;
5254
5255 // Do a prepass over the constraints, canonicalizing them, and building up the
5256 // ConstraintOperands list.
5257 std::vector<InlineAsm::ConstraintInfo>
5258 ConstraintInfos = IA->ParseConstraints();
5259
Evan Chengda43bcf2008-09-24 00:05:32 +00005260 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005261
Chris Lattner6c147292009-04-30 00:48:50 +00005262 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005263
Chris Lattner6c147292009-04-30 00:48:50 +00005264 // We won't need to flush pending loads if this asm doesn't touch
5265 // memory and is nonvolatile.
5266 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005267 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005268 else
5269 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005271 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5272 unsigned ResNo = 0; // ResNo - The result number of the next output.
5273 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5274 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5275 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005276
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005278
5279 // Compute the value type for each operand.
5280 switch (OpInfo.Type) {
5281 case InlineAsm::isOutput:
5282 // Indirect outputs just consume an argument.
5283 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005284 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005285 break;
5286 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005288 // The return value of the call is this value. As such, there is no
5289 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005290 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005291 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005292 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5293 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5294 } else {
5295 assert(ResNo == 0 && "Asm only has one result!");
5296 OpVT = TLI.getValueType(CS.getType());
5297 }
5298 ++ResNo;
5299 break;
5300 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005301 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005302 break;
5303 case InlineAsm::isClobber:
5304 // Nothing to do.
5305 break;
5306 }
5307
5308 // If this is an input or an indirect output, process the call argument.
5309 // BasicBlocks are labels, currently appearing only in asm's.
5310 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005311 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005312 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5313
Dan Gohman46510a72010-04-15 01:51:59 +00005314 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005315 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005316 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005317 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005318 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005319
Owen Anderson1d0be152009-08-13 21:58:54 +00005320 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005323 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005324 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005325
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005326 // Second pass over the constraints: compute which constraint option to use
5327 // and assign registers to constraints that want a specific physreg.
5328 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5329 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005330
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005331 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005332 // matching input. If their types mismatch, e.g. one is an integer, the
5333 // other is floating point, or their sizes are different, flag it as an
5334 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005335 if (OpInfo.hasMatchingInput()) {
5336 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005337
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005338 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005339 if ((OpInfo.ConstraintVT.isInteger() !=
5340 Input.ConstraintVT.isInteger()) ||
5341 (OpInfo.ConstraintVT.getSizeInBits() !=
5342 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005343 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005344 " with a matching output constraint of"
5345 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005346 }
5347 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005348 }
5349 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005350
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005351 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005352 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005354 // If this is a memory input, and if the operand is not indirect, do what we
5355 // need to to provide an address for the memory input.
5356 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5357 !OpInfo.isIndirect) {
5358 assert(OpInfo.Type == InlineAsm::isInput &&
5359 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361 // Memory operands really want the address of the value. If we don't have
5362 // an indirect input, put it in the constpool if we can, otherwise spill
5363 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005364
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 // If the operand is a float, integer, or vector constant, spill to a
5366 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005367 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005368 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5369 isa<ConstantVector>(OpVal)) {
5370 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5371 TLI.getPointerTy());
5372 } else {
5373 // Otherwise, create a stack slot and emit a store to it before the
5374 // asm.
5375 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005376 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005377 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5378 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005379 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005380 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005381 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005382 OpInfo.CallOperand, StackSlot, NULL, 0,
5383 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005384 OpInfo.CallOperand = StackSlot;
5385 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005387 // There is no longer a Value* corresponding to this operand.
5388 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005390 // It is now an indirect operand.
5391 OpInfo.isIndirect = true;
5392 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005394 // If this constraint is for a specific register, allocate it before
5395 // anything else.
5396 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005397 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005398 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005399
Bill Wendling651ad132009-12-22 01:25:10 +00005400 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005402 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005403 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005404 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5405 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005407 // C_Register operands have already been allocated, Other/Memory don't need
5408 // to be.
5409 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005410 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005411 }
5412
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005413 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5414 std::vector<SDValue> AsmNodeOperands;
5415 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5416 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005417 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5418 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005419
Chris Lattnerdecc2672010-04-07 05:20:54 +00005420 // If we have a !srcloc metadata node associated with it, we want to attach
5421 // this to the ultimately generated inline asm machineinstr. To do this, we
5422 // pass in the third operand as this (potentially null) inline asm MDNode.
5423 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5424 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005425
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005426 // Loop over all of the inputs, copying the operand values into the
5427 // appropriate registers and processing the output regs.
5428 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005430 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5431 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005433 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5434 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5435
5436 switch (OpInfo.Type) {
5437 case InlineAsm::isOutput: {
5438 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5439 OpInfo.ConstraintType != TargetLowering::C_Register) {
5440 // Memory output, or 'other' output (e.g. 'X' constraint).
5441 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5442
5443 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005444 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5445 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005446 TLI.getPointerTy()));
5447 AsmNodeOperands.push_back(OpInfo.CallOperand);
5448 break;
5449 }
5450
5451 // Otherwise, this is a register or register class output.
5452
5453 // Copy the output from the appropriate register. Find a register that
5454 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005455 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005456 report_fatal_error("Couldn't allocate output reg for constraint '" +
5457 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005458
5459 // If this is an indirect operand, store through the pointer after the
5460 // asm.
5461 if (OpInfo.isIndirect) {
5462 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5463 OpInfo.CallOperandVal));
5464 } else {
5465 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005466 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005467 // Concatenate this output onto the outputs list.
5468 RetValRegs.append(OpInfo.AssignedRegs);
5469 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005471 // Add information to the INLINEASM node to know that this register is
5472 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005473 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005474 InlineAsm::Kind_RegDefEarlyClobber :
5475 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005476 false,
5477 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005478 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005479 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005480 break;
5481 }
5482 case InlineAsm::isInput: {
5483 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005484
Chris Lattner6bdcda32008-10-17 16:47:46 +00005485 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005486 // If this is required to match an output register we have already set,
5487 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005488 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005490 // Scan until we find the definition we already emitted of this operand.
5491 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005492 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005493 for (; OperandNo; --OperandNo) {
5494 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005495 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005496 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005497 assert((InlineAsm::isRegDefKind(OpFlag) ||
5498 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5499 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005500 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005501 }
5502
Evan Cheng697cbbf2009-03-20 18:03:34 +00005503 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005504 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005505 if (InlineAsm::isRegDefKind(OpFlag) ||
5506 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005507 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005508 if (OpInfo.isIndirect) {
5509 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005510 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005511 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5512 " don't know how to handle tied "
5513 "indirect register inputs");
5514 }
5515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005516 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005517 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005518 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005519 MatchedRegs.RegVTs.push_back(RegVT);
5520 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005521 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005522 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005523 MatchedRegs.Regs.push_back
5524 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005525
5526 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005527 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005528 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005529 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005530 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005531 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005532 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005534
5535 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5536 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5537 "Unexpected number of operands");
5538 // Add information to the INLINEASM node to know about this input.
5539 // See InlineAsm.h isUseOperandTiedToDef.
5540 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5541 OpInfo.getMatchedOperand());
5542 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5543 TLI.getPointerTy()));
5544 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5545 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005548 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005549 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005551
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 std::vector<SDValue> Ops;
5553 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005554 hasMemory, Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005555 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005556 report_fatal_error("Invalid operand for inline asm constraint '" +
5557 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005558
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005559 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005560 unsigned ResOpType =
5561 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005562 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 TLI.getPointerTy()));
5564 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5565 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005566 }
5567
5568 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5570 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5571 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005574 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005575 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005576 TLI.getPointerTy()));
5577 AsmNodeOperands.push_back(InOperandVal);
5578 break;
5579 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005580
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005581 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5582 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5583 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005584 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 "Don't know how to handle indirect register inputs yet!");
5586
5587 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005588 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005589 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005590 report_fatal_error("Couldn't allocate input reg for constraint '" +
5591 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005592
Dale Johannesen66978ee2009-01-31 02:22:37 +00005593 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005594 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005595
Chris Lattnerdecc2672010-04-07 05:20:54 +00005596 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005597 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005598 break;
5599 }
5600 case InlineAsm::isClobber: {
5601 // Add the clobbered value to the operand list, so that the register
5602 // allocator is aware that the physreg got clobbered.
5603 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005604 OpInfo.AssignedRegs.AddInlineAsmOperands(
5605 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005606 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005607 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005608 break;
5609 }
5610 }
5611 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005612
Chris Lattnerdecc2672010-04-07 05:20:54 +00005613 // Finish up input operands. Set the input chain and add the flag last.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005614 AsmNodeOperands[0] = Chain;
5615 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005616
Dale Johannesen66978ee2009-01-31 02:22:37 +00005617 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005619 &AsmNodeOperands[0], AsmNodeOperands.size());
5620 Flag = Chain.getValue(1);
5621
5622 // If this asm returns a register value, copy the result from that register
5623 // and set it as the value of the call.
5624 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005625 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005626 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005627
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005628 // FIXME: Why don't we do this for inline asms with MRVs?
5629 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005630 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005631
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005632 // If any of the results of the inline asm is a vector, it may have the
5633 // wrong width/num elts. This can happen for register classes that can
5634 // contain multiple different value types. The preg or vreg allocated may
5635 // not have the same VT as was expected. Convert it to the right type
5636 // with bit_convert.
5637 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005638 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005639 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005640
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005641 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005642 ResultType.isInteger() && Val.getValueType().isInteger()) {
5643 // If a result value was tied to an input value, the computed result may
5644 // have a wider width than the expected result. Extract the relevant
5645 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005646 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005647 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005648
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005649 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005650 }
Dan Gohman95915732008-10-18 01:03:45 +00005651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005653 // Don't need to use this as a chain in this case.
5654 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5655 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005657
Dan Gohman46510a72010-04-15 01:51:59 +00005658 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005659
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660 // Process indirect outputs, first output all of the flagged copies out of
5661 // physregs.
5662 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5663 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005664 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005665 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005666 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5668 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005669
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005670 // Emit the non-flagged stores from the physregs.
5671 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005672 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5673 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5674 StoresToEmit[i].first,
5675 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005676 StoresToEmit[i].second, 0,
5677 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005678 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005679 }
5680
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005683 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005684
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 DAG.setRoot(Chain);
5686}
5687
Dan Gohman46510a72010-04-15 01:51:59 +00005688void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005689 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5690 MVT::Other, getRoot(),
Eric Christopher551754c2010-04-16 23:37:20 +00005691 getValue(I.getOperand(1)),
5692 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693}
5694
Dan Gohman46510a72010-04-15 01:51:59 +00005695void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005696 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5697 getRoot(), getValue(I.getOperand(0)),
5698 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005699 setValue(&I, V);
5700 DAG.setRoot(V.getValue(1));
5701}
5702
Dan Gohman46510a72010-04-15 01:51:59 +00005703void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005704 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5705 MVT::Other, getRoot(),
Eric Christopher551754c2010-04-16 23:37:20 +00005706 getValue(I.getOperand(1)),
5707 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708}
5709
Dan Gohman46510a72010-04-15 01:51:59 +00005710void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005711 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5712 MVT::Other, getRoot(),
5713 getValue(I.getOperand(1)),
Eric Christopher551754c2010-04-16 23:37:20 +00005714 getValue(I.getOperand(2)),
5715 DAG.getSrcValue(I.getOperand(1)),
5716 DAG.getSrcValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005717}
5718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005720/// implementation, which just calls LowerCall.
5721/// FIXME: When all targets are
5722/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723std::pair<SDValue, SDValue>
5724TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5725 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005726 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005727 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005728 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005730 ArgListTy &Args, SelectionDAG &DAG,
5731 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005732 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005733 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005735 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5737 for (unsigned Value = 0, NumValues = ValueVTs.size();
5738 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005739 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005740 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005741 SDValue Op = SDValue(Args[i].Node.getNode(),
5742 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005743 ISD::ArgFlagsTy Flags;
5744 unsigned OriginalAlignment =
5745 getTargetData()->getABITypeAlignment(ArgTy);
5746
5747 if (Args[i].isZExt)
5748 Flags.setZExt();
5749 if (Args[i].isSExt)
5750 Flags.setSExt();
5751 if (Args[i].isInReg)
5752 Flags.setInReg();
5753 if (Args[i].isSRet)
5754 Flags.setSRet();
5755 if (Args[i].isByVal) {
5756 Flags.setByVal();
5757 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5758 const Type *ElementTy = Ty->getElementType();
5759 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005760 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761 // For ByVal, alignment should come from FE. BE will guess if this
5762 // info is not there but there are cases it cannot get right.
5763 if (Args[i].Alignment)
5764 FrameAlign = Args[i].Alignment;
5765 Flags.setByValAlign(FrameAlign);
5766 Flags.setByValSize(FrameSize);
5767 }
5768 if (Args[i].isNest)
5769 Flags.setNest();
5770 Flags.setOrigAlign(OriginalAlignment);
5771
Owen Anderson23b9b192009-08-12 00:36:31 +00005772 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5773 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774 SmallVector<SDValue, 4> Parts(NumParts);
5775 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5776
5777 if (Args[i].isSExt)
5778 ExtendKind = ISD::SIGN_EXTEND;
5779 else if (Args[i].isZExt)
5780 ExtendKind = ISD::ZERO_EXTEND;
5781
Bill Wendling46ada192010-03-02 01:55:18 +00005782 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005783 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784
Dan Gohman98ca4f22009-08-05 01:29:28 +00005785 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005786 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005787 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5788 if (NumParts > 1 && j == 0)
5789 MyFlags.Flags.setSplit();
5790 else if (j != 0)
5791 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792
Dan Gohman98ca4f22009-08-05 01:29:28 +00005793 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 }
5795 }
5796 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005797
Dan Gohman98ca4f22009-08-05 01:29:28 +00005798 // Handle the incoming return values from the call.
5799 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005800 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005802 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005803 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005804 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5805 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005806 for (unsigned i = 0; i != NumRegs; ++i) {
5807 ISD::InputArg MyFlags;
5808 MyFlags.VT = RegisterVT;
5809 MyFlags.Used = isReturnValueUsed;
5810 if (RetSExt)
5811 MyFlags.Flags.setSExt();
5812 if (RetZExt)
5813 MyFlags.Flags.setZExt();
5814 if (isInreg)
5815 MyFlags.Flags.setInReg();
5816 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005818 }
5819
Dan Gohman98ca4f22009-08-05 01:29:28 +00005820 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005821 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005822 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005823
5824 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005826 "LowerCall didn't return a valid chain!");
5827 assert((!isTailCall || InVals.empty()) &&
5828 "LowerCall emitted a return value for a tail call!");
5829 assert((isTailCall || InVals.size() == Ins.size()) &&
5830 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005831
5832 // For a tail call, the return value is merely live-out and there aren't
5833 // any nodes in the DAG representing it. Return a special value to
5834 // indicate that a tail call has been emitted and no more Instructions
5835 // should be processed in the current block.
5836 if (isTailCall) {
5837 DAG.setRoot(Chain);
5838 return std::make_pair(SDValue(), SDValue());
5839 }
5840
Evan Chengaf1871f2010-03-11 19:38:18 +00005841 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5842 assert(InVals[i].getNode() &&
5843 "LowerCall emitted a null value!");
5844 assert(Ins[i].VT == InVals[i].getValueType() &&
5845 "LowerCall emitted a value with the wrong type!");
5846 });
5847
Dan Gohman98ca4f22009-08-05 01:29:28 +00005848 // Collect the legal value parts into potentially illegal values
5849 // that correspond to the original function's return values.
5850 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5851 if (RetSExt)
5852 AssertOp = ISD::AssertSext;
5853 else if (RetZExt)
5854 AssertOp = ISD::AssertZext;
5855 SmallVector<SDValue, 4> ReturnValues;
5856 unsigned CurReg = 0;
5857 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005858 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005859 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5860 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005861
Bill Wendling46ada192010-03-02 01:55:18 +00005862 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005863 NumRegs, RegisterVT, VT,
5864 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005865 CurReg += NumRegs;
5866 }
5867
5868 // For a function returning void, there is no return value. We can't create
5869 // such a node, so we just return a null return value in that case. In
5870 // that case, nothing will actualy look at the value.
5871 if (ReturnValues.empty())
5872 return std::make_pair(SDValue(), Chain);
5873
5874 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5875 DAG.getVTList(&RetTys[0], RetTys.size()),
5876 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 return std::make_pair(Res, Chain);
5878}
5879
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005880void TargetLowering::LowerOperationWrapper(SDNode *N,
5881 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005882 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005883 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005884 if (Res.getNode())
5885 Results.push_back(Res);
5886}
5887
Dan Gohmand858e902010-04-17 15:26:15 +00005888SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005889 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 return SDValue();
5891}
5892
Dan Gohman46510a72010-04-15 01:51:59 +00005893void
5894SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmanc7bd7b72010-06-21 16:02:28 +00005895 SDValue Op = getValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896 assert((Op.getOpcode() != ISD::CopyFromReg ||
5897 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5898 "Copy from a reg to the same reg!");
5899 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5900
Owen Anderson23b9b192009-08-12 00:36:31 +00005901 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005903 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005904 PendingExports.push_back(Chain);
5905}
5906
5907#include "llvm/CodeGen/SelectionDAGISel.h"
5908
Dan Gohman46510a72010-04-15 01:51:59 +00005909void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005910 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005911 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005912 SelectionDAG &DAG = SDB->DAG;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005913 SDValue OldRoot = DAG.getRoot();
Dan Gohman2048b852009-11-23 18:04:58 +00005914 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005915 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005916 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005917
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005918 // Check whether the function can return without sret-demotion.
5919 SmallVector<EVT, 4> OutVTs;
5920 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005921 getReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005922 OutVTs, OutsFlags, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005923
Dan Gohman7451d3e2010-05-29 17:03:36 +00005924 FuncInfo->CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(),
5925 F.isVarArg(),
5926 OutVTs, OutsFlags, DAG);
5927 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005928 // Put in an sret pointer parameter before all the other parameters.
5929 SmallVector<EVT, 1> ValueVTs;
5930 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5931
5932 // NOTE: Assuming that a pointer will never break down to more than one VT
5933 // or one register.
5934 ISD::ArgFlagsTy Flags;
5935 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005936 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005937 ISD::InputArg RetArg(Flags, RegisterVT, true);
5938 Ins.push_back(RetArg);
5939 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005940
Dan Gohman98ca4f22009-08-05 01:29:28 +00005941 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005942 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00005943 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005944 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005945 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005946 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5947 bool isArgValueUsed = !I->use_empty();
5948 for (unsigned Value = 0, NumValues = ValueVTs.size();
5949 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005950 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005951 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005952 ISD::ArgFlagsTy Flags;
5953 unsigned OriginalAlignment =
5954 TD->getABITypeAlignment(ArgTy);
5955
5956 if (F.paramHasAttr(Idx, Attribute::ZExt))
5957 Flags.setZExt();
5958 if (F.paramHasAttr(Idx, Attribute::SExt))
5959 Flags.setSExt();
5960 if (F.paramHasAttr(Idx, Attribute::InReg))
5961 Flags.setInReg();
5962 if (F.paramHasAttr(Idx, Attribute::StructRet))
5963 Flags.setSRet();
5964 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5965 Flags.setByVal();
5966 const PointerType *Ty = cast<PointerType>(I->getType());
5967 const Type *ElementTy = Ty->getElementType();
5968 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5969 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5970 // For ByVal, alignment should be passed from FE. BE will guess if
5971 // this info is not there but there are cases it cannot get right.
5972 if (F.getParamAlignment(Idx))
5973 FrameAlign = F.getParamAlignment(Idx);
5974 Flags.setByValAlign(FrameAlign);
5975 Flags.setByValSize(FrameSize);
5976 }
5977 if (F.paramHasAttr(Idx, Attribute::Nest))
5978 Flags.setNest();
5979 Flags.setOrigAlign(OriginalAlignment);
5980
Owen Anderson23b9b192009-08-12 00:36:31 +00005981 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5982 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005983 for (unsigned i = 0; i != NumRegs; ++i) {
5984 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5985 if (NumRegs > 1 && i == 0)
5986 MyFlags.Flags.setSplit();
5987 // if it isn't first piece, alignment must be 1
5988 else if (i > 0)
5989 MyFlags.Flags.setOrigAlign(1);
5990 Ins.push_back(MyFlags);
5991 }
5992 }
5993 }
5994
5995 // Call the target to set up the argument values.
5996 SmallVector<SDValue, 8> InVals;
5997 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5998 F.isVarArg(), Ins,
5999 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006000
6001 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006002 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006003 "LowerFormalArguments didn't return a valid chain!");
6004 assert(InVals.size() == Ins.size() &&
6005 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006006 DEBUG({
6007 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6008 assert(InVals[i].getNode() &&
6009 "LowerFormalArguments emitted a null value!");
6010 assert(Ins[i].VT == InVals[i].getValueType() &&
6011 "LowerFormalArguments emitted a value with the wrong type!");
6012 }
6013 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006014
Dan Gohman5e866062009-08-06 15:37:27 +00006015 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006016 DAG.setRoot(NewRoot);
6017
6018 // Set up the argument values.
6019 unsigned i = 0;
6020 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006021 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006022 // Create a virtual register for the sret pointer, and put in a copy
6023 // from the sret argument into it.
6024 SmallVector<EVT, 1> ValueVTs;
6025 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6026 EVT VT = ValueVTs[0];
6027 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6028 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006029 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006030 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006031
Dan Gohman2048b852009-11-23 18:04:58 +00006032 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006033 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6034 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006035 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006036 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6037 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006038 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006039
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006040 // i indexes lowered arguments. Bump it past the hidden sret argument.
6041 // Idx indexes LLVM arguments. Don't touch it.
6042 ++i;
6043 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006044
Dan Gohman46510a72010-04-15 01:51:59 +00006045 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006046 ++I, ++Idx) {
6047 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006048 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006049 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006050 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006051
6052 // If this argument is unused then remember its value. It is used to generate
6053 // debugging information.
6054 if (I->use_empty() && NumValues)
6055 SDB->setUnusedArgValue(I, InVals[i]);
6056
Dan Gohman98ca4f22009-08-05 01:29:28 +00006057 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006058 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006059 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6060 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006061
6062 if (!I->use_empty()) {
6063 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6064 if (F.paramHasAttr(Idx, Attribute::SExt))
6065 AssertOp = ISD::AssertSext;
6066 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6067 AssertOp = ISD::AssertZext;
6068
Bill Wendling46ada192010-03-02 01:55:18 +00006069 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006070 NumParts, PartVT, VT,
6071 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006072 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006073
Dan Gohman98ca4f22009-08-05 01:29:28 +00006074 i += NumParts;
6075 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006076
Dan Gohman98ca4f22009-08-05 01:29:28 +00006077 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006078 SDValue Res;
6079 if (!ArgValues.empty())
6080 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6081 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006082 SDB->setValue(I, Res);
6083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006084 // If this argument is live outside of the entry block, insert a copy from
6085 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006086 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006088 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006089
Dan Gohman98ca4f22009-08-05 01:29:28 +00006090 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006091
6092 // Finally, if the target has anything special to do, allow it to do so.
6093 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006094 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006095}
6096
6097/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6098/// ensure constants are generated when needed. Remember the virtual registers
6099/// that need to be added to the Machine PHI nodes as input. We cannot just
6100/// directly add them, because expansion might result in multiple MBB's for one
6101/// BB. As such, the start of the BB might correspond to a different MBB than
6102/// the end.
6103///
6104void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006105SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006106 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107
6108 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6109
6110 // Check successor nodes' PHI nodes that expect a constant to be available
6111 // from this block.
6112 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006113 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006115 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006116
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117 // If this terminator has multiple identical successors (common for
6118 // switches), only handle each succ once.
6119 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006121 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006122
6123 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6124 // nodes and Machine PHI nodes, but the incoming operands have not been
6125 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006126 for (BasicBlock::const_iterator I = SuccBB->begin();
6127 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128 // Ignore dead phi's.
6129 if (PN->use_empty()) continue;
6130
6131 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006132 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133
Dan Gohman46510a72010-04-15 01:51:59 +00006134 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006135 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006136 if (RegOut == 0) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006137 RegOut = FuncInfo.CreateRegForValue(C);
6138 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006139 }
6140 Reg = RegOut;
6141 } else {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006142 Reg = FuncInfo.ValueMap[PHIOp];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 if (Reg == 0) {
6144 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006145 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 "Didn't codegen value into a register!??");
Dan Gohmanf81eca02010-04-22 20:46:50 +00006147 Reg = FuncInfo.CreateRegForValue(PHIOp);
6148 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006149 }
6150 }
6151
6152 // Remember that this register needs to added to the machine PHI node as
6153 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006154 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006155 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6156 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006157 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006158 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006159 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006160 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006161 Reg += NumRegisters;
6162 }
6163 }
6164 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006165 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006166}