blob: 0eb1eb6dc1b18f1b25ed8c91d69e4a944777fc57 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000018#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
22#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000023#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
35
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036using namespace llvm;
37
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038//===--------------------------------------------------------------------===//
39/// ARMDAGToDAGISel - ARM specific code to select ARM machine
40/// instructions for SelectionDAG operations.
41///
42namespace {
43class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000044 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000045
Evan Chenga8e29892007-01-19 07:51:42 +000046 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
47 /// make the right decision when generating code for different targets.
48 const ARMSubtarget *Subtarget;
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050public:
Bob Wilson522ce972009-09-28 14:30:20 +000051 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
52 CodeGenOpt::Level OptLevel)
53 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000054 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055 }
56
Evan Chenga8e29892007-01-19 07:51:42 +000057 virtual const char *getPassName() const {
58 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000059 }
60
Bob Wilsonaf4a8912009-10-08 18:51:31 +000061 /// getI32Imm - Return a target constant of type i32 with the specified
62 /// value.
Anton Korobeynikov52237112009-06-17 18:13:58 +000063 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000064 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000065 }
66
Dan Gohman475871a2008-07-27 21:46:04 +000067 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000068 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000069 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
70 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000071 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
72 SDValue &Offset, SDValue &Opc);
73 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
78 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000079 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
80 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000081 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000083 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
Jim Grosbach8a5ec862009-11-07 21:25:39 +000084 SDValue &Opc, SDValue &Align);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000085
Dan Gohman475871a2008-07-27 21:46:04 +000086 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000087 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000088
Dan Gohman475871a2008-07-27 21:46:04 +000089 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
90 SDValue &Offset);
91 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
92 SDValue &Base, SDValue &OffImm,
93 SDValue &Offset);
94 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm, SDValue &Offset);
96 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm, SDValue &Offset);
98 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
99 SDValue &OffImm, SDValue &Offset);
100 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
101 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000102
Evan Cheng9cb9e672009-06-27 02:26:13 +0000103 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
104 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
106 SDValue &OffImm);
107 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000109 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
110 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000111 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
112 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000113 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
114 SDValue &OffReg, SDValue &ShImm);
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116 // Include the pieces autogenerated from the target description.
117#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000118
119private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000120 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
121 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000122 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000123 SDNode *SelectT2IndexedLoad(SDValue Op);
124
Evan Cheng86198642009-08-07 00:34:42 +0000125 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
126 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000127
Bob Wilson3e36f132009-10-14 17:28:52 +0000128 /// SelectVLD - Select NEON load intrinsics. NumVecs should
129 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
130 /// loads of D registers and even subregs and odd subregs of Q registers.
131 /// For NumVecs == 2, QOpcodes1 is not used.
132 SDNode *SelectVLD(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
133 unsigned *QOpcodes0, unsigned *QOpcodes1);
134
Bob Wilson24f995d2009-10-14 18:32:29 +0000135 /// SelectVST - Select NEON store intrinsics. NumVecs should
136 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
137 /// stores of D registers and even subregs and odd subregs of Q registers.
138 /// For NumVecs == 2, QOpcodes1 is not used.
139 SDNode *SelectVST(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
140 unsigned *QOpcodes0, unsigned *QOpcodes1);
141
Bob Wilson96493442009-10-14 16:46:45 +0000142 /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should
Bob Wilsona7c397c2009-10-14 16:19:03 +0000143 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson96493442009-10-14 16:46:45 +0000144 /// load/store of D registers and even subregs and odd subregs of Q registers.
145 SDNode *SelectVLDSTLane(SDValue Op, bool IsLoad, unsigned NumVecs,
146 unsigned *DOpcodes, unsigned *QOpcodes0,
147 unsigned *QOpcodes1);
Bob Wilsona7c397c2009-10-14 16:19:03 +0000148
Sandeep Patel4e1ed882009-10-13 20:25:58 +0000149 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000150 SDNode *SelectV6T2BitfieldExtractOp(SDValue Op, unsigned Opc);
151
Evan Chengaf4550f2009-07-02 01:23:32 +0000152 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
153 /// inline asm expressions.
154 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
155 char ConstraintCode,
156 std::vector<SDValue> &OutOps);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000157
158 /// PairDRegs - Insert a pair of double registers into an implicit def to
159 /// form a quad register.
160 SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000161};
Evan Chenga8e29892007-01-19 07:51:42 +0000162}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000163
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000164/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
165/// operand. If so Imm will receive the 32-bit value.
166static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
167 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
168 Imm = cast<ConstantSDNode>(N)->getZExtValue();
169 return true;
170 }
171 return false;
172}
173
174// isInt32Immediate - This method tests to see if a constant operand.
175// If so Imm will receive the 32 bit value.
176static bool isInt32Immediate(SDValue N, unsigned &Imm) {
177 return isInt32Immediate(N.getNode(), Imm);
178}
179
180// isOpcWithIntImmediate - This method tests to see if the node is a specific
181// opcode and that it has a immediate integer right operand.
182// If so Imm will receive the 32 bit value.
183static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
184 return N->getOpcode() == Opc &&
185 isInt32Immediate(N->getOperand(1).getNode(), Imm);
186}
187
188
Dan Gohmanf350b272008-08-23 02:25:05 +0000189void ARMDAGToDAGISel::InstructionSelect() {
David Greene8ad4c002008-10-27 21:56:29 +0000190 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000191 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000192}
193
Evan Cheng055b0312009-06-29 07:51:04 +0000194bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
195 SDValue N,
196 SDValue &BaseReg,
197 SDValue &ShReg,
198 SDValue &Opc) {
199 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
200
201 // Don't match base register only case. That is matched to a separate
202 // lower complexity pattern with explicit register operand.
203 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000204
Evan Cheng055b0312009-06-29 07:51:04 +0000205 BaseReg = N.getOperand(0);
206 unsigned ShImmVal = 0;
207 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000209 ShImmVal = RHS->getZExtValue() & 31;
210 } else {
211 ShReg = N.getOperand(1);
212 }
213 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000215 return true;
216}
217
Dan Gohman475871a2008-07-27 21:46:04 +0000218bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
219 SDValue &Base, SDValue &Offset,
220 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000221 if (N.getOpcode() == ISD::MUL) {
222 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
223 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000225 if (RHSC & 1) {
226 RHSC = RHSC & ~1;
227 ARM_AM::AddrOpc AddSub = ARM_AM::add;
228 if (RHSC < 0) {
229 AddSub = ARM_AM::sub;
230 RHSC = - RHSC;
231 }
232 if (isPowerOf2_32(RHSC)) {
233 unsigned ShAmt = Log2_32(RHSC);
234 Base = Offset = N.getOperand(0);
235 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
236 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000238 return true;
239 }
240 }
241 }
242 }
243
Evan Chenga8e29892007-01-19 07:51:42 +0000244 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
245 Base = N;
246 if (N.getOpcode() == ISD::FrameIndex) {
247 int FI = cast<FrameIndexSDNode>(N)->getIndex();
248 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
249 } else if (N.getOpcode() == ARMISD::Wrapper) {
250 Base = N.getOperand(0);
251 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000253 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
254 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000256 return true;
257 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000258
Evan Chenga8e29892007-01-19 07:51:42 +0000259 // Match simple R +/- imm12 operands.
260 if (N.getOpcode() == ISD::ADD)
261 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000262 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000263 if ((RHSC >= 0 && RHSC < 0x1000) ||
264 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000265 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000266 if (Base.getOpcode() == ISD::FrameIndex) {
267 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
268 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
269 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000271
272 ARM_AM::AddrOpc AddSub = ARM_AM::add;
273 if (RHSC < 0) {
274 AddSub = ARM_AM::sub;
275 RHSC = - RHSC;
276 }
277 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000278 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000280 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000281 }
Evan Chenga8e29892007-01-19 07:51:42 +0000282 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000283
Johnny Chen6a3b5ee2009-10-27 17:25:15 +0000284 // Otherwise this is R +/- [possibly shifted] R.
Evan Chenga8e29892007-01-19 07:51:42 +0000285 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
286 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
287 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000288
Evan Chenga8e29892007-01-19 07:51:42 +0000289 Base = N.getOperand(0);
290 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000291
Evan Chenga8e29892007-01-19 07:51:42 +0000292 if (ShOpcVal != ARM_AM::no_shift) {
293 // Check to see if the RHS of the shift is a constant, if not, we can't fold
294 // it.
295 if (ConstantSDNode *Sh =
296 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000297 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000298 Offset = N.getOperand(1).getOperand(0);
299 } else {
300 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000301 }
302 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000303
Evan Chenga8e29892007-01-19 07:51:42 +0000304 // Try matching (R shl C) + (R).
305 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
306 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
307 if (ShOpcVal != ARM_AM::no_shift) {
308 // Check to see if the RHS of the shift is a constant, if not, we can't
309 // fold it.
310 if (ConstantSDNode *Sh =
311 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000313 Offset = N.getOperand(0).getOperand(0);
314 Base = N.getOperand(1);
315 } else {
316 ShOpcVal = ARM_AM::no_shift;
317 }
318 }
319 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000320
Evan Chenga8e29892007-01-19 07:51:42 +0000321 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000323 return true;
324}
325
Dan Gohman475871a2008-07-27 21:46:04 +0000326bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
327 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000328 unsigned Opcode = Op.getOpcode();
329 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
330 ? cast<LoadSDNode>(Op)->getAddressingMode()
331 : cast<StoreSDNode>(Op)->getAddressingMode();
332 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
333 ? ARM_AM::add : ARM_AM::sub;
334 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000335 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000336 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000338 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
339 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000341 return true;
342 }
343 }
344
345 Offset = N;
346 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
347 unsigned ShAmt = 0;
348 if (ShOpcVal != ARM_AM::no_shift) {
349 // Check to see if the RHS of the shift is a constant, if not, we can't fold
350 // it.
351 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000352 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000353 Offset = N.getOperand(0);
354 } else {
355 ShOpcVal = ARM_AM::no_shift;
356 }
357 }
358
359 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000361 return true;
362}
363
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Dan Gohman475871a2008-07-27 21:46:04 +0000365bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
366 SDValue &Base, SDValue &Offset,
367 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000368 if (N.getOpcode() == ISD::SUB) {
369 // X - C is canonicalize to X + -C, no need to handle it here.
370 Base = N.getOperand(0);
371 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000373 return true;
374 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000375
Evan Chenga8e29892007-01-19 07:51:42 +0000376 if (N.getOpcode() != ISD::ADD) {
377 Base = N;
378 if (N.getOpcode() == ISD::FrameIndex) {
379 int FI = cast<FrameIndexSDNode>(N)->getIndex();
380 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
381 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 Offset = CurDAG->getRegister(0, MVT::i32);
383 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000384 return true;
385 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000386
Evan Chenga8e29892007-01-19 07:51:42 +0000387 // If the RHS is +/- imm8, fold into addr mode.
388 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000389 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000390 if ((RHSC >= 0 && RHSC < 256) ||
391 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000392 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000393 if (Base.getOpcode() == ISD::FrameIndex) {
394 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
395 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
396 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000398
399 ARM_AM::AddrOpc AddSub = ARM_AM::add;
400 if (RHSC < 0) {
401 AddSub = ARM_AM::sub;
402 RHSC = - RHSC;
403 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000405 return true;
406 }
407 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000408
Evan Chenga8e29892007-01-19 07:51:42 +0000409 Base = N.getOperand(0);
410 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000412 return true;
413}
414
Dan Gohman475871a2008-07-27 21:46:04 +0000415bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
416 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000417 unsigned Opcode = Op.getOpcode();
418 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
419 ? cast<LoadSDNode>(Op)->getAddressingMode()
420 : cast<StoreSDNode>(Op)->getAddressingMode();
421 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
422 ? ARM_AM::add : ARM_AM::sub;
423 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000425 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 Offset = CurDAG->getRegister(0, MVT::i32);
427 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000428 return true;
429 }
430 }
431
432 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000434 return true;
435}
436
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000437bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
438 SDValue &Addr, SDValue &Mode) {
439 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000441 return true;
442}
Evan Chenga8e29892007-01-19 07:51:42 +0000443
Dan Gohman475871a2008-07-27 21:46:04 +0000444bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
445 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000446 if (N.getOpcode() != ISD::ADD) {
447 Base = N;
448 if (N.getOpcode() == ISD::FrameIndex) {
449 int FI = cast<FrameIndexSDNode>(N)->getIndex();
450 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
451 } else if (N.getOpcode() == ARMISD::Wrapper) {
452 Base = N.getOperand(0);
453 }
454 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000456 return true;
457 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000458
Evan Chenga8e29892007-01-19 07:51:42 +0000459 // If the RHS is +/- imm8, fold into addr mode.
460 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000461 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000462 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
463 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000464 if ((RHSC >= 0 && RHSC < 256) ||
465 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000466 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000467 if (Base.getOpcode() == ISD::FrameIndex) {
468 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
469 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
470 }
471
472 ARM_AM::AddrOpc AddSub = ARM_AM::add;
473 if (RHSC < 0) {
474 AddSub = ARM_AM::sub;
475 RHSC = - RHSC;
476 }
477 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000479 return true;
480 }
481 }
482 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000483
Evan Chenga8e29892007-01-19 07:51:42 +0000484 Base = N;
485 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000487 return true;
488}
489
Bob Wilson8b024a52009-07-01 23:16:05 +0000490bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
491 SDValue &Addr, SDValue &Update,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000492 SDValue &Opc, SDValue &Align) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000493 Addr = N;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000494 // Default to no writeback.
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 Update = CurDAG->getRegister(0, MVT::i32);
496 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000497 // Default to no alignment.
498 Align = CurDAG->getTargetConstant(0, MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000499 return true;
500}
501
Dan Gohman475871a2008-07-27 21:46:04 +0000502bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000503 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000504 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
505 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000506 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000507 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000509 return true;
510 }
511 return false;
512}
513
Dan Gohman475871a2008-07-27 21:46:04 +0000514bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
515 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000516 // FIXME dl should come from the parent load or store, not the address
517 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000518 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000519 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
520 if (!NC || NC->getZExtValue() != 0)
521 return false;
522
523 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000524 return true;
525 }
526
Evan Chenga8e29892007-01-19 07:51:42 +0000527 Base = N.getOperand(0);
528 Offset = N.getOperand(1);
529 return true;
530}
531
Evan Cheng79d43262007-01-24 02:21:22 +0000532bool
Dan Gohman475871a2008-07-27 21:46:04 +0000533ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
534 unsigned Scale, SDValue &Base,
535 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000536 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000537 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000538 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
539 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000540 if (N.getOpcode() == ARMISD::Wrapper &&
541 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
542 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000543 }
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545 if (N.getOpcode() != ISD::ADD) {
546 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 Offset = CurDAG->getRegister(0, MVT::i32);
548 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000549 return true;
550 }
551
Evan Chengad0e4652007-02-06 00:22:06 +0000552 // Thumb does not have [sp, r] address mode.
553 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
554 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
555 if ((LHSR && LHSR->getReg() == ARM::SP) ||
556 (RHSR && RHSR->getReg() == ARM::SP)) {
557 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 Offset = CurDAG->getRegister(0, MVT::i32);
559 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000560 return true;
561 }
562
Evan Chenga8e29892007-01-19 07:51:42 +0000563 // If the RHS is + imm5 * scale, fold into addr mode.
564 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000565 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000566 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
567 RHSC /= Scale;
568 if (RHSC >= 0 && RHSC < 32) {
569 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 Offset = CurDAG->getRegister(0, MVT::i32);
571 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000572 return true;
573 }
574 }
575 }
576
Evan Chengc38f2bc2007-01-23 22:59:13 +0000577 Base = N.getOperand(0);
578 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000580 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000581}
582
Dan Gohman475871a2008-07-27 21:46:04 +0000583bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
584 SDValue &Base, SDValue &OffImm,
585 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000586 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000587}
588
Dan Gohman475871a2008-07-27 21:46:04 +0000589bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
590 SDValue &Base, SDValue &OffImm,
591 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000592 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000593}
594
Dan Gohman475871a2008-07-27 21:46:04 +0000595bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
596 SDValue &Base, SDValue &OffImm,
597 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000598 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000599}
600
Dan Gohman475871a2008-07-27 21:46:04 +0000601bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
602 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000603 if (N.getOpcode() == ISD::FrameIndex) {
604 int FI = cast<FrameIndexSDNode>(N)->getIndex();
605 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000607 return true;
608 }
Evan Cheng79d43262007-01-24 02:21:22 +0000609
Evan Chengad0e4652007-02-06 00:22:06 +0000610 if (N.getOpcode() != ISD::ADD)
611 return false;
612
613 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000614 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
615 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000616 // If the RHS is + imm8 * scale, fold into addr mode.
617 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000618 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000619 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
620 RHSC >>= 2;
621 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000622 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000623 if (Base.getOpcode() == ISD::FrameIndex) {
624 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
625 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
626 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000628 return true;
629 }
630 }
631 }
632 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000633
Evan Chenga8e29892007-01-19 07:51:42 +0000634 return false;
635}
636
Evan Cheng9cb9e672009-06-27 02:26:13 +0000637bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
638 SDValue &BaseReg,
639 SDValue &Opc) {
640 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
641
642 // Don't match base register only case. That is matched to a separate
643 // lower complexity pattern with explicit register operand.
644 if (ShOpcVal == ARM_AM::no_shift) return false;
645
646 BaseReg = N.getOperand(0);
647 unsigned ShImmVal = 0;
648 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
649 ShImmVal = RHS->getZExtValue() & 31;
650 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
651 return true;
652 }
653
654 return false;
655}
656
Evan Cheng055b0312009-06-29 07:51:04 +0000657bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
658 SDValue &Base, SDValue &OffImm) {
659 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000660
Evan Cheng3a214252009-08-11 08:52:18 +0000661 // Base only.
662 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000663 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000664 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000665 int FI = cast<FrameIndexSDNode>(N)->getIndex();
666 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000668 return true;
Evan Cheng3a214252009-08-11 08:52:18 +0000669 } else if (N.getOpcode() == ARMISD::Wrapper) {
670 Base = N.getOperand(0);
671 if (Base.getOpcode() == ISD::TargetConstantPool)
672 return false; // We want to select t2LDRpci instead.
673 } else
674 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000676 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000677 }
Evan Cheng055b0312009-06-29 07:51:04 +0000678
679 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000680 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
681 // Let t2LDRi8 handle (R - imm8).
682 return false;
683
Evan Cheng055b0312009-06-29 07:51:04 +0000684 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000685 if (N.getOpcode() == ISD::SUB)
686 RHSC = -RHSC;
687
688 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000689 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000690 if (Base.getOpcode() == ISD::FrameIndex) {
691 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
692 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
693 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000695 return true;
696 }
697 }
698
Evan Cheng3a214252009-08-11 08:52:18 +0000699 // Base only.
700 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000702 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000703}
704
705bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
706 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000707 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000708 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000709 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
710 int RHSC = (int)RHS->getSExtValue();
711 if (N.getOpcode() == ISD::SUB)
712 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000713
Evan Cheng3a214252009-08-11 08:52:18 +0000714 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
715 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000716 if (Base.getOpcode() == ISD::FrameIndex) {
717 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
718 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
719 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000721 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000722 }
Evan Cheng055b0312009-06-29 07:51:04 +0000723 }
724 }
725
726 return false;
727}
728
Evan Chenge88d5ce2009-07-02 07:28:31 +0000729bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
730 SDValue &OffImm){
731 unsigned Opcode = Op.getOpcode();
732 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
733 ? cast<LoadSDNode>(Op)->getAddressingMode()
734 : cast<StoreSDNode>(Op)->getAddressingMode();
735 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
736 int RHSC = (int)RHS->getZExtValue();
737 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000738 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
740 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000741 return true;
742 }
743 }
744
745 return false;
746}
747
David Goodwin6647cea2009-06-30 22:50:01 +0000748bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
749 SDValue &Base, SDValue &OffImm) {
750 if (N.getOpcode() == ISD::ADD) {
751 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
752 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000753 if (((RHSC & 0x3) == 0) &&
754 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000755 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000757 return true;
758 }
759 }
760 } else if (N.getOpcode() == ISD::SUB) {
761 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
762 int RHSC = (int)RHS->getZExtValue();
763 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
764 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000766 return true;
767 }
768 }
769 }
770
771 return false;
772}
773
Evan Cheng055b0312009-06-29 07:51:04 +0000774bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
775 SDValue &Base,
776 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000777 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
778 if (N.getOpcode() != ISD::ADD)
779 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000780
Evan Cheng3a214252009-08-11 08:52:18 +0000781 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
782 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
783 int RHSC = (int)RHS->getZExtValue();
784 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
785 return false;
786 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000787 return false;
788 }
789
Evan Cheng055b0312009-06-29 07:51:04 +0000790 // Look for (R + R) or (R + (R << [1,2,3])).
791 unsigned ShAmt = 0;
792 Base = N.getOperand(0);
793 OffReg = N.getOperand(1);
794
795 // Swap if it is ((R << c) + R).
796 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
797 if (ShOpcVal != ARM_AM::lsl) {
798 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
799 if (ShOpcVal == ARM_AM::lsl)
800 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000801 }
802
Evan Cheng055b0312009-06-29 07:51:04 +0000803 if (ShOpcVal == ARM_AM::lsl) {
804 // Check to see if the RHS of the shift is a constant, if not, we can't fold
805 // it.
806 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
807 ShAmt = Sh->getZExtValue();
808 if (ShAmt >= 4) {
809 ShAmt = 0;
810 ShOpcVal = ARM_AM::no_shift;
811 } else
812 OffReg = OffReg.getOperand(0);
813 } else {
814 ShOpcVal = ARM_AM::no_shift;
815 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000816 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000819
820 return true;
821}
822
823//===--------------------------------------------------------------------===//
824
Evan Chengee568cf2007-07-05 07:15:27 +0000825/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000826static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000828}
829
Evan Chengaf4550f2009-07-02 01:23:32 +0000830SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
831 LoadSDNode *LD = cast<LoadSDNode>(Op);
832 ISD::MemIndexedMode AM = LD->getAddressingMode();
833 if (AM == ISD::UNINDEXED)
834 return NULL;
835
Owen Andersone50ed302009-08-10 22:56:29 +0000836 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000837 SDValue Offset, AMOpc;
838 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
839 unsigned Opcode = 0;
840 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000842 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
843 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
844 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000846 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
847 Match = true;
848 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
849 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
850 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000852 if (LD->getExtensionType() == ISD::SEXTLOAD) {
853 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
854 Match = true;
855 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
856 }
857 } else {
858 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
859 Match = true;
860 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
861 }
862 }
863 }
864
865 if (Match) {
866 SDValue Chain = LD->getChain();
867 SDValue Base = LD->getBasePtr();
868 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000870 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
871 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000872 }
873
874 return NULL;
875}
876
Evan Chenge88d5ce2009-07-02 07:28:31 +0000877SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
878 LoadSDNode *LD = cast<LoadSDNode>(Op);
879 ISD::MemIndexedMode AM = LD->getAddressingMode();
880 if (AM == ISD::UNINDEXED)
881 return NULL;
882
Owen Andersone50ed302009-08-10 22:56:29 +0000883 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000884 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000885 SDValue Offset;
886 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
887 unsigned Opcode = 0;
888 bool Match = false;
889 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 switch (LoadedVT.getSimpleVT().SimpleTy) {
891 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000892 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
893 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000895 if (isSExtLd)
896 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
897 else
898 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000899 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 case MVT::i8:
901 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000902 if (isSExtLd)
903 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
904 else
905 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000906 break;
907 default:
908 return NULL;
909 }
910 Match = true;
911 }
912
913 if (Match) {
914 SDValue Chain = LD->getChain();
915 SDValue Base = LD->getBasePtr();
916 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000918 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
919 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000920 }
921
922 return NULL;
923}
924
Evan Cheng86198642009-08-07 00:34:42 +0000925SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
926 SDNode *N = Op.getNode();
927 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000928 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000929 SDValue Chain = Op.getOperand(0);
930 SDValue Size = Op.getOperand(1);
931 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000933 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
934 if (AlignVal < 0)
935 // We need to align the stack. Use Thumb1 tAND which is the only thumb
936 // instruction that can read and write SP. This matches to a pseudo
937 // instruction that has a chain to ensure the result is written back to
938 // the stack pointer.
Dan Gohman602b0c82009-09-25 18:54:59 +0000939 SP = SDValue(CurDAG->getMachineNode(ARM::tANDsp, dl, VT, SP, Align), 0);
Evan Cheng86198642009-08-07 00:34:42 +0000940
941 bool isC = isa<ConstantSDNode>(Size);
942 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
943 // Handle the most common case for both Thumb1 and Thumb2:
944 // tSUBspi - immediate is between 0 ... 508 inclusive.
945 if (C <= 508 && ((C & 3) == 0))
946 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
948 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000949 Chain);
950
951 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000952 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000953 // should have negated the size operand already. FIXME: We can't insert
954 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000955 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000957 Chain);
958 } else if (Subtarget->isThumb2()) {
959 if (isC && Predicate_t2_so_imm(Size.getNode())) {
960 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
962 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000963 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
964 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
966 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000967 } else {
968 // t2SUBrSPs
969 SDValue Ops[] = { SP, Size,
970 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000972 }
973 }
974
975 // FIXME: Add ADD / SUB sp instructions for ARM.
976 return 0;
977}
Evan Chenga8e29892007-01-19 07:51:42 +0000978
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000979/// PairDRegs - Insert a pair of double registers into an implicit def to
980/// form a quad register.
981SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
982 DebugLoc dl = V0.getNode()->getDebugLoc();
983 SDValue Undef =
984 SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT), 0);
985 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::DSUBREG_0, MVT::i32);
986 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::DSUBREG_1, MVT::i32);
987 SDNode *Pair = CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
988 VT, Undef, V0, SubReg0);
989 return CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
990 VT, SDValue(Pair, 0), V1, SubReg1);
991}
992
Bob Wilsona7c397c2009-10-14 16:19:03 +0000993/// GetNEONSubregVT - Given a type for a 128-bit NEON vector, return the type
994/// for a 64-bit subregister of the vector.
995static EVT GetNEONSubregVT(EVT VT) {
996 switch (VT.getSimpleVT().SimpleTy) {
997 default: llvm_unreachable("unhandled NEON type");
998 case MVT::v16i8: return MVT::v8i8;
999 case MVT::v8i16: return MVT::v4i16;
1000 case MVT::v4f32: return MVT::v2f32;
1001 case MVT::v4i32: return MVT::v2i32;
1002 case MVT::v2i64: return MVT::v1i64;
1003 }
1004}
1005
Bob Wilson3e36f132009-10-14 17:28:52 +00001006SDNode *ARMDAGToDAGISel::SelectVLD(SDValue Op, unsigned NumVecs,
1007 unsigned *DOpcodes, unsigned *QOpcodes0,
1008 unsigned *QOpcodes1) {
1009 assert(NumVecs >=2 && NumVecs <= 4 && "VLD NumVecs out-of-range");
1010 SDNode *N = Op.getNode();
1011 DebugLoc dl = N->getDebugLoc();
1012
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001013 SDValue MemAddr, MemUpdate, MemOpc, Align;
1014 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc, Align))
Bob Wilson3e36f132009-10-14 17:28:52 +00001015 return NULL;
1016
1017 SDValue Chain = N->getOperand(0);
1018 EVT VT = N->getValueType(0);
1019 bool is64BitVector = VT.is64BitVector();
1020
1021 unsigned OpcodeIndex;
1022 switch (VT.getSimpleVT().SimpleTy) {
1023 default: llvm_unreachable("unhandled vld type");
1024 // Double-register operations:
1025 case MVT::v8i8: OpcodeIndex = 0; break;
1026 case MVT::v4i16: OpcodeIndex = 1; break;
1027 case MVT::v2f32:
1028 case MVT::v2i32: OpcodeIndex = 2; break;
1029 case MVT::v1i64: OpcodeIndex = 3; break;
1030 // Quad-register operations:
1031 case MVT::v16i8: OpcodeIndex = 0; break;
1032 case MVT::v8i16: OpcodeIndex = 1; break;
1033 case MVT::v4f32:
1034 case MVT::v4i32: OpcodeIndex = 2; break;
1035 }
1036
1037 if (is64BitVector) {
1038 unsigned Opc = DOpcodes[OpcodeIndex];
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001039 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Align, Chain };
Bob Wilson3e36f132009-10-14 17:28:52 +00001040 std::vector<EVT> ResTys(NumVecs, VT);
1041 ResTys.push_back(MVT::Other);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001042 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 5);
Bob Wilson3e36f132009-10-14 17:28:52 +00001043 }
1044
1045 EVT RegVT = GetNEONSubregVT(VT);
1046 if (NumVecs == 2) {
1047 // Quad registers are directly supported for VLD2,
1048 // loading 2 pairs of D regs.
1049 unsigned Opc = QOpcodes0[OpcodeIndex];
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001050 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Align, Chain };
Bob Wilson3e36f132009-10-14 17:28:52 +00001051 std::vector<EVT> ResTys(4, VT);
1052 ResTys.push_back(MVT::Other);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001053 SDNode *VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 5);
Bob Wilson3e36f132009-10-14 17:28:52 +00001054 Chain = SDValue(VLd, 4);
1055
1056 // Combine the even and odd subregs to produce the result.
1057 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1058 SDNode *Q = PairDRegs(VT, SDValue(VLd, 2*Vec), SDValue(VLd, 2*Vec+1));
1059 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1060 }
1061 } else {
1062 // Otherwise, quad registers are loaded with two separate instructions,
1063 // where one loads the even registers and the other loads the odd registers.
1064
1065 // Enable writeback to the address register.
1066 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1067
1068 std::vector<EVT> ResTys(NumVecs, RegVT);
1069 ResTys.push_back(MemAddr.getValueType());
1070 ResTys.push_back(MVT::Other);
1071
Bob Wilson24f995d2009-10-14 18:32:29 +00001072 // Load the even subregs.
Bob Wilson3e36f132009-10-14 17:28:52 +00001073 unsigned Opc = QOpcodes0[OpcodeIndex];
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001074 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, Align, Chain };
1075 SDNode *VLdA = CurDAG->getMachineNode(Opc, dl, ResTys, OpsA, 5);
Bob Wilson3e36f132009-10-14 17:28:52 +00001076 Chain = SDValue(VLdA, NumVecs+1);
1077
Bob Wilson24f995d2009-10-14 18:32:29 +00001078 // Load the odd subregs.
Bob Wilson3e36f132009-10-14 17:28:52 +00001079 Opc = QOpcodes1[OpcodeIndex];
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001080 const SDValue OpsB[] = { SDValue(VLdA, NumVecs), MemUpdate, MemOpc,
1081 Align, Chain };
1082 SDNode *VLdB = CurDAG->getMachineNode(Opc, dl, ResTys, OpsB, 5);
Bob Wilson3e36f132009-10-14 17:28:52 +00001083 Chain = SDValue(VLdB, NumVecs+1);
1084
1085 // Combine the even and odd subregs to produce the result.
1086 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1087 SDNode *Q = PairDRegs(VT, SDValue(VLdA, Vec), SDValue(VLdB, Vec));
1088 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1089 }
1090 }
1091 ReplaceUses(SDValue(N, NumVecs), Chain);
1092 return NULL;
1093}
1094
Bob Wilson24f995d2009-10-14 18:32:29 +00001095SDNode *ARMDAGToDAGISel::SelectVST(SDValue Op, unsigned NumVecs,
1096 unsigned *DOpcodes, unsigned *QOpcodes0,
1097 unsigned *QOpcodes1) {
1098 assert(NumVecs >=2 && NumVecs <= 4 && "VST NumVecs out-of-range");
1099 SDNode *N = Op.getNode();
1100 DebugLoc dl = N->getDebugLoc();
1101
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001102 SDValue MemAddr, MemUpdate, MemOpc, Align;
1103 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc, Align))
Bob Wilson24f995d2009-10-14 18:32:29 +00001104 return NULL;
1105
1106 SDValue Chain = N->getOperand(0);
1107 EVT VT = N->getOperand(3).getValueType();
1108 bool is64BitVector = VT.is64BitVector();
1109
1110 unsigned OpcodeIndex;
1111 switch (VT.getSimpleVT().SimpleTy) {
1112 default: llvm_unreachable("unhandled vst type");
1113 // Double-register operations:
1114 case MVT::v8i8: OpcodeIndex = 0; break;
1115 case MVT::v4i16: OpcodeIndex = 1; break;
1116 case MVT::v2f32:
1117 case MVT::v2i32: OpcodeIndex = 2; break;
1118 case MVT::v1i64: OpcodeIndex = 3; break;
1119 // Quad-register operations:
1120 case MVT::v16i8: OpcodeIndex = 0; break;
1121 case MVT::v8i16: OpcodeIndex = 1; break;
1122 case MVT::v4f32:
1123 case MVT::v4i32: OpcodeIndex = 2; break;
1124 }
1125
1126 SmallVector<SDValue, 8> Ops;
1127 Ops.push_back(MemAddr);
1128 Ops.push_back(MemUpdate);
1129 Ops.push_back(MemOpc);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001130 Ops.push_back(Align);
Bob Wilson24f995d2009-10-14 18:32:29 +00001131
1132 if (is64BitVector) {
1133 unsigned Opc = DOpcodes[OpcodeIndex];
1134 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1135 Ops.push_back(N->getOperand(Vec+3));
1136 Ops.push_back(Chain);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001137 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+5);
Bob Wilson24f995d2009-10-14 18:32:29 +00001138 }
1139
1140 EVT RegVT = GetNEONSubregVT(VT);
1141 if (NumVecs == 2) {
1142 // Quad registers are directly supported for VST2,
1143 // storing 2 pairs of D regs.
1144 unsigned Opc = QOpcodes0[OpcodeIndex];
1145 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1146 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1147 N->getOperand(Vec+3)));
1148 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1149 N->getOperand(Vec+3)));
1150 }
1151 Ops.push_back(Chain);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001152 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), 9);
Bob Wilson24f995d2009-10-14 18:32:29 +00001153 }
1154
1155 // Otherwise, quad registers are stored with two separate instructions,
1156 // where one stores the even registers and the other stores the odd registers.
1157
1158 // Enable writeback to the address register.
1159 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1160
1161 // Store the even subregs.
1162 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1163 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1164 N->getOperand(Vec+3)));
1165 Ops.push_back(Chain);
1166 unsigned Opc = QOpcodes0[OpcodeIndex];
1167 SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001168 MVT::Other, Ops.data(), NumVecs+5);
Bob Wilson24f995d2009-10-14 18:32:29 +00001169 Chain = SDValue(VStA, 1);
1170
1171 // Store the odd subregs.
1172 Ops[0] = SDValue(VStA, 0); // MemAddr
1173 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001174 Ops[Vec+4] = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
Bob Wilson24f995d2009-10-14 18:32:29 +00001175 N->getOperand(Vec+3));
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001176 Ops[NumVecs+4] = Chain;
Bob Wilson24f995d2009-10-14 18:32:29 +00001177 Opc = QOpcodes1[OpcodeIndex];
1178 SDNode *VStB = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001179 MVT::Other, Ops.data(), NumVecs+5);
Bob Wilson24f995d2009-10-14 18:32:29 +00001180 Chain = SDValue(VStB, 1);
1181 ReplaceUses(SDValue(N, 0), Chain);
1182 return NULL;
1183}
1184
Bob Wilson96493442009-10-14 16:46:45 +00001185SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDValue Op, bool IsLoad,
1186 unsigned NumVecs, unsigned *DOpcodes,
1187 unsigned *QOpcodes0,
1188 unsigned *QOpcodes1) {
1189 assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001190 SDNode *N = Op.getNode();
1191 DebugLoc dl = N->getDebugLoc();
1192
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001193 SDValue MemAddr, MemUpdate, MemOpc, Align;
1194 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc, Align))
Bob Wilsona7c397c2009-10-14 16:19:03 +00001195 return NULL;
1196
1197 SDValue Chain = N->getOperand(0);
1198 unsigned Lane =
1199 cast<ConstantSDNode>(N->getOperand(NumVecs+3))->getZExtValue();
Bob Wilson96493442009-10-14 16:46:45 +00001200 EVT VT = IsLoad ? N->getValueType(0) : N->getOperand(3).getValueType();
Bob Wilsona7c397c2009-10-14 16:19:03 +00001201 bool is64BitVector = VT.is64BitVector();
1202
Bob Wilson96493442009-10-14 16:46:45 +00001203 // Quad registers are handled by load/store of subregs. Find the subreg info.
Bob Wilsona7c397c2009-10-14 16:19:03 +00001204 unsigned NumElts = 0;
1205 int SubregIdx = 0;
1206 EVT RegVT = VT;
1207 if (!is64BitVector) {
1208 RegVT = GetNEONSubregVT(VT);
1209 NumElts = RegVT.getVectorNumElements();
1210 SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1;
1211 }
1212
1213 unsigned OpcodeIndex;
1214 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson96493442009-10-14 16:46:45 +00001215 default: llvm_unreachable("unhandled vld/vst lane type");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001216 // Double-register operations:
1217 case MVT::v8i8: OpcodeIndex = 0; break;
1218 case MVT::v4i16: OpcodeIndex = 1; break;
1219 case MVT::v2f32:
1220 case MVT::v2i32: OpcodeIndex = 2; break;
1221 // Quad-register operations:
1222 case MVT::v8i16: OpcodeIndex = 0; break;
1223 case MVT::v4f32:
1224 case MVT::v4i32: OpcodeIndex = 1; break;
1225 }
1226
1227 SmallVector<SDValue, 9> Ops;
1228 Ops.push_back(MemAddr);
1229 Ops.push_back(MemUpdate);
1230 Ops.push_back(MemOpc);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001231 Ops.push_back(Align);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001232
1233 unsigned Opc = 0;
1234 if (is64BitVector) {
1235 Opc = DOpcodes[OpcodeIndex];
1236 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1237 Ops.push_back(N->getOperand(Vec+3));
1238 } else {
1239 // Check if this is loading the even or odd subreg of a Q register.
1240 if (Lane < NumElts) {
1241 Opc = QOpcodes0[OpcodeIndex];
1242 } else {
1243 Lane -= NumElts;
1244 Opc = QOpcodes1[OpcodeIndex];
1245 }
1246 // Extract the subregs of the input vector.
1247 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1248 Ops.push_back(CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1249 N->getOperand(Vec+3)));
1250 }
1251 Ops.push_back(getI32Imm(Lane));
1252 Ops.push_back(Chain);
1253
Bob Wilson96493442009-10-14 16:46:45 +00001254 if (!IsLoad)
1255 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+5);
1256
Bob Wilsona7c397c2009-10-14 16:19:03 +00001257 std::vector<EVT> ResTys(NumVecs, RegVT);
1258 ResTys.push_back(MVT::Other);
1259 SDNode *VLdLn =
1260 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), NumVecs+5);
1261 // For a 64-bit vector load to D registers, nothing more needs to be done.
1262 if (is64BitVector)
1263 return VLdLn;
1264
1265 // For 128-bit vectors, take the 64-bit results of the load and insert them
1266 // as subregs into the result.
1267 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1268 SDValue QuadVec = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT,
1269 N->getOperand(Vec+3),
1270 SDValue(VLdLn, Vec));
1271 ReplaceUses(SDValue(N, Vec), QuadVec);
1272 }
1273
1274 Chain = SDValue(VLdLn, NumVecs);
1275 ReplaceUses(SDValue(N, NumVecs), Chain);
1276 return NULL;
1277}
1278
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001279SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDValue Op,
1280 unsigned Opc) {
1281 if (!Subtarget->hasV6T2Ops())
1282 return NULL;
Bob Wilson96493442009-10-14 16:46:45 +00001283
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001284 unsigned Shl_imm = 0;
1285 if (isOpcWithIntImmediate(Op.getOperand(0).getNode(), ISD::SHL, Shl_imm)){
1286 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
1287 unsigned Srl_imm = 0;
1288 if (isInt32Immediate(Op.getOperand(1), Srl_imm)) {
1289 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
1290 unsigned Width = 32 - Srl_imm;
1291 int LSB = Srl_imm - Shl_imm;
Evan Cheng8000c6c2009-10-22 00:40:00 +00001292 if (LSB < 0)
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001293 return NULL;
1294 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1295 SDValue Ops[] = { Op.getOperand(0).getOperand(0),
1296 CurDAG->getTargetConstant(LSB, MVT::i32),
1297 CurDAG->getTargetConstant(Width, MVT::i32),
1298 getAL(CurDAG), Reg0 };
1299 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32, Ops, 5);
1300 }
1301 }
1302 return NULL;
1303}
1304
Dan Gohman475871a2008-07-27 21:46:04 +00001305SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001306 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +00001307 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001308
Dan Gohmane8be6c62008-07-17 19:10:17 +00001309 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +00001310 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001311
1312 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +00001313 default: break;
1314 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001315 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001316 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001317 if (Subtarget->hasThumb2())
1318 // Thumb2-aware targets have the MOVT instruction, so all immediates can
1319 // be done with MOV + MOVT, at worst.
1320 UseCP = 0;
1321 else {
1322 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +00001323 UseCP = (Val > 255 && // MOV
1324 ~Val > 255 && // MOV + MVN
1325 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001326 } else
1327 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
1328 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
1329 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
1330 }
1331
Evan Chenga8e29892007-01-19 07:51:42 +00001332 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +00001333 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +00001334 CurDAG->getTargetConstantPool(ConstantInt::get(
1335 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +00001336 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +00001337
1338 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +00001339 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
1341 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +00001342 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dan Gohman602b0c82009-09-25 18:54:59 +00001343 ResNode = CurDAG->getMachineNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
1344 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +00001345 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00001346 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +00001347 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 CurDAG->getRegister(0, MVT::i32),
1349 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +00001350 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +00001352 CurDAG->getEntryNode()
1353 };
Dan Gohman602b0c82009-09-25 18:54:59 +00001354 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
1355 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +00001356 }
Dan Gohman475871a2008-07-27 21:46:04 +00001357 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +00001358 return NULL;
1359 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001360
Evan Chenga8e29892007-01-19 07:51:42 +00001361 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001362 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001363 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00001364 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00001365 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001366 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00001367 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00001368 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001369 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
1370 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001371 } else {
David Goodwin419c6152009-07-14 18:48:51 +00001372 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
1373 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +00001374 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
1375 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1376 CurDAG->getRegister(0, MVT::i32) };
1377 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001378 }
Evan Chenga8e29892007-01-19 07:51:42 +00001379 }
Evan Cheng86198642009-08-07 00:34:42 +00001380 case ARMISD::DYN_ALLOC:
1381 return SelectDYN_ALLOC(Op);
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001382 case ISD::SRL:
1383 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1384 Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX))
1385 return I;
1386 break;
1387 case ISD::SRA:
1388 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1389 Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX))
1390 return I;
1391 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001392 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001393 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001394 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001395 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001396 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001397 if (!RHSV) break;
1398 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001399 unsigned ShImm = Log2_32(RHSV-1);
1400 if (ShImm >= 32)
1401 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001402 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001403 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1405 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001406 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001407 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001409 } else {
1410 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001411 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001412 }
Evan Chenga8e29892007-01-19 07:51:42 +00001413 }
1414 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001415 unsigned ShImm = Log2_32(RHSV+1);
1416 if (ShImm >= 32)
1417 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001418 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001419 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001420 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1421 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001422 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001423 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001425 } else {
1426 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001427 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001428 }
Evan Chenga8e29892007-01-19 07:51:42 +00001429 }
1430 }
1431 break;
Evan Cheng20956592009-10-21 08:15:52 +00001432 case ISD::AND: {
1433 // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits
1434 // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits
1435 // are entirely contributed by c2 and lower 16-bits are entirely contributed
1436 // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)).
1437 // Select it to: "movt x, ((c1 & 0xffff) >> 16)
1438 EVT VT = Op.getValueType();
1439 if (VT != MVT::i32)
1440 break;
1441 unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2())
1442 ? ARM::t2MOVTi16
1443 : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0);
1444 if (!Opc)
1445 break;
1446 SDValue N0 = Op.getOperand(0), N1 = Op.getOperand(1);
1447 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1448 if (!N1C)
1449 break;
1450 if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) {
1451 SDValue N2 = N0.getOperand(1);
1452 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1453 if (!N2C)
1454 break;
1455 unsigned N1CVal = N1C->getZExtValue();
1456 unsigned N2CVal = N2C->getZExtValue();
1457 if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) &&
1458 (N1CVal & 0xffffU) == 0xffffU &&
1459 (N2CVal & 0xffffU) == 0x0U) {
1460 SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16,
1461 MVT::i32);
1462 SDValue Ops[] = { N0.getOperand(0), Imm16,
1463 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
1464 return CurDAG->getMachineNode(Opc, dl, VT, Ops, 4);
1465 }
1466 }
1467 break;
1468 }
Evan Chenga8e29892007-01-19 07:51:42 +00001469 case ARMISD::FMRRD:
Dan Gohman602b0c82009-09-25 18:54:59 +00001470 return CurDAG->getMachineNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
1471 Op.getOperand(0), getAL(CurDAG),
1472 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001473 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001474 if (Subtarget->isThumb1Only())
1475 break;
1476 if (Subtarget->isThumb()) {
1477 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001478 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1479 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001480 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001481 } else {
1482 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1484 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001485 return CurDAG->getMachineNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001486 }
Evan Chengee568cf2007-07-05 07:15:27 +00001487 }
Dan Gohman525178c2007-10-08 18:33:35 +00001488 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001489 if (Subtarget->isThumb1Only())
1490 break;
1491 if (Subtarget->isThumb()) {
1492 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001494 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001495 } else {
1496 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1498 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001499 return CurDAG->getMachineNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001500 }
Evan Chengee568cf2007-07-05 07:15:27 +00001501 }
Evan Chenga8e29892007-01-19 07:51:42 +00001502 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001503 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001504 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001505 ResNode = SelectT2IndexedLoad(Op);
1506 else
1507 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001508 if (ResNode)
1509 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001510 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001511 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001512 }
Evan Chengee568cf2007-07-05 07:15:27 +00001513 case ARMISD::BRCOND: {
1514 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1515 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1516 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001517
Evan Chengee568cf2007-07-05 07:15:27 +00001518 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1519 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1520 // Pattern complexity = 6 cost = 1 size = 0
1521
David Goodwin5e47a9a2009-06-30 18:04:13 +00001522 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1523 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1524 // Pattern complexity = 6 cost = 1 size = 0
1525
Jim Grosbach764ab522009-08-11 15:33:49 +00001526 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001527 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001528 SDValue Chain = Op.getOperand(0);
1529 SDValue N1 = Op.getOperand(1);
1530 SDValue N2 = Op.getOperand(2);
1531 SDValue N3 = Op.getOperand(3);
1532 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001533 assert(N1.getOpcode() == ISD::BasicBlock);
1534 assert(N2.getOpcode() == ISD::Constant);
1535 assert(N3.getOpcode() == ISD::Register);
1536
Dan Gohman475871a2008-07-27 21:46:04 +00001537 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001538 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001539 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001540 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00001541 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
1542 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001543 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001544 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001545 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001546 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001547 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001548 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001549 return NULL;
1550 }
1551 case ARMISD::CMOV: {
Owen Andersone50ed302009-08-10 22:56:29 +00001552 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001553 SDValue N0 = Op.getOperand(0);
1554 SDValue N1 = Op.getOperand(1);
1555 SDValue N2 = Op.getOperand(2);
1556 SDValue N3 = Op.getOperand(3);
1557 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001558 assert(N2.getOpcode() == ISD::Constant);
1559 assert(N3.getOpcode() == ISD::Register);
1560
Owen Anderson825b72b2009-08-11 20:47:22 +00001561 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
Evan Chenge253c952009-07-07 20:39:03 +00001562 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1563 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1564 // Pattern complexity = 18 cost = 1 size = 0
1565 SDValue CPTmp0;
1566 SDValue CPTmp1;
1567 SDValue CPTmp2;
1568 if (Subtarget->isThumb()) {
1569 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001570 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1571 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1572 unsigned Opc = 0;
1573 switch (SOShOp) {
1574 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1575 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1576 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1577 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1578 default:
1579 llvm_unreachable("Unknown so_reg opcode!");
1580 break;
1581 }
1582 SDValue SOShImm =
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001584 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1585 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001587 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001589 }
1590 } else {
1591 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1592 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1593 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001595 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1596 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chenge253c952009-07-07 20:39:03 +00001598 }
1599 }
Evan Chengee568cf2007-07-05 07:15:27 +00001600
Evan Chenge253c952009-07-07 20:39:03 +00001601 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001602 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001603 // (imm:i32):$cc)
1604 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001605 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001606 // Pattern complexity = 10 cost = 1 size = 0
1607 if (N3.getOpcode() == ISD::Constant) {
1608 if (Subtarget->isThumb()) {
1609 if (Predicate_t2_so_imm(N3.getNode())) {
1610 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1611 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001613 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1614 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001615 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001616 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1617 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001618 ARM::t2MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001619 }
1620 } else {
1621 if (Predicate_so_imm(N3.getNode())) {
1622 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1623 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001625 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1626 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001627 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001628 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1629 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001631 }
1632 }
1633 }
Evan Chengee568cf2007-07-05 07:15:27 +00001634 }
1635
1636 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1637 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1638 // Pattern complexity = 6 cost = 1 size = 0
1639 //
1640 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1641 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1642 // Pattern complexity = 6 cost = 11 size = 0
1643 //
1644 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001645 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001646 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001649 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001651 default: assert(false && "Illegal conditional move type!");
1652 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001654 Opc = Subtarget->isThumb()
Evan Cheng007ea272009-08-12 05:17:19 +00001655 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
Evan Chenge253c952009-07-07 20:39:03 +00001656 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001657 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001659 Opc = ARM::FCPYScc;
1660 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001662 Opc = ARM::FCPYDcc;
Jim Grosbach764ab522009-08-11 15:33:49 +00001663 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001664 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001665 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001666 }
1667 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001668 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001669 SDValue N0 = Op.getOperand(0);
1670 SDValue N1 = Op.getOperand(1);
1671 SDValue N2 = Op.getOperand(2);
1672 SDValue N3 = Op.getOperand(3);
1673 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001674 assert(N2.getOpcode() == ISD::Constant);
1675 assert(N3.getOpcode() == ISD::Register);
1676
Dan Gohman475871a2008-07-27 21:46:04 +00001677 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001678 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001680 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001681 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001683 default: assert(false && "Illegal conditional move type!");
1684 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001686 Opc = ARM::FNEGScc;
1687 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001689 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001690 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001691 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001692 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001693 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001694
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001695 case ARMISD::VZIP: {
1696 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001697 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001698 switch (VT.getSimpleVT().SimpleTy) {
1699 default: return NULL;
1700 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1701 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1702 case MVT::v2f32:
1703 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1704 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1705 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1706 case MVT::v4f32:
1707 case MVT::v4i32: Opc = ARM::VZIPq32; break;
1708 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001709 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1710 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001711 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001712 case ARMISD::VUZP: {
1713 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001714 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001715 switch (VT.getSimpleVT().SimpleTy) {
1716 default: return NULL;
1717 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1718 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1719 case MVT::v2f32:
1720 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1721 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1722 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1723 case MVT::v4f32:
1724 case MVT::v4i32: Opc = ARM::VUZPq32; break;
1725 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001726 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1727 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001728 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001729 case ARMISD::VTRN: {
1730 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001731 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001732 switch (VT.getSimpleVT().SimpleTy) {
1733 default: return NULL;
1734 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1735 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1736 case MVT::v2f32:
1737 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1738 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1739 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1740 case MVT::v4f32:
1741 case MVT::v4i32: Opc = ARM::VTRNq32; break;
1742 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001743 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1744 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001745 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001746
1747 case ISD::INTRINSIC_VOID:
1748 case ISD::INTRINSIC_W_CHAIN: {
1749 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Bob Wilson31fb12f2009-08-26 17:39:53 +00001750 switch (IntNo) {
1751 default:
1752 break;
1753
1754 case Intrinsic::arm_neon_vld2: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001755 unsigned DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16,
1756 ARM::VLD2d32, ARM::VLD2d64 };
1757 unsigned QOpcodes[] = { ARM::VLD2q8, ARM::VLD2q16, ARM::VLD2q32 };
1758 return SelectVLD(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001759 }
1760
1761 case Intrinsic::arm_neon_vld3: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001762 unsigned DOpcodes[] = { ARM::VLD3d8, ARM::VLD3d16,
1763 ARM::VLD3d32, ARM::VLD3d64 };
1764 unsigned QOpcodes0[] = { ARM::VLD3q8a, ARM::VLD3q16a, ARM::VLD3q32a };
1765 unsigned QOpcodes1[] = { ARM::VLD3q8b, ARM::VLD3q16b, ARM::VLD3q32b };
1766 return SelectVLD(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001767 }
1768
1769 case Intrinsic::arm_neon_vld4: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001770 unsigned DOpcodes[] = { ARM::VLD4d8, ARM::VLD4d16,
1771 ARM::VLD4d32, ARM::VLD4d64 };
1772 unsigned QOpcodes0[] = { ARM::VLD4q8a, ARM::VLD4q16a, ARM::VLD4q32a };
1773 unsigned QOpcodes1[] = { ARM::VLD4q8b, ARM::VLD4q16b, ARM::VLD4q32b };
1774 return SelectVLD(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001775 }
1776
Bob Wilson243fcc52009-09-01 04:26:28 +00001777 case Intrinsic::arm_neon_vld2lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001778 unsigned DOpcodes[] = { ARM::VLD2LNd8, ARM::VLD2LNd16, ARM::VLD2LNd32 };
1779 unsigned QOpcodes0[] = { ARM::VLD2LNq16a, ARM::VLD2LNq32a };
1780 unsigned QOpcodes1[] = { ARM::VLD2LNq16b, ARM::VLD2LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001781 return SelectVLDSTLane(Op, true, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001782 }
1783
1784 case Intrinsic::arm_neon_vld3lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001785 unsigned DOpcodes[] = { ARM::VLD3LNd8, ARM::VLD3LNd16, ARM::VLD3LNd32 };
1786 unsigned QOpcodes0[] = { ARM::VLD3LNq16a, ARM::VLD3LNq32a };
1787 unsigned QOpcodes1[] = { ARM::VLD3LNq16b, ARM::VLD3LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001788 return SelectVLDSTLane(Op, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001789 }
1790
1791 case Intrinsic::arm_neon_vld4lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001792 unsigned DOpcodes[] = { ARM::VLD4LNd8, ARM::VLD4LNd16, ARM::VLD4LNd32 };
1793 unsigned QOpcodes0[] = { ARM::VLD4LNq16a, ARM::VLD4LNq32a };
1794 unsigned QOpcodes1[] = { ARM::VLD4LNq16b, ARM::VLD4LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001795 return SelectVLDSTLane(Op, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001796 }
1797
Bob Wilson31fb12f2009-08-26 17:39:53 +00001798 case Intrinsic::arm_neon_vst2: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001799 unsigned DOpcodes[] = { ARM::VST2d8, ARM::VST2d16,
1800 ARM::VST2d32, ARM::VST2d64 };
1801 unsigned QOpcodes[] = { ARM::VST2q8, ARM::VST2q16, ARM::VST2q32 };
1802 return SelectVST(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001803 }
1804
1805 case Intrinsic::arm_neon_vst3: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001806 unsigned DOpcodes[] = { ARM::VST3d8, ARM::VST3d16,
1807 ARM::VST3d32, ARM::VST3d64 };
1808 unsigned QOpcodes0[] = { ARM::VST3q8a, ARM::VST3q16a, ARM::VST3q32a };
1809 unsigned QOpcodes1[] = { ARM::VST3q8b, ARM::VST3q16b, ARM::VST3q32b };
1810 return SelectVST(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001811 }
1812
1813 case Intrinsic::arm_neon_vst4: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001814 unsigned DOpcodes[] = { ARM::VST4d8, ARM::VST4d16,
1815 ARM::VST4d32, ARM::VST4d64 };
1816 unsigned QOpcodes0[] = { ARM::VST4q8a, ARM::VST4q16a, ARM::VST4q32a };
1817 unsigned QOpcodes1[] = { ARM::VST4q8b, ARM::VST4q16b, ARM::VST4q32b };
1818 return SelectVST(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001819 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00001820
1821 case Intrinsic::arm_neon_vst2lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001822 unsigned DOpcodes[] = { ARM::VST2LNd8, ARM::VST2LNd16, ARM::VST2LNd32 };
1823 unsigned QOpcodes0[] = { ARM::VST2LNq16a, ARM::VST2LNq32a };
1824 unsigned QOpcodes1[] = { ARM::VST2LNq16b, ARM::VST2LNq32b };
1825 return SelectVLDSTLane(Op, false, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001826 }
1827
1828 case Intrinsic::arm_neon_vst3lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001829 unsigned DOpcodes[] = { ARM::VST3LNd8, ARM::VST3LNd16, ARM::VST3LNd32 };
1830 unsigned QOpcodes0[] = { ARM::VST3LNq16a, ARM::VST3LNq32a };
1831 unsigned QOpcodes1[] = { ARM::VST3LNq16b, ARM::VST3LNq32b };
1832 return SelectVLDSTLane(Op, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001833 }
1834
1835 case Intrinsic::arm_neon_vst4lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001836 unsigned DOpcodes[] = { ARM::VST4LNd8, ARM::VST4LNd16, ARM::VST4LNd32 };
1837 unsigned QOpcodes0[] = { ARM::VST4LNq16a, ARM::VST4LNq32a };
1838 unsigned QOpcodes1[] = { ARM::VST4LNq16b, ARM::VST4LNq32b };
1839 return SelectVLDSTLane(Op, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001840 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001841 }
1842 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001843 }
1844
Evan Chenga8e29892007-01-19 07:51:42 +00001845 return SelectCode(Op);
1846}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001847
Bob Wilson224c2442009-05-19 05:53:42 +00001848bool ARMDAGToDAGISel::
1849SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1850 std::vector<SDValue> &OutOps) {
1851 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson765cc0b2009-10-13 20:50:28 +00001852 // Require the address to be in a register. That is safe for all ARM
1853 // variants and it is hard to do anything much smarter without knowing
1854 // how the operand is used.
1855 OutOps.push_back(Op);
Bob Wilson224c2442009-05-19 05:53:42 +00001856 return false;
1857}
1858
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001859/// createARMISelDag - This pass converts a legalized DAG into a
1860/// ARM-specific DAG, ready for instruction scheduling.
1861///
Bob Wilson522ce972009-09-28 14:30:20 +00001862FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
1863 CodeGenOpt::Level OptLevel) {
1864 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001865}