blob: d67beac3e95d6729b5aa27eaf60720224cc52d02 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000039def X86pextrb : SDNode<"X86ISD::PEXTRB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pextrw : SDNode<"X86ISD::PEXTRW",
42 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
43def X86pinsrb : SDNode<"X86ISD::PINSRB",
44 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
45 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
46def X86pinsrw : SDNode<"X86ISD::PINSRW",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86insrtps : SDNode<"X86ISD::INSERTPS",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000052def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
53 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
54def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
55 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000056def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
57def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000058def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
59def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
60def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
61def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
62def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
63def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
65def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
66def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
67def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070// SSE Complex Patterns
71//===----------------------------------------------------------------------===//
72
73// These are 'extloads' from a scalar to the low element of a vector, zeroing
74// the top elements. These are used for the SSE 'ss' and 'sd' instruction
75// forms.
76def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000077 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000079 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ssmem : Operand<v4f32> {
82 let PrintMethod = "printf32mem";
83 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
84}
85def sdmem : Operand<v2f64> {
86 let PrintMethod = "printf64mem";
87 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
88}
89
90//===----------------------------------------------------------------------===//
91// SSE pattern fragments
92//===----------------------------------------------------------------------===//
93
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
95def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
96def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
97def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
98
Dan Gohman11821702007-07-27 17:16:43 +000099// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000100def alignedstore : PatFrag<(ops node:$val, node:$ptr),
101 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000102 StoreSDNode *ST = cast<StoreSDNode>(N);
103 return !ST->isTruncatingStore() &&
104 ST->getAddressingMode() == ISD::UNINDEXED &&
105 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106}]>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000110 LoadSDNode *LD = cast<LoadSDNode>(N);
111 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
112 LD->getAddressingMode() == ISD::UNINDEXED &&
113 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000114}]>;
115
Dan Gohman11821702007-07-27 17:16:43 +0000116def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
117def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000118def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
119def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
120def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
121def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
122
123// Like 'load', but uses special alignment checks suitable for use in
124// memory operands in most SSE instructions, which are required to
125// be naturally aligned on some targets but not on others.
126// FIXME: Actually implement support for targets that don't require the
127// alignment. This probably wants a subtarget predicate.
128def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000129 LoadSDNode *LD = cast<LoadSDNode>(N);
130 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
131 LD->getAddressingMode() == ISD::UNINDEXED &&
132 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000133}]>;
134
Dan Gohman11821702007-07-27 17:16:43 +0000135def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
136def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000137def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
138def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
139def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
140def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000141def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000142
Bill Wendling3b15d722007-08-11 09:52:53 +0000143// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
144// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000145// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000146def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000147 LoadSDNode *LD = cast<LoadSDNode>(N);
148 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
149 LD->getAddressingMode() == ISD::UNINDEXED &&
150 LD->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000151}]>;
152
153def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000154def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
155def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
156def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
157
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
159def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
160def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
161def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
162def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
163def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
164
Evan Cheng56ec77b2008-09-24 23:27:55 +0000165def vzmovl_v2i64 : PatFrag<(ops node:$src),
166 (bitconvert (v2i64 (X86vzmovl
167 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
168def vzmovl_v4i32 : PatFrag<(ops node:$src),
169 (bitconvert (v4i32 (X86vzmovl
170 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
171
172def vzload_v2i64 : PatFrag<(ops node:$src),
173 (bitconvert (v2i64 (X86vzload node:$src)))>;
174
175
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176def fp32imm0 : PatLeaf<(f32 fpimm), [{
177 return N->isExactlyValue(+0.0);
178}]>;
179
180def PSxLDQ_imm : SDNodeXForm<imm, [{
181 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000182 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183}]>;
184
185// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
186// SHUFP* etc. imm.
187def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
188 return getI8Imm(X86::getShuffleSHUFImmediate(N));
189}]>;
190
191// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
192// PSHUFHW imm.
193def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
194 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
195}]>;
196
197// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
198// PSHUFLW imm.
199def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
200 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
201}]>;
202
203def SSE_splat_mask : PatLeaf<(build_vector), [{
204 return X86::isSplatMask(N);
205}], SHUFFLE_get_shuf_imm>;
206
207def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
208 return X86::isSplatLoMask(N);
209}]>;
210
211def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
212 return X86::isMOVHLPSMask(N);
213}]>;
214
215def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
216 return X86::isMOVHLPS_v_undef_Mask(N);
217}]>;
218
219def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
220 return X86::isMOVHPMask(N);
221}]>;
222
223def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
224 return X86::isMOVLPMask(N);
225}]>;
226
227def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
228 return X86::isMOVLMask(N);
229}]>;
230
231def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
232 return X86::isMOVSHDUPMask(N);
233}]>;
234
235def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
236 return X86::isMOVSLDUPMask(N);
237}]>;
238
239def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
240 return X86::isUNPCKLMask(N);
241}]>;
242
243def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
244 return X86::isUNPCKHMask(N);
245}]>;
246
247def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
248 return X86::isUNPCKL_v_undef_Mask(N);
249}]>;
250
251def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
252 return X86::isUNPCKH_v_undef_Mask(N);
253}]>;
254
255def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
256 return X86::isPSHUFDMask(N);
257}], SHUFFLE_get_shuf_imm>;
258
259def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
260 return X86::isPSHUFHWMask(N);
261}], SHUFFLE_get_pshufhw_imm>;
262
263def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
264 return X86::isPSHUFLWMask(N);
265}], SHUFFLE_get_pshuflw_imm>;
266
267def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
268 return X86::isPSHUFDMask(N);
269}], SHUFFLE_get_shuf_imm>;
270
271def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
272 return X86::isSHUFPMask(N);
273}], SHUFFLE_get_shuf_imm>;
274
275def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
276 return X86::isSHUFPMask(N);
277}], SHUFFLE_get_shuf_imm>;
278
Nate Begeman061db5f2008-05-12 20:34:32 +0000279
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280//===----------------------------------------------------------------------===//
281// SSE scalar FP Instructions
282//===----------------------------------------------------------------------===//
283
284// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
285// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000286// These are expanded by the scheduler.
287let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000289 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000291 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
292 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000294 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000296 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
297 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000299 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 "#CMOV_V4F32 PSEUDO!",
301 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000302 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
303 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000305 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 "#CMOV_V2F64 PSEUDO!",
307 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000308 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
309 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000311 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 "#CMOV_V2I64 PSEUDO!",
313 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000314 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000315 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316}
317
318//===----------------------------------------------------------------------===//
319// SSE1 Instructions
320//===----------------------------------------------------------------------===//
321
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000323let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000324def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000325 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000326let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000327def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000330def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(store FR32:$src, addr:$dst)]>;
333
334// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000335def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000336 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000338def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000339 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000341def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
347
348// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000349def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000350 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000352def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000353 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 [(set GR32:$dst, (int_x86_sse_cvtss2si
355 (load addr:$src)))]>;
356
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000357// Match intrinisics which expect MM and XMM operand(s).
358def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
359 "cvtps2pi\t{$src, $dst|$dst, $src}",
360 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
361def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
362 "cvtps2pi\t{$src, $dst|$dst, $src}",
363 [(set VR64:$dst, (int_x86_sse_cvtps2pi
364 (load addr:$src)))]>;
365def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
366 "cvttps2pi\t{$src, $dst|$dst, $src}",
367 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
368def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
369 "cvttps2pi\t{$src, $dst|$dst, $src}",
370 [(set VR64:$dst, (int_x86_sse_cvttps2pi
371 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000372let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000373 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
374 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
375 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
376 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
377 VR64:$src2))]>;
378 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
379 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
380 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
381 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
382 (load addr:$src2)))]>;
383}
384
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000386def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000387 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 [(set GR32:$dst,
389 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000390def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000391 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 [(set GR32:$dst,
393 (int_x86_sse_cvttss2si(load addr:$src)))]>;
394
Evan Cheng3ea4d672008-03-05 08:19:16 +0000395let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000397 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000398 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
400 GR32:$src2))]>;
401 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000402 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000403 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
405 (loadi32 addr:$src2)))]>;
406}
407
408// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000409let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000410let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000411 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000412 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000413 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000414let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000415 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000416 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000417 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418}
419
Evan Cheng55687072007-09-14 21:48:26 +0000420let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000421def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000422 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000423 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000424def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000425 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000426 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000427 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000428} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429
430// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000431let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000432 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000433 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000434 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
436 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000437 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000438 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000439 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
441 (load addr:$src), imm:$cc))]>;
442}
443
Evan Cheng55687072007-09-14 21:48:26 +0000444let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000445def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000446 (ins VR128:$src1, VR128:$src2),
447 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000448 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000449 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000450def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000451 (ins VR128:$src1, f128mem:$src2),
452 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000453 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000454 (implicit EFLAGS)]>;
455
Evan Cheng621216e2007-09-29 00:00:36 +0000456def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000457 (ins VR128:$src1, VR128:$src2),
458 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000459 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000460 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000461def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000462 (ins VR128:$src1, f128mem:$src2),
463 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000464 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000465 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000466} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467
468// Aliases of packed SSE1 instructions for scalar use. These all have names that
469// start with 'Fs'.
470
471// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000472let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000473def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000474 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 Requires<[HasSSE1]>, TB, OpSize;
476
477// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
478// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000479let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000480def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000481 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482
483// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
484// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000485let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000486def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000487 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000488 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489
490// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000491let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000493 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000494 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000496 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000497 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000499 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000500 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
502}
503
Evan Chengb783fa32007-07-19 01:14:50 +0000504def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000505 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000507 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000508def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000509 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000511 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000512def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000513 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000515 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000516let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000518 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000519 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000520
521let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000523 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000524 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000526}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527
528/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
529///
530/// In addition, we also have a special variant of the scalar form here to
531/// represent the associated intrinsic operation. This form is unlike the
532/// plain scalar form, in that it takes an entire vector (instead of a scalar)
533/// and leaves the top elements undefined.
534///
535/// These three forms can each be reg+reg or reg+mem, so there are a total of
536/// six "instructions".
537///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000538let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
540 SDNode OpNode, Intrinsic F32Int,
541 bit Commutable = 0> {
542 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000543 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000544 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
546 let isCommutable = Commutable;
547 }
548
549 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000550 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
551 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000552 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
554
555 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000556 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
557 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000558 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
560 let isCommutable = Commutable;
561 }
562
563 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000564 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
565 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000566 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000567 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568
569 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000570 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
571 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000572 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
574 let isCommutable = Commutable;
575 }
576
577 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000578 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
579 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000580 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 [(set VR128:$dst, (F32Int VR128:$src1,
582 sse_load_f32:$src2))]>;
583}
584}
585
586// Arithmetic instructions
587defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
588defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
589defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
590defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
591
592/// sse1_fp_binop_rm - Other SSE1 binops
593///
594/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
595/// instructions for a full-vector intrinsic form. Operations that map
596/// onto C operators don't use this form since they just use the plain
597/// vector form instead of having a separate vector intrinsic form.
598///
599/// This provides a total of eight "instructions".
600///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000601let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
603 SDNode OpNode,
604 Intrinsic F32Int,
605 Intrinsic V4F32Int,
606 bit Commutable = 0> {
607
608 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000609 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000610 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
612 let isCommutable = Commutable;
613 }
614
615 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000616 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
617 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000618 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
620
621 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000622 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
623 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000624 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
626 let isCommutable = Commutable;
627 }
628
629 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000630 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
631 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000632 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000633 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634
635 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000636 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
637 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000638 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
640 let isCommutable = Commutable;
641 }
642
643 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000644 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
645 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000646 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 [(set VR128:$dst, (F32Int VR128:$src1,
648 sse_load_f32:$src2))]>;
649
650 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000651 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
652 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000653 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
655 let isCommutable = Commutable;
656 }
657
658 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000659 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
660 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000661 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000662 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663}
664}
665
666defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
667 int_x86_sse_max_ss, int_x86_sse_max_ps>;
668defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
669 int_x86_sse_min_ss, int_x86_sse_min_ps>;
670
671//===----------------------------------------------------------------------===//
672// SSE packed FP Instructions
673
674// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000675let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000676def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000677 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000678let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000679def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000680 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000681 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682
Evan Chengb783fa32007-07-19 01:14:50 +0000683def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000684 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000685 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000687let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000688def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000689 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000690let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000691def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000692 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000693 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000694def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000695 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000696 [(store (v4f32 VR128:$src), addr:$dst)]>;
697
698// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000699let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000700def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000701 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000702 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000703def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000704 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000705 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000706
Evan Cheng3ea4d672008-03-05 08:19:16 +0000707let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 let AddedComplexity = 20 in {
709 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000710 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000711 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000712 [(set VR128:$dst,
713 (v4f32 (vector_shuffle VR128:$src1,
714 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
715 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000717 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000718 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000719 [(set VR128:$dst,
720 (v4f32 (vector_shuffle VR128:$src1,
721 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
722 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000724} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725
Evan Chengd743a5f2008-05-10 00:59:18 +0000726
Evan Chengb783fa32007-07-19 01:14:50 +0000727def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000728 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
730 (iPTR 0))), addr:$dst)]>;
731
732// v2f64 extract element 1 is always custom lowered to unpack high to low
733// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000734def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000735 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 [(store (f64 (vector_extract
737 (v2f64 (vector_shuffle
738 (bc_v2f64 (v4f32 VR128:$src)), (undef),
739 UNPCKH_shuffle_mask)), (iPTR 0))),
740 addr:$dst)]>;
741
Evan Cheng3ea4d672008-03-05 08:19:16 +0000742let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000744def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000745 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 [(set VR128:$dst,
747 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
748 MOVHP_shuffle_mask)))]>;
749
Evan Chengb783fa32007-07-19 01:14:50 +0000750def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000751 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 [(set VR128:$dst,
753 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
754 MOVHLPS_shuffle_mask)))]>;
755} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000756} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757
758
759
760// Arithmetic
761
762/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
763///
764/// In addition, we also have a special variant of the scalar form here to
765/// represent the associated intrinsic operation. This form is unlike the
766/// plain scalar form, in that it takes an entire vector (instead of a
767/// scalar) and leaves the top elements undefined.
768///
769/// And, we have a special variant form for a full-vector intrinsic form.
770///
771/// These four forms can each have a reg or a mem operand, so there are a
772/// total of eight "instructions".
773///
774multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
775 SDNode OpNode,
776 Intrinsic F32Int,
777 Intrinsic V4F32Int,
778 bit Commutable = 0> {
779 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000780 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000781 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 [(set FR32:$dst, (OpNode FR32:$src))]> {
783 let isCommutable = Commutable;
784 }
785
786 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000787 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000788 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
790
791 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000792 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000793 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
795 let isCommutable = Commutable;
796 }
797
798 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000799 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000800 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000801 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802
803 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000804 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 [(set VR128:$dst, (F32Int VR128:$src))]> {
807 let isCommutable = Commutable;
808 }
809
810 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000811 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000812 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
814
815 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000816 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
819 let isCommutable = Commutable;
820 }
821
822 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000823 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000824 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000825 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826}
827
828// Square root.
829defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
830 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
831
832// Reciprocal approximations. Note that these typically require refinement
833// in order to obtain suitable precision.
834defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
835 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
836defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
837 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
838
839// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000840let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841 let isCommutable = 1 in {
842 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000843 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000844 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 [(set VR128:$dst, (v2i64
846 (and VR128:$src1, VR128:$src2)))]>;
847 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000849 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 [(set VR128:$dst, (v2i64
851 (or VR128:$src1, VR128:$src2)))]>;
852 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000853 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000854 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 [(set VR128:$dst, (v2i64
856 (xor VR128:$src1, VR128:$src2)))]>;
857 }
858
859 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000860 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000861 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000862 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
863 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000865 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000866 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000867 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
868 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000870 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000871 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000872 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
873 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000875 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000876 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 [(set VR128:$dst,
878 (v2i64 (and (xor VR128:$src1,
879 (bc_v2i64 (v4i32 immAllOnesV))),
880 VR128:$src2)))]>;
881 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000882 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000883 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000885 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000887 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888}
889
Evan Cheng3ea4d672008-03-05 08:19:16 +0000890let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000892 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
893 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
894 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
895 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000897 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
898 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
899 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000900 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901}
Nate Begeman03605a02008-07-17 16:51:19 +0000902def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
903 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
904def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
905 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906
907// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000908let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
910 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000911 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000913 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 [(set VR128:$dst,
915 (v4f32 (vector_shuffle
916 VR128:$src1, VR128:$src2,
917 SHUFP_shuffle_mask:$src3)))]>;
918 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000919 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000921 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 [(set VR128:$dst,
923 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000924 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925 SHUFP_shuffle_mask:$src3)))]>;
926
927 let AddedComplexity = 10 in {
928 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000929 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000930 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 [(set VR128:$dst,
932 (v4f32 (vector_shuffle
933 VR128:$src1, VR128:$src2,
934 UNPCKH_shuffle_mask)))]>;
935 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000936 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000937 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 [(set VR128:$dst,
939 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000940 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 UNPCKH_shuffle_mask)))]>;
942
943 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000944 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000945 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 [(set VR128:$dst,
947 (v4f32 (vector_shuffle
948 VR128:$src1, VR128:$src2,
949 UNPCKL_shuffle_mask)))]>;
950 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000951 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000952 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 [(set VR128:$dst,
954 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000955 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 UNPCKL_shuffle_mask)))]>;
957 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000958} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959
960// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000961def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000962 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000964def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000965 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
967
Evan Chengd1d68072008-03-08 00:58:38 +0000968// Prefetch intrinsic.
969def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
970 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
971def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
972 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
973def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
974 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
975def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
976 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977
978// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000979def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000980 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
982
983// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000984def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985
986// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000987def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000989def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000990 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991
992// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000993let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000994def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000995 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000996 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997
Evan Chenga15896e2008-03-12 07:02:50 +0000998let Predicates = [HasSSE1] in {
999 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
1000 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
1001 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
1002 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1003 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1004}
1005
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00001007def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001008 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 [(set VR128:$dst,
1010 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001011def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001012 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 [(set VR128:$dst,
1014 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1015
1016// FIXME: may not be able to eliminate this movss with coalescing the src and
1017// dest register classes are different. We really want to write this pattern
1018// like this:
1019// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1020// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00001021def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001022 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1024 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001025def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001026 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 [(store (f32 (vector_extract (v4f32 VR128:$src),
1028 (iPTR 0))), addr:$dst)]>;
1029
1030
1031// Move to lower bits of a VR128, leaving upper bits alone.
1032// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001033let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001034let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001036 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001037 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038
1039 let AddedComplexity = 15 in
1040 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001041 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set VR128:$dst,
1044 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1045 MOVL_shuffle_mask)))]>;
1046}
1047
1048// Move to lower bits of a VR128 and zeroing upper bits.
1049// Loading from memory automatically zeroing upper bits.
1050let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001051def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001052 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001053 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001054 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055
Evan Cheng056afe12008-05-20 18:24:47 +00001056def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001057 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058
1059//===----------------------------------------------------------------------===//
1060// SSE2 Instructions
1061//===----------------------------------------------------------------------===//
1062
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001064let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001065def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001066 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001067let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001068def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001069 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001071def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 [(store FR64:$src, addr:$dst)]>;
1074
1075// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001076def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001077 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001079def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001080 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001082def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001083 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001085def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001086 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001088def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001089 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001091def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1094
1095// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001096def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001097 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1099 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001100def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001101 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1103 Requires<[HasSSE2]>;
1104
1105// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001106def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001107 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001109def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001110 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1112 (load addr:$src)))]>;
1113
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001114// Match intrinisics which expect MM and XMM operand(s).
1115def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1116 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1117 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1118def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1119 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1120 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001121 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001122def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1123 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1124 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1125def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1126 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1127 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001128 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001129def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1130 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1131 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1132def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1133 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1134 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1135 (load addr:$src)))]>;
1136
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001138def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001139 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 [(set GR32:$dst,
1141 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001142def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001143 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1145 (load addr:$src)))]>;
1146
1147// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001148let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001149 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001150 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001151 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001152let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001153 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001154 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001155 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156}
1157
Evan Cheng950aac02007-09-25 01:57:46 +00001158let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001159def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001160 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001161 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001162def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001163 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001164 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001165 (implicit EFLAGS)]>;
1166}
1167
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001169let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001170 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001171 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001172 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1174 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001175 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001176 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1179 (load addr:$src), imm:$cc))]>;
1180}
1181
Evan Cheng950aac02007-09-25 01:57:46 +00001182let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001183def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001184 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001185 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1186 (implicit EFLAGS)]>;
1187def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001188 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001189 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1190 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191
Evan Chengb783fa32007-07-19 01:14:50 +00001192def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001193 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001194 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1195 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001196def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001197 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001198 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001199 (implicit EFLAGS)]>;
1200} // Defs = EFLAGS]
1201
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202// Aliases of packed SSE2 instructions for scalar use. These all have names that
1203// start with 'Fs'.
1204
1205// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001206let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001207def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001208 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 Requires<[HasSSE2]>, TB, OpSize;
1210
1211// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1212// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001213let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001214def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001215 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216
1217// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1218// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001219let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001220def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001221 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001222 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223
1224// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001225let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001227 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1228 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001229 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001231 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1232 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001233 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001235 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1236 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001237 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1239}
1240
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001241def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1242 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001243 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001245 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001246def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1247 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001248 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001250 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001251def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1252 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001253 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001255 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001257let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001259 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001260 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001261let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001263 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001264 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001266}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267
1268/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1269///
1270/// In addition, we also have a special variant of the scalar form here to
1271/// represent the associated intrinsic operation. This form is unlike the
1272/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1273/// and leaves the top elements undefined.
1274///
1275/// These three forms can each be reg+reg or reg+mem, so there are a total of
1276/// six "instructions".
1277///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001278let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001279multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1280 SDNode OpNode, Intrinsic F64Int,
1281 bit Commutable = 0> {
1282 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001283 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001284 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1286 let isCommutable = Commutable;
1287 }
1288
1289 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001290 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001291 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1293
1294 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001295 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001296 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1298 let isCommutable = Commutable;
1299 }
1300
1301 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001302 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001303 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001304 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305
1306 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001307 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001308 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1310 let isCommutable = Commutable;
1311 }
1312
1313 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001314 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001315 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001316 [(set VR128:$dst, (F64Int VR128:$src1,
1317 sse_load_f64:$src2))]>;
1318}
1319}
1320
1321// Arithmetic instructions
1322defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1323defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1324defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1325defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1326
1327/// sse2_fp_binop_rm - Other SSE2 binops
1328///
1329/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1330/// instructions for a full-vector intrinsic form. Operations that map
1331/// onto C operators don't use this form since they just use the plain
1332/// vector form instead of having a separate vector intrinsic form.
1333///
1334/// This provides a total of eight "instructions".
1335///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001336let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1338 SDNode OpNode,
1339 Intrinsic F64Int,
1340 Intrinsic V2F64Int,
1341 bit Commutable = 0> {
1342
1343 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001344 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001345 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1347 let isCommutable = Commutable;
1348 }
1349
1350 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001351 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1352 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001353 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001354 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1355
1356 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001357 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1358 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001359 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001360 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1361 let isCommutable = Commutable;
1362 }
1363
1364 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001365 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1366 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001367 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001368 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369
1370 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001371 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1372 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001373 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1375 let isCommutable = Commutable;
1376 }
1377
1378 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001379 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1380 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001381 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382 [(set VR128:$dst, (F64Int VR128:$src1,
1383 sse_load_f64:$src2))]>;
1384
1385 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001386 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1387 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001388 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001389 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1390 let isCommutable = Commutable;
1391 }
1392
1393 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001394 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1395 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001396 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001397 [(set VR128:$dst, (V2F64Int VR128:$src1,
1398 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001399}
1400}
1401
1402defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1403 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1404defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1405 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1406
1407//===----------------------------------------------------------------------===//
1408// SSE packed FP Instructions
1409
1410// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001411let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001412def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001413 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001414let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001415def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001416 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001417 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001418
Evan Chengb783fa32007-07-19 01:14:50 +00001419def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001420 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001421 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001423let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001424def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001425 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001426let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001427def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001428 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001429 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001430def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001431 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001432 [(store (v2f64 VR128:$src), addr:$dst)]>;
1433
1434// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001435def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001436 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001437 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001438def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001439 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001440 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441
Evan Cheng3ea4d672008-03-05 08:19:16 +00001442let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443 let AddedComplexity = 20 in {
1444 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001445 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001446 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 [(set VR128:$dst,
1448 (v2f64 (vector_shuffle VR128:$src1,
1449 (scalar_to_vector (loadf64 addr:$src2)),
1450 MOVLP_shuffle_mask)))]>;
1451 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001452 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001453 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454 [(set VR128:$dst,
1455 (v2f64 (vector_shuffle VR128:$src1,
1456 (scalar_to_vector (loadf64 addr:$src2)),
1457 MOVHP_shuffle_mask)))]>;
1458 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001459} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001460
Evan Chengb783fa32007-07-19 01:14:50 +00001461def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001462 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001463 [(store (f64 (vector_extract (v2f64 VR128:$src),
1464 (iPTR 0))), addr:$dst)]>;
1465
1466// v2f64 extract element 1 is always custom lowered to unpack high to low
1467// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001468def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001469 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001470 [(store (f64 (vector_extract
1471 (v2f64 (vector_shuffle VR128:$src, (undef),
1472 UNPCKH_shuffle_mask)), (iPTR 0))),
1473 addr:$dst)]>;
1474
1475// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001476def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001477 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001478 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1479 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001480def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001481 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1482 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1483 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001484 TB, Requires<[HasSSE2]>;
1485
1486// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001487def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001488 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1490 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001491def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001492 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1493 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1494 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 XS, Requires<[HasSSE2]>;
1496
Evan Chengb783fa32007-07-19 01:14:50 +00001497def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001498 "cvtps2dq\t{$src, $dst|$dst, $src}",
1499 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001500def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001501 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001503 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001505def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001506 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001507 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1508 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001509def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001510 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001512 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 XS, Requires<[HasSSE2]>;
1514
1515// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001516def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001517 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1519 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001520def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001521 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001523 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524 XD, Requires<[HasSSE2]>;
1525
Evan Chengb783fa32007-07-19 01:14:50 +00001526def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001527 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001529def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001530 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001532 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533
1534// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001535def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001536 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001537 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1538 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001539def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001540 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001541 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1542 (load addr:$src)))]>,
1543 TB, Requires<[HasSSE2]>;
1544
Evan Chengb783fa32007-07-19 01:14:50 +00001545def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001546 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001548def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001549 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001551 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001552
1553// Match intrinsics which expect XMM operand(s).
1554// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001555let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001557 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001558 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001559 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1560 GR32:$src2))]>;
1561def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001562 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001563 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001564 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1565 (loadi32 addr:$src2)))]>;
1566def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001567 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1570 VR128:$src2))]>;
1571def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001572 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1575 (load addr:$src2)))]>;
1576def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001577 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001578 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001579 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1580 VR128:$src2))]>, XS,
1581 Requires<[HasSSE2]>;
1582def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001583 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001584 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001585 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1586 (load addr:$src2)))]>, XS,
1587 Requires<[HasSSE2]>;
1588}
1589
1590// Arithmetic
1591
1592/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1593///
1594/// In addition, we also have a special variant of the scalar form here to
1595/// represent the associated intrinsic operation. This form is unlike the
1596/// plain scalar form, in that it takes an entire vector (instead of a
1597/// scalar) and leaves the top elements undefined.
1598///
1599/// And, we have a special variant form for a full-vector intrinsic form.
1600///
1601/// These four forms can each have a reg or a mem operand, so there are a
1602/// total of eight "instructions".
1603///
1604multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1605 SDNode OpNode,
1606 Intrinsic F64Int,
1607 Intrinsic V2F64Int,
1608 bit Commutable = 0> {
1609 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001610 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001611 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001612 [(set FR64:$dst, (OpNode FR64:$src))]> {
1613 let isCommutable = Commutable;
1614 }
1615
1616 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001617 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001618 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001619 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1620
1621 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001622 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001623 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001624 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1625 let isCommutable = Commutable;
1626 }
1627
1628 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001629 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001630 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001631 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632
1633 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001634 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001635 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001636 [(set VR128:$dst, (F64Int VR128:$src))]> {
1637 let isCommutable = Commutable;
1638 }
1639
1640 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001641 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001642 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1644
1645 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001646 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001647 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001648 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1649 let isCommutable = Commutable;
1650 }
1651
1652 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001653 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001655 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001656}
1657
1658// Square root.
1659defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1660 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1661
1662// There is no f64 version of the reciprocal approximation instructions.
1663
1664// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001665let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666 let isCommutable = 1 in {
1667 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001668 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001669 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001670 [(set VR128:$dst,
1671 (and (bc_v2i64 (v2f64 VR128:$src1)),
1672 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1673 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001674 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001675 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 [(set VR128:$dst,
1677 (or (bc_v2i64 (v2f64 VR128:$src1)),
1678 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1679 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001680 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001681 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001682 [(set VR128:$dst,
1683 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1684 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1685 }
1686
1687 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001688 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001689 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001690 [(set VR128:$dst,
1691 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001692 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001693 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001694 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001695 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 [(set VR128:$dst,
1697 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001698 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001700 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001701 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001702 [(set VR128:$dst,
1703 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001704 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001706 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001707 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708 [(set VR128:$dst,
1709 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1710 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1711 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001712 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001713 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 [(set VR128:$dst,
1715 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001716 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001717}
1718
Evan Cheng3ea4d672008-03-05 08:19:16 +00001719let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001720 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001721 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1722 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1723 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001724 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001726 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1727 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1728 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001729 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001730}
Evan Cheng33754092008-08-05 22:19:15 +00001731def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001732 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001733def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001734 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735
1736// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001737let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001738 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001739 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1740 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1741 [(set VR128:$dst, (v2f64 (vector_shuffle
1742 VR128:$src1, VR128:$src2,
1743 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001744 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001745 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001746 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001747 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001748 [(set VR128:$dst,
1749 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001750 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001751 SHUFP_shuffle_mask:$src3)))]>;
1752
1753 let AddedComplexity = 10 in {
1754 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001755 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001756 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757 [(set VR128:$dst,
1758 (v2f64 (vector_shuffle
1759 VR128:$src1, VR128:$src2,
1760 UNPCKH_shuffle_mask)))]>;
1761 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001762 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001763 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001764 [(set VR128:$dst,
1765 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001766 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 UNPCKH_shuffle_mask)))]>;
1768
1769 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001770 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001771 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 [(set VR128:$dst,
1773 (v2f64 (vector_shuffle
1774 VR128:$src1, VR128:$src2,
1775 UNPCKL_shuffle_mask)))]>;
1776 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001777 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001778 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779 [(set VR128:$dst,
1780 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001781 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782 UNPCKL_shuffle_mask)))]>;
1783 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001784} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001785
1786
1787//===----------------------------------------------------------------------===//
1788// SSE integer instructions
1789
1790// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001791let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001792def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001794let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001795def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001796 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001797 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001798let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001799def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001800 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001801 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001802let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001803def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001804 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001805 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001807let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001808def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001810 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001811 XS, Requires<[HasSSE2]>;
1812
Dan Gohman4a4f1512007-07-18 20:23:34 +00001813// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001814let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001815def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001816 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001817 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1818 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001819def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001820 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001821 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1822 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001823
Evan Cheng88004752008-03-05 08:11:27 +00001824let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001825
1826multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1827 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001828 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001829 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001830 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1831 let isCommutable = Commutable;
1832 }
Evan Chengb783fa32007-07-19 01:14:50 +00001833 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001834 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001835 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001836 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001837}
1838
Evan Chengf90f8f82008-05-03 00:52:09 +00001839multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1840 string OpcodeStr,
1841 Intrinsic IntId, Intrinsic IntId2> {
1842 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1843 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1844 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1845 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1846 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1847 [(set VR128:$dst, (IntId VR128:$src1,
1848 (bitconvert (memopv2i64 addr:$src2))))]>;
1849 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1850 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1851 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1852}
1853
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001854/// PDI_binop_rm - Simple SSE2 binary operator.
1855multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1856 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001857 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001858 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001859 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1860 let isCommutable = Commutable;
1861 }
Evan Chengb783fa32007-07-19 01:14:50 +00001862 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001863 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001864 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001865 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866}
1867
1868/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1869///
1870/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1871/// to collapse (bitconvert VT to VT) into its operand.
1872///
1873multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1874 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001875 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001876 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1878 let isCommutable = Commutable;
1879 }
Evan Chengb783fa32007-07-19 01:14:50 +00001880 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001881 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001882 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001883}
1884
Evan Cheng3ea4d672008-03-05 08:19:16 +00001885} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886
1887// 128-bit Integer Arithmetic
1888
1889defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1890defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1891defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1892defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1893
1894defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1895defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1896defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1897defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1898
1899defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1900defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1901defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1902defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1903
1904defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1905defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1906defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1907defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1908
1909defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1910
1911defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1912defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1913defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1914
1915defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1916
1917defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1918defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1919
1920
1921defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1922defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1923defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1924defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1925defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1926
1927
Evan Chengf90f8f82008-05-03 00:52:09 +00001928defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1929 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1930defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1931 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1932defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1933 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001934
Evan Chengf90f8f82008-05-03 00:52:09 +00001935defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1936 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1937defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1938 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001939defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001940 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941
Evan Chengf90f8f82008-05-03 00:52:09 +00001942defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1943 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001944defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001945 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946
1947// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001948let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001949 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001950 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001951 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001952 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001953 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001954 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001955 // PSRADQri doesn't exist in SSE[1-3].
1956}
1957
1958let Predicates = [HasSSE2] in {
1959 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1960 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1961 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1962 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1963 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1964 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001965
1966 // Shift up / down and insert zero's.
1967 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1968 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1969 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1970 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971}
1972
1973// Logical
1974defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1975defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1976defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1977
Evan Cheng3ea4d672008-03-05 08:19:16 +00001978let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001979 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001980 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001981 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001982 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1983 VR128:$src2)))]>;
1984
1985 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001986 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001987 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001988 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001989 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001990}
1991
1992// SSE2 Integer comparison
1993defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1994defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1995defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1996defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1997defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1998defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1999
Nate Begeman03605a02008-07-17 16:51:19 +00002000def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002001 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002002def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002003 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002004def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002005 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002006def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002007 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002008def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002009 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002010def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002011 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2012
Nate Begeman03605a02008-07-17 16:51:19 +00002013def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002014 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002015def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002016 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002017def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002018 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002019def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002020 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002021def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002022 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002023def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002024 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2025
2026
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002027// Pack instructions
2028defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2029defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2030defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2031
2032// Shuffle and unpack instructions
2033def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002034 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002035 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002036 [(set VR128:$dst, (v4i32 (vector_shuffle
2037 VR128:$src1, (undef),
2038 PSHUFD_shuffle_mask:$src2)))]>;
2039def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002040 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002041 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002042 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002043 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 (undef),
2045 PSHUFD_shuffle_mask:$src2)))]>;
2046
2047// SSE2 with ImmT == Imm8 and XS prefix.
2048def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002049 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002050 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 [(set VR128:$dst, (v8i16 (vector_shuffle
2052 VR128:$src1, (undef),
2053 PSHUFHW_shuffle_mask:$src2)))]>,
2054 XS, Requires<[HasSSE2]>;
2055def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002056 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002057 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002058 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002059 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 (undef),
2061 PSHUFHW_shuffle_mask:$src2)))]>,
2062 XS, Requires<[HasSSE2]>;
2063
2064// SSE2 with ImmT == Imm8 and XD prefix.
2065def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002066 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002067 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 [(set VR128:$dst, (v8i16 (vector_shuffle
2069 VR128:$src1, (undef),
2070 PSHUFLW_shuffle_mask:$src2)))]>,
2071 XD, Requires<[HasSSE2]>;
2072def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002073 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002074 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002076 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002077 (undef),
2078 PSHUFLW_shuffle_mask:$src2)))]>,
2079 XD, Requires<[HasSSE2]>;
2080
2081
Evan Cheng3ea4d672008-03-05 08:19:16 +00002082let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002083 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002084 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002085 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002086 [(set VR128:$dst,
2087 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2088 UNPCKL_shuffle_mask)))]>;
2089 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002090 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002091 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 [(set VR128:$dst,
2093 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002094 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 UNPCKL_shuffle_mask)))]>;
2096 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002097 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002098 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 [(set VR128:$dst,
2100 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2101 UNPCKL_shuffle_mask)))]>;
2102 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002103 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002104 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 [(set VR128:$dst,
2106 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002107 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108 UNPCKL_shuffle_mask)))]>;
2109 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002110 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002111 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 [(set VR128:$dst,
2113 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2114 UNPCKL_shuffle_mask)))]>;
2115 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002116 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002118 [(set VR128:$dst,
2119 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002120 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 UNPCKL_shuffle_mask)))]>;
2122 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002123 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002124 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002125 [(set VR128:$dst,
2126 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2127 UNPCKL_shuffle_mask)))]>;
2128 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002129 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002130 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131 [(set VR128:$dst,
2132 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002133 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 UNPCKL_shuffle_mask)))]>;
2135
2136 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002137 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002138 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 [(set VR128:$dst,
2140 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2141 UNPCKH_shuffle_mask)))]>;
2142 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002143 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002144 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 [(set VR128:$dst,
2146 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002147 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 UNPCKH_shuffle_mask)))]>;
2149 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002150 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002151 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002152 [(set VR128:$dst,
2153 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2154 UNPCKH_shuffle_mask)))]>;
2155 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002156 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002157 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158 [(set VR128:$dst,
2159 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002160 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 UNPCKH_shuffle_mask)))]>;
2162 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002163 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(set VR128:$dst,
2166 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2167 UNPCKH_shuffle_mask)))]>;
2168 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002169 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002170 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002171 [(set VR128:$dst,
2172 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002173 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 UNPCKH_shuffle_mask)))]>;
2175 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002176 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002177 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178 [(set VR128:$dst,
2179 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2180 UNPCKH_shuffle_mask)))]>;
2181 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002182 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002183 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 [(set VR128:$dst,
2185 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002186 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 UNPCKH_shuffle_mask)))]>;
2188}
2189
2190// Extract / Insert
2191def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002192 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002193 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002194 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002195 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002196let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002197 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002198 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002199 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002200 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002202 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002204 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002205 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002206 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002207 [(set VR128:$dst,
2208 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2209 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002210}
2211
2212// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002213def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002214 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2216
2217// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002218let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002219def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002220 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002221 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002222
2223// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002224def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002225 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002226 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002227def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002228 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002229 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002230def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002231 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002232 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2233 TB, Requires<[HasSSE2]>;
2234
2235// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002236def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002237 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002238 TB, Requires<[HasSSE2]>;
2239
2240// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002241def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002243def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002244 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2245
Andrew Lenharth785610d2008-02-16 01:24:58 +00002246//TODO: custom lower this so as to never even generate the noop
2247def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2248 (i8 0)), (NOOP)>;
2249def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2250def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2251def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2252 (i8 1)), (MFENCE)>;
2253
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002254// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00002255let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002256 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002257 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002258 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002259
2260// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002261def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002262 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002263 [(set VR128:$dst,
2264 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002265def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002266 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002267 [(set VR128:$dst,
2268 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2269
Evan Chengb783fa32007-07-19 01:14:50 +00002270def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002271 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002272 [(set VR128:$dst,
2273 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002274def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002275 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002276 [(set VR128:$dst,
2277 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2278
Evan Chengb783fa32007-07-19 01:14:50 +00002279def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002280 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002281 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2282
Evan Chengb783fa32007-07-19 01:14:50 +00002283def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002284 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2286
2287// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002288def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002289 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002290 [(set VR128:$dst,
2291 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2292 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002293def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002294 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295 [(store (i64 (vector_extract (v2i64 VR128:$src),
2296 (iPTR 0))), addr:$dst)]>;
2297
2298// FIXME: may not be able to eliminate this movss with coalescing the src and
2299// dest register classes are different. We really want to write this pattern
2300// like this:
2301// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2302// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002303def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002304 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002305 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2306 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002307def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002308 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002309 [(store (f64 (vector_extract (v2f64 VR128:$src),
2310 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002311def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002312 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002313 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2314 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002315def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002316 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002317 [(store (i32 (vector_extract (v4i32 VR128:$src),
2318 (iPTR 0))), addr:$dst)]>;
2319
Evan Chengb783fa32007-07-19 01:14:50 +00002320def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002321 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002323def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002324 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002325 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2326
2327
2328// Move to lower bits of a VR128, leaving upper bits alone.
2329// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002330let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002331 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002332 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002333 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002334 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002335
2336 let AddedComplexity = 15 in
2337 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002338 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002339 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002340 [(set VR128:$dst,
2341 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2342 MOVL_shuffle_mask)))]>;
2343}
2344
2345// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002346def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002347 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002348 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2349
2350// Move to lower bits of a VR128 and zeroing upper bits.
2351// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002352let AddedComplexity = 20 in {
2353def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2354 "movsd\t{$src, $dst|$dst, $src}",
2355 [(set VR128:$dst,
2356 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2357 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002358
Evan Cheng056afe12008-05-20 18:24:47 +00002359def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2360 (MOVZSD2PDrm addr:$src)>;
2361def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002362 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002363def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002364}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002365
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002366// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002367let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002368def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002369 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002370 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002371 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002372// This is X86-64 only.
2373def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2374 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002375 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002376 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002377}
2378
2379let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002380def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002381 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002382 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002383 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002384 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002385
2386def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2387 (MOVZDI2PDIrm addr:$src)>;
2388def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2389 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002390def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2391 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002392
Evan Chengb783fa32007-07-19 01:14:50 +00002393def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002394 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002395 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002396 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002397 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002398 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002399
Evan Cheng3ad16c42008-05-22 18:56:56 +00002400def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2401 (MOVZQI2PQIrm addr:$src)>;
2402def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2403 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002404def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002405}
Evan Chenge9b9c672008-05-09 21:53:03 +00002406
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002407// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2408// IA32 document. movq xmm1, xmm2 does clear the high bits.
2409let AddedComplexity = 15 in
2410def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2411 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002412 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002413 XS, Requires<[HasSSE2]>;
2414
Evan Cheng056afe12008-05-20 18:24:47 +00002415let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002416def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2417 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002418 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002419 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002420 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002421
Evan Cheng056afe12008-05-20 18:24:47 +00002422def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2423 (MOVZPQILo2PQIrm addr:$src)>;
2424}
2425
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002426//===----------------------------------------------------------------------===//
2427// SSE3 Instructions
2428//===----------------------------------------------------------------------===//
2429
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002430// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002431def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002432 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002433 [(set VR128:$dst, (v4f32 (vector_shuffle
2434 VR128:$src, (undef),
2435 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002436def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002437 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002438 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002439 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002440 MOVSHDUP_shuffle_mask)))]>;
2441
Evan Chengb783fa32007-07-19 01:14:50 +00002442def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002443 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444 [(set VR128:$dst, (v4f32 (vector_shuffle
2445 VR128:$src, (undef),
2446 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002447def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002448 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002449 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002450 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451 MOVSLDUP_shuffle_mask)))]>;
2452
Evan Chengb783fa32007-07-19 01:14:50 +00002453def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002454 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002455 [(set VR128:$dst, (v2f64 (vector_shuffle
2456 VR128:$src, (undef),
2457 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002458def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002459 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460 [(set VR128:$dst,
2461 (v2f64 (vector_shuffle
2462 (scalar_to_vector (loadf64 addr:$src)),
2463 (undef),
2464 SSE_splat_lo_mask)))]>;
2465
2466// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002467let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002469 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002470 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2472 VR128:$src2))]>;
2473 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002474 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002475 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002476 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002477 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002478 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002479 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002480 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002481 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2482 VR128:$src2))]>;
2483 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002484 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002485 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002486 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002487 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002488}
2489
Evan Chengb783fa32007-07-19 01:14:50 +00002490def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002491 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002492 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2493
2494// Horizontal ops
2495class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002496 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002497 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002498 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2499class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002500 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002501 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002502 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002503class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002504 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002505 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2507class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002508 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002509 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002510 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002511
Evan Cheng3ea4d672008-03-05 08:19:16 +00002512let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002513 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2514 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2515 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2516 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2517 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2518 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2519 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2520 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2521}
2522
2523// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002524def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002525 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002526def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002527 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2528
2529// vector_shuffle v1, <undef> <1, 1, 3, 3>
2530let AddedComplexity = 15 in
2531def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2532 MOVSHDUP_shuffle_mask)),
2533 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2534let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002535def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002536 MOVSHDUP_shuffle_mask)),
2537 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2538
2539// vector_shuffle v1, <undef> <0, 0, 2, 2>
2540let AddedComplexity = 15 in
2541 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2542 MOVSLDUP_shuffle_mask)),
2543 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2544let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002545 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 MOVSLDUP_shuffle_mask)),
2547 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2548
2549//===----------------------------------------------------------------------===//
2550// SSSE3 Instructions
2551//===----------------------------------------------------------------------===//
2552
Bill Wendling98680292007-08-10 06:22:27 +00002553/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002554multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2555 Intrinsic IntId64, Intrinsic IntId128> {
2556 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2557 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2558 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002559
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002560 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2561 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2562 [(set VR64:$dst,
2563 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2564
2565 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2566 (ins VR128:$src),
2567 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2568 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2569 OpSize;
2570
2571 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2572 (ins i128mem:$src),
2573 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2574 [(set VR128:$dst,
2575 (IntId128
2576 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002577}
2578
Bill Wendling98680292007-08-10 06:22:27 +00002579/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002580multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2581 Intrinsic IntId64, Intrinsic IntId128> {
2582 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2583 (ins VR64:$src),
2584 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2585 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002586
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002587 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2588 (ins i64mem:$src),
2589 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2590 [(set VR64:$dst,
2591 (IntId64
2592 (bitconvert (memopv4i16 addr:$src))))]>;
2593
2594 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2595 (ins VR128:$src),
2596 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2597 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2598 OpSize;
2599
2600 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2601 (ins i128mem:$src),
2602 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2603 [(set VR128:$dst,
2604 (IntId128
2605 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002606}
2607
2608/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002609multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2610 Intrinsic IntId64, Intrinsic IntId128> {
2611 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2612 (ins VR64:$src),
2613 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2614 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002615
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002616 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2617 (ins i64mem:$src),
2618 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2619 [(set VR64:$dst,
2620 (IntId64
2621 (bitconvert (memopv2i32 addr:$src))))]>;
2622
2623 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2624 (ins VR128:$src),
2625 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2626 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2627 OpSize;
2628
2629 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2630 (ins i128mem:$src),
2631 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2632 [(set VR128:$dst,
2633 (IntId128
2634 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002635}
2636
2637defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2638 int_x86_ssse3_pabs_b,
2639 int_x86_ssse3_pabs_b_128>;
2640defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2641 int_x86_ssse3_pabs_w,
2642 int_x86_ssse3_pabs_w_128>;
2643defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2644 int_x86_ssse3_pabs_d,
2645 int_x86_ssse3_pabs_d_128>;
2646
2647/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002648let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002649 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2650 Intrinsic IntId64, Intrinsic IntId128,
2651 bit Commutable = 0> {
2652 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2653 (ins VR64:$src1, VR64:$src2),
2654 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2655 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2656 let isCommutable = Commutable;
2657 }
2658 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2659 (ins VR64:$src1, i64mem:$src2),
2660 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2661 [(set VR64:$dst,
2662 (IntId64 VR64:$src1,
2663 (bitconvert (memopv8i8 addr:$src2))))]>;
2664
2665 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2666 (ins VR128:$src1, VR128:$src2),
2667 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2668 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2669 OpSize {
2670 let isCommutable = Commutable;
2671 }
2672 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2673 (ins VR128:$src1, i128mem:$src2),
2674 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2675 [(set VR128:$dst,
2676 (IntId128 VR128:$src1,
2677 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2678 }
2679}
2680
2681/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002682let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002683 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2684 Intrinsic IntId64, Intrinsic IntId128,
2685 bit Commutable = 0> {
2686 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2687 (ins VR64:$src1, VR64:$src2),
2688 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2689 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2690 let isCommutable = Commutable;
2691 }
2692 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2693 (ins VR64:$src1, i64mem:$src2),
2694 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2695 [(set VR64:$dst,
2696 (IntId64 VR64:$src1,
2697 (bitconvert (memopv4i16 addr:$src2))))]>;
2698
2699 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2700 (ins VR128:$src1, VR128:$src2),
2701 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2702 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2703 OpSize {
2704 let isCommutable = Commutable;
2705 }
2706 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2707 (ins VR128:$src1, i128mem:$src2),
2708 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2709 [(set VR128:$dst,
2710 (IntId128 VR128:$src1,
2711 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2712 }
2713}
2714
2715/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002716let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002717 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2718 Intrinsic IntId64, Intrinsic IntId128,
2719 bit Commutable = 0> {
2720 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2721 (ins VR64:$src1, VR64:$src2),
2722 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2723 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2724 let isCommutable = Commutable;
2725 }
2726 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2727 (ins VR64:$src1, i64mem:$src2),
2728 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2729 [(set VR64:$dst,
2730 (IntId64 VR64:$src1,
2731 (bitconvert (memopv2i32 addr:$src2))))]>;
2732
2733 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2734 (ins VR128:$src1, VR128:$src2),
2735 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2736 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2737 OpSize {
2738 let isCommutable = Commutable;
2739 }
2740 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2741 (ins VR128:$src1, i128mem:$src2),
2742 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2743 [(set VR128:$dst,
2744 (IntId128 VR128:$src1,
2745 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2746 }
2747}
2748
2749defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2750 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002751 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002752defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2753 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002754 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002755defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2756 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002757 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002758defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2759 int_x86_ssse3_phsub_w,
2760 int_x86_ssse3_phsub_w_128>;
2761defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2762 int_x86_ssse3_phsub_d,
2763 int_x86_ssse3_phsub_d_128>;
2764defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2765 int_x86_ssse3_phsub_sw,
2766 int_x86_ssse3_phsub_sw_128>;
2767defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2768 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002769 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002770defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2771 int_x86_ssse3_pmul_hr_sw,
2772 int_x86_ssse3_pmul_hr_sw_128, 1>;
2773defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2774 int_x86_ssse3_pshuf_b,
2775 int_x86_ssse3_pshuf_b_128>;
2776defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2777 int_x86_ssse3_psign_b,
2778 int_x86_ssse3_psign_b_128>;
2779defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2780 int_x86_ssse3_psign_w,
2781 int_x86_ssse3_psign_w_128>;
2782defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2783 int_x86_ssse3_psign_d,
2784 int_x86_ssse3_psign_d_128>;
2785
Evan Cheng3ea4d672008-03-05 08:19:16 +00002786let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002787 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2788 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002789 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002790 [(set VR64:$dst,
2791 (int_x86_ssse3_palign_r
2792 VR64:$src1, VR64:$src2,
2793 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002794 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002795 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002796 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002797 [(set VR64:$dst,
2798 (int_x86_ssse3_palign_r
2799 VR64:$src1,
2800 (bitconvert (memopv2i32 addr:$src2)),
2801 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002802
Bill Wendling1dc817c2007-08-10 09:00:17 +00002803 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2804 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002805 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002806 [(set VR128:$dst,
2807 (int_x86_ssse3_palign_r_128
2808 VR128:$src1, VR128:$src2,
2809 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002810 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002811 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002812 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002813 [(set VR128:$dst,
2814 (int_x86_ssse3_palign_r_128
2815 VR128:$src1,
2816 (bitconvert (memopv4i32 addr:$src2)),
2817 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002818}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002819
2820//===----------------------------------------------------------------------===//
2821// Non-Instruction Patterns
2822//===----------------------------------------------------------------------===//
2823
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002824// extload f32 -> f64. This matches load+fextend because we have a hack in
2825// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2826// Since these loads aren't folded into the fextend, we have to match it
2827// explicitly here.
2828let Predicates = [HasSSE2] in
2829 def : Pat<(fextend (loadf32 addr:$src)),
2830 (CVTSS2SDrm addr:$src)>;
2831
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002832// bit_convert
2833let Predicates = [HasSSE2] in {
2834 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2835 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2836 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2837 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2838 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2839 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2840 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2841 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2842 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2843 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2844 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2845 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2846 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2847 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2848 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2849 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2850 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2851 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2852 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2853 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2854 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2855 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2856 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2857 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2858 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2859 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2860 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2861 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2862 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2863 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2864}
2865
2866// Move scalar to XMM zero-extended
2867// movd to XMM register zero-extends
2868let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002869// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002870def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002872def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002873 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Chenge259e872008-05-09 23:37:55 +00002874def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
2875 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002876def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
2877 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002878}
2879
2880// Splat v2f64 / v2i64
2881let AddedComplexity = 10 in {
2882def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2883 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2884def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2885 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2886def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2887 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2888def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2889 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2890}
2891
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002892// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002893def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2894 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002895 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2896 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002897// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002898def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2899 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002900 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2901 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002902// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002903def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002904 SHUFP_unary_shuffle_mask:$sm),
2905 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2906 Requires<[HasSSE2]>;
2907// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002908def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2909 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002910 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2911 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002912def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2913 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002914 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2915 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002916// Special binary v2i64 shuffle cases using SHUFPDrri.
2917def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2918 SHUFP_shuffle_mask:$sm)),
2919 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2920 Requires<[HasSSE2]>;
2921// Special unary SHUFPDrri case.
2922def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
2923 SHUFP_unary_shuffle_mask:$sm)),
2924 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2925 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926
2927// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2928let AddedComplexity = 10 in {
2929def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2930 UNPCKL_v_undef_shuffle_mask)),
2931 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2932def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2933 UNPCKL_v_undef_shuffle_mask)),
2934 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2935def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2936 UNPCKL_v_undef_shuffle_mask)),
2937 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2938def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2939 UNPCKL_v_undef_shuffle_mask)),
2940 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2941}
2942
2943// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2944let AddedComplexity = 10 in {
2945def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2946 UNPCKH_v_undef_shuffle_mask)),
2947 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2948def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2949 UNPCKH_v_undef_shuffle_mask)),
2950 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2951def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2952 UNPCKH_v_undef_shuffle_mask)),
2953 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2954def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2955 UNPCKH_v_undef_shuffle_mask)),
2956 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2957}
2958
2959let AddedComplexity = 15 in {
2960// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2961def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2962 MOVHP_shuffle_mask)),
2963 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2964
2965// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2966def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2967 MOVHLPS_shuffle_mask)),
2968 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2969
2970// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2971def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2972 MOVHLPS_v_undef_shuffle_mask)),
2973 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2974def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2975 MOVHLPS_v_undef_shuffle_mask)),
2976 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2977}
2978
2979let AddedComplexity = 20 in {
2980// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2981// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Cheng00b66ef2008-05-23 00:37:07 +00002982def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002983 MOVLP_shuffle_mask)),
2984 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002985def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002986 MOVLP_shuffle_mask)),
2987 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002988def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989 MOVHP_shuffle_mask)),
2990 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002991def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002992 MOVHP_shuffle_mask)),
2993 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2994
Evan Cheng2b2a7012008-05-23 21:23:16 +00002995def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2996 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002997 MOVLP_shuffle_mask)),
2998 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00002999def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003000 MOVLP_shuffle_mask)),
3001 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2b2a7012008-05-23 21:23:16 +00003002def : Pat<(v4i32 (vector_shuffle VR128:$src1,
3003 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003004 MOVHP_shuffle_mask)),
3005 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng00b66ef2008-05-23 00:37:07 +00003006def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memop addr:$src2),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00003007 MOVHP_shuffle_mask)),
3008 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003009}
3010
Evan Cheng2b2a7012008-05-23 21:23:16 +00003011// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
3012// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
3013def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3014 MOVLP_shuffle_mask)), addr:$src1),
3015 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3016def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3017 MOVLP_shuffle_mask)), addr:$src1),
3018 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3019def : Pat<(store (v4f32 (vector_shuffle (memop addr:$src1), VR128:$src2,
3020 MOVHP_shuffle_mask)), addr:$src1),
3021 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3022def : Pat<(store (v2f64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3023 MOVHP_shuffle_mask)), addr:$src1),
3024 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3025
3026def : Pat<(store (v4i32 (vector_shuffle
3027 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3028 MOVLP_shuffle_mask)), addr:$src1),
3029 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3030def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3031 MOVLP_shuffle_mask)), addr:$src1),
3032 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3033def : Pat<(store (v4i32 (vector_shuffle
3034 (bc_v4i32 (memopv2i64 addr:$src1)), VR128:$src2,
3035 MOVHP_shuffle_mask)), addr:$src1),
3036 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
3037def : Pat<(store (v2i64 (vector_shuffle (memop addr:$src1), VR128:$src2,
3038 MOVHP_shuffle_mask)), addr:$src1),
3039 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3040
3041
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003042let AddedComplexity = 15 in {
3043// Setting the lowest element in the vector.
3044def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3045 MOVL_shuffle_mask)),
3046 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3047def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
3048 MOVL_shuffle_mask)),
3049 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3050
3051// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
3052def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
3053 MOVLP_shuffle_mask)),
3054 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3055def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3056 MOVLP_shuffle_mask)),
3057 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3058}
3059
3060// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003061let AddedComplexity = 15 in
3062def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
3063 MOVL_shuffle_mask)),
3064 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003065def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003066 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003067
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003068// Some special case pandn patterns.
3069def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3070 VR128:$src2)),
3071 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3072def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3073 VR128:$src2)),
3074 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3075def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3076 VR128:$src2)),
3077 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3078
3079def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003080 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003081 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3082def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003083 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003084 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3085def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003086 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003087 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3088
Nate Begeman78246ca2007-11-17 03:58:34 +00003089// vector -> vector casts
3090def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3091 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3092def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3093 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003094def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3095 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3096def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3097 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003098
Evan Cheng51a49b22007-07-20 00:27:43 +00003099// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003100def : Pat<(alignedloadv4i32 addr:$src),
3101 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3102def : Pat<(loadv4i32 addr:$src),
3103 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003104def : Pat<(alignedloadv2i64 addr:$src),
3105 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3106def : Pat<(loadv2i64 addr:$src),
3107 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3108
3109def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3110 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3111def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3112 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3113def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3114 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3115def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3116 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3117def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3118 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3119def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3120 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3121def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3122 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3123def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3124 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003125
3126//===----------------------------------------------------------------------===//
3127// SSE4.1 Instructions
3128//===----------------------------------------------------------------------===//
3129
Nate Begemanb2975562008-02-03 07:18:54 +00003130multiclass sse41_fp_unop_rm<bits<8> opcss, bits<8> opcps,
3131 bits<8> opcsd, bits<8> opcpd,
3132 string OpcodeStr,
3133 Intrinsic F32Int,
3134 Intrinsic V4F32Int,
3135 Intrinsic F64Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003136 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003137 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003138 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003139 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003140 !strconcat(OpcodeStr,
3141 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003142 [(set VR128:$dst, (F32Int VR128:$src1, imm:$src2))]>,
3143 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003144
3145 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003146 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003147 (outs VR128:$dst), (ins ssmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003148 !strconcat(OpcodeStr,
3149 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003150 [(set VR128:$dst, (F32Int sse_load_f32:$src1, imm:$src2))]>,
3151 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003152
3153 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003154 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003155 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003156 !strconcat(OpcodeStr,
3157 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003158 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3159 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003160
3161 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003162 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003163 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003164 !strconcat(OpcodeStr,
3165 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003166 [(set VR128:$dst,
3167 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003168 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003169
3170 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003171 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003172 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003173 !strconcat(OpcodeStr,
3174 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003175 [(set VR128:$dst, (F64Int VR128:$src1, imm:$src2))]>,
3176 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003177
3178 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003179 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003180 (outs VR128:$dst), (ins sdmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003181 !strconcat(OpcodeStr,
3182 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003183 [(set VR128:$dst, (F64Int sse_load_f64:$src1, imm:$src2))]>,
3184 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003185
3186 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003187 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003188 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003189 !strconcat(OpcodeStr,
3190 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003191 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3192 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003193
3194 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003195 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003196 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003197 !strconcat(OpcodeStr,
3198 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003199 [(set VR128:$dst,
3200 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003201 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003202}
3203
3204// FP round - roundss, roundps, roundsd, roundpd
3205defm ROUND : sse41_fp_unop_rm<0x0A, 0x08, 0x0B, 0x09, "round",
3206 int_x86_sse41_round_ss, int_x86_sse41_round_ps,
3207 int_x86_sse41_round_sd, int_x86_sse41_round_pd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003208
3209// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3210multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3211 Intrinsic IntId128> {
3212 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3213 (ins VR128:$src),
3214 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3215 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3216 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3217 (ins i128mem:$src),
3218 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3219 [(set VR128:$dst,
3220 (IntId128
3221 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3222}
3223
3224defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3225 int_x86_sse41_phminposuw>;
3226
3227/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003228let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003229 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3230 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003231 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3232 (ins VR128:$src1, VR128:$src2),
3233 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3234 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3235 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003236 let isCommutable = Commutable;
3237 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003238 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3239 (ins VR128:$src1, i128mem:$src2),
3240 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3241 [(set VR128:$dst,
3242 (IntId128 VR128:$src1,
3243 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003244 }
3245}
3246
3247defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3248 int_x86_sse41_pcmpeqq, 1>;
3249defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3250 int_x86_sse41_packusdw, 0>;
3251defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3252 int_x86_sse41_pminsb, 1>;
3253defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3254 int_x86_sse41_pminsd, 1>;
3255defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3256 int_x86_sse41_pminud, 1>;
3257defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3258 int_x86_sse41_pminuw, 1>;
3259defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3260 int_x86_sse41_pmaxsb, 1>;
3261defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3262 int_x86_sse41_pmaxsd, 1>;
3263defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3264 int_x86_sse41_pmaxud, 1>;
3265defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3266 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003267
Nate Begeman03605a02008-07-17 16:51:19 +00003268def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3269 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3270def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3271 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3272
Nate Begeman58057962008-02-09 01:38:08 +00003273
3274/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003275let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003276 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3277 SDNode OpNode, Intrinsic IntId128,
3278 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003279 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3280 (ins VR128:$src1, VR128:$src2),
3281 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003282 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3283 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003284 let isCommutable = Commutable;
3285 }
3286 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3287 (ins VR128:$src1, VR128:$src2),
3288 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3289 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3290 OpSize {
3291 let isCommutable = Commutable;
3292 }
3293 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3294 (ins VR128:$src1, i128mem:$src2),
3295 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3296 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003297 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003298 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3299 (ins VR128:$src1, i128mem:$src2),
3300 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3301 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003302 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003303 OpSize;
3304 }
3305}
Dan Gohmane3731f52008-05-23 17:49:40 +00003306defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003307 int_x86_sse41_pmulld, 1>;
Dan Gohmane3731f52008-05-23 17:49:40 +00003308defm PMULDQ : SS41I_binop_patint<0x28, "pmuldq", v2i64, mul,
3309 int_x86_sse41_pmuldq, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003310
3311
Evan Cheng78d00612008-03-14 07:39:27 +00003312/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003313let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003314 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3315 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003316 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003317 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3318 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003319 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003320 [(set VR128:$dst,
3321 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3322 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003323 let isCommutable = Commutable;
3324 }
Evan Cheng78d00612008-03-14 07:39:27 +00003325 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003326 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3327 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003328 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003329 [(set VR128:$dst,
3330 (IntId128 VR128:$src1,
3331 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3332 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003333 }
3334}
3335
3336defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3337 int_x86_sse41_blendps, 0>;
3338defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3339 int_x86_sse41_blendpd, 0>;
3340defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3341 int_x86_sse41_pblendw, 0>;
3342defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3343 int_x86_sse41_dpps, 1>;
3344defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3345 int_x86_sse41_dppd, 1>;
3346defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003347 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003348
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003349
Evan Cheng78d00612008-03-14 07:39:27 +00003350/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003351let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003352 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3353 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3354 (ins VR128:$src1, VR128:$src2),
3355 !strconcat(OpcodeStr,
3356 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3357 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3358 OpSize;
3359
3360 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3361 (ins VR128:$src1, i128mem:$src2),
3362 !strconcat(OpcodeStr,
3363 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3364 [(set VR128:$dst,
3365 (IntId VR128:$src1,
3366 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3367 }
3368}
3369
3370defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3371defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3372defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3373
3374
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003375multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3376 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3377 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3378 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3379
3380 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3381 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003382 [(set VR128:$dst,
3383 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3384 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003385}
3386
3387defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3388defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3389defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3390defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3391defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3392defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3393
Evan Cheng56ec77b2008-09-24 23:27:55 +00003394// Common patterns involving scalar load.
3395def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3396 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3397def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3398 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3399
3400def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3401 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3402def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3403 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3404
3405def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3406 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3407def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3408 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3409
3410def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3411 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3412def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3413 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3414
3415def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3416 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3417def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3418 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3419
3420def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3421 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3422def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3423 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3424
3425
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003426multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3427 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3428 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3429 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3430
3431 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3432 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003433 [(set VR128:$dst,
3434 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3435 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003436}
3437
3438defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3439defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3440defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3441defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3442
Evan Cheng56ec77b2008-09-24 23:27:55 +00003443// Common patterns involving scalar load
3444def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003445 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003446def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003447 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003448
3449def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003450 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003451def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003452 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003453
3454
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003455multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3456 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3457 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3458 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3459
Evan Cheng56ec77b2008-09-24 23:27:55 +00003460 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003461 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3462 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003463 [(set VR128:$dst, (IntId (bitconvert
3464 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3465 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003466}
3467
3468defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3469defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3470
Evan Cheng56ec77b2008-09-24 23:27:55 +00003471// Common patterns involving scalar load
3472def : Pat<(int_x86_sse41_pmovsxbq
3473 (bitconvert (v4i32 (X86vzmovl
3474 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003475 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003476
3477def : Pat<(int_x86_sse41_pmovzxbq
3478 (bitconvert (v4i32 (X86vzmovl
3479 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003480 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003481
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003482
Nate Begemand77e59e2008-02-11 04:19:36 +00003483/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3484multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003485 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003486 (ins VR128:$src1, i32i8imm:$src2),
3487 !strconcat(OpcodeStr,
3488 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003489 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3490 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003491 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003492 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3493 !strconcat(OpcodeStr,
3494 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003495 []>, OpSize;
3496// FIXME:
3497// There's an AssertZext in the way of writing the store pattern
3498// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003499}
3500
Nate Begemand77e59e2008-02-11 04:19:36 +00003501defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003502
Nate Begemand77e59e2008-02-11 04:19:36 +00003503
3504/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3505multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003506 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003507 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3508 !strconcat(OpcodeStr,
3509 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3510 []>, OpSize;
3511// FIXME:
3512// There's an AssertZext in the way of writing the store pattern
3513// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3514}
3515
3516defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3517
3518
3519/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3520multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003521 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003522 (ins VR128:$src1, i32i8imm:$src2),
3523 !strconcat(OpcodeStr,
3524 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3525 [(set GR32:$dst,
3526 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003527 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003528 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3529 !strconcat(OpcodeStr,
3530 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3531 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3532 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003533}
3534
Nate Begemand77e59e2008-02-11 04:19:36 +00003535defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003536
Nate Begemand77e59e2008-02-11 04:19:36 +00003537
Evan Cheng6c249332008-03-24 21:52:23 +00003538/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3539/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003540multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003541 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003542 (ins VR128:$src1, i32i8imm:$src2),
3543 !strconcat(OpcodeStr,
3544 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003545 [(set GR32:$dst,
3546 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003547 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003548 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003549 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3550 !strconcat(OpcodeStr,
3551 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003552 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003553 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003554}
3555
Nate Begemand77e59e2008-02-11 04:19:36 +00003556defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003557
Dan Gohmana41862a2008-08-08 18:30:21 +00003558// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3559def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3560 imm:$src2))),
3561 addr:$dst),
3562 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3563 Requires<[HasSSE41]>;
3564
Evan Cheng3ea4d672008-03-05 08:19:16 +00003565let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003566 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003567 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003568 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3569 !strconcat(OpcodeStr,
3570 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3571 [(set VR128:$dst,
3572 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003573 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003574 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3575 !strconcat(OpcodeStr,
3576 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3577 [(set VR128:$dst,
3578 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3579 imm:$src3))]>, OpSize;
3580 }
3581}
3582
3583defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3584
Evan Cheng3ea4d672008-03-05 08:19:16 +00003585let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003586 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003587 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003588 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3589 !strconcat(OpcodeStr,
3590 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3591 [(set VR128:$dst,
3592 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3593 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003594 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003595 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3596 !strconcat(OpcodeStr,
3597 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3598 [(set VR128:$dst,
3599 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3600 imm:$src3)))]>, OpSize;
3601 }
3602}
3603
3604defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3605
Evan Cheng3ea4d672008-03-05 08:19:16 +00003606let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003607 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003608 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003609 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3610 !strconcat(OpcodeStr,
3611 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3612 [(set VR128:$dst,
3613 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003614 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003615 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3616 !strconcat(OpcodeStr,
3617 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3618 [(set VR128:$dst,
3619 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3620 imm:$src3))]>, OpSize;
3621 }
3622}
3623
Evan Chengc2054be2008-03-26 08:11:49 +00003624defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003625
3626let Defs = [EFLAGS] in {
3627def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3628 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3629def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3630 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3631}
3632
3633def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3634 "movntdqa\t{$src, $dst|$dst, $src}",
3635 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003636
3637/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3638let Constraints = "$src1 = $dst" in {
3639 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3640 Intrinsic IntId128, bit Commutable = 0> {
3641 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3642 (ins VR128:$src1, VR128:$src2),
3643 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3644 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3645 OpSize {
3646 let isCommutable = Commutable;
3647 }
3648 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3649 (ins VR128:$src1, i128mem:$src2),
3650 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3651 [(set VR128:$dst,
3652 (IntId128 VR128:$src1,
3653 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3654 }
3655}
3656
Nate Begeman235666b2008-07-17 17:04:58 +00003657defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003658
3659def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3660 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3661def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3662 (PCMPGTQrm VR128:$src1, addr:$src2)>;