blob: d0be4f792c20d329870005e64030f6b0ef75aa15 [file] [log] [blame]
Sean Callanan2c48df22009-12-18 00:01:26 +00001
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Evan Chengedeb1692009-12-16 00:53:11 +000044def SDTX86SetCC_C : SDTypeProfile<1, 2,
45 [SDTCisInt<0>,
46 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
49 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000050def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000051
Dale Johannesenf160d802008-10-02 18:53:47 +000052def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
53 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000054def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
Sean Callanan2c8a2592009-06-23 23:25:37 +000056def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
57def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
58 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059
Dan Gohman3329ffe2008-05-29 19:57:41 +000060def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
Dan Gohman34228bf2009-08-15 01:38:56 +000062def SDT_X86VASTART_SAVE_XMM_REGS : SDTypeProfile<0, -1, [SDTCisVT<0, i8>,
63 SDTCisVT<1, iPTR>,
64 SDTCisVT<2, iPTR>]>;
65
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
67
68def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
69
70def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
71
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000072def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073
Rafael Espindolabca99f72009-04-08 21:14:34 +000074def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075
76def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
77
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000078def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
79
Evan Cheng48679f42007-12-14 02:13:44 +000080def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
81def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
83def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
84
Evan Cheng621216e2007-09-29 00:00:36 +000085def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000087def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
88
Evan Cheng621216e2007-09-29 00:00:36 +000089def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000091 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000092def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Evan Chengedeb1692009-12-16 00:53:11 +000093def X86setcc_c : SDNode<"X86ISD::SETCC_CARRY", SDTX86SetCC_C>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000095def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
96 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
97 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000098def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
100 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +0000101def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
102 [SDNPHasChain, SDNPMayStore,
103 SDNPMayLoad, SDNPMemOperand]>;
104def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
105 [SDNPHasChain, SDNPMayStore,
106 SDNPMayLoad, SDNPMemOperand]>;
107def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
108 [SDNPHasChain, SDNPMayStore,
109 SDNPMayLoad, SDNPMemOperand]>;
110def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
111 [SDNPHasChain, SDNPMayStore,
112 SDNPMayLoad, SDNPMemOperand]>;
113def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
114 [SDNPHasChain, SDNPMayStore,
115 SDNPMayLoad, SDNPMemOperand]>;
116def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
117 [SDNPHasChain, SDNPMayStore,
118 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000119def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
120 [SDNPHasChain, SDNPMayStore,
121 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
123 [SDNPHasChain, SDNPOptInFlag]>;
124
Dan Gohman34228bf2009-08-15 01:38:56 +0000125def X86vastart_save_xmm_regs :
126 SDNode<"X86ISD::VASTART_SAVE_XMM_REGS",
127 SDT_X86VASTART_SAVE_XMM_REGS,
128 [SDNPHasChain]>;
129
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130def X86callseq_start :
131 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
132 [SDNPHasChain, SDNPOutFlag]>;
133def X86callseq_end :
134 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000135 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136
137def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
138 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
139
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000141 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000143 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
144 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145
146def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000147 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148
149def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
150def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
151
152def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000153 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000154def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
155 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156
157def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
158 [SDNPHasChain]>;
159
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000160def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
161 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
Dan Gohmane8a1a482010-01-04 20:51:05 +0000163def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000164 [SDNPCommutative]>;
Dan Gohman99a12192009-03-04 19:44:21 +0000165def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
Dan Gohmane8a1a482010-01-04 20:51:05 +0000166def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000167 [SDNPCommutative]>;
Dan Gohmane8a1a482010-01-04 20:51:05 +0000168def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000169 [SDNPCommutative]>;
Dan Gohman99a12192009-03-04 19:44:21 +0000170def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
171def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Dan Gohmane8a1a482010-01-04 20:51:05 +0000172def X86or_flag : SDNode<"X86ISD::OR", SDTBinaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000173 [SDNPCommutative]>;
Dan Gohmane8a1a482010-01-04 20:51:05 +0000174def X86xor_flag : SDNode<"X86ISD::XOR", SDTBinaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000175 [SDNPCommutative]>;
Dan Gohmane8a1a482010-01-04 20:51:05 +0000176def X86and_flag : SDNode<"X86ISD::AND", SDTBinaryArithWithFlags,
Dan Gohman8c9198e2010-01-05 00:44:20 +0000177 [SDNPCommutative]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000178
Evan Chengc3495762009-03-30 21:36:47 +0000179def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
180
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181//===----------------------------------------------------------------------===//
182// X86 Operand Definitions.
183//
184
Dan Gohmanfe606822009-07-30 01:56:29 +0000185// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
186// the index operand of an address, to conform to x86 encoding restrictions.
187def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000188
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189// *mem - Operand definitions for the funky X86 addressing mode operands.
190//
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000191def X86MemAsmOperand : AsmOperandClass {
192 let Name = "Mem";
Daniel Dunbar6e9ee792009-08-10 19:08:02 +0000193 let SuperClass = ?;
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000194}
Daniel Dunbar4dcefd72010-01-30 01:02:48 +0000195def X86AbsMemAsmOperand : AsmOperandClass {
196 let Name = "AbsMem";
197 let SuperClass = X86MemAsmOperand;
198}
Daniel Dunbarfc1b32a2010-01-30 00:24:00 +0000199def X86NoSegMemAsmOperand : AsmOperandClass {
200 let Name = "NoSegMem";
201 let SuperClass = X86MemAsmOperand;
202}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203class X86MemOperand<string printMethod> : Operand<iPTR> {
204 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000205 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000206 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207}
208
Sean Callanan66fdfa02009-09-03 00:04:47 +0000209def opaque32mem : X86MemOperand<"printopaquemem">;
210def opaque48mem : X86MemOperand<"printopaquemem">;
211def opaque80mem : X86MemOperand<"printopaquemem">;
Sean Callanan2c48df22009-12-18 00:01:26 +0000212def opaque512mem : X86MemOperand<"printopaquemem">;
213
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214def i8mem : X86MemOperand<"printi8mem">;
215def i16mem : X86MemOperand<"printi16mem">;
216def i32mem : X86MemOperand<"printi32mem">;
217def i64mem : X86MemOperand<"printi64mem">;
218def i128mem : X86MemOperand<"printi128mem">;
Chris Lattnerd6153b42009-09-20 07:17:49 +0000219//def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220def f32mem : X86MemOperand<"printf32mem">;
221def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000222def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223def f128mem : X86MemOperand<"printf128mem">;
Chris Lattnerd6153b42009-09-20 07:17:49 +0000224//def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225
Dan Gohman744d4622009-04-13 16:09:41 +0000226// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
227// plain GR64, so that it doesn't potentially require a REX prefix.
228def i8mem_NOREX : Operand<i64> {
229 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000230 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000231 let ParserMatchClass = X86MemAsmOperand;
Dan Gohman744d4622009-04-13 16:09:41 +0000232}
233
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000235 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000236 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbarfc1b32a2010-01-30 00:24:00 +0000237 let ParserMatchClass = X86NoSegMemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238}
239
Daniel Dunbar4dcefd72010-01-30 01:02:48 +0000240let ParserMatchClass = X86AbsMemAsmOperand,
241 PrintMethod = "print_pcrel_imm" in {
Daniel Dunbar3da218f2010-01-30 00:24:12 +0000242def i32imm_pcrel : Operand<i32>;
243
244def offset8 : Operand<i64>;
245def offset16 : Operand<i64>;
246def offset32 : Operand<i64>;
247def offset64 : Operand<i64>;
248
249// Branch targets have OtherVT type and print as pc-relative values.
250def brtarget : Operand<OtherVT>;
251def brtarget8 : Operand<OtherVT>;
252
253}
254
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255def SSECC : Operand<i8> {
256 let PrintMethod = "printSSECC";
257}
258
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000259def ImmSExt8AsmOperand : AsmOperandClass {
260 let Name = "ImmSExt8";
261 let SuperClass = ImmAsmOperand;
262}
263
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264// A couple of more descriptive operand definitions.
265// 16-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000266def i16i8imm : Operand<i16> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000267 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000268}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269// 32-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000270def i32i8imm : Operand<i32> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000271 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000272}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274//===----------------------------------------------------------------------===//
275// X86 Complex Pattern Definitions.
276//
277
278// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000279def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000281 [add, sub, mul, X86mul_imm, shl, or, frameindex],
282 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000283def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
284 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285
286//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287// X86 Instruction Predicate Definitions.
288def HasMMX : Predicate<"Subtarget->hasMMX()">;
289def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
290def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
291def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
292def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000293def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
294def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000295def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
296def HasAVX : Predicate<"Subtarget->hasAVX()">;
297def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
298def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000299def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
300def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
302def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000303def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
304def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000305def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
306def KernelCode : Predicate<"TM.getCodeModel() == CodeModel::Kernel">;
307def FarData : Predicate<"TM.getCodeModel() != CodeModel::Small &&"
Anton Korobeynikov7e1178f2009-08-06 09:11:19 +0000308 "TM.getCodeModel() != CodeModel::Kernel">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000309def NearData : Predicate<"TM.getCodeModel() == CodeModel::Small ||"
310 "TM.getCodeModel() == CodeModel::Kernel">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Chengd53fca12009-12-22 17:47:23 +0000312def OptForSize : Predicate<"OptForSize">;
Evan Cheng13559d62008-09-26 23:41:32 +0000313def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000314def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000315def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316
317//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000318// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319//
320
Evan Cheng86ab7d32007-07-31 08:04:03 +0000321include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322
323//===----------------------------------------------------------------------===//
324// Pattern fragments...
325//
326
327// X86 specific condition code. These correspond to CondCode in
328// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000329def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
330def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
331def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
332def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
333def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
334def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
335def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
336def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
337def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
338def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000340def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000342def X86_COND_O : PatLeaf<(i8 13)>;
343def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
344def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345
346def i16immSExt8 : PatLeaf<(i16 imm), [{
347 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
348 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000349 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350}]>;
351
352def i32immSExt8 : PatLeaf<(i32 imm), [{
353 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
354 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000355 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356}]>;
357
358// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000359// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
360// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000361def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000362 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000363 if (const Value *Src = LD->getSrcValue())
364 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000365 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000366 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000367 ISD::LoadExtType ExtType = LD->getExtensionType();
368 if (ExtType == ISD::NON_EXTLOAD)
369 return true;
370 if (ExtType == ISD::EXTLOAD)
371 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000372 return false;
373}]>;
374
Sean Callanan2c48df22009-12-18 00:01:26 +0000375def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)),
376[{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000377 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000378 if (const Value *Src = LD->getSrcValue())
379 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000380 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000381 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000382 ISD::LoadExtType ExtType = LD->getExtensionType();
383 if (ExtType == ISD::EXTLOAD)
384 return LD->getAlignment() >= 2 && !LD->isVolatile();
385 return false;
386}]>;
387
Dan Gohman2a174122008-10-15 06:50:19 +0000388def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000389 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000390 if (const Value *Src = LD->getSrcValue())
391 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000392 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000393 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000394 ISD::LoadExtType ExtType = LD->getExtensionType();
395 if (ExtType == ISD::NON_EXTLOAD)
396 return true;
397 if (ExtType == ISD::EXTLOAD)
398 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000399 return false;
400}]>;
401
Dan Gohman2a174122008-10-15 06:50:19 +0000402def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000403 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000404 if (const Value *Src = LD->getSrcValue())
405 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000406 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000407 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000408 if (LD->isVolatile())
409 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000410 ISD::LoadExtType ExtType = LD->getExtensionType();
411 if (ExtType == ISD::NON_EXTLOAD)
412 return true;
413 if (ExtType == ISD::EXTLOAD)
414 return LD->getAlignment() >= 4;
415 return false;
416}]>;
417
sampo9cc09a32009-01-26 01:24:32 +0000418def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000419 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
420 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
421 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000422 return false;
423}]>;
424
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000425def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
426 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
427 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
428 return PT->getAddressSpace() == 257;
429 return false;
430}]>;
431
Chris Lattner12208612009-04-10 00:16:23 +0000432def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
433 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
434 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000435 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000436 return false;
437 return true;
438}]>;
439def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
440 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
441 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000442 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000443 return false;
444 return true;
445}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446
Chris Lattner12208612009-04-10 00:16:23 +0000447def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
448 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
449 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000450 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000451 return false;
452 return true;
453}]>;
454def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
455 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
456 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000457 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000458 return false;
459 return true;
460}]>;
461def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
462 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
463 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000464 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000465 return false;
466 return true;
467}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
470def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
471def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
472
473def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
474def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
475def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
476def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
477def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
478def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
479
480def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
481def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
482def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
483def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
484def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
485def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
486
Chris Lattner21da6382008-02-19 17:37:35 +0000487
488// An 'and' node with a single use.
489def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000490 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000491}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000492// An 'srl' node with a single use.
493def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
494 return N->hasOneUse();
495}]>;
496// An 'trunc' node with a single use.
497def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
498 return N->hasOneUse();
499}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000500
Evan Cheng4621d272010-01-11 17:03:47 +0000501// Treat an 'or' node is as an 'add' if the or'ed bits are known to be zero.
502def or_is_add : PatFrag<(ops node:$lhs, node:$rhs), (or node:$lhs, node:$rhs),[{
503 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1)))
504 return CurDAG->MaskedValueIsZero(N->getOperand(0), CN->getAPIntValue());
Evan Cheng503d9c52010-01-11 22:03:29 +0000505 else {
506 unsigned BitWidth = N->getValueType(0).getScalarType().getSizeInBits();
507 APInt Mask = APInt::getAllOnesValue(BitWidth);
508 APInt KnownZero0, KnownOne0;
509 CurDAG->ComputeMaskedBits(N->getOperand(0), Mask, KnownZero0, KnownOne0, 0);
510 APInt KnownZero1, KnownOne1;
511 CurDAG->ComputeMaskedBits(N->getOperand(1), Mask, KnownZero1, KnownOne1, 0);
512 return (~KnownZero0 & ~KnownZero1) == 0;
513 }
Evan Cheng4621d272010-01-11 17:03:47 +0000514}]>;
Evan Cheng4621d272010-01-11 17:03:47 +0000515
Dan Gohman921581d2008-10-17 01:23:35 +0000516// 'shld' and 'shrd' instruction patterns. Note that even though these have
517// the srl and shl in their patterns, the C++ code must still check for them,
518// because predicates are tested before children nodes are explored.
519
520def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
521 (or (srl node:$src1, node:$amt1),
522 (shl node:$src2, node:$amt2)), [{
523 assert(N->getOpcode() == ISD::OR);
524 return N->getOperand(0).getOpcode() == ISD::SRL &&
525 N->getOperand(1).getOpcode() == ISD::SHL &&
526 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
527 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
528 N->getOperand(0).getConstantOperandVal(1) ==
529 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
530}]>;
531
532def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
533 (or (shl node:$src1, node:$amt1),
534 (srl node:$src2, node:$amt2)), [{
535 assert(N->getOpcode() == ISD::OR);
536 return N->getOperand(0).getOpcode() == ISD::SHL &&
537 N->getOperand(1).getOpcode() == ISD::SRL &&
538 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
539 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
540 N->getOperand(0).getConstantOperandVal(1) ==
541 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
542}]>;
543
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545// Instruction list...
546//
547
548// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
549// a stack adjustment and the codegen must know that they may modify the stack
550// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000551// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
552// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000553let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000554def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
555 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000556 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000557 Requires<[In32BitMode]>;
558def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
559 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000560 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000561 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000562}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563
Dan Gohman34228bf2009-08-15 01:38:56 +0000564// x86-64 va_start lowering magic.
Dan Gohman30afe012009-10-29 18:10:34 +0000565let usesCustomInserter = 1 in
Dan Gohman34228bf2009-08-15 01:38:56 +0000566def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
567 (outs),
568 (ins GR8:$al,
569 i64imm:$regsavefi, i64imm:$offset,
570 variable_ops),
571 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
572 [(X86vastart_save_xmm_regs GR8:$al,
573 imm:$regsavefi,
574 imm:$offset)]>;
575
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000577let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000578 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000579 def NOOPW : I<0x1f, MRM0m, (outs), (ins i16mem:$zero),
580 "nop{w}\t$zero", []>, TB, OpSize;
Sean Callananf94a0542009-07-23 23:39:34 +0000581 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
Sean Callanan2c48df22009-12-18 00:01:26 +0000582 "nop{l}\t$zero", []>, TB;
Sean Callananf94a0542009-07-23 23:39:34 +0000583}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584
Sean Callanan9b195f82009-08-11 01:09:06 +0000585// Trap
Dan Gohman8112b942009-11-11 18:07:16 +0000586def INT3 : I<0xcc, RawFrm, (outs), (ins), "int\t3", []>;
Sean Callanan9b195f82009-08-11 01:09:06 +0000587def INT : I<0xcd, RawFrm, (outs), (ins i8imm:$trap), "int\t$trap", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000588def IRET16 : I<0xcf, RawFrm, (outs), (ins), "iret{w}", []>, OpSize;
589def IRET32 : I<0xcf, RawFrm, (outs), (ins), "iret{l}", []>;
Sean Callanan9b195f82009-08-11 01:09:06 +0000590
Chris Lattner2aa10da2009-09-20 07:32:00 +0000591// PIC base construction. This expands to code that looks like this:
592// call $next_inst
593// popl %destreg"
Dan Gohman9499cfe2008-10-01 04:14:30 +0000594let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnera7e959d2009-09-20 07:28:26 +0000595 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins i32imm:$label),
Chris Lattner2aa10da2009-09-20 07:32:00 +0000596 "", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597
598//===----------------------------------------------------------------------===//
Chris Lattnerb112c022010-02-11 19:25:55 +0000599// Control Flow Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600//
601
602// Return instructions.
603let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000604 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000605 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000606 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000607 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000608 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
609 "ret\t$amt",
Dan Gohmane84197b2009-09-03 17:18:51 +0000610 [(X86retflag timm:$amt)]>;
Sean Callanan7a012572009-09-15 23:37:51 +0000611 def LRET : I <0xCB, RawFrm, (outs), (ins),
612 "lret", []>;
613 def LRETI : Ii16<0xCA, RawFrm, (outs), (ins i16imm:$amt),
614 "lret\t$amt", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615}
616
Chris Lattnerb112c022010-02-11 19:25:55 +0000617// Unconditional branches.
Chris Lattnera3705a42010-02-11 21:45:31 +0000618let isBarrier = 1, isBranch = 1, isTerminator = 1 in {
619 def JMP_4 : Ii32<0xE9, RawFrm, (outs), (ins brtarget:$dst),
620 "jmp\t$dst", [(br bb:$dst)]>;
621 def JMP_1 : Ii8 <0xEB, RawFrm, (outs), (ins brtarget8:$dst),
622 "jmp\t$dst", []>;
Sean Callananc0608152009-07-22 01:05:20 +0000623}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624
Chris Lattnerb112c022010-02-11 19:25:55 +0000625// Conditional Branches.
626let isBranch = 1, isTerminator = 1, Uses = [EFLAGS] in {
627 multiclass ICBr<bits<8> opc1, bits<8> opc4, string asm, PatFrag Cond> {
Chris Lattnera3705a42010-02-11 21:45:31 +0000628 def _1 : Ii8 <opc1, RawFrm, (outs), (ins brtarget8:$dst), asm, []>;
629 def _4 : Ii32<opc4, RawFrm, (outs), (ins brtarget:$dst), asm,
630 [(X86brcond bb:$dst, Cond, EFLAGS)]>, TB;
Chris Lattnerb112c022010-02-11 19:25:55 +0000631 }
632}
633
634defm JO : ICBr<0x70, 0x80, "jo\t$dst" , X86_COND_O>;
Chris Lattnerde962962010-02-11 19:52:11 +0000635defm JNO : ICBr<0x71, 0x81, "jno\t$dst" , X86_COND_NO>;
Chris Lattnerb112c022010-02-11 19:25:55 +0000636defm JB : ICBr<0x72, 0x82, "jb\t$dst" , X86_COND_B>;
637defm JAE : ICBr<0x73, 0x83, "jae\t$dst", X86_COND_AE>;
638defm JE : ICBr<0x74, 0x84, "je\t$dst" , X86_COND_E>;
639defm JNE : ICBr<0x75, 0x85, "jne\t$dst", X86_COND_NE>;
640defm JBE : ICBr<0x76, 0x86, "jbe\t$dst", X86_COND_BE>;
641defm JA : ICBr<0x77, 0x87, "ja\t$dst" , X86_COND_A>;
642defm JS : ICBr<0x78, 0x88, "js\t$dst" , X86_COND_S>;
643defm JNS : ICBr<0x79, 0x89, "jns\t$dst", X86_COND_NS>;
644defm JP : ICBr<0x7A, 0x8A, "jp\t$dst" , X86_COND_P>;
645defm JNP : ICBr<0x7B, 0x8B, "jnp\t$dst", X86_COND_NP>;
646defm JL : ICBr<0x7C, 0x8C, "jl\t$dst" , X86_COND_L>;
647defm JGE : ICBr<0x7D, 0x8D, "jge\t$dst", X86_COND_GE>;
648defm JLE : ICBr<0x7E, 0x8E, "jle\t$dst", X86_COND_LE>;
649defm JG : ICBr<0x7F, 0x8F, "jg\t$dst" , X86_COND_G>;
650
651// FIXME: What about the CX/RCX versions of this instruction?
Chris Lattnera3705a42010-02-11 21:45:31 +0000652let Uses = [ECX], isBranch = 1, isTerminator = 1 in
653 def JCXZ8 : Ii8<0xE3, RawFrm, (outs), (ins brtarget8:$dst), "jcxz\t$dst", []>;
Chris Lattnerb112c022010-02-11 19:25:55 +0000654
655
Owen Andersonf8053082007-11-12 07:39:39 +0000656// Indirect branches
657let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000658 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000660 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661 [(brind (loadi32 addr:$dst))]>;
Sean Callananb7e73392009-09-15 00:35:17 +0000662
663 def FARJMP16i : Iseg16<0xEA, RawFrm, (outs),
664 (ins i16imm:$seg, i16imm:$off),
665 "ljmp{w}\t$seg, $off", []>, OpSize;
666 def FARJMP32i : Iseg32<0xEA, RawFrm, (outs),
667 (ins i16imm:$seg, i32imm:$off),
668 "ljmp{l}\t$seg, $off", []>;
669
670 def FARJMP16m : I<0xFF, MRM5m, (outs), (ins opaque32mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000671 "ljmp{w}\t{*}$dst", []>, OpSize;
Sean Callananb7e73392009-09-15 00:35:17 +0000672 def FARJMP32m : I<0xFF, MRM5m, (outs), (ins opaque48mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000673 "ljmp{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674}
675
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676
Sean Callanan503784b2009-09-16 21:50:07 +0000677// Loop instructions
678
679def LOOP : I<0xE2, RawFrm, (ins brtarget8:$dst), (outs), "loop\t$dst", []>;
680def LOOPE : I<0xE1, RawFrm, (ins brtarget8:$dst), (outs), "loope\t$dst", []>;
681def LOOPNE : I<0xE0, RawFrm, (ins brtarget8:$dst), (outs), "loopne\t$dst", []>;
682
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683//===----------------------------------------------------------------------===//
684// Call Instructions...
685//
Evan Cheng37e7c752007-07-21 00:34:19 +0000686let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000687 // All calls clobber the non-callee saved registers. ESP is marked as
688 // a use to prevent stack-pointer assignments that appear immediately
689 // before calls from potentially appearing dead. Uses for argument
690 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
692 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000693 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
694 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000695 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000696 def CALLpcrel32 : Ii32<0xE8, RawFrm,
697 (outs), (ins i32imm_pcrel:$dst,variable_ops),
698 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000699 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000700 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000701 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000702 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000703
Sean Callananb7e73392009-09-15 00:35:17 +0000704 def FARCALL16i : Iseg16<0x9A, RawFrm, (outs),
705 (ins i16imm:$seg, i16imm:$off),
706 "lcall{w}\t$seg, $off", []>, OpSize;
707 def FARCALL32i : Iseg32<0x9A, RawFrm, (outs),
708 (ins i16imm:$seg, i32imm:$off),
709 "lcall{l}\t$seg, $off", []>;
710
711 def FARCALL16m : I<0xFF, MRM3m, (outs), (ins opaque32mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000712 "lcall{w}\t{*}$dst", []>, OpSize;
Sean Callananb7e73392009-09-15 00:35:17 +0000713 def FARCALL32m : I<0xFF, MRM3m, (outs), (ins opaque48mem:$dst),
Sean Callanan66fdfa02009-09-03 00:04:47 +0000714 "lcall{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 }
716
Sean Callanan51b7a992009-09-16 02:57:13 +0000717// Constructing a stack frame.
718
719def ENTER : I<0xC8, RawFrm, (outs), (ins i16imm:$len, i8imm:$lvl),
720 "enter\t$len, $lvl", []>;
721
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000723
Evan Cheng37e7c752007-07-21 00:34:19 +0000724let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Sean Callanan2c48df22009-12-18 00:01:26 +0000725def TCRETURNdi : I<0, Pseudo, (outs),
726 (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000727 "#TC_RETURN $dst $offset",
728 []>;
729
730let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Sean Callanan2c48df22009-12-18 00:01:26 +0000731def TCRETURNri : I<0, Pseudo, (outs),
732 (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000733 "#TC_RETURN $dst $offset",
734 []>;
735
Chris Lattnera3705a42010-02-11 21:45:31 +0000736// FIXME: The should be pseudo instructions that are lowered when going to
737// mcinst.
738let isCall = 1, isBranch = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
739 def TAILJMPd : Ii32<0xE9, RawFrm, (outs),(ins i32imm_pcrel:$dst,variable_ops),
Evan Cheng213b5be2010-01-31 07:28:44 +0000740 "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000742let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng213b5be2010-01-31 07:28:44 +0000743 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst, variable_ops),
Sean Callanan2c48df22009-12-18 00:01:26 +0000744 "jmp{l}\t{*}$dst # TAILCALL",
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000745 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000746let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng213b5be2010-01-31 07:28:44 +0000747 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000748 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749
750//===----------------------------------------------------------------------===//
751// Miscellaneous Instructions...
752//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000753let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000755 (outs), (ins), "leave", []>;
756
Sean Callanan2c48df22009-12-18 00:01:26 +0000757def POPCNT16rr : I<0xB8, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
758 "popcnt{w}\t{$src, $dst|$dst, $src}", []>, OpSize, XS;
759def POPCNT16rm : I<0xB8, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
760 "popcnt{w}\t{$src, $dst|$dst, $src}", []>, OpSize, XS;
761def POPCNT32rr : I<0xB8, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
762 "popcnt{l}\t{$src, $dst|$dst, $src}", []>, XS;
763def POPCNT32rm : I<0xB8, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
764 "popcnt{l}\t{$src, $dst|$dst, $src}", []>, XS;
765
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000766let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000767let mayLoad = 1 in {
768def POP16r : I<0x58, AddRegFrm, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
769 OpSize;
770def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
771def POP16rmr: I<0x8F, MRM0r, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
772 OpSize;
773def POP16rmm: I<0x8F, MRM0m, (outs i16mem:$dst), (ins), "pop{w}\t$dst", []>,
774 OpSize;
775def POP32rmr: I<0x8F, MRM0r, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
776def POP32rmm: I<0x8F, MRM0m, (outs i32mem:$dst), (ins), "pop{l}\t$dst", []>;
777}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000779let mayStore = 1 in {
780def PUSH16r : I<0x50, AddRegFrm, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
781 OpSize;
Evan Chengd8434332007-09-26 01:29:06 +0000782def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000783def PUSH16rmr: I<0xFF, MRM6r, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
784 OpSize;
785def PUSH16rmm: I<0xFF, MRM6m, (outs), (ins i16mem:$src), "push{w}\t$src",[]>,
786 OpSize;
787def PUSH32rmr: I<0xFF, MRM6r, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
788def PUSH32rmm: I<0xFF, MRM6m, (outs), (ins i32mem:$src), "push{l}\t$src",[]>;
789}
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000790}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791
Bill Wendling4c2638c2009-06-15 19:39:04 +0000792let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
793def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000794 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000795def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000796 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000797def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000798 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000799}
800
Sean Callanan2c48df22009-12-18 00:01:26 +0000801let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in {
802def POPF : I<0x9D, RawFrm, (outs), (ins), "popf{w}", []>, OpSize;
803def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf{l}", []>;
804}
805let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in {
806def PUSHF : I<0x9C, RawFrm, (outs), (ins), "pushf{w}", []>, OpSize;
807def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf{l}", []>;
808}
Evan Chengd8434332007-09-26 01:29:06 +0000809
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810let isTwoAddress = 1 in // GR32 = bswap GR32
811 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000812 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000813 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
815
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816
Evan Cheng48679f42007-12-14 02:13:44 +0000817// Bit scan instructions.
818let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000819def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000820 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000821 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000822def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000823 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000824 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
825 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000826def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000827 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000828 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000829def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000830 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000831 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
832 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000833
Evan Cheng4e33de92007-12-14 18:49:43 +0000834def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000835 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000836 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000837def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000838 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000839 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
840 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000841def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000842 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000843 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000844def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000845 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000846 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
847 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000848} // Defs = [EFLAGS]
849
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000850let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengca348202009-12-12 18:51:56 +0000852 (outs GR16:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000853 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000854let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000856 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000857 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
859
Kevin Enderby3aa67c02010-02-03 21:04:42 +0000860let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI], isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000861def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000862 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000863def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000864 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000865def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000866 [(X86rep_movs i32)]>, REP;
867}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868
Kevin Enderby3aa67c02010-02-03 21:04:42 +0000869// These uses the DF flag in the EFLAGS register to inc or dec EDI and ESI
870let Defs = [EDI,ESI], Uses = [EDI,ESI,EFLAGS] in {
871def MOVSB : I<0xA4, RawFrm, (outs), (ins), "{movsb}", []>;
872def MOVSW : I<0xA5, RawFrm, (outs), (ins), "{movsw}", []>, OpSize;
873def MOVSD : I<0xA5, RawFrm, (outs), (ins), "{movsl|movsd}", []>;
874}
875
876let Defs = [ECX,EDI], Uses = [AL,ECX,EDI], isCodeGenOnly = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000877def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000878 [(X86rep_stos i8)]>, REP;
Kevin Enderby3aa67c02010-02-03 21:04:42 +0000879let Defs = [ECX,EDI], Uses = [AX,ECX,EDI], isCodeGenOnly = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000880def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000881 [(X86rep_stos i16)]>, REP, OpSize;
Kevin Enderby3aa67c02010-02-03 21:04:42 +0000882let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI], isCodeGenOnly = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000883def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000884 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885
Kevin Enderby3aa67c02010-02-03 21:04:42 +0000886// These uses the DF flag in the EFLAGS register to inc or dec EDI and ESI
887let Defs = [EDI], Uses = [AL,EDI,EFLAGS] in
888def STOSB : I<0xAA, RawFrm, (outs), (ins), "{stosb}", []>;
889let Defs = [EDI], Uses = [AX,EDI,EFLAGS] in
890def STOSW : I<0xAB, RawFrm, (outs), (ins), "{stosw}", []>, OpSize;
891let Defs = [EDI], Uses = [EAX,EDI,EFLAGS] in
892def STOSD : I<0xAB, RawFrm, (outs), (ins), "{stosl|stosd}", []>;
893
Sean Callanan481f06d2009-09-12 00:37:19 +0000894def SCAS8 : I<0xAE, RawFrm, (outs), (ins), "scas{b}", []>;
895def SCAS16 : I<0xAF, RawFrm, (outs), (ins), "scas{w}", []>, OpSize;
896def SCAS32 : I<0xAF, RawFrm, (outs), (ins), "scas{l}", []>;
897
Sean Callanan25220d62009-09-12 02:25:20 +0000898def CMPS8 : I<0xA6, RawFrm, (outs), (ins), "cmps{b}", []>;
899def CMPS16 : I<0xA7, RawFrm, (outs), (ins), "cmps{w}", []>, OpSize;
900def CMPS32 : I<0xA7, RawFrm, (outs), (ins), "cmps{l}", []>;
901
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000902let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000903def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000904 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000906let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000907def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000908}
909
Chris Lattnerc96e27c2009-08-11 16:58:39 +0000910def SYSCALL : I<0x05, RawFrm,
911 (outs), (ins), "syscall", []>, TB;
912def SYSRET : I<0x07, RawFrm,
913 (outs), (ins), "sysret", []>, TB;
914def SYSENTER : I<0x34, RawFrm,
915 (outs), (ins), "sysenter", []>, TB;
916def SYSEXIT : I<0x35, RawFrm,
917 (outs), (ins), "sysexit", []>, TB;
918
Sean Callanan2c2313a2009-09-12 02:52:41 +0000919def WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", []>;
Chris Lattnerc96e27c2009-08-11 16:58:39 +0000920
921
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922//===----------------------------------------------------------------------===//
923// Input/Output Instructions...
924//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000925let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000926def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000927 "in{b}\t{%dx, %al|%AL, %DX}", []>;
928let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000929def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000930 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
931let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000932def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000933 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000935let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000936def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000937 "in{b}\t{$port, %al|%AL, $port}", []>;
938let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000939def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000940 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
941let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000942def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000943 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000945let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000946def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000947 "out{b}\t{%al, %dx|%DX, %AL}", []>;
948let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000949def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000950 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
951let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000952def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000953 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000955let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000956def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000957 "out{b}\t{%al, $port|$port, %AL}", []>;
958let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000959def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000960 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
961let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000962def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000963 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964
Sean Callanan2c48df22009-12-18 00:01:26 +0000965def IN8 : I<0x6C, RawFrm, (outs), (ins),
966 "ins{b}", []>;
967def IN16 : I<0x6D, RawFrm, (outs), (ins),
968 "ins{w}", []>, OpSize;
969def IN32 : I<0x6D, RawFrm, (outs), (ins),
970 "ins{l}", []>;
971
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000972//===----------------------------------------------------------------------===//
973// Move Instructions...
974//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000975let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000976def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000977 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000978def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000979 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000980def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000981 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000982}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000983let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000984def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000985 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000987def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000990def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000991 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992 [(set GR32:$dst, imm:$src)]>;
993}
Kevin Enderby3aa67c02010-02-03 21:04:42 +0000994
Evan Chengb783fa32007-07-19 01:14:50 +0000995def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000996 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000998def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000999 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001001def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001002 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 [(store (i32 imm:$src), addr:$dst)]>;
1004
Sean Callanan2c48df22009-12-18 00:01:26 +00001005def MOV8o8a : Ii8 <0xA0, RawFrm, (outs), (ins offset8:$src),
Sean Callanan70953a52009-09-10 18:33:42 +00001006 "mov{b}\t{$src, %al|%al, $src}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001007def MOV16o16a : Ii16 <0xA1, RawFrm, (outs), (ins offset16:$src),
Sean Callanan70953a52009-09-10 18:33:42 +00001008 "mov{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001009def MOV32o32a : Ii32 <0xA1, RawFrm, (outs), (ins offset32:$src),
Sean Callanan70953a52009-09-10 18:33:42 +00001010 "mov{l}\t{$src, %eax|%eax, $src}", []>;
1011
Sean Callanan2c48df22009-12-18 00:01:26 +00001012def MOV8ao8 : Ii8 <0xA2, RawFrm, (outs offset8:$dst), (ins),
Sean Callanan70953a52009-09-10 18:33:42 +00001013 "mov{b}\t{%al, $dst|$dst, %al}", []>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001014def MOV16ao16 : Ii16 <0xA3, RawFrm, (outs offset16:$dst), (ins),
Sean Callanan70953a52009-09-10 18:33:42 +00001015 "mov{w}\t{%ax, $dst|$dst, %ax}", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001016def MOV32ao32 : Ii32 <0xA3, RawFrm, (outs offset32:$dst), (ins),
Sean Callanan70953a52009-09-10 18:33:42 +00001017 "mov{l}\t{%eax, $dst|$dst, %eax}", []>;
1018
Sean Callananad87a3a2009-09-15 18:47:29 +00001019// Moves to and from segment registers
1020def MOV16rs : I<0x8C, MRMDestReg, (outs GR16:$dst), (ins SEGMENT_REG:$src),
1021 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1022def MOV16ms : I<0x8C, MRMDestMem, (outs i16mem:$dst), (ins SEGMENT_REG:$src),
1023 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1024def MOV16sr : I<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR16:$src),
1025 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1026def MOV16sm : I<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i16mem:$src),
1027 "mov{w}\t{$src, $dst|$dst, $src}", []>;
1028
Sean Callanan2c48df22009-12-18 00:01:26 +00001029def MOV8rr_REV : I<0x8A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src),
1030 "mov{b}\t{$src, $dst|$dst, $src}", []>;
1031def MOV16rr_REV : I<0x8B, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
1032 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
1033def MOV32rr_REV : I<0x8B, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
1034 "mov{l}\t{$src, $dst|$dst, $src}", []>;
1035
Dan Gohman5574cc72008-12-03 18:15:48 +00001036let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001037def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001038 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +00001039 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001040def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001041 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +00001042 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001043def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001044 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +00001045 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +00001046}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047
Evan Chengb783fa32007-07-19 01:14:50 +00001048def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001049 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001051def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001052 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001054def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001055 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +00001057
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001058// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
1059// that they can be used for copying and storing h registers, which can't be
1060// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +00001061let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +00001062def MOV8rr_NOREX : I<0x88, MRMDestReg,
1063 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +00001064 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +00001065let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +00001066def MOV8mr_NOREX : I<0x88, MRMDestMem,
1067 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
1068 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +00001069let mayLoad = 1,
1070 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001071def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
1072 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
1073 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +00001074
Sean Callanan2c48df22009-12-18 00:01:26 +00001075// Moves to and from debug registers
1076def MOV32rd : I<0x21, MRMDestReg, (outs GR32:$dst), (ins DEBUG_REG:$src),
1077 "mov{l}\t{$src, $dst|$dst, $src}", []>, TB;
1078def MOV32dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR32:$src),
1079 "mov{l}\t{$src, $dst|$dst, $src}", []>, TB;
1080
1081// Moves to and from control registers
1082def MOV32rc : I<0x20, MRMDestReg, (outs GR32:$dst), (ins CONTROL_REG_32:$src),
1083 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
1084def MOV32cr : I<0x22, MRMSrcReg, (outs CONTROL_REG_32:$dst), (ins GR32:$src),
1085 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
1086
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087//===----------------------------------------------------------------------===//
1088// Fixed-Register Multiplication and Division Instructions...
1089//
1090
1091// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +00001092let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +00001093def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
1095 // This probably ought to be moved to a def : Pat<> if the
1096 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +00001097 [(set AL, (mul AL, GR8:$src)),
1098 (implicit EFLAGS)]>; // AL,AH = AL*GR8
1099
Chris Lattnerc7e96e72008-01-11 07:18:17 +00001100let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +00001101def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
1102 "mul{w}\t$src",
1103 []>, OpSize; // AX,DX = AX*GR16
1104
Chris Lattnerc7e96e72008-01-11 07:18:17 +00001105let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +00001106def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
1107 "mul{l}\t$src",
1108 []>; // EAX,EDX = EAX*GR32
1109
Evan Cheng55687072007-09-14 21:48:26 +00001110let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +00001111def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001112 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
1114 // This probably ought to be moved to a def : Pat<> if the
1115 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +00001116 [(set AL, (mul AL, (loadi8 addr:$src))),
1117 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
1118
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001119let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001120let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001121def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +00001122 "mul{w}\t$src",
1123 []>, OpSize; // AX,DX = AX*[mem16]
1124
Evan Cheng55687072007-09-14 21:48:26 +00001125let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001126def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +00001127 "mul{l}\t$src",
1128 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001129}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001131let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001132let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001133def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
1134 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +00001135let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +00001136def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001137 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +00001138let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001139def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
1140 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001141let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001142let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +00001143def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001144 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +00001145let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001146def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001147 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
Eli Friedman3939db02009-12-26 20:08:30 +00001148let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001149def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001150 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001151}
Dan Gohmand44572d2008-11-18 21:29:14 +00001152} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153
1154// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +00001155let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001156def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001157 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001158let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001159def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001160 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001161let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001162def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001163 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001164let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001165let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001166def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001167 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001168let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001169def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001170 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001171let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001172 // EDX:EAX/[mem32] = EAX,EDX
1173def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001174 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001175}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001176
1177// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +00001178let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001179def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001180 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001181let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001182def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001183 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001184let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001185def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001186 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001187let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001188let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001189def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001190 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001191let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001192def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001193 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001194let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00001195def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
1196 // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001197 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001198}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199
1200//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001201// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202//
1203let isTwoAddress = 1 in {
1204
1205// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +00001206let Uses = [EFLAGS] in {
Dan Gohman29b998f2009-08-27 00:14:12 +00001207
Dan Gohman30afe012009-10-29 18:10:34 +00001208// X86 doesn't have 8-bit conditional moves. Use a customInserter to
Dan Gohman29b998f2009-08-27 00:14:12 +00001209// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
1210// however that requires promoting the operands, and can induce additional
Dan Gohman1596dd22009-08-29 22:19:15 +00001211// i8 register pressure. Note that CMOV_GR8 is conservatively considered to
1212// clobber EFLAGS, because if one of the operands is zero, the expansion
1213// could involve an xor.
Dan Gohman30afe012009-10-29 18:10:34 +00001214let usesCustomInserter = 1, isTwoAddress = 0, Defs = [EFLAGS] in
Dan Gohman29b998f2009-08-27 00:14:12 +00001215def CMOV_GR8 : I<0, Pseudo,
1216 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
1217 "#CMOV_GR8 PSEUDO!",
1218 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
1219 imm:$cond, EFLAGS))]>;
1220
Dan Gohman90adb6c2009-08-27 18:16:24 +00001221let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001223 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001224 "cmovb{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001226 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001229 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001230 "cmovb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001232 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001235 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001236 "cmovae{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001238 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001241 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001242 "cmovae{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001244 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001247 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001248 "cmove{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001250 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001253 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001254 "cmove{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001256 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001259 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001260 "cmovne{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001262 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001265 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001266 "cmovne{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001268 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001269 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001271 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001272 "cmovbe{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001274 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001277 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001278 "cmovbe{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001279 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001280 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001282def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001283 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001284 "cmova{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001286 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001289 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001290 "cmova{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001291 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001292 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001295 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001296 "cmovl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001298 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001300def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001301 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001302 "cmovl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001303 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001304 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001306def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001307 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001308 "cmovge{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001310 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001311 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001313 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001314 "cmovge{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001315 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001316 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001317 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001318def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001319 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001320 "cmovle{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001322 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001324def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001325 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001326 "cmovle{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001327 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001328 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001329 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001330def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001331 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001332 "cmovg{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001334 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001335 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001337 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001338 "cmovg{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001340 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001343 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001344 "cmovs{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001345 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001346 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001347 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001349 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001350 "cmovs{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001351 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001352 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001354def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001355 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001356 "cmovns{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001358 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001360def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001361 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001362 "cmovns{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001364 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001366def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001367 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001368 "cmovp{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001370 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001373 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001374 "cmovp{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001376 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001377 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001379 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001380 "cmovnp{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001381 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001382 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001383 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001385 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001386 "cmovnp{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001388 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001389 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001390def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1391 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001392 "cmovo{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001393 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1394 X86_COND_O, EFLAGS))]>,
1395 TB, OpSize;
1396def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1397 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001398 "cmovo{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001399 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1400 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001401 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001402def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1403 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001404 "cmovno{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001405 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1406 X86_COND_NO, EFLAGS))]>,
1407 TB, OpSize;
1408def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1409 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001410 "cmovno{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001411 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1412 X86_COND_NO, EFLAGS))]>,
1413 TB;
1414} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001415
1416def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1417 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001418 "cmovb{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001419 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1420 X86_COND_B, EFLAGS))]>,
1421 TB, OpSize;
1422def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1423 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001424 "cmovb{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001425 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1426 X86_COND_B, EFLAGS))]>,
1427 TB;
1428def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1429 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001430 "cmovae{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001431 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1432 X86_COND_AE, EFLAGS))]>,
1433 TB, OpSize;
1434def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1435 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001436 "cmovae{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001437 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1438 X86_COND_AE, EFLAGS))]>,
1439 TB;
1440def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1441 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001442 "cmove{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001443 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1444 X86_COND_E, EFLAGS))]>,
1445 TB, OpSize;
1446def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1447 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001448 "cmove{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001449 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1450 X86_COND_E, EFLAGS))]>,
1451 TB;
1452def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1453 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001454 "cmovne{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001455 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1456 X86_COND_NE, EFLAGS))]>,
1457 TB, OpSize;
1458def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1459 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001460 "cmovne{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001461 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1462 X86_COND_NE, EFLAGS))]>,
1463 TB;
1464def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1465 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001466 "cmovbe{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001467 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1468 X86_COND_BE, EFLAGS))]>,
1469 TB, OpSize;
1470def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1471 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001472 "cmovbe{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001473 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1474 X86_COND_BE, EFLAGS))]>,
1475 TB;
1476def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1477 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001478 "cmova{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001479 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1480 X86_COND_A, EFLAGS))]>,
1481 TB, OpSize;
1482def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1483 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001484 "cmova{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001485 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1486 X86_COND_A, EFLAGS))]>,
1487 TB;
1488def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1489 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001490 "cmovl{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001491 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1492 X86_COND_L, EFLAGS))]>,
1493 TB, OpSize;
1494def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1495 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001496 "cmovl{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001497 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1498 X86_COND_L, EFLAGS))]>,
1499 TB;
1500def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1501 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001502 "cmovge{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001503 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1504 X86_COND_GE, EFLAGS))]>,
1505 TB, OpSize;
1506def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1507 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001508 "cmovge{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001509 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1510 X86_COND_GE, EFLAGS))]>,
1511 TB;
1512def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1513 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001514 "cmovle{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001515 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1516 X86_COND_LE, EFLAGS))]>,
1517 TB, OpSize;
1518def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1519 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001520 "cmovle{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001521 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1522 X86_COND_LE, EFLAGS))]>,
1523 TB;
1524def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1525 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001526 "cmovg{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001527 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1528 X86_COND_G, EFLAGS))]>,
1529 TB, OpSize;
1530def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1531 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001532 "cmovg{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001533 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1534 X86_COND_G, EFLAGS))]>,
1535 TB;
1536def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1537 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001538 "cmovs{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001539 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1540 X86_COND_S, EFLAGS))]>,
1541 TB, OpSize;
1542def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1543 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001544 "cmovs{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001545 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1546 X86_COND_S, EFLAGS))]>,
1547 TB;
1548def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1549 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001550 "cmovns{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001551 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1552 X86_COND_NS, EFLAGS))]>,
1553 TB, OpSize;
1554def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1555 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001556 "cmovns{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001557 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1558 X86_COND_NS, EFLAGS))]>,
1559 TB;
1560def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1561 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001562 "cmovp{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001563 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1564 X86_COND_P, EFLAGS))]>,
1565 TB, OpSize;
1566def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1567 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001568 "cmovp{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001569 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1570 X86_COND_P, EFLAGS))]>,
1571 TB;
1572def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1573 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001574 "cmovnp{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng926658c2007-10-05 23:13:21 +00001575 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1576 X86_COND_NP, EFLAGS))]>,
1577 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001578def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1579 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001580 "cmovnp{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001581 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1582 X86_COND_NP, EFLAGS))]>,
1583 TB;
1584def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1585 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001586 "cmovo{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001587 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1588 X86_COND_O, EFLAGS))]>,
1589 TB, OpSize;
1590def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1591 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001592 "cmovo{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001593 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1594 X86_COND_O, EFLAGS))]>,
1595 TB;
1596def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1597 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001598 "cmovno{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001599 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1600 X86_COND_NO, EFLAGS))]>,
1601 TB, OpSize;
1602def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1603 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00001604 "cmovno{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman12fd4d72009-01-07 00:35:10 +00001605 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1606 X86_COND_NO, EFLAGS))]>,
1607 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001608} // Uses = [EFLAGS]
1609
1610
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001611// unary instructions
1612let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001613let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001614def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001615 [(set GR8:$dst, (ineg GR8:$src)),
1616 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001617def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001618 [(set GR16:$dst, (ineg GR16:$src)),
1619 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001620def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001621 [(set GR32:$dst, (ineg GR32:$src)),
1622 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001624 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001625 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1626 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001627 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001628 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1629 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001630 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001631 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1632 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001633}
Evan Cheng55687072007-09-14 21:48:26 +00001634} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635
Evan Chengc6cee682009-01-21 02:09:05 +00001636// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1637let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001638def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001639 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001640def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001642def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001644}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001645let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001646 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001648 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001650 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001651 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1652}
1653} // CodeSize
1654
1655// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001656let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001658def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001659 [(set GR8:$dst, (add GR8:$src, 1)),
1660 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Sean Callanan2c48df22009-12-18 00:01:26 +00001662def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src),
1663 "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001664 [(set GR16:$dst, (add GR16:$src, 1)),
1665 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666 OpSize, Requires<[In32BitMode]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001667def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src),
1668 "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001669 [(set GR32:$dst, (add GR32:$src, 1)),
1670 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671}
1672let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001673 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001674 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1675 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001676 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001677 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1678 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001679 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001680 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001681 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1682 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001683 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001684}
1685
1686let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001687def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001688 [(set GR8:$dst, (add GR8:$src, -1)),
1689 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001690let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Sean Callanan2c48df22009-12-18 00:01:26 +00001691def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src),
1692 "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001693 [(set GR16:$dst, (add GR16:$src, -1)),
1694 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695 OpSize, Requires<[In32BitMode]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001696def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src),
1697 "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001698 [(set GR32:$dst, (add GR32:$src, -1)),
1699 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700}
1701
1702let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001703 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001704 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1705 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001706 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001707 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1708 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001709 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001710 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001711 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1712 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001713 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714}
Evan Cheng55687072007-09-14 21:48:26 +00001715} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716
1717// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001718let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1720def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001721 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001722 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001723 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1724 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001726 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001727 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001728 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1729 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001730def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001731 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001732 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001733 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1734 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735}
1736
Sean Callanan2c48df22009-12-18 00:01:26 +00001737// AND instructions with the destination register in REG and the source register
1738// in R/M. Included for the disassembler.
1739def AND8rr_REV : I<0x22, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1740 "and{b}\t{$src2, $dst|$dst, $src2}", []>;
1741def AND16rr_REV : I<0x23, MRMSrcReg, (outs GR16:$dst),
1742 (ins GR16:$src1, GR16:$src2),
1743 "and{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1744def AND32rr_REV : I<0x23, MRMSrcReg, (outs GR32:$dst),
1745 (ins GR32:$src1, GR32:$src2),
1746 "and{l}\t{$src2, $dst|$dst, $src2}", []>;
1747
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001748def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001749 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001751 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001752 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001754 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001755 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001756 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001757 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001758def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001759 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001760 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001761 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001762 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001763
1764def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001765 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001766 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001767 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1768 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001770 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001771 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001772 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1773 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001775 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001776 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001777 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1778 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001780 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001781 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001782 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1783 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001784 OpSize;
1785def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001786 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001787 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001788 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1789 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001790
1791let isTwoAddress = 0 in {
1792 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001793 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001794 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001795 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1796 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001797 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001798 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001799 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001800 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1801 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001802 OpSize;
1803 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001804 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001805 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001806 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1807 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001808 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001809 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001810 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001811 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1812 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001813 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001814 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001815 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001816 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1817 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818 OpSize;
1819 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001820 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001821 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001822 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1823 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001824 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001825 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001826 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001827 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1828 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001829 OpSize;
1830 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001831 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001832 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001833 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1834 (implicit EFLAGS)]>;
Sean Callanan251676e2009-09-02 00:55:49 +00001835
1836 def AND8i8 : Ii8<0x24, RawFrm, (outs), (ins i8imm:$src),
1837 "and{b}\t{$src, %al|%al, $src}", []>;
1838 def AND16i16 : Ii16<0x25, RawFrm, (outs), (ins i16imm:$src),
1839 "and{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1840 def AND32i32 : Ii32<0x25, RawFrm, (outs), (ins i32imm:$src),
1841 "and{l}\t{$src, %eax|%eax, $src}", []>;
1842
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001843}
1844
1845
1846let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Sean Callanan2c48df22009-12-18 00:01:26 +00001847def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst),
1848 (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001849 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001850 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1851 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001852def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst),
1853 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001854 "or{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001855 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001856 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001857def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst),
1858 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001859 "or{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001860 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001861 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001862}
Sean Callanan2c48df22009-12-18 00:01:26 +00001863
1864// OR instructions with the destination register in REG and the source register
1865// in R/M. Included for the disassembler.
1866def OR8rr_REV : I<0x0A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1867 "or{b}\t{$src2, $dst|$dst, $src2}", []>;
1868def OR16rr_REV : I<0x0B, MRMSrcReg, (outs GR16:$dst),
1869 (ins GR16:$src1, GR16:$src2),
1870 "or{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1871def OR32rr_REV : I<0x0B, MRMSrcReg, (outs GR32:$dst),
1872 (ins GR32:$src1, GR32:$src2),
1873 "or{l}\t{$src2, $dst|$dst, $src2}", []>;
1874
1875def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst),
1876 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001877 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001878 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1879 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001880def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst),
1881 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001882 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001883 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1884 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001885def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst),
1886 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001887 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001888 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1889 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001890
Sean Callanan2c48df22009-12-18 00:01:26 +00001891def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst),
1892 (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001893 "or{b}\t{$src2, $dst|$dst, $src2}",
Evan Cheng87516752010-01-11 20:18:04 +00001894 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001895 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001896def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst),
1897 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001898 "or{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001899 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001900 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001901def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst),
1902 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001903 "or{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001904 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001905 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001906
Sean Callanan2c48df22009-12-18 00:01:26 +00001907def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst),
1908 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001909 "or{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001910 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001911 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00001912def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst),
1913 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001914 "or{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng44a441c2010-01-12 18:31:19 +00001915 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001916 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001917let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001918 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001919 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001920 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1921 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001922 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001923 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001924 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1925 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001926 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001927 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001928 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1929 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001930 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001931 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001932 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1933 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001934 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001935 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001936 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1937 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001938 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001939 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001940 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001941 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1942 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001943 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001944 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001945 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1946 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001947 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001948 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001949 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001950 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1951 (implicit EFLAGS)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00001952
1953 def OR8i8 : Ii8 <0x0C, RawFrm, (outs), (ins i8imm:$src),
1954 "or{b}\t{$src, %al|%al, $src}", []>;
1955 def OR16i16 : Ii16 <0x0D, RawFrm, (outs), (ins i16imm:$src),
1956 "or{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1957 def OR32i32 : Ii32 <0x0D, RawFrm, (outs), (ins i32imm:$src),
1958 "or{l}\t{$src, %eax|%eax, $src}", []>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001959} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001960
1961
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001962let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001963 def XOR8rr : I<0x30, MRMDestReg,
1964 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1965 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001966 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1967 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001968 def XOR16rr : I<0x31, MRMDestReg,
1969 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1970 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001971 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1972 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001973 def XOR32rr : I<0x31, MRMDestReg,
1974 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1975 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001976 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1977 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001978} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001979
Sean Callanan2c48df22009-12-18 00:01:26 +00001980// XOR instructions with the destination register in REG and the source register
1981// in R/M. Included for the disassembler.
1982def XOR8rr_REV : I<0x32, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1983 "xor{b}\t{$src2, $dst|$dst, $src2}", []>;
1984def XOR16rr_REV : I<0x33, MRMSrcReg, (outs GR16:$dst),
1985 (ins GR16:$src1, GR16:$src2),
1986 "xor{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1987def XOR32rr_REV : I<0x33, MRMSrcReg, (outs GR32:$dst),
1988 (ins GR32:$src1, GR32:$src2),
1989 "xor{l}\t{$src2, $dst|$dst, $src2}", []>;
1990
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001991def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001992 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001993 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001994 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1995 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001996def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001997 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001998 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001999 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
2000 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002001 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002002def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00002003 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002004 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002005 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
2006 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002007
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002008def XOR8ri : Ii8<0x80, MRM6r,
2009 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2010 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002011 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
2012 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002013def XOR16ri : Ii16<0x81, MRM6r,
2014 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
2015 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002016 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
2017 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002018def XOR32ri : Ii32<0x81, MRM6r,
2019 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
2020 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002021 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
2022 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002023def XOR16ri8 : Ii8<0x83, MRM6r,
2024 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
2025 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002026 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
2027 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00002028 OpSize;
2029def XOR32ri8 : Ii8<0x83, MRM6r,
2030 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
2031 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002032 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
2033 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002034
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002035let isTwoAddress = 0 in {
2036 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002037 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002038 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002039 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
2040 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002042 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002043 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002044 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
2045 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046 OpSize;
2047 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002048 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002049 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002050 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
2051 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002052 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002053 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002054 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002055 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
2056 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002057 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002058 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002059 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002060 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
2061 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002062 OpSize;
2063 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002064 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002065 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002066 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
2067 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002069 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002070 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002071 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
2072 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 OpSize;
2074 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00002075 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002076 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00002077 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
2078 (implicit EFLAGS)]>;
Sean Callanan794457a2009-09-10 19:52:26 +00002079
2080 def XOR8i8 : Ii8 <0x34, RawFrm, (outs), (ins i8imm:$src),
2081 "xor{b}\t{$src, %al|%al, $src}", []>;
2082 def XOR16i16 : Ii16 <0x35, RawFrm, (outs), (ins i16imm:$src),
2083 "xor{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2084 def XOR32i32 : Ii32 <0x35, RawFrm, (outs), (ins i32imm:$src),
2085 "xor{l}\t{$src, %eax|%eax, $src}", []>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002086} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00002087} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088
2089// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00002090let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002091let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002092def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002093 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002094 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002095def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002096 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002097 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002098def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002099 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002100 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002101} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002102
Evan Chengb783fa32007-07-19 01:14:50 +00002103def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002104 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
2106let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00002107def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002108 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002110def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002111 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Sean Callananca503e02009-09-16 02:28:43 +00002113
2114// NOTE: We don't include patterns for shifts of a register by one, because
2115// 'add reg,reg' is cheaper.
2116
2117def SHL8r1 : I<0xD0, MRM4r, (outs GR8:$dst), (ins GR8:$src1),
2118 "shl{b}\t$dst", []>;
2119def SHL16r1 : I<0xD1, MRM4r, (outs GR16:$dst), (ins GR16:$src1),
2120 "shl{w}\t$dst", []>, OpSize;
2121def SHL32r1 : I<0xD1, MRM4r, (outs GR32:$dst), (ins GR32:$src1),
2122 "shl{l}\t$dst", []>;
2123
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002124} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002125
2126let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002127 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002128 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002129 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002130 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002131 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002132 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002133 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002134 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002135 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002136 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
2137 }
Evan Chengb783fa32007-07-19 01:14:50 +00002138 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002139 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002140 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002141 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002142 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002143 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2144 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002145 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002146 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002147 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2148
2149 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002150 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002151 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002152 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002153 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002154 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002155 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2156 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002157 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002158 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2160}
2161
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002162let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002163def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002164 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002165 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002166def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002167 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002168 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002169def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002170 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002171 [(set GR32:$dst, (srl GR32:$src, CL))]>;
2172}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002173
Evan Chengb783fa32007-07-19 01:14:50 +00002174def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002175 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002177def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002178 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002180def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002181 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002182 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
2183
2184// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002185def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002186 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002188def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002189 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002190 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002191def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002192 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002193 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
2194
2195let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002196 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002197 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002198 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002199 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002200 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002201 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002203 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002204 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002205 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002206 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
2207 }
Evan Chengb783fa32007-07-19 01:14:50 +00002208 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002209 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002210 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002211 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002212 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002213 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2214 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002215 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002216 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002217 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2218
2219 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002220 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002221 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002222 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002223 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002224 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002225 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002226 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002227 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002228 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2229}
2230
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002231let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002232def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002233 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002234 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002235def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002236 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002237 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002238def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002239 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002240 [(set GR32:$dst, (sra GR32:$src, CL))]>;
2241}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242
Evan Chengb783fa32007-07-19 01:14:50 +00002243def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002244 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002246def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002247 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
2249 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002250def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
2253
2254// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002255def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002256 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002257 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002258def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002259 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002261def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002262 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002263 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
2264
2265let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002266 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002267 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002268 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002269 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002270 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002271 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002272 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002273 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002274 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002275 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
2276 }
Evan Chengb783fa32007-07-19 01:14:50 +00002277 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002278 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002279 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002280 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002281 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002282 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2283 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002284 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002286 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2287
2288 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002289 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002290 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002291 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002292 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002293 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002294 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2295 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002296 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002297 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002298 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2299}
2300
2301// Rotate instructions
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002302
2303def RCL8r1 : I<0xD0, MRM2r, (outs GR8:$dst), (ins GR8:$src),
2304 "rcl{b}\t{1, $dst|$dst, 1}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002305let Uses = [CL] in {
2306def RCL8rCL : I<0xD2, MRM2r, (outs GR8:$dst), (ins GR8:$src),
2307 "rcl{b}\t{%cl, $dst|$dst, CL}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002308}
2309def RCL8ri : Ii8<0xC0, MRM2r, (outs GR8:$dst), (ins GR8:$src, i8imm:$cnt),
2310 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002311
2312def RCL16r1 : I<0xD1, MRM2r, (outs GR16:$dst), (ins GR16:$src),
2313 "rcl{w}\t{1, $dst|$dst, 1}", []>, OpSize;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002314let Uses = [CL] in {
2315def RCL16rCL : I<0xD3, MRM2r, (outs GR16:$dst), (ins GR16:$src),
2316 "rcl{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002317}
2318def RCL16ri : Ii8<0xC1, MRM2r, (outs GR16:$dst), (ins GR16:$src, i8imm:$cnt),
2319 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002320
2321def RCL32r1 : I<0xD1, MRM2r, (outs GR32:$dst), (ins GR32:$src),
2322 "rcl{l}\t{1, $dst|$dst, 1}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002323let Uses = [CL] in {
2324def RCL32rCL : I<0xD3, MRM2r, (outs GR32:$dst), (ins GR32:$src),
2325 "rcl{l}\t{%cl, $dst|$dst, CL}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002326}
2327def RCL32ri : Ii8<0xC1, MRM2r, (outs GR32:$dst), (ins GR32:$src, i8imm:$cnt),
2328 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002329
2330def RCR8r1 : I<0xD0, MRM3r, (outs GR8:$dst), (ins GR8:$src),
2331 "rcr{b}\t{1, $dst|$dst, 1}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002332let Uses = [CL] in {
2333def RCR8rCL : I<0xD2, MRM3r, (outs GR8:$dst), (ins GR8:$src),
2334 "rcr{b}\t{%cl, $dst|$dst, CL}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002335}
2336def RCR8ri : Ii8<0xC0, MRM3r, (outs GR8:$dst), (ins GR8:$src, i8imm:$cnt),
2337 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002338
2339def RCR16r1 : I<0xD1, MRM3r, (outs GR16:$dst), (ins GR16:$src),
2340 "rcr{w}\t{1, $dst|$dst, 1}", []>, OpSize;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002341let Uses = [CL] in {
2342def RCR16rCL : I<0xD3, MRM3r, (outs GR16:$dst), (ins GR16:$src),
2343 "rcr{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002344}
2345def RCR16ri : Ii8<0xC1, MRM3r, (outs GR16:$dst), (ins GR16:$src, i8imm:$cnt),
2346 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002347
2348def RCR32r1 : I<0xD1, MRM3r, (outs GR32:$dst), (ins GR32:$src),
2349 "rcr{l}\t{1, $dst|$dst, 1}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002350let Uses = [CL] in {
2351def RCR32rCL : I<0xD3, MRM3r, (outs GR32:$dst), (ins GR32:$src),
2352 "rcr{l}\t{%cl, $dst|$dst, CL}", []>;
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002353}
2354def RCR32ri : Ii8<0xC1, MRM3r, (outs GR32:$dst), (ins GR32:$src, i8imm:$cnt),
2355 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", []>;
Daniel Dunbara9dde432010-02-12 01:22:03 +00002356
2357let isTwoAddress = 0 in {
2358def RCL8m1 : I<0xD0, MRM2m, (outs), (ins i8mem:$dst),
2359 "rcl{b}\t{1, $dst|$dst, 1}", []>;
2360def RCL8mi : Ii8<0xC0, MRM2m, (outs), (ins i8mem:$dst, i8imm:$cnt),
2361 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", []>;
2362def RCL16m1 : I<0xD1, MRM2m, (outs), (ins i16mem:$dst),
2363 "rcl{w}\t{1, $dst|$dst, 1}", []>, OpSize;
2364def RCL16mi : Ii8<0xC1, MRM2m, (outs), (ins i16mem:$dst, i8imm:$cnt),
2365 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
2366def RCL32m1 : I<0xD1, MRM2m, (outs), (ins i32mem:$dst),
2367 "rcl{l}\t{1, $dst|$dst, 1}", []>;
2368def RCL32mi : Ii8<0xC1, MRM2m, (outs), (ins i32mem:$dst, i8imm:$cnt),
2369 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", []>;
2370def RCR8m1 : I<0xD0, MRM3m, (outs), (ins i8mem:$dst),
2371 "rcr{b}\t{1, $dst|$dst, 1}", []>;
2372def RCR8mi : Ii8<0xC0, MRM3m, (outs), (ins i8mem:$dst, i8imm:$cnt),
2373 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", []>;
2374def RCR16m1 : I<0xD1, MRM3m, (outs), (ins i16mem:$dst),
2375 "rcr{w}\t{1, $dst|$dst, 1}", []>, OpSize;
2376def RCR16mi : Ii8<0xC1, MRM3m, (outs), (ins i16mem:$dst, i8imm:$cnt),
2377 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", []>, OpSize;
2378def RCR32m1 : I<0xD1, MRM3m, (outs), (ins i32mem:$dst),
2379 "rcr{l}\t{1, $dst|$dst, 1}", []>;
2380def RCR32mi : Ii8<0xC1, MRM3m, (outs), (ins i32mem:$dst, i8imm:$cnt),
Sean Callanan3c8eecd2009-09-18 19:35:23 +00002381 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", []>;
2382
Daniel Dunbara9dde432010-02-12 01:22:03 +00002383let Uses = [CL] in {
2384def RCL8mCL : I<0xD2, MRM2m, (outs), (ins i8mem:$dst),
2385 "rcl{b}\t{%cl, $dst|$dst, CL}", []>;
2386def RCL16mCL : I<0xD3, MRM2m, (outs), (ins i16mem:$dst),
2387 "rcl{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
2388def RCL32mCL : I<0xD3, MRM2m, (outs), (ins i32mem:$dst),
2389 "rcl{l}\t{%cl, $dst|$dst, CL}", []>;
2390def RCR8mCL : I<0xD2, MRM3m, (outs), (ins i8mem:$dst),
2391 "rcr{b}\t{%cl, $dst|$dst, CL}", []>;
2392def RCR16mCL : I<0xD3, MRM3m, (outs), (ins i16mem:$dst),
2393 "rcr{w}\t{%cl, $dst|$dst, CL}", []>, OpSize;
2394def RCR32mCL : I<0xD3, MRM3m, (outs), (ins i32mem:$dst),
2395 "rcr{l}\t{%cl, $dst|$dst, CL}", []>;
2396}
2397}
2398
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002399// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002400let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002401def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002402 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002403 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002404def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002405 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002406 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002407def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002408 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002409 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
2410}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002411
Evan Chengb783fa32007-07-19 01:14:50 +00002412def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002413 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002414 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002415def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002416 "rol{w}\t{$src2, $dst|$dst, $src2}",
Sean Callanan2c48df22009-12-18 00:01:26 +00002417 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>,
2418 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002419def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002420 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002421 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2422
2423// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002424def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002425 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002426 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002427def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002428 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002429 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002430def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002431 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002432 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2433
2434let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002435 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002436 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002437 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002438 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002439 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002440 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002441 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002442 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002443 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002444 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2445 }
Evan Chengb783fa32007-07-19 01:14:50 +00002446 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002447 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002448 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002449 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002450 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2452 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002453 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002454 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002455 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2456
2457 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002458 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002459 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002461 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002462 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002463 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2464 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002465 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002466 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2468}
2469
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002470let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002471def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002472 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002473 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002474def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002475 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002476 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002477def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002478 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002479 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2480}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002481
Evan Chengb783fa32007-07-19 01:14:50 +00002482def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002483 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002485def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002486 "ror{w}\t{$src2, $dst|$dst, $src2}",
Sean Callanan2c48df22009-12-18 00:01:26 +00002487 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>,
2488 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002489def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002490 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002491 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2492
2493// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002494def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002495 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002496 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002497def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002498 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002500def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002501 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002502 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2503
2504let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002505 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002506 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002507 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002508 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002509 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002510 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002511 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002512 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002513 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002514 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2515 }
Evan Chengb783fa32007-07-19 01:14:50 +00002516 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002517 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002518 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002519 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002520 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002521 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2522 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002523 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002524 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002525 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2526
2527 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002528 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002529 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002530 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002531 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002532 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002533 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2534 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002535 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002536 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002537 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2538}
2539
2540
2541
2542// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002543let Uses = [CL] in {
Sean Callanan2c48df22009-12-18 00:01:26 +00002544def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst),
2545 (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002546 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002547 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00002548def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst),
2549 (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002550 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002551 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00002552def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst),
2553 (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002554 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002555 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002556 TB, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00002557def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst),
2558 (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002559 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002560 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002561 TB, OpSize;
2562}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002563
2564let isCommutable = 1 in { // These instructions commute to each other.
2565def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002566 (outs GR32:$dst),
2567 (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002568 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002569 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2570 (i8 imm:$src3)))]>,
2571 TB;
2572def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002573 (outs GR32:$dst),
2574 (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002575 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002576 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2577 (i8 imm:$src3)))]>,
2578 TB;
2579def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002580 (outs GR16:$dst),
2581 (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002582 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002583 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2584 (i8 imm:$src3)))]>,
2585 TB, OpSize;
2586def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00002587 (outs GR16:$dst),
2588 (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002589 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002590 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2591 (i8 imm:$src3)))]>,
2592 TB, OpSize;
2593}
2594
2595let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002596 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002597 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002598 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002599 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002600 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002601 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002602 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002603 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002604 addr:$dst)]>, TB;
2605 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002606 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002607 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002608 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002609 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2610 (i8 imm:$src3)), addr:$dst)]>,
2611 TB;
2612 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002613 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002614 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002615 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2616 (i8 imm:$src3)), addr:$dst)]>,
2617 TB;
2618
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002619 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002620 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002621 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002622 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002623 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002624 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002625 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002626 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002627 addr:$dst)]>, TB, OpSize;
2628 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002629 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002630 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002631 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002632 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2633 (i8 imm:$src3)), addr:$dst)]>,
2634 TB, OpSize;
2635 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002636 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002637 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002638 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2639 (i8 imm:$src3)), addr:$dst)]>,
2640 TB, OpSize;
2641}
Evan Cheng55687072007-09-14 21:48:26 +00002642} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002643
2644
2645// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002646let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002647let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002648// Register-Register Addition
2649def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2650 (ins GR8 :$src1, GR8 :$src2),
2651 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002652 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002653 (implicit EFLAGS)]>;
2654
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002655let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002656// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002657def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2658 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002659 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002660 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2661 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002662def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2663 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002664 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002665 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2666 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002667} // end isConvertibleToThreeAddress
2668} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002669
2670// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002671def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2672 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002673 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002674 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2675 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002676def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2677 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002678 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002679 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2680 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002681def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2682 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002683 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002684 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2685 (implicit EFLAGS)]>;
Sean Callanan7e7df0e2009-09-15 20:53:57 +00002686
Sean Callanan84df9312009-09-15 21:43:27 +00002687// Register-Register Addition - Equivalent to the normal rr forms (ADD8rr,
2688// ADD16rr, and ADD32rr), but differently encoded.
Sean Callanan7e7df0e2009-09-15 20:53:57 +00002689def ADD8mrmrr: I<0x02, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2690 "add{b}\t{$src2, $dst|$dst, $src2}", []>;
2691def ADD16mrmrr: I<0x03, MRMSrcReg,(outs GR16:$dst),(ins GR16:$src1, GR16:$src2),
2692 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
2693def ADD32mrmrr: I<0x03, MRMSrcReg,(outs GR16:$dst),(ins GR16:$src1, GR16:$src2),
2694 "add{l}\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002695
Bill Wendlingae034ed2008-12-12 00:56:36 +00002696// Register-Integer Addition
2697def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2698 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002699 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2700 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002701
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002702let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002703// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002704def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2705 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002706 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002707 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2708 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002709def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2710 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002711 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002712 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2713 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002714def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2715 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002716 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002717 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2718 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002719def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2720 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002721 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002722 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2723 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002724}
2725
2726let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002727 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002728 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002729 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002730 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2731 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002732 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002733 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002734 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2735 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002736 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002737 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002738 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2739 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002740 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002741 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002742 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2743 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002744 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002745 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002746 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2747 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002748 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002749 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002750 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2751 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002752 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002753 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002754 [(store (add (load addr:$dst), i16immSExt8:$src2),
2755 addr:$dst),
2756 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002757 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002758 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002759 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002760 addr:$dst),
2761 (implicit EFLAGS)]>;
Sean Callanan0316b342009-08-11 21:26:06 +00002762
2763 // addition to rAX
2764 def ADD8i8 : Ii8<0x04, RawFrm, (outs), (ins i8imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002765 "add{b}\t{$src, %al|%al, $src}", []>;
Sean Callanan0316b342009-08-11 21:26:06 +00002766 def ADD16i16 : Ii16<0x05, RawFrm, (outs), (ins i16imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002767 "add{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
Sean Callanan0316b342009-08-11 21:26:06 +00002768 def ADD32i32 : Ii32<0x05, RawFrm, (outs), (ins i32imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002769 "add{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002770}
2771
Evan Cheng259471d2007-10-05 17:59:57 +00002772let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002773let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002774def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002775 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002776 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002777def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2778 (ins GR16:$src1, GR16:$src2),
2779 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002780 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002781def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2782 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002783 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002784 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002785}
Sean Callanan2c48df22009-12-18 00:01:26 +00002786
2787def ADC8rr_REV : I<0x12, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2788 "adc{b}\t{$src2, $dst|$dst, $src2}", []>;
2789def ADC16rr_REV : I<0x13, MRMSrcReg, (outs GR16:$dst),
2790 (ins GR16:$src1, GR16:$src2),
2791 "adc{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
2792def ADC32rr_REV : I<0x13, MRMSrcReg, (outs GR32:$dst),
2793 (ins GR32:$src1, GR32:$src2),
2794 "adc{l}\t{$src2, $dst|$dst, $src2}", []>;
2795
Dale Johannesen06b83f12009-05-18 17:44:15 +00002796def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2797 (ins GR8:$src1, i8mem:$src2),
2798 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002799 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002800def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2801 (ins GR16:$src1, i16mem:$src2),
2802 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002803 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002804 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002805def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2806 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002807 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002808 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2809def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002810 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002811 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002812def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2813 (ins GR16:$src1, i16imm:$src2),
2814 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002815 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002816def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2817 (ins GR16:$src1, i16i8imm:$src2),
2818 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002819 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2820 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002821def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2822 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002823 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002824 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002825def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2826 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002827 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002828 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002829
2830let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002831 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002832 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002833 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2834 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002835 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002836 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2837 OpSize;
2838 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002839 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002840 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2841 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002842 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002843 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2844 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002845 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002846 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2847 OpSize;
2848 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002849 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002850 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2851 OpSize;
2852 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002853 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002854 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2855 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002856 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002857 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00002858
2859 def ADC8i8 : Ii8<0x14, RawFrm, (outs), (ins i8imm:$src),
2860 "adc{b}\t{$src, %al|%al, $src}", []>;
2861 def ADC16i16 : Ii16<0x15, RawFrm, (outs), (ins i16imm:$src),
2862 "adc{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2863 def ADC32i32 : Ii32<0x15, RawFrm, (outs), (ins i32imm:$src),
2864 "adc{l}\t{$src, %eax|%eax, $src}", []>;
Dale Johannesen747fe522009-06-02 03:12:52 +00002865}
Evan Cheng259471d2007-10-05 17:59:57 +00002866} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867
Bill Wendlingae034ed2008-12-12 00:56:36 +00002868// Register-Register Subtraction
2869def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2870 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002871 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2872 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002873def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2874 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002875 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2876 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002877def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2878 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002879 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2880 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002881
Sean Callanan2c48df22009-12-18 00:01:26 +00002882def SUB8rr_REV : I<0x2A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2883 "sub{b}\t{$src2, $dst|$dst, $src2}", []>;
2884def SUB16rr_REV : I<0x2B, MRMSrcReg, (outs GR16:$dst),
2885 (ins GR16:$src1, GR16:$src2),
2886 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
2887def SUB32rr_REV : I<0x2B, MRMSrcReg, (outs GR32:$dst),
2888 (ins GR32:$src1, GR32:$src2),
2889 "sub{l}\t{$src2, $dst|$dst, $src2}", []>;
2890
Bill Wendlingae034ed2008-12-12 00:56:36 +00002891// Register-Memory Subtraction
2892def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2893 (ins GR8 :$src1, i8mem :$src2),
2894 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002895 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2896 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002897def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2898 (ins GR16:$src1, i16mem:$src2),
2899 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002900 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2901 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002902def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2903 (ins GR32:$src1, i32mem:$src2),
2904 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002905 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2906 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002907
2908// Register-Integer Subtraction
2909def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2910 (ins GR8:$src1, i8imm:$src2),
2911 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002912 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2913 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002914def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2915 (ins GR16:$src1, i16imm:$src2),
2916 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002917 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2918 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002919def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2920 (ins GR32:$src1, i32imm:$src2),
2921 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002922 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2923 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002924def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2925 (ins GR16:$src1, i16i8imm:$src2),
2926 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002927 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2928 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002929def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2930 (ins GR32:$src1, i32i8imm:$src2),
2931 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002932 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2933 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002934
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002935let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002936 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002937 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002938 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002939 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2940 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002941 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002942 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002943 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2944 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002945 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002946 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002947 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2948 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002949
2950 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002951 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002952 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002953 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2954 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002955 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002956 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002957 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2958 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002959 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002960 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002961 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2962 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002963 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002964 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002965 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002966 addr:$dst),
2967 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002968 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002969 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002970 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002971 addr:$dst),
2972 (implicit EFLAGS)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00002973
2974 def SUB8i8 : Ii8<0x2C, RawFrm, (outs), (ins i8imm:$src),
2975 "sub{b}\t{$src, %al|%al, $src}", []>;
2976 def SUB16i16 : Ii16<0x2D, RawFrm, (outs), (ins i16imm:$src),
2977 "sub{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2978 def SUB32i32 : Ii32<0x2D, RawFrm, (outs), (ins i32imm:$src),
2979 "sub{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002980}
2981
Evan Cheng259471d2007-10-05 17:59:57 +00002982let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002983def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2984 (ins GR8:$src1, GR8:$src2),
2985 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002986 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002987def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2988 (ins GR16:$src1, GR16:$src2),
2989 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002990 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002991def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2992 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002993 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002994 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002995
2996let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002997 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2998 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002999 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003000 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3001 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003002 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00003003 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003004 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003005 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003006 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Chris Lattner284f75f2010-02-05 22:56:11 +00003007 def SBB8mi : Ii8<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
3008 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003009 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003010 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
3011 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003012 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00003013 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003014 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3015 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003016 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00003017 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003018 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003019 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003020 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003021 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003022 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003023 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Sean Callanan8562bef2009-09-11 19:01:56 +00003024
3025 def SBB8i8 : Ii8<0x1C, RawFrm, (outs), (ins i8imm:$src),
3026 "sbb{b}\t{$src, %al|%al, $src}", []>;
3027 def SBB16i16 : Ii16<0x1D, RawFrm, (outs), (ins i16imm:$src),
3028 "sbb{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3029 def SBB32i32 : Ii32<0x1D, RawFrm, (outs), (ins i32imm:$src),
3030 "sbb{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003031}
Sean Callanan2c48df22009-12-18 00:01:26 +00003032
3033def SBB8rr_REV : I<0x1A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
3034 "sbb{b}\t{$src2, $dst|$dst, $src2}", []>;
3035def SBB16rr_REV : I<0x1B, MRMSrcReg, (outs GR16:$dst),
3036 (ins GR16:$src1, GR16:$src2),
3037 "sbb{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
3038def SBB32rr_REV : I<0x1B, MRMSrcReg, (outs GR32:$dst),
3039 (ins GR32:$src1, GR32:$src2),
3040 "sbb{l}\t{$src2, $dst|$dst, $src2}", []>;
3041
Dale Johannesen06b83f12009-05-18 17:44:15 +00003042def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
3043 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003044 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003045def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
3046 (ins GR16:$src1, i16mem:$src2),
3047 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003048 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00003049 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003050def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
3051 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003052 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003053 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003054def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
3055 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003056 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003057def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
3058 (ins GR16:$src1, i16imm:$src2),
3059 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003060 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003061def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
3062 (ins GR16:$src1, i16i8imm:$src2),
3063 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003064 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
3065 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003066def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
3067 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003068 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003069 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003070def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
3071 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003072 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00003073 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00003074} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00003075} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003076
Evan Cheng55687072007-09-14 21:48:26 +00003077let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003078let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00003079// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00003080def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003081 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003082 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
3083 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00003084def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003085 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003086 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
3087 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003088}
Bill Wendlingae034ed2008-12-12 00:56:36 +00003089
Bill Wendlingf5399032008-12-12 21:15:41 +00003090// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00003091def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
3092 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003093 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003094 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
3095 (implicit EFLAGS)]>, TB, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00003096def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
3097 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003098 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003099 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
3100 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00003101} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003102} // end Two Address instructions
3103
3104// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00003105let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00003106// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003107def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00003108 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003109 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003110 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
3111 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003112def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00003113 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003114 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003115 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
3116 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003117def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003118 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003119 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003120 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
3121 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003122def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003123 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003124 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003125 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
3126 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003127
Bill Wendlingf5399032008-12-12 21:15:41 +00003128// Memory-Integer Signed Integer Multiply
Sean Callanan2c48df22009-12-18 00:01:26 +00003129def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00003130 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003131 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003132 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
3133 (implicit EFLAGS)]>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00003134def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00003135 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003136 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00003137 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
3138 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003139def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003140 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003141 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00003142 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00003143 i16immSExt8:$src2)),
3144 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003145def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00003146 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003147 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00003148 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00003149 i32immSExt8:$src2)),
3150 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00003151} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003152
3153//===----------------------------------------------------------------------===//
3154// Test instructions are just like AND, except they don't generate a result.
3155//
Evan Cheng950aac02007-09-25 01:57:46 +00003156let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003157let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00003158def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003159 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003160 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003161 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003162def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003163 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003164 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003165 (implicit EFLAGS)]>,
3166 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003167def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003168 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003169 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003170 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003171}
3172
Sean Callanan3e4b1a32009-09-01 18:14:18 +00003173def TEST8i8 : Ii8<0xA8, RawFrm, (outs), (ins i8imm:$src),
3174 "test{b}\t{$src, %al|%al, $src}", []>;
3175def TEST16i16 : Ii16<0xA9, RawFrm, (outs), (ins i16imm:$src),
3176 "test{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3177def TEST32i32 : Ii32<0xA9, RawFrm, (outs), (ins i32imm:$src),
3178 "test{l}\t{$src, %eax|%eax, $src}", []>;
3179
Evan Chengb783fa32007-07-19 01:14:50 +00003180def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003181 "test{b}\t{$src2, $src1|$src1, $src2}",
3182 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
3183 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003184def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003185 "test{w}\t{$src2, $src1|$src1, $src2}",
3186 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
3187 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003188def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00003189 "test{l}\t{$src2, $src1|$src1, $src2}",
3190 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
3191 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003192
3193def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00003194 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003195 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003196 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003197 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003198def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00003199 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003200 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003201 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003202 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003203def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00003204 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003205 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00003206 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00003207 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003208
Evan Cheng621216e2007-09-29 00:00:36 +00003209def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00003210 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003211 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003212 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
3213 (implicit EFLAGS)]>;
3214def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00003215 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003216 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003217 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
3218 (implicit EFLAGS)]>, OpSize;
3219def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00003220 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003221 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003222 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00003223 (implicit EFLAGS)]>;
3224} // Defs = [EFLAGS]
3225
3226
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003227// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003228let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00003229def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003230let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00003231def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003232
Evan Cheng950aac02007-09-25 01:57:46 +00003233let Uses = [EFLAGS] in {
Evan Cheng834ae6b2009-12-15 00:53:42 +00003234// Use sbb to materialize carry bit.
Evan Cheng834ae6b2009-12-15 00:53:42 +00003235let Defs = [EFLAGS], isCodeGenOnly = 1 in {
Chris Lattnerb67327b2010-02-05 21:13:48 +00003236// FIXME: These are pseudo ops that should be replaced with Pat<> patterns.
3237// However, Pat<> can't replicate the destination reg into the inputs of the
3238// result.
3239// FIXME: Change these to have encoding Pseudo when X86MCCodeEmitter replaces
3240// X86CodeEmitter.
3241def SETB_C8r : I<0x18, MRMInitReg, (outs GR8:$dst), (ins), "",
Evan Cheng834ae6b2009-12-15 00:53:42 +00003242 [(set GR8:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Chris Lattnerb67327b2010-02-05 21:13:48 +00003243def SETB_C16r : I<0x19, MRMInitReg, (outs GR16:$dst), (ins), "",
Evan Chengedeb1692009-12-16 00:53:11 +00003244 [(set GR16:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>,
Evan Cheng834ae6b2009-12-15 00:53:42 +00003245 OpSize;
Chris Lattnerb67327b2010-02-05 21:13:48 +00003246def SETB_C32r : I<0x19, MRMInitReg, (outs GR32:$dst), (ins), "",
Evan Chengedeb1692009-12-16 00:53:11 +00003247 [(set GR32:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Evan Cheng834ae6b2009-12-15 00:53:42 +00003248} // isCodeGenOnly
3249
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003250def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003251 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003252 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003253 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003254 TB; // GR8 = ==
3255def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003256 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003257 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003258 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003259 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003260
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003261def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003262 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003263 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003264 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003265 TB; // GR8 = !=
3266def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003267 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003268 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003269 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003270 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003271
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003273 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003274 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003275 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003276 TB; // GR8 = < signed
3277def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003278 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003279 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003280 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003281 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003282
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003283def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003284 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003285 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003286 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003287 TB; // GR8 = >= signed
3288def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003289 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003290 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003291 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003292 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003293
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003294def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003295 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003296 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003297 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003298 TB; // GR8 = <= signed
3299def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003300 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003301 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003302 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003303 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003304
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003305def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003306 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003307 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003308 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003309 TB; // GR8 = > signed
3310def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003311 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003312 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003313 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003314 TB; // [mem8] = > signed
3315
3316def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003317 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003318 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003319 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003320 TB; // GR8 = < unsign
3321def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003322 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003323 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003324 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003325 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003326
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003327def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003328 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003329 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003330 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003331 TB; // GR8 = >= unsign
3332def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003333 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003334 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003335 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003336 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003337
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003338def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003339 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003340 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003341 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003342 TB; // GR8 = <= unsign
3343def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003344 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003345 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003346 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003347 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003348
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003349def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003350 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003351 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003352 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003353 TB; // GR8 = > signed
3354def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003355 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003356 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003357 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003358 TB; // [mem8] = > signed
3359
3360def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003361 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003362 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003363 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003364 TB; // GR8 = <sign bit>
3365def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003366 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003367 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003368 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003369 TB; // [mem8] = <sign bit>
3370def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003371 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003372 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003373 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003374 TB; // GR8 = !<sign bit>
3375def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003376 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003377 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003378 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003379 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003380
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003381def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003382 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003383 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003384 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003385 TB; // GR8 = parity
3386def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003387 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003388 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003389 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003390 TB; // [mem8] = parity
3391def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00003392 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003393 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003394 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003395 TB; // GR8 = not parity
3396def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003397 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003398 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003399 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003400 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003401
3402def SETOr : I<0x90, MRM0r,
3403 (outs GR8 :$dst), (ins),
3404 "seto\t$dst",
3405 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
3406 TB; // GR8 = overflow
3407def SETOm : I<0x90, MRM0m,
3408 (outs), (ins i8mem:$dst),
3409 "seto\t$dst",
3410 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
3411 TB; // [mem8] = overflow
3412def SETNOr : I<0x91, MRM0r,
3413 (outs GR8 :$dst), (ins),
3414 "setno\t$dst",
3415 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
3416 TB; // GR8 = not overflow
3417def SETNOm : I<0x91, MRM0m,
3418 (outs), (ins i8mem:$dst),
3419 "setno\t$dst",
3420 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
3421 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00003422} // Uses = [EFLAGS]
3423
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003424
3425// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00003426let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +00003427def CMP8i8 : Ii8<0x3C, RawFrm, (outs), (ins i8imm:$src),
3428 "cmp{b}\t{$src, %al|%al, $src}", []>;
3429def CMP16i16 : Ii16<0x3D, RawFrm, (outs), (ins i16imm:$src),
3430 "cmp{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3431def CMP32i32 : Ii32<0x3D, RawFrm, (outs), (ins i32imm:$src),
3432 "cmp{l}\t{$src, %eax|%eax, $src}", []>;
3433
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003434def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003435 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003436 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003437 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003438def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003439 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003440 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003441 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003442def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003443 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003444 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003445 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003446def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003447 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003448 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003449 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
3450 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003451def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003452 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003453 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003454 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
3455 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003456def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003457 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003458 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003459 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
3460 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003461def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003462 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003463 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003464 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
3465 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003466def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003467 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003468 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003469 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
3470 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003471def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003472 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003473 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003474 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
3475 (implicit EFLAGS)]>;
Sean Callanan11490dc2009-09-16 21:11:23 +00003476def CMP8mrmrr : I<0x3A, MRMSrcReg, (outs), (ins GR8:$src1, GR8:$src2),
3477 "cmp{b}\t{$src2, $src1|$src1, $src2}", []>;
3478def CMP16mrmrr : I<0x3B, MRMSrcReg, (outs), (ins GR16:$src1, GR16:$src2),
3479 "cmp{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize;
3480def CMP32mrmrr : I<0x3B, MRMSrcReg, (outs), (ins GR32:$src1, GR32:$src2),
3481 "cmp{l}\t{$src2, $src1|$src1, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003482def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003483 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003484 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003485 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003486def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003487 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003488 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003489 [(X86cmp GR16:$src1, imm:$src2),
3490 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003491def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003492 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003493 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003494 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003495def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003496 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003497 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003498 [(X86cmp (loadi8 addr:$src1), imm:$src2),
3499 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003500def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003501 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003502 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003503 [(X86cmp (loadi16 addr:$src1), imm:$src2),
3504 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003505def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003506 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003507 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003508 [(X86cmp (loadi32 addr:$src1), imm:$src2),
3509 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003510def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003511 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003512 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003513 [(X86cmp GR16:$src1, i16immSExt8:$src2),
3514 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003515def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003516 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003517 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003518 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
3519 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003520def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003521 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003522 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003523 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
3524 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003525def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003526 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003527 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003528 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003529 (implicit EFLAGS)]>;
3530} // Defs = [EFLAGS]
3531
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003532// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003533// TODO: BTC, BTR, and BTS
3534let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003535def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003536 "bt{w}\t{$src2, $src1|$src1, $src2}",
3537 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003538 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003539def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003540 "bt{l}\t{$src2, $src1|$src1, $src2}",
3541 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003542 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003543
3544// Unlike with the register+register form, the memory+register form of the
3545// bt instruction does not ignore the high bits of the index. From ISel's
Sean Callanan2c48df22009-12-18 00:01:26 +00003546// perspective, this is pretty bizarre. Make these instructions disassembly
3547// only for now.
3548
3549def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3550 "bt{w}\t{$src2, $src1|$src1, $src2}",
Dan Gohman85a228c2009-01-13 23:23:30 +00003551// [(X86bt (loadi16 addr:$src1), GR16:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00003552// (implicit EFLAGS)]
3553 []
3554 >, OpSize, TB, Requires<[FastBTMem]>;
3555def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3556 "bt{l}\t{$src2, $src1|$src1, $src2}",
Dan Gohman85a228c2009-01-13 23:23:30 +00003557// [(X86bt (loadi32 addr:$src1), GR32:$src2),
Sean Callanan2c48df22009-12-18 00:01:26 +00003558// (implicit EFLAGS)]
3559 []
3560 >, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003561
3562def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3563 "bt{w}\t{$src2, $src1|$src1, $src2}",
3564 [(X86bt GR16:$src1, i16immSExt8:$src2),
3565 (implicit EFLAGS)]>, OpSize, TB;
3566def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3567 "bt{l}\t{$src2, $src1|$src1, $src2}",
3568 [(X86bt GR32:$src1, i32immSExt8:$src2),
3569 (implicit EFLAGS)]>, TB;
3570// Note that these instructions don't need FastBTMem because that
3571// only applies when the other operand is in a register. When it's
3572// an immediate, bt is still fast.
3573def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3574 "bt{w}\t{$src2, $src1|$src1, $src2}",
3575 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3576 (implicit EFLAGS)]>, OpSize, TB;
3577def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3578 "bt{l}\t{$src2, $src1|$src1, $src2}",
3579 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3580 (implicit EFLAGS)]>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00003581
3582def BTC16rr : I<0xBB, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
3583 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3584def BTC32rr : I<0xBB, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
3585 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3586def BTC16mr : I<0xBB, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3587 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3588def BTC32mr : I<0xBB, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3589 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3590def BTC16ri8 : Ii8<0xBA, MRM7r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3591 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3592def BTC32ri8 : Ii8<0xBA, MRM7r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3593 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3594def BTC16mi8 : Ii8<0xBA, MRM7m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3595 "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3596def BTC32mi8 : Ii8<0xBA, MRM7m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3597 "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3598
3599def BTR16rr : I<0xB3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
3600 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3601def BTR32rr : I<0xB3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
3602 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3603def BTR16mr : I<0xB3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3604 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3605def BTR32mr : I<0xB3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3606 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3607def BTR16ri8 : Ii8<0xBA, MRM6r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3608 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3609def BTR32ri8 : Ii8<0xBA, MRM6r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3610 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3611def BTR16mi8 : Ii8<0xBA, MRM6m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3612 "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3613def BTR32mi8 : Ii8<0xBA, MRM6m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3614 "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3615
3616def BTS16rr : I<0xAB, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
3617 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3618def BTS32rr : I<0xAB, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
3619 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3620def BTS16mr : I<0xAB, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3621 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3622def BTS32mr : I<0xAB, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3623 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3624def BTS16ri8 : Ii8<0xBA, MRM5r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3625 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3626def BTS32ri8 : Ii8<0xBA, MRM5r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3627 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
3628def BTS16mi8 : Ii8<0xBA, MRM5m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3629 "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB;
3630def BTS32mi8 : Ii8<0xBA, MRM5m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3631 "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003632} // Defs = [EFLAGS]
3633
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003634// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003635// Use movsbl intead of movsbw; we don't care about the high 16 bits
3636// of the register here. This has a smaller encoding and avoids a
Sean Callanan2c48df22009-12-18 00:01:26 +00003637// partial-register update. Actual movsbw included for the disassembler.
3638def MOVSX16rr8W : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8:$src),
3639 "movs{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3640def MOVSX16rm8W : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem:$src),
3641 "movs{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003642def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003643 "", [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003644def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003645 "", [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003646def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003647 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003648 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003649def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003650 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003651 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003652def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003653 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003654 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003655def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003656 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003657 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3658
Dan Gohman9203ab42008-07-30 18:09:17 +00003659// Use movzbl intead of movzbw; we don't care about the high 16 bits
3660// of the register here. This has a smaller encoding and avoids a
Sean Callanan2c48df22009-12-18 00:01:26 +00003661// partial-register update. Actual movzbw included for the disassembler.
3662def MOVZX16rr8W : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8:$src),
3663 "movz{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3664def MOVZX16rm8W : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem:$src),
3665 "movz{bw|x}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00003666def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003667 "", [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003668def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Chris Lattnerbe7efcc2009-10-19 19:51:42 +00003669 "", [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003670def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003671 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003672 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003673def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003674 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003675 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003676def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003677 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003678 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003679def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003680 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003681 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3682
Dan Gohmandf1a7ff2010-02-10 16:03:48 +00003683// These are the same as the regular MOVZX32rr8 and MOVZX32rm8
Dan Gohman744d4622009-04-13 16:09:41 +00003684// except that they use GR32_NOREX for the output operand register class
3685// instead of GR32. This allows them to operate on h registers on x86-64.
3686def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3687 (outs GR32_NOREX:$dst), (ins GR8:$src),
3688 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3689 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003690let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003691def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3692 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3693 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3694 []>, TB;
3695
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003696let neverHasSideEffects = 1 in {
3697 let Defs = [AX], Uses = [AL] in
3698 def CBW : I<0x98, RawFrm, (outs), (ins),
3699 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3700 let Defs = [EAX], Uses = [AX] in
3701 def CWDE : I<0x98, RawFrm, (outs), (ins),
3702 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003703
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003704 let Defs = [AX,DX], Uses = [AX] in
3705 def CWD : I<0x99, RawFrm, (outs), (ins),
3706 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3707 let Defs = [EAX,EDX], Uses = [EAX] in
3708 def CDQ : I<0x99, RawFrm, (outs), (ins),
3709 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3710}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003711
3712//===----------------------------------------------------------------------===//
3713// Alias Instructions
3714//===----------------------------------------------------------------------===//
3715
3716// Alias instructions that map movr0 to xor.
3717// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Chris Lattneree4e5bc2010-02-05 21:21:06 +00003718// FIXME: Set encoding to pseudo.
Daniel Dunbara0e62002009-08-11 22:17:52 +00003719let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
3720 isCodeGenOnly = 1 in {
Chris Lattneree4e5bc2010-02-05 21:21:06 +00003721def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins), "",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003722 [(set GR8:$dst, 0)]>;
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00003723
3724// We want to rewrite MOV16r0 in terms of MOV32r0, because it's a smaller
3725// encoding and avoids a partial-register update sometimes, but doing so
3726// at isel time interferes with rematerialization in the current register
3727// allocator. For now, this is rewritten when the instruction is lowered
3728// to an MCInst.
3729def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
3730 "",
3731 [(set GR16:$dst, 0)]>, OpSize;
Chris Lattnerb5b1b862009-12-23 01:30:26 +00003732
Chris Lattneree4e5bc2010-02-05 21:21:06 +00003733// FIXME: Set encoding to pseudo.
3734def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins), "",
Chris Lattner2ba53dc2009-12-23 01:46:40 +00003735 [(set GR32:$dst, 0)]>;
3736}
Chris Lattnerb5b1b862009-12-23 01:30:26 +00003737
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003738//===----------------------------------------------------------------------===//
3739// Thread Local Storage Instructions
3740//
3741
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003742// All calls clobber the non-callee saved registers. ESP is marked as
3743// a use to prevent stack-pointer assignments that appear immediately
3744// before calls from potentially appearing dead.
3745let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3746 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3747 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3748 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003749 Uses = [ESP] in
3750def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3751 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003752 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003753 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003754 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003755
Daniel Dunbar75a07302009-08-11 22:24:40 +00003756let AddedComplexity = 5, isCodeGenOnly = 1 in
sampo9cc09a32009-01-26 01:24:32 +00003757def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3758 "movl\t%gs:$src, $dst",
3759 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3760
Daniel Dunbar75a07302009-08-11 22:24:40 +00003761let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003762def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3763 "movl\t%fs:$src, $dst",
3764 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3765
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003766//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003767// EH Pseudo Instructions
3768//
3769let isTerminator = 1, isReturn = 1, isBarrier = 1,
Daniel Dunbar75513bd2009-08-27 07:58:05 +00003770 hasCtrlDep = 1, isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003771def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003772 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003773 [(X86ehret GR32:$addr)]>;
3774
3775}
3776
3777//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003778// Atomic support
3779//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003780
Evan Cheng3e171562008-04-19 01:20:30 +00003781// Atomic swap. These are just normal xchg instructions. But since a memory
3782// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003783let Constraints = "$val = $dst" in {
Sean Callanan2c48df22009-12-18 00:01:26 +00003784def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst),
3785 (ins GR32:$val, i32mem:$ptr),
Evan Cheng3e171562008-04-19 01:20:30 +00003786 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3787 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00003788def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst),
3789 (ins GR16:$val, i16mem:$ptr),
Evan Cheng3e171562008-04-19 01:20:30 +00003790 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3791 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3792 OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00003793def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
Evan Cheng3e171562008-04-19 01:20:30 +00003794 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3795 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00003796
3797def XCHG32rr : I<0x87, MRMSrcReg, (outs GR32:$dst), (ins GR32:$val, GR32:$src),
3798 "xchg{l}\t{$val, $src|$src, $val}", []>;
3799def XCHG16rr : I<0x87, MRMSrcReg, (outs GR16:$dst), (ins GR16:$val, GR16:$src),
3800 "xchg{w}\t{$val, $src|$src, $val}", []>, OpSize;
3801def XCHG8rr : I<0x86, MRMSrcReg, (outs GR8:$dst), (ins GR8:$val, GR8:$src),
3802 "xchg{b}\t{$val, $src|$src, $val}", []>;
Evan Cheng3e171562008-04-19 01:20:30 +00003803}
3804
Sean Callanan2c48df22009-12-18 00:01:26 +00003805def XCHG16ar : I<0x90, AddRegFrm, (outs), (ins GR16:$src),
3806 "xchg{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3807def XCHG32ar : I<0x90, AddRegFrm, (outs), (ins GR32:$src),
3808 "xchg{l}\t{$src, %eax|%eax, $src}", []>;
3809
Evan Chengd49dbb82008-04-18 20:55:36 +00003810// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003811let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003812def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003813 "lock\n\t"
3814 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003815 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003816}
Dale Johannesenf160d802008-10-02 18:53:47 +00003817let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Evan Cheng3896a6f2010-01-08 01:29:19 +00003818def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003819 "lock\n\t"
3820 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003821 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3822}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003823
3824let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003825def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003826 "lock\n\t"
3827 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003828 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003829}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003830let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003831def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003832 "lock\n\t"
3833 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003834 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003835}
3836
Evan Chengd49dbb82008-04-18 20:55:36 +00003837// Atomic exchange and add
3838let Constraints = "$val = $dst", Defs = [EFLAGS] in {
Sean Callanan2c48df22009-12-18 00:01:26 +00003839def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins GR32:$val, i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003840 "lock\n\t"
3841 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003842 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003843 TB, LOCK;
Sean Callanan2c48df22009-12-18 00:01:26 +00003844def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins GR16:$val, i16mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003845 "lock\n\t"
3846 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003847 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003848 TB, OpSize, LOCK;
Sean Callanan2c48df22009-12-18 00:01:26 +00003849def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003850 "lock\n\t"
3851 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003852 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003853 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003854}
3855
Sean Callanan2c48df22009-12-18 00:01:26 +00003856def XADD8rr : I<0xC0, MRMDestReg, (outs GR8:$dst), (ins GR8:$src),
3857 "xadd{b}\t{$src, $dst|$dst, $src}", []>, TB;
3858def XADD16rr : I<0xC1, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
3859 "xadd{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3860def XADD32rr : I<0xC1, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
3861 "xadd{l}\t{$src, $dst|$dst, $src}", []>, TB;
3862
3863def XADD8rm : I<0xC0, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
3864 "xadd{b}\t{$src, $dst|$dst, $src}", []>, TB;
3865def XADD16rm : I<0xC1, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
3866 "xadd{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3867def XADD32rm : I<0xC1, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
3868 "xadd{l}\t{$src, $dst|$dst, $src}", []>, TB;
3869
3870def CMPXCHG8rr : I<0xB0, MRMDestReg, (outs GR8:$dst), (ins GR8:$src),
3871 "cmpxchg{b}\t{$src, $dst|$dst, $src}", []>, TB;
3872def CMPXCHG16rr : I<0xB1, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
3873 "cmpxchg{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3874def CMPXCHG32rr : I<0xB1, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
3875 "cmpxchg{l}\t{$src, $dst|$dst, $src}", []>, TB;
3876
3877def CMPXCHG8rm : I<0xB0, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
3878 "cmpxchg{b}\t{$src, $dst|$dst, $src}", []>, TB;
3879def CMPXCHG16rm : I<0xB1, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
3880 "cmpxchg{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
3881def CMPXCHG32rm : I<0xB1, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
3882 "cmpxchg{l}\t{$src, $dst|$dst, $src}", []>, TB;
3883
Evan Cheng3896a6f2010-01-08 01:29:19 +00003884let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in
Sean Callanan2c48df22009-12-18 00:01:26 +00003885def CMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$dst),
3886 "cmpxchg8b\t$dst", []>, TB;
3887
Evan Chengb723fb52009-07-30 08:33:02 +00003888// Optimized codegen when the non-memory output is not used.
3889// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
Dan Gohman1c286992009-10-20 18:14:49 +00003890let Defs = [EFLAGS] in {
Evan Chengb723fb52009-07-30 08:33:02 +00003891def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3892 "lock\n\t"
3893 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3894def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3895 "lock\n\t"
3896 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3897def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3898 "lock\n\t"
3899 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3900def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3901 "lock\n\t"
3902 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3903def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3904 "lock\n\t"
3905 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3906def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3907 "lock\n\t"
3908 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3909def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3910 "lock\n\t"
3911 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3912def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3913 "lock\n\t"
3914 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3915
3916def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3917 "lock\n\t"
3918 "inc{b}\t$dst", []>, LOCK;
3919def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3920 "lock\n\t"
3921 "inc{w}\t$dst", []>, OpSize, LOCK;
3922def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3923 "lock\n\t"
3924 "inc{l}\t$dst", []>, LOCK;
3925
3926def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3927 "lock\n\t"
3928 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3929def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3930 "lock\n\t"
3931 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3932def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3933 "lock\n\t"
3934 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3935def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3936 "lock\n\t"
3937 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3938def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3939 "lock\n\t"
3940 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3941def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3942 "lock\n\t"
3943 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Sean Callanan2c48df22009-12-18 00:01:26 +00003944def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Evan Chengb723fb52009-07-30 08:33:02 +00003945 "lock\n\t"
3946 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3947def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3948 "lock\n\t"
3949 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3950
3951def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3952 "lock\n\t"
3953 "dec{b}\t$dst", []>, LOCK;
3954def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3955 "lock\n\t"
3956 "dec{w}\t$dst", []>, OpSize, LOCK;
3957def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3958 "lock\n\t"
3959 "dec{l}\t$dst", []>, LOCK;
Dan Gohman1c286992009-10-20 18:14:49 +00003960}
Evan Chengb723fb52009-07-30 08:33:02 +00003961
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003962// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003963let Constraints = "$val = $dst", Defs = [EFLAGS],
Dan Gohman30afe012009-10-29 18:10:34 +00003964 usesCustomInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003965def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003966 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003967 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003968def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003969 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003970 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003971def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003972 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003973 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003974def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003975 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003976 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003977def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003978 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003979 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003980def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003981 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003982 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003983def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003984 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003985 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003986def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003987 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003988 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003989
3990def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003991 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003992 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003993def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003994 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003995 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003996def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003997 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003998 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003999def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004000 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004001 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004002def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004003 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004004 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004005def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004006 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004007 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004008def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004009 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004010 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004011def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004012 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004013 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004014
4015def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004016 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004017 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004018def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004019 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004020 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004021def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004022 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004023 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00004024def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004025 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00004026 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00004027}
4028
Dale Johannesenf160d802008-10-02 18:53:47 +00004029let Constraints = "$val1 = $dst1, $val2 = $dst2",
4030 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
4031 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00004032 mayLoad = 1, mayStore = 1,
Dan Gohman30afe012009-10-29 18:10:34 +00004033 usesCustomInserter = 1 in {
Dale Johannesenf160d802008-10-02 18:53:47 +00004034def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4035 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004036 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004037def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4038 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004039 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004040def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4041 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004042 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004043def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4044 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004045 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004046def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4047 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004048 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004049def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4050 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004051 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00004052def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
4053 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00004054 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00004055}
4056
Sean Callanan2eddf5d2009-09-16 21:55:34 +00004057// Segmentation support instructions.
4058
4059def LAR16rm : I<0x02, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
4060 "lar{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4061def LAR16rr : I<0x02, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
4062 "lar{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4063
4064// i16mem operand in LAR32rm and GR32 operand in LAR32rr is not a typo.
4065def LAR32rm : I<0x02, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
4066 "lar{l}\t{$src, $dst|$dst, $src}", []>, TB;
4067def LAR32rr : I<0x02, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
4068 "lar{l}\t{$src, $dst|$dst, $src}", []>, TB;
Sean Callanan2c48df22009-12-18 00:01:26 +00004069
4070def LSL16rm : I<0x03, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
4071 "lsl{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4072def LSL16rr : I<0x03, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
4073 "lsl{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4074def LSL32rm : I<0x03, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
4075 "lsl{l}\t{$src, $dst|$dst, $src}", []>, TB;
4076def LSL32rr : I<0x03, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
4077 "lsl{l}\t{$src, $dst|$dst, $src}", []>, TB;
4078
4079def INVLPG : I<0x01, RawFrm, (outs), (ins), "invlpg", []>, TB;
4080
4081def STRr : I<0x00, MRM1r, (outs GR16:$dst), (ins),
4082 "str{w}\t{$dst}", []>, TB;
4083def STRm : I<0x00, MRM1m, (outs i16mem:$dst), (ins),
4084 "str{w}\t{$dst}", []>, TB;
4085def LTRr : I<0x00, MRM3r, (outs), (ins GR16:$src),
4086 "ltr{w}\t{$src}", []>, TB;
4087def LTRm : I<0x00, MRM3m, (outs), (ins i16mem:$src),
4088 "ltr{w}\t{$src}", []>, TB;
4089
4090def PUSHFS16 : I<0xa0, RawFrm, (outs), (ins),
4091 "push{w}\t%fs", []>, OpSize, TB;
4092def PUSHFS32 : I<0xa0, RawFrm, (outs), (ins),
4093 "push{l}\t%fs", []>, TB;
4094def PUSHGS16 : I<0xa8, RawFrm, (outs), (ins),
4095 "push{w}\t%gs", []>, OpSize, TB;
4096def PUSHGS32 : I<0xa8, RawFrm, (outs), (ins),
4097 "push{l}\t%gs", []>, TB;
4098
4099def POPFS16 : I<0xa1, RawFrm, (outs), (ins),
4100 "pop{w}\t%fs", []>, OpSize, TB;
4101def POPFS32 : I<0xa1, RawFrm, (outs), (ins),
4102 "pop{l}\t%fs", []>, TB;
4103def POPGS16 : I<0xa9, RawFrm, (outs), (ins),
4104 "pop{w}\t%gs", []>, OpSize, TB;
4105def POPGS32 : I<0xa9, RawFrm, (outs), (ins),
4106 "pop{l}\t%gs", []>, TB;
4107
4108def LDS16rm : I<0xc5, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4109 "lds{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
4110def LDS32rm : I<0xc5, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4111 "lds{l}\t{$src, $dst|$dst, $src}", []>;
4112def LSS16rm : I<0xb2, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4113 "lss{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4114def LSS32rm : I<0xb2, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4115 "lss{l}\t{$src, $dst|$dst, $src}", []>, TB;
4116def LES16rm : I<0xc4, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4117 "les{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
4118def LES32rm : I<0xc4, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4119 "les{l}\t{$src, $dst|$dst, $src}", []>;
4120def LFS16rm : I<0xb4, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4121 "lfs{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4122def LFS32rm : I<0xb4, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4123 "lfs{l}\t{$src, $dst|$dst, $src}", []>, TB;
4124def LGS16rm : I<0xb5, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
4125 "lgs{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize;
4126def LGS32rm : I<0xb5, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
4127 "lgs{l}\t{$src, $dst|$dst, $src}", []>, TB;
4128
4129def VERRr : I<0x00, MRM4r, (outs), (ins GR16:$seg),
4130 "verr\t$seg", []>, TB;
4131def VERRm : I<0x00, MRM4m, (outs), (ins i16mem:$seg),
4132 "verr\t$seg", []>, TB;
4133def VERWr : I<0x00, MRM5r, (outs), (ins GR16:$seg),
4134 "verw\t$seg", []>, TB;
4135def VERWm : I<0x00, MRM5m, (outs), (ins i16mem:$seg),
4136 "verw\t$seg", []>, TB;
4137
4138// Descriptor-table support instructions
4139
4140def SGDTm : I<0x01, MRM0m, (outs opaque48mem:$dst), (ins),
4141 "sgdt\t$dst", []>, TB;
4142def SIDTm : I<0x01, MRM1m, (outs opaque48mem:$dst), (ins),
4143 "sidt\t$dst", []>, TB;
4144def SLDT16r : I<0x00, MRM0r, (outs GR16:$dst), (ins),
4145 "sldt{w}\t$dst", []>, TB;
4146def SLDT16m : I<0x00, MRM0m, (outs i16mem:$dst), (ins),
4147 "sldt{w}\t$dst", []>, TB;
4148def LGDTm : I<0x01, MRM2m, (outs), (ins opaque48mem:$src),
4149 "lgdt\t$src", []>, TB;
4150def LIDTm : I<0x01, MRM3m, (outs), (ins opaque48mem:$src),
4151 "lidt\t$src", []>, TB;
4152def LLDT16r : I<0x00, MRM2r, (outs), (ins GR16:$src),
4153 "lldt{w}\t$src", []>, TB;
4154def LLDT16m : I<0x00, MRM2m, (outs), (ins i16mem:$src),
4155 "lldt{w}\t$src", []>, TB;
Sean Callanan23f33d72009-09-16 22:59:28 +00004156
Kevin Enderby3aa67c02010-02-03 21:04:42 +00004157// Lock instruction prefix
4158def LOCK_PREFIX : I<0xF0, RawFrm, (outs), (ins), "lock", []>;
4159
4160// Repeat string operation instruction prefixes
4161// These uses the DF flag in the EFLAGS register to inc or dec ECX
4162let Defs = [ECX], Uses = [ECX,EFLAGS] in {
4163// Repeat (used with INS, OUTS, MOVS, LODS and STOS)
4164def REP_PREFIX : I<0xF3, RawFrm, (outs), (ins), "rep", []>;
4165// Repeat while not equal (used with CMPS and SCAS)
4166def REPNE_PREFIX : I<0xF2, RawFrm, (outs), (ins), "repne", []>;
4167}
4168
4169// Segment override instruction prefixes
4170def CS_PREFIX : I<0x2E, RawFrm, (outs), (ins), "cs", []>;
4171def SS_PREFIX : I<0x36, RawFrm, (outs), (ins), "ss", []>;
4172def DS_PREFIX : I<0x3E, RawFrm, (outs), (ins), "ds", []>;
4173def ES_PREFIX : I<0x26, RawFrm, (outs), (ins), "es", []>;
4174def FS_PREFIX : I<0x64, RawFrm, (outs), (ins), "fs", []>;
4175def GS_PREFIX : I<0x65, RawFrm, (outs), (ins), "gs", []>;
4176
Sean Callanan23f33d72009-09-16 22:59:28 +00004177// String manipulation instructions
4178
4179def LODSB : I<0xAC, RawFrm, (outs), (ins), "lodsb", []>;
4180def LODSW : I<0xAD, RawFrm, (outs), (ins), "lodsw", []>, OpSize;
Sean Callanan2c48df22009-12-18 00:01:26 +00004181def LODSD : I<0xAD, RawFrm, (outs), (ins), "lods{l|d}", []>;
4182
4183def OUTSB : I<0x6E, RawFrm, (outs), (ins), "outsb", []>;
4184def OUTSW : I<0x6F, RawFrm, (outs), (ins), "outsw", []>, OpSize;
4185def OUTSD : I<0x6F, RawFrm, (outs), (ins), "outs{l|d}", []>;
4186
4187// CPU flow control instructions
4188
4189def HLT : I<0xF4, RawFrm, (outs), (ins), "hlt", []>;
4190def RSM : I<0xAA, RawFrm, (outs), (ins), "rsm", []>, TB;
4191
4192// FPU control instructions
4193
4194def FNINIT : I<0xE3, RawFrm, (outs), (ins), "fninit", []>, DB;
4195
4196// Flag instructions
4197
4198def CLC : I<0xF8, RawFrm, (outs), (ins), "clc", []>;
4199def STC : I<0xF9, RawFrm, (outs), (ins), "stc", []>;
4200def CLI : I<0xFA, RawFrm, (outs), (ins), "cli", []>;
4201def STI : I<0xFB, RawFrm, (outs), (ins), "sti", []>;
4202def CLD : I<0xFC, RawFrm, (outs), (ins), "cld", []>;
4203def STD : I<0xFD, RawFrm, (outs), (ins), "std", []>;
4204def CMC : I<0xF5, RawFrm, (outs), (ins), "cmc", []>;
4205
4206def CLTS : I<0x06, RawFrm, (outs), (ins), "clts", []>, TB;
4207
4208// Table lookup instructions
4209
4210def XLAT : I<0xD7, RawFrm, (outs), (ins), "xlatb", []>;
4211
4212// Specialized register support
4213
4214def WRMSR : I<0x30, RawFrm, (outs), (ins), "wrmsr", []>, TB;
4215def RDMSR : I<0x32, RawFrm, (outs), (ins), "rdmsr", []>, TB;
4216def RDPMC : I<0x33, RawFrm, (outs), (ins), "rdpmc", []>, TB;
4217
4218def SMSW16r : I<0x01, MRM4r, (outs GR16:$dst), (ins),
4219 "smsw{w}\t$dst", []>, OpSize, TB;
4220def SMSW32r : I<0x01, MRM4r, (outs GR32:$dst), (ins),
4221 "smsw{l}\t$dst", []>, TB;
4222// For memory operands, there is only a 16-bit form
4223def SMSW16m : I<0x01, MRM4m, (outs i16mem:$dst), (ins),
4224 "smsw{w}\t$dst", []>, TB;
4225
4226def LMSW16r : I<0x01, MRM6r, (outs), (ins GR16:$src),
4227 "lmsw{w}\t$src", []>, TB;
4228def LMSW16m : I<0x01, MRM6m, (outs), (ins i16mem:$src),
4229 "lmsw{w}\t$src", []>, TB;
4230
4231def CPUID : I<0xA2, RawFrm, (outs), (ins), "cpuid", []>, TB;
4232
4233// Cache instructions
4234
4235def INVD : I<0x08, RawFrm, (outs), (ins), "invd", []>, TB;
4236def WBINVD : I<0x09, RawFrm, (outs), (ins), "wbinvd", []>, TB;
4237
4238// VMX instructions
4239
4240// 66 0F 38 80
4241def INVEPT : I<0x38, RawFrm, (outs), (ins), "invept", []>, OpSize, TB;
4242// 66 0F 38 81
4243def INVVPID : I<0x38, RawFrm, (outs), (ins), "invvpid", []>, OpSize, TB;
4244// 0F 01 C1
4245def VMCALL : I<0x01, RawFrm, (outs), (ins), "vmcall", []>, TB;
4246def VMCLEARm : I<0xC7, MRM6m, (outs), (ins i64mem:$vmcs),
4247 "vmclear\t$vmcs", []>, OpSize, TB;
4248// 0F 01 C2
4249def VMLAUNCH : I<0x01, RawFrm, (outs), (ins), "vmlaunch", []>, TB;
4250// 0F 01 C3
4251def VMRESUME : I<0x01, RawFrm, (outs), (ins), "vmresume", []>, TB;
4252def VMPTRLDm : I<0xC7, MRM6m, (outs), (ins i64mem:$vmcs),
4253 "vmptrld\t$vmcs", []>, TB;
4254def VMPTRSTm : I<0xC7, MRM7m, (outs i64mem:$vmcs), (ins),
4255 "vmptrst\t$vmcs", []>, TB;
4256def VMREAD64rm : I<0x78, MRMDestMem, (outs i64mem:$dst), (ins GR64:$src),
4257 "vmread{q}\t{$src, $dst|$dst, $src}", []>, TB;
4258def VMREAD64rr : I<0x78, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
4259 "vmread{q}\t{$src, $dst|$dst, $src}", []>, TB;
4260def VMREAD32rm : I<0x78, MRMDestMem, (outs i32mem:$dst), (ins GR32:$src),
4261 "vmread{l}\t{$src, $dst|$dst, $src}", []>, TB;
4262def VMREAD32rr : I<0x78, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
4263 "vmread{l}\t{$src, $dst|$dst, $src}", []>, TB;
4264def VMWRITE64rm : I<0x79, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
4265 "vmwrite{q}\t{$src, $dst|$dst, $src}", []>, TB;
4266def VMWRITE64rr : I<0x79, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
4267 "vmwrite{q}\t{$src, $dst|$dst, $src}", []>, TB;
4268def VMWRITE32rm : I<0x79, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
4269 "vmwrite{l}\t{$src, $dst|$dst, $src}", []>, TB;
4270def VMWRITE32rr : I<0x79, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
4271 "vmwrite{l}\t{$src, $dst|$dst, $src}", []>, TB;
4272// 0F 01 C4
4273def VMXOFF : I<0x01, RawFrm, (outs), (ins), "vmxoff", []>, OpSize;
4274def VMXON : I<0xC7, MRM6m, (outs), (ins i64mem:$vmxon),
4275 "vmxon\t{$vmxon}", []>, XD;
Sean Callanan2eddf5d2009-09-16 21:55:34 +00004276
Andrew Lenharthe44f3902008-02-21 06:45:13 +00004277//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004278// Non-Instruction Patterns
4279//===----------------------------------------------------------------------===//
4280
Bill Wendlingfef06052008-09-16 21:48:12 +00004281// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004282def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
4283def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00004284def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004285def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
4286def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
Dan Gohman064403e2009-10-30 01:28:02 +00004287def : Pat<(i32 (X86Wrapper tblockaddress:$dst)), (MOV32ri tblockaddress:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004288
4289def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
4290 (ADD32ri GR32:$src1, tconstpool:$src2)>;
4291def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
4292 (ADD32ri GR32:$src1, tjumptable:$src2)>;
4293def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
4294 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
4295def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
4296 (ADD32ri GR32:$src1, texternalsym:$src2)>;
Dan Gohman064403e2009-10-30 01:28:02 +00004297def : Pat<(add GR32:$src1, (X86Wrapper tblockaddress:$src2)),
4298 (ADD32ri GR32:$src1, tblockaddress:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004299
4300def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
4301 (MOV32mi addr:$dst, tglobaladdr:$src)>;
4302def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
4303 (MOV32mi addr:$dst, texternalsym:$src)>;
Dan Gohman064403e2009-10-30 01:28:02 +00004304def : Pat<(store (i32 (X86Wrapper tblockaddress:$src)), addr:$dst),
4305 (MOV32mi addr:$dst, tblockaddress:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004306
4307// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004308// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004309def : Pat<(X86tcret GR32:$dst, imm:$off),
4310 (TCRETURNri GR32:$dst, imm:$off)>;
4311
4312def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
4313 (TCRETURNdi texternalsym:$dst, imm:$off)>;
4314
4315def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
4316 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004317
Dan Gohmance5dbff2009-08-02 16:10:01 +00004318// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004319def : Pat<(X86call (i32 tglobaladdr:$dst)),
4320 (CALLpcrel32 tglobaladdr:$dst)>;
4321def : Pat<(X86call (i32 texternalsym:$dst)),
4322 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00004323def : Pat<(X86call (i32 imm:$dst)),
4324 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004325
4326// X86 specific add which produces a flag.
4327def : Pat<(addc GR32:$src1, GR32:$src2),
4328 (ADD32rr GR32:$src1, GR32:$src2)>;
4329def : Pat<(addc GR32:$src1, (load addr:$src2)),
4330 (ADD32rm GR32:$src1, addr:$src2)>;
4331def : Pat<(addc GR32:$src1, imm:$src2),
4332 (ADD32ri GR32:$src1, imm:$src2)>;
4333def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
4334 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
4335
4336def : Pat<(subc GR32:$src1, GR32:$src2),
4337 (SUB32rr GR32:$src1, GR32:$src2)>;
4338def : Pat<(subc GR32:$src1, (load addr:$src2)),
4339 (SUB32rm GR32:$src1, addr:$src2)>;
4340def : Pat<(subc GR32:$src1, imm:$src2),
4341 (SUB32ri GR32:$src1, imm:$src2)>;
4342def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
4343 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
4344
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004345// Comparisons.
4346
4347// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00004348def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004349 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00004350def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004351 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00004352def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004353 (TEST32rr GR32:$src1, GR32:$src1)>;
4354
Dan Gohman0a3c5222009-01-07 01:00:24 +00004355// Conditional moves with folded loads with operands swapped and conditions
4356// inverted.
4357def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
4358 (CMOVAE16rm GR16:$src2, addr:$src1)>;
4359def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
4360 (CMOVAE32rm GR32:$src2, addr:$src1)>;
4361def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
4362 (CMOVB16rm GR16:$src2, addr:$src1)>;
4363def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
4364 (CMOVB32rm GR32:$src2, addr:$src1)>;
4365def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
4366 (CMOVNE16rm GR16:$src2, addr:$src1)>;
4367def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
4368 (CMOVNE32rm GR32:$src2, addr:$src1)>;
4369def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
4370 (CMOVE16rm GR16:$src2, addr:$src1)>;
4371def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
4372 (CMOVE32rm GR32:$src2, addr:$src1)>;
4373def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
4374 (CMOVA16rm GR16:$src2, addr:$src1)>;
4375def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
4376 (CMOVA32rm GR32:$src2, addr:$src1)>;
4377def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
4378 (CMOVBE16rm GR16:$src2, addr:$src1)>;
4379def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
4380 (CMOVBE32rm GR32:$src2, addr:$src1)>;
4381def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
4382 (CMOVGE16rm GR16:$src2, addr:$src1)>;
4383def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
4384 (CMOVGE32rm GR32:$src2, addr:$src1)>;
4385def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
4386 (CMOVL16rm GR16:$src2, addr:$src1)>;
4387def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
4388 (CMOVL32rm GR32:$src2, addr:$src1)>;
4389def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
4390 (CMOVG16rm GR16:$src2, addr:$src1)>;
4391def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
4392 (CMOVG32rm GR32:$src2, addr:$src1)>;
4393def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
4394 (CMOVLE16rm GR16:$src2, addr:$src1)>;
4395def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
4396 (CMOVLE32rm GR32:$src2, addr:$src1)>;
4397def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
4398 (CMOVNP16rm GR16:$src2, addr:$src1)>;
4399def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
4400 (CMOVNP32rm GR32:$src2, addr:$src1)>;
4401def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
4402 (CMOVP16rm GR16:$src2, addr:$src1)>;
4403def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
4404 (CMOVP32rm GR32:$src2, addr:$src1)>;
4405def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
4406 (CMOVNS16rm GR16:$src2, addr:$src1)>;
4407def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
4408 (CMOVNS32rm GR32:$src2, addr:$src1)>;
4409def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
4410 (CMOVS16rm GR16:$src2, addr:$src1)>;
4411def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
4412 (CMOVS32rm GR32:$src2, addr:$src1)>;
4413def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
4414 (CMOVNO16rm GR16:$src2, addr:$src1)>;
4415def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
4416 (CMOVNO32rm GR32:$src2, addr:$src1)>;
4417def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
4418 (CMOVO16rm GR16:$src2, addr:$src1)>;
4419def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
4420 (CMOVO32rm GR32:$src2, addr:$src1)>;
4421
Duncan Sands082524c2008-01-23 20:39:46 +00004422// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004423def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
4424def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
4425def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
4426
4427// extload bool -> extload byte
4428def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00004429def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004430def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00004431def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004432def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
4433def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
4434
Dan Gohman9959b052009-08-26 14:59:13 +00004435// anyext. Define these to do an explicit zero-extend to
4436// avoid partial-register updates.
4437def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>;
4438def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
4439def : Pat<(i32 (anyext GR16:$src)), (MOVZX32rr16 GR16:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004440
Evan Chengf2abee72007-12-13 00:43:27 +00004441// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00004442def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
4443 (MOVZX32rm8 addr:$src)>;
4444def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
4445 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00004446
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004447//===----------------------------------------------------------------------===//
4448// Some peepholes
4449//===----------------------------------------------------------------------===//
4450
Dan Gohman5a5e6e92008-10-17 01:33:43 +00004451// Odd encoding trick: -128 fits into an 8-bit immediate field while
4452// +128 doesn't, so in this special case use a sub instead of an add.
4453def : Pat<(add GR16:$src1, 128),
4454 (SUB16ri8 GR16:$src1, -128)>;
4455def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
4456 (SUB16mi8 addr:$dst, -128)>;
4457def : Pat<(add GR32:$src1, 128),
4458 (SUB32ri8 GR32:$src1, -128)>;
4459def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
4460 (SUB32mi8 addr:$dst, -128)>;
4461
Dan Gohman9203ab42008-07-30 18:09:17 +00004462// r & (2^16-1) ==> movz
4463def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00004464 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00004465// r & (2^8-1) ==> movz
4466def : Pat<(and GR32:$src1, 0xff),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004467 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src1,
4468 GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004469 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00004470 Requires<[In32BitMode]>;
4471// r & (2^8-1) ==> movz
4472def : Pat<(and GR16:$src1, 0xff),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004473 (MOVZX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src1,
4474 GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004475 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004476 Requires<[In32BitMode]>;
4477
4478// sext_inreg patterns
4479def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00004480 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00004481def : Pat<(sext_inreg GR32:$src, i8),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004482 (MOVSX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
4483 GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004484 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004485 Requires<[In32BitMode]>;
4486def : Pat<(sext_inreg GR16:$src, i8),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004487 (MOVSX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
4488 GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004489 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004490 Requires<[In32BitMode]>;
4491
4492// trunc patterns
4493def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00004494 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00004495def : Pat<(i8 (trunc GR32:$src)),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004496 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004497 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00004498 Requires<[In32BitMode]>;
4499def : Pat<(i8 (trunc GR16:$src)),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004500 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004501 x86_subreg_8bit)>,
4502 Requires<[In32BitMode]>;
4503
4504// h-register tricks
4505def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004506 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004507 x86_subreg_8bit_hi)>,
4508 Requires<[In32BitMode]>;
4509def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004510 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004511 x86_subreg_8bit_hi)>,
4512 Requires<[In32BitMode]>;
Dan Gohman5d8f9df2010-01-11 17:21:05 +00004513def : Pat<(srl GR16:$src, (i8 8)),
Dan Gohman744d4622009-04-13 16:09:41 +00004514 (EXTRACT_SUBREG
4515 (MOVZX32rr8
Anton Korobeynikovd9331212009-11-02 00:11:39 +00004516 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004517 x86_subreg_8bit_hi)),
4518 x86_subreg_16bit)>,
4519 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00004520def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
Sean Callanan2c48df22009-12-18 00:01:26 +00004521 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
4522 GR16_ABCD)),
Evan Cheng957ca282009-05-29 01:44:43 +00004523 x86_subreg_8bit_hi))>,
4524 Requires<[In32BitMode]>;
Dan Gohman9959b052009-08-26 14:59:13 +00004525def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
Sean Callanan2c48df22009-12-18 00:01:26 +00004526 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
4527 GR16_ABCD)),
Dan Gohman9959b052009-08-26 14:59:13 +00004528 x86_subreg_8bit_hi))>,
4529 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00004530def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Sean Callanan2c48df22009-12-18 00:01:26 +00004531 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
4532 GR32_ABCD)),
Dan Gohman744d4622009-04-13 16:09:41 +00004533 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00004534 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00004535
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004536// (shl x, 1) ==> (add x, x)
4537def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
4538def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
4539def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
4540
Evan Cheng76a64c72008-08-30 02:03:58 +00004541// (shl x (and y, 31)) ==> (shl x, y)
4542def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
4543 (SHL8rCL GR8:$src1)>;
4544def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
4545 (SHL16rCL GR16:$src1)>;
4546def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
4547 (SHL32rCL GR32:$src1)>;
4548def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4549 (SHL8mCL addr:$dst)>;
4550def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4551 (SHL16mCL addr:$dst)>;
4552def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4553 (SHL32mCL addr:$dst)>;
4554
4555def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
4556 (SHR8rCL GR8:$src1)>;
4557def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
4558 (SHR16rCL GR16:$src1)>;
4559def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
4560 (SHR32rCL GR32:$src1)>;
4561def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4562 (SHR8mCL addr:$dst)>;
4563def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4564 (SHR16mCL addr:$dst)>;
4565def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4566 (SHR32mCL addr:$dst)>;
4567
4568def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
4569 (SAR8rCL GR8:$src1)>;
4570def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
4571 (SAR16rCL GR16:$src1)>;
4572def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
4573 (SAR32rCL GR32:$src1)>;
4574def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4575 (SAR8mCL addr:$dst)>;
4576def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4577 (SAR16mCL addr:$dst)>;
4578def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
4579 (SAR32mCL addr:$dst)>;
4580
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004581// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
4582def : Pat<(or (srl GR32:$src1, CL:$amt),
4583 (shl GR32:$src2, (sub 32, CL:$amt))),
4584 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
4585
4586def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
4587 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
4588 (SHRD32mrCL addr:$dst, GR32:$src2)>;
4589
Dan Gohman921581d2008-10-17 01:23:35 +00004590def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
4591 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4592 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
4593
4594def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
4595 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4596 addr:$dst),
4597 (SHRD32mrCL addr:$dst, GR32:$src2)>;
4598
4599def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
4600 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
4601
4602def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
4603 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
4604 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
4605
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004606// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
4607def : Pat<(or (shl GR32:$src1, CL:$amt),
4608 (srl GR32:$src2, (sub 32, CL:$amt))),
4609 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
4610
4611def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
4612 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
4613 (SHLD32mrCL addr:$dst, GR32:$src2)>;
4614
Dan Gohman921581d2008-10-17 01:23:35 +00004615def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
4616 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4617 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
4618
4619def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
4620 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
4621 addr:$dst),
4622 (SHLD32mrCL addr:$dst, GR32:$src2)>;
4623
4624def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
4625 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
4626
4627def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
4628 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
4629 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
4630
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004631// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
4632def : Pat<(or (srl GR16:$src1, CL:$amt),
4633 (shl GR16:$src2, (sub 16, CL:$amt))),
4634 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
4635
4636def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
4637 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
4638 (SHRD16mrCL addr:$dst, GR16:$src2)>;
4639
Dan Gohman921581d2008-10-17 01:23:35 +00004640def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
4641 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4642 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
4643
4644def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
4645 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4646 addr:$dst),
4647 (SHRD16mrCL addr:$dst, GR16:$src2)>;
4648
4649def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
4650 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
4651
4652def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
4653 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
4654 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
4655
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004656// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
4657def : Pat<(or (shl GR16:$src1, CL:$amt),
4658 (srl GR16:$src2, (sub 16, CL:$amt))),
4659 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
4660
4661def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
4662 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
4663 (SHLD16mrCL addr:$dst, GR16:$src2)>;
4664
Dan Gohman921581d2008-10-17 01:23:35 +00004665def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
4666 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4667 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
4668
4669def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
4670 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
4671 addr:$dst),
4672 (SHLD16mrCL addr:$dst, GR16:$src2)>;
4673
4674def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
4675 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
4676
4677def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
4678 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
4679 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
4680
Evan Chengedeb1692009-12-16 00:53:11 +00004681// (anyext (setcc_carry)) -> (setcc_carry)
4682def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
Evan Cheng834ae6b2009-12-15 00:53:42 +00004683 (SETB_C16r)>;
Evan Chengedeb1692009-12-16 00:53:11 +00004684def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
Evan Cheng834ae6b2009-12-15 00:53:42 +00004685 (SETB_C32r)>;
4686
Evan Cheng503d9c52010-01-11 22:03:29 +00004687// (or x1, x2) -> (add x1, x2) if two operands are known not to share bits.
Evan Cheng44a441c2010-01-12 18:31:19 +00004688let AddedComplexity = 5 in { // Try this before the selecting to OR
Evan Cheng4621d272010-01-11 17:03:47 +00004689def : Pat<(parallel (or_is_add GR16:$src1, imm:$src2),
4690 (implicit EFLAGS)),
4691 (ADD16ri GR16:$src1, imm:$src2)>;
4692def : Pat<(parallel (or_is_add GR32:$src1, imm:$src2),
4693 (implicit EFLAGS)),
4694 (ADD32ri GR32:$src1, imm:$src2)>;
4695def : Pat<(parallel (or_is_add GR16:$src1, i16immSExt8:$src2),
4696 (implicit EFLAGS)),
4697 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
4698def : Pat<(parallel (or_is_add GR32:$src1, i32immSExt8:$src2),
4699 (implicit EFLAGS)),
4700 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
Evan Cheng503d9c52010-01-11 22:03:29 +00004701def : Pat<(parallel (or_is_add GR16:$src1, GR16:$src2),
4702 (implicit EFLAGS)),
4703 (ADD16rr GR16:$src1, GR16:$src2)>;
4704def : Pat<(parallel (or_is_add GR32:$src1, GR32:$src2),
4705 (implicit EFLAGS)),
4706 (ADD32rr GR32:$src1, GR32:$src2)>;
Evan Cheng44a441c2010-01-12 18:31:19 +00004707} // AddedComplexity
Evan Cheng4621d272010-01-11 17:03:47 +00004708
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004709//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00004710// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00004711//===----------------------------------------------------------------------===//
4712
Dan Gohman99a12192009-03-04 19:44:21 +00004713// Register-Register Addition with EFLAGS result
4714def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004715 (implicit EFLAGS)),
4716 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004717def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004718 (implicit EFLAGS)),
4719 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004720def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004721 (implicit EFLAGS)),
4722 (ADD32rr GR32:$src1, GR32:$src2)>;
4723
Dan Gohman99a12192009-03-04 19:44:21 +00004724// Register-Memory Addition with EFLAGS result
4725def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004726 (implicit EFLAGS)),
4727 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004728def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004729 (implicit EFLAGS)),
4730 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004731def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004732 (implicit EFLAGS)),
4733 (ADD32rm GR32:$src1, addr:$src2)>;
4734
Dan Gohman99a12192009-03-04 19:44:21 +00004735// Register-Integer Addition with EFLAGS result
4736def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004737 (implicit EFLAGS)),
4738 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004739def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004740 (implicit EFLAGS)),
4741 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004742def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004743 (implicit EFLAGS)),
4744 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004745def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004746 (implicit EFLAGS)),
4747 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004748def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004749 (implicit EFLAGS)),
4750 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
4751
Dan Gohman99a12192009-03-04 19:44:21 +00004752// Memory-Register Addition with EFLAGS result
4753def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004754 addr:$dst),
4755 (implicit EFLAGS)),
4756 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004757def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004758 addr:$dst),
4759 (implicit EFLAGS)),
4760 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004761def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004762 addr:$dst),
4763 (implicit EFLAGS)),
4764 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00004765
4766// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00004767def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004768 addr:$dst),
4769 (implicit EFLAGS)),
4770 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004771def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004772 addr:$dst),
4773 (implicit EFLAGS)),
4774 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004775def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004776 addr:$dst),
4777 (implicit EFLAGS)),
4778 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004779def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004780 addr:$dst),
4781 (implicit EFLAGS)),
4782 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004783def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004784 addr:$dst),
4785 (implicit EFLAGS)),
4786 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
4787
Dan Gohman99a12192009-03-04 19:44:21 +00004788// Register-Register Subtraction with EFLAGS result
4789def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004790 (implicit EFLAGS)),
4791 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004792def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004793 (implicit EFLAGS)),
4794 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004795def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004796 (implicit EFLAGS)),
4797 (SUB32rr GR32:$src1, GR32:$src2)>;
4798
Dan Gohman99a12192009-03-04 19:44:21 +00004799// Register-Memory Subtraction with EFLAGS result
4800def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004801 (implicit EFLAGS)),
4802 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004803def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004804 (implicit EFLAGS)),
4805 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004806def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004807 (implicit EFLAGS)),
4808 (SUB32rm GR32:$src1, addr:$src2)>;
4809
Dan Gohman99a12192009-03-04 19:44:21 +00004810// Register-Integer Subtraction with EFLAGS result
4811def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004812 (implicit EFLAGS)),
4813 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004814def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004815 (implicit EFLAGS)),
4816 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004817def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004818 (implicit EFLAGS)),
4819 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004820def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004821 (implicit EFLAGS)),
4822 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004823def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004824 (implicit EFLAGS)),
4825 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
4826
Dan Gohman99a12192009-03-04 19:44:21 +00004827// Memory-Register Subtraction with EFLAGS result
4828def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004829 addr:$dst),
4830 (implicit EFLAGS)),
4831 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004832def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004833 addr:$dst),
4834 (implicit EFLAGS)),
4835 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004836def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004837 addr:$dst),
4838 (implicit EFLAGS)),
4839 (SUB32mr addr:$dst, GR32:$src2)>;
4840
Dan Gohman99a12192009-03-04 19:44:21 +00004841// Memory-Integer Subtraction with EFLAGS result
4842def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004843 addr:$dst),
4844 (implicit EFLAGS)),
4845 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004846def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004847 addr:$dst),
4848 (implicit EFLAGS)),
4849 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004850def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004851 addr:$dst),
4852 (implicit EFLAGS)),
4853 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004854def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004855 addr:$dst),
4856 (implicit EFLAGS)),
4857 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004858def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004859 addr:$dst),
4860 (implicit EFLAGS)),
4861 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
4862
4863
Dan Gohman99a12192009-03-04 19:44:21 +00004864// Register-Register Signed Integer Multiply with EFLAGS result
4865def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004866 (implicit EFLAGS)),
4867 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004868def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004869 (implicit EFLAGS)),
4870 (IMUL32rr GR32:$src1, GR32:$src2)>;
4871
Dan Gohman99a12192009-03-04 19:44:21 +00004872// Register-Memory Signed Integer Multiply with EFLAGS result
4873def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004874 (implicit EFLAGS)),
4875 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004876def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004877 (implicit EFLAGS)),
4878 (IMUL32rm GR32:$src1, addr:$src2)>;
4879
Dan Gohman99a12192009-03-04 19:44:21 +00004880// Register-Integer Signed Integer Multiply with EFLAGS result
4881def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004882 (implicit EFLAGS)),
4883 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004884def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004885 (implicit EFLAGS)),
4886 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004887def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004888 (implicit EFLAGS)),
4889 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004890def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004891 (implicit EFLAGS)),
4892 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4893
Dan Gohman99a12192009-03-04 19:44:21 +00004894// Memory-Integer Signed Integer Multiply with EFLAGS result
4895def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004896 (implicit EFLAGS)),
4897 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004898def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004899 (implicit EFLAGS)),
4900 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004901def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004902 (implicit EFLAGS)),
4903 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004904def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004905 (implicit EFLAGS)),
4906 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4907
Dan Gohman99a12192009-03-04 19:44:21 +00004908// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004909let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004910def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004911 (implicit EFLAGS)),
4912 (ADD16rr GR16:$src1, GR16:$src1)>;
4913
Dan Gohman99a12192009-03-04 19:44:21 +00004914def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004915 (implicit EFLAGS)),
4916 (ADD32rr GR32:$src1, GR32:$src1)>;
4917}
4918
Dan Gohman99a12192009-03-04 19:44:21 +00004919// INC and DEC with EFLAGS result. Note that these do not set CF.
4920def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4921 (INC8r GR8:$src)>;
4922def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4923 (implicit EFLAGS)),
4924 (INC8m addr:$dst)>;
4925def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4926 (DEC8r GR8:$src)>;
4927def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4928 (implicit EFLAGS)),
4929 (DEC8m addr:$dst)>;
4930
4931def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004932 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004933def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4934 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004935 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004936def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004937 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004938def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4939 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004940 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004941
4942def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004943 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004944def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4945 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004946 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004947def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004948 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004949def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4950 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004951 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004952
Dan Gohman12e03292009-09-18 19:59:53 +00004953// Register-Register Or with EFLAGS result
4954def : Pat<(parallel (X86or_flag GR8:$src1, GR8:$src2),
4955 (implicit EFLAGS)),
4956 (OR8rr GR8:$src1, GR8:$src2)>;
4957def : Pat<(parallel (X86or_flag GR16:$src1, GR16:$src2),
4958 (implicit EFLAGS)),
4959 (OR16rr GR16:$src1, GR16:$src2)>;
4960def : Pat<(parallel (X86or_flag GR32:$src1, GR32:$src2),
4961 (implicit EFLAGS)),
4962 (OR32rr GR32:$src1, GR32:$src2)>;
4963
4964// Register-Memory Or with EFLAGS result
4965def : Pat<(parallel (X86or_flag GR8:$src1, (loadi8 addr:$src2)),
4966 (implicit EFLAGS)),
4967 (OR8rm GR8:$src1, addr:$src2)>;
4968def : Pat<(parallel (X86or_flag GR16:$src1, (loadi16 addr:$src2)),
4969 (implicit EFLAGS)),
4970 (OR16rm GR16:$src1, addr:$src2)>;
4971def : Pat<(parallel (X86or_flag GR32:$src1, (loadi32 addr:$src2)),
4972 (implicit EFLAGS)),
4973 (OR32rm GR32:$src1, addr:$src2)>;
4974
4975// Register-Integer Or with EFLAGS result
4976def : Pat<(parallel (X86or_flag GR8:$src1, imm:$src2),
4977 (implicit EFLAGS)),
4978 (OR8ri GR8:$src1, imm:$src2)>;
4979def : Pat<(parallel (X86or_flag GR16:$src1, imm:$src2),
4980 (implicit EFLAGS)),
4981 (OR16ri GR16:$src1, imm:$src2)>;
4982def : Pat<(parallel (X86or_flag GR32:$src1, imm:$src2),
4983 (implicit EFLAGS)),
4984 (OR32ri GR32:$src1, imm:$src2)>;
4985def : Pat<(parallel (X86or_flag GR16:$src1, i16immSExt8:$src2),
4986 (implicit EFLAGS)),
4987 (OR16ri8 GR16:$src1, i16immSExt8:$src2)>;
4988def : Pat<(parallel (X86or_flag GR32:$src1, i32immSExt8:$src2),
4989 (implicit EFLAGS)),
4990 (OR32ri8 GR32:$src1, i32immSExt8:$src2)>;
4991
4992// Memory-Register Or with EFLAGS result
4993def : Pat<(parallel (store (X86or_flag (loadi8 addr:$dst), GR8:$src2),
4994 addr:$dst),
4995 (implicit EFLAGS)),
4996 (OR8mr addr:$dst, GR8:$src2)>;
4997def : Pat<(parallel (store (X86or_flag (loadi16 addr:$dst), GR16:$src2),
4998 addr:$dst),
4999 (implicit EFLAGS)),
5000 (OR16mr addr:$dst, GR16:$src2)>;
5001def : Pat<(parallel (store (X86or_flag (loadi32 addr:$dst), GR32:$src2),
5002 addr:$dst),
5003 (implicit EFLAGS)),
5004 (OR32mr addr:$dst, GR32:$src2)>;
5005
5006// Memory-Integer Or with EFLAGS result
5007def : Pat<(parallel (store (X86or_flag (loadi8 addr:$dst), imm:$src2),
5008 addr:$dst),
5009 (implicit EFLAGS)),
5010 (OR8mi addr:$dst, imm:$src2)>;
5011def : Pat<(parallel (store (X86or_flag (loadi16 addr:$dst), imm:$src2),
5012 addr:$dst),
5013 (implicit EFLAGS)),
5014 (OR16mi addr:$dst, imm:$src2)>;
5015def : Pat<(parallel (store (X86or_flag (loadi32 addr:$dst), imm:$src2),
5016 addr:$dst),
5017 (implicit EFLAGS)),
5018 (OR32mi addr:$dst, imm:$src2)>;
5019def : Pat<(parallel (store (X86or_flag (loadi16 addr:$dst), i16immSExt8:$src2),
5020 addr:$dst),
5021 (implicit EFLAGS)),
5022 (OR16mi8 addr:$dst, i16immSExt8:$src2)>;
5023def : Pat<(parallel (store (X86or_flag (loadi32 addr:$dst), i32immSExt8:$src2),
5024 addr:$dst),
5025 (implicit EFLAGS)),
5026 (OR32mi8 addr:$dst, i32immSExt8:$src2)>;
5027
5028// Register-Register XOr with EFLAGS result
5029def : Pat<(parallel (X86xor_flag GR8:$src1, GR8:$src2),
5030 (implicit EFLAGS)),
5031 (XOR8rr GR8:$src1, GR8:$src2)>;
5032def : Pat<(parallel (X86xor_flag GR16:$src1, GR16:$src2),
5033 (implicit EFLAGS)),
5034 (XOR16rr GR16:$src1, GR16:$src2)>;
5035def : Pat<(parallel (X86xor_flag GR32:$src1, GR32:$src2),
5036 (implicit EFLAGS)),
5037 (XOR32rr GR32:$src1, GR32:$src2)>;
5038
5039// Register-Memory XOr with EFLAGS result
5040def : Pat<(parallel (X86xor_flag GR8:$src1, (loadi8 addr:$src2)),
5041 (implicit EFLAGS)),
5042 (XOR8rm GR8:$src1, addr:$src2)>;
5043def : Pat<(parallel (X86xor_flag GR16:$src1, (loadi16 addr:$src2)),
5044 (implicit EFLAGS)),
5045 (XOR16rm GR16:$src1, addr:$src2)>;
5046def : Pat<(parallel (X86xor_flag GR32:$src1, (loadi32 addr:$src2)),
5047 (implicit EFLAGS)),
5048 (XOR32rm GR32:$src1, addr:$src2)>;
5049
5050// Register-Integer XOr with EFLAGS result
5051def : Pat<(parallel (X86xor_flag GR8:$src1, imm:$src2),
5052 (implicit EFLAGS)),
5053 (XOR8ri GR8:$src1, imm:$src2)>;
5054def : Pat<(parallel (X86xor_flag GR16:$src1, imm:$src2),
5055 (implicit EFLAGS)),
5056 (XOR16ri GR16:$src1, imm:$src2)>;
5057def : Pat<(parallel (X86xor_flag GR32:$src1, imm:$src2),
5058 (implicit EFLAGS)),
5059 (XOR32ri GR32:$src1, imm:$src2)>;
5060def : Pat<(parallel (X86xor_flag GR16:$src1, i16immSExt8:$src2),
5061 (implicit EFLAGS)),
5062 (XOR16ri8 GR16:$src1, i16immSExt8:$src2)>;
5063def : Pat<(parallel (X86xor_flag GR32:$src1, i32immSExt8:$src2),
5064 (implicit EFLAGS)),
5065 (XOR32ri8 GR32:$src1, i32immSExt8:$src2)>;
5066
5067// Memory-Register XOr with EFLAGS result
5068def : Pat<(parallel (store (X86xor_flag (loadi8 addr:$dst), GR8:$src2),
5069 addr:$dst),
5070 (implicit EFLAGS)),
5071 (XOR8mr addr:$dst, GR8:$src2)>;
5072def : Pat<(parallel (store (X86xor_flag (loadi16 addr:$dst), GR16:$src2),
5073 addr:$dst),
5074 (implicit EFLAGS)),
5075 (XOR16mr addr:$dst, GR16:$src2)>;
5076def : Pat<(parallel (store (X86xor_flag (loadi32 addr:$dst), GR32:$src2),
5077 addr:$dst),
5078 (implicit EFLAGS)),
5079 (XOR32mr addr:$dst, GR32:$src2)>;
5080
5081// Memory-Integer XOr with EFLAGS result
5082def : Pat<(parallel (store (X86xor_flag (loadi8 addr:$dst), imm:$src2),
5083 addr:$dst),
5084 (implicit EFLAGS)),
5085 (XOR8mi addr:$dst, imm:$src2)>;
5086def : Pat<(parallel (store (X86xor_flag (loadi16 addr:$dst), imm:$src2),
5087 addr:$dst),
5088 (implicit EFLAGS)),
5089 (XOR16mi addr:$dst, imm:$src2)>;
5090def : Pat<(parallel (store (X86xor_flag (loadi32 addr:$dst), imm:$src2),
5091 addr:$dst),
5092 (implicit EFLAGS)),
5093 (XOR32mi addr:$dst, imm:$src2)>;
5094def : Pat<(parallel (store (X86xor_flag (loadi16 addr:$dst), i16immSExt8:$src2),
5095 addr:$dst),
5096 (implicit EFLAGS)),
5097 (XOR16mi8 addr:$dst, i16immSExt8:$src2)>;
5098def : Pat<(parallel (store (X86xor_flag (loadi32 addr:$dst), i32immSExt8:$src2),
5099 addr:$dst),
5100 (implicit EFLAGS)),
5101 (XOR32mi8 addr:$dst, i32immSExt8:$src2)>;
5102
5103// Register-Register And with EFLAGS result
5104def : Pat<(parallel (X86and_flag GR8:$src1, GR8:$src2),
5105 (implicit EFLAGS)),
5106 (AND8rr GR8:$src1, GR8:$src2)>;
5107def : Pat<(parallel (X86and_flag GR16:$src1, GR16:$src2),
5108 (implicit EFLAGS)),
5109 (AND16rr GR16:$src1, GR16:$src2)>;
5110def : Pat<(parallel (X86and_flag GR32:$src1, GR32:$src2),
5111 (implicit EFLAGS)),
5112 (AND32rr GR32:$src1, GR32:$src2)>;
5113
5114// Register-Memory And with EFLAGS result
5115def : Pat<(parallel (X86and_flag GR8:$src1, (loadi8 addr:$src2)),
5116 (implicit EFLAGS)),
5117 (AND8rm GR8:$src1, addr:$src2)>;
5118def : Pat<(parallel (X86and_flag GR16:$src1, (loadi16 addr:$src2)),
5119 (implicit EFLAGS)),
5120 (AND16rm GR16:$src1, addr:$src2)>;
5121def : Pat<(parallel (X86and_flag GR32:$src1, (loadi32 addr:$src2)),
5122 (implicit EFLAGS)),
5123 (AND32rm GR32:$src1, addr:$src2)>;
5124
5125// Register-Integer And with EFLAGS result
5126def : Pat<(parallel (X86and_flag GR8:$src1, imm:$src2),
5127 (implicit EFLAGS)),
5128 (AND8ri GR8:$src1, imm:$src2)>;
5129def : Pat<(parallel (X86and_flag GR16:$src1, imm:$src2),
5130 (implicit EFLAGS)),
5131 (AND16ri GR16:$src1, imm:$src2)>;
5132def : Pat<(parallel (X86and_flag GR32:$src1, imm:$src2),
5133 (implicit EFLAGS)),
5134 (AND32ri GR32:$src1, imm:$src2)>;
5135def : Pat<(parallel (X86and_flag GR16:$src1, i16immSExt8:$src2),
5136 (implicit EFLAGS)),
5137 (AND16ri8 GR16:$src1, i16immSExt8:$src2)>;
5138def : Pat<(parallel (X86and_flag GR32:$src1, i32immSExt8:$src2),
5139 (implicit EFLAGS)),
5140 (AND32ri8 GR32:$src1, i32immSExt8:$src2)>;
5141
5142// Memory-Register And with EFLAGS result
5143def : Pat<(parallel (store (X86and_flag (loadi8 addr:$dst), GR8:$src2),
5144 addr:$dst),
5145 (implicit EFLAGS)),
5146 (AND8mr addr:$dst, GR8:$src2)>;
5147def : Pat<(parallel (store (X86and_flag (loadi16 addr:$dst), GR16:$src2),
5148 addr:$dst),
5149 (implicit EFLAGS)),
5150 (AND16mr addr:$dst, GR16:$src2)>;
5151def : Pat<(parallel (store (X86and_flag (loadi32 addr:$dst), GR32:$src2),
5152 addr:$dst),
5153 (implicit EFLAGS)),
5154 (AND32mr addr:$dst, GR32:$src2)>;
5155
5156// Memory-Integer And with EFLAGS result
5157def : Pat<(parallel (store (X86and_flag (loadi8 addr:$dst), imm:$src2),
5158 addr:$dst),
5159 (implicit EFLAGS)),
5160 (AND8mi addr:$dst, imm:$src2)>;
5161def : Pat<(parallel (store (X86and_flag (loadi16 addr:$dst), imm:$src2),
5162 addr:$dst),
5163 (implicit EFLAGS)),
5164 (AND16mi addr:$dst, imm:$src2)>;
5165def : Pat<(parallel (store (X86and_flag (loadi32 addr:$dst), imm:$src2),
5166 addr:$dst),
5167 (implicit EFLAGS)),
5168 (AND32mi addr:$dst, imm:$src2)>;
5169def : Pat<(parallel (store (X86and_flag (loadi16 addr:$dst), i16immSExt8:$src2),
5170 addr:$dst),
5171 (implicit EFLAGS)),
5172 (AND16mi8 addr:$dst, i16immSExt8:$src2)>;
5173def : Pat<(parallel (store (X86and_flag (loadi32 addr:$dst), i32immSExt8:$src2),
5174 addr:$dst),
5175 (implicit EFLAGS)),
5176 (AND32mi8 addr:$dst, i32immSExt8:$src2)>;
5177
Dan Gohmane84197b2009-09-03 17:18:51 +00005178// -disable-16bit support.
5179def : Pat<(truncstorei16 (i32 imm:$src), addr:$dst),
5180 (MOV16mi addr:$dst, imm:$src)>;
5181def : Pat<(truncstorei16 GR32:$src, addr:$dst),
5182 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
5183def : Pat<(i32 (sextloadi16 addr:$dst)),
5184 (MOVSX32rm16 addr:$dst)>;
5185def : Pat<(i32 (zextloadi16 addr:$dst)),
5186 (MOVZX32rm16 addr:$dst)>;
5187def : Pat<(i32 (extloadi16 addr:$dst)),
5188 (MOVZX32rm16 addr:$dst)>;
5189
Bill Wendlingf5399032008-12-12 21:15:41 +00005190//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005191// Floating Point Stack Support
5192//===----------------------------------------------------------------------===//
5193
5194include "X86InstrFPStack.td"
5195
5196//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00005197// X86-64 Support
5198//===----------------------------------------------------------------------===//
5199
Chris Lattner2de8d2b2008-01-10 05:50:42 +00005200include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00005201
5202//===----------------------------------------------------------------------===//
David Greeneb1b7ab32010-02-09 23:52:19 +00005203// SIMD support (SSE, MMX and AVX)
5204//===----------------------------------------------------------------------===//
5205
5206include "X86InstrFragmentsSIMD.td"
5207
5208//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005209// XMM Floating point support (requires SSE / SSE2)
5210//===----------------------------------------------------------------------===//
5211
5212include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00005213
5214//===----------------------------------------------------------------------===//
5215// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
5216//===----------------------------------------------------------------------===//
5217
5218include "X86InstrMMX.td"