blob: aa9ea61acec7bc586598a71b22ed8f0ef0985618 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000018#include "llvm/Metadata.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000019#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000021#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000023#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000027#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000028#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000029#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerf14cf852008-01-07 07:42:25 +000030#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000032#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000033#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000039#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000040using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000041
Chris Lattnerf7382302007-12-30 21:56:09 +000042//===----------------------------------------------------------------------===//
43// MachineOperand Implementation
44//===----------------------------------------------------------------------===//
45
Chris Lattner62ed6b92008-01-01 01:12:31 +000046/// AddRegOperandToRegInfo - Add this register operand to the specified
47/// MachineRegisterInfo. If it is null, then the next/prev fields should be
48/// explicitly nulled out.
49void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000050 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000051
52 // If the reginfo pointer is null, just explicitly null out or next/prev
53 // pointers, to ensure they are not garbage.
54 if (RegInfo == 0) {
55 Contents.Reg.Prev = 0;
56 Contents.Reg.Next = 0;
57 return;
58 }
59
60 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000061 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000062
Chris Lattner80fe5312008-01-01 21:08:22 +000063 // For SSA values, we prefer to keep the definition at the start of the list.
64 // we do this by skipping over the definition if it is at the head of the
65 // list.
66 if (*Head && (*Head)->isDef())
67 Head = &(*Head)->Contents.Reg.Next;
68
69 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000070 if (Contents.Reg.Next) {
71 assert(getReg() == Contents.Reg.Next->getReg() &&
72 "Different regs on the same list!");
73 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
74 }
75
Chris Lattner80fe5312008-01-01 21:08:22 +000076 Contents.Reg.Prev = Head;
77 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000078}
79
Dan Gohman3bc1a372009-04-15 01:17:37 +000080/// RemoveRegOperandFromRegInfo - Remove this register operand from the
81/// MachineRegisterInfo it is linked with.
82void MachineOperand::RemoveRegOperandFromRegInfo() {
83 assert(isOnRegUseList() && "Reg operand is not on a use list");
84 // Unlink this from the doubly linked list of operands.
85 MachineOperand *NextOp = Contents.Reg.Next;
86 *Contents.Reg.Prev = NextOp;
87 if (NextOp) {
88 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
89 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
90 }
91 Contents.Reg.Prev = 0;
92 Contents.Reg.Next = 0;
93}
94
Chris Lattner62ed6b92008-01-01 01:12:31 +000095void MachineOperand::setReg(unsigned Reg) {
96 if (getReg() == Reg) return; // No change.
97
98 // Otherwise, we have to change the register. If this operand is embedded
99 // into a machine function, we need to update the old and new register's
100 // use/def lists.
101 if (MachineInstr *MI = getParent())
102 if (MachineBasicBlock *MBB = MI->getParent())
103 if (MachineFunction *MF = MBB->getParent()) {
104 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000105 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000106 AddRegOperandToRegInfo(&MF->getRegInfo());
107 return;
108 }
109
110 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000111 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000112}
113
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000114void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
115 const TargetRegisterInfo &TRI) {
116 assert(TargetRegisterInfo::isVirtualRegister(Reg));
117 if (SubIdx && getSubReg())
118 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
119 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000120 if (SubIdx)
121 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000122}
123
124void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
125 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
126 if (getSubReg()) {
127 Reg = TRI.getSubReg(Reg, getSubReg());
128 assert(Reg && "Invalid SubReg for physical register");
129 setSubReg(0);
130 }
131 setReg(Reg);
132}
133
Chris Lattner62ed6b92008-01-01 01:12:31 +0000134/// ChangeToImmediate - Replace this operand with a new immediate operand of
135/// the specified value. If an operand is known to be an immediate already,
136/// the setImm method should be used.
137void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
138 // If this operand is currently a register operand, and if this is in a
139 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000140 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000141 getParent()->getParent()->getParent())
142 RemoveRegOperandFromRegInfo();
143
144 OpKind = MO_Immediate;
145 Contents.ImmVal = ImmVal;
146}
147
148/// ChangeToRegister - Replace this operand with a new register operand of
149/// the specified value. If an operand is known to be an register already,
150/// the setReg method should be used.
151void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000152 bool isKill, bool isDead, bool isUndef,
153 bool isDebug) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000154 // If this operand is already a register operand, use setReg to update the
155 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000156 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000157 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000158 setReg(Reg);
159 } else {
160 // Otherwise, change this to a register and set the reg#.
161 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000162 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000163
164 // If this operand is embedded in a function, add the operand to the
165 // register's use/def list.
166 if (MachineInstr *MI = getParent())
167 if (MachineBasicBlock *MBB = MI->getParent())
168 if (MachineFunction *MF = MBB->getParent())
169 AddRegOperandToRegInfo(&MF->getRegInfo());
170 }
171
172 IsDef = isDef;
173 IsImp = isImp;
174 IsKill = isKill;
175 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000176 IsUndef = isUndef;
Dale Johannesene0091802008-09-14 01:44:36 +0000177 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000178 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000179 SubReg = 0;
180}
181
Chris Lattnerf7382302007-12-30 21:56:09 +0000182/// isIdenticalTo - Return true if this operand is identical to the specified
183/// operand.
184bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000185 if (getType() != Other.getType() ||
186 getTargetFlags() != Other.getTargetFlags())
187 return false;
Chris Lattnerf7382302007-12-30 21:56:09 +0000188
189 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000190 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000191 case MachineOperand::MO_Register:
192 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
193 getSubReg() == Other.getSubReg();
194 case MachineOperand::MO_Immediate:
195 return getImm() == Other.getImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000196 case MachineOperand::MO_FPImmediate:
197 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000198 case MachineOperand::MO_MachineBasicBlock:
199 return getMBB() == Other.getMBB();
200 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000201 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000202 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000203 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000204 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000205 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000206 case MachineOperand::MO_GlobalAddress:
207 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
208 case MachineOperand::MO_ExternalSymbol:
209 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
210 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000211 case MachineOperand::MO_BlockAddress:
212 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000213 case MachineOperand::MO_MCSymbol:
214 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000215 case MachineOperand::MO_Metadata:
216 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000217 }
218}
219
220/// print - Print the specified machine operand.
221///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000222void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000223 // If the instruction is embedded into a basic block, we can find the
224 // target info for the instruction.
225 if (!TM)
226 if (const MachineInstr *MI = getParent())
227 if (const MachineBasicBlock *MBB = MI->getParent())
228 if (const MachineFunction *MF = MBB->getParent())
229 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000230 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000231
Chris Lattnerf7382302007-12-30 21:56:09 +0000232 switch (getType()) {
233 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000234 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000235
Evan Cheng4784f1f2009-06-30 08:49:04 +0000236 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
237 isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000238 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000239 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000240 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000241 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000242 if (isEarlyClobber())
243 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000244 if (isImplicit())
245 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000246 OS << "def";
247 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000248 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000249 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000250 NeedComma = true;
251 }
Evan Cheng07897072009-10-14 23:37:31 +0000252
Evan Cheng4784f1f2009-06-30 08:49:04 +0000253 if (isKill() || isDead() || isUndef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000254 if (NeedComma) OS << ',';
Bill Wendling181eb732008-02-24 00:56:13 +0000255 if (isKill()) OS << "kill";
256 if (isDead()) OS << "dead";
Evan Cheng4784f1f2009-06-30 08:49:04 +0000257 if (isUndef()) {
258 if (isKill() || isDead())
259 OS << ',';
260 OS << "undef";
261 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000262 }
Chris Lattner31530612009-06-24 17:54:48 +0000263 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000264 }
265 break;
266 case MachineOperand::MO_Immediate:
267 OS << getImm();
268 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000269 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000270 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000271 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000272 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000273 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000274 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000275 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000276 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000277 break;
278 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000279 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000280 break;
281 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000282 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000283 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000284 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000285 break;
286 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000287 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000288 break;
289 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000290 OS << "<ga:";
291 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000292 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000293 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000294 break;
295 case MachineOperand::MO_ExternalSymbol:
296 OS << "<es:" << getSymbolName();
297 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000298 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000299 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000300 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000301 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000302 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000303 OS << '>';
304 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000305 case MachineOperand::MO_Metadata:
306 OS << '<';
307 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
308 OS << '>';
309 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000310 case MachineOperand::MO_MCSymbol:
311 OS << "<MCSym=" << *getMCSymbol() << '>';
312 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000313 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000314 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000315 }
Chris Lattner31530612009-06-24 17:54:48 +0000316
317 if (unsigned TF = getTargetFlags())
318 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000319}
320
321//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000322// MachineMemOperand Implementation
323//===----------------------------------------------------------------------===//
324
Chris Lattner40a858f2010-09-21 05:39:30 +0000325/// getAddrSpace - Return the LLVM IR address space number that this pointer
326/// points into.
327unsigned MachinePointerInfo::getAddrSpace() const {
328 if (V == 0) return 0;
329 return cast<PointerType>(V->getType())->getAddressSpace();
330}
331
Chris Lattnere8639032010-09-21 06:22:23 +0000332/// getConstantPool - Return a MachinePointerInfo record that refers to the
333/// constant pool.
334MachinePointerInfo MachinePointerInfo::getConstantPool() {
335 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
336}
337
338/// getFixedStack - Return a MachinePointerInfo record that refers to the
339/// the specified FrameIndex.
340MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
341 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
342}
343
Chris Lattner1daa6f42010-09-21 06:43:24 +0000344MachinePointerInfo MachinePointerInfo::getJumpTable() {
345 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
346}
347
348MachinePointerInfo MachinePointerInfo::getGOT() {
349 return MachinePointerInfo(PseudoSourceValue::getGOT());
350}
Chris Lattner40a858f2010-09-21 05:39:30 +0000351
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000352MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
353 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
354}
355
Chris Lattnerda39c392010-09-21 04:32:08 +0000356MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000357 uint64_t s, unsigned int a,
358 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000359 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000360 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
361 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000362 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
363 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000364 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000365 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000366}
367
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000368/// Profile - Gather unique data for the object.
369///
370void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000371 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000372 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000373 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000374 ID.AddInteger(Flags);
375}
376
Dan Gohmanc76909a2009-09-25 20:36:54 +0000377void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
378 // The Value and Offset may differ due to CSE. But the flags and size
379 // should be the same.
380 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
381 assert(MMO->getSize() == getSize() && "Size mismatch!");
382
383 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
384 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000385 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
386 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000387 // Also update the base and offset, because the new alignment may
388 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000389 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000390 }
391}
392
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000393/// getAlignment - Return the minimum known alignment in bytes of the
394/// actual memory reference.
395uint64_t MachineMemOperand::getAlignment() const {
396 return MinAlign(getBaseAlignment(), getOffset());
397}
398
Dan Gohmanc76909a2009-09-25 20:36:54 +0000399raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
400 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000401 "SV has to be a load, store or both.");
402
Dan Gohmanc76909a2009-09-25 20:36:54 +0000403 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000404 OS << "Volatile ";
405
Dan Gohmanc76909a2009-09-25 20:36:54 +0000406 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000407 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000408 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000409 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000410 OS << MMO.getSize();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000411
412 // Print the address information.
413 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000414 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000415 OS << "<unknown>";
416 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000417 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000418
419 // If the alignment of the memory reference itself differs from the alignment
420 // of the base pointer, print the base alignment explicitly, next to the base
421 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000422 if (MMO.getBaseAlignment() != MMO.getAlignment())
423 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000424
Dan Gohmanc76909a2009-09-25 20:36:54 +0000425 if (MMO.getOffset() != 0)
426 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000427 OS << "]";
428
429 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000430 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
431 MMO.getBaseAlignment() != MMO.getSize())
432 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000433
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000434 // Print TBAA info.
435 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
436 OS << "(tbaa=";
437 if (TBAAInfo->getNumOperands() > 0)
438 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
439 else
440 OS << "<unknown>";
441 OS << ")";
442 }
443
Dan Gohmancd26ec52009-09-23 01:33:16 +0000444 return OS;
445}
446
Dan Gohmance42e402008-07-07 20:32:02 +0000447//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000448// MachineInstr Implementation
449//===----------------------------------------------------------------------===//
450
Evan Chengc0f64ff2006-11-27 23:37:22 +0000451/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +0000452/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000453MachineInstr::MachineInstr()
Dan Gohman834651c2009-11-16 22:49:38 +0000454 : TID(0), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000455 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000456 // Make sure that we get added to a machine basicblock
457 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000458}
459
Evan Cheng67f660c2006-11-30 07:08:44 +0000460void MachineInstr::addImplicitDefUseOperands() {
461 if (TID->ImplicitDefs)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000462 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000463 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng67f660c2006-11-30 07:08:44 +0000464 if (TID->ImplicitUses)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000465 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000466 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000467}
468
Bob Wilson0855cad2010-04-09 04:34:03 +0000469/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
470/// implicit operands. It reserves space for the number of operands specified by
471/// the TargetInstrDesc.
Chris Lattner749c6f62008-01-07 07:27:27 +0000472MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000473 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000474 MemRefs(0), MemRefsEnd(0), Parent(0) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000475 if (!NoImp)
476 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner349c4952008-01-07 03:13:06 +0000477 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000478 if (!NoImp)
479 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000480 // Make sure that we get added to a machine basicblock
481 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000482}
483
Dale Johannesen06efc022009-01-27 23:20:29 +0000484/// MachineInstr ctor - As above, but with a DebugLoc.
485MachineInstr::MachineInstr(const TargetInstrDesc &tid, const DebugLoc dl,
486 bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000487 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000488 Parent(0), debugLoc(dl) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000489 if (!NoImp)
490 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen06efc022009-01-27 23:20:29 +0000491 Operands.reserve(NumImplicitOps + TID->getNumOperands());
492 if (!NoImp)
493 addImplicitDefUseOperands();
494 // Make sure that we get added to a machine basicblock
495 LeakDetector::addGarbageObject(this);
496}
497
498/// MachineInstr ctor - Work exactly the same as the ctor two above, except
499/// that the MachineInstr is created and added to the end of the specified
500/// basic block.
Dale Johannesen06efc022009-01-27 23:20:29 +0000501MachineInstr::MachineInstr(MachineBasicBlock *MBB, const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000502 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000503 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000504 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson1793ab92010-04-09 04:46:43 +0000505 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen06efc022009-01-27 23:20:29 +0000506 Operands.reserve(NumImplicitOps + TID->getNumOperands());
507 addImplicitDefUseOperands();
508 // Make sure that we get added to a machine basicblock
509 LeakDetector::addGarbageObject(this);
510 MBB->push_back(this); // Add instruction to end of basic block!
511}
512
513/// MachineInstr ctor - As above, but with a DebugLoc.
514///
515MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Chris Lattner749c6f62008-01-07 07:27:27 +0000516 const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000517 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000518 Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000519 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson1793ab92010-04-09 04:46:43 +0000520 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner349c4952008-01-07 03:13:06 +0000521 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000522 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000523 // Make sure that we get added to a machine basicblock
524 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000525 MBB->push_back(this); // Add instruction to end of basic block!
526}
527
Misha Brukmance22e762004-07-09 14:45:17 +0000528/// MachineInstr ctor - Copies MachineInstr arg exactly
529///
Evan Cheng1ed99222008-07-19 00:37:25 +0000530MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Dan Gohman834651c2009-11-16 22:49:38 +0000531 : TID(&MI.getDesc()), NumImplicitOps(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000532 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
533 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000534 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000535
Misha Brukmance22e762004-07-09 14:45:17 +0000536 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000537 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
538 addOperand(MI.getOperand(i));
539 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000540
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000541 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000542 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000543
544 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000545}
546
Misha Brukmance22e762004-07-09 14:45:17 +0000547MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000548 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000549#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000550 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000551 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000552 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000553 "Reg operand def/use list corrupted");
554 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000555#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000556}
557
Chris Lattner62ed6b92008-01-01 01:12:31 +0000558/// getRegInfo - If this instruction is embedded into a MachineFunction,
559/// return the MachineRegisterInfo object for the current function, otherwise
560/// return null.
561MachineRegisterInfo *MachineInstr::getRegInfo() {
562 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000563 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000564 return 0;
565}
566
567/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
568/// this instruction from their respective use lists. This requires that the
569/// operands already be on their use lists.
570void MachineInstr::RemoveRegOperandsFromUseLists() {
571 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000572 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000573 Operands[i].RemoveRegOperandFromRegInfo();
574 }
575}
576
577/// AddRegOperandsToUseLists - Add all of the register operands in
578/// this instruction from their respective use lists. This requires that the
579/// operands not be on their use lists yet.
580void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
581 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000582 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000583 Operands[i].AddRegOperandToRegInfo(&RegInfo);
584 }
585}
586
587
588/// addOperand - Add the specified operand to the instruction. If it is an
589/// implicit operand, it is added to the end of the operand list. If it is
590/// an explicit operand it is added at the end of the explicit operand list
591/// (before the first implicit operand).
592void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000593 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000594 assert((isImpReg || !OperandsComplete()) &&
595 "Trying to add an operand to a machine instr that is already done!");
596
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000597 MachineRegisterInfo *RegInfo = getRegInfo();
598
Chris Lattner62ed6b92008-01-01 01:12:31 +0000599 // If we are adding the operand to the end of the list, our job is simpler.
600 // This is true most of the time, so this is a reasonable optimization.
601 if (isImpReg || NumImplicitOps == 0) {
602 // We can only do this optimization if we know that the operand list won't
603 // reallocate.
604 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
605 Operands.push_back(Op);
606
607 // Set the parent of the operand.
608 Operands.back().ParentMI = this;
609
610 // If the operand is a register, update the operand's use list.
Jim Grosbach06801722009-12-16 19:43:02 +0000611 if (Op.isReg()) {
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000612 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000613 // If the register operand is flagged as early, mark the operand as such
614 unsigned OpNo = Operands.size() - 1;
615 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
616 Operands[OpNo].setIsEarlyClobber(true);
617 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000618 return;
619 }
620 }
621
622 // Otherwise, we have to insert a real operand before any implicit ones.
623 unsigned OpNo = Operands.size()-NumImplicitOps;
624
Chris Lattner62ed6b92008-01-01 01:12:31 +0000625 // If this instruction isn't embedded into a function, then we don't need to
626 // update any operand lists.
627 if (RegInfo == 0) {
628 // Simple insertion, no reginfo update needed for other register operands.
629 Operands.insert(Operands.begin()+OpNo, Op);
630 Operands[OpNo].ParentMI = this;
631
632 // Do explicitly set the reginfo for this operand though, to ensure the
633 // next/prev fields are properly nulled out.
Jim Grosbach06801722009-12-16 19:43:02 +0000634 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000635 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbach06801722009-12-16 19:43:02 +0000636 // If the register operand is flagged as early, mark the operand as such
637 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
638 Operands[OpNo].setIsEarlyClobber(true);
639 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000640
641 } else if (Operands.size()+1 <= Operands.capacity()) {
642 // Otherwise, we have to remove register operands from their register use
643 // list, add the operand, then add the register operands back to their use
644 // list. This also must handle the case when the operand list reallocates
645 // to somewhere else.
646
647 // If insertion of this operand won't cause reallocation of the operand
648 // list, just remove the implicit operands, add the operand, then re-add all
649 // the rest of the operands.
650 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000651 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000652 Operands[i].RemoveRegOperandFromRegInfo();
653 }
654
655 // Add the operand. If it is a register, add it to the reg list.
656 Operands.insert(Operands.begin()+OpNo, Op);
657 Operands[OpNo].ParentMI = this;
658
Jim Grosbach06801722009-12-16 19:43:02 +0000659 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000660 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000661 // If the register operand is flagged as early, mark the operand as such
662 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
663 Operands[OpNo].setIsEarlyClobber(true);
664 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000665
666 // Re-add all the implicit ops.
667 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000668 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000669 Operands[i].AddRegOperandToRegInfo(RegInfo);
670 }
671 } else {
672 // Otherwise, we will be reallocating the operand list. Remove all reg
673 // operands from their list, then readd them after the operand list is
674 // reallocated.
675 RemoveRegOperandsFromUseLists();
676
677 Operands.insert(Operands.begin()+OpNo, Op);
678 Operands[OpNo].ParentMI = this;
679
680 // Re-add all the operands.
681 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000682
683 // If the register operand is flagged as early, mark the operand as such
684 if (Operands[OpNo].isReg()
685 && TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
686 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000687 }
688}
689
690/// RemoveOperand - Erase an operand from an instruction, leaving it with one
691/// fewer operand than it started with.
692///
693void MachineInstr::RemoveOperand(unsigned OpNo) {
694 assert(OpNo < Operands.size() && "Invalid operand number");
695
696 // Special case removing the last one.
697 if (OpNo == Operands.size()-1) {
698 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000699 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000700 Operands.back().RemoveRegOperandFromRegInfo();
701
702 Operands.pop_back();
703 return;
704 }
705
706 // Otherwise, we are removing an interior operand. If we have reginfo to
707 // update, remove all operands that will be shifted down from their reg lists,
708 // move everything down, then re-add them.
709 MachineRegisterInfo *RegInfo = getRegInfo();
710 if (RegInfo) {
711 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000712 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000713 Operands[i].RemoveRegOperandFromRegInfo();
714 }
715 }
716
717 Operands.erase(Operands.begin()+OpNo);
718
719 if (RegInfo) {
720 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000721 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000722 Operands[i].AddRegOperandToRegInfo(RegInfo);
723 }
724 }
725}
726
Dan Gohmanc76909a2009-09-25 20:36:54 +0000727/// addMemOperand - Add a MachineMemOperand to the machine instruction.
728/// This function should be used only occasionally. The setMemRefs function
729/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000730void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000731 MachineMemOperand *MO) {
732 mmo_iterator OldMemRefs = MemRefs;
733 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000734
Dan Gohmanc76909a2009-09-25 20:36:54 +0000735 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
736 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
737 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000738
Dan Gohmanc76909a2009-09-25 20:36:54 +0000739 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
740 NewMemRefs[NewNum - 1] = MO;
741
742 MemRefs = NewMemRefs;
743 MemRefsEnd = NewMemRefsEnd;
744}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000745
Evan Cheng506049f2010-03-03 01:44:33 +0000746bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
747 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000748 // If opcodes or number of operands are not the same then the two
749 // instructions are obviously not identical.
750 if (Other->getOpcode() != getOpcode() ||
751 Other->getNumOperands() != getNumOperands())
752 return false;
753
754 // Check operands to make sure they match.
755 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
756 const MachineOperand &MO = getOperand(i);
757 const MachineOperand &OMO = Other->getOperand(i);
758 // Clients may or may not want to ignore defs when testing for equality.
759 // For example, machine CSE pass only cares about finding common
760 // subexpressions, so it's safe to ignore virtual register defs.
761 if (Check != CheckDefs && MO.isReg() && MO.isDef()) {
762 if (Check == IgnoreDefs)
763 continue;
764 // Check == IgnoreVRegDefs
765 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
766 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
767 if (MO.getReg() != OMO.getReg())
768 return false;
769 } else if (!MO.isIdenticalTo(OMO))
Evan Cheng506049f2010-03-03 01:44:33 +0000770 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000771 }
772 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000773}
774
Chris Lattner48d7c062006-04-17 21:35:41 +0000775/// removeFromParent - This method unlinks 'this' from the containing basic
776/// block, and returns it, but does not delete it.
777MachineInstr *MachineInstr::removeFromParent() {
778 assert(getParent() && "Not embedded in a basic block!");
779 getParent()->remove(this);
780 return this;
781}
782
783
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000784/// eraseFromParent - This method unlinks 'this' from the containing basic
785/// block, and deletes it.
786void MachineInstr::eraseFromParent() {
787 assert(getParent() && "Not embedded in a basic block!");
788 getParent()->erase(this);
789}
790
791
Brian Gaeke21326fc2004-02-13 04:39:32 +0000792/// OperandComplete - Return true if it's illegal to add a new operand
793///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000794bool MachineInstr::OperandsComplete() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000795 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000796 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000797 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000798 return false;
799}
800
Evan Cheng19e3f312007-05-15 01:26:09 +0000801/// getNumExplicitOperands - Returns the number of non-implicit operands.
802///
803unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000804 unsigned NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000805 if (!TID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000806 return NumOperands;
807
Dan Gohman9407cd42009-04-15 17:59:11 +0000808 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
809 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000810 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000811 NumOperands++;
812 }
813 return NumOperands;
814}
815
Evan Chengc36b7062011-01-07 23:50:32 +0000816bool MachineInstr::isStackAligningInlineAsm() const {
817 if (isInlineAsm()) {
818 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
819 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
820 return true;
821 }
822 return false;
823}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000824
Evan Chengfaa51072007-04-26 19:00:32 +0000825/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000826/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000827/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000828int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
829 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000830 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000831 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000832 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000833 continue;
834 unsigned MOReg = MO.getReg();
835 if (!MOReg)
836 continue;
837 if (MOReg == Reg ||
838 (TRI &&
839 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
840 TargetRegisterInfo::isPhysicalRegister(Reg) &&
841 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000842 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000843 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000844 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000845 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000846}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000847
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000848/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
849/// indicating if this instruction reads or writes Reg. This also considers
850/// partial defines.
851std::pair<bool,bool>
852MachineInstr::readsWritesVirtualRegister(unsigned Reg,
853 SmallVectorImpl<unsigned> *Ops) const {
854 bool PartDef = false; // Partial redefine.
855 bool FullDef = false; // Full define.
856 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000857
858 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
859 const MachineOperand &MO = getOperand(i);
860 if (!MO.isReg() || MO.getReg() != Reg)
861 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000862 if (Ops)
863 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000864 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000865 Use |= !MO.isUndef();
866 else if (MO.getSubReg())
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000867 PartDef = true;
868 else
869 FullDef = true;
870 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000871 // A partial redefine uses Reg unless there is also a full define.
872 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000873}
874
Evan Cheng6130f662008-03-05 00:59:57 +0000875/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000876/// the specified register or -1 if it is not found. If isDead is true, defs
877/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
878/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +0000879int
880MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
881 const TargetRegisterInfo *TRI) const {
882 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +0000883 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000884 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000885 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000886 continue;
887 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +0000888 bool Found = (MOReg == Reg);
889 if (!Found && TRI && isPhys &&
890 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
891 if (Overlap)
892 Found = TRI->regsOverlap(MOReg, Reg);
893 else
894 Found = TRI->isSubRegister(MOReg, Reg);
895 }
896 if (Found && (!isDead || MO.isDead()))
897 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000898 }
Evan Cheng6130f662008-03-05 00:59:57 +0000899 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000900}
Evan Cheng19e3f312007-05-15 01:26:09 +0000901
Evan Chengf277ee42007-05-29 18:35:22 +0000902/// findFirstPredOperandIdx() - Find the index of the first operand in the
903/// operand list that is used to represent the predicate. It returns -1 if
904/// none is found.
905int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000906 const TargetInstrDesc &TID = getDesc();
907 if (TID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000908 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner749c6f62008-01-07 07:27:27 +0000909 if (TID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000910 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000911 }
912
Evan Chengf277ee42007-05-29 18:35:22 +0000913 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000914}
Evan Chengb371f452007-02-19 21:49:54 +0000915
Bob Wilsond9df5012009-04-09 17:16:43 +0000916/// isRegTiedToUseOperand - Given the index of a register def operand,
917/// check if the register def is tied to a source operand, due to either
918/// two-address elimination or inline assembly constraints. Returns the
919/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000920bool MachineInstr::
921isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000922 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +0000923 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +0000924 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +0000925 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000926 return false;
Evan Chengef5d0702009-06-24 02:05:51 +0000927 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +0000928 unsigned DefNo = 0;
Evan Chengef5d0702009-06-24 02:05:51 +0000929 unsigned DefPart = 0;
Evan Chengc36b7062011-01-07 23:50:32 +0000930 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
931 i < e; ) {
Evan Chengfb112882009-03-23 08:01:15 +0000932 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000933 // After the normal asm operands there may be additional imp-def regs.
934 if (!FMO.isImm())
935 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000936 // Skip over this def.
Evan Chengef5d0702009-06-24 02:05:51 +0000937 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
938 unsigned PrevDef = i + 1;
939 i = PrevDef + NumOps;
940 if (i > DefOpIdx) {
941 DefPart = DefOpIdx - PrevDef;
Evan Chengfb112882009-03-23 08:01:15 +0000942 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000943 }
Evan Chengfb112882009-03-23 08:01:15 +0000944 ++DefNo;
945 }
Evan Chengc36b7062011-01-07 23:50:32 +0000946 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
947 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +0000948 const MachineOperand &FMO = getOperand(i);
949 if (!FMO.isImm())
950 continue;
951 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
952 continue;
953 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +0000954 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000955 Idx == DefNo) {
956 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000957 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +0000958 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000959 }
Evan Chengfb112882009-03-23 08:01:15 +0000960 }
Evan Chengef5d0702009-06-24 02:05:51 +0000961 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000962 }
963
Bob Wilsond9df5012009-04-09 17:16:43 +0000964 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Chris Lattner749c6f62008-01-07 07:27:27 +0000965 const TargetInstrDesc &TID = getDesc();
Evan Chengef0732d2008-07-10 07:35:43 +0000966 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
967 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +0000968 if (MO.isReg() && MO.isUse() &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000969 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefOpIdx) {
970 if (UseOpIdx)
971 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +0000972 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000973 }
Evan Cheng32dfbea2007-10-12 08:50:34 +0000974 }
975 return false;
976}
977
Evan Chenga24752f2009-03-19 20:30:06 +0000978/// isRegTiedToDefOperand - Return true if the operand of the specified index
979/// is a register use and it is tied to an def operand. It also returns the def
980/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000981bool MachineInstr::
982isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000983 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +0000984 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +0000985 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000986 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000987
988 // Find the flag operand corresponding to UseOpIdx
989 unsigned FlagIdx, NumOps=0;
Evan Chengc36b7062011-01-07 23:50:32 +0000990 for (FlagIdx = InlineAsm::MIOp_FirstOperand;
991 FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000992 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000993 // After the normal asm operands there may be additional imp-def regs.
994 if (!UFMO.isImm())
995 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000996 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
997 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
998 if (UseOpIdx < FlagIdx+NumOps+1)
999 break;
Evan Chengef5d0702009-06-24 02:05:51 +00001000 }
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001001 if (FlagIdx >= UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001002 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001003 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001004 unsigned DefNo;
1005 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1006 if (!DefOpIdx)
1007 return true;
1008
Evan Chengc36b7062011-01-07 23:50:32 +00001009 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001010 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001011 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001012 while (DefNo) {
1013 const MachineOperand &FMO = getOperand(DefIdx);
1014 assert(FMO.isImm());
1015 // Skip over this def.
1016 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1017 --DefNo;
1018 }
Evan Chengef5d0702009-06-24 02:05:51 +00001019 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001020 return true;
1021 }
1022 return false;
1023 }
1024
Evan Chenga24752f2009-03-19 20:30:06 +00001025 const TargetInstrDesc &TID = getDesc();
1026 if (UseOpIdx >= TID.getNumOperands())
1027 return false;
1028 const MachineOperand &MO = getOperand(UseOpIdx);
1029 if (!MO.isReg() || !MO.isUse())
1030 return false;
1031 int DefIdx = TID.getOperandConstraint(UseOpIdx, TOI::TIED_TO);
1032 if (DefIdx == -1)
1033 return false;
1034 if (DefOpIdx)
1035 *DefOpIdx = (unsigned)DefIdx;
1036 return true;
1037}
1038
Dan Gohmane6cd7572010-05-13 20:34:42 +00001039/// clearKillInfo - Clears kill flags on all operands.
1040///
1041void MachineInstr::clearKillInfo() {
1042 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1043 MachineOperand &MO = getOperand(i);
1044 if (MO.isReg() && MO.isUse())
1045 MO.setIsKill(false);
1046 }
1047}
1048
Evan Cheng576d1232006-12-06 08:27:42 +00001049/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1050///
1051void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1052 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1053 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001054 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001055 continue;
1056 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1057 MachineOperand &MOp = getOperand(j);
1058 if (!MOp.isIdenticalTo(MO))
1059 continue;
1060 if (MO.isKill())
1061 MOp.setIsKill();
1062 else
1063 MOp.setIsDead();
1064 break;
1065 }
1066 }
1067}
1068
Evan Cheng19e3f312007-05-15 01:26:09 +00001069/// copyPredicates - Copies predicate operand(s) from MI.
1070void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner749c6f62008-01-07 07:27:27 +00001071 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengb27087f2008-03-13 00:44:09 +00001072 if (!TID.isPredicable())
1073 return;
1074 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1075 if (TID.OpInfo[i].isPredicate()) {
1076 // Predicated operands must be last operands.
1077 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001078 }
1079 }
1080}
1081
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001082void MachineInstr::substituteRegister(unsigned FromReg,
1083 unsigned ToReg,
1084 unsigned SubIdx,
1085 const TargetRegisterInfo &RegInfo) {
1086 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1087 if (SubIdx)
1088 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1089 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1090 MachineOperand &MO = getOperand(i);
1091 if (!MO.isReg() || MO.getReg() != FromReg)
1092 continue;
1093 MO.substPhysReg(ToReg, RegInfo);
1094 }
1095 } else {
1096 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1097 MachineOperand &MO = getOperand(i);
1098 if (!MO.isReg() || MO.getReg() != FromReg)
1099 continue;
1100 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1101 }
1102 }
1103}
1104
Evan Cheng9f1c8312008-07-03 09:09:37 +00001105/// isSafeToMove - Return true if it is safe to move this instruction. If
1106/// SawStore is set to true, it means that there is a store (or call) between
1107/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001108bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001109 AliasAnalysis *AA,
1110 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001111 // Ignore stuff that we obviously can't move.
1112 if (TID->mayStore() || TID->isCall()) {
1113 SawStore = true;
1114 return false;
1115 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001116
1117 if (isLabel() || isDebugValue() ||
Evan Chengc36b7062011-01-07 23:50:32 +00001118 TID->isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001119 return false;
1120
1121 // See if this instruction does a load. If so, we have to guarantee that the
1122 // loaded value doesn't change between the load and the its intended
1123 // destination. The check for isInvariantLoad gives the targe the chance to
1124 // classify the load as always returning a constant, e.g. a constant pool
1125 // load.
Dan Gohmana70dca12009-10-09 23:27:56 +00001126 if (TID->mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001127 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001128 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001129 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001130
Evan Chengb27087f2008-03-13 00:44:09 +00001131 return true;
1132}
1133
Evan Chengdf3b9932008-08-27 20:33:50 +00001134/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1135/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001136bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001137 AliasAnalysis *AA,
1138 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001139 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001140 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001141 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001142 return false;
1143 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001144 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001145 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001146 continue;
1147 // FIXME: For now, do not remat any instruction with register operands.
1148 // Later on, we can loosen the restriction is the register operands have
1149 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001150 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001151 // partially).
1152 if (MO.isUse())
1153 return false;
1154 else if (!MO.isDead() && MO.getReg() != DstReg)
1155 return false;
1156 }
1157 return true;
1158}
1159
Dan Gohman3e4fb702008-09-24 00:06:15 +00001160/// hasVolatileMemoryRef - Return true if this instruction may have a
1161/// volatile memory reference, or if the information describing the
1162/// memory reference is not available. Return false if it is known to
1163/// have no volatile memory references.
1164bool MachineInstr::hasVolatileMemoryRef() const {
1165 // An instruction known never to access memory won't have a volatile access.
1166 if (!TID->mayStore() &&
1167 !TID->mayLoad() &&
1168 !TID->isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001169 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001170 return false;
1171
1172 // Otherwise, if the instruction has no memory reference information,
1173 // conservatively assume it wasn't preserved.
1174 if (memoperands_empty())
1175 return true;
1176
1177 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001178 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1179 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001180 return true;
1181
1182 return false;
1183}
1184
Dan Gohmane33f44c2009-10-07 17:38:06 +00001185/// isInvariantLoad - Return true if this instruction is loading from a
1186/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001187/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001188/// of a function if it does not change. This should only return true of
1189/// *all* loads the instruction does are invariant (if it does multiple loads).
1190bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1191 // If the instruction doesn't load at all, it isn't an invariant load.
1192 if (!TID->mayLoad())
1193 return false;
1194
1195 // If the instruction has lost its memoperands, conservatively assume that
1196 // it may not be an invariant load.
1197 if (memoperands_empty())
1198 return false;
1199
1200 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1201
1202 for (mmo_iterator I = memoperands_begin(),
1203 E = memoperands_end(); I != E; ++I) {
1204 if ((*I)->isVolatile()) return false;
1205 if ((*I)->isStore()) return false;
1206
1207 if (const Value *V = (*I)->getValue()) {
1208 // A load from a constant PseudoSourceValue is invariant.
1209 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1210 if (PSV->isConstant(MFI))
1211 continue;
1212 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001213 if (AA && AA->pointsToConstantMemory(
1214 AliasAnalysis::Location(V, (*I)->getSize(),
1215 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001216 continue;
1217 }
1218
1219 // Otherwise assume conservatively.
1220 return false;
1221 }
1222
1223 // Everything checks out.
1224 return true;
1225}
1226
Evan Cheng229694f2009-12-03 02:31:43 +00001227/// isConstantValuePHI - If the specified instruction is a PHI that always
1228/// merges together the same virtual register, return the register, otherwise
1229/// return 0.
1230unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001231 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001232 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001233 assert(getNumOperands() >= 3 &&
1234 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001235
1236 unsigned Reg = getOperand(1).getReg();
1237 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1238 if (getOperand(i).getReg() != Reg)
1239 return 0;
1240 return Reg;
1241}
1242
Evan Chengc36b7062011-01-07 23:50:32 +00001243bool MachineInstr::hasUnmodeledSideEffects() const {
1244 if (getDesc().hasUnmodeledSideEffects())
1245 return true;
1246 if (isInlineAsm()) {
1247 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1248 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1249 return true;
1250 }
1251
1252 return false;
1253}
1254
Evan Chenga57fabe2010-04-08 20:02:37 +00001255/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1256///
1257bool MachineInstr::allDefsAreDead() const {
1258 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1259 const MachineOperand &MO = getOperand(i);
1260 if (!MO.isReg() || MO.isUse())
1261 continue;
1262 if (!MO.isDead())
1263 return false;
1264 }
1265 return true;
1266}
1267
Evan Chengc8f46c42010-10-22 21:49:09 +00001268/// copyImplicitOps - Copy implicit register operands from specified
1269/// instruction to this instruction.
1270void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1271 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1272 i != e; ++i) {
1273 const MachineOperand &MO = MI->getOperand(i);
1274 if (MO.isReg() && MO.isImplicit())
1275 addOperand(MO);
1276 }
1277}
1278
Brian Gaeke21326fc2004-02-13 04:39:32 +00001279void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001280 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001281}
1282
Devang Patelda0e89f2010-06-29 21:51:32 +00001283static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
1284 raw_ostream &CommentOS) {
1285 const LLVMContext &Ctx = MF->getFunction()->getContext();
1286 if (!DL.isUnknown()) { // Print source line info.
1287 DIScope Scope(DL.getScope(Ctx));
1288 // Omit the directory, because it's likely to be long and uninteresting.
1289 if (Scope.Verify())
1290 CommentOS << Scope.getFilename();
1291 else
1292 CommentOS << "<unknown>";
1293 CommentOS << ':' << DL.getLine();
1294 if (DL.getCol() != 0)
1295 CommentOS << ':' << DL.getCol();
1296 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1297 if (!InlinedAtDL.isUnknown()) {
1298 CommentOS << " @[ ";
1299 printDebugLoc(InlinedAtDL, MF, CommentOS);
1300 CommentOS << " ]";
1301 }
1302 }
1303}
1304
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001305void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001306 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1307 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001308 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001309 if (const MachineBasicBlock *MBB = getParent()) {
1310 MF = MBB->getParent();
1311 if (!TM && MF)
1312 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001313 if (MF)
1314 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001315 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001316
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001317 // Save a list of virtual registers.
1318 SmallVector<unsigned, 8> VirtRegs;
1319
Dan Gohman0ba90f32009-10-31 20:19:03 +00001320 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001321 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001322 for (; StartOp < e && getOperand(StartOp).isReg() &&
1323 getOperand(StartOp).isDef() &&
1324 !getOperand(StartOp).isImplicit();
1325 ++StartOp) {
1326 if (StartOp != 0) OS << ", ";
1327 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001328 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001329 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001330 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001331 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001332
Dan Gohman0ba90f32009-10-31 20:19:03 +00001333 if (StartOp != 0)
1334 OS << " = ";
1335
1336 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001337 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001338
Dan Gohman0ba90f32009-10-31 20:19:03 +00001339 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001340 bool OmittedAnyCallClobbers = false;
1341 bool FirstOp = true;
Evan Chengc36b7062011-01-07 23:50:32 +00001342
1343 if (isInlineAsm()) {
1344 // Print asm string.
1345 OS << " ";
1346 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1347
1348 // Print HasSideEffects, IsAlignStack
1349 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1350 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1351 OS << " [sideeffect]";
1352 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1353 OS << " [alignstack]";
1354
1355 StartOp = InlineAsm::MIOp_FirstOperand;
1356 FirstOp = false;
1357 }
1358
1359
Chris Lattner6a592272002-10-30 01:55:38 +00001360 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001361 const MachineOperand &MO = getOperand(i);
1362
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001363 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001364 VirtRegs.push_back(MO.getReg());
1365
Dan Gohman80f6c582009-11-09 19:38:45 +00001366 // Omit call-clobbered registers which aren't used anywhere. This makes
1367 // call instructions much less noisy on targets where calls clobber lots
1368 // of registers. Don't rely on MO.isDead() because we may be called before
1369 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1370 if (MF && getDesc().isCall() &&
1371 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1372 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001373 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001374 const MachineRegisterInfo &MRI = MF->getRegInfo();
1375 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1376 bool HasAliasLive = false;
1377 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1378 unsigned AliasReg = *Alias; ++Alias)
1379 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1380 HasAliasLive = true;
1381 break;
1382 }
1383 if (!HasAliasLive) {
1384 OmittedAnyCallClobbers = true;
1385 continue;
1386 }
1387 }
1388 }
1389 }
1390
1391 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001392 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001393 if (i < getDesc().NumOperands) {
1394 const TargetOperandInfo &TOI = getDesc().OpInfo[i];
1395 if (TOI.isPredicate())
1396 OS << "pred:";
1397 if (TOI.isOptionalDef())
1398 OS << "opt:";
1399 }
Evan Cheng59b36552010-04-28 20:03:13 +00001400 if (isDebugValue() && MO.isMetadata()) {
1401 // Pretty print DBG_VALUE instructions.
1402 const MDNode *MD = MO.getMetadata();
1403 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1404 OS << "!\"" << MDS->getString() << '\"';
1405 else
1406 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001407 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1408 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Evan Cheng59b36552010-04-28 20:03:13 +00001409 } else
1410 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001411 }
1412
1413 // Briefly indicate whether any call clobbers were omitted.
1414 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001415 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001416 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001417 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001418
Dan Gohman0ba90f32009-10-31 20:19:03 +00001419 bool HaveSemi = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001420 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001421 if (!HaveSemi) OS << ";"; HaveSemi = true;
1422
1423 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001424 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1425 i != e; ++i) {
1426 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001427 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001428 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001429 }
1430 }
1431
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001432 // Print the regclass of any virtual registers encountered.
1433 if (MRI && !VirtRegs.empty()) {
1434 if (!HaveSemi) OS << ";"; HaveSemi = true;
1435 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1436 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001437 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001438 for (unsigned j = i+1; j != VirtRegs.size();) {
1439 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1440 ++j;
1441 continue;
1442 }
1443 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001444 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001445 VirtRegs.erase(VirtRegs.begin()+j);
1446 }
1447 }
1448 }
1449
Dan Gohman80f6c582009-11-09 19:38:45 +00001450 if (!debugLoc.isUnknown() && MF) {
Bill Wendlingad2cf9d2009-12-25 13:44:36 +00001451 if (!HaveSemi) OS << ";";
Dan Gohman75ae5932009-11-23 21:29:08 +00001452 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001453 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001454 }
1455
Chris Lattner10491642002-10-30 00:48:05 +00001456 OS << "\n";
1457}
1458
Owen Andersonb487e722008-01-24 01:10:07 +00001459bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001460 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001461 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001462 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001463 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001464 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001465 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001466 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1467 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001468 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001469 continue;
1470 unsigned Reg = MO.getReg();
1471 if (!Reg)
1472 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001473
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001474 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001475 if (!Found) {
1476 if (MO.isKill())
1477 // The register is already marked kill.
1478 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001479 if (isPhysReg && isRegTiedToDefOperand(i))
1480 // Two-address uses of physregs must not be marked kill.
1481 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001482 MO.setIsKill();
1483 Found = true;
1484 }
1485 } else if (hasAliases && MO.isKill() &&
1486 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001487 // A super-register kill already exists.
1488 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001489 return true;
1490 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001491 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001492 }
1493 }
1494
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001495 // Trim unneeded kill operands.
1496 while (!DeadOps.empty()) {
1497 unsigned OpIdx = DeadOps.back();
1498 if (getOperand(OpIdx).isImplicit())
1499 RemoveOperand(OpIdx);
1500 else
1501 getOperand(OpIdx).setIsKill(false);
1502 DeadOps.pop_back();
1503 }
1504
Bill Wendling4a23d722008-03-03 22:14:33 +00001505 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001506 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001507 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001508 addOperand(MachineOperand::CreateReg(IncomingReg,
1509 false /*IsDef*/,
1510 true /*IsImp*/,
1511 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001512 return true;
1513 }
Dan Gohman3f629402008-09-03 15:56:16 +00001514 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001515}
1516
1517bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001518 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001519 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001520 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001521 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001522 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001523 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001524 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1525 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001526 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001527 continue;
1528 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001529 if (!Reg)
1530 continue;
1531
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001532 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001533 if (!Found) {
1534 if (MO.isDead())
1535 // The register is already marked dead.
1536 return true;
1537 MO.setIsDead();
1538 Found = true;
1539 }
1540 } else if (hasAliases && MO.isDead() &&
1541 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001542 // There exists a super-register that's marked dead.
1543 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001544 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001545 if (RegInfo->getSubRegisters(IncomingReg) &&
1546 RegInfo->getSuperRegisters(Reg) &&
1547 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001548 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001549 }
1550 }
1551
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001552 // Trim unneeded dead operands.
1553 while (!DeadOps.empty()) {
1554 unsigned OpIdx = DeadOps.back();
1555 if (getOperand(OpIdx).isImplicit())
1556 RemoveOperand(OpIdx);
1557 else
1558 getOperand(OpIdx).setIsDead(false);
1559 DeadOps.pop_back();
1560 }
1561
Dan Gohman3f629402008-09-03 15:56:16 +00001562 // If not found, this means an alias of one of the operands is dead. Add a
1563 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001564 if (Found || !AddIfNotFound)
1565 return Found;
1566
1567 addOperand(MachineOperand::CreateReg(IncomingReg,
1568 true /*IsDef*/,
1569 true /*IsImp*/,
1570 false /*IsKill*/,
1571 true /*IsDead*/));
1572 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001573}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001574
1575void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1576 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001577 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1578 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1579 if (MO)
1580 return;
1581 } else {
1582 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1583 const MachineOperand &MO = getOperand(i);
1584 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1585 MO.getSubReg() == 0)
1586 return;
1587 }
1588 }
1589 addOperand(MachineOperand::CreateReg(IncomingReg,
1590 true /*IsDef*/,
1591 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001592}
Evan Cheng67eaa082010-03-03 23:37:30 +00001593
Dan Gohmandb497122010-06-18 23:28:01 +00001594void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1595 const TargetRegisterInfo &TRI) {
1596 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1597 MachineOperand &MO = getOperand(i);
1598 if (!MO.isReg() || !MO.isDef()) continue;
1599 unsigned Reg = MO.getReg();
1600 if (Reg == 0) continue;
1601 bool Dead = true;
1602 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1603 E = UsedRegs.end(); I != E; ++I)
1604 if (TRI.regsOverlap(*I, Reg)) {
1605 Dead = false;
1606 break;
1607 }
1608 // If there are no uses, including partial uses, the def is dead.
1609 if (Dead) MO.setIsDead();
1610 }
1611}
1612
Evan Cheng67eaa082010-03-03 23:37:30 +00001613unsigned
1614MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1615 unsigned Hash = MI->getOpcode() * 37;
1616 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1617 const MachineOperand &MO = MI->getOperand(i);
1618 uint64_t Key = (uint64_t)MO.getType() << 32;
1619 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001620 default: break;
1621 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001622 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001623 continue; // Skip virtual register defs.
1624 Key |= MO.getReg();
1625 break;
1626 case MachineOperand::MO_Immediate:
1627 Key |= MO.getImm();
1628 break;
1629 case MachineOperand::MO_FrameIndex:
1630 case MachineOperand::MO_ConstantPoolIndex:
1631 case MachineOperand::MO_JumpTableIndex:
1632 Key |= MO.getIndex();
1633 break;
1634 case MachineOperand::MO_MachineBasicBlock:
1635 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1636 break;
1637 case MachineOperand::MO_GlobalAddress:
1638 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1639 break;
1640 case MachineOperand::MO_BlockAddress:
1641 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1642 break;
1643 case MachineOperand::MO_MCSymbol:
1644 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1645 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001646 }
1647 Key += ~(Key << 32);
1648 Key ^= (Key >> 22);
1649 Key += ~(Key << 13);
1650 Key ^= (Key >> 8);
1651 Key += (Key << 3);
1652 Key ^= (Key >> 15);
1653 Key += ~(Key << 27);
1654 Key ^= (Key >> 31);
1655 Hash = (unsigned)Key + Hash * 37;
1656 }
1657 return Hash;
1658}