blob: 099278286fe809baca08eed25f92072ab90a83d7 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
19#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000020#include "ARMBaseRegisterInfo.h"
21#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000022#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000027#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000029#include "llvm/Support/CommandLine.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000030#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000031using namespace llvm;
32
Benjamin Kramera67f14b2011-08-19 01:42:18 +000033static cl::opt<bool>
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000034VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
35 cl::desc("Verify machine code after expanding ARM pseudos"));
36
Evan Chengb9803a82009-11-06 23:52:48 +000037namespace {
38 class ARMExpandPseudo : public MachineFunctionPass {
39 public:
40 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000041 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000042
Jim Grosbache4ad3872010-10-19 23:27:08 +000043 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000044 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000045 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000046 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000047
48 virtual bool runOnMachineFunction(MachineFunction &Fn);
49
50 virtual const char *getPassName() const {
51 return "ARM pseudo instruction expansion pass";
52 }
53
54 private:
Evan Cheng43130072010-05-12 23:13:12 +000055 void TransferImpOps(MachineInstr &OldMI,
56 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000057 bool ExpandMI(MachineBasicBlock &MBB,
58 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000059 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000060 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
61 void ExpandVST(MachineBasicBlock::iterator &MBBI);
62 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000063 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
64 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Cheng9fe20092011-01-20 08:34:58 +000065 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
66 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000067 };
68 char ARMExpandPseudo::ID = 0;
69}
70
Evan Cheng43130072010-05-12 23:13:12 +000071/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
72/// the instructions created from the expansion.
73void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
74 MachineInstrBuilder &UseMI,
75 MachineInstrBuilder &DefMI) {
Evan Chenge837dea2011-06-28 19:10:37 +000076 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng43130072010-05-12 23:13:12 +000077 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
78 i != e; ++i) {
79 const MachineOperand &MO = OldMI.getOperand(i);
80 assert(MO.isReg() && MO.getReg());
81 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000082 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000083 else
Bob Wilson63569c92010-09-09 00:15:32 +000084 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000085 }
86}
87
Bob Wilson8466fa12010-09-13 23:01:35 +000088namespace {
89 // Constants for register spacing in NEON load/store instructions.
90 // For quad-register load-lane and store-lane pseudo instructors, the
91 // spacing is initially assumed to be EvenDblSpc, and that is changed to
92 // OddDblSpc depending on the lane number operand.
93 enum NEONRegSpacing {
94 SingleSpc,
95 EvenDblSpc,
96 OddDblSpc
97 };
98
99 // Entries for NEON load/store information table. The table is sorted by
100 // PseudoOpc for fast binary-search lookups.
101 struct NEONLdStTableEntry {
102 unsigned PseudoOpc;
103 unsigned RealOpc;
104 bool IsLoad;
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000105 bool isUpdating;
106 bool hasWritebackOperand;
Bob Wilson8466fa12010-09-13 23:01:35 +0000107 NEONRegSpacing RegSpacing;
108 unsigned char NumRegs; // D registers loaded or stored
109 unsigned char RegElts; // elements per D register; used for lane ops
Jim Grosbach280dfad2011-10-21 18:54:25 +0000110 // FIXME: Temporary flag to denote whether the real instruction takes
111 // a single register (like the encoding) or all of the registers in
112 // the list (like the asm syntax and the isel DAG). When all definitions
113 // are converted to take only the single encoded register, this will
114 // go away.
115 bool copyAllListRegs;
Bob Wilson8466fa12010-09-13 23:01:35 +0000116
117 // Comparison methods for binary search of the table.
118 bool operator<(const NEONLdStTableEntry &TE) const {
119 return PseudoOpc < TE.PseudoOpc;
120 }
121 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
122 return TE.PseudoOpc < PseudoOpc;
123 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000124 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
125 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000126 return PseudoOpc < TE.PseudoOpc;
127 }
128 };
129}
130
131static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbach13af2222011-11-30 18:21:25 +0000132{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, false, SingleSpc, 2, 4,false},
Jim Grosbach096334e2011-11-30 19:35:44 +0000133{ ARM::VLD1DUPq16PseudoWB_fixed, ARM::VLD1DUPq16wb_fixed, true, true, true, SingleSpc, 2, 4,false},
134{ ARM::VLD1DUPq16PseudoWB_register, ARM::VLD1DUPq16wb_register, true, true, true, SingleSpc, 2, 4,false},
Jim Grosbach13af2222011-11-30 18:21:25 +0000135{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, false, SingleSpc, 2, 2,false},
Jim Grosbach096334e2011-11-30 19:35:44 +0000136{ ARM::VLD1DUPq32PseudoWB_fixed, ARM::VLD1DUPq32wb_fixed, true, true, false, SingleSpc, 2, 2,false},
137{ ARM::VLD1DUPq32PseudoWB_register, ARM::VLD1DUPq32wb_register, true, true, true, SingleSpc, 2, 2,false},
Jim Grosbach13af2222011-11-30 18:21:25 +0000138{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, false, SingleSpc, 2, 8,false},
Jim Grosbach096334e2011-11-30 19:35:44 +0000139{ ARM::VLD1DUPq8PseudoWB_fixed, ARM::VLD1DUPq8wb_fixed, true, true, false, SingleSpc, 2, 8,false},
140{ ARM::VLD1DUPq8PseudoWB_register, ARM::VLD1DUPq8wb_register, true, true, true, SingleSpc, 2, 8,false},
Bob Wilson2a0e9742010-11-27 06:35:16 +0000141
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000142{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
143{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
144{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
145{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
146{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
147{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000148
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000149{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
150{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
151{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, false, SingleSpc, 2, 4 ,false},
152{ ARM::VLD1q16PseudoWB_fixed, ARM::VLD1q16wb_fixed,true,false,false,SingleSpc, 2, 4 ,false},
153{ ARM::VLD1q16PseudoWB_register, ARM::VLD1q16wb_register, true, true, true, SingleSpc, 2, 4 ,false},
154{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, false, SingleSpc, 2, 2 ,false},
155{ ARM::VLD1q32PseudoWB_fixed, ARM::VLD1q32wb_fixed,true,false, false,SingleSpc, 2, 2 ,false},
156{ ARM::VLD1q32PseudoWB_register, ARM::VLD1q32wb_register, true, true, true, SingleSpc, 2, 2 ,false},
157{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, false, SingleSpc, 2, 1 ,false},
158{ ARM::VLD1q64PseudoWB_fixed, ARM::VLD1q64wb_fixed,true,false, false,SingleSpc, 2, 2 ,false},
159{ ARM::VLD1q64PseudoWB_register, ARM::VLD1q64wb_register, true, true, true, SingleSpc, 2, 1 ,false},
160{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, false, SingleSpc, 2, 8 ,false},
161{ ARM::VLD1q8PseudoWB_fixed, ARM::VLD1q8wb_fixed,true,false, false, SingleSpc, 2, 8 ,false},
162{ ARM::VLD1q8PseudoWB_register, ARM::VLD1q8wb_register,true,true, true,SingleSpc,2,8,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000163
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000164{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, false, SingleSpc, 2, 4,true},
165{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, true, SingleSpc, 2, 4,true},
166{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, false, SingleSpc, 2, 2,true},
167{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, true, SingleSpc, 2, 2,true},
168{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, false, SingleSpc, 2, 8,true},
169{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, true, SingleSpc, 2, 8,true},
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000170
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000171{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
172{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
173{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
174{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
175{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
176{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
177{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
178{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
179{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
180{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000181
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000182{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, false, SingleSpc, 2, 4 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000183{ ARM::VLD2d16PseudoWB_fixed, ARM::VLD2d16wb_fixed, true, true, false, SingleSpc, 2, 4 ,false},
184{ ARM::VLD2d16PseudoWB_register, ARM::VLD2d16wb_register, true, true, true, SingleSpc, 2, 4 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000185{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, false, SingleSpc, 2, 2 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000186{ ARM::VLD2d32PseudoWB_fixed, ARM::VLD2d32wb_fixed, true, true, false, SingleSpc, 2, 2 ,false},
187{ ARM::VLD2d32PseudoWB_register, ARM::VLD2d32wb_register, true, true, true, SingleSpc, 2, 2 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000188{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, false, SingleSpc, 2, 8 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000189{ ARM::VLD2d8PseudoWB_fixed, ARM::VLD2d8wb_fixed, true, true, false, SingleSpc, 2, 8 ,false},
190{ ARM::VLD2d8PseudoWB_register, ARM::VLD2d8wb_register, true, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000191
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000192{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000193{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
194{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000195{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000196{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
197{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000198{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000199{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
200{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000201
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000202{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
203{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
204{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
205{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
206{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
207{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson86c6d802010-11-29 19:35:29 +0000208
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000209{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
210{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
211{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
212{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
213{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
214{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
215{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
216{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
217{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
218{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000219
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000220{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
221{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
222{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
223{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
224{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
225{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000226
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000227{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
228{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
229{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
230{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
231{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
232{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
233{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
234{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
235{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000236
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000237{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
238{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
239{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
240{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
241{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
242{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson6c4c9822010-11-30 00:00:35 +0000243
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000244{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
245{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
246{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
247{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
248{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
249{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
250{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
251{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
252{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
253{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000254
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000255{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
256{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
257{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
258{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
259{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
260{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000261
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000262{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
263{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
264{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
265{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
266{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
267{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
268{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
269{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
270{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000271
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000272{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
273{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
274{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
275{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
276{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
277{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000278
Jim Grosbach4c7edb32011-11-29 22:58:48 +0000279{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
280{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
281{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbachd5ca2012011-11-29 22:38:04 +0000282{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
283{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
284{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000285
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000286{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, false, SingleSpc, 2, 4 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000287{ ARM::VST1q16PseudoWB_fixed, ARM::VST1q16wb_fixed, false, true, false, SingleSpc, 2, 4 ,false},
288{ ARM::VST1q16PseudoWB_register, ARM::VST1q16wb_register, false, true, true, SingleSpc, 2, 4 ,false},
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000289{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, false, SingleSpc, 2, 2 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000290{ ARM::VST1q32PseudoWB_fixed, ARM::VST1q32wb_fixed, false, true, false, SingleSpc, 2, 2 ,false},
291{ ARM::VST1q32PseudoWB_register, ARM::VST1q32wb_register, false, true, true, SingleSpc, 2, 2 ,false},
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000292{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, false, SingleSpc, 2, 1 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000293{ ARM::VST1q64PseudoWB_fixed, ARM::VST1q64wb_fixed, false, true, false, SingleSpc, 2, 1 ,false},
294{ ARM::VST1q64PseudoWB_register, ARM::VST1q64wb_register, false, true, true, SingleSpc, 2, 1 ,false},
Jim Grosbach742c4ba2011-11-12 00:31:53 +0000295{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, false, SingleSpc, 2, 8 ,false},
Jim Grosbach4334e032011-10-31 21:50:31 +0000296{ ARM::VST1q8PseudoWB_fixed, ARM::VST1q8wb_fixed, false, true, false, SingleSpc, 2, 8 ,false},
297{ ARM::VST1q8PseudoWB_register, ARM::VST1q8wb_register, false, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000298
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000299{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
300{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
301{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
302{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
303{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
304{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
305{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
306{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
307{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
308{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000309
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000310{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, false, SingleSpc, 2, 4 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000311{ ARM::VST2d16PseudoWB_fixed, ARM::VST2d16wb_fixed, false, true, false, SingleSpc, 2, 4 ,false},
312{ ARM::VST2d16PseudoWB_register, ARM::VST2d16wb_register, false, true, true, SingleSpc, 2, 4 ,false},
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000313{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, false, SingleSpc, 2, 2 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000314{ ARM::VST2d32PseudoWB_fixed, ARM::VST2d32wb_fixed, false, true, true, SingleSpc, 2, 2 ,false},
315{ ARM::VST2d32PseudoWB_register, ARM::VST2d32wb_register, false, true, true, SingleSpc, 2, 2 ,false},
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000316{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, false, SingleSpc, 2, 8 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000317{ ARM::VST2d8PseudoWB_fixed, ARM::VST2d8wb_fixed, false, true, false, SingleSpc, 2, 8 ,false},
318{ ARM::VST2d8PseudoWB_register, ARM::VST2d8wb_register, false, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000319
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000320{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000321{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
322{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000323{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000324{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
325{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000326{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachbb3a2e42011-12-14 21:32:11 +0000327{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
328{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000329
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000330{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
331{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
332{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
333{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
334{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
335{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
336{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
337{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
338{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
339{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000340
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000341{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
342{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
343{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
344{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
345{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
346{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000347
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000348{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
349{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
350{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
351{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
352{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
353{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
354{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
355{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
356{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000357
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000358{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
359{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
360{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
361{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
362{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
363{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
364{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
365{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
366{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
367{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000368
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000369{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
370{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
371{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
372{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
373{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
374{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000375
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000376{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
377{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
378{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
379{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
380{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
381{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
382{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
383{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
384{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilson8466fa12010-09-13 23:01:35 +0000385};
386
387/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
388/// load or store pseudo instruction.
389static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
390 unsigned NumEntries = array_lengthof(NEONLdStTable);
391
392#ifndef NDEBUG
393 // Make sure the table is sorted.
394 static bool TableChecked = false;
395 if (!TableChecked) {
396 for (unsigned i = 0; i != NumEntries-1; ++i)
397 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
398 "NEONLdStTable is not sorted!");
399 TableChecked = true;
400 }
401#endif
402
403 const NEONLdStTableEntry *I =
404 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
405 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
406 return I;
407 return NULL;
408}
409
410/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
411/// corresponding to the specified register spacing. Not all of the results
412/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
413static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
414 const TargetRegisterInfo *TRI, unsigned &D0,
415 unsigned &D1, unsigned &D2, unsigned &D3) {
416 if (RegSpc == SingleSpc) {
417 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
418 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
419 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
420 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
421 } else if (RegSpc == EvenDblSpc) {
422 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
423 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
424 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
425 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
426 } else {
427 assert(RegSpc == OddDblSpc && "unknown register spacing");
428 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
429 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
430 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
431 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000432 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000433}
434
Bob Wilson82a9c842010-09-02 16:17:29 +0000435/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
436/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000437void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000438 MachineInstr &MI = *MBBI;
439 MachineBasicBlock &MBB = *MI.getParent();
440
Bob Wilson8466fa12010-09-13 23:01:35 +0000441 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
442 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
443 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
444 unsigned NumRegs = TableEntry->NumRegs;
445
446 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
447 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000448 unsigned OpIdx = 0;
449
450 bool DstIsDead = MI.getOperand(OpIdx).isDead();
451 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
452 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000453 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach280dfad2011-10-21 18:54:25 +0000454 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
455 if (NumRegs > 1 && TableEntry->copyAllListRegs)
456 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
457 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000458 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach280dfad2011-10-21 18:54:25 +0000459 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000460 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000461
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000462 if (TableEntry->isUpdating)
Bob Wilson63569c92010-09-09 00:15:32 +0000463 MIB.addOperand(MI.getOperand(OpIdx++));
464
Bob Wilsonffde0802010-09-02 16:00:54 +0000465 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000466 MIB.addOperand(MI.getOperand(OpIdx++));
467 MIB.addOperand(MI.getOperand(OpIdx++));
468 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000469 if (TableEntry->hasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000470 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000471
Bob Wilson19d644d2010-09-09 00:38:32 +0000472 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000473 // has an extra operand that is a use of the super-register. Record the
474 // operand index and skip over it.
475 unsigned SrcOpIdx = 0;
476 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
477 SrcOpIdx = OpIdx++;
478
479 // Copy the predicate operands.
480 MIB.addOperand(MI.getOperand(OpIdx++));
481 MIB.addOperand(MI.getOperand(OpIdx++));
482
483 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000484 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000485 if (SrcOpIdx != 0) {
486 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000487 MO.setImplicit(true);
488 MIB.addOperand(MO);
489 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000490 // Add an implicit def for the super-register.
491 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000492 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000493
494 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000495 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000496
Bob Wilsonffde0802010-09-02 16:00:54 +0000497 MI.eraseFromParent();
498}
499
Bob Wilson01ba4612010-08-26 18:51:29 +0000500/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
501/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000502void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000503 MachineInstr &MI = *MBBI;
504 MachineBasicBlock &MBB = *MI.getParent();
505
Bob Wilson8466fa12010-09-13 23:01:35 +0000506 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
507 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
508 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
509 unsigned NumRegs = TableEntry->NumRegs;
510
511 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
512 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000513 unsigned OpIdx = 0;
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000514 if (TableEntry->isUpdating)
Bob Wilson63569c92010-09-09 00:15:32 +0000515 MIB.addOperand(MI.getOperand(OpIdx++));
516
Bob Wilson709d5922010-08-25 23:27:42 +0000517 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000518 MIB.addOperand(MI.getOperand(OpIdx++));
519 MIB.addOperand(MI.getOperand(OpIdx++));
520 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000521 if (TableEntry->hasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000522 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000523
524 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000525 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000526 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000527 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4334e032011-10-31 21:50:31 +0000528 MIB.addReg(D0);
529 if (NumRegs > 1 && TableEntry->copyAllListRegs)
530 MIB.addReg(D1);
531 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson7e701972010-08-30 18:10:48 +0000532 MIB.addReg(D2);
Jim Grosbach4334e032011-10-31 21:50:31 +0000533 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson7e701972010-08-30 18:10:48 +0000534 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000535
536 // Copy the predicate operands.
537 MIB.addOperand(MI.getOperand(OpIdx++));
538 MIB.addOperand(MI.getOperand(OpIdx++));
539
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000540 if (SrcIsKill) // Add an implicit kill for the super-reg.
541 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000542 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000543
544 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000545 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000546
Bob Wilson709d5922010-08-25 23:27:42 +0000547 MI.eraseFromParent();
548}
549
Bob Wilson8466fa12010-09-13 23:01:35 +0000550/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
551/// register operands to real instructions with D register operands.
552void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
553 MachineInstr &MI = *MBBI;
554 MachineBasicBlock &MBB = *MI.getParent();
555
556 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
557 assert(TableEntry && "NEONLdStTable lookup failed");
558 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
559 unsigned NumRegs = TableEntry->NumRegs;
560 unsigned RegElts = TableEntry->RegElts;
561
562 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
563 TII->get(TableEntry->RealOpc));
564 unsigned OpIdx = 0;
565 // The lane operand is always the 3rd from last operand, before the 2
566 // predicate operands.
567 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
568
569 // Adjust the lane and spacing as needed for Q registers.
570 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
571 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
572 RegSpc = OddDblSpc;
573 Lane -= RegElts;
574 }
575 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
576
Ted Kremenek584520e2011-01-23 17:05:06 +0000577 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000578 unsigned DstReg = 0;
579 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000580 if (TableEntry->IsLoad) {
581 DstIsDead = MI.getOperand(OpIdx).isDead();
582 DstReg = MI.getOperand(OpIdx++).getReg();
583 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000584 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
585 if (NumRegs > 1)
586 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000587 if (NumRegs > 2)
588 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
589 if (NumRegs > 3)
590 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
591 }
592
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000593 if (TableEntry->isUpdating)
Bob Wilson8466fa12010-09-13 23:01:35 +0000594 MIB.addOperand(MI.getOperand(OpIdx++));
595
596 // Copy the addrmode6 operands.
597 MIB.addOperand(MI.getOperand(OpIdx++));
598 MIB.addOperand(MI.getOperand(OpIdx++));
599 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000600 if (TableEntry->hasWritebackOperand)
Bob Wilson8466fa12010-09-13 23:01:35 +0000601 MIB.addOperand(MI.getOperand(OpIdx++));
602
603 // Grab the super-register source.
604 MachineOperand MO = MI.getOperand(OpIdx++);
605 if (!TableEntry->IsLoad)
606 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
607
608 // Add the subregs as sources of the new instruction.
609 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
610 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000611 MIB.addReg(D0, SrcFlags);
612 if (NumRegs > 1)
613 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000614 if (NumRegs > 2)
615 MIB.addReg(D2, SrcFlags);
616 if (NumRegs > 3)
617 MIB.addReg(D3, SrcFlags);
618
619 // Add the lane number operand.
620 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000621 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000622
Bob Wilson823611b2010-09-16 04:25:37 +0000623 // Copy the predicate operands.
624 MIB.addOperand(MI.getOperand(OpIdx++));
625 MIB.addOperand(MI.getOperand(OpIdx++));
626
Bob Wilson8466fa12010-09-13 23:01:35 +0000627 // Copy the super-register source to be an implicit source.
628 MO.setImplicit(true);
629 MIB.addOperand(MO);
630 if (TableEntry->IsLoad)
631 // Add an implicit def for the super-register.
632 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
633 TransferImpOps(MI, MIB, MIB);
634 MI.eraseFromParent();
635}
636
Bob Wilsonbd916c52010-09-13 23:55:10 +0000637/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
638/// register operands to real instructions with D register operands.
639void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
640 unsigned Opc, bool IsExt, unsigned NumRegs) {
641 MachineInstr &MI = *MBBI;
642 MachineBasicBlock &MBB = *MI.getParent();
643
644 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
645 unsigned OpIdx = 0;
646
647 // Transfer the destination register operand.
648 MIB.addOperand(MI.getOperand(OpIdx++));
649 if (IsExt)
650 MIB.addOperand(MI.getOperand(OpIdx++));
651
652 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
653 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
654 unsigned D0, D1, D2, D3;
655 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
656 MIB.addReg(D0).addReg(D1);
657 if (NumRegs > 2)
658 MIB.addReg(D2);
659 if (NumRegs > 3)
660 MIB.addReg(D3);
661
662 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000663 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000664
Bob Wilson823611b2010-09-16 04:25:37 +0000665 // Copy the predicate operands.
666 MIB.addOperand(MI.getOperand(OpIdx++));
667 MIB.addOperand(MI.getOperand(OpIdx++));
668
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000669 if (SrcIsKill) // Add an implicit kill for the super-reg.
670 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000671 TransferImpOps(MI, MIB, MIB);
672 MI.eraseFromParent();
673}
674
Evan Cheng9fe20092011-01-20 08:34:58 +0000675void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
676 MachineBasicBlock::iterator &MBBI) {
677 MachineInstr &MI = *MBBI;
678 unsigned Opcode = MI.getOpcode();
679 unsigned PredReg = 0;
680 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
681 unsigned DstReg = MI.getOperand(0).getReg();
682 bool DstIsDead = MI.getOperand(0).isDead();
683 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
684 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
685 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000686
Evan Cheng9fe20092011-01-20 08:34:58 +0000687 if (!STI->hasV6T2Ops() &&
688 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
689 // Expand into a movi + orr.
690 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
691 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
692 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
693 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000694
Evan Cheng9fe20092011-01-20 08:34:58 +0000695 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
696 unsigned ImmVal = (unsigned)MO.getImm();
697 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
698 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
699 LO16 = LO16.addImm(SOImmValV1);
700 HI16 = HI16.addImm(SOImmValV2);
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000701 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
702 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000703 LO16.addImm(Pred).addReg(PredReg).addReg(0);
704 HI16.addImm(Pred).addReg(PredReg).addReg(0);
705 TransferImpOps(MI, LO16, HI16);
706 MI.eraseFromParent();
707 return;
708 }
709
710 unsigned LO16Opc = 0;
711 unsigned HI16Opc = 0;
712 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
713 LO16Opc = ARM::t2MOVi16;
714 HI16Opc = ARM::t2MOVTi16;
715 } else {
716 LO16Opc = ARM::MOVi16;
717 HI16Opc = ARM::MOVTi16;
718 }
719
720 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
721 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
722 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
723 .addReg(DstReg);
724
725 if (MO.isImm()) {
726 unsigned Imm = MO.getImm();
727 unsigned Lo16 = Imm & 0xffff;
728 unsigned Hi16 = (Imm >> 16) & 0xffff;
729 LO16 = LO16.addImm(Lo16);
730 HI16 = HI16.addImm(Hi16);
731 } else {
732 const GlobalValue *GV = MO.getGlobal();
733 unsigned TF = MO.getTargetFlags();
734 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
735 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
736 }
737
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000738 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
739 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000740 LO16.addImm(Pred).addReg(PredReg);
741 HI16.addImm(Pred).addReg(PredReg);
742
743 TransferImpOps(MI, LO16, HI16);
744 MI.eraseFromParent();
745}
746
747bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
748 MachineBasicBlock::iterator MBBI) {
749 MachineInstr &MI = *MBBI;
750 unsigned Opcode = MI.getOpcode();
751 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000752 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000753 return false;
Jim Grosbachf219f312011-03-11 23:09:50 +0000754 case ARM::VMOVScc:
755 case ARM::VMOVDcc: {
756 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
757 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
758 MI.getOperand(1).getReg())
759 .addReg(MI.getOperand(2).getReg(),
760 getKillRegState(MI.getOperand(2).isKill()))
761 .addImm(MI.getOperand(3).getImm()) // 'pred'
762 .addReg(MI.getOperand(4).getReg());
763
764 MI.eraseFromParent();
765 return true;
766 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000767 case ARM::t2MOVCCr:
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000768 case ARM::MOVCCr: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000769 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
770 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000771 MI.getOperand(1).getReg())
772 .addReg(MI.getOperand(2).getReg(),
773 getKillRegState(MI.getOperand(2).isKill()))
774 .addImm(MI.getOperand(3).getImm()) // 'pred'
775 .addReg(MI.getOperand(4).getReg())
776 .addReg(0); // 's' bit
777
778 MI.eraseFromParent();
779 return true;
780 }
Owen Anderson152d4a42011-07-21 23:38:37 +0000781 case ARM::MOVCCsi: {
782 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
783 (MI.getOperand(1).getReg()))
784 .addReg(MI.getOperand(2).getReg(),
785 getKillRegState(MI.getOperand(2).isKill()))
786 .addImm(MI.getOperand(3).getImm())
787 .addImm(MI.getOperand(4).getImm()) // 'pred'
788 .addReg(MI.getOperand(5).getReg())
789 .addReg(0); // 's' bit
790
791 MI.eraseFromParent();
792 return true;
793 }
794
Owen Anderson92a20222011-07-21 18:54:16 +0000795 case ARM::MOVCCsr: {
Owen Anderson152d4a42011-07-21 23:38:37 +0000796 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000797 (MI.getOperand(1).getReg()))
798 .addReg(MI.getOperand(2).getReg(),
799 getKillRegState(MI.getOperand(2).isKill()))
800 .addReg(MI.getOperand(3).getReg(),
801 getKillRegState(MI.getOperand(3).isKill()))
802 .addImm(MI.getOperand(4).getImm())
803 .addImm(MI.getOperand(5).getImm()) // 'pred'
804 .addReg(MI.getOperand(6).getReg())
805 .addReg(0); // 's' bit
806
807 MI.eraseFromParent();
808 return true;
809 }
Jim Grosbach39062762011-03-11 01:09:28 +0000810 case ARM::MOVCCi16: {
811 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16),
812 MI.getOperand(1).getReg())
813 .addImm(MI.getOperand(2).getImm())
814 .addImm(MI.getOperand(3).getImm()) // 'pred'
815 .addReg(MI.getOperand(4).getReg());
816
817 MI.eraseFromParent();
818 return true;
819 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000820 case ARM::t2MOVCCi:
Jim Grosbach39062762011-03-11 01:09:28 +0000821 case ARM::MOVCCi: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000822 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
823 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach39062762011-03-11 01:09:28 +0000824 MI.getOperand(1).getReg())
825 .addImm(MI.getOperand(2).getImm())
826 .addImm(MI.getOperand(3).getImm()) // 'pred'
827 .addReg(MI.getOperand(4).getReg())
828 .addReg(0); // 's' bit
829
830 MI.eraseFromParent();
831 return true;
832 }
Jim Grosbache672ff82011-03-11 19:55:55 +0000833 case ARM::MVNCCi: {
834 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi),
835 MI.getOperand(1).getReg())
836 .addImm(MI.getOperand(2).getImm())
837 .addImm(MI.getOperand(3).getImm()) // 'pred'
838 .addReg(MI.getOperand(4).getReg())
839 .addReg(0); // 's' bit
840
841 MI.eraseFromParent();
842 return true;
843 }
Bob Wilsoneaab6ef2011-11-16 07:11:57 +0000844 case ARM::eh_sjlj_dispatchsetup: {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000845 MachineFunction &MF = *MI.getParent()->getParent();
846 const ARMBaseInstrInfo *AII =
847 static_cast<const ARMBaseInstrInfo*>(TII);
848 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
849 // For functions using a base pointer, we rematerialize it (via the frame
850 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
851 // for us. Otherwise, expand to nothing.
852 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000853 int32_t NumBytes = AFI->getFramePtrSpillOffset();
854 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000855 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000856 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000857
858 if (AFI->isThumb2Function()) {
859 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
860 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
861 } else if (AFI->isThumbFunction()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000862 llvm::emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
863 FramePtr, -NumBytes, *TII, RI);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000864 } else {
865 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
866 FramePtr, -NumBytes, ARMCC::AL, 0,
867 *TII);
868 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000869 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000870 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000871 MachineFrameInfo *MFI = MF.getFrameInfo();
872 unsigned MaxAlign = MFI->getMaxAlignment();
873 assert (!AFI->isThumb1OnlyFunction());
874 // Emit bic r6, r6, MaxAlign
875 unsigned bicOpc = AFI->isThumbFunction() ?
876 ARM::t2BICri : ARM::BICri;
877 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
878 TII->get(bicOpc), ARM::R6)
879 .addReg(ARM::R6, RegState::Kill)
880 .addImm(MaxAlign-1)));
881 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000882
883 }
884 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000885 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000886 }
887
Jim Grosbach7032f922010-10-14 22:57:13 +0000888 case ARM::MOVsrl_flag:
889 case ARM::MOVsra_flag: {
890 // These are just fancy MOVs insructions.
Owen Anderson152d4a42011-07-21 23:38:37 +0000891 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000892 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000893 .addOperand(MI.getOperand(1))
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000894 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
895 ARM_AM::lsr : ARM_AM::asr),
896 1)))
Evan Cheng9fe20092011-01-20 08:34:58 +0000897 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000898 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000899 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000900 }
901 case ARM::RRX: {
902 // This encodes as "MOVs Rd, Rm, rrx
903 MachineInstrBuilder MIB =
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000904 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach7032f922010-10-14 22:57:13 +0000905 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000906 .addOperand(MI.getOperand(1))
Evan Cheng9fe20092011-01-20 08:34:58 +0000907 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000908 .addReg(0);
909 TransferImpOps(MI, MIB, MIB);
910 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000911 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000912 }
Jim Grosbachff97eb02011-06-30 19:38:01 +0000913 case ARM::tTPsoft:
Jason W Kima0871e72010-12-08 23:14:44 +0000914 case ARM::TPsoft: {
Owen Anderson971b83b2011-02-08 22:39:40 +0000915 MachineInstrBuilder MIB =
Jason W Kima0871e72010-12-08 23:14:44 +0000916 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbachff97eb02011-06-30 19:38:01 +0000917 TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL))
Jason W Kima0871e72010-12-08 23:14:44 +0000918 .addExternalSymbol("__aeabi_read_tp", 0);
919
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000920 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kima0871e72010-12-08 23:14:44 +0000921 TransferImpOps(MI, MIB, MIB);
922 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000923 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000924 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000925 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000926 case ARM::t2LDRpci_pic: {
927 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson971b83b2011-02-08 22:39:40 +0000928 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Chengb9803a82009-11-06 23:52:48 +0000929 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000930 bool DstIsDead = MI.getOperand(0).isDead();
931 MachineInstrBuilder MIB1 =
Owen Anderson971b83b2011-02-08 22:39:40 +0000932 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
933 TII->get(NewLdOpc), DstReg)
934 .addOperand(MI.getOperand(1)));
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000935 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng43130072010-05-12 23:13:12 +0000936 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
937 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000938 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000939 .addReg(DstReg)
940 .addOperand(MI.getOperand(2));
941 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000942 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000943 return true;
944 }
945
Evan Cheng53519f02011-01-21 18:55:51 +0000946 case ARM::MOV_ga_dyn:
947 case ARM::MOV_ga_pcrel:
948 case ARM::MOV_ga_pcrel_ldr:
949 case ARM::t2MOV_ga_dyn:
950 case ARM::t2MOV_ga_pcrel: {
951 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000952 unsigned LabelId = AFI->createPICLabelUId();
953 unsigned DstReg = MI.getOperand(0).getReg();
954 bool DstIsDead = MI.getOperand(0).isDead();
955 const MachineOperand &MO1 = MI.getOperand(1);
956 const GlobalValue *GV = MO1.getGlobal();
957 unsigned TF = MO1.getTargetFlags();
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000958 bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode!=ARM::t2MOV_ga_dyn);
Evan Cheng53519f02011-01-21 18:55:51 +0000959 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
960 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000961 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Evan Cheng53519f02011-01-21 18:55:51 +0000962 unsigned LO16TF = isPIC
963 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
964 unsigned HI16TF = isPIC
965 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000966 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000967 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000968 : ARM::tPICADD;
969 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
970 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000971 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000972 .addImm(LabelId);
973 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000974 TII->get(HI16Opc), DstReg)
975 .addReg(DstReg)
976 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
977 .addImm(LabelId);
978 if (!isPIC) {
979 TransferImpOps(MI, MIB1, MIB2);
980 MI.eraseFromParent();
981 return true;
982 }
983
984 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000985 TII->get(PICAddOpc))
986 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
987 .addReg(DstReg).addImm(LabelId);
988 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000989 AddDefaultPred(MIB3);
990 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000991 MIB2->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000992 }
Evan Cheng53519f02011-01-21 18:55:51 +0000993 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000994 MI.eraseFromParent();
995 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000996 }
Evan Cheng43130072010-05-12 23:13:12 +0000997
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000998 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000999 case ARM::MOVCCi32imm:
1000 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001001 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +00001002 ExpandMOV32BitImm(MBB, MBBI);
1003 return true;
Evan Chengd929f772010-05-13 00:17:02 +00001004
Owen Anderson848b0c32011-03-29 16:45:53 +00001005 case ARM::VLDMQIA: {
1006 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001007 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001008 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001009 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001010
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001011 // Grab the Q register destination.
1012 bool DstIsDead = MI.getOperand(OpIdx).isDead();
1013 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001014
1015 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001016 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001017
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001018 // Copy the predicate operands.
1019 MIB.addOperand(MI.getOperand(OpIdx++));
1020 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001021
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001022 // Add the destination operands (D subregs).
1023 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1024 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1025 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1026 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001027
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001028 // Add an implicit def for the super-register.
1029 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1030 TransferImpOps(MI, MIB, MIB);
1031 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001032 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001033 }
1034
Owen Anderson848b0c32011-03-29 16:45:53 +00001035 case ARM::VSTMQIA: {
1036 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001037 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001038 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001039 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001040
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001041 // Grab the Q register source.
1042 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1043 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001044
1045 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001046 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001047
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001048 // Copy the predicate operands.
1049 MIB.addOperand(MI.getOperand(OpIdx++));
1050 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001051
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001052 // Add the source operands (D subregs).
1053 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1054 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1055 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001056
Chris Lattnerd7d030a2011-04-29 05:24:29 +00001057 if (SrcIsKill) // Add an implicit kill for the Q register.
1058 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001059
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001060 TransferImpOps(MI, MIB, MIB);
1061 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001062 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001063 }
Jim Grosbach65dc3032010-10-06 21:16:16 +00001064 case ARM::VDUPfqf:
1065 case ARM::VDUPfdf:{
Jim Grosbach8b8515c2011-03-11 20:31:17 +00001066 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1067 ARM::VDUPLN32d;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001068 MachineInstrBuilder MIB =
1069 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1070 unsigned OpIdx = 0;
1071 unsigned SrcReg = MI.getOperand(1).getReg();
1072 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
1073 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbachb181ad32011-03-11 23:00:16 +00001074 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1075 &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +00001076 // The lane is [0,1] for the containing DReg superregister.
1077 // Copy the dst/src register operands.
1078 MIB.addOperand(MI.getOperand(OpIdx++));
1079 MIB.addReg(DReg);
1080 ++OpIdx;
1081 // Add the lane select operand.
1082 MIB.addImm(Lane);
1083 // Add the predicate operands.
1084 MIB.addOperand(MI.getOperand(OpIdx++));
1085 MIB.addOperand(MI.getOperand(OpIdx++));
1086
1087 TransferImpOps(MI, MIB, MIB);
1088 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001089 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001090 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001091
Bob Wilsonffde0802010-09-02 16:00:54 +00001092 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001093 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001094 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001095 case ARM::VLD1q64Pseudo:
Jim Grosbach10b90a92011-10-24 21:45:13 +00001096 case ARM::VLD1q8PseudoWB_register:
1097 case ARM::VLD1q16PseudoWB_register:
1098 case ARM::VLD1q32PseudoWB_register:
1099 case ARM::VLD1q64PseudoWB_register:
1100 case ARM::VLD1q8PseudoWB_fixed:
1101 case ARM::VLD1q16PseudoWB_fixed:
1102 case ARM::VLD1q32PseudoWB_fixed:
1103 case ARM::VLD1q64PseudoWB_fixed:
Bob Wilsonffde0802010-09-02 16:00:54 +00001104 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001105 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001106 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001107 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001108 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001109 case ARM::VLD2q32Pseudo:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00001110 case ARM::VLD2d8PseudoWB_fixed:
1111 case ARM::VLD2d16PseudoWB_fixed:
1112 case ARM::VLD2d32PseudoWB_fixed:
1113 case ARM::VLD2q8PseudoWB_fixed:
1114 case ARM::VLD2q16PseudoWB_fixed:
1115 case ARM::VLD2q32PseudoWB_fixed:
1116 case ARM::VLD2d8PseudoWB_register:
1117 case ARM::VLD2d16PseudoWB_register:
1118 case ARM::VLD2d32PseudoWB_register:
1119 case ARM::VLD2q8PseudoWB_register:
1120 case ARM::VLD2q16PseudoWB_register:
1121 case ARM::VLD2q32PseudoWB_register:
Bob Wilsonf5721912010-09-03 18:16:02 +00001122 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001123 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001124 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001125 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001126 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001127 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001128 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001129 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001130 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001131 case ARM::VLD3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001132 case ARM::VLD3q8oddPseudo:
1133 case ARM::VLD3q16oddPseudo:
1134 case ARM::VLD3q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001135 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001136 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001137 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001138 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001139 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001140 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001141 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001142 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001143 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001144 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001145 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001146 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001147 case ARM::VLD4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001148 case ARM::VLD4q8oddPseudo:
1149 case ARM::VLD4q16oddPseudo:
1150 case ARM::VLD4q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001151 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001152 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001153 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +00001154 case ARM::VLD1DUPq8Pseudo:
1155 case ARM::VLD1DUPq16Pseudo:
1156 case ARM::VLD1DUPq32Pseudo:
Jim Grosbach096334e2011-11-30 19:35:44 +00001157 case ARM::VLD1DUPq8PseudoWB_fixed:
1158 case ARM::VLD1DUPq16PseudoWB_fixed:
1159 case ARM::VLD1DUPq32PseudoWB_fixed:
1160 case ARM::VLD1DUPq8PseudoWB_register:
1161 case ARM::VLD1DUPq16PseudoWB_register:
1162 case ARM::VLD1DUPq32PseudoWB_register:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001163 case ARM::VLD2DUPd8Pseudo:
1164 case ARM::VLD2DUPd16Pseudo:
1165 case ARM::VLD2DUPd32Pseudo:
1166 case ARM::VLD2DUPd8Pseudo_UPD:
1167 case ARM::VLD2DUPd16Pseudo_UPD:
1168 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +00001169 case ARM::VLD3DUPd8Pseudo:
1170 case ARM::VLD3DUPd16Pseudo:
1171 case ARM::VLD3DUPd32Pseudo:
1172 case ARM::VLD3DUPd8Pseudo_UPD:
1173 case ARM::VLD3DUPd16Pseudo_UPD:
1174 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001175 case ARM::VLD4DUPd8Pseudo:
1176 case ARM::VLD4DUPd16Pseudo:
1177 case ARM::VLD4DUPd32Pseudo:
1178 case ARM::VLD4DUPd8Pseudo_UPD:
1179 case ARM::VLD4DUPd16Pseudo_UPD:
1180 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001181 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001182 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001183
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001184 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001185 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001186 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001187 case ARM::VST1q64Pseudo:
Jim Grosbach4334e032011-10-31 21:50:31 +00001188 case ARM::VST1q8PseudoWB_fixed:
1189 case ARM::VST1q16PseudoWB_fixed:
1190 case ARM::VST1q32PseudoWB_fixed:
1191 case ARM::VST1q64PseudoWB_fixed:
1192 case ARM::VST1q8PseudoWB_register:
1193 case ARM::VST1q16PseudoWB_register:
1194 case ARM::VST1q32PseudoWB_register:
1195 case ARM::VST1q64PseudoWB_register:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001196 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001197 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001198 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001199 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001200 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001201 case ARM::VST2q32Pseudo:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001202 case ARM::VST2d8PseudoWB_fixed:
1203 case ARM::VST2d16PseudoWB_fixed:
1204 case ARM::VST2d32PseudoWB_fixed:
1205 case ARM::VST2q8PseudoWB_fixed:
1206 case ARM::VST2q16PseudoWB_fixed:
1207 case ARM::VST2q32PseudoWB_fixed:
1208 case ARM::VST2d8PseudoWB_register:
1209 case ARM::VST2d16PseudoWB_register:
1210 case ARM::VST2d32PseudoWB_register:
1211 case ARM::VST2q8PseudoWB_register:
1212 case ARM::VST2q16PseudoWB_register:
1213 case ARM::VST2q32PseudoWB_register:
Bob Wilson01ba4612010-08-26 18:51:29 +00001214 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001215 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001216 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001217 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001218 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001219 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001220 case ARM::VST3d32Pseudo_UPD:
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001221 case ARM::VST1d64TPseudoWB_fixed:
1222 case ARM::VST1d64TPseudoWB_register:
Bob Wilson01ba4612010-08-26 18:51:29 +00001223 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001224 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001225 case ARM::VST3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001226 case ARM::VST3q8oddPseudo:
1227 case ARM::VST3q16oddPseudo:
1228 case ARM::VST3q32oddPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001229 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001230 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001231 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001232 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001233 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001234 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001235 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001236 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001237 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001238 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001239 case ARM::VST1d64QPseudoWB_fixed:
1240 case ARM::VST1d64QPseudoWB_register:
Bob Wilson709d5922010-08-25 23:27:42 +00001241 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001242 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001243 case ARM::VST4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001244 case ARM::VST4q8oddPseudo:
1245 case ARM::VST4q16oddPseudo:
1246 case ARM::VST4q32oddPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001247 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001248 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001249 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001250 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001251 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001252
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001253 case ARM::VLD1LNq8Pseudo:
1254 case ARM::VLD1LNq16Pseudo:
1255 case ARM::VLD1LNq32Pseudo:
1256 case ARM::VLD1LNq8Pseudo_UPD:
1257 case ARM::VLD1LNq16Pseudo_UPD:
1258 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001259 case ARM::VLD2LNd8Pseudo:
1260 case ARM::VLD2LNd16Pseudo:
1261 case ARM::VLD2LNd32Pseudo:
1262 case ARM::VLD2LNq16Pseudo:
1263 case ARM::VLD2LNq32Pseudo:
1264 case ARM::VLD2LNd8Pseudo_UPD:
1265 case ARM::VLD2LNd16Pseudo_UPD:
1266 case ARM::VLD2LNd32Pseudo_UPD:
1267 case ARM::VLD2LNq16Pseudo_UPD:
1268 case ARM::VLD2LNq32Pseudo_UPD:
1269 case ARM::VLD3LNd8Pseudo:
1270 case ARM::VLD3LNd16Pseudo:
1271 case ARM::VLD3LNd32Pseudo:
1272 case ARM::VLD3LNq16Pseudo:
1273 case ARM::VLD3LNq32Pseudo:
1274 case ARM::VLD3LNd8Pseudo_UPD:
1275 case ARM::VLD3LNd16Pseudo_UPD:
1276 case ARM::VLD3LNd32Pseudo_UPD:
1277 case ARM::VLD3LNq16Pseudo_UPD:
1278 case ARM::VLD3LNq32Pseudo_UPD:
1279 case ARM::VLD4LNd8Pseudo:
1280 case ARM::VLD4LNd16Pseudo:
1281 case ARM::VLD4LNd32Pseudo:
1282 case ARM::VLD4LNq16Pseudo:
1283 case ARM::VLD4LNq32Pseudo:
1284 case ARM::VLD4LNd8Pseudo_UPD:
1285 case ARM::VLD4LNd16Pseudo_UPD:
1286 case ARM::VLD4LNd32Pseudo_UPD:
1287 case ARM::VLD4LNq16Pseudo_UPD:
1288 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001289 case ARM::VST1LNq8Pseudo:
1290 case ARM::VST1LNq16Pseudo:
1291 case ARM::VST1LNq32Pseudo:
1292 case ARM::VST1LNq8Pseudo_UPD:
1293 case ARM::VST1LNq16Pseudo_UPD:
1294 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001295 case ARM::VST2LNd8Pseudo:
1296 case ARM::VST2LNd16Pseudo:
1297 case ARM::VST2LNd32Pseudo:
1298 case ARM::VST2LNq16Pseudo:
1299 case ARM::VST2LNq32Pseudo:
1300 case ARM::VST2LNd8Pseudo_UPD:
1301 case ARM::VST2LNd16Pseudo_UPD:
1302 case ARM::VST2LNd32Pseudo_UPD:
1303 case ARM::VST2LNq16Pseudo_UPD:
1304 case ARM::VST2LNq32Pseudo_UPD:
1305 case ARM::VST3LNd8Pseudo:
1306 case ARM::VST3LNd16Pseudo:
1307 case ARM::VST3LNd32Pseudo:
1308 case ARM::VST3LNq16Pseudo:
1309 case ARM::VST3LNq32Pseudo:
1310 case ARM::VST3LNd8Pseudo_UPD:
1311 case ARM::VST3LNd16Pseudo_UPD:
1312 case ARM::VST3LNd32Pseudo_UPD:
1313 case ARM::VST3LNq16Pseudo_UPD:
1314 case ARM::VST3LNq32Pseudo_UPD:
1315 case ARM::VST4LNd8Pseudo:
1316 case ARM::VST4LNd16Pseudo:
1317 case ARM::VST4LNd32Pseudo:
1318 case ARM::VST4LNq16Pseudo:
1319 case ARM::VST4LNq32Pseudo:
1320 case ARM::VST4LNd8Pseudo_UPD:
1321 case ARM::VST4LNd16Pseudo_UPD:
1322 case ARM::VST4LNd32Pseudo_UPD:
1323 case ARM::VST4LNq16Pseudo_UPD:
1324 case ARM::VST4LNq32Pseudo_UPD:
1325 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001326 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001327
Evan Cheng9fe20092011-01-20 08:34:58 +00001328 case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false, 2); return true;
1329 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false, 3); return true;
1330 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false, 4); return true;
1331 case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true, 2); return true;
1332 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true, 3); return true;
1333 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true, 4); return true;
1334 }
Bob Wilson709d5922010-08-25 23:27:42 +00001335
Evan Cheng9fe20092011-01-20 08:34:58 +00001336 return false;
1337}
1338
1339bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1340 bool Modified = false;
1341
1342 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1343 while (MBBI != E) {
1344 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1345 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001346 MBBI = NMBBI;
1347 }
1348
1349 return Modified;
1350}
1351
1352bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001353 const TargetMachine &TM = MF.getTarget();
1354 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1355 TRI = TM.getRegisterInfo();
1356 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001357 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001358
1359 bool Modified = false;
1360 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1361 ++MFI)
1362 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +00001363 if (VerifyARMPseudo)
1364 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Chengb9803a82009-11-06 23:52:48 +00001365 return Modified;
1366}
1367
1368/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1369/// expansion pass.
1370FunctionPass *llvm::createARMExpandPseudoPass() {
1371 return new ARMExpandPseudo();
1372}