blob: 9231e6b1e327ea6cde6bdf31e800dfd7504810f8 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000016#include "ARMConstantPoolValue.h"
Evan Cheng48575f62010-12-05 22:04:16 +000017#include "ARMHazardRecognizer.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000019#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chengfdc83402009-11-08 00:15:23 +000021#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000024#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000025#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000029#include "llvm/CodeGen/MachineMemOperand.h"
Evan Cheng2457f2c2010-05-22 01:47:14 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000031#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000032#include "llvm/CodeGen/SelectionDAGNodes.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000033#include "llvm/MC/MCAsmInfo.h"
Jakub Staszakf81b7f62011-07-10 02:58:07 +000034#include "llvm/Support/BranchProbability.h"
David Goodwin334c2642009-07-08 16:09:28 +000035#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000036#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000037#include "llvm/Support/ErrorHandling.h"
Bill Wendling40a5eb12010-11-01 20:41:43 +000038#include "llvm/ADT/STLExtras.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000039
Evan Cheng4db3cff2011-07-01 17:57:27 +000040#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000041#include "ARMGenInstrInfo.inc"
42
David Goodwin334c2642009-07-08 16:09:28 +000043using namespace llvm;
44
45static cl::opt<bool>
46EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
47 cl::desc("Enable ARM 2-addr to 3-addr conv"));
48
Evan Cheng48575f62010-12-05 22:04:16 +000049/// ARM_MLxEntry - Record information about MLA / MLS instructions.
50struct ARM_MLxEntry {
51 unsigned MLxOpc; // MLA / MLS opcode
52 unsigned MulOpc; // Expanded multiplication opcode
53 unsigned AddSubOpc; // Expanded add / sub opcode
54 bool NegAcc; // True if the acc is negated before the add / sub.
55 bool HasLane; // True if instruction has an extra "lane" operand.
56};
57
58static const ARM_MLxEntry ARM_MLxTable[] = {
59 // MLxOpc, MulOpc, AddSubOpc, NegAcc, HasLane
60 // fp scalar ops
61 { ARM::VMLAS, ARM::VMULS, ARM::VADDS, false, false },
62 { ARM::VMLSS, ARM::VMULS, ARM::VSUBS, false, false },
63 { ARM::VMLAD, ARM::VMULD, ARM::VADDD, false, false },
64 { ARM::VMLSD, ARM::VMULD, ARM::VSUBD, false, false },
Evan Cheng48575f62010-12-05 22:04:16 +000065 { ARM::VNMLAS, ARM::VNMULS, ARM::VSUBS, true, false },
66 { ARM::VNMLSS, ARM::VMULS, ARM::VSUBS, true, false },
67 { ARM::VNMLAD, ARM::VNMULD, ARM::VSUBD, true, false },
68 { ARM::VNMLSD, ARM::VMULD, ARM::VSUBD, true, false },
69
70 // fp SIMD ops
71 { ARM::VMLAfd, ARM::VMULfd, ARM::VADDfd, false, false },
72 { ARM::VMLSfd, ARM::VMULfd, ARM::VSUBfd, false, false },
73 { ARM::VMLAfq, ARM::VMULfq, ARM::VADDfq, false, false },
74 { ARM::VMLSfq, ARM::VMULfq, ARM::VSUBfq, false, false },
75 { ARM::VMLAslfd, ARM::VMULslfd, ARM::VADDfd, false, true },
76 { ARM::VMLSslfd, ARM::VMULslfd, ARM::VSUBfd, false, true },
77 { ARM::VMLAslfq, ARM::VMULslfq, ARM::VADDfq, false, true },
78 { ARM::VMLSslfq, ARM::VMULslfq, ARM::VSUBfq, false, true },
79};
80
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000081ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
Evan Cheng4db3cff2011-07-01 17:57:27 +000082 : ARMGenInstrInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP),
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000083 Subtarget(STI) {
Evan Cheng48575f62010-12-05 22:04:16 +000084 for (unsigned i = 0, e = array_lengthof(ARM_MLxTable); i != e; ++i) {
85 if (!MLxEntryMap.insert(std::make_pair(ARM_MLxTable[i].MLxOpc, i)).second)
86 assert(false && "Duplicated entries?");
87 MLxHazardOpcodes.insert(ARM_MLxTable[i].AddSubOpc);
88 MLxHazardOpcodes.insert(ARM_MLxTable[i].MulOpc);
89 }
90}
91
Andrew Trick2da8bc82010-12-24 05:03:26 +000092// Use a ScoreboardHazardRecognizer for prepass ARM scheduling. TargetInstrImpl
93// currently defaults to no prepass hazard recognizer.
Evan Cheng48575f62010-12-05 22:04:16 +000094ScheduleHazardRecognizer *ARMBaseInstrInfo::
Andrew Trick2da8bc82010-12-24 05:03:26 +000095CreateTargetHazardRecognizer(const TargetMachine *TM,
96 const ScheduleDAG *DAG) const {
Andrew Trickc8bfd1d2011-01-21 05:51:33 +000097 if (usePreRAHazardRecognizer()) {
Andrew Trick2da8bc82010-12-24 05:03:26 +000098 const InstrItineraryData *II = TM->getInstrItineraryData();
99 return new ScoreboardHazardRecognizer(II, DAG, "pre-RA-sched");
100 }
101 return TargetInstrInfoImpl::CreateTargetHazardRecognizer(TM, DAG);
102}
103
104ScheduleHazardRecognizer *ARMBaseInstrInfo::
105CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
106 const ScheduleDAG *DAG) const {
Evan Cheng48575f62010-12-05 22:04:16 +0000107 if (Subtarget.isThumb2() || Subtarget.hasVFP2())
108 return (ScheduleHazardRecognizer *)
Andrew Trick2da8bc82010-12-24 05:03:26 +0000109 new ARMHazardRecognizer(II, *this, getRegisterInfo(), Subtarget, DAG);
110 return TargetInstrInfoImpl::CreateTargetPostRAHazardRecognizer(II, DAG);
David Goodwin334c2642009-07-08 16:09:28 +0000111}
112
113MachineInstr *
114ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
115 MachineBasicBlock::iterator &MBBI,
116 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +0000117 // FIXME: Thumb2 support.
118
David Goodwin334c2642009-07-08 16:09:28 +0000119 if (!EnableARM3Addr)
120 return NULL;
121
122 MachineInstr *MI = MBBI;
123 MachineFunction &MF = *MI->getParent()->getParent();
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000124 uint64_t TSFlags = MI->getDesc().TSFlags;
David Goodwin334c2642009-07-08 16:09:28 +0000125 bool isPre = false;
126 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
127 default: return NULL;
128 case ARMII::IndexModePre:
129 isPre = true;
130 break;
131 case ARMII::IndexModePost:
132 break;
133 }
134
135 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
136 // operation.
137 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
138 if (MemOpc == 0)
139 return NULL;
140
141 MachineInstr *UpdateMI = NULL;
142 MachineInstr *MemMI = NULL;
143 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Evan Chenge837dea2011-06-28 19:10:37 +0000144 const MCInstrDesc &MCID = MI->getDesc();
145 unsigned NumOps = MCID.getNumOperands();
146 bool isLoad = !MCID.mayStore();
David Goodwin334c2642009-07-08 16:09:28 +0000147 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
148 const MachineOperand &Base = MI->getOperand(2);
149 const MachineOperand &Offset = MI->getOperand(NumOps-3);
150 unsigned WBReg = WB.getReg();
151 unsigned BaseReg = Base.getReg();
152 unsigned OffReg = Offset.getReg();
153 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
154 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
155 switch (AddrMode) {
156 default:
157 assert(false && "Unknown indexed op!");
158 return NULL;
159 case ARMII::AddrMode2: {
160 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
161 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
162 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000163 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +0000164 // Can't encode it in a so_imm operand. This transformation will
165 // add more than 1 instruction. Abandon!
166 return NULL;
167 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000168 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000169 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000170 .addImm(Pred).addReg(0).addReg(0);
171 } else if (Amt != 0) {
172 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
173 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
174 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Owen Anderson92a20222011-07-21 18:54:16 +0000175 get(isSub ? ARM::SUBrsi : ARM::ADDrsi), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000176 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
177 .addImm(Pred).addReg(0).addReg(0);
178 } else
179 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000180 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000181 .addReg(BaseReg).addReg(OffReg)
182 .addImm(Pred).addReg(0).addReg(0);
183 break;
184 }
185 case ARMII::AddrMode3 : {
186 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
187 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
188 if (OffReg == 0)
189 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
190 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000191 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000192 .addReg(BaseReg).addImm(Amt)
193 .addImm(Pred).addReg(0).addReg(0);
194 else
195 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000196 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000197 .addReg(BaseReg).addReg(OffReg)
198 .addImm(Pred).addReg(0).addReg(0);
199 break;
200 }
201 }
202
203 std::vector<MachineInstr*> NewMIs;
204 if (isPre) {
205 if (isLoad)
206 MemMI = BuildMI(MF, MI->getDebugLoc(),
207 get(MemOpc), MI->getOperand(0).getReg())
Jim Grosbach3e556122010-10-26 22:37:02 +0000208 .addReg(WBReg).addImm(0).addImm(Pred);
David Goodwin334c2642009-07-08 16:09:28 +0000209 else
210 MemMI = BuildMI(MF, MI->getDebugLoc(),
211 get(MemOpc)).addReg(MI->getOperand(1).getReg())
212 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
213 NewMIs.push_back(MemMI);
214 NewMIs.push_back(UpdateMI);
215 } else {
216 if (isLoad)
217 MemMI = BuildMI(MF, MI->getDebugLoc(),
218 get(MemOpc), MI->getOperand(0).getReg())
Jim Grosbach3e556122010-10-26 22:37:02 +0000219 .addReg(BaseReg).addImm(0).addImm(Pred);
David Goodwin334c2642009-07-08 16:09:28 +0000220 else
221 MemMI = BuildMI(MF, MI->getDebugLoc(),
222 get(MemOpc)).addReg(MI->getOperand(1).getReg())
223 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
224 if (WB.isDead())
225 UpdateMI->getOperand(0).setIsDead();
226 NewMIs.push_back(UpdateMI);
227 NewMIs.push_back(MemMI);
228 }
229
230 // Transfer LiveVariables states, kill / dead info.
231 if (LV) {
232 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
233 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000234 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
David Goodwin334c2642009-07-08 16:09:28 +0000235 unsigned Reg = MO.getReg();
236
237 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
238 if (MO.isDef()) {
239 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
240 if (MO.isDead())
241 LV->addVirtualRegisterDead(Reg, NewMI);
242 }
243 if (MO.isUse() && MO.isKill()) {
244 for (unsigned j = 0; j < 2; ++j) {
245 // Look at the two new MI's in reverse order.
246 MachineInstr *NewMI = NewMIs[j];
247 if (!NewMI->readsRegister(Reg))
248 continue;
249 LV->addVirtualRegisterKilled(Reg, NewMI);
250 if (VI.removeKill(MI))
251 VI.Kills.push_back(NewMI);
252 break;
253 }
254 }
255 }
256 }
257 }
258
259 MFI->insert(MBBI, NewMIs[1]);
260 MFI->insert(MBBI, NewMIs[0]);
261 return NewMIs[0];
262}
263
264// Branch analysis.
265bool
266ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
267 MachineBasicBlock *&FBB,
268 SmallVectorImpl<MachineOperand> &Cond,
269 bool AllowModify) const {
270 // If the block has no terminators, it just falls into the block after it.
271 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000272 if (I == MBB.begin())
273 return false;
274 --I;
275 while (I->isDebugValue()) {
276 if (I == MBB.begin())
277 return false;
278 --I;
279 }
280 if (!isUnpredicatedTerminator(I))
David Goodwin334c2642009-07-08 16:09:28 +0000281 return false;
282
283 // Get the last instruction in the block.
284 MachineInstr *LastInst = I;
285
286 // If there is only one terminator instruction, process it.
287 unsigned LastOpc = LastInst->getOpcode();
288 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000289 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000290 TBB = LastInst->getOperand(0).getMBB();
291 return false;
292 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000293 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000294 // Block ends with fall-through condbranch.
295 TBB = LastInst->getOperand(0).getMBB();
296 Cond.push_back(LastInst->getOperand(1));
297 Cond.push_back(LastInst->getOperand(2));
298 return false;
299 }
300 return true; // Can't handle indirect branch.
301 }
302
303 // Get the instruction before it if it is a terminator.
304 MachineInstr *SecondLastInst = I;
Evan Cheng108c8722010-09-23 06:54:40 +0000305 unsigned SecondLastOpc = SecondLastInst->getOpcode();
306
307 // If AllowModify is true and the block ends with two or more unconditional
308 // branches, delete all but the first unconditional branch.
309 if (AllowModify && isUncondBranchOpcode(LastOpc)) {
310 while (isUncondBranchOpcode(SecondLastOpc)) {
311 LastInst->eraseFromParent();
312 LastInst = SecondLastInst;
313 LastOpc = LastInst->getOpcode();
Evan Cheng676e2582010-09-23 19:42:03 +0000314 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
315 // Return now the only terminator is an unconditional branch.
316 TBB = LastInst->getOperand(0).getMBB();
317 return false;
318 } else {
Evan Cheng108c8722010-09-23 06:54:40 +0000319 SecondLastInst = I;
320 SecondLastOpc = SecondLastInst->getOpcode();
321 }
322 }
323 }
David Goodwin334c2642009-07-08 16:09:28 +0000324
325 // If there are three terminators, we don't know what sort of block this is.
326 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
327 return true;
328
Evan Cheng5ca53a72009-07-27 18:20:05 +0000329 // If the block ends with a B and a Bcc, handle it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000330 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000331 TBB = SecondLastInst->getOperand(0).getMBB();
332 Cond.push_back(SecondLastInst->getOperand(1));
333 Cond.push_back(SecondLastInst->getOperand(2));
334 FBB = LastInst->getOperand(0).getMBB();
335 return false;
336 }
337
338 // If the block ends with two unconditional branches, handle it. The second
339 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000340 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000341 TBB = SecondLastInst->getOperand(0).getMBB();
342 I = LastInst;
343 if (AllowModify)
344 I->eraseFromParent();
345 return false;
346 }
347
348 // ...likewise if it ends with a branch table followed by an unconditional
349 // branch. The branch folder can create these, and we must get rid of them for
350 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000351 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
352 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000353 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000354 I = LastInst;
355 if (AllowModify)
356 I->eraseFromParent();
357 return true;
358 }
359
360 // Otherwise, can't handle this.
361 return true;
362}
363
364
365unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000366 MachineBasicBlock::iterator I = MBB.end();
367 if (I == MBB.begin()) return 0;
368 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000369 while (I->isDebugValue()) {
370 if (I == MBB.begin())
371 return 0;
372 --I;
373 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000374 if (!isUncondBranchOpcode(I->getOpcode()) &&
375 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000376 return 0;
377
378 // Remove the branch.
379 I->eraseFromParent();
380
381 I = MBB.end();
382
383 if (I == MBB.begin()) return 1;
384 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000385 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000386 return 1;
387
388 // Remove the branch.
389 I->eraseFromParent();
390 return 2;
391}
392
393unsigned
394ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000395 MachineBasicBlock *FBB,
396 const SmallVectorImpl<MachineOperand> &Cond,
397 DebugLoc DL) const {
Evan Cheng6495f632009-07-28 05:48:47 +0000398 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
399 int BOpc = !AFI->isThumbFunction()
400 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
401 int BccOpc = !AFI->isThumbFunction()
402 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000403
404 // Shouldn't be a fall through.
405 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
406 assert((Cond.size() == 2 || Cond.size() == 0) &&
407 "ARM branch conditions have two components!");
408
409 if (FBB == 0) {
410 if (Cond.empty()) // Unconditional branch?
Stuart Hastings3bf91252010-06-17 22:43:56 +0000411 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
David Goodwin334c2642009-07-08 16:09:28 +0000412 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000413 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000414 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
415 return 1;
416 }
417
418 // Two-way conditional branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000419 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000420 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Stuart Hastings3bf91252010-06-17 22:43:56 +0000421 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
David Goodwin334c2642009-07-08 16:09:28 +0000422 return 2;
423}
424
425bool ARMBaseInstrInfo::
426ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
427 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
428 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
429 return false;
430}
431
David Goodwin334c2642009-07-08 16:09:28 +0000432bool ARMBaseInstrInfo::
433PredicateInstruction(MachineInstr *MI,
434 const SmallVectorImpl<MachineOperand> &Pred) const {
435 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000436 if (isUncondBranchOpcode(Opc)) {
437 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000438 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
439 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
440 return true;
441 }
442
443 int PIdx = MI->findFirstPredOperandIdx();
444 if (PIdx != -1) {
445 MachineOperand &PMO = MI->getOperand(PIdx);
446 PMO.setImm(Pred[0].getImm());
447 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
448 return true;
449 }
450 return false;
451}
452
453bool ARMBaseInstrInfo::
454SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
455 const SmallVectorImpl<MachineOperand> &Pred2) const {
456 if (Pred1.size() > 2 || Pred2.size() > 2)
457 return false;
458
459 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
460 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
461 if (CC1 == CC2)
462 return true;
463
464 switch (CC1) {
465 default:
466 return false;
467 case ARMCC::AL:
468 return true;
469 case ARMCC::HS:
470 return CC2 == ARMCC::HI;
471 case ARMCC::LS:
472 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
473 case ARMCC::GE:
474 return CC2 == ARMCC::GT;
475 case ARMCC::LE:
476 return CC2 == ARMCC::LT;
477 }
478}
479
480bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
481 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000482 // FIXME: This confuses implicit_def with optional CPSR def.
Evan Chenge837dea2011-06-28 19:10:37 +0000483 const MCInstrDesc &MCID = MI->getDesc();
484 if (!MCID.getImplicitDefs() && !MCID.hasOptionalDef())
David Goodwin334c2642009-07-08 16:09:28 +0000485 return false;
486
487 bool Found = false;
488 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
489 const MachineOperand &MO = MI->getOperand(i);
490 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
491 Pred.push_back(MO);
492 Found = true;
493 }
494 }
495
496 return Found;
497}
498
Evan Chengac0869d2009-11-21 06:21:52 +0000499/// isPredicable - Return true if the specified instruction can be predicated.
500/// By default, this returns true for every instruction with a
501/// PredicateOperand.
502bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
Evan Chenge837dea2011-06-28 19:10:37 +0000503 const MCInstrDesc &MCID = MI->getDesc();
504 if (!MCID.isPredicable())
Evan Chengac0869d2009-11-21 06:21:52 +0000505 return false;
506
Evan Chenge837dea2011-06-28 19:10:37 +0000507 if ((MCID.TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
Evan Chengac0869d2009-11-21 06:21:52 +0000508 ARMFunctionInfo *AFI =
509 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Chengd7f08102009-11-24 08:06:15 +0000510 return AFI->isThumb2Function();
Evan Chengac0869d2009-11-21 06:21:52 +0000511 }
512 return true;
513}
David Goodwin334c2642009-07-08 16:09:28 +0000514
Chris Lattner56856b12009-12-03 06:58:32 +0000515/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
Chandler Carruth19e57022010-10-23 08:40:19 +0000516LLVM_ATTRIBUTE_NOINLINE
David Goodwin334c2642009-07-08 16:09:28 +0000517static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
Chris Lattner56856b12009-12-03 06:58:32 +0000518 unsigned JTI);
David Goodwin334c2642009-07-08 16:09:28 +0000519static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
520 unsigned JTI) {
Chris Lattner56856b12009-12-03 06:58:32 +0000521 assert(JTI < JT.size());
David Goodwin334c2642009-07-08 16:09:28 +0000522 return JT[JTI].MBBs.size();
523}
524
525/// GetInstSize - Return the size of the specified MachineInstr.
526///
527unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
528 const MachineBasicBlock &MBB = *MI->getParent();
529 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000530 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000531
Evan Chenge837dea2011-06-28 19:10:37 +0000532 const MCInstrDesc &MCID = MI->getDesc();
Owen Anderson16884412011-07-13 23:22:26 +0000533 if (MCID.getSize())
534 return MCID.getSize();
David Goodwin334c2642009-07-08 16:09:28 +0000535
David Goodwin334c2642009-07-08 16:09:28 +0000536 // If this machine instr is an inline asm, measure it.
537 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000538 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000539 if (MI->isLabel())
540 return 0;
Owen Anderson16884412011-07-13 23:22:26 +0000541 unsigned Opc = MI->getOpcode();
Evan Chenga0ee8622009-07-31 22:22:22 +0000542 switch (Opc) {
Chris Lattner518bb532010-02-09 19:54:29 +0000543 case TargetOpcode::IMPLICIT_DEF:
544 case TargetOpcode::KILL:
Bill Wendling7431bea2010-07-16 22:20:36 +0000545 case TargetOpcode::PROLOG_LABEL:
Chris Lattner518bb532010-02-09 19:54:29 +0000546 case TargetOpcode::EH_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000547 case TargetOpcode::DBG_VALUE:
David Goodwin334c2642009-07-08 16:09:28 +0000548 return 0;
Evan Cheng53519f02011-01-21 18:55:51 +0000549 case ARM::MOVi16_ga_pcrel:
550 case ARM::MOVTi16_ga_pcrel:
551 case ARM::t2MOVi16_ga_pcrel:
552 case ARM::t2MOVTi16_ga_pcrel:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000553 return 4;
Jim Grosbach3c38f962010-10-06 22:01:26 +0000554 case ARM::MOVi32imm:
555 case ARM::t2MOVi32imm:
556 return 8;
David Goodwin334c2642009-07-08 16:09:28 +0000557 case ARM::CONSTPOOL_ENTRY:
558 // If this machine instr is a constant pool entry, its size is recorded as
559 // operand #2.
560 return MI->getOperand(2).getImm();
Jim Grosbach5eb19512010-05-22 01:06:18 +0000561 case ARM::Int_eh_sjlj_longjmp:
562 return 16;
563 case ARM::tInt_eh_sjlj_longjmp:
564 return 10;
Evan Cheng78947622009-07-24 18:20:44 +0000565 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000566 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbach0798edd2010-05-27 23:49:24 +0000567 return 20;
Jim Grosbachd1228742009-12-01 18:10:36 +0000568 case ARM::tInt_eh_sjlj_setjmp:
Jim Grosbach5aa16842009-08-11 19:42:21 +0000569 case ARM::t2Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000570 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbach0798edd2010-05-27 23:49:24 +0000571 return 12;
David Goodwin334c2642009-07-08 16:09:28 +0000572 case ARM::BR_JTr:
573 case ARM::BR_JTm:
574 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000575 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000576 case ARM::t2BR_JT:
Jim Grosbachd092a872010-11-29 21:28:32 +0000577 case ARM::t2TBB_JT:
578 case ARM::t2TBH_JT: {
David Goodwin334c2642009-07-08 16:09:28 +0000579 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000580 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
581 // entry is one byte; TBH two byte each.
Jim Grosbachd092a872010-11-29 21:28:32 +0000582 unsigned EntrySize = (Opc == ARM::t2TBB_JT)
583 ? 1 : ((Opc == ARM::t2TBH_JT) ? 2 : 4);
Evan Chenge837dea2011-06-28 19:10:37 +0000584 unsigned NumOps = MCID.getNumOperands();
David Goodwin334c2642009-07-08 16:09:28 +0000585 MachineOperand JTOP =
Evan Chenge837dea2011-06-28 19:10:37 +0000586 MI->getOperand(NumOps - (MCID.isPredicable() ? 3 : 2));
David Goodwin334c2642009-07-08 16:09:28 +0000587 unsigned JTI = JTOP.getIndex();
588 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000589 assert(MJTI != 0);
David Goodwin334c2642009-07-08 16:09:28 +0000590 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
591 assert(JTI < JT.size());
592 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
593 // 4 aligned. The assembler / linker may add 2 byte padding just before
594 // the JT entries. The size does not include this padding; the
595 // constant islands pass does separate bookkeeping for it.
596 // FIXME: If we know the size of the function is less than (1 << 16) *2
597 // bytes, we can use 16-bit entries instead. Then there won't be an
598 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000599 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
600 unsigned NumEntries = getNumJTEntries(JT, JTI);
Jim Grosbachd092a872010-11-29 21:28:32 +0000601 if (Opc == ARM::t2TBB_JT && (NumEntries & 1))
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000602 // Make sure the instruction that follows TBB is 2-byte aligned.
603 // FIXME: Constant island pass should insert an "ALIGN" instruction
604 // instead.
605 ++NumEntries;
606 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000607 }
608 default:
609 // Otherwise, pseudo-instruction sizes are zero.
610 return 0;
611 }
David Goodwin334c2642009-07-08 16:09:28 +0000612 return 0; // Not reached
613}
614
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000615void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
616 MachineBasicBlock::iterator I, DebugLoc DL,
617 unsigned DestReg, unsigned SrcReg,
618 bool KillSrc) const {
619 bool GPRDest = ARM::GPRRegClass.contains(DestReg);
620 bool GPRSrc = ARM::GPRRegClass.contains(SrcReg);
Bob Wilson1665b0a2010-02-16 17:24:15 +0000621
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000622 if (GPRDest && GPRSrc) {
623 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
624 .addReg(SrcReg, getKillRegState(KillSrc))));
625 return;
David Goodwin7bfdca02009-08-05 21:02:22 +0000626 }
David Goodwin334c2642009-07-08 16:09:28 +0000627
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000628 bool SPRDest = ARM::SPRRegClass.contains(DestReg);
629 bool SPRSrc = ARM::SPRRegClass.contains(SrcReg);
630
631 unsigned Opc;
Jakob Stoklund Olesenc70c2ca2011-08-09 23:41:44 +0000632 if (SPRDest && SPRSrc) {
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000633 Opc = ARM::VMOVS;
Jakob Stoklund Olesenc70c2ca2011-08-09 23:41:44 +0000634
635 // An even S-S copy may be feeding a NEON v2f32 instruction being used for
636 // f32 operations. In that case, it is better to copy the full D-regs with
637 // a VMOVD since that can be converted to a NEON-domain move by
638 // NEONMoveFix.cpp. Check that MI is the original COPY instruction, and
639 // that it really defines the whole D-register.
640 if ((DestReg - ARM::S0) % 2 == 0 && (SrcReg - ARM::S0) % 2 == 0 &&
641 I != MBB.end() && I->isCopy() &&
642 I->getOperand(0).getReg() == DestReg &&
643 I->getOperand(1).getReg() == SrcReg) {
644 // I is pointing to the ortiginal COPY instruction.
645 // Find the parent D-registers.
646 const TargetRegisterInfo *TRI = &getRegisterInfo();
647 unsigned SrcD = TRI->getMatchingSuperReg(SrcReg, ARM::ssub_0,
648 &ARM::DPRRegClass);
649 unsigned DestD = TRI->getMatchingSuperReg(DestReg, ARM::ssub_0,
650 &ARM::DPRRegClass);
651 // Be careful to not clobber an INSERT_SUBREG that reads and redefines a
652 // D-register. There must be an <imp-def> of destD, and no <imp-use>.
653 if (I->definesRegister(DestD, TRI) && !I->readsRegister(DestD, TRI)) {
654 Opc = ARM::VMOVD;
655 SrcReg = SrcD;
656 DestReg = DestD;
657 if (KillSrc)
658 KillSrc = I->killsRegister(SrcReg, TRI);
659 }
660 }
661 } else if (GPRDest && SPRSrc)
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000662 Opc = ARM::VMOVRS;
663 else if (SPRDest && GPRSrc)
664 Opc = ARM::VMOVSR;
665 else if (ARM::DPRRegClass.contains(DestReg, SrcReg))
666 Opc = ARM::VMOVD;
667 else if (ARM::QPRRegClass.contains(DestReg, SrcReg))
Owen Anderson43967a92011-07-15 18:46:47 +0000668 Opc = ARM::VORRq;
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000669 else if (ARM::QQPRRegClass.contains(DestReg, SrcReg))
670 Opc = ARM::VMOVQQ;
671 else if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg))
672 Opc = ARM::VMOVQQQQ;
673 else
674 llvm_unreachable("Impossible reg-to-reg copy");
675
676 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
677 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Owen Anderson43967a92011-07-15 18:46:47 +0000678 if (Opc == ARM::VORRq)
679 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000680 if (Opc != ARM::VMOVQQ && Opc != ARM::VMOVQQQQ)
681 AddDefaultPred(MIB);
David Goodwin334c2642009-07-08 16:09:28 +0000682}
683
Evan Chengc10b5af2010-05-07 00:24:52 +0000684static const
685MachineInstrBuilder &AddDReg(MachineInstrBuilder &MIB,
686 unsigned Reg, unsigned SubIdx, unsigned State,
687 const TargetRegisterInfo *TRI) {
688 if (!SubIdx)
689 return MIB.addReg(Reg, State);
690
691 if (TargetRegisterInfo::isPhysicalRegister(Reg))
692 return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State);
693 return MIB.addReg(Reg, State, SubIdx);
694}
695
David Goodwin334c2642009-07-08 16:09:28 +0000696void ARMBaseInstrInfo::
697storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
698 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000699 const TargetRegisterClass *RC,
700 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000701 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000702 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000703 MachineFunction &MF = *MBB.getParent();
704 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000705 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000706
707 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000708 MF.getMachineMemOperand(MachinePointerInfo(
709 PseudoSourceValue::getFixedStack(FI)),
710 MachineMemOperand::MOStore,
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000711 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000712 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000713
Bob Wilson0eb0c742010-02-16 22:01:59 +0000714 // tGPR is used sometimes in ARM instructions that need to avoid using
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000715 // certain registers. Just treat it as GPR here. Likewise, rGPR.
716 if (RC == ARM::tGPRRegisterClass || RC == ARM::tcGPRRegisterClass
717 || RC == ARM::rGPRRegisterClass)
Bob Wilson0eb0c742010-02-16 22:01:59 +0000718 RC = ARM::GPRRegisterClass;
719
Bob Wilsonebe99b22010-06-18 21:32:42 +0000720 switch (RC->getID()) {
721 case ARM::GPRRegClassID:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000722 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STRi12))
David Goodwin334c2642009-07-08 16:09:28 +0000723 .addReg(SrcReg, getKillRegState(isKill))
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000724 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000725 break;
726 case ARM::SPRRegClassID:
Evan Chengd31c5492010-05-06 01:34:11 +0000727 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
728 .addReg(SrcReg, getKillRegState(isKill))
729 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000730 break;
731 case ARM::DPRRegClassID:
732 case ARM::DPR_VFP2RegClassID:
733 case ARM::DPR_8RegClassID:
Jim Grosbache5165492009-11-09 00:11:35 +0000734 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000735 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000736 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000737 break;
738 case ARM::QPRRegClassID:
739 case ARM::QPR_VFP2RegClassID:
740 case ARM::QPR_8RegClassID:
Jim Grosbach0cfcf932010-09-08 00:26:59 +0000741 if (Align >= 16 && getRegisterInfo().needsStackRealignment(MF)) {
Bob Wilson168f3822010-09-15 01:48:05 +0000742 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64Pseudo))
Bob Wilsonf967ca02010-07-06 21:26:18 +0000743 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000744 .addReg(SrcReg, getKillRegState(isKill))
745 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000746 } else {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000747 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQIA))
Evan Cheng69b9f982010-05-13 01:12:06 +0000748 .addReg(SrcReg, getKillRegState(isKill))
749 .addFrameIndex(FI)
Evan Cheng69b9f982010-05-13 01:12:06 +0000750 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000751 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000752 break;
753 case ARM::QQPRRegClassID:
754 case ARM::QQPR_VFP2RegClassID:
Evan Cheng435d4992010-05-07 02:04:02 +0000755 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Evan Cheng22c687b2010-05-14 02:13:41 +0000756 // FIXME: It's possible to only store part of the QQ register if the
757 // spilled def has a sub-register index.
Bob Wilson168f3822010-09-15 01:48:05 +0000758 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo))
759 .addFrameIndex(FI).addImm(16)
760 .addReg(SrcReg, getKillRegState(isKill))
761 .addMemOperand(MMO));
Evan Cheng435d4992010-05-07 02:04:02 +0000762 } else {
763 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000764 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
765 .addFrameIndex(FI))
Evan Cheng435d4992010-05-07 02:04:02 +0000766 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000767 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
768 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
769 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
770 AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
Evan Cheng435d4992010-05-07 02:04:02 +0000771 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000772 break;
773 case ARM::QQQQPRRegClassID: {
Evan Cheng22c687b2010-05-14 02:13:41 +0000774 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000775 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
776 .addFrameIndex(FI))
Evan Cheng22c687b2010-05-14 02:13:41 +0000777 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000778 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
779 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
780 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
781 MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
782 MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI);
783 MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI);
784 MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI);
785 AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI);
Bob Wilsonebe99b22010-06-18 21:32:42 +0000786 break;
787 }
788 default:
789 llvm_unreachable("Unknown regclass!");
David Goodwin334c2642009-07-08 16:09:28 +0000790 }
791}
792
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000793unsigned
794ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
795 int &FrameIndex) const {
796 switch (MI->getOpcode()) {
797 default: break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000798 case ARM::STRrs:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000799 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
800 if (MI->getOperand(1).isFI() &&
801 MI->getOperand(2).isReg() &&
802 MI->getOperand(3).isImm() &&
803 MI->getOperand(2).getReg() == 0 &&
804 MI->getOperand(3).getImm() == 0) {
805 FrameIndex = MI->getOperand(1).getIndex();
806 return MI->getOperand(0).getReg();
807 }
808 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000809 case ARM::STRi12:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000810 case ARM::t2STRi12:
Jim Grosbach74472b42011-06-29 20:26:39 +0000811 case ARM::tSTRspi:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000812 case ARM::VSTRD:
813 case ARM::VSTRS:
814 if (MI->getOperand(1).isFI() &&
815 MI->getOperand(2).isImm() &&
816 MI->getOperand(2).getImm() == 0) {
817 FrameIndex = MI->getOperand(1).getIndex();
818 return MI->getOperand(0).getReg();
819 }
820 break;
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000821 case ARM::VST1q64Pseudo:
822 if (MI->getOperand(0).isFI() &&
823 MI->getOperand(2).getSubReg() == 0) {
824 FrameIndex = MI->getOperand(0).getIndex();
825 return MI->getOperand(2).getReg();
826 }
Jakob Stoklund Olesen31bbc512010-09-15 21:40:09 +0000827 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000828 case ARM::VSTMQIA:
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000829 if (MI->getOperand(1).isFI() &&
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000830 MI->getOperand(0).getSubReg() == 0) {
831 FrameIndex = MI->getOperand(1).getIndex();
832 return MI->getOperand(0).getReg();
833 }
834 break;
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000835 }
836
837 return 0;
838}
839
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +0000840unsigned ARMBaseInstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
841 int &FrameIndex) const {
842 const MachineMemOperand *Dummy;
843 return MI->getDesc().mayStore() && hasStoreToStackSlot(MI, Dummy, FrameIndex);
844}
845
David Goodwin334c2642009-07-08 16:09:28 +0000846void ARMBaseInstrInfo::
847loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
848 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000849 const TargetRegisterClass *RC,
850 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000851 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000852 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000853 MachineFunction &MF = *MBB.getParent();
854 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000855 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000856 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000857 MF.getMachineMemOperand(
858 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
859 MachineMemOperand::MOLoad,
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000860 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000861 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000862
Bob Wilson0eb0c742010-02-16 22:01:59 +0000863 // tGPR is used sometimes in ARM instructions that need to avoid using
864 // certain registers. Just treat it as GPR here.
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000865 if (RC == ARM::tGPRRegisterClass || RC == ARM::tcGPRRegisterClass
866 || RC == ARM::rGPRRegisterClass)
Bob Wilson0eb0c742010-02-16 22:01:59 +0000867 RC = ARM::GPRRegisterClass;
868
Bob Wilsonebe99b22010-06-18 21:32:42 +0000869 switch (RC->getID()) {
870 case ARM::GPRRegClassID:
Jim Grosbach3e556122010-10-26 22:37:02 +0000871 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg)
872 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000873 break;
874 case ARM::SPRRegClassID:
Evan Chengd31c5492010-05-06 01:34:11 +0000875 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
876 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000877 break;
878 case ARM::DPRRegClassID:
879 case ARM::DPR_VFP2RegClassID:
880 case ARM::DPR_8RegClassID:
Jim Grosbache5165492009-11-09 00:11:35 +0000881 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000882 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000883 break;
884 case ARM::QPRRegClassID:
885 case ARM::QPR_VFP2RegClassID:
886 case ARM::QPR_8RegClassID:
Jim Grosbach0cfcf932010-09-08 00:26:59 +0000887 if (Align >= 16 && getRegisterInfo().needsStackRealignment(MF)) {
Bob Wilson168f3822010-09-15 01:48:05 +0000888 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64Pseudo), DestReg)
Bob Wilsonf967ca02010-07-06 21:26:18 +0000889 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000890 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000891 } else {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000892 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg)
Evan Cheng69b9f982010-05-13 01:12:06 +0000893 .addFrameIndex(FI)
Evan Cheng69b9f982010-05-13 01:12:06 +0000894 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000895 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000896 break;
897 case ARM::QQPRRegClassID:
898 case ARM::QQPR_VFP2RegClassID:
Evan Cheng435d4992010-05-07 02:04:02 +0000899 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Bob Wilson168f3822010-09-15 01:48:05 +0000900 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg)
901 .addFrameIndex(FI).addImm(16)
902 .addMemOperand(MMO));
Evan Cheng435d4992010-05-07 02:04:02 +0000903 } else {
904 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000905 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
906 .addFrameIndex(FI))
Evan Cheng435d4992010-05-07 02:04:02 +0000907 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000908 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
909 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
910 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
911 AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
Evan Cheng435d4992010-05-07 02:04:02 +0000912 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000913 break;
914 case ARM::QQQQPRRegClassID: {
915 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000916 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
917 .addFrameIndex(FI))
Bob Wilsonebe99b22010-06-18 21:32:42 +0000918 .addMemOperand(MMO);
919 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
920 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
921 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
922 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
923 MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::Define, TRI);
924 MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::Define, TRI);
925 MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::Define, TRI);
926 AddDReg(MIB, DestReg, ARM::dsub_7, RegState::Define, TRI);
927 break;
928 }
929 default:
930 llvm_unreachable("Unknown regclass!");
David Goodwin334c2642009-07-08 16:09:28 +0000931 }
932}
933
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000934unsigned
935ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
936 int &FrameIndex) const {
937 switch (MI->getOpcode()) {
938 default: break;
Jim Grosbach3e556122010-10-26 22:37:02 +0000939 case ARM::LDRrs:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000940 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
941 if (MI->getOperand(1).isFI() &&
942 MI->getOperand(2).isReg() &&
943 MI->getOperand(3).isImm() &&
944 MI->getOperand(2).getReg() == 0 &&
945 MI->getOperand(3).getImm() == 0) {
946 FrameIndex = MI->getOperand(1).getIndex();
947 return MI->getOperand(0).getReg();
948 }
949 break;
Jim Grosbach3e556122010-10-26 22:37:02 +0000950 case ARM::LDRi12:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000951 case ARM::t2LDRi12:
Jim Grosbach74472b42011-06-29 20:26:39 +0000952 case ARM::tLDRspi:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000953 case ARM::VLDRD:
954 case ARM::VLDRS:
955 if (MI->getOperand(1).isFI() &&
956 MI->getOperand(2).isImm() &&
957 MI->getOperand(2).getImm() == 0) {
958 FrameIndex = MI->getOperand(1).getIndex();
959 return MI->getOperand(0).getReg();
960 }
961 break;
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000962 case ARM::VLD1q64Pseudo:
963 if (MI->getOperand(1).isFI() &&
964 MI->getOperand(0).getSubReg() == 0) {
965 FrameIndex = MI->getOperand(1).getIndex();
966 return MI->getOperand(0).getReg();
967 }
968 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000969 case ARM::VLDMQIA:
Jakob Stoklund Olesen06f264e2010-09-15 21:40:11 +0000970 if (MI->getOperand(1).isFI() &&
Jakob Stoklund Olesen06f264e2010-09-15 21:40:11 +0000971 MI->getOperand(0).getSubReg() == 0) {
972 FrameIndex = MI->getOperand(1).getIndex();
973 return MI->getOperand(0).getReg();
974 }
975 break;
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000976 }
977
978 return 0;
979}
980
Jakob Stoklund Olesen36ee0e62011-08-08 21:45:32 +0000981unsigned ARMBaseInstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
982 int &FrameIndex) const {
983 const MachineMemOperand *Dummy;
984 return MI->getDesc().mayLoad() && hasLoadFromStackSlot(MI, Dummy, FrameIndex);
985}
986
Evan Cheng62b50652010-04-26 07:39:25 +0000987MachineInstr*
988ARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000989 int FrameIx, uint64_t Offset,
Evan Cheng62b50652010-04-26 07:39:25 +0000990 const MDNode *MDPtr,
991 DebugLoc DL) const {
992 MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE))
993 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
994 return &*MIB;
995}
996
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000997/// Create a copy of a const pool value. Update CPI to the new index and return
998/// the label UID.
999static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
1000 MachineConstantPool *MCP = MF.getConstantPool();
1001 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1002
1003 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
1004 assert(MCPE.isMachineConstantPoolEntry() &&
1005 "Expecting a machine constantpool entry!");
1006 ARMConstantPoolValue *ACPV =
1007 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
1008
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001009 unsigned PCLabelId = AFI->createPICLabelUId();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001010 ARMConstantPoolValue *NewCPV = 0;
Jim Grosbach51f5b672010-09-10 21:38:22 +00001011 // FIXME: The below assumes PIC relocation model and that the function
1012 // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and
1013 // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR
1014 // instructions, so that's probably OK, but is PIC always correct when
1015 // we get here?
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001016 if (ACPV->isGlobalValue())
1017 NewCPV = new ARMConstantPoolValue(ACPV->getGV(), PCLabelId,
1018 ARMCP::CPValue, 4);
1019 else if (ACPV->isExtSymbol())
1020 NewCPV = new ARMConstantPoolValue(MF.getFunction()->getContext(),
1021 ACPV->getSymbol(), PCLabelId, 4);
1022 else if (ACPV->isBlockAddress())
1023 NewCPV = new ARMConstantPoolValue(ACPV->getBlockAddress(), PCLabelId,
1024 ARMCP::CPBlockAddress, 4);
Jim Grosbach51f5b672010-09-10 21:38:22 +00001025 else if (ACPV->isLSDA())
1026 NewCPV = new ARMConstantPoolValue(MF.getFunction(), PCLabelId,
1027 ARMCP::CPLSDA, 4);
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001028 else
1029 llvm_unreachable("Unexpected ARM constantpool value type!!");
1030 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
1031 return PCLabelId;
1032}
1033
Evan Chengfdc83402009-11-08 00:15:23 +00001034void ARMBaseInstrInfo::
1035reMaterialize(MachineBasicBlock &MBB,
1036 MachineBasicBlock::iterator I,
1037 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001038 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001039 const TargetRegisterInfo &TRI) const {
Evan Chengfdc83402009-11-08 00:15:23 +00001040 unsigned Opcode = Orig->getOpcode();
1041 switch (Opcode) {
1042 default: {
1043 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001044 MI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengfdc83402009-11-08 00:15:23 +00001045 MBB.insert(I, MI);
1046 break;
1047 }
1048 case ARM::tLDRpci_pic:
1049 case ARM::t2LDRpci_pic: {
1050 MachineFunction &MF = *MBB.getParent();
Evan Chengfdc83402009-11-08 00:15:23 +00001051 unsigned CPI = Orig->getOperand(1).getIndex();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001052 unsigned PCLabelId = duplicateCPV(MF, CPI);
Evan Chengfdc83402009-11-08 00:15:23 +00001053 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
1054 DestReg)
1055 .addConstantPoolIndex(CPI).addImm(PCLabelId);
Chris Lattnerd7d030a2011-04-29 05:24:29 +00001056 MIB->setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
Evan Chengfdc83402009-11-08 00:15:23 +00001057 break;
1058 }
1059 }
Evan Chengfdc83402009-11-08 00:15:23 +00001060}
1061
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001062MachineInstr *
1063ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
1064 MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF);
1065 switch(Orig->getOpcode()) {
1066 case ARM::tLDRpci_pic:
1067 case ARM::t2LDRpci_pic: {
1068 unsigned CPI = Orig->getOperand(1).getIndex();
1069 unsigned PCLabelId = duplicateCPV(MF, CPI);
1070 Orig->getOperand(1).setIndex(CPI);
1071 Orig->getOperand(2).setImm(PCLabelId);
1072 break;
1073 }
1074 }
1075 return MI;
1076}
1077
Evan Cheng506049f2010-03-03 01:44:33 +00001078bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
Evan Cheng9fe20092011-01-20 08:34:58 +00001079 const MachineInstr *MI1,
1080 const MachineRegisterInfo *MRI) const {
Evan Chengd457e6e2009-11-07 04:04:34 +00001081 int Opcode = MI0->getOpcode();
Evan Chengd7e3cc82011-01-20 23:55:07 +00001082 if (Opcode == ARM::t2LDRpci ||
Evan Cheng9b824252009-11-20 02:10:27 +00001083 Opcode == ARM::t2LDRpci_pic ||
1084 Opcode == ARM::tLDRpci ||
Evan Cheng9fe20092011-01-20 08:34:58 +00001085 Opcode == ARM::tLDRpci_pic ||
Evan Cheng53519f02011-01-21 18:55:51 +00001086 Opcode == ARM::MOV_ga_dyn ||
1087 Opcode == ARM::MOV_ga_pcrel ||
1088 Opcode == ARM::MOV_ga_pcrel_ldr ||
1089 Opcode == ARM::t2MOV_ga_dyn ||
1090 Opcode == ARM::t2MOV_ga_pcrel) {
Evan Chengd457e6e2009-11-07 04:04:34 +00001091 if (MI1->getOpcode() != Opcode)
1092 return false;
1093 if (MI0->getNumOperands() != MI1->getNumOperands())
1094 return false;
1095
1096 const MachineOperand &MO0 = MI0->getOperand(1);
1097 const MachineOperand &MO1 = MI1->getOperand(1);
1098 if (MO0.getOffset() != MO1.getOffset())
1099 return false;
1100
Evan Cheng53519f02011-01-21 18:55:51 +00001101 if (Opcode == ARM::MOV_ga_dyn ||
1102 Opcode == ARM::MOV_ga_pcrel ||
1103 Opcode == ARM::MOV_ga_pcrel_ldr ||
1104 Opcode == ARM::t2MOV_ga_dyn ||
1105 Opcode == ARM::t2MOV_ga_pcrel)
Evan Cheng9fe20092011-01-20 08:34:58 +00001106 // Ignore the PC labels.
1107 return MO0.getGlobal() == MO1.getGlobal();
1108
Evan Chengd457e6e2009-11-07 04:04:34 +00001109 const MachineFunction *MF = MI0->getParent()->getParent();
1110 const MachineConstantPool *MCP = MF->getConstantPool();
1111 int CPI0 = MO0.getIndex();
1112 int CPI1 = MO1.getIndex();
1113 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1114 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
Evan Chengd7006172011-03-24 06:20:03 +00001115 bool isARMCP0 = MCPE0.isMachineConstantPoolEntry();
1116 bool isARMCP1 = MCPE1.isMachineConstantPoolEntry();
1117 if (isARMCP0 && isARMCP1) {
1118 ARMConstantPoolValue *ACPV0 =
1119 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1120 ARMConstantPoolValue *ACPV1 =
1121 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1122 return ACPV0->hasSameValue(ACPV1);
1123 } else if (!isARMCP0 && !isARMCP1) {
1124 return MCPE0.Val.ConstVal == MCPE1.Val.ConstVal;
1125 }
1126 return false;
Evan Cheng9fe20092011-01-20 08:34:58 +00001127 } else if (Opcode == ARM::PICLDR) {
1128 if (MI1->getOpcode() != Opcode)
1129 return false;
1130 if (MI0->getNumOperands() != MI1->getNumOperands())
1131 return false;
1132
1133 unsigned Addr0 = MI0->getOperand(1).getReg();
1134 unsigned Addr1 = MI1->getOperand(1).getReg();
1135 if (Addr0 != Addr1) {
1136 if (!MRI ||
1137 !TargetRegisterInfo::isVirtualRegister(Addr0) ||
1138 !TargetRegisterInfo::isVirtualRegister(Addr1))
1139 return false;
1140
1141 // This assumes SSA form.
1142 MachineInstr *Def0 = MRI->getVRegDef(Addr0);
1143 MachineInstr *Def1 = MRI->getVRegDef(Addr1);
1144 // Check if the loaded value, e.g. a constantpool of a global address, are
1145 // the same.
1146 if (!produceSameValue(Def0, Def1, MRI))
1147 return false;
1148 }
1149
1150 for (unsigned i = 3, e = MI0->getNumOperands(); i != e; ++i) {
1151 // %vreg12<def> = PICLDR %vreg11, 0, pred:14, pred:%noreg
1152 const MachineOperand &MO0 = MI0->getOperand(i);
1153 const MachineOperand &MO1 = MI1->getOperand(i);
1154 if (!MO0.isIdenticalTo(MO1))
1155 return false;
1156 }
1157 return true;
Evan Chengd457e6e2009-11-07 04:04:34 +00001158 }
1159
Evan Cheng506049f2010-03-03 01:44:33 +00001160 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
Evan Chengd457e6e2009-11-07 04:04:34 +00001161}
1162
Bill Wendling4b722102010-06-23 23:00:16 +00001163/// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to
1164/// determine if two loads are loading from the same base address. It should
1165/// only return true if the base pointers are the same and the only differences
1166/// between the two addresses is the offset. It also returns the offsets by
1167/// reference.
1168bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
1169 int64_t &Offset1,
1170 int64_t &Offset2) const {
1171 // Don't worry about Thumb: just ARM and Thumb2.
1172 if (Subtarget.isThumb1Only()) return false;
1173
1174 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
1175 return false;
1176
1177 switch (Load1->getMachineOpcode()) {
1178 default:
1179 return false;
Jim Grosbach3e556122010-10-26 22:37:02 +00001180 case ARM::LDRi12:
Jim Grosbachc1d30212010-10-27 00:19:44 +00001181 case ARM::LDRBi12:
Bill Wendling4b722102010-06-23 23:00:16 +00001182 case ARM::LDRD:
1183 case ARM::LDRH:
1184 case ARM::LDRSB:
1185 case ARM::LDRSH:
1186 case ARM::VLDRD:
1187 case ARM::VLDRS:
1188 case ARM::t2LDRi8:
1189 case ARM::t2LDRDi8:
1190 case ARM::t2LDRSHi8:
1191 case ARM::t2LDRi12:
1192 case ARM::t2LDRSHi12:
1193 break;
1194 }
1195
1196 switch (Load2->getMachineOpcode()) {
1197 default:
1198 return false;
Jim Grosbach3e556122010-10-26 22:37:02 +00001199 case ARM::LDRi12:
Jim Grosbachc1d30212010-10-27 00:19:44 +00001200 case ARM::LDRBi12:
Bill Wendling4b722102010-06-23 23:00:16 +00001201 case ARM::LDRD:
1202 case ARM::LDRH:
1203 case ARM::LDRSB:
1204 case ARM::LDRSH:
1205 case ARM::VLDRD:
1206 case ARM::VLDRS:
1207 case ARM::t2LDRi8:
1208 case ARM::t2LDRDi8:
1209 case ARM::t2LDRSHi8:
1210 case ARM::t2LDRi12:
1211 case ARM::t2LDRSHi12:
1212 break;
1213 }
1214
1215 // Check if base addresses and chain operands match.
1216 if (Load1->getOperand(0) != Load2->getOperand(0) ||
1217 Load1->getOperand(4) != Load2->getOperand(4))
1218 return false;
1219
1220 // Index should be Reg0.
1221 if (Load1->getOperand(3) != Load2->getOperand(3))
1222 return false;
1223
1224 // Determine the offsets.
1225 if (isa<ConstantSDNode>(Load1->getOperand(1)) &&
1226 isa<ConstantSDNode>(Load2->getOperand(1))) {
1227 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue();
1228 Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue();
1229 return true;
1230 }
1231
1232 return false;
1233}
1234
1235/// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001236/// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should
Bill Wendling4b722102010-06-23 23:00:16 +00001237/// be scheduled togther. On some targets if two loads are loading from
1238/// addresses in the same cache line, it's better if they are scheduled
1239/// together. This function takes two integers that represent the load offsets
1240/// from the common base address. It returns true if it decides it's desirable
1241/// to schedule the two loads together. "NumLoads" is the number of loads that
1242/// have already been scheduled after Load1.
1243bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
1244 int64_t Offset1, int64_t Offset2,
1245 unsigned NumLoads) const {
1246 // Don't worry about Thumb: just ARM and Thumb2.
1247 if (Subtarget.isThumb1Only()) return false;
1248
1249 assert(Offset2 > Offset1);
1250
1251 if ((Offset2 - Offset1) / 8 > 64)
1252 return false;
1253
1254 if (Load1->getMachineOpcode() != Load2->getMachineOpcode())
1255 return false; // FIXME: overly conservative?
1256
1257 // Four loads in a row should be sufficient.
1258 if (NumLoads >= 3)
1259 return false;
1260
1261 return true;
1262}
1263
Evan Cheng86050dc2010-06-18 23:09:54 +00001264bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1265 const MachineBasicBlock *MBB,
1266 const MachineFunction &MF) const {
Jim Grosbach57bb3942010-06-25 18:43:14 +00001267 // Debug info is never a scheduling boundary. It's necessary to be explicit
1268 // due to the special treatment of IT instructions below, otherwise a
1269 // dbg_value followed by an IT will result in the IT instruction being
1270 // considered a scheduling hazard, which is wrong. It should be the actual
1271 // instruction preceding the dbg_value instruction(s), just like it is
1272 // when debug info is not present.
1273 if (MI->isDebugValue())
1274 return false;
1275
Evan Cheng86050dc2010-06-18 23:09:54 +00001276 // Terminators and labels can't be scheduled around.
1277 if (MI->getDesc().isTerminator() || MI->isLabel())
1278 return true;
1279
1280 // Treat the start of the IT block as a scheduling boundary, but schedule
1281 // t2IT along with all instructions following it.
1282 // FIXME: This is a big hammer. But the alternative is to add all potential
1283 // true and anti dependencies to IT block instructions as implicit operands
1284 // to the t2IT instruction. The added compile time and complexity does not
1285 // seem worth it.
1286 MachineBasicBlock::const_iterator I = MI;
Jim Grosbach57bb3942010-06-25 18:43:14 +00001287 // Make sure to skip any dbg_value instructions
1288 while (++I != MBB->end() && I->isDebugValue())
1289 ;
1290 if (I != MBB->end() && I->getOpcode() == ARM::t2IT)
Evan Cheng86050dc2010-06-18 23:09:54 +00001291 return true;
1292
1293 // Don't attempt to schedule around any instruction that defines
1294 // a stack-oriented pointer, as it's unlikely to be profitable. This
1295 // saves compile time, because it doesn't require every single
1296 // stack slot reference to depend on the instruction that does the
1297 // modification.
1298 if (MI->definesRegister(ARM::SP))
1299 return true;
1300
1301 return false;
1302}
1303
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001304bool ARMBaseInstrInfo::
1305isProfitableToIfCvt(MachineBasicBlock &MBB,
1306 unsigned NumCycles, unsigned ExtraPredCycles,
1307 const BranchProbability &Probability) const {
Cameron Zwarich5876db72011-04-13 06:39:16 +00001308 if (!NumCycles)
Evan Cheng13151432010-06-25 22:42:03 +00001309 return false;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001310
Owen Andersonb20b8512010-09-28 18:32:13 +00001311 // Attempt to estimate the relative costs of predication versus branching.
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001312 unsigned UnpredCost = Probability.getNumerator() * NumCycles;
1313 UnpredCost /= Probability.getDenominator();
1314 UnpredCost += 1; // The branch itself
1315 UnpredCost += Subtarget.getMispredictionPenalty() / 10;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001316
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001317 return (NumCycles + ExtraPredCycles) <= UnpredCost;
Evan Cheng13151432010-06-25 22:42:03 +00001318}
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001319
Evan Cheng13151432010-06-25 22:42:03 +00001320bool ARMBaseInstrInfo::
Evan Cheng8239daf2010-11-03 00:45:17 +00001321isProfitableToIfCvt(MachineBasicBlock &TMBB,
1322 unsigned TCycles, unsigned TExtra,
1323 MachineBasicBlock &FMBB,
1324 unsigned FCycles, unsigned FExtra,
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001325 const BranchProbability &Probability) const {
Evan Cheng8239daf2010-11-03 00:45:17 +00001326 if (!TCycles || !FCycles)
Owen Andersonb20b8512010-09-28 18:32:13 +00001327 return false;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001328
Owen Andersonb20b8512010-09-28 18:32:13 +00001329 // Attempt to estimate the relative costs of predication versus branching.
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001330 unsigned TUnpredCost = Probability.getNumerator() * TCycles;
1331 TUnpredCost /= Probability.getDenominator();
1332
1333 uint32_t Comp = Probability.getDenominator() - Probability.getNumerator();
1334 unsigned FUnpredCost = Comp * FCycles;
1335 FUnpredCost /= Probability.getDenominator();
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001336
Jakub Staszakf81b7f62011-07-10 02:58:07 +00001337 unsigned UnpredCost = TUnpredCost + FUnpredCost;
1338 UnpredCost += 1; // The branch itself
1339 UnpredCost += Subtarget.getMispredictionPenalty() / 10;
1340
1341 return (TCycles + FCycles + TExtra + FExtra) <= UnpredCost;
Evan Cheng13151432010-06-25 22:42:03 +00001342}
1343
Evan Cheng8fb90362009-08-08 03:20:32 +00001344/// getInstrPredicate - If instruction is predicated, returns its predicate
1345/// condition, otherwise returns AL. It also returns the condition code
1346/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001347ARMCC::CondCodes
1348llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001349 int PIdx = MI->findFirstPredOperandIdx();
1350 if (PIdx == -1) {
1351 PredReg = 0;
1352 return ARMCC::AL;
1353 }
1354
1355 PredReg = MI->getOperand(PIdx+1).getReg();
1356 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1357}
1358
1359
Evan Cheng6495f632009-07-28 05:48:47 +00001360int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001361 if (Opc == ARM::B)
1362 return ARM::Bcc;
1363 else if (Opc == ARM::tB)
1364 return ARM::tBcc;
1365 else if (Opc == ARM::t2B)
1366 return ARM::t2Bcc;
1367
1368 llvm_unreachable("Unknown unconditional branch opcode!");
1369 return 0;
1370}
1371
Evan Cheng6495f632009-07-28 05:48:47 +00001372
1373void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1374 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1375 unsigned DestReg, unsigned BaseReg, int NumBytes,
1376 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001377 const ARMBaseInstrInfo &TII, unsigned MIFlags) {
Evan Cheng6495f632009-07-28 05:48:47 +00001378 bool isSub = NumBytes < 0;
1379 if (isSub) NumBytes = -NumBytes;
1380
1381 while (NumBytes) {
1382 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1383 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1384 assert(ThisVal && "Didn't extract field correctly");
1385
1386 // We will handle these bits from offset, clear them.
1387 NumBytes &= ~ThisVal;
1388
1389 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1390
1391 // Build the new ADD / SUB.
1392 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1393 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1394 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001395 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
1396 .setMIFlags(MIFlags);
Evan Cheng6495f632009-07-28 05:48:47 +00001397 BaseReg = DestReg;
1398 }
1399}
1400
Evan Chengcdbb3f52009-08-27 01:23:50 +00001401bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1402 unsigned FrameReg, int &Offset,
1403 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001404 unsigned Opcode = MI.getOpcode();
Evan Chenge837dea2011-06-28 19:10:37 +00001405 const MCInstrDesc &Desc = MI.getDesc();
Evan Cheng6495f632009-07-28 05:48:47 +00001406 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1407 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001408
Evan Cheng6495f632009-07-28 05:48:47 +00001409 // Memory operands in inline assembly always use AddrMode2.
1410 if (Opcode == ARM::INLINEASM)
1411 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001412
Evan Cheng6495f632009-07-28 05:48:47 +00001413 if (Opcode == ARM::ADDri) {
1414 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1415 if (Offset == 0) {
1416 // Turn it into a move.
1417 MI.setDesc(TII.get(ARM::MOVr));
1418 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1419 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001420 Offset = 0;
1421 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001422 } else if (Offset < 0) {
1423 Offset = -Offset;
1424 isSub = true;
1425 MI.setDesc(TII.get(ARM::SUBri));
1426 }
1427
1428 // Common case: small offset, fits into instruction.
1429 if (ARM_AM::getSOImmVal(Offset) != -1) {
1430 // Replace the FrameIndex with sp / fp
1431 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1432 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001433 Offset = 0;
1434 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001435 }
1436
1437 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1438 // as possible.
1439 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1440 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1441
1442 // We will handle these bits from offset, clear them.
1443 Offset &= ~ThisImmVal;
1444
1445 // Get the properly encoded SOImmVal field.
1446 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1447 "Bit extraction didn't work?");
1448 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1449 } else {
1450 unsigned ImmIdx = 0;
1451 int InstrOffs = 0;
1452 unsigned NumBits = 0;
1453 unsigned Scale = 1;
1454 switch (AddrMode) {
Jim Grosbach3e556122010-10-26 22:37:02 +00001455 case ARMII::AddrMode_i12: {
1456 ImmIdx = FrameRegIdx + 1;
1457 InstrOffs = MI.getOperand(ImmIdx).getImm();
1458 NumBits = 12;
1459 break;
1460 }
Evan Cheng6495f632009-07-28 05:48:47 +00001461 case ARMII::AddrMode2: {
1462 ImmIdx = FrameRegIdx+2;
1463 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1464 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1465 InstrOffs *= -1;
1466 NumBits = 12;
1467 break;
1468 }
1469 case ARMII::AddrMode3: {
1470 ImmIdx = FrameRegIdx+2;
1471 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1472 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1473 InstrOffs *= -1;
1474 NumBits = 8;
1475 break;
1476 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001477 case ARMII::AddrMode4:
Jim Grosbacha4432172009-11-15 21:45:34 +00001478 case ARMII::AddrMode6:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001479 // Can't fold any offset even if it's zero.
1480 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001481 case ARMII::AddrMode5: {
1482 ImmIdx = FrameRegIdx+1;
1483 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1484 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1485 InstrOffs *= -1;
1486 NumBits = 8;
1487 Scale = 4;
1488 break;
1489 }
1490 default:
1491 llvm_unreachable("Unsupported addressing mode!");
1492 break;
1493 }
1494
1495 Offset += InstrOffs * Scale;
1496 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1497 if (Offset < 0) {
1498 Offset = -Offset;
1499 isSub = true;
1500 }
1501
1502 // Attempt to fold address comp. if opcode has offset bits
1503 if (NumBits > 0) {
1504 // Common case: small offset, fits into instruction.
1505 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1506 int ImmedOffset = Offset / Scale;
1507 unsigned Mask = (1 << NumBits) - 1;
1508 if ((unsigned)Offset <= Mask * Scale) {
1509 // Replace the FrameIndex with sp
1510 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jim Grosbach77aee8e2010-10-27 01:19:41 +00001511 // FIXME: When addrmode2 goes away, this will simplify (like the
1512 // T2 version), as the LDR.i12 versions don't need the encoding
1513 // tricks for the offset value.
1514 if (isSub) {
1515 if (AddrMode == ARMII::AddrMode_i12)
1516 ImmedOffset = -ImmedOffset;
1517 else
1518 ImmedOffset |= 1 << NumBits;
1519 }
Evan Cheng6495f632009-07-28 05:48:47 +00001520 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001521 Offset = 0;
1522 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001523 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001524
Evan Cheng6495f632009-07-28 05:48:47 +00001525 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1526 ImmedOffset = ImmedOffset & Mask;
Jim Grosbach063efbf2010-10-27 16:50:31 +00001527 if (isSub) {
1528 if (AddrMode == ARMII::AddrMode_i12)
1529 ImmedOffset = -ImmedOffset;
1530 else
1531 ImmedOffset |= 1 << NumBits;
1532 }
Evan Cheng6495f632009-07-28 05:48:47 +00001533 ImmOp.ChangeToImmediate(ImmedOffset);
1534 Offset &= ~(Mask*Scale);
1535 }
1536 }
1537
Evan Chengcdbb3f52009-08-27 01:23:50 +00001538 Offset = (isSub) ? -Offset : Offset;
1539 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001540}
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001541
1542bool ARMBaseInstrInfo::
Eric Christophera99c3e92010-09-28 04:18:29 +00001543AnalyzeCompare(const MachineInstr *MI, unsigned &SrcReg, int &CmpMask,
1544 int &CmpValue) const {
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001545 switch (MI->getOpcode()) {
1546 default: break;
Bill Wendling38ae9972010-08-11 00:23:00 +00001547 case ARM::CMPri:
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001548 case ARM::t2CMPri:
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001549 SrcReg = MI->getOperand(0).getReg();
Gabor Greif04ac81d2010-09-21 12:01:15 +00001550 CmpMask = ~0;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001551 CmpValue = MI->getOperand(1).getImm();
1552 return true;
Gabor Greif04ac81d2010-09-21 12:01:15 +00001553 case ARM::TSTri:
1554 case ARM::t2TSTri:
1555 SrcReg = MI->getOperand(0).getReg();
1556 CmpMask = MI->getOperand(1).getImm();
1557 CmpValue = 0;
1558 return true;
1559 }
1560
1561 return false;
1562}
1563
Gabor Greif05642a32010-09-29 10:12:08 +00001564/// isSuitableForMask - Identify a suitable 'and' instruction that
1565/// operates on the given source register and applies the same mask
1566/// as a 'tst' instruction. Provide a limited look-through for copies.
1567/// When successful, MI will hold the found instruction.
1568static bool isSuitableForMask(MachineInstr *&MI, unsigned SrcReg,
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001569 int CmpMask, bool CommonUse) {
Gabor Greif05642a32010-09-29 10:12:08 +00001570 switch (MI->getOpcode()) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001571 case ARM::ANDri:
1572 case ARM::t2ANDri:
Gabor Greif05642a32010-09-29 10:12:08 +00001573 if (CmpMask != MI->getOperand(2).getImm())
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001574 return false;
Gabor Greif05642a32010-09-29 10:12:08 +00001575 if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg())
Gabor Greif04ac81d2010-09-21 12:01:15 +00001576 return true;
1577 break;
Gabor Greif05642a32010-09-29 10:12:08 +00001578 case ARM::COPY: {
1579 // Walk down one instruction which is potentially an 'and'.
1580 const MachineInstr &Copy = *MI;
Michael J. Spencerf000a7a2010-10-05 06:00:43 +00001581 MachineBasicBlock::iterator AND(
1582 llvm::next(MachineBasicBlock::iterator(MI)));
Gabor Greif05642a32010-09-29 10:12:08 +00001583 if (AND == MI->getParent()->end()) return false;
1584 MI = AND;
1585 return isSuitableForMask(MI, Copy.getOperand(0).getReg(),
1586 CmpMask, true);
1587 }
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001588 }
1589
1590 return false;
1591}
1592
Bill Wendlinga6556862010-09-11 00:13:50 +00001593/// OptimizeCompareInstr - Convert the instruction supplying the argument to the
Evan Chengeb96a2f2010-11-15 21:20:45 +00001594/// comparison into one that sets the zero bit in the flags register.
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001595bool ARMBaseInstrInfo::
Gabor Greif04ac81d2010-09-21 12:01:15 +00001596OptimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg, int CmpMask,
Evan Chengeb96a2f2010-11-15 21:20:45 +00001597 int CmpValue, const MachineRegisterInfo *MRI) const {
Bill Wendling36656612010-09-10 23:46:12 +00001598 if (CmpValue != 0)
Bill Wendling92ad57f2010-09-10 23:34:19 +00001599 return false;
1600
Bill Wendlingb41ee962010-10-18 21:22:31 +00001601 MachineRegisterInfo::def_iterator DI = MRI->def_begin(SrcReg);
1602 if (llvm::next(DI) != MRI->def_end())
Bill Wendling92ad57f2010-09-10 23:34:19 +00001603 // Only support one definition.
1604 return false;
1605
1606 MachineInstr *MI = &*DI;
1607
Gabor Greif04ac81d2010-09-21 12:01:15 +00001608 // Masked compares sometimes use the same register as the corresponding 'and'.
1609 if (CmpMask != ~0) {
Gabor Greif05642a32010-09-29 10:12:08 +00001610 if (!isSuitableForMask(MI, SrcReg, CmpMask, false)) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001611 MI = 0;
Bill Wendlingb41ee962010-10-18 21:22:31 +00001612 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SrcReg),
1613 UE = MRI->use_end(); UI != UE; ++UI) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001614 if (UI->getParent() != CmpInstr->getParent()) continue;
Gabor Greif05642a32010-09-29 10:12:08 +00001615 MachineInstr *PotentialAND = &*UI;
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001616 if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true))
Gabor Greif04ac81d2010-09-21 12:01:15 +00001617 continue;
Gabor Greif05642a32010-09-29 10:12:08 +00001618 MI = PotentialAND;
Gabor Greif04ac81d2010-09-21 12:01:15 +00001619 break;
1620 }
1621 if (!MI) return false;
1622 }
1623 }
1624
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001625 // Conservatively refuse to convert an instruction which isn't in the same BB
1626 // as the comparison.
1627 if (MI->getParent() != CmpInstr->getParent())
1628 return false;
1629
1630 // Check that CPSR isn't set between the comparison instruction and the one we
1631 // want to change.
Evan Cheng691e64a2010-09-21 23:49:07 +00001632 MachineBasicBlock::const_iterator I = CmpInstr, E = MI,
1633 B = MI->getParent()->begin();
Bill Wendling0aa38b92010-10-09 00:03:48 +00001634
1635 // Early exit if CmpInstr is at the beginning of the BB.
1636 if (I == B) return false;
1637
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001638 --I;
1639 for (; I != E; --I) {
1640 const MachineInstr &Instr = *I;
1641
1642 for (unsigned IO = 0, EO = Instr.getNumOperands(); IO != EO; ++IO) {
1643 const MachineOperand &MO = Instr.getOperand(IO);
Bill Wendling40a5eb12010-11-01 20:41:43 +00001644 if (!MO.isReg()) continue;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001645
Bill Wendling40a5eb12010-11-01 20:41:43 +00001646 // This instruction modifies or uses CPSR after the one we want to
1647 // change. We can't do this transformation.
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001648 if (MO.getReg() == ARM::CPSR)
1649 return false;
1650 }
Evan Cheng691e64a2010-09-21 23:49:07 +00001651
1652 if (I == B)
1653 // The 'and' is below the comparison instruction.
1654 return false;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001655 }
1656
1657 // Set the "zero" bit in CPSR.
1658 switch (MI->getOpcode()) {
1659 default: break;
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001660 case ARM::RSBrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001661 case ARM::RSBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001662 case ARM::RSCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001663 case ARM::RSCri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001664 case ARM::ADDrr:
Bill Wendling38ae9972010-08-11 00:23:00 +00001665 case ARM::ADDri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001666 case ARM::ADCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001667 case ARM::ADCri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001668 case ARM::SUBrr:
Bill Wendling38ae9972010-08-11 00:23:00 +00001669 case ARM::SUBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001670 case ARM::SBCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001671 case ARM::SBCri:
1672 case ARM::t2RSBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001673 case ARM::t2ADDrr:
Bill Wendling38ae9972010-08-11 00:23:00 +00001674 case ARM::t2ADDri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001675 case ARM::t2ADCrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001676 case ARM::t2ADCri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001677 case ARM::t2SUBrr:
Owen Andersondf298c92011-04-06 23:35:59 +00001678 case ARM::t2SUBri:
Cameron Zwarichca3f6a32011-04-15 20:28:28 +00001679 case ARM::t2SBCrr:
Cameron Zwarichb485de52011-04-15 20:45:00 +00001680 case ARM::t2SBCri:
1681 case ARM::ANDrr:
1682 case ARM::ANDri:
1683 case ARM::t2ANDrr:
Cameron Zwarich0cb11ac2011-04-15 21:24:38 +00001684 case ARM::t2ANDri:
1685 case ARM::ORRrr:
1686 case ARM::ORRri:
1687 case ARM::t2ORRrr:
1688 case ARM::t2ORRri:
1689 case ARM::EORrr:
1690 case ARM::EORri:
1691 case ARM::t2EORrr:
1692 case ARM::t2EORri: {
Evan Cheng2c339152011-03-23 22:52:04 +00001693 // Scan forward for the use of CPSR, if it's a conditional code requires
1694 // checking of V bit, then this is not safe to do. If we can't find the
1695 // CPSR use (i.e. used in another block), then it's not safe to perform
1696 // the optimization.
1697 bool isSafe = false;
1698 I = CmpInstr;
1699 E = MI->getParent()->end();
1700 while (!isSafe && ++I != E) {
1701 const MachineInstr &Instr = *I;
1702 for (unsigned IO = 0, EO = Instr.getNumOperands();
1703 !isSafe && IO != EO; ++IO) {
1704 const MachineOperand &MO = Instr.getOperand(IO);
1705 if (!MO.isReg() || MO.getReg() != ARM::CPSR)
1706 continue;
1707 if (MO.isDef()) {
1708 isSafe = true;
1709 break;
1710 }
1711 // Condition code is after the operand before CPSR.
1712 ARMCC::CondCodes CC = (ARMCC::CondCodes)Instr.getOperand(IO-1).getImm();
1713 switch (CC) {
1714 default:
1715 isSafe = true;
1716 break;
1717 case ARMCC::VS:
1718 case ARMCC::VC:
1719 case ARMCC::GE:
1720 case ARMCC::LT:
1721 case ARMCC::GT:
1722 case ARMCC::LE:
1723 return false;
1724 }
1725 }
1726 }
1727
1728 if (!isSafe)
1729 return false;
1730
Evan Cheng3642e642010-11-17 08:06:50 +00001731 // Toggle the optional operand to CPSR.
1732 MI->getOperand(5).setReg(ARM::CPSR);
1733 MI->getOperand(5).setIsDef(true);
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001734 CmpInstr->eraseFromParent();
1735 return true;
1736 }
Cameron Zwarichb485de52011-04-15 20:45:00 +00001737 }
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001738
1739 return false;
1740}
Evan Cheng5f54ce32010-09-09 18:18:55 +00001741
Evan Chengc4af4632010-11-17 20:13:28 +00001742bool ARMBaseInstrInfo::FoldImmediate(MachineInstr *UseMI,
1743 MachineInstr *DefMI, unsigned Reg,
1744 MachineRegisterInfo *MRI) const {
1745 // Fold large immediates into add, sub, or, xor.
1746 unsigned DefOpc = DefMI->getOpcode();
1747 if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm)
1748 return false;
1749 if (!DefMI->getOperand(1).isImm())
1750 // Could be t2MOVi32imm <ga:xx>
1751 return false;
1752
1753 if (!MRI->hasOneNonDBGUse(Reg))
1754 return false;
1755
1756 unsigned UseOpc = UseMI->getOpcode();
Evan Cheng5c71c7a2010-11-18 01:43:23 +00001757 unsigned NewUseOpc = 0;
Evan Chengc4af4632010-11-17 20:13:28 +00001758 uint32_t ImmVal = (uint32_t)DefMI->getOperand(1).getImm();
Evan Cheng5c71c7a2010-11-18 01:43:23 +00001759 uint32_t SOImmValV1 = 0, SOImmValV2 = 0;
Evan Chengc4af4632010-11-17 20:13:28 +00001760 bool Commute = false;
1761 switch (UseOpc) {
1762 default: return false;
1763 case ARM::SUBrr:
1764 case ARM::ADDrr:
1765 case ARM::ORRrr:
1766 case ARM::EORrr:
1767 case ARM::t2SUBrr:
1768 case ARM::t2ADDrr:
1769 case ARM::t2ORRrr:
1770 case ARM::t2EORrr: {
1771 Commute = UseMI->getOperand(2).getReg() != Reg;
1772 switch (UseOpc) {
1773 default: break;
1774 case ARM::SUBrr: {
1775 if (Commute)
1776 return false;
1777 ImmVal = -ImmVal;
1778 NewUseOpc = ARM::SUBri;
1779 // Fallthrough
1780 }
1781 case ARM::ADDrr:
1782 case ARM::ORRrr:
1783 case ARM::EORrr: {
1784 if (!ARM_AM::isSOImmTwoPartVal(ImmVal))
1785 return false;
1786 SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal);
1787 SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal);
1788 switch (UseOpc) {
1789 default: break;
1790 case ARM::ADDrr: NewUseOpc = ARM::ADDri; break;
1791 case ARM::ORRrr: NewUseOpc = ARM::ORRri; break;
1792 case ARM::EORrr: NewUseOpc = ARM::EORri; break;
1793 }
1794 break;
1795 }
1796 case ARM::t2SUBrr: {
1797 if (Commute)
1798 return false;
1799 ImmVal = -ImmVal;
1800 NewUseOpc = ARM::t2SUBri;
1801 // Fallthrough
1802 }
1803 case ARM::t2ADDrr:
1804 case ARM::t2ORRrr:
1805 case ARM::t2EORrr: {
1806 if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal))
1807 return false;
1808 SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal);
1809 SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal);
1810 switch (UseOpc) {
1811 default: break;
1812 case ARM::t2ADDrr: NewUseOpc = ARM::t2ADDri; break;
1813 case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break;
1814 case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break;
1815 }
1816 break;
1817 }
1818 }
1819 }
1820 }
1821
1822 unsigned OpIdx = Commute ? 2 : 1;
1823 unsigned Reg1 = UseMI->getOperand(OpIdx).getReg();
1824 bool isKill = UseMI->getOperand(OpIdx).isKill();
1825 unsigned NewReg = MRI->createVirtualRegister(MRI->getRegClass(Reg));
1826 AddDefaultCC(AddDefaultPred(BuildMI(*UseMI->getParent(),
1827 *UseMI, UseMI->getDebugLoc(),
1828 get(NewUseOpc), NewReg)
1829 .addReg(Reg1, getKillRegState(isKill))
1830 .addImm(SOImmValV1)));
1831 UseMI->setDesc(get(NewUseOpc));
1832 UseMI->getOperand(1).setReg(NewReg);
1833 UseMI->getOperand(1).setIsKill();
1834 UseMI->getOperand(2).ChangeToImmediate(SOImmValV2);
1835 DefMI->eraseFromParent();
1836 return true;
1837}
1838
Evan Cheng5f54ce32010-09-09 18:18:55 +00001839unsigned
Evan Cheng8239daf2010-11-03 00:45:17 +00001840ARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData,
1841 const MachineInstr *MI) const {
Evan Cheng3ef1c872010-09-10 01:29:16 +00001842 if (!ItinData || ItinData->isEmpty())
Evan Cheng5f54ce32010-09-09 18:18:55 +00001843 return 1;
1844
Evan Chenge837dea2011-06-28 19:10:37 +00001845 const MCInstrDesc &Desc = MI->getDesc();
Evan Cheng5f54ce32010-09-09 18:18:55 +00001846 unsigned Class = Desc.getSchedClass();
Bob Wilson064312d2010-09-15 16:28:21 +00001847 unsigned UOps = ItinData->Itineraries[Class].NumMicroOps;
Evan Cheng5f54ce32010-09-09 18:18:55 +00001848 if (UOps)
1849 return UOps;
1850
1851 unsigned Opc = MI->getOpcode();
1852 switch (Opc) {
1853 default:
1854 llvm_unreachable("Unexpected multi-uops instruction!");
1855 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001856 case ARM::VLDMQIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00001857 case ARM::VSTMQIA:
Evan Cheng5f54ce32010-09-09 18:18:55 +00001858 return 2;
1859
1860 // The number of uOps for load / store multiple are determined by the number
1861 // registers.
Andrew Trick6e8f4c42010-12-24 04:28:06 +00001862 //
Evan Cheng3ef1c872010-09-10 01:29:16 +00001863 // On Cortex-A8, each pair of register loads / stores can be scheduled on the
1864 // same cycle. The scheduling for the first load / store must be done
1865 // separately by assuming the the address is not 64-bit aligned.
Bill Wendling73fe34a2010-11-16 01:16:36 +00001866 //
Evan Cheng3ef1c872010-09-10 01:29:16 +00001867 // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address
Bill Wendling73fe34a2010-11-16 01:16:36 +00001868 // is not 64-bit aligned, then AGU would take an extra cycle. For VFP / NEON
1869 // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1.
1870 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00001871 case ARM::VLDMDIA_UPD:
1872 case ARM::VLDMDDB_UPD:
1873 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00001874 case ARM::VLDMSIA_UPD:
1875 case ARM::VLDMSDB_UPD:
1876 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00001877 case ARM::VSTMDIA_UPD:
1878 case ARM::VSTMDDB_UPD:
1879 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00001880 case ARM::VSTMSIA_UPD:
1881 case ARM::VSTMSDB_UPD: {
Evan Cheng5f54ce32010-09-09 18:18:55 +00001882 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands();
1883 return (NumRegs / 2) + (NumRegs % 2) + 1;
1884 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001885
1886 case ARM::LDMIA_RET:
1887 case ARM::LDMIA:
1888 case ARM::LDMDA:
1889 case ARM::LDMDB:
1890 case ARM::LDMIB:
1891 case ARM::LDMIA_UPD:
1892 case ARM::LDMDA_UPD:
1893 case ARM::LDMDB_UPD:
1894 case ARM::LDMIB_UPD:
1895 case ARM::STMIA:
1896 case ARM::STMDA:
1897 case ARM::STMDB:
1898 case ARM::STMIB:
1899 case ARM::STMIA_UPD:
1900 case ARM::STMDA_UPD:
1901 case ARM::STMDB_UPD:
1902 case ARM::STMIB_UPD:
1903 case ARM::tLDMIA:
1904 case ARM::tLDMIA_UPD:
1905 case ARM::tSTMIA:
1906 case ARM::tSTMIA_UPD:
Evan Cheng5f54ce32010-09-09 18:18:55 +00001907 case ARM::tPOP_RET:
1908 case ARM::tPOP:
1909 case ARM::tPUSH:
Bill Wendling73fe34a2010-11-16 01:16:36 +00001910 case ARM::t2LDMIA_RET:
1911 case ARM::t2LDMIA:
1912 case ARM::t2LDMDB:
1913 case ARM::t2LDMIA_UPD:
1914 case ARM::t2LDMDB_UPD:
1915 case ARM::t2STMIA:
1916 case ARM::t2STMDB:
1917 case ARM::t2STMIA_UPD:
1918 case ARM::t2STMDB_UPD: {
Evan Cheng3ef1c872010-09-10 01:29:16 +00001919 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands() + 1;
1920 if (Subtarget.isCortexA8()) {
Evan Cheng8239daf2010-11-03 00:45:17 +00001921 if (NumRegs < 4)
1922 return 2;
1923 // 4 registers would be issued: 2, 2.
1924 // 5 registers would be issued: 2, 2, 1.
1925 UOps = (NumRegs / 2);
1926 if (NumRegs % 2)
1927 ++UOps;
1928 return UOps;
Evan Cheng3ef1c872010-09-10 01:29:16 +00001929 } else if (Subtarget.isCortexA9()) {
1930 UOps = (NumRegs / 2);
1931 // If there are odd number of registers or if it's not 64-bit aligned,
1932 // then it takes an extra AGU (Address Generation Unit) cycle.
1933 if ((NumRegs % 2) ||
1934 !MI->hasOneMemOperand() ||
1935 (*MI->memoperands_begin())->getAlignment() < 8)
1936 ++UOps;
1937 return UOps;
1938 } else {
1939 // Assume the worst.
1940 return NumRegs;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001941 }
Evan Cheng5f54ce32010-09-09 18:18:55 +00001942 }
1943 }
1944}
Evan Chenga0792de2010-10-06 06:27:31 +00001945
1946int
Evan Cheng344d9db2010-10-07 23:12:15 +00001947ARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00001948 const MCInstrDesc &DefMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00001949 unsigned DefClass,
1950 unsigned DefIdx, unsigned DefAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00001951 int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00001952 if (RegNo <= 0)
1953 // Def is the address writeback.
1954 return ItinData->getOperandCycle(DefClass, DefIdx);
1955
1956 int DefCycle;
1957 if (Subtarget.isCortexA8()) {
1958 // (regno / 2) + (regno % 2) + 1
1959 DefCycle = RegNo / 2 + 1;
1960 if (RegNo % 2)
1961 ++DefCycle;
1962 } else if (Subtarget.isCortexA9()) {
1963 DefCycle = RegNo;
1964 bool isSLoad = false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001965
Evan Chenge837dea2011-06-28 19:10:37 +00001966 switch (DefMCID.getOpcode()) {
Evan Cheng344d9db2010-10-07 23:12:15 +00001967 default: break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001968 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00001969 case ARM::VLDMSIA_UPD:
1970 case ARM::VLDMSDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00001971 isSLoad = true;
1972 break;
1973 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001974
Evan Cheng344d9db2010-10-07 23:12:15 +00001975 // If there are odd number of 'S' registers or if it's not 64-bit aligned,
1976 // then it takes an extra cycle.
1977 if ((isSLoad && (RegNo % 2)) || DefAlign < 8)
1978 ++DefCycle;
1979 } else {
1980 // Assume the worst.
1981 DefCycle = RegNo + 2;
1982 }
1983
1984 return DefCycle;
1985}
1986
1987int
1988ARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00001989 const MCInstrDesc &DefMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00001990 unsigned DefClass,
1991 unsigned DefIdx, unsigned DefAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00001992 int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00001993 if (RegNo <= 0)
1994 // Def is the address writeback.
1995 return ItinData->getOperandCycle(DefClass, DefIdx);
1996
1997 int DefCycle;
1998 if (Subtarget.isCortexA8()) {
1999 // 4 registers would be issued: 1, 2, 1.
2000 // 5 registers would be issued: 1, 2, 2.
2001 DefCycle = RegNo / 2;
2002 if (DefCycle < 1)
2003 DefCycle = 1;
2004 // Result latency is issue cycle + 2: E2.
2005 DefCycle += 2;
2006 } else if (Subtarget.isCortexA9()) {
2007 DefCycle = (RegNo / 2);
2008 // If there are odd number of registers or if it's not 64-bit aligned,
2009 // then it takes an extra AGU (Address Generation Unit) cycle.
2010 if ((RegNo % 2) || DefAlign < 8)
2011 ++DefCycle;
2012 // Result latency is AGU cycles + 2.
2013 DefCycle += 2;
2014 } else {
2015 // Assume the worst.
2016 DefCycle = RegNo + 2;
2017 }
2018
2019 return DefCycle;
2020}
2021
2022int
2023ARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002024 const MCInstrDesc &UseMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00002025 unsigned UseClass,
2026 unsigned UseIdx, unsigned UseAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002027 int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00002028 if (RegNo <= 0)
2029 return ItinData->getOperandCycle(UseClass, UseIdx);
2030
2031 int UseCycle;
2032 if (Subtarget.isCortexA8()) {
2033 // (regno / 2) + (regno % 2) + 1
2034 UseCycle = RegNo / 2 + 1;
2035 if (RegNo % 2)
2036 ++UseCycle;
2037 } else if (Subtarget.isCortexA9()) {
2038 UseCycle = RegNo;
2039 bool isSStore = false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002040
Evan Chenge837dea2011-06-28 19:10:37 +00002041 switch (UseMCID.getOpcode()) {
Evan Cheng344d9db2010-10-07 23:12:15 +00002042 default: break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002043 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002044 case ARM::VSTMSIA_UPD:
2045 case ARM::VSTMSDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00002046 isSStore = true;
2047 break;
2048 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002049
Evan Cheng344d9db2010-10-07 23:12:15 +00002050 // If there are odd number of 'S' registers or if it's not 64-bit aligned,
2051 // then it takes an extra cycle.
2052 if ((isSStore && (RegNo % 2)) || UseAlign < 8)
2053 ++UseCycle;
2054 } else {
2055 // Assume the worst.
2056 UseCycle = RegNo + 2;
2057 }
2058
2059 return UseCycle;
2060}
2061
2062int
2063ARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002064 const MCInstrDesc &UseMCID,
Evan Cheng344d9db2010-10-07 23:12:15 +00002065 unsigned UseClass,
2066 unsigned UseIdx, unsigned UseAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002067 int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00002068 if (RegNo <= 0)
2069 return ItinData->getOperandCycle(UseClass, UseIdx);
2070
2071 int UseCycle;
2072 if (Subtarget.isCortexA8()) {
2073 UseCycle = RegNo / 2;
2074 if (UseCycle < 2)
2075 UseCycle = 2;
2076 // Read in E3.
2077 UseCycle += 2;
2078 } else if (Subtarget.isCortexA9()) {
2079 UseCycle = (RegNo / 2);
2080 // If there are odd number of registers or if it's not 64-bit aligned,
2081 // then it takes an extra AGU (Address Generation Unit) cycle.
2082 if ((RegNo % 2) || UseAlign < 8)
2083 ++UseCycle;
2084 } else {
2085 // Assume the worst.
2086 UseCycle = 1;
2087 }
2088 return UseCycle;
2089}
2090
2091int
Evan Chenga0792de2010-10-06 06:27:31 +00002092ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
Evan Chenge837dea2011-06-28 19:10:37 +00002093 const MCInstrDesc &DefMCID,
Evan Chenga0792de2010-10-06 06:27:31 +00002094 unsigned DefIdx, unsigned DefAlign,
Evan Chenge837dea2011-06-28 19:10:37 +00002095 const MCInstrDesc &UseMCID,
Evan Chenga0792de2010-10-06 06:27:31 +00002096 unsigned UseIdx, unsigned UseAlign) const {
Evan Chenge837dea2011-06-28 19:10:37 +00002097 unsigned DefClass = DefMCID.getSchedClass();
2098 unsigned UseClass = UseMCID.getSchedClass();
Evan Chenga0792de2010-10-06 06:27:31 +00002099
Evan Chenge837dea2011-06-28 19:10:37 +00002100 if (DefIdx < DefMCID.getNumDefs() && UseIdx < UseMCID.getNumOperands())
Evan Chenga0792de2010-10-06 06:27:31 +00002101 return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx);
2102
2103 // This may be a def / use of a variable_ops instruction, the operand
2104 // latency might be determinable dynamically. Let the target try to
2105 // figure it out.
Evan Cheng9e08ee52010-10-28 02:00:25 +00002106 int DefCycle = -1;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002107 bool LdmBypass = false;
Evan Chenge837dea2011-06-28 19:10:37 +00002108 switch (DefMCID.getOpcode()) {
Evan Chenga0792de2010-10-06 06:27:31 +00002109 default:
2110 DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
2111 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002112
2113 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002114 case ARM::VLDMDIA_UPD:
2115 case ARM::VLDMDDB_UPD:
2116 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002117 case ARM::VLDMSIA_UPD:
2118 case ARM::VLDMSDB_UPD:
Evan Chenge837dea2011-06-28 19:10:37 +00002119 DefCycle = getVLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002120 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002121
2122 case ARM::LDMIA_RET:
2123 case ARM::LDMIA:
2124 case ARM::LDMDA:
2125 case ARM::LDMDB:
2126 case ARM::LDMIB:
2127 case ARM::LDMIA_UPD:
2128 case ARM::LDMDA_UPD:
2129 case ARM::LDMDB_UPD:
2130 case ARM::LDMIB_UPD:
2131 case ARM::tLDMIA:
2132 case ARM::tLDMIA_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00002133 case ARM::tPUSH:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002134 case ARM::t2LDMIA_RET:
2135 case ARM::t2LDMIA:
2136 case ARM::t2LDMDB:
2137 case ARM::t2LDMIA_UPD:
2138 case ARM::t2LDMDB_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00002139 LdmBypass = 1;
Evan Chenge837dea2011-06-28 19:10:37 +00002140 DefCycle = getLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign);
Evan Cheng344d9db2010-10-07 23:12:15 +00002141 break;
Evan Chenga0792de2010-10-06 06:27:31 +00002142 }
Evan Chenga0792de2010-10-06 06:27:31 +00002143
2144 if (DefCycle == -1)
2145 // We can't seem to determine the result latency of the def, assume it's 2.
2146 DefCycle = 2;
2147
2148 int UseCycle = -1;
Evan Chenge837dea2011-06-28 19:10:37 +00002149 switch (UseMCID.getOpcode()) {
Evan Chenga0792de2010-10-06 06:27:31 +00002150 default:
2151 UseCycle = ItinData->getOperandCycle(UseClass, UseIdx);
2152 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002153
2154 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002155 case ARM::VSTMDIA_UPD:
2156 case ARM::VSTMDDB_UPD:
2157 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002158 case ARM::VSTMSIA_UPD:
2159 case ARM::VSTMSDB_UPD:
Evan Chenge837dea2011-06-28 19:10:37 +00002160 UseCycle = getVSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002161 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002162
2163 case ARM::STMIA:
2164 case ARM::STMDA:
2165 case ARM::STMDB:
2166 case ARM::STMIB:
2167 case ARM::STMIA_UPD:
2168 case ARM::STMDA_UPD:
2169 case ARM::STMDB_UPD:
2170 case ARM::STMIB_UPD:
2171 case ARM::tSTMIA:
2172 case ARM::tSTMIA_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00002173 case ARM::tPOP_RET:
2174 case ARM::tPOP:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002175 case ARM::t2STMIA:
2176 case ARM::t2STMDB:
2177 case ARM::t2STMIA_UPD:
2178 case ARM::t2STMDB_UPD:
Evan Chenge837dea2011-06-28 19:10:37 +00002179 UseCycle = getSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002180 break;
Evan Chenga0792de2010-10-06 06:27:31 +00002181 }
Evan Chenga0792de2010-10-06 06:27:31 +00002182
2183 if (UseCycle == -1)
2184 // Assume it's read in the first stage.
2185 UseCycle = 1;
2186
2187 UseCycle = DefCycle - UseCycle + 1;
2188 if (UseCycle > 0) {
2189 if (LdmBypass) {
2190 // It's a variable_ops instruction so we can't use DefIdx here. Just use
2191 // first def operand.
Evan Chenge837dea2011-06-28 19:10:37 +00002192 if (ItinData->hasPipelineForwarding(DefClass, DefMCID.getNumOperands()-1,
Evan Chenga0792de2010-10-06 06:27:31 +00002193 UseClass, UseIdx))
2194 --UseCycle;
2195 } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx,
Bill Wendling73fe34a2010-11-16 01:16:36 +00002196 UseClass, UseIdx)) {
Evan Chenga0792de2010-10-06 06:27:31 +00002197 --UseCycle;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002198 }
Evan Chenga0792de2010-10-06 06:27:31 +00002199 }
2200
2201 return UseCycle;
2202}
2203
2204int
2205ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
2206 const MachineInstr *DefMI, unsigned DefIdx,
2207 const MachineInstr *UseMI, unsigned UseIdx) const {
2208 if (DefMI->isCopyLike() || DefMI->isInsertSubreg() ||
2209 DefMI->isRegSequence() || DefMI->isImplicitDef())
2210 return 1;
2211
Evan Chenge837dea2011-06-28 19:10:37 +00002212 const MCInstrDesc &DefMCID = DefMI->getDesc();
Evan Chenga0792de2010-10-06 06:27:31 +00002213 if (!ItinData || ItinData->isEmpty())
Evan Chenge837dea2011-06-28 19:10:37 +00002214 return DefMCID.mayLoad() ? 3 : 1;
Evan Chenga0792de2010-10-06 06:27:31 +00002215
Evan Chenge837dea2011-06-28 19:10:37 +00002216 const MCInstrDesc &UseMCID = UseMI->getDesc();
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002217 const MachineOperand &DefMO = DefMI->getOperand(DefIdx);
Evan Chenge09206d2010-10-29 23:16:55 +00002218 if (DefMO.getReg() == ARM::CPSR) {
2219 if (DefMI->getOpcode() == ARM::FMSTAT) {
2220 // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?)
2221 return Subtarget.isCortexA9() ? 1 : 20;
2222 }
2223
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002224 // CPSR set and branch can be paired in the same cycle.
Evan Chenge837dea2011-06-28 19:10:37 +00002225 if (UseMCID.isBranch())
Evan Chenge09206d2010-10-29 23:16:55 +00002226 return 0;
2227 }
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002228
Evan Chenga0792de2010-10-06 06:27:31 +00002229 unsigned DefAlign = DefMI->hasOneMemOperand()
2230 ? (*DefMI->memoperands_begin())->getAlignment() : 0;
2231 unsigned UseAlign = UseMI->hasOneMemOperand()
2232 ? (*UseMI->memoperands_begin())->getAlignment() : 0;
Evan Chenge837dea2011-06-28 19:10:37 +00002233 int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign,
2234 UseMCID, UseIdx, UseAlign);
Evan Cheng7e2fe912010-10-28 06:47:08 +00002235
2236 if (Latency > 1 &&
2237 (Subtarget.isCortexA8() || Subtarget.isCortexA9())) {
2238 // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
2239 // variants are one cycle cheaper.
Evan Chenge837dea2011-06-28 19:10:37 +00002240 switch (DefMCID.getOpcode()) {
Evan Cheng7e2fe912010-10-28 06:47:08 +00002241 default: break;
2242 case ARM::LDRrs:
2243 case ARM::LDRBrs: {
2244 unsigned ShOpVal = DefMI->getOperand(3).getImm();
2245 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2246 if (ShImm == 0 ||
2247 (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
2248 --Latency;
2249 break;
2250 }
2251 case ARM::t2LDRs:
2252 case ARM::t2LDRBs:
2253 case ARM::t2LDRHs:
2254 case ARM::t2LDRSHs: {
2255 // Thumb2 mode: lsl only.
2256 unsigned ShAmt = DefMI->getOperand(3).getImm();
2257 if (ShAmt == 0 || ShAmt == 2)
2258 --Latency;
2259 break;
2260 }
2261 }
2262 }
2263
Evan Cheng75b41f12011-04-19 01:21:49 +00002264 if (DefAlign < 8 && Subtarget.isCortexA9())
Evan Chenge837dea2011-06-28 19:10:37 +00002265 switch (DefMCID.getOpcode()) {
Evan Cheng75b41f12011-04-19 01:21:49 +00002266 default: break;
2267 case ARM::VLD1q8:
2268 case ARM::VLD1q16:
2269 case ARM::VLD1q32:
2270 case ARM::VLD1q64:
2271 case ARM::VLD1q8_UPD:
2272 case ARM::VLD1q16_UPD:
2273 case ARM::VLD1q32_UPD:
2274 case ARM::VLD1q64_UPD:
2275 case ARM::VLD2d8:
2276 case ARM::VLD2d16:
2277 case ARM::VLD2d32:
2278 case ARM::VLD2q8:
2279 case ARM::VLD2q16:
2280 case ARM::VLD2q32:
2281 case ARM::VLD2d8_UPD:
2282 case ARM::VLD2d16_UPD:
2283 case ARM::VLD2d32_UPD:
2284 case ARM::VLD2q8_UPD:
2285 case ARM::VLD2q16_UPD:
2286 case ARM::VLD2q32_UPD:
2287 case ARM::VLD3d8:
2288 case ARM::VLD3d16:
2289 case ARM::VLD3d32:
2290 case ARM::VLD1d64T:
2291 case ARM::VLD3d8_UPD:
2292 case ARM::VLD3d16_UPD:
2293 case ARM::VLD3d32_UPD:
2294 case ARM::VLD1d64T_UPD:
2295 case ARM::VLD3q8_UPD:
2296 case ARM::VLD3q16_UPD:
2297 case ARM::VLD3q32_UPD:
2298 case ARM::VLD4d8:
2299 case ARM::VLD4d16:
2300 case ARM::VLD4d32:
2301 case ARM::VLD1d64Q:
2302 case ARM::VLD4d8_UPD:
2303 case ARM::VLD4d16_UPD:
2304 case ARM::VLD4d32_UPD:
2305 case ARM::VLD1d64Q_UPD:
2306 case ARM::VLD4q8_UPD:
2307 case ARM::VLD4q16_UPD:
2308 case ARM::VLD4q32_UPD:
2309 case ARM::VLD1DUPq8:
2310 case ARM::VLD1DUPq16:
2311 case ARM::VLD1DUPq32:
2312 case ARM::VLD1DUPq8_UPD:
2313 case ARM::VLD1DUPq16_UPD:
2314 case ARM::VLD1DUPq32_UPD:
2315 case ARM::VLD2DUPd8:
2316 case ARM::VLD2DUPd16:
2317 case ARM::VLD2DUPd32:
2318 case ARM::VLD2DUPd8_UPD:
2319 case ARM::VLD2DUPd16_UPD:
2320 case ARM::VLD2DUPd32_UPD:
2321 case ARM::VLD4DUPd8:
2322 case ARM::VLD4DUPd16:
2323 case ARM::VLD4DUPd32:
2324 case ARM::VLD4DUPd8_UPD:
2325 case ARM::VLD4DUPd16_UPD:
2326 case ARM::VLD4DUPd32_UPD:
2327 case ARM::VLD1LNd8:
2328 case ARM::VLD1LNd16:
2329 case ARM::VLD1LNd32:
2330 case ARM::VLD1LNd8_UPD:
2331 case ARM::VLD1LNd16_UPD:
2332 case ARM::VLD1LNd32_UPD:
2333 case ARM::VLD2LNd8:
2334 case ARM::VLD2LNd16:
2335 case ARM::VLD2LNd32:
2336 case ARM::VLD2LNq16:
2337 case ARM::VLD2LNq32:
2338 case ARM::VLD2LNd8_UPD:
2339 case ARM::VLD2LNd16_UPD:
2340 case ARM::VLD2LNd32_UPD:
2341 case ARM::VLD2LNq16_UPD:
2342 case ARM::VLD2LNq32_UPD:
2343 case ARM::VLD4LNd8:
2344 case ARM::VLD4LNd16:
2345 case ARM::VLD4LNd32:
2346 case ARM::VLD4LNq16:
2347 case ARM::VLD4LNq32:
2348 case ARM::VLD4LNd8_UPD:
2349 case ARM::VLD4LNd16_UPD:
2350 case ARM::VLD4LNd32_UPD:
2351 case ARM::VLD4LNq16_UPD:
2352 case ARM::VLD4LNq32_UPD:
2353 // If the address is not 64-bit aligned, the latencies of these
2354 // instructions increases by one.
2355 ++Latency;
2356 break;
2357 }
2358
Evan Cheng7e2fe912010-10-28 06:47:08 +00002359 return Latency;
Evan Chenga0792de2010-10-06 06:27:31 +00002360}
2361
2362int
2363ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
2364 SDNode *DefNode, unsigned DefIdx,
2365 SDNode *UseNode, unsigned UseIdx) const {
2366 if (!DefNode->isMachineOpcode())
2367 return 1;
2368
Evan Chenge837dea2011-06-28 19:10:37 +00002369 const MCInstrDesc &DefMCID = get(DefNode->getMachineOpcode());
Andrew Trickc8bfd1d2011-01-21 05:51:33 +00002370
Evan Chenge837dea2011-06-28 19:10:37 +00002371 if (isZeroCost(DefMCID.Opcode))
Andrew Trickc8bfd1d2011-01-21 05:51:33 +00002372 return 0;
2373
Evan Chenga0792de2010-10-06 06:27:31 +00002374 if (!ItinData || ItinData->isEmpty())
Evan Chenge837dea2011-06-28 19:10:37 +00002375 return DefMCID.mayLoad() ? 3 : 1;
Evan Chenga0792de2010-10-06 06:27:31 +00002376
Evan Cheng08975152010-10-29 18:09:28 +00002377 if (!UseNode->isMachineOpcode()) {
Evan Chenge837dea2011-06-28 19:10:37 +00002378 int Latency = ItinData->getOperandCycle(DefMCID.getSchedClass(), DefIdx);
Evan Cheng08975152010-10-29 18:09:28 +00002379 if (Subtarget.isCortexA9())
2380 return Latency <= 2 ? 1 : Latency - 1;
2381 else
2382 return Latency <= 3 ? 1 : Latency - 2;
2383 }
Evan Chenga0792de2010-10-06 06:27:31 +00002384
Evan Chenge837dea2011-06-28 19:10:37 +00002385 const MCInstrDesc &UseMCID = get(UseNode->getMachineOpcode());
Evan Chenga0792de2010-10-06 06:27:31 +00002386 const MachineSDNode *DefMN = dyn_cast<MachineSDNode>(DefNode);
2387 unsigned DefAlign = !DefMN->memoperands_empty()
2388 ? (*DefMN->memoperands_begin())->getAlignment() : 0;
2389 const MachineSDNode *UseMN = dyn_cast<MachineSDNode>(UseNode);
2390 unsigned UseAlign = !UseMN->memoperands_empty()
2391 ? (*UseMN->memoperands_begin())->getAlignment() : 0;
Evan Chenge837dea2011-06-28 19:10:37 +00002392 int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign,
2393 UseMCID, UseIdx, UseAlign);
Evan Cheng7e2fe912010-10-28 06:47:08 +00002394
2395 if (Latency > 1 &&
2396 (Subtarget.isCortexA8() || Subtarget.isCortexA9())) {
2397 // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
2398 // variants are one cycle cheaper.
Evan Chenge837dea2011-06-28 19:10:37 +00002399 switch (DefMCID.getOpcode()) {
Evan Cheng7e2fe912010-10-28 06:47:08 +00002400 default: break;
2401 case ARM::LDRrs:
2402 case ARM::LDRBrs: {
2403 unsigned ShOpVal =
2404 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
2405 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2406 if (ShImm == 0 ||
2407 (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
2408 --Latency;
2409 break;
2410 }
2411 case ARM::t2LDRs:
2412 case ARM::t2LDRBs:
2413 case ARM::t2LDRHs:
2414 case ARM::t2LDRSHs: {
2415 // Thumb2 mode: lsl only.
2416 unsigned ShAmt =
2417 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
2418 if (ShAmt == 0 || ShAmt == 2)
2419 --Latency;
2420 break;
2421 }
2422 }
2423 }
2424
Evan Cheng75b41f12011-04-19 01:21:49 +00002425 if (DefAlign < 8 && Subtarget.isCortexA9())
Evan Chenge837dea2011-06-28 19:10:37 +00002426 switch (DefMCID.getOpcode()) {
Evan Cheng75b41f12011-04-19 01:21:49 +00002427 default: break;
2428 case ARM::VLD1q8Pseudo:
2429 case ARM::VLD1q16Pseudo:
2430 case ARM::VLD1q32Pseudo:
2431 case ARM::VLD1q64Pseudo:
2432 case ARM::VLD1q8Pseudo_UPD:
2433 case ARM::VLD1q16Pseudo_UPD:
2434 case ARM::VLD1q32Pseudo_UPD:
2435 case ARM::VLD1q64Pseudo_UPD:
2436 case ARM::VLD2d8Pseudo:
2437 case ARM::VLD2d16Pseudo:
2438 case ARM::VLD2d32Pseudo:
2439 case ARM::VLD2q8Pseudo:
2440 case ARM::VLD2q16Pseudo:
2441 case ARM::VLD2q32Pseudo:
2442 case ARM::VLD2d8Pseudo_UPD:
2443 case ARM::VLD2d16Pseudo_UPD:
2444 case ARM::VLD2d32Pseudo_UPD:
2445 case ARM::VLD2q8Pseudo_UPD:
2446 case ARM::VLD2q16Pseudo_UPD:
2447 case ARM::VLD2q32Pseudo_UPD:
2448 case ARM::VLD3d8Pseudo:
2449 case ARM::VLD3d16Pseudo:
2450 case ARM::VLD3d32Pseudo:
2451 case ARM::VLD1d64TPseudo:
2452 case ARM::VLD3d8Pseudo_UPD:
2453 case ARM::VLD3d16Pseudo_UPD:
2454 case ARM::VLD3d32Pseudo_UPD:
2455 case ARM::VLD1d64TPseudo_UPD:
2456 case ARM::VLD3q8Pseudo_UPD:
2457 case ARM::VLD3q16Pseudo_UPD:
2458 case ARM::VLD3q32Pseudo_UPD:
2459 case ARM::VLD3q8oddPseudo:
2460 case ARM::VLD3q16oddPseudo:
2461 case ARM::VLD3q32oddPseudo:
2462 case ARM::VLD3q8oddPseudo_UPD:
2463 case ARM::VLD3q16oddPseudo_UPD:
2464 case ARM::VLD3q32oddPseudo_UPD:
2465 case ARM::VLD4d8Pseudo:
2466 case ARM::VLD4d16Pseudo:
2467 case ARM::VLD4d32Pseudo:
2468 case ARM::VLD1d64QPseudo:
2469 case ARM::VLD4d8Pseudo_UPD:
2470 case ARM::VLD4d16Pseudo_UPD:
2471 case ARM::VLD4d32Pseudo_UPD:
2472 case ARM::VLD1d64QPseudo_UPD:
2473 case ARM::VLD4q8Pseudo_UPD:
2474 case ARM::VLD4q16Pseudo_UPD:
2475 case ARM::VLD4q32Pseudo_UPD:
2476 case ARM::VLD4q8oddPseudo:
2477 case ARM::VLD4q16oddPseudo:
2478 case ARM::VLD4q32oddPseudo:
2479 case ARM::VLD4q8oddPseudo_UPD:
2480 case ARM::VLD4q16oddPseudo_UPD:
2481 case ARM::VLD4q32oddPseudo_UPD:
2482 case ARM::VLD1DUPq8Pseudo:
2483 case ARM::VLD1DUPq16Pseudo:
2484 case ARM::VLD1DUPq32Pseudo:
2485 case ARM::VLD1DUPq8Pseudo_UPD:
2486 case ARM::VLD1DUPq16Pseudo_UPD:
2487 case ARM::VLD1DUPq32Pseudo_UPD:
2488 case ARM::VLD2DUPd8Pseudo:
2489 case ARM::VLD2DUPd16Pseudo:
2490 case ARM::VLD2DUPd32Pseudo:
2491 case ARM::VLD2DUPd8Pseudo_UPD:
2492 case ARM::VLD2DUPd16Pseudo_UPD:
2493 case ARM::VLD2DUPd32Pseudo_UPD:
2494 case ARM::VLD4DUPd8Pseudo:
2495 case ARM::VLD4DUPd16Pseudo:
2496 case ARM::VLD4DUPd32Pseudo:
2497 case ARM::VLD4DUPd8Pseudo_UPD:
2498 case ARM::VLD4DUPd16Pseudo_UPD:
2499 case ARM::VLD4DUPd32Pseudo_UPD:
2500 case ARM::VLD1LNq8Pseudo:
2501 case ARM::VLD1LNq16Pseudo:
2502 case ARM::VLD1LNq32Pseudo:
2503 case ARM::VLD1LNq8Pseudo_UPD:
2504 case ARM::VLD1LNq16Pseudo_UPD:
2505 case ARM::VLD1LNq32Pseudo_UPD:
2506 case ARM::VLD2LNd8Pseudo:
2507 case ARM::VLD2LNd16Pseudo:
2508 case ARM::VLD2LNd32Pseudo:
2509 case ARM::VLD2LNq16Pseudo:
2510 case ARM::VLD2LNq32Pseudo:
2511 case ARM::VLD2LNd8Pseudo_UPD:
2512 case ARM::VLD2LNd16Pseudo_UPD:
2513 case ARM::VLD2LNd32Pseudo_UPD:
2514 case ARM::VLD2LNq16Pseudo_UPD:
2515 case ARM::VLD2LNq32Pseudo_UPD:
2516 case ARM::VLD4LNd8Pseudo:
2517 case ARM::VLD4LNd16Pseudo:
2518 case ARM::VLD4LNd32Pseudo:
2519 case ARM::VLD4LNq16Pseudo:
2520 case ARM::VLD4LNq32Pseudo:
2521 case ARM::VLD4LNd8Pseudo_UPD:
2522 case ARM::VLD4LNd16Pseudo_UPD:
2523 case ARM::VLD4LNd32Pseudo_UPD:
2524 case ARM::VLD4LNq16Pseudo_UPD:
2525 case ARM::VLD4LNq32Pseudo_UPD:
2526 // If the address is not 64-bit aligned, the latencies of these
2527 // instructions increases by one.
2528 ++Latency;
2529 break;
2530 }
2531
Evan Cheng7e2fe912010-10-28 06:47:08 +00002532 return Latency;
Evan Chenga0792de2010-10-06 06:27:31 +00002533}
Evan Cheng23128422010-10-19 18:58:51 +00002534
Evan Cheng8239daf2010-11-03 00:45:17 +00002535int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
2536 const MachineInstr *MI,
2537 unsigned *PredCost) const {
2538 if (MI->isCopyLike() || MI->isInsertSubreg() ||
2539 MI->isRegSequence() || MI->isImplicitDef())
2540 return 1;
2541
2542 if (!ItinData || ItinData->isEmpty())
2543 return 1;
2544
Evan Chenge837dea2011-06-28 19:10:37 +00002545 const MCInstrDesc &MCID = MI->getDesc();
2546 unsigned Class = MCID.getSchedClass();
Evan Cheng8239daf2010-11-03 00:45:17 +00002547 unsigned UOps = ItinData->Itineraries[Class].NumMicroOps;
Evan Chenge837dea2011-06-28 19:10:37 +00002548 if (PredCost && MCID.hasImplicitDefOfPhysReg(ARM::CPSR))
Evan Cheng8239daf2010-11-03 00:45:17 +00002549 // When predicated, CPSR is an additional source operand for CPSR updating
2550 // instructions, this apparently increases their latencies.
2551 *PredCost = 1;
2552 if (UOps)
2553 return ItinData->getStageLatency(Class);
2554 return getNumMicroOps(ItinData, MI);
2555}
2556
2557int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
2558 SDNode *Node) const {
2559 if (!Node->isMachineOpcode())
2560 return 1;
2561
2562 if (!ItinData || ItinData->isEmpty())
2563 return 1;
2564
2565 unsigned Opcode = Node->getMachineOpcode();
2566 switch (Opcode) {
2567 default:
2568 return ItinData->getStageLatency(get(Opcode).getSchedClass());
Bill Wendling73fe34a2010-11-16 01:16:36 +00002569 case ARM::VLDMQIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002570 case ARM::VSTMQIA:
Evan Cheng8239daf2010-11-03 00:45:17 +00002571 return 2;
Eric Christopher8b3ca622010-11-18 19:40:05 +00002572 }
Evan Cheng8239daf2010-11-03 00:45:17 +00002573}
2574
Evan Cheng23128422010-10-19 18:58:51 +00002575bool ARMBaseInstrInfo::
2576hasHighOperandLatency(const InstrItineraryData *ItinData,
2577 const MachineRegisterInfo *MRI,
2578 const MachineInstr *DefMI, unsigned DefIdx,
2579 const MachineInstr *UseMI, unsigned UseIdx) const {
2580 unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
2581 unsigned UDomain = UseMI->getDesc().TSFlags & ARMII::DomainMask;
2582 if (Subtarget.isCortexA8() &&
2583 (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP))
2584 // CortexA8 VFP instructions are not pipelined.
2585 return true;
2586
2587 // Hoist VFP / NEON instructions with 4 or higher latency.
2588 int Latency = getOperandLatency(ItinData, DefMI, DefIdx, UseMI, UseIdx);
2589 if (Latency <= 3)
2590 return false;
2591 return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON ||
2592 UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON;
2593}
Evan Chengc8141df2010-10-26 02:08:50 +00002594
2595bool ARMBaseInstrInfo::
2596hasLowDefLatency(const InstrItineraryData *ItinData,
2597 const MachineInstr *DefMI, unsigned DefIdx) const {
2598 if (!ItinData || ItinData->isEmpty())
2599 return false;
2600
2601 unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
2602 if (DDomain == ARMII::DomainGeneral) {
2603 unsigned DefClass = DefMI->getDesc().getSchedClass();
2604 int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
2605 return (DefCycle != -1 && DefCycle <= 2);
2606 }
2607 return false;
2608}
Evan Cheng48575f62010-12-05 22:04:16 +00002609
2610bool
2611ARMBaseInstrInfo::isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc,
2612 unsigned &AddSubOpc,
2613 bool &NegAcc, bool &HasLane) const {
2614 DenseMap<unsigned, unsigned>::const_iterator I = MLxEntryMap.find(Opcode);
2615 if (I == MLxEntryMap.end())
2616 return false;
2617
2618 const ARM_MLxEntry &Entry = ARM_MLxTable[I->second];
2619 MulOpc = Entry.MulOpc;
2620 AddSubOpc = Entry.AddSubOpc;
2621 NegAcc = Entry.NegAcc;
2622 HasLane = Entry.HasLane;
2623 return true;
2624}