blob: 5b899e082b311c330abdc45467b5b0a7acd74d56 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000024#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/Support/CommandLine.h"
31#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000036#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000037#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000038#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000039using namespace llvm;
40
Dan Gohman844731a2008-05-13 00:00:25 +000041// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000042static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000043 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000044
Evan Cheng752195e2009-09-14 21:33:42 +000045STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000046
Devang Patel19974732007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
49 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000050INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000051INITIALIZE_PASS_DEPENDENCY(LiveVariables)
52INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
Andrew Trick8dd26252012-02-10 04:10:36 +000053INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000055INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000056 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000057
Chris Lattnerf7da2c72006-08-24 22:43:55 +000058void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000059 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000060 AU.addRequired<AliasAnalysis>();
61 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000062 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000063 AU.addPreserved<LiveVariables>();
64 AU.addRequired<MachineLoopInfo>();
65 AU.addPreserved<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000066 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000067 AU.addPreserved<SlotIndexes>();
68 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000069 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000070}
71
Chris Lattnerf7da2c72006-08-24 22:43:55 +000072void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000073 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000074 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000075 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000076 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000077
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000078 r2iMap_.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000079 RegMaskSlots.clear();
80 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000081 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000082
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000083 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
84 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000085}
86
Owen Anderson80b3ce62008-05-28 20:54:50 +000087/// runOnMachineFunction - Register allocate the whole function
88///
89bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
90 mf_ = &fn;
91 mri_ = &mf_->getRegInfo();
92 tm_ = &fn.getTarget();
93 tri_ = tm_->getRegisterInfo();
94 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +000095 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +000096 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +000097 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +000098 allocatableRegs_ = tri_->getAllocatableSet(fn);
99
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000100 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000101
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000102 numIntervals += getNumIntervals();
103
Chris Lattner70ca3582004-09-30 15:59:17 +0000104 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000105 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000106}
107
Chris Lattner70ca3582004-09-30 15:59:17 +0000108/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000109void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000110 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000111 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000112 I->second->print(OS, tri_);
113 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000114 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000115
Evan Cheng752195e2009-09-14 21:33:42 +0000116 printInstrs(OS);
117}
118
119void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000120 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000121 mf_->print(OS, indexes_);
Chris Lattner70ca3582004-09-30 15:59:17 +0000122}
123
Evan Cheng752195e2009-09-14 21:33:42 +0000124void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000125 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000126}
127
Evan Chengafff40a2010-05-04 20:26:52 +0000128static
Evan Cheng37499432010-05-05 18:27:40 +0000129bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000130 unsigned Reg = MI.getOperand(MOIdx).getReg();
131 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
132 const MachineOperand &MO = MI.getOperand(i);
133 if (!MO.isReg())
134 continue;
135 if (MO.getReg() == Reg && MO.isDef()) {
136 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
137 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000138 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000139 return true;
140 }
141 }
142 return false;
143}
144
Evan Cheng37499432010-05-05 18:27:40 +0000145/// isPartialRedef - Return true if the specified def at the specific index is
146/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000147/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000148bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
149 LiveInterval &interval) {
150 if (!MO.getSubReg() || MO.isEarlyClobber())
151 return false;
152
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000153 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000154 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000155 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000156 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
157 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000158 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
159 }
160 return false;
161}
162
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000163void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000164 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000165 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000166 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000167 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000168 LiveInterval &interval) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000169 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_));
Evan Cheng419852c2008-04-03 16:39:43 +0000170
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000171 // Virtual registers may be defined multiple times (due to phi
172 // elimination and 2-addr elimination). Much of what we do only has to be
173 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000174 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000175 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000176 if (interval.empty()) {
177 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000178 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000179
180 // Make sure the first definition is not a partial redefinition. Add an
181 // <imp-def> of the full register.
Jakob Stoklund Olesenb0e1bc72011-10-05 16:51:21 +0000182 // FIXME: LiveIntervals shouldn't modify the code like this. Whoever
183 // created the machine instruction should annotate it with <undef> flags
184 // as needed. Then we can simply assert here. The REG_SEQUENCE lowering
185 // is the main suspect.
Jakob Stoklund Olesen7016cf62011-10-04 21:49:33 +0000186 if (MO.getSubReg()) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000187 mi->addRegisterDefined(interval.reg);
Jakob Stoklund Olesen7016cf62011-10-04 21:49:33 +0000188 // Mark all defs of interval.reg on this instruction as reading <undef>.
189 for (unsigned i = MOIdx, e = mi->getNumOperands(); i != e; ++i) {
190 MachineOperand &MO2 = mi->getOperand(i);
191 if (MO2.isReg() && MO2.getReg() == interval.reg && MO2.getSubReg())
192 MO2.setIsUndef();
193 }
194 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000195
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000196 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000197 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000198
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000199 // Loop over all of the blocks that the vreg is defined in. There are
200 // two cases we have to handle here. The most common case is a vreg
201 // whose lifetime is contained within a basic block. In this case there
202 // will be a single kill, in MBB, which comes after the definition.
203 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
204 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000205 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000206 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000207 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000208 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000209 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000210
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000211 // If the kill happens after the definition, we have an intra-block
212 // live range.
213 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000214 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000216 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000217 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000218 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000219 return;
220 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000221 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000222
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000223 // The other case we handle is when a virtual register lives to the end
224 // of the defining block, potentially live across some blocks, then is
225 // live into some number of blocks, but gets killed. Start by adding a
226 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000227 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000228 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 interval.addRange(NewLR);
230
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000231 bool PHIJoin = lv_->isPHIJoin(interval.reg);
232
233 if (PHIJoin) {
234 // A phi join register is killed at the end of the MBB and revived as a new
235 // valno in the killing blocks.
236 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
237 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000238 ValNo->setHasPHIKill(true);
239 } else {
240 // Iterate over all of the blocks that the variable is completely
241 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
242 // live interval.
243 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
244 E = vi.AliveBlocks.end(); I != E; ++I) {
245 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
246 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
247 interval.addRange(LR);
248 DEBUG(dbgs() << " +" << LR);
249 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250 }
251
252 // Finally, this virtual register is live from the start of any killing
253 // block to the 'use' slot of the killing instruction.
254 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
255 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000256 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000257 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000258
259 // Create interval with one of a NEW value number. Note that this value
260 // number isn't actually defined by an instruction, weird huh? :)
261 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000262 assert(getInstructionFromIndex(Start) == 0 &&
263 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000264 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000265 ValNo->setIsPHIDef(true);
266 }
267 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000268 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000269 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000270 }
271
272 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000273 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000274 // Multiple defs of the same virtual register by the same instruction.
275 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000276 // This is likely due to elimination of REG_SEQUENCE instructions. Return
277 // here since there is nothing to do.
278 return;
279
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000280 // If this is the second time we see a virtual register definition, it
281 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000282 // the result of two address elimination, then the vreg is one of the
283 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000284
285 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000286 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
287 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000288 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
289 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000290 // If this is a two-address definition, then we have already processed
291 // the live range. The only problem is that we didn't realize there
292 // are actually two values in the live interval. Because of this we
293 // need to take the LiveRegion that defines this register and split it
294 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000295 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000296
Lang Hames35f291d2009-09-12 03:34:03 +0000297 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000298 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000299 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000300 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000301
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000302 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000303 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000304 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000305
Chris Lattner91725b72006-08-31 05:54:43 +0000306 // The new value number (#1) is defined by the instruction we claimed
307 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000308 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000309
Chris Lattner91725b72006-08-31 05:54:43 +0000310 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000311 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000312
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000313 // Add the new live interval which replaces the range for the input copy.
314 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000315 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 interval.addRange(LR);
317
318 // If this redefinition is dead, we need to add a dummy unit live
319 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000320 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000321 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000322 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000323
Bill Wendling8e6179f2009-08-22 20:18:03 +0000324 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000325 dbgs() << " RESULT: ";
326 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000327 });
Evan Cheng37499432010-05-05 18:27:40 +0000328 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000329 // In the case of PHI elimination, each variable definition is only
330 // live until the end of the block. We've already taken care of the
331 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000332
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000333 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000334 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000335 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000336
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000337 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000338
Lang Hames74ab5ee2009-12-22 00:11:50 +0000339 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000340 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000341 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000342 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000343 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000344 } else {
345 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346 }
347 }
348
David Greene8a342292010-01-04 22:49:02 +0000349 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000350}
351
Chris Lattnerf35fef72004-07-23 21:24:19 +0000352void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000353 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000354 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000355 MachineOperand& MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000356 LiveInterval &interval) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000357 // A physical register cannot be live across basic block, so its
358 // lifetime must end somewhere in its defining basic block.
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000359 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000360
Lang Hames233a60e2009-11-03 23:52:08 +0000361 SlotIndex baseIndex = MIIdx;
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000362 SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber());
Lang Hames233a60e2009-11-03 23:52:08 +0000363 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000364
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000365 // If it is not used after definition, it is considered dead at
366 // the instruction defining it. Hence its interval is:
367 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000368 // For earlyclobbers, the defSlot was pushed back one; the extra
369 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000370 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000371 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000372 end = start.getDeadSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000373 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000374 }
375
376 // If it is not dead on definition, it must be killed by a
377 // subsequent instruction. Hence its interval is:
378 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000379 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000380 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000381
Dale Johannesenbd635202010-02-10 00:55:42 +0000382 if (mi->isDebugValue())
383 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000384 if (getInstructionFromIndex(baseIndex) == 0)
385 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
386
Evan Cheng6130f662008-03-05 00:59:57 +0000387 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000388 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000389 end = baseIndex.getRegSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000390 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000391 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000392 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000393 if (DefIdx != -1) {
394 if (mi->isRegTiedToUseOperand(DefIdx)) {
395 // Two-address instruction.
Jakob Stoklund Olesen7e899cb2012-02-04 05:41:20 +0000396 end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber());
Evan Chengc45288e2009-04-27 20:42:46 +0000397 } else {
398 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000399 // Then the register is essentially dead at the instruction that
400 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000401 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000402 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000403 end = start.getDeadSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000404 }
405 goto exit;
406 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000407 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000408
Lang Hames233a60e2009-11-03 23:52:08 +0000409 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000410 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000411
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000412 // The only case we should have a dead physreg here without a killing or
413 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000414 // and never used. Another possible case is the implicit use of the
415 // physical register has been deleted by two-address pass.
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000416 end = start.getDeadSlot();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000417
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000418exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000419 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000420
Evan Cheng24a3cc42007-04-25 07:30:23 +0000421 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000422 VNInfo *ValNo = interval.getVNInfoAt(start);
423 bool Extend = ValNo != 0;
424 if (!Extend)
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000425 ValNo = interval.getNextValue(start, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000426 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000427 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000428 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000429}
430
Chris Lattnerf35fef72004-07-23 21:24:19 +0000431void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
432 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000433 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000434 MachineOperand& MO,
435 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000436 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000437 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000438 getOrCreateInterval(MO.getReg()));
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000439 else
Evan Chengc45288e2009-04-27 20:42:46 +0000440 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000441 getOrCreateInterval(MO.getReg()));
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000442}
443
Evan Chengb371f452007-02-19 21:49:54 +0000444void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000445 SlotIndex MIIdx,
Lang Hames4465b6f2012-02-10 03:19:36 +0000446 LiveInterval &interval) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000447 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, tri_));
Evan Chengb371f452007-02-19 21:49:54 +0000448
449 // Look for kills, if it reaches a def before it's killed, then it shouldn't
450 // be considered a livein.
451 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000452 MachineBasicBlock::iterator E = MBB->end();
453 // Skip over DBG_VALUE at the start of the MBB.
454 if (mi != E && mi->isDebugValue()) {
455 while (++mi != E && mi->isDebugValue())
456 ;
457 if (mi == E)
458 // MBB is empty except for DBG_VALUE's.
459 return;
460 }
461
Lang Hames233a60e2009-11-03 23:52:08 +0000462 SlotIndex baseIndex = MIIdx;
463 SlotIndex start = baseIndex;
464 if (getInstructionFromIndex(baseIndex) == 0)
465 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
466
467 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000468 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000469
Dale Johannesenbd635202010-02-10 00:55:42 +0000470 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000471 if (mi->killsRegister(interval.reg, tri_)) {
472 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000473 end = baseIndex.getRegSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000474 SeenDefUse = true;
475 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000476 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000477 // Another instruction redefines the register before it is ever read.
478 // Then the register is essentially dead at the instruction that defines
479 // it. Hence its interval is:
480 // [defSlot(def), defSlot(def)+1)
481 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000482 end = start.getDeadSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000483 SeenDefUse = true;
484 break;
485 }
486
Evan Cheng4507f082010-03-16 21:51:27 +0000487 while (++mi != E && mi->isDebugValue())
488 // Skip over DBG_VALUE.
489 ;
490 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000491 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000492 }
493
Evan Cheng75611fb2007-06-27 01:16:36 +0000494 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000495 if (!SeenDefUse) {
Lang Hames4465b6f2012-02-10 03:19:36 +0000496 DEBUG(dbgs() << " live through");
497 end = getMBBEndIdx(MBB);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000498 }
499
Lang Hames6e2968c2010-09-25 12:04:16 +0000500 SlotIndex defIdx = getMBBStartIdx(MBB);
501 assert(getInstructionFromIndex(defIdx) == 0 &&
502 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000503 VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000504 vni->setIsPHIDef(true);
505 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000506
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000507 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000508 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000509}
510
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000511/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000512/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000513/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000514/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000515void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000516 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000517 << "********** Function: "
518 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000519
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000520 RegMaskBlocks.resize(mf_->getNumBlockIDs());
521
Evan Chengd129d732009-07-17 19:43:40 +0000522 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000523 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
524 MBBI != E; ++MBBI) {
525 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000526 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
527
Evan Cheng00a99a32010-02-06 09:07:11 +0000528 if (MBB->empty())
529 continue;
530
Owen Anderson134eb732008-09-21 20:43:24 +0000531 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000532 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000533 DEBUG(dbgs() << "BB#" << MBB->getNumber()
534 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000535
Dan Gohmancb406c22007-10-03 19:26:29 +0000536 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000537 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000538 LE = MBB->livein_end(); LI != LE; ++LI) {
539 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000540 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000541
Owen Anderson99500ae2008-09-15 22:00:38 +0000542 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000543 if (getInstructionFromIndex(MIIndex) == 0)
544 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000545
Dale Johannesen1caedd02010-01-22 22:38:21 +0000546 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
547 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000548 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000549 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000550 continue;
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000551 assert(indexes_->getInstructionFromIndex(MIIndex) == MI &&
552 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000553
Evan Cheng438f7bc2006-11-10 08:43:01 +0000554 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000555 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
556 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000557
558 // Collect register masks.
559 if (MO.isRegMask()) {
560 RegMaskSlots.push_back(MIIndex.getRegSlot());
561 RegMaskBits.push_back(MO.getRegMask());
562 continue;
563 }
564
Evan Chengd129d732009-07-17 19:43:40 +0000565 if (!MO.isReg() || !MO.getReg())
566 continue;
567
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000568 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000569 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000570 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000571 else if (MO.isUndef())
572 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000573 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000574
Lang Hames233a60e2009-11-03 23:52:08 +0000575 // Move to the next instr slot.
576 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000577 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000578
579 // Compute the number of register mask instructions in this block.
580 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
581 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000582 }
Evan Chengd129d732009-07-17 19:43:40 +0000583
584 // Create empty intervals for registers defined by implicit_def's (except
585 // for those implicit_def that define values which are liveout of their
586 // blocks.
587 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
588 unsigned UndefReg = UndefUses[i];
589 (void)getOrCreateInterval(UndefReg);
590 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000591}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000592
Owen Anderson03857b22008-08-13 21:49:13 +0000593LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000594 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000595 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000596}
Evan Chengf2fbca62007-11-12 06:35:08 +0000597
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000598/// dupInterval - Duplicate a live interval. The caller is responsible for
599/// managing the allocated memory.
600LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
601 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000602 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000603 return NewLI;
604}
605
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000606/// shrinkToUses - After removing some uses of a register, shrink its live
607/// range to just the remaining uses. This method does not compute reaching
608/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000609bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000610 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000611 DEBUG(dbgs() << "Shrink: " << *li << '\n');
612 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000613 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000614 // Find all the values used, including PHI kills.
615 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
616
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000617 // Blocks that have already been added to WorkList as live-out.
618 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
619
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000620 // Visit all instructions reading li->reg.
621 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li->reg);
622 MachineInstr *UseMI = I.skipInstruction();) {
623 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
624 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000625 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000626 // Note: This intentionally picks up the wrong VNI in case of an EC redef.
627 // See below.
628 VNInfo *VNI = li->getVNInfoBefore(Idx);
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000629 if (!VNI) {
630 // This shouldn't happen: readsVirtualRegister returns true, but there is
631 // no live value. It is likely caused by a target getting <undef> flags
632 // wrong.
633 DEBUG(dbgs() << Idx << '\t' << *UseMI
634 << "Warning: Instr claims to read non-existent value in "
635 << *li << '\n');
636 continue;
637 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000638 // Special case: An early-clobber tied operand reads and writes the
639 // register one slot early. The getVNInfoBefore call above would have
640 // picked up the value defined by UseMI. Adjust the kill slot and value.
641 if (SlotIndex::isSameInstr(VNI->def, Idx)) {
642 Idx = VNI->def;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000643 VNI = li->getVNInfoBefore(Idx);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000644 assert(VNI && "Early-clobber tied value not available");
645 }
646 WorkList.push_back(std::make_pair(Idx, VNI));
647 }
648
649 // Create a new live interval with only minimal live segments per def.
650 LiveInterval NewLI(li->reg, 0);
651 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
652 I != E; ++I) {
653 VNInfo *VNI = *I;
654 if (VNI->isUnused())
655 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000656 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000657 }
658
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000659 // Keep track of the PHIs that are in use.
660 SmallPtrSet<VNInfo*, 8> UsedPHIs;
661
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000662 // Extend intervals to reach all uses in WorkList.
663 while (!WorkList.empty()) {
664 SlotIndex Idx = WorkList.back().first;
665 VNInfo *VNI = WorkList.back().second;
666 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000667 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000668 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000669
670 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000671 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000672 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000673 assert(ExtVNI == VNI && "Unexpected existing value number");
674 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000675 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000676 continue;
677 // The PHI is live, make sure the predecessors are live-out.
678 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
679 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000680 if (!LiveOut.insert(*PI))
681 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000682 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000683 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000684 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000685 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000686 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000687 continue;
688 }
689
690 // VNI is live-in to MBB.
691 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000692 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000693
694 // Make sure VNI is live-out from the predecessors.
695 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
696 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000697 if (!LiveOut.insert(*PI))
698 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000699 SlotIndex Stop = getMBBEndIdx(*PI);
700 assert(li->getVNInfoBefore(Stop) == VNI &&
701 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000702 WorkList.push_back(std::make_pair(Stop, VNI));
703 }
704 }
705
706 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000707 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000708 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
709 I != E; ++I) {
710 VNInfo *VNI = *I;
711 if (VNI->isUnused())
712 continue;
713 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
714 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000715 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000716 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000717 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000718 // This is a dead PHI. Remove it.
719 VNI->setIsUnused(true);
720 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000721 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
722 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000723 } else {
724 // This is a dead def. Make sure the instruction knows.
725 MachineInstr *MI = getInstructionFromIndex(VNI->def);
726 assert(MI && "No instruction defining live value");
727 MI->addRegisterDead(li->reg, tri_);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000728 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000729 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000730 dead->push_back(MI);
731 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000732 }
733 }
734
735 // Move the trimmed ranges back.
736 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000737 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000738 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000739}
740
741
Evan Chengf2fbca62007-11-12 06:35:08 +0000742//===----------------------------------------------------------------------===//
743// Register allocator hooks.
744//
745
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000746void LiveIntervals::addKillFlags() {
747 for (iterator I = begin(), E = end(); I != E; ++I) {
748 unsigned Reg = I->first;
749 if (TargetRegisterInfo::isPhysicalRegister(Reg))
750 continue;
751 if (mri_->reg_nodbg_empty(Reg))
752 continue;
753 LiveInterval *LI = I->second;
754
755 // Every instruction that kills Reg corresponds to a live range end point.
756 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
757 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000758 // A block index indicates an MBB edge.
759 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000760 continue;
761 MachineInstr *MI = getInstructionFromIndex(RI->end);
762 if (!MI)
763 continue;
764 MI->addRegisterKilled(Reg, NULL);
765 }
766 }
767}
768
Matt Beaumont-Gaybaffe7a2012-01-30 19:26:20 +0000769#ifndef NDEBUG
Lang Hames907cc8f2012-01-27 22:36:19 +0000770static bool intervalRangesSane(const LiveInterval& li) {
771 if (li.empty()) {
772 return true;
773 }
774
775 SlotIndex lastEnd = li.begin()->start;
776 for (LiveInterval::const_iterator lrItr = li.begin(), lrEnd = li.end();
777 lrItr != lrEnd; ++lrItr) {
778 const LiveRange& lr = *lrItr;
779 if (lastEnd > lr.start || lr.start >= lr.end)
780 return false;
781 lastEnd = lr.end;
782 }
783
784 return true;
785}
Matt Beaumont-Gaybaffe7a2012-01-30 19:26:20 +0000786#endif
Lang Hames907cc8f2012-01-27 22:36:19 +0000787
788template <typename DefSetT>
789static void handleMoveDefs(LiveIntervals& lis, SlotIndex origIdx,
790 SlotIndex miIdx, const DefSetT& defs) {
791 for (typename DefSetT::const_iterator defItr = defs.begin(),
792 defEnd = defs.end();
793 defItr != defEnd; ++defItr) {
794 unsigned def = *defItr;
795 LiveInterval& li = lis.getInterval(def);
796 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot());
797 assert(lr != 0 && "No range for def?");
798 lr->start = miIdx.getRegSlot();
799 lr->valno->def = miIdx.getRegSlot();
800 assert(intervalRangesSane(li) && "Broke live interval moving def.");
801 }
802}
803
804template <typename DeadDefSetT>
805static void handleMoveDeadDefs(LiveIntervals& lis, SlotIndex origIdx,
806 SlotIndex miIdx, const DeadDefSetT& deadDefs) {
807 for (typename DeadDefSetT::const_iterator deadDefItr = deadDefs.begin(),
808 deadDefEnd = deadDefs.end();
809 deadDefItr != deadDefEnd; ++deadDefItr) {
810 unsigned deadDef = *deadDefItr;
811 LiveInterval& li = lis.getInterval(deadDef);
812 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot());
813 assert(lr != 0 && "No range for dead def?");
814 assert(lr->start == origIdx.getRegSlot() && "Bad dead range start?");
815 assert(lr->end == origIdx.getDeadSlot() && "Bad dead range end?");
816 assert(lr->valno->def == origIdx.getRegSlot() && "Bad dead valno def.");
817 LiveRange t(*lr);
818 t.start = miIdx.getRegSlot();
819 t.valno->def = miIdx.getRegSlot();
820 t.end = miIdx.getDeadSlot();
821 li.removeRange(*lr);
822 li.addRange(t);
823 assert(intervalRangesSane(li) && "Broke live interval moving dead def.");
824 }
825}
826
827template <typename ECSetT>
828static void handleMoveECs(LiveIntervals& lis, SlotIndex origIdx,
829 SlotIndex miIdx, const ECSetT& ecs) {
830 for (typename ECSetT::const_iterator ecItr = ecs.begin(), ecEnd = ecs.end();
831 ecItr != ecEnd; ++ecItr) {
832 unsigned ec = *ecItr;
833 LiveInterval& li = lis.getInterval(ec);
834 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot(true));
835 assert(lr != 0 && "No range for early clobber?");
836 assert(lr->start == origIdx.getRegSlot(true) && "Bad EC range start?");
837 assert(lr->end == origIdx.getRegSlot() && "Bad EC range end.");
838 assert(lr->valno->def == origIdx.getRegSlot(true) && "Bad EC valno def.");
839 LiveRange t(*lr);
840 t.start = miIdx.getRegSlot(true);
841 t.valno->def = miIdx.getRegSlot(true);
842 t.end = miIdx.getRegSlot();
843 li.removeRange(*lr);
844 li.addRange(t);
845 assert(intervalRangesSane(li) && "Broke live interval moving EC.");
846 }
847}
848
Lang Hamesfb08b902012-02-09 04:45:38 +0000849static void moveKillFlags(unsigned reg, SlotIndex oldIdx, SlotIndex newIdx,
850 LiveIntervals& lis,
851 const TargetRegisterInfo& tri) {
852 MachineInstr* oldKillMI = lis.getInstructionFromIndex(oldIdx);
853 MachineInstr* newKillMI = lis.getInstructionFromIndex(newIdx);
854 assert(oldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
855 assert(!newKillMI->killsRegister(reg) && "New kill instr is already a kill.");
856 oldKillMI->clearRegisterKills(reg, &tri);
857 newKillMI->addRegisterKilled(reg, &tri);
858}
859
Lang Hames907cc8f2012-01-27 22:36:19 +0000860template <typename UseSetT>
861static void handleMoveUses(const MachineBasicBlock *mbb,
862 const MachineRegisterInfo& mri,
Lang Hamesfb08b902012-02-09 04:45:38 +0000863 const TargetRegisterInfo& tri,
Lang Hames907cc8f2012-01-27 22:36:19 +0000864 const BitVector& reservedRegs, LiveIntervals &lis,
865 SlotIndex origIdx, SlotIndex miIdx,
866 const UseSetT &uses) {
867 bool movingUp = miIdx < origIdx;
868 for (typename UseSetT::const_iterator usesItr = uses.begin(),
869 usesEnd = uses.end();
870 usesItr != usesEnd; ++usesItr) {
871 unsigned use = *usesItr;
872 if (!lis.hasInterval(use))
873 continue;
874 if (TargetRegisterInfo::isPhysicalRegister(use) && reservedRegs.test(use))
875 continue;
876 LiveInterval& li = lis.getInterval(use);
877 LiveRange* lr = li.getLiveRangeBefore(origIdx.getRegSlot());
878 assert(lr != 0 && "No range for use?");
879 bool liveThrough = lr->end > origIdx.getRegSlot();
880
881 if (movingUp) {
882 // If moving up and liveThrough - nothing to do.
883 // If not live through we need to extend the range to the last use
884 // between the old location and the new one.
885 if (!liveThrough) {
886 SlotIndex lastUseInRange = miIdx.getRegSlot();
887 for (MachineRegisterInfo::use_iterator useI = mri.use_begin(use),
888 useE = mri.use_end();
889 useI != useE; ++useI) {
890 const MachineInstr* mopI = &*useI;
891 const MachineOperand& mop = useI.getOperand();
892 SlotIndex instSlot = lis.getSlotIndexes()->getInstructionIndex(mopI);
893 SlotIndex opSlot = instSlot.getRegSlot(mop.isEarlyClobber());
Lang Hamesfb08b902012-02-09 04:45:38 +0000894 if (opSlot > lastUseInRange && opSlot < origIdx)
Lang Hames907cc8f2012-01-27 22:36:19 +0000895 lastUseInRange = opSlot;
Lang Hames907cc8f2012-01-27 22:36:19 +0000896 }
Lang Hamesfb08b902012-02-09 04:45:38 +0000897
898 // If we found a new instr endpoint update the kill flags.
899 if (lastUseInRange != miIdx.getRegSlot())
900 moveKillFlags(use, miIdx, lastUseInRange, lis, tri);
901
902 // Fix up the range end.
Lang Hames907cc8f2012-01-27 22:36:19 +0000903 lr->end = lastUseInRange;
904 }
905 } else {
906 // Moving down is easy - the existing live range end tells us where
907 // the last kill is.
908 if (!liveThrough) {
909 // Easy fix - just update the range endpoint.
910 lr->end = miIdx.getRegSlot();
911 } else {
912 bool liveOut = lr->end >= lis.getSlotIndexes()->getMBBEndIdx(mbb);
913 if (!liveOut && miIdx.getRegSlot() > lr->end) {
Lang Hamesfb08b902012-02-09 04:45:38 +0000914 moveKillFlags(use, lr->end, miIdx, lis, tri);
Lang Hames907cc8f2012-01-27 22:36:19 +0000915 lr->end = miIdx.getRegSlot();
916 }
917 }
918 }
919 assert(intervalRangesSane(li) && "Broke live interval moving use.");
920 }
921}
922
923void LiveIntervals::moveInstr(MachineBasicBlock::iterator insertPt,
924 MachineInstr *mi) {
925 MachineBasicBlock* mbb = mi->getParent();
Lang Hames3f8d3c72012-01-27 23:52:25 +0000926 assert((insertPt == mbb->end() || insertPt->getParent() == mbb) &&
Lang Hames907cc8f2012-01-27 22:36:19 +0000927 "Cannot handle moves across basic block boundaries.");
928 assert(&*insertPt != mi && "No-op move requested?");
Andrew Trick99a7a132012-02-08 02:17:25 +0000929 assert(!mi->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames907cc8f2012-01-27 22:36:19 +0000930
931 // Grab the original instruction index.
932 SlotIndex origIdx = indexes_->getInstructionIndex(mi);
933
934 // Move the machine instr and obtain its new index.
935 indexes_->removeMachineInstrFromMaps(mi);
Lang Hamesfb08b902012-02-09 04:45:38 +0000936 mbb->splice(insertPt, mbb, mi);
Lang Hames907cc8f2012-01-27 22:36:19 +0000937 SlotIndex miIdx = indexes_->insertMachineInstrInMaps(mi);
938
939 // Pick the direction.
940 bool movingUp = miIdx < origIdx;
941
942 // Collect the operands.
943 DenseSet<unsigned> uses, defs, deadDefs, ecs;
944 for (MachineInstr::mop_iterator mopItr = mi->operands_begin(),
945 mopEnd = mi->operands_end();
946 mopItr != mopEnd; ++mopItr) {
947 const MachineOperand& mop = *mopItr;
948
949 if (!mop.isReg() || mop.getReg() == 0)
950 continue;
951 unsigned reg = mop.getReg();
Lang Hames907cc8f2012-01-27 22:36:19 +0000952
953 if (mop.readsReg() && !ecs.count(reg)) {
954 uses.insert(reg);
955 }
956 if (mop.isDef()) {
957 if (mop.isDead()) {
958 assert(!defs.count(reg) && "Can't mix defs with dead-defs.");
959 deadDefs.insert(reg);
960 } else if (mop.isEarlyClobber()) {
961 uses.erase(reg);
962 ecs.insert(reg);
963 } else {
964 assert(!deadDefs.count(reg) && "Can't mix defs with dead-defs.");
965 defs.insert(reg);
966 }
967 }
968 }
969
970 BitVector reservedRegs(tri_->getReservedRegs(*mbb->getParent()));
971
972 if (movingUp) {
Lang Hamesfb08b902012-02-09 04:45:38 +0000973 handleMoveUses(mbb, *mri_, *tri_, reservedRegs, *this, origIdx, miIdx, uses);
Lang Hames907cc8f2012-01-27 22:36:19 +0000974 handleMoveECs(*this, origIdx, miIdx, ecs);
975 handleMoveDeadDefs(*this, origIdx, miIdx, deadDefs);
976 handleMoveDefs(*this, origIdx, miIdx, defs);
977 } else {
978 handleMoveDefs(*this, origIdx, miIdx, defs);
979 handleMoveDeadDefs(*this, origIdx, miIdx, deadDefs);
980 handleMoveECs(*this, origIdx, miIdx, ecs);
Lang Hamesfb08b902012-02-09 04:45:38 +0000981 handleMoveUses(mbb, *mri_, *tri_, reservedRegs, *this, origIdx, miIdx, uses);
Lang Hames907cc8f2012-01-27 22:36:19 +0000982 }
983}
984
Evan Chengd70dbb52008-02-22 09:24:50 +0000985/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
986/// allow one) virtual register operand, then its uses are implicitly using
987/// the register. Returns the virtual register.
988unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
989 MachineInstr *MI) const {
990 unsigned RegOp = 0;
991 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
992 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000993 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000994 continue;
995 unsigned Reg = MO.getReg();
996 if (Reg == 0 || Reg == li.reg)
997 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000998
Chris Lattner1873d0c2009-06-27 04:06:41 +0000999 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
1000 !allocatableRegs_[Reg])
1001 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +00001002 RegOp = MO.getReg();
Lang Hames6c76e802012-01-25 21:53:23 +00001003 break; // Found vreg operand - leave the loop.
Evan Chengd70dbb52008-02-22 09:24:50 +00001004 }
1005 return RegOp;
1006}
1007
1008/// isValNoAvailableAt - Return true if the val# of the specified interval
1009/// which reaches the given instruction also reaches the specified use index.
1010bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +00001011 SlotIndex UseIdx) const {
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +00001012 VNInfo *UValNo = li.getVNInfoAt(UseIdx);
1013 return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI));
Evan Chengd70dbb52008-02-22 09:24:50 +00001014}
1015
Evan Chengf2fbca62007-11-12 06:35:08 +00001016/// isReMaterializable - Returns true if the definition MI of the specified
1017/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001018bool
1019LiveIntervals::isReMaterializable(const LiveInterval &li,
1020 const VNInfo *ValNo, MachineInstr *MI,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001021 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001022 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001023 if (DisableReMat)
1024 return false;
1025
Dan Gohmana70dca12009-10-09 23:27:56 +00001026 if (!tii_->isTriviallyReMaterializable(MI, aa_))
1027 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +00001028
Dan Gohmana70dca12009-10-09 23:27:56 +00001029 // Target-specific code can mark an instruction as being rematerializable
1030 // if it has one virtual reg use, though it had better be something like
1031 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001032 unsigned ImpUse = getReMatImplicitUse(li, MI);
1033 if (ImpUse) {
1034 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +00001035 for (MachineRegisterInfo::use_nodbg_iterator
1036 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
1037 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001038 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +00001039 SlotIndex UseIdx = getInstructionIndex(UseMI);
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +00001040 if (li.getVNInfoAt(UseIdx) != ValNo)
Dan Gohman6d69ba82008-07-25 00:02:30 +00001041 continue;
1042 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1043 return false;
1044 }
Evan Chengdc377862008-09-30 15:44:16 +00001045
1046 // If a register operand of the re-materialized instruction is going to
1047 // be spilled next, then it's not legal to re-materialize this instruction.
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001048 if (SpillIs)
1049 for (unsigned i = 0, e = SpillIs->size(); i != e; ++i)
1050 if (ImpUse == (*SpillIs)[i]->reg)
1051 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001052 }
1053 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001054}
1055
1056/// isReMaterializable - Returns true if every definition of MI of every
1057/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001058bool
1059LiveIntervals::isReMaterializable(const LiveInterval &li,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001060 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001061 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001062 isLoad = false;
1063 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1064 i != e; ++i) {
1065 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001066 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001067 continue; // Dead val#.
1068 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001069 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Lang Hames6e2968c2010-09-25 12:04:16 +00001070 if (!ReMatDefMI)
1071 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001072 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001073 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001074 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001075 return false;
1076 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001077 }
1078 return true;
1079}
1080
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +00001081MachineBasicBlock*
1082LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
1083 // A local live range must be fully contained inside the block, meaning it is
1084 // defined and killed at instructions, not at block boundaries. It is not
1085 // live in or or out of any block.
1086 //
1087 // It is technically possible to have a PHI-defined live range identical to a
1088 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +00001089
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +00001090 SlotIndex Start = LI.beginIndex();
1091 if (Start.isBlock())
1092 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +00001093
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +00001094 SlotIndex Stop = LI.endIndex();
1095 if (Stop.isBlock())
1096 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +00001097
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +00001098 // getMBBFromIndex doesn't need to search the MBB table when both indexes
1099 // belong to proper instructions.
1100 MachineBasicBlock *MBB1 = indexes_->getMBBFromIndex(Start);
1101 MachineBasicBlock *MBB2 = indexes_->getMBBFromIndex(Stop);
1102 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +00001103}
1104
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001105float
1106LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1107 // Limit the loop depth ridiculousness.
1108 if (loopDepth > 200)
1109 loopDepth = 200;
1110
1111 // The loop depth is used to roughly estimate the number of times the
1112 // instruction is executed. Something like 10^d is simple, but will quickly
1113 // overflow a float. This expression behaves like 10^d for small d, but is
1114 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1115 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +00001116 // By the way, powf() might be unavailable here. For consistency,
1117 // We may take pow(double,double).
1118 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001119
1120 return (isDef + isUse) * lc;
1121}
1122
Owen Andersonc4dc1322008-06-05 17:15:43 +00001123LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00001124 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00001125 LiveInterval& Interval = getOrCreateInterval(reg);
1126 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +00001127 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +00001128 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00001129 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00001130 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +00001131 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00001132 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00001133 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001134
Owen Andersonc4dc1322008-06-05 17:15:43 +00001135 return LR;
1136}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001137
1138
1139//===----------------------------------------------------------------------===//
1140// Register mask functions
1141//===----------------------------------------------------------------------===//
1142
1143bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
1144 BitVector &UsableRegs) {
1145 if (LI.empty())
1146 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +00001147 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
1148
1149 // Use a smaller arrays for local live ranges.
1150 ArrayRef<SlotIndex> Slots;
1151 ArrayRef<const uint32_t*> Bits;
1152 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
1153 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
1154 Bits = getRegMaskBitsInBlock(MBB->getNumber());
1155 } else {
1156 Slots = getRegMaskSlots();
1157 Bits = getRegMaskBits();
1158 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001159
1160 // We are going to enumerate all the register mask slots contained in LI.
1161 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001162 ArrayRef<SlotIndex>::iterator SlotI =
1163 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
1164 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
1165
1166 // No slots in range, LI begins after the last call.
1167 if (SlotI == SlotE)
1168 return false;
1169
1170 bool Found = false;
1171 for (;;) {
1172 assert(*SlotI >= LiveI->start);
1173 // Loop over all slots overlapping this segment.
1174 while (*SlotI < LiveI->end) {
1175 // *SlotI overlaps LI. Collect mask bits.
1176 if (!Found) {
1177 // This is the first overlap. Initialize UsableRegs to all ones.
1178 UsableRegs.clear();
1179 UsableRegs.resize(tri_->getNumRegs(), true);
1180 Found = true;
1181 }
1182 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +00001183 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001184 if (++SlotI == SlotE)
1185 return Found;
1186 }
1187 // *SlotI is beyond the current LI segment.
1188 LiveI = LI.advanceTo(LiveI, *SlotI);
1189 if (LiveI == LiveE)
1190 return Found;
1191 // Advance SlotI until it overlaps.
1192 while (*SlotI < LiveI->start)
1193 if (++SlotI == SlotE)
1194 return Found;
1195 }
1196}