blob: 51f052540608c646e5e348da8414ec9b251499ed [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
18// PowerPC specific DAG Nodes.
19//
20
21def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
22def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
23def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
24
Chris Lattner9c73f092005-10-25 20:55:47 +000025def PPCfsel : SDNode<"PPCISD::FSEL",
26 // Type constraint for fsel.
27 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
28 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000029
Chris Lattner860e8862005-11-17 07:30:41 +000030def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
31def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
32
Chris Lattner4172b102005-12-06 02:10:38 +000033// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
34// amounts. These nodes are generated by the multi-precision shift code.
35def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
36 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
37]>;
38def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
39def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
40def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
41
Chris Lattner937a79d2005-12-04 19:01:59 +000042// These are target-independent nodes, but have target-specific formats.
43def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
44def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
45def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
46
Chris Lattner47f01f12005-09-08 19:50:41 +000047//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000048// PowerPC specific transformation functions and pattern fragments.
49//
Nate Begeman8d948322005-10-19 01:12:32 +000050
Nate Begeman2d5aff72005-10-19 18:42:01 +000051def SHL32 : SDNodeXForm<imm, [{
52 // Transformation function: 31 - imm
53 return getI32Imm(31 - N->getValue());
54}]>;
55
56def SHL64 : SDNodeXForm<imm, [{
57 // Transformation function: 63 - imm
58 return getI32Imm(63 - N->getValue());
59}]>;
60
61def SRL32 : SDNodeXForm<imm, [{
62 // Transformation function: 32 - imm
63 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
64}]>;
65
66def SRL64 : SDNodeXForm<imm, [{
67 // Transformation function: 64 - imm
68 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
69}]>;
70
Chris Lattner2eb25172005-09-09 00:39:56 +000071def LO16 : SDNodeXForm<imm, [{
72 // Transformation function: get the low 16 bits.
73 return getI32Imm((unsigned short)N->getValue());
74}]>;
75
76def HI16 : SDNodeXForm<imm, [{
77 // Transformation function: shift the immediate value down into the low bits.
78 return getI32Imm((unsigned)N->getValue() >> 16);
79}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000080
Chris Lattner79d0e9f2005-09-28 23:07:13 +000081def HA16 : SDNodeXForm<imm, [{
82 // Transformation function: shift the immediate value down into the low bits.
83 signed int Val = N->getValue();
84 return getI32Imm((Val - (signed short)Val) >> 16);
85}]>;
86
87
Chris Lattner3e63ead2005-09-08 17:33:10 +000088def immSExt16 : PatLeaf<(imm), [{
89 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
90 // field. Used by instructions like 'addi'.
91 return (int)N->getValue() == (short)N->getValue();
92}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000093def immZExt16 : PatLeaf<(imm), [{
94 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
95 // field. Used by instructions like 'ori'.
96 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000097}], LO16>;
98
Chris Lattner3e63ead2005-09-08 17:33:10 +000099def imm16Shifted : PatLeaf<(imm), [{
100 // imm16Shifted predicate - True if only bits in the top 16-bits of the
101 // immediate are set. Used by instructions like 'addis'.
102 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000103}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000104
Chris Lattnerbfde0802005-09-08 17:40:49 +0000105/*
106// Example of a legalize expander: Only for PPC64.
107def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
108 [(set f64:$tmp , (FCTIDZ f64:$src)),
109 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
110 (store f64:$tmp, i32:$tmpFI),
111 (set i64:$dst, (load i32:$tmpFI))],
112 Subtarget_PPC64>;
113*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000114
Chris Lattner47f01f12005-09-08 19:50:41 +0000115//===----------------------------------------------------------------------===//
116// PowerPC Flag Definitions.
117
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000118class isPPC64 { bit PPC64 = 1; }
119class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000120class isDOT {
121 list<Register> Defs = [CR0];
122 bit RC = 1;
123}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000124
Chris Lattner47f01f12005-09-08 19:50:41 +0000125
126
127//===----------------------------------------------------------------------===//
128// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000129
Chris Lattner4345a4a2005-09-14 20:53:05 +0000130def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000131 let PrintMethod = "printU5ImmOperand";
132}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000133def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000134 let PrintMethod = "printU6ImmOperand";
135}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000136def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000137 let PrintMethod = "printS16ImmOperand";
138}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000139def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000140 let PrintMethod = "printU16ImmOperand";
141}
Chris Lattner841d12d2005-10-18 16:51:22 +0000142def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
143 let PrintMethod = "printS16X4ImmOperand";
144}
Chris Lattner1e484782005-12-04 18:42:54 +0000145def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000146 let PrintMethod = "printBranchOperand";
147}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000148def calltarget : Operand<i32> {
149 let PrintMethod = "printCallOperand";
150}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000151def aaddr : Operand<i32> {
152 let PrintMethod = "printAbsAddrOperand";
153}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000154def piclabel: Operand<i32> {
155 let PrintMethod = "printPICLabel";
156}
Nate Begemaned428532004-09-04 05:00:00 +0000157def symbolHi: Operand<i32> {
158 let PrintMethod = "printSymbolHi";
159}
160def symbolLo: Operand<i32> {
161 let PrintMethod = "printSymbolLo";
162}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000163def crbitm: Operand<i8> {
164 let PrintMethod = "printcrbitm";
165}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000166
Chris Lattner47f01f12005-09-08 19:50:41 +0000167
Chris Lattner47f01f12005-09-08 19:50:41 +0000168//===----------------------------------------------------------------------===//
169// PowerPC Instruction Definitions.
170
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000171// Pseudo-instructions:
Chris Lattner3075a4e2005-10-25 20:58:43 +0000172def PHI : Pseudo<(ops variable_ops), "; PHI", []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000173
Chris Lattner937a79d2005-12-04 19:01:59 +0000174let isLoad = 1, hasCtrlDep = 1 in {
175def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
176 "; ADJCALLSTACKDOWN",
177 [(callseq_start imm:$amt)]>;
178def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
179 "; ADJCALLSTACKUP",
180 [(callseq_end imm:$amt)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000181}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000182def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
183 [(set GPRC:$rD, (undef))]>;
184def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8",
185 [(set F8RC:$rD, (undef))]>;
186def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4",
187 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000188
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000189// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
190// scheduler into a branch sequence.
191let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
192 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000193 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000194 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000195 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000196 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000197 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000198}
199
200
Chris Lattner47f01f12005-09-08 19:50:41 +0000201let isTerminator = 1 in {
202 let isReturn = 1 in
Jim Laskey53842142005-10-19 19:51:16 +0000203 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB>;
204 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000205}
206
Chris Lattner7a823bd2005-02-15 20:26:49 +0000207let Defs = [LR] in
Chris Lattner3075a4e2005-10-25 20:58:43 +0000208 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000209
Chris Lattner60a4ab22005-12-04 18:48:01 +0000210let isBranch = 1, isTerminator = 1, hasCtrlDep = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000211 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
212 target:$true, target:$false),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000213 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000214 def B : IForm<18, 0, 0, (ops target:$dst),
215 "b $dst", BrB,
216 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000217
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000218 // FIXME: 4*CR# needs to be added to the BI field!
219 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000220 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000221 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000222 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000223 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000224 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000225 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000226 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000227 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000228 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000229 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000230 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000231 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000232 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
233 "bun $crS, $block", BrB>;
234 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
235 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000236}
237
Chris Lattnerfc879282005-05-15 20:11:44 +0000238let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000239 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000240 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
241 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000242 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000243 CR0,CR1,CR5,CR6,CR7] in {
244 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000245 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
246 "bl $func", BrB, []>;
247 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
248 "bla $func", BrB, []>;
Nate Begeman422b0ce2005-11-16 00:48:01 +0000249 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000250}
251
Nate Begeman07aada82004-08-30 02:28:06 +0000252// D-Form instructions. Most instructions that perform an operation on a
253// register and an immediate are of this type.
254//
Nate Begemanb816f022004-10-07 22:30:03 +0000255let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000256def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000257 "lbz $rD, $disp($rA)", LdStGeneral,
258 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000259def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000260 "lha $rD, $disp($rA)", LdStLHA,
261 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000262def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000263 "lhz $rD, $disp($rA)", LdStGeneral,
264 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000265def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000266 "lmw $rD, $disp($rA)", LdStLMW,
267 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000268def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000269 "lwz $rD, $disp($rA)", LdStGeneral,
270 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000271def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000272 "lwzu $rD, $disp($rA)", LdStGeneral,
273 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000274}
Chris Lattner57226fb2005-04-19 04:59:28 +0000275def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000276 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000277 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000278def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000279 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000280 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000281def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000282 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000283 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000284def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000285 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000286 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000287def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000288 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000289 [(set GPRC:$rD, (add GPRC:$rA,
290 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000291def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000292 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000293 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000294def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000295 "subfic $rD, $rA, $imm", IntGeneral,
Chris Lattnere0255742005-09-28 22:47:06 +0000296 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000297def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000298 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000299 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000300def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000301 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000302 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000303let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000304def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000305 "stmw $rS, $disp($rA)", LdStLMW,
306 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000307def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000308 "stb $rS, $disp($rA)", LdStGeneral,
309 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000310def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000311 "sth $rS, $disp($rA)", LdStGeneral,
312 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000313def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000314 "stw $rS, $disp($rA)", LdStGeneral,
315 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000316def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000317 "stwu $rS, $disp($rA)", LdStGeneral,
318 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000319}
Chris Lattner57226fb2005-04-19 04:59:28 +0000320def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000321 "andi. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000322 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000323def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000324 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000325 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000326def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000327 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000328 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000329def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000330 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000331 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000332def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000333 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000334 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000335def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000336 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000337 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000338def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
339 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000340def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000341 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000342def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000343 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000344def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000345 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000346def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000347 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000348def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000349 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000350def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000351 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000352let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000353def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000354 "lfs $rD, $disp($rA)", LdStLFDU,
355 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000356def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000357 "lfd $rD, $disp($rA)", LdStLFD,
358 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000359}
360let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000361def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000362 "stfs $rS, $disp($rA)", LdStUX,
363 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000364def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000365 "stfd $rS, $disp($rA)", LdStUX,
366 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000367}
Nate Begemaned428532004-09-04 05:00:00 +0000368
369// DS-Form instructions. Load/Store instructions available in PPC-64
370//
Nate Begemanb816f022004-10-07 22:30:03 +0000371let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000372def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000373 "lwa $rT, $DS($rA)", LdStLWA,
374 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000375def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000376 "ld $rT, $DS($rA)", LdStLD,
377 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000378}
379let isStore = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000380def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000381 "std $rT, $DS($rA)", LdStSTD,
382 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000383def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000384 "stdu $rT, $DS($rA)", LdStSTD,
385 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000386}
Nate Begemanc3306122004-08-21 05:56:39 +0000387
Nate Begeman07aada82004-08-30 02:28:06 +0000388// X-Form instructions. Most instructions that perform an operation on a
389// register and another register are of this type.
390//
Nate Begemanb816f022004-10-07 22:30:03 +0000391let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000392def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000393 "lbzx $dst, $base, $index", LdStGeneral,
394 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000395def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000396 "lhax $dst, $base, $index", LdStLHA,
397 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000398def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000399 "lhzx $dst, $base, $index", LdStGeneral,
400 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000401def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000402 "lwax $dst, $base, $index", LdStLHA,
403 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000404def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000405 "lwzx $dst, $base, $index", LdStGeneral,
406 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000407def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000408 "ldx $dst, $base, $index", LdStLD,
409 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000410def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000411 "lvebx $vD, $base, $rA", LdStGeneral,
412 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000413def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000414 "lvehx $vD, $base, $rA", LdStGeneral,
415 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000416def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000417 "lvewx $vD, $base, $rA", LdStGeneral,
418 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000419def LVX : XForm_1<31, 103, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000420 "lvx $vD, $base, $rA", LdStGeneral,
421 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000422}
Nate Begeman09761222005-12-09 23:54:18 +0000423def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
424 "lvsl $vD, $base, $rA", LdStGeneral,
425 []>;
426def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
427 "lvsl $vD, $base, $rA", LdStGeneral,
428 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000429def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000430 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000431 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000432def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000433 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000434 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000435def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000436 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000437 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000438def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000439 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000440 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000441def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000442 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000443 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000444def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000445 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000446 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000447def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000448 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000449 []>;
450def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000451 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000452 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000453def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000454 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000455 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000456def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000457 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000458 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000459def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000460 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000461 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
462def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000463 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000464 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000465def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000466 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000467 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000468def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000469 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000470 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000471def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000472 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000473 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000474def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000475 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000476 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000477def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000478 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000479 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000480def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000481 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000482 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000483def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000484 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000485 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000486let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000487def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000488 "stbx $rS, $rA, $rB", LdStGeneral,
489 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000490def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000491 "sthx $rS, $rA, $rB", LdStGeneral,
492 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000493def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000494 "stwx $rS, $rA, $rB", LdStGeneral,
495 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000496def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000497 "stwux $rS, $rA, $rB", LdStGeneral,
498 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000499def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000500 "stdx $rS, $rA, $rB", LdStSTD,
501 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000502def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000503 "stdux $rS, $rA, $rB", LdStSTD,
504 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000505def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000506 "stvebx $rS, $rA, $rB", LdStGeneral,
507 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000508def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000509 "stvehx $rS, $rA, $rB", LdStGeneral,
510 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000511def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000512 "stvewx $rS, $rA, $rB", LdStGeneral,
513 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000514def STVX : XForm_8<31, 231, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000515 "stvx $rS, $rA, $rB", LdStGeneral,
516 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000517}
Chris Lattner883059f2005-04-19 05:15:18 +0000518def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000519 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000520 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000521def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000522 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000523 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000524def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000525 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000526 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000527def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000528 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000529 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000530def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
531 "extsw $rA, $rS", IntGeneral,
532 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000533def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000534 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000535def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000536 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000537def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000538 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000539def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000540 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000541def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000542 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000543def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000544 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000545//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000546// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000547def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000548 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000549def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000550 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000551
Nate Begemanb816f022004-10-07 22:30:03 +0000552let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000553def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000554 "lfsx $dst, $base, $index", LdStLFDU,
555 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000556def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Nate Begeman09761222005-12-09 23:54:18 +0000557 "lfdx $dst, $base, $index", LdStLFDU,
558 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000559}
Chris Lattner919c0322005-10-01 01:35:02 +0000560def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000561 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000562 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000563def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000564 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000565 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000566def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000567 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000568 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000569def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000570 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000571 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000572def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000573 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000574 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
575def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000576 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000577 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000578
579/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
580def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000581 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000582 []>; // (set F4RC:$frD, F4RC:$frB)
583def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000585 []>; // (set F8RC:$frD, F8RC:$frB)
586def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000587 "fmr $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000588 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000589
590// These are artificially split into two different forms, for 4/8 byte FP.
591def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000592 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000593 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
594def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000595 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000596 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
597def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000598 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000599 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
600def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000601 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000602 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
603def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000604 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000605 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
606def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000607 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000608 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
609
Nate Begemanadeb43d2005-07-20 22:42:00 +0000610
Nate Begemanb816f022004-10-07 22:30:03 +0000611let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000612def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000613 "stfsx $frS, $rA, $rB", LdStUX,
614 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000615def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000616 "stfdx $frS, $rA, $rB", LdStUX,
617 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000618}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000619
Nate Begeman07aada82004-08-30 02:28:06 +0000620// XL-Form instructions. condition register logical ops.
621//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000622def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Jim Laskey53842142005-10-19 19:51:16 +0000623 "mcrf $BF, $BFA", BrMCR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000624
625// XFX-Form instructions. Instructions that deal with SPRs
626//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000627// Note that although LR should be listed as `8' and CTR as `9' in the SPR
628// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
629// which means the SPR value needs to be multiplied by a factor of 32.
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000630def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>;
631def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>;
Jim Laskey53842142005-10-19 19:51:16 +0000632def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000633def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000634 "mtcrf $FXM, $rS", BrMCRX>;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000635def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
636 "mfcr $rT, $FXM", SprMFCR>;
637def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>;
638def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>;
639def MTSPR : XFXForm_7<31, 467, (ops GPRC:$rS, u16imm:$UIMM), "mtspr $UIMM, $rS",
640 SprMTSPR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000641
Nate Begeman07aada82004-08-30 02:28:06 +0000642// XS-Form instructions. Just 'sradi'
643//
Chris Lattner883059f2005-04-19 05:15:18 +0000644def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000645 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000646
647// XO-Form instructions. Arithmetic instructions that can set overflow bit
648//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000649def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000650 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000651 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000652def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000653 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000654 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000655def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000656 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000657 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000658def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000659 "adde $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000660 []>;
Nate Begeman12a92342005-10-20 07:51:08 +0000661def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000662 "divd $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000663 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
664def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000665 "divdu $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000666 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000667def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000668 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000669 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000670def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000671 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000672 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000673def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
674 "mulhd $rT, $rA, $rB", IntMulHW,
675 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
676def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
677 "mulhdu $rT, $rA, $rB", IntMulHWU,
678 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000679def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000680 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000681 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000682def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000683 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000684 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000685def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000686 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000687 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000688def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000689 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000690 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000691def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000692 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000693 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000694def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000696 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000697def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000698 "subfe $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000699 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000700def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000701 "addme $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000702 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000703def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000704 "addze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000705 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000706def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000707 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000708 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000709def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000710 "subfze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000711 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000712
713// A-Form instructions. Most of the instructions executed in the FPU are of
714// this type.
715//
Chris Lattner14522e32005-04-19 05:21:30 +0000716def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000717 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000718 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000719 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
720 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000721def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000722 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000723 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000724 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
725 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000726def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000727 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000728 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000729 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
730 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000731def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000732 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000733 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000734 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
735 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000736def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000737 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000738 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000739 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
740 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000741def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000742 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000743 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000744 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
745 F4RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000746def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000747 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000748 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000749 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
750 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000751def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000752 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000753 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000754 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
755 F4RC:$FRB)))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000756// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
757// having 4 of these, force the comparison to always be an 8-byte double (code
758// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000759// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000760def FSELD : AForm_1<63, 23,
761 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000762 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000763 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000764def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000765 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000766 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000767 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000768def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000769 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000770 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000771 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000772def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000773 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000774 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000775 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000776def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000777 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000778 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000779 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000780def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000781 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000782 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000783 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000784def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000785 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000786 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000787 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000788def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000789 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000790 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000791 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000792def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000793 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000794 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000795 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000796def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000797 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000798 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000799 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000800
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000801// M-Form instructions. rotate and mask instructions.
802//
Chris Lattner043870d2005-09-09 18:17:41 +0000803let isTwoAddress = 1, isCommutable = 1 in {
804// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000805def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000806 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000807 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000808 []>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000809def RLDIMI : MDForm_1<30, 3,
810 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000811 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000812 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000813}
Chris Lattner14522e32005-04-19 05:21:30 +0000814def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000815 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000816 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000817 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000818def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000819 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000820 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000821 []>, isDOT;
Chris Lattner14522e32005-04-19 05:21:30 +0000822def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000823 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000824 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000825 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000826
827// MD-Form instructions. 64 bit rotate instructions.
828//
Chris Lattner14522e32005-04-19 05:21:30 +0000829def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000830 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000831 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000832 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000833def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000834 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000835 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000836 []>, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000837
Nate Begemane4f17a52005-11-23 05:29:52 +0000838// VA-Form instructions. 3-input AltiVec ops.
Nate Begeman9b14f662005-11-29 08:04:45 +0000839def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
840 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
841 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
842 VRRC:$vB))]>;
843def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
844 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
845 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
846 VRRC:$vC),
847 VRRC:$vB)))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000848
849// VX-Form instructions. AltiVec arithmetic ops.
850def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
851 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000852 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000853def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
854 "vcfsx $vD, $vB, $UIMM", VecFP,
855 []>;
856def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
857 "vcfux $vD, $vB, $UIMM", VecFP,
858 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000859def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
860 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000861 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000862def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
863 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000864 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000865def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
866 "vexptefp $vD, $vB", VecFP,
867 []>;
868def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
869 "vlogefp $vD, $vB", VecFP,
870 []>;
871def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
872 "vmaxfp $vD, $vA, $vB", VecFP,
873 []>;
874def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
875 "vminfp $vD, $vA, $vB", VecFP,
876 []>;
877def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
878 "vrefp $vD, $vB", VecFP,
879 []>;
880def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
881 "vrfim $vD, $vB", VecFP,
882 []>;
883def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
884 "vrfin $vD, $vB", VecFP,
885 []>;
886def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
887 "vrfip $vD, $vB", VecFP,
888 []>;
889def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
890 "vrfiz $vD, $vB", VecFP,
891 []>;
892def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
893 "vrsqrtefp $vD, $vB", VecFP,
894 []>;
895def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
896 "vsubfp $vD, $vA, $vB", VecFP,
897 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000898
Chris Lattner2eb25172005-09-09 00:39:56 +0000899//===----------------------------------------------------------------------===//
900// PowerPC Instruction Patterns
901//
902
Chris Lattner30e21a42005-09-26 22:20:16 +0000903// Arbitrary immediate support. Implement in terms of LIS/ORI.
904def : Pat<(i32 imm:$imm),
905 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000906
907// Implement the 'not' operation with the NOR instruction.
908def NOT : Pat<(not GPRC:$in),
909 (NOR GPRC:$in, GPRC:$in)>;
910
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000911// ADD an arbitrary immediate.
912def : Pat<(add GPRC:$in, imm:$imm),
913 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
914// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000915def : Pat<(or GPRC:$in, imm:$imm),
916 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000917// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000918def : Pat<(xor GPRC:$in, imm:$imm),
919 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begemanae1641c2005-10-21 06:36:18 +0000920def : Pat<(or (shl GPRC:$rS, GPRC:$rB),
921 (srl GPRC:$rS, (sub 32, GPRC:$rB))),
922 (RLWNM GPRC:$rS, GPRC:$rB, 0, 31)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000923
924def : Pat<(zext GPRC:$in),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000925 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000926def : Pat<(anyext GPRC:$in),
927 (OR4To8 GPRC:$in, GPRC:$in)>;
928def : Pat<(trunc G8RC:$in),
929 (OR8To4 G8RC:$in, G8RC:$in)>;
930
Nate Begeman2d5aff72005-10-19 18:42:01 +0000931// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +0000932def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000933 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000934def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000935 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
936// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +0000937def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000938 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000939def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000940 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
941
Chris Lattner860e8862005-11-17 07:30:41 +0000942// Hi and Lo for Darwin Global Addresses.
Chris Lattner490ad082005-11-17 17:52:01 +0000943def : Pat<(PPChi tglobaladdr:$in, (i32 0)), (LIS tglobaladdr:$in)>;
944def : Pat<(PPClo tglobaladdr:$in, (i32 0)), (LI tglobaladdr:$in)>;
Nate Begeman28a6b022005-12-10 02:36:00 +0000945def : Pat<(PPChi tconstpool:$in, (i32 0)), (LIS tconstpool:$in)>;
946def : Pat<(PPClo tconstpool:$in, (i32 0)), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +0000947def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
948 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +0000949def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
950 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +0000951
Chris Lattner4172b102005-12-06 02:10:38 +0000952// Standard shifts. These are represented separately from the real shifts above
953// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
954// amounts.
955def : Pat<(sra GPRC:$rS, GPRC:$rB),
956 (SRAW GPRC:$rS, GPRC:$rB)>;
957def : Pat<(srl GPRC:$rS, GPRC:$rB),
958 (SRW GPRC:$rS, GPRC:$rB)>;
959def : Pat<(shl GPRC:$rS, GPRC:$rB),
960 (SLW GPRC:$rS, GPRC:$rB)>;
961
Chris Lattnerea874f32005-09-24 00:41:58 +0000962// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +0000963/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000964def : Pattern<(xor GPRC:$in, imm:$imm),
965 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
966 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000967*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000968
Chris Lattner2eb25172005-09-09 00:39:56 +0000969//===----------------------------------------------------------------------===//
970// PowerPCInstrInfo Definition
971//
Chris Lattnerbe686a82004-12-16 16:31:57 +0000972def PowerPCInstrInfo : InstrInfo {
973 let PHIInst = PHI;
974
975 let TSFlagsFields = [ "VMX", "PPC64" ];
976 let TSFlagsShifts = [ 0, 1 ];
977
978 let isLittleEndianEncoding = 1;
979}
Chris Lattner2eb25172005-09-09 00:39:56 +0000980