blob: e9f054ba34aaa701b2a1ffbd662b8620edb77aa0 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
18// SSE scalar FP Instructions
19//===----------------------------------------------------------------------===//
20
Dan Gohman533297b2009-10-29 18:10:34 +000021// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
22// instruction selection into a branch sequence.
23let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +000024 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000025 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000026 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000027 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
28 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000029 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000030 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000031 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000032 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
33 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000034 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000035 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000036 "#CMOV_V4F32 PSEUDO!",
37 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000038 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
39 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000040 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000041 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000042 "#CMOV_V2F64 PSEUDO!",
43 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000044 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
45 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000046 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000047 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000048 "#CMOV_V2I64 PSEUDO!",
49 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000050 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +000051 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000052}
53
Bill Wendlingddd35322007-05-02 23:11:52 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000055// SSE 1 & 2 Instructions Classes
56//===----------------------------------------------------------------------===//
57
58/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
59multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000060 RegisterClass RC, X86MemOperand x86memop,
61 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000062 let isCommutable = 1 in {
63 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 !if(Is2Addr,
65 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
66 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
67 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000068 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000069 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000070 !if(Is2Addr,
71 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
72 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
73 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000074}
75
76/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
77multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000078 string asm, string SSEVer, string FPSizeStr,
79 Operand memopr, ComplexPattern mem_cpat,
80 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000081 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 !if(Is2Addr,
83 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
84 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
85 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
86 !strconcat(SSEVer, !strconcat("_",
87 !strconcat(OpcodeStr, FPSizeStr))))
88 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000089 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000090 !if(Is2Addr,
91 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
92 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
93 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
94 !strconcat(SSEVer, !strconcat("_",
95 !strconcat(OpcodeStr, FPSizeStr))))
96 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097}
98
99/// sse12_fp_packed - SSE 1 & 2 packed instructions class
100multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 RegisterClass RC, ValueType vt,
102 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000104 let isCommutable = 1 in
105 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000106 !if(Is2Addr,
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
109 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
110 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000111 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000112 !if(Is2Addr,
113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
114 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
115 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000118/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
119multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
120 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000121 list<dag> pat_rr, list<dag> pat_rm,
122 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000123 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000124 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
125 !if(Is2Addr,
126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
128 pat_rr, d>;
129 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
130 !if(Is2Addr,
131 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
133 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000134}
135
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000136/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
137multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000138 string asm, string SSEVer, string FPSizeStr,
139 X86MemOperand x86memop, PatFrag mem_frag,
140 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000141 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000142 !if(Is2Addr,
143 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
144 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000145 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000146 !strconcat(SSEVer, !strconcat("_",
147 !strconcat(OpcodeStr, FPSizeStr))))
148 RC:$src1, RC:$src2))], d>;
149 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
150 !if(Is2Addr,
151 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
152 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +0000153 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_",
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000154 !strconcat(SSEVer, !strconcat("_",
155 !strconcat(OpcodeStr, FPSizeStr))))
156 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000157}
158
159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000160// SSE 1 & 2 - Move Instructions
161//===----------------------------------------------------------------------===//
162
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000163class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
164 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
165 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
166
167// Loading from memory automatically zeroing upper bits.
168class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
169 PatFrag mem_pat, string OpcodeStr> :
170 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
172 [(set RC:$dst, (mem_pat addr:$src))]>;
173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000174// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
175// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
176// is used instead. Register-to-register movss/movsd is not modeled as an
177// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
178// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000179let isAsmParserOnly = 1 in {
180 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
181 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
182 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
183 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
184
185 let canFoldAsLoad = 1, isReMaterializable = 1 in {
186 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
187
188 let AddedComplexity = 20 in
189 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
190 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000191}
192
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000193let Constraints = "$src1 = $dst" in {
194 def MOVSSrr : sse12_move_rr<FR32, v4f32,
195 "movss\t{$src2, $dst|$dst, $src2}">, XS;
196 def MOVSDrr : sse12_move_rr<FR64, v2f64,
197 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
198}
199
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000201 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
202
203 let AddedComplexity = 20 in
204 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000205}
206
207let AddedComplexity = 15 in {
208// Extract the low 32-bit value from one vector and insert it into another.
209def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
210 (MOVSSrr (v4f32 VR128:$src1),
211 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
212// Extract the low 64-bit value from one vector and insert it into another.
213def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
214 (MOVSDrr (v2f64 VR128:$src1),
215 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
216}
217
218// Implicitly promote a 32-bit scalar to a vector.
219def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
220 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
221// Implicitly promote a 64-bit scalar to a vector.
222def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
223 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
224
225let AddedComplexity = 20 in {
226// MOVSSrm zeros the high parts of the register; represent this
227// with SUBREG_TO_REG.
228def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
229 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
230def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
231 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
232def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
233 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
234// MOVSDrm zeros the high parts of the register; represent this
235// with SUBREG_TO_REG.
236def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
237 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
238def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
239 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
240def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
241 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
242def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
243 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
244def : Pat<(v2f64 (X86vzload addr:$src)),
245 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
246}
247
248// Store scalar value to memory.
249def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
250 "movss\t{$src, $dst|$dst, $src}",
251 [(store FR32:$src, addr:$dst)]>;
252def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
253 "movsd\t{$src, $dst|$dst, $src}",
254 [(store FR64:$src, addr:$dst)]>;
255
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000256let isAsmParserOnly = 1 in {
257def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
258 "movss\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000259 [(store FR32:$src, addr:$dst)]>, XS, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000260def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
261 "movsd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000262 [(store FR64:$src, addr:$dst)]>, XD, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000263}
264
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000265// Extract and store.
266def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
267 addr:$dst),
268 (MOVSSmr addr:$dst,
269 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
270def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
271 addr:$dst),
272 (MOVSDmr addr:$dst,
273 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
274
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275// Move Aligned/Unaligned floating point values
276multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
277 X86MemOperand x86memop, PatFrag ld_frag,
278 string asm, Domain d,
279 bit IsReMaterializable = 1> {
280let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000281 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
282 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000283let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000284 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000286 [(set RC:$dst, (ld_frag addr:$src))], d>;
287}
288
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000289let isAsmParserOnly = 1 in {
290defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
291 "movaps", SSEPackedSingle>, VEX;
292defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
293 "movapd", SSEPackedDouble>, OpSize, VEX;
294defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
295 "movups", SSEPackedSingle>, VEX;
296defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
297 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000298
299defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
300 "movaps", SSEPackedSingle>, VEX;
301defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
302 "movapd", SSEPackedDouble>, OpSize, VEX;
303defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
304 "movups", SSEPackedSingle>, VEX;
305defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
306 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000307}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000308defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000309 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000310defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000311 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000312defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000313 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000314defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000315 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000316
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000317let isAsmParserOnly = 1 in {
318def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
319 "movaps\t{$src, $dst|$dst, $src}",
320 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
321def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
322 "movapd\t{$src, $dst|$dst, $src}",
323 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
324def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
325 "movups\t{$src, $dst|$dst, $src}",
326 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
327def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
328 "movupd\t{$src, $dst|$dst, $src}",
329 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000330def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
331 "movaps\t{$src, $dst|$dst, $src}",
332 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
333def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
334 "movapd\t{$src, $dst|$dst, $src}",
335 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
336def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
339def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
340 "movupd\t{$src, $dst|$dst, $src}",
341 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000342}
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000343
344def : Pat<(int_x86_avx_loadu_ps_256 addr:$src), (VMOVUPSYrm addr:$src)>;
345def : Pat<(int_x86_avx_storeu_ps_256 addr:$dst, VR256:$src),
346 (VMOVUPSYmr addr:$dst, VR256:$src)>;
347
348def : Pat<(int_x86_avx_loadu_pd_256 addr:$src), (VMOVUPDYrm addr:$src)>;
349def : Pat<(int_x86_avx_storeu_pd_256 addr:$dst, VR256:$src),
350 (VMOVUPDYmr addr:$dst, VR256:$src)>;
351
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000352def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movaps\t{$src, $dst|$dst, $src}",
354 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
355def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
356 "movapd\t{$src, $dst|$dst, $src}",
357 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
358def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
359 "movups\t{$src, $dst|$dst, $src}",
360 [(store (v4f32 VR128:$src), addr:$dst)]>;
361def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
362 "movupd\t{$src, $dst|$dst, $src}",
363 [(store (v2f64 VR128:$src), addr:$dst)]>;
364
365// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000366let isAsmParserOnly = 1 in {
367 let canFoldAsLoad = 1, isReMaterializable = 1 in
368 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
369 (ins f128mem:$src),
370 "movups\t{$src, $dst|$dst, $src}",
371 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
372 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
373 (ins f128mem:$src),
374 "movupd\t{$src, $dst|$dst, $src}",
375 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
376 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
377 (ins f128mem:$dst, VR128:$src),
378 "movups\t{$src, $dst|$dst, $src}",
379 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
380 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
381 (ins f128mem:$dst, VR128:$src),
382 "movupd\t{$src, $dst|$dst, $src}",
383 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
384}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000385let canFoldAsLoad = 1, isReMaterializable = 1 in
386def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
387 "movups\t{$src, $dst|$dst, $src}",
388 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
389def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
390 "movupd\t{$src, $dst|$dst, $src}",
391 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
392
393def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
394 "movups\t{$src, $dst|$dst, $src}",
395 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
396def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
397 "movupd\t{$src, $dst|$dst, $src}",
398 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
399
400// Move Low/High packed floating point values
401multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
402 PatFrag mov_frag, string base_opc,
403 string asm_opr> {
404 def PSrm : PI<opc, MRMSrcMem,
405 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
406 !strconcat(!strconcat(base_opc,"s"), asm_opr),
407 [(set RC:$dst,
408 (mov_frag RC:$src1,
409 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
410 SSEPackedSingle>, TB;
411
412 def PDrm : PI<opc, MRMSrcMem,
413 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
414 !strconcat(!strconcat(base_opc,"d"), asm_opr),
415 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
416 (scalar_to_vector (loadf64 addr:$src2)))))],
417 SSEPackedDouble>, TB, OpSize;
418}
419
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000420let isAsmParserOnly = 1, AddedComplexity = 20 in {
421 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
422 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
423 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
424 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
425}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000426let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
427 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
428 "\t{$src2, $dst|$dst, $src2}">;
429 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
430 "\t{$src2, $dst|$dst, $src2}">;
431}
432
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000433let isAsmParserOnly = 1 in {
434def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
435 "movlps\t{$src, $dst|$dst, $src}",
436 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
437 (iPTR 0))), addr:$dst)]>, VEX;
438def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
439 "movlpd\t{$src, $dst|$dst, $src}",
440 [(store (f64 (vector_extract (v2f64 VR128:$src),
441 (iPTR 0))), addr:$dst)]>, VEX;
442}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000443def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
444 "movlps\t{$src, $dst|$dst, $src}",
445 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
446 (iPTR 0))), addr:$dst)]>;
447def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
448 "movlpd\t{$src, $dst|$dst, $src}",
449 [(store (f64 (vector_extract (v2f64 VR128:$src),
450 (iPTR 0))), addr:$dst)]>;
451
452// v2f64 extract element 1 is always custom lowered to unpack high to low
453// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000454let isAsmParserOnly = 1 in {
455def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
456 "movhps\t{$src, $dst|$dst, $src}",
457 [(store (f64 (vector_extract
458 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
459 (undef)), (iPTR 0))), addr:$dst)]>,
460 VEX;
461def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
462 "movhpd\t{$src, $dst|$dst, $src}",
463 [(store (f64 (vector_extract
464 (v2f64 (unpckh VR128:$src, (undef))),
465 (iPTR 0))), addr:$dst)]>,
466 VEX;
467}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000468def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
469 "movhps\t{$src, $dst|$dst, $src}",
470 [(store (f64 (vector_extract
471 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
472 (undef)), (iPTR 0))), addr:$dst)]>;
473def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
474 "movhpd\t{$src, $dst|$dst, $src}",
475 [(store (f64 (vector_extract
476 (v2f64 (unpckh VR128:$src, (undef))),
477 (iPTR 0))), addr:$dst)]>;
478
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000479let isAsmParserOnly = 1, AddedComplexity = 20 in {
480 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
481 (ins VR128:$src1, VR128:$src2),
482 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
483 [(set VR128:$dst,
484 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
485 VEX_4V;
486 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
487 (ins VR128:$src1, VR128:$src2),
488 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
489 [(set VR128:$dst,
490 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
491 VEX_4V;
492}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000493let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
494 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
495 (ins VR128:$src1, VR128:$src2),
496 "movlhps\t{$src2, $dst|$dst, $src2}",
497 [(set VR128:$dst,
498 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
499 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
500 (ins VR128:$src1, VR128:$src2),
501 "movhlps\t{$src2, $dst|$dst, $src2}",
502 [(set VR128:$dst,
503 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
504}
505
506def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
507 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
508let AddedComplexity = 20 in {
509 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
510 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
511 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
512 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
513}
514
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000515//===----------------------------------------------------------------------===//
516// SSE 1 & 2 - Conversion Instructions
517//===----------------------------------------------------------------------===//
518
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000519multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000520 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
521 string asm> {
522 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
523 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
524 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
525 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
526}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000527
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000528multiclass sse12_cvt_s_np<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
529 X86MemOperand x86memop, string asm> {
530 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
531 []>;
532 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
533 []>;
534}
535
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000536multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
537 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
538 string asm, Domain d> {
539 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
540 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
541 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
542 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
543}
544
545multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000546 X86MemOperand x86memop, string asm> {
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000547 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000548 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000549 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000550 (ins DstRC:$src1, x86memop:$src),
551 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000552}
553
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000554let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000555defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
556 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
557defm VCVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
558 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
559 VEX_W;
560defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
561 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
562defm VCVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
563 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD,
564 VEX, VEX_W;
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000565
566// The assembler can recognize rr 64-bit instructions by seeing a rxx
567// register, but the same isn't true when only using memory operands,
568// provide other assembly "l" and "q" forms to address this explicitly
569// where appropriate to do so.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000570defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, i32mem, "cvtsi2ss">, XS,
571 VEX_4V;
572defm VCVTSI2SS64 : sse12_vcvt_avx<0x2A, GR64, FR32, i64mem, "cvtsi2ss{q}">, XS,
573 VEX_4V, VEX_W;
574defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd">, XD,
575 VEX_4V;
576defm VCVTSI2SDL : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd{l}">, XD,
577 VEX_4V;
578defm VCVTSI2SD64 : sse12_vcvt_avx<0x2A, GR64, FR64, i64mem, "cvtsi2sd{q}">, XD,
579 VEX_4V, VEX_W;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000580}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000581
582defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
583 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000584defm CVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
585 "cvttss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000586defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
587 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000588defm CVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
589 "cvttsd2si{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000590defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000591 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000592defm CVTSI2SS64 : sse12_cvt_s<0x2A, GR64, FR32, sint_to_fp, i64mem, loadi64,
593 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000594defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000595 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000596defm CVTSI2SD64 : sse12_cvt_s<0x2A, GR64, FR64, sint_to_fp, i64mem, loadi64,
597 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000598
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000599// Conversion Instructions Intrinsics - Match intrinsics which expect MM
600// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000601multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
602 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
603 string asm, Domain d> {
604 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
605 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
606 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
607 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
608}
609
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000610multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
611 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
612 string asm> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000613 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
614 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
615 [(set DstRC:$dst, (Int SrcRC:$src))]>;
616 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
617 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
618 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000619}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000620
621multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
622 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
623 PatFrag ld_frag, string asm, Domain d> {
624 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
625 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
626 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
627 (ins DstRC:$src1, x86memop:$src2), asm,
628 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
629}
630
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000631multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
632 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000633 PatFrag ld_frag, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000634 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000635 !if(Is2Addr,
636 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
637 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
638 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000639 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000640 (ins DstRC:$src1, x86memop:$src2),
641 !if(Is2Addr,
642 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
643 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000644 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
645}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000646
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000647let isAsmParserOnly = 1 in {
648 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000649 f32mem, load, "cvtss2si">, XS, VEX;
650 defm Int_VCVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
651 int_x86_sse_cvtss2si64, f32mem, load, "cvtss2si">,
652 XS, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000653 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000654 f128mem, load, "cvtsd2si">, XD, VEX;
655 defm Int_VCVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
656 int_x86_sse2_cvtsd2si64, f128mem, load, "cvtsd2si">,
657 XD, VEX, VEX_W;
658
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000659 // FIXME: The asm matcher has a hack to ignore instructions with _Int and Int_
660 // Get rid of this hack or rename the intrinsics, there are several
661 // intructions that only match with the intrinsic form, why create duplicates
662 // to let them be recognized by the assembler?
663 defm VCVTSD2SI_alt : sse12_cvt_s_np<0x2D, FR64, GR32, f64mem,
664 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
665 defm VCVTSD2SI64 : sse12_cvt_s_np<0x2D, FR64, GR64, f64mem,
666 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000667}
668defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000669 f32mem, load, "cvtss2si">, XS;
670defm Int_CVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse_cvtss2si64,
671 f32mem, load, "cvtss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000672defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000673 f128mem, load, "cvtsd2si">, XD;
674defm Int_CVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse2_cvtsd2si64,
675 f128mem, load, "cvtsd2si">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000676
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000677defm CVTSD2SI64 : sse12_cvt_s_np<0x2D, VR128, GR64, f64mem, "cvtsd2si{q}">, XD,
678 REX_W;
679
680let isAsmParserOnly = 1 in {
681 defm Int_VCVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
682 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss", 0>, XS, VEX_4V;
683 defm Int_VCVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
684 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss", 0>, XS, VEX_4V,
685 VEX_W;
686 defm Int_VCVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
687 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd", 0>, XD, VEX_4V;
688 defm Int_VCVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
689 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd", 0>, XD,
690 VEX_4V, VEX_W;
691}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000692
693let Constraints = "$src1 = $dst" in {
694 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
695 int_x86_sse_cvtsi2ss, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000696 "cvtsi2ss">, XS;
697 defm Int_CVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
698 int_x86_sse_cvtsi642ss, i64mem, loadi64,
699 "cvtsi2ss{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000700 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
701 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000702 "cvtsi2sd">, XD;
703 defm Int_CVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
704 int_x86_sse2_cvtsi642sd, i64mem, loadi64,
705 "cvtsi2sd">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000706}
707
708// Instructions below don't have an AVX form.
709defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
710 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
711 SSEPackedSingle>, TB;
712defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
713 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
714 SSEPackedDouble>, TB, OpSize;
715defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
716 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
717 SSEPackedSingle>, TB;
718defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
719 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
720 SSEPackedDouble>, TB, OpSize;
721defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
722 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
723 SSEPackedDouble>, TB, OpSize;
724let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000725 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
726 int_x86_sse_cvtpi2ps,
727 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
728 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000729}
730
731/// SSE 1 Only
732
733// Aliases for intrinsics
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000734let isAsmParserOnly = 1 in {
735defm Int_VCVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
736 f32mem, load, "cvttss2si">, XS, VEX;
737defm Int_VCVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
738 int_x86_sse_cvttss2si64, f32mem, load,
739 "cvttss2si">, XS, VEX, VEX_W;
740defm Int_VCVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
741 f128mem, load, "cvttss2si">, XD, VEX;
742defm Int_VCVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
743 int_x86_sse2_cvttsd2si64, f128mem, load,
744 "cvttss2si">, XD, VEX, VEX_W;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000745}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000746defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000747 f32mem, load, "cvttss2si">, XS;
748defm Int_CVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
749 int_x86_sse_cvttss2si64, f32mem, load,
750 "cvttss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000751defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000752 f128mem, load, "cvttss2si">, XD;
753defm Int_CVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
754 int_x86_sse2_cvttsd2si64, f128mem, load,
755 "cvttss2si{q}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000756
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000757let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000758defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
759 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
760defm VCVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load,
761 "cvtss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
762 VEX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000763defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000764 "cvtdq2ps\t{$src, $dst|$dst, $src}",
765 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000766defm VCVTDQ2PSY : sse12_cvt_p<0x5B, VR256, VR256, undef, i256mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000767 "cvtdq2ps\t{$src, $dst|$dst, $src}",
768 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000769}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000770let Pattern = []<dag> in {
771defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
772 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000773defm CVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load /*dummy*/,
774 "cvtss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000775defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load /*dummy*/,
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000776 "cvtdq2ps\t{$src, $dst|$dst, $src}",
777 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
778}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000779
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000780/// SSE 2 Only
781
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000782// Convert scalar double to scalar single
783let isAsmParserOnly = 1 in {
784def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
785 (ins FR64:$src1, FR64:$src2),
786 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
787 VEX_4V;
788def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
789 (ins FR64:$src1, f64mem:$src2),
790 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000791 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000792}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000793def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
794 "cvtsd2ss\t{$src, $dst|$dst, $src}",
795 [(set FR32:$dst, (fround FR64:$src))]>;
796def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
797 "cvtsd2ss\t{$src, $dst|$dst, $src}",
798 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
799 Requires<[HasSSE2, OptForSize]>;
800
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000801let isAsmParserOnly = 1 in
802defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000803 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss", 0>,
804 XS, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000805let Constraints = "$src1 = $dst" in
806defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000807 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000808
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000809// Convert scalar single to scalar double
810let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
811def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
812 (ins FR32:$src1, FR32:$src2),
813 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000814 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000815def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
816 (ins FR32:$src1, f32mem:$src2),
817 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000818 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000819}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000820def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
821 "cvtss2sd\t{$src, $dst|$dst, $src}",
822 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
823 Requires<[HasSSE2]>;
824def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
825 "cvtss2sd\t{$src, $dst|$dst, $src}",
826 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
827 Requires<[HasSSE2, OptForSize]>;
828
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000829let isAsmParserOnly = 1 in {
830def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
831 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
832 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
833 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
834 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000835 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000836def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
837 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
838 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
839 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
840 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000841 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000842}
843let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000844def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
845 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
846 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
847 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
848 VR128:$src2))]>, XS,
849 Requires<[HasSSE2]>;
850def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
851 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
852 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
853 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
854 (load addr:$src2)))]>, XS,
855 Requires<[HasSSE2]>;
856}
857
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000858def : Pat<(extloadf32 addr:$src),
859 (CVTSS2SDrr (MOVSSrm addr:$src))>,
860 Requires<[HasSSE2, OptForSpeed]>;
861
862// Convert doubleword to packed single/double fp
863let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
864def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
865 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
866 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000867 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000868def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
869 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
870 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
871 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000872 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000873}
874def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
875 "cvtdq2ps\t{$src, $dst|$dst, $src}",
876 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
877 TB, Requires<[HasSSE2]>;
878def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
879 "cvtdq2ps\t{$src, $dst|$dst, $src}",
880 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
881 (bitconvert (memopv2i64 addr:$src))))]>,
882 TB, Requires<[HasSSE2]>;
883
884// FIXME: why the non-intrinsic version is described as SSE3?
885let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
886def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
887 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
888 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000889 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000890def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
891 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
892 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
893 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000894 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000895}
896def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
897 "cvtdq2pd\t{$src, $dst|$dst, $src}",
898 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
899 XS, Requires<[HasSSE2]>;
900def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
901 "cvtdq2pd\t{$src, $dst|$dst, $src}",
902 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
903 (bitconvert (memopv2i64 addr:$src))))]>,
904 XS, Requires<[HasSSE2]>;
905
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000906
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000907// Convert packed single/double fp to doubleword
908let isAsmParserOnly = 1 in {
909def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000910 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000911def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000912 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
913def VCVTPS2DQYrr : VPDI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
914 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
915def VCVTPS2DQYrm : VPDI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
916 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000917}
918def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
919 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
920def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
921 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
922
923let isAsmParserOnly = 1 in {
924def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
925 "cvtps2dq\t{$src, $dst|$dst, $src}",
926 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
927 VEX;
928def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
929 (ins f128mem:$src),
930 "cvtps2dq\t{$src, $dst|$dst, $src}",
931 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
932 (memop addr:$src)))]>, VEX;
933}
934def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
935 "cvtps2dq\t{$src, $dst|$dst, $src}",
936 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
937def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
938 "cvtps2dq\t{$src, $dst|$dst, $src}",
939 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
940 (memop addr:$src)))]>;
941
942let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
943def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
944 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
945 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000946 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000947def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
948 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
949 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
950 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000951 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000952}
953def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
954 "cvtpd2dq\t{$src, $dst|$dst, $src}",
955 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
956 XD, Requires<[HasSSE2]>;
957def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
958 "cvtpd2dq\t{$src, $dst|$dst, $src}",
959 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
960 (memop addr:$src)))]>,
961 XD, Requires<[HasSSE2]>;
962
963
964// Convert with truncation packed single/double fp to doubleword
965let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
966def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
967 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
968def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
969 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000970def VCVTTPS2DQYrr : VSSI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
971 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
972def VCVTTPS2DQYrm : VSSI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
973 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000974}
975def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
976 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
977def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
978 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
979
980
981let isAsmParserOnly = 1 in {
982def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
983 "vcvttps2dq\t{$src, $dst|$dst, $src}",
984 [(set VR128:$dst,
985 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000986 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000987def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
988 "vcvttps2dq\t{$src, $dst|$dst, $src}",
989 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
990 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000991 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000992}
993def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
994 "cvttps2dq\t{$src, $dst|$dst, $src}",
995 [(set VR128:$dst,
996 (int_x86_sse2_cvttps2dq VR128:$src))]>,
997 XS, Requires<[HasSSE2]>;
998def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
999 "cvttps2dq\t{$src, $dst|$dst, $src}",
1000 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1001 (memop addr:$src)))]>,
1002 XS, Requires<[HasSSE2]>;
1003
1004let isAsmParserOnly = 1 in {
1005def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
1006 (ins VR128:$src),
1007 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1008 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
1009 VEX;
1010def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
1011 (ins f128mem:$src),
1012 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1013 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1014 (memop addr:$src)))]>, VEX;
1015}
1016def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1017 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1018 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
1019def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
1020 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1021 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1022 (memop addr:$src)))]>;
1023
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001024let isAsmParserOnly = 1 in {
1025// The assembler can recognize rr 256-bit instructions by seeing a ymm
1026// register, but the same isn't true when using memory operands instead.
1027// Provide other assembly rr and rm forms to address this explicitly.
1028def VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1029 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1030def VCVTTPD2DQXrYr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1031 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1032
1033// XMM only
1034def VCVTTPD2DQXrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1035 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1036def VCVTTPD2DQXrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1037 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1038
1039// YMM only
1040def VCVTTPD2DQYrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1041 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
1042def VCVTTPD2DQYrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1043 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
1044}
1045
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001046// Convert packed single to packed double
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001047let isAsmParserOnly = 1, Predicates = [HasAVX] in {
1048 // SSE2 instructions without OpSize prefix
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001049def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001050 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001051def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001052 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1053def VCVTPS2PDYrr : I<0x5A, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
1054 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1055def VCVTPS2PDYrm : I<0x5A, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
1056 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001057}
1058def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1059 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1060def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1061 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1062
1063let isAsmParserOnly = 1 in {
1064def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001065 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001066 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001067 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001068def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001069 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001070 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1071 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001072 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001073}
1074def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1075 "cvtps2pd\t{$src, $dst|$dst, $src}",
1076 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1077 TB, Requires<[HasSSE2]>;
1078def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1079 "cvtps2pd\t{$src, $dst|$dst, $src}",
1080 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1081 (load addr:$src)))]>,
1082 TB, Requires<[HasSSE2]>;
1083
1084// Convert packed double to packed single
1085let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001086// The assembler can recognize rr 256-bit instructions by seeing a ymm
1087// register, but the same isn't true when using memory operands instead.
1088// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001089def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001090 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1091def VCVTPD2PSXrYr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1092 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1093
1094// XMM only
1095def VCVTPD2PSXrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1096 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1097def VCVTPD2PSXrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1098 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1099
1100// YMM only
1101def VCVTPD2PSYrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1102 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX;
1103def VCVTPD2PSYrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1104 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001105}
1106def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1107 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1108def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1109 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1110
1111
1112let isAsmParserOnly = 1 in {
1113def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1114 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1115 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1116def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1117 (ins f128mem:$src),
1118 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1119 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1120 (memop addr:$src)))]>;
1121}
1122def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1123 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1124 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1125def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1126 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1127 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1128 (memop addr:$src)))]>;
1129
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00001130// AVX 256-bit register conversion intrinsics
1131// FIXME: Migrate SSE conversion intrinsics matching to use patterns as below
1132// whenever possible to avoid declaring two versions of each one.
1133def : Pat<(int_x86_avx_cvtdq2_ps_256 VR256:$src),
1134 (VCVTDQ2PSYrr VR256:$src)>;
1135def : Pat<(int_x86_avx_cvtdq2_ps_256 (memopv8i32 addr:$src)),
1136 (VCVTDQ2PSYrm addr:$src)>;
1137
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00001138def : Pat<(int_x86_avx_cvt_pd2_ps_256 VR256:$src),
1139 (VCVTPD2PSYrr VR256:$src)>;
1140def : Pat<(int_x86_avx_cvt_pd2_ps_256 (memopv4f64 addr:$src)),
1141 (VCVTPD2PSYrm addr:$src)>;
1142
1143def : Pat<(int_x86_avx_cvt_ps2dq_256 VR256:$src),
1144 (VCVTPS2DQYrr VR256:$src)>;
1145def : Pat<(int_x86_avx_cvt_ps2dq_256 (memopv8f32 addr:$src)),
1146 (VCVTPS2DQYrm addr:$src)>;
1147
1148def : Pat<(int_x86_avx_cvt_ps2_pd_256 VR128:$src),
1149 (VCVTPS2PDYrr VR128:$src)>;
1150def : Pat<(int_x86_avx_cvt_ps2_pd_256 (memopv4f32 addr:$src)),
1151 (VCVTPS2PDYrm addr:$src)>;
1152
1153def : Pat<(int_x86_avx_cvtt_pd2dq_256 VR256:$src),
1154 (VCVTTPD2DQYrr VR256:$src)>;
1155def : Pat<(int_x86_avx_cvtt_pd2dq_256 (memopv4f64 addr:$src)),
1156 (VCVTTPD2DQYrm addr:$src)>;
1157
1158def : Pat<(int_x86_avx_cvtt_ps2dq_256 VR256:$src),
1159 (VCVTTPS2DQYrr VR256:$src)>;
1160def : Pat<(int_x86_avx_cvtt_ps2dq_256 (memopv8f32 addr:$src)),
1161 (VCVTTPS2DQYrm addr:$src)>;
1162
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001163//===----------------------------------------------------------------------===//
1164// SSE 1 & 2 - Compare Instructions
1165//===----------------------------------------------------------------------===//
1166
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001167// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001168multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001169 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001170 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001171 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001172 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001173 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001174 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001175 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001176 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001177 // Accept explicit immediate argument form instead of comparison code.
1178 let isAsmParserOnly = 1 in {
1179 def rr_alt : SIi8<0xC2, MRMSrcReg,
1180 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1181 asm_alt, []>;
1182 let mayLoad = 1 in
1183 def rm_alt : SIi8<0xC2, MRMSrcMem,
1184 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1185 asm_alt, []>;
1186 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001187}
1188
1189let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001190 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1191 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1192 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1193 XS, VEX_4V;
1194 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1195 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1196 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1197 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001198}
1199
1200let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001201 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1202 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1203 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1204 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1205 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1206 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1207}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001208
Dale Johannesen1b405102010-08-13 18:43:45 +00001209multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop,
1210 Intrinsic Int, string asm> {
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001211 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1212 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1213 [(set VR128:$dst, (Int VR128:$src1,
1214 VR128:$src, imm:$cc))]>;
1215 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
Dale Johannesen1b405102010-08-13 18:43:45 +00001216 (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001217 [(set VR128:$dst, (Int VR128:$src1,
Dale Johannesen1b405102010-08-13 18:43:45 +00001218 (load addr:$src), imm:$cc))]>;
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001219}
1220
1221// Aliases to match intrinsics which expect XMM operand(s).
1222let isAsmParserOnly = 1 in {
Dale Johannesen1b405102010-08-13 18:43:45 +00001223 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001224 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1225 XS, VEX_4V;
Dale Johannesen1b405102010-08-13 18:43:45 +00001226 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001227 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1228 XD, VEX_4V;
1229}
1230let Constraints = "$src1 = $dst" in {
Dale Johannesen1b405102010-08-13 18:43:45 +00001231 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001232 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
Dale Johannesen1b405102010-08-13 18:43:45 +00001233 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001234 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1235}
1236
1237
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001238// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1239multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1240 ValueType vt, X86MemOperand x86memop,
1241 PatFrag ld_frag, string OpcodeStr, Domain d> {
1242 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1243 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1244 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1245 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1246 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1247 [(set EFLAGS, (OpNode (vt RC:$src1),
1248 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001249}
1250
Evan Cheng24f2ea32007-09-14 21:48:26 +00001251let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001252 let isAsmParserOnly = 1 in {
1253 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1254 "ucomiss", SSEPackedSingle>, VEX;
1255 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1256 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1257 let Pattern = []<dag> in {
1258 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1259 "comiss", SSEPackedSingle>, VEX;
1260 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1261 "comisd", SSEPackedDouble>, OpSize, VEX;
1262 }
1263
1264 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1265 load, "ucomiss", SSEPackedSingle>, VEX;
1266 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1267 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1268
1269 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1270 load, "comiss", SSEPackedSingle>, VEX;
1271 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1272 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1273 }
1274 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1275 "ucomiss", SSEPackedSingle>, TB;
1276 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1277 "ucomisd", SSEPackedDouble>, TB, OpSize;
1278
1279 let Pattern = []<dag> in {
1280 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1281 "comiss", SSEPackedSingle>, TB;
1282 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1283 "comisd", SSEPackedDouble>, TB, OpSize;
1284 }
1285
1286 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1287 load, "ucomiss", SSEPackedSingle>, TB;
1288 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1289 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1290
1291 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1292 "comiss", SSEPackedSingle>, TB;
1293 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1294 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001295} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001296
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001297// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1298multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1299 Intrinsic Int, string asm, string asm_alt,
1300 Domain d> {
1301 def rri : PIi8<0xC2, MRMSrcReg,
1302 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1303 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1304 def rmi : PIi8<0xC2, MRMSrcMem,
1305 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1306 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001307 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001308 let isAsmParserOnly = 1 in {
1309 def rri_alt : PIi8<0xC2, MRMSrcReg,
1310 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1311 asm_alt, [], d>;
1312 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1313 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1314 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001315 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001316}
1317
1318let isAsmParserOnly = 1 in {
1319 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1320 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1321 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1322 SSEPackedSingle>, VEX_4V;
1323 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1324 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001325 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001326 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes67197842010-08-10 00:13:20 +00001327 defm VCMPPSY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_ps_256,
1328 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1329 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1330 SSEPackedSingle>, VEX_4V;
1331 defm VCMPPDY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_pd_256,
1332 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
1333 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1334 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001335}
1336let Constraints = "$src1 = $dst" in {
1337 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1338 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1339 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1340 SSEPackedSingle>, TB;
1341 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1342 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1343 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1344 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001345}
1346
1347def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1348 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1349def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1350 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1351def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1352 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1353def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1354 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1355
1356//===----------------------------------------------------------------------===//
1357// SSE 1 & 2 - Shuffle Instructions
1358//===----------------------------------------------------------------------===//
1359
1360/// sse12_shuffle - sse 1 & 2 shuffle instructions
1361multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1362 ValueType vt, string asm, PatFrag mem_frag,
1363 Domain d, bit IsConvertibleToThreeAddress = 0> {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001364 def rmi : PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
1365 (ins RC:$src1, f128mem:$src2, i8imm:$src3), asm,
1366 [(set RC:$dst, (vt (shufp:$src3
1367 RC:$src1, (mem_frag addr:$src2))))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001368 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001369 def rri : PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
1370 (ins RC:$src1, RC:$src2, i8imm:$src3), asm,
1371 [(set RC:$dst,
1372 (vt (shufp:$src3 RC:$src1, RC:$src2)))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001373}
1374
1375let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001376 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1377 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1378 memopv4f32, SSEPackedSingle>, VEX_4V;
1379 defm VSHUFPSY : sse12_shuffle<VR256, f256mem, v8f32,
1380 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1381 memopv8f32, SSEPackedSingle>, VEX_4V;
1382 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1383 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1384 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1385 defm VSHUFPDY : sse12_shuffle<VR256, f256mem, v4f64,
1386 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1387 memopv4f64, SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001388}
1389
1390let Constraints = "$src1 = $dst" in {
1391 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1392 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1393 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1394 TB;
1395 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1396 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1397 memopv2f64, SSEPackedDouble>, TB, OpSize;
1398}
1399
1400//===----------------------------------------------------------------------===//
1401// SSE 1 & 2 - Unpack Instructions
1402//===----------------------------------------------------------------------===//
1403
1404/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1405multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1406 PatFrag mem_frag, RegisterClass RC,
1407 X86MemOperand x86memop, string asm,
1408 Domain d> {
1409 def rr : PI<opc, MRMSrcReg,
1410 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1411 asm, [(set RC:$dst,
1412 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1413 def rm : PI<opc, MRMSrcMem,
1414 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1415 asm, [(set RC:$dst,
1416 (vt (OpNode RC:$src1,
1417 (mem_frag addr:$src2))))], d>;
1418}
1419
1420let AddedComplexity = 10 in {
1421 let isAsmParserOnly = 1 in {
1422 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1423 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1424 SSEPackedSingle>, VEX_4V;
1425 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1426 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1427 SSEPackedDouble>, OpSize, VEX_4V;
1428 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1429 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1430 SSEPackedSingle>, VEX_4V;
1431 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1432 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1433 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001434
1435 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1436 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1437 SSEPackedSingle>, VEX_4V;
1438 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1439 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1440 SSEPackedDouble>, OpSize, VEX_4V;
1441 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1442 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1443 SSEPackedSingle>, VEX_4V;
1444 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1445 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1446 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001447 }
1448
1449 let Constraints = "$src1 = $dst" in {
1450 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1451 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1452 SSEPackedSingle>, TB;
1453 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1454 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1455 SSEPackedDouble>, TB, OpSize;
1456 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1457 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1458 SSEPackedSingle>, TB;
1459 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1460 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1461 SSEPackedDouble>, TB, OpSize;
1462 } // Constraints = "$src1 = $dst"
1463} // AddedComplexity
1464
1465//===----------------------------------------------------------------------===//
1466// SSE 1 & 2 - Extract Floating-Point Sign mask
1467//===----------------------------------------------------------------------===//
1468
1469/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1470multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1471 Domain d> {
1472 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1473 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1474 [(set GR32:$dst, (Int RC:$src))], d>;
1475}
1476
1477// Mask creation
1478defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1479 SSEPackedSingle>, TB;
1480defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1481 SSEPackedDouble>, TB, OpSize;
1482
1483let isAsmParserOnly = 1 in {
1484 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1485 "movmskps", SSEPackedSingle>, VEX;
1486 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1487 "movmskpd", SSEPackedDouble>, OpSize,
1488 VEX;
Bruno Cardoso Lopesfcfcca12010-08-10 02:34:56 +00001489 defm VMOVMSKPSY : sse12_extr_sign_mask<VR256, int_x86_avx_movmsk_ps_256,
1490 "movmskps", SSEPackedSingle>, VEX;
1491 defm VMOVMSKPDY : sse12_extr_sign_mask<VR256, int_x86_avx_movmsk_pd_256,
1492 "movmskpd", SSEPackedDouble>, OpSize,
1493 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001494
Bruno Cardoso Lopesfcfcca12010-08-10 02:34:56 +00001495 // Assembler Only
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001496 def VMOVMSKPSr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1497 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1498 def VMOVMSKPDr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1499 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1500 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001501 def VMOVMSKPSYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1502 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1503 def VMOVMSKPDYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1504 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1505 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001506}
1507
1508//===----------------------------------------------------------------------===//
1509// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1510//===----------------------------------------------------------------------===//
1511
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001512// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1513// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001514
1515// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001516let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001517 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001518 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001519def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1520 [(set FR32:$dst, fp32imm0)]>,
1521 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001522def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1523 [(set FR64:$dst, fpimm0)]>,
1524 Requires<[HasSSE2]>, TB, OpSize;
1525}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001526
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001527// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1528// bits are disregarded.
1529let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001530def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001531 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001532def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1533 "movapd\t{$src, $dst|$dst, $src}", []>;
1534}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001535
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001536// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1537// bits are disregarded.
1538let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001539def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001540 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001541 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001542def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1543 "movapd\t{$src, $dst|$dst, $src}",
1544 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1545}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001546
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001547//===----------------------------------------------------------------------===//
1548// SSE 1 & 2 - Logical Instructions
1549//===----------------------------------------------------------------------===//
1550
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001551/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1552///
1553multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001554 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001555 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001556 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1557 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001558
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001559 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1560 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001561 }
1562
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001563 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001564 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1565 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001566
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001567 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1568 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001569 }
1570}
1571
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001572// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001573let mayLoad = 0 in {
1574 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1575 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1576 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1577}
Bill Wendlingddd35322007-05-02 23:11:52 +00001578
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001579let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001580 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001581
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001582/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1583///
1584multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1585 SDNode OpNode, int HasPat = 0,
1586 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001587 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001588 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001589 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001590 !if(HasPat, Pattern[0], // rr
1591 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1592 VR128:$src2)))]),
1593 !if(HasPat, Pattern[2], // rm
1594 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001595 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001596 VEX_4V;
1597
1598 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001599 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001600 !if(HasPat, Pattern[1], // rr
1601 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1602 (bc_v2i64 (v2f64
1603 VR128:$src2))))]),
1604 !if(HasPat, Pattern[3], // rm
1605 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001606 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001607 OpSize, VEX_4V;
1608 }
1609 let Constraints = "$src1 = $dst" in {
1610 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001611 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001612 !if(HasPat, Pattern[0], // rr
1613 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1614 VR128:$src2)))]),
1615 !if(HasPat, Pattern[2], // rm
1616 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1617 (memopv2i64 addr:$src2)))])>, TB;
1618
1619 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001620 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001621 !if(HasPat, Pattern[1], // rr
1622 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1623 (bc_v2i64 (v2f64
1624 VR128:$src2))))]),
1625 !if(HasPat, Pattern[3], // rm
1626 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1627 (memopv2i64 addr:$src2)))])>,
1628 TB, OpSize;
1629 }
1630}
1631
Bruno Cardoso Lopesfd920fa2010-07-13 02:38:35 +00001632/// sse12_fp_packed_logical_y - AVX 256-bit SSE 1 & 2 logical ops forms
1633///
1634let isAsmParserOnly = 1 in {
1635multiclass sse12_fp_packed_logical_y<bits<8> opc, string OpcodeStr> {
1636 defm PSY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedSingle,
1637 !strconcat(OpcodeStr, "ps"), f256mem, [], [], 0>, VEX_4V;
1638
1639 defm PDY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedDouble,
1640 !strconcat(OpcodeStr, "pd"), f256mem, [], [], 0>, OpSize, VEX_4V;
1641}
1642}
1643
1644// AVX 256-bit packed logical ops forms
1645defm VAND : sse12_fp_packed_logical_y<0x54, "and">;
1646defm VOR : sse12_fp_packed_logical_y<0x56, "or">;
1647defm VXOR : sse12_fp_packed_logical_y<0x57, "xor">;
1648let isCommutable = 0 in
1649 defm VANDN : sse12_fp_packed_logical_y<0x55, "andn">;
1650
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001651defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1652defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1653defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1654let isCommutable = 0 in
1655 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1656 // single r+r
1657 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1658 (bc_v2i64 (v4i32 immAllOnesV))),
1659 VR128:$src2)))],
1660 // double r+r
1661 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1662 (bc_v2i64 (v2f64 VR128:$src2))))],
1663 // single r+m
1664 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1665 (bc_v2i64 (v4i32 immAllOnesV))),
1666 (memopv2i64 addr:$src2))))],
1667 // double r+m
1668 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1669 (memopv2i64 addr:$src2)))]]>;
1670
1671//===----------------------------------------------------------------------===//
1672// SSE 1 & 2 - Arithmetic Instructions
1673//===----------------------------------------------------------------------===//
1674
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001675/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001676/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001677///
Dan Gohman20382522007-07-10 00:05:58 +00001678/// In addition, we also have a special variant of the scalar form here to
1679/// represent the associated intrinsic operation. This form is unlike the
1680/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001681/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001682///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001683/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001684///
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001685
1686/// FIXME: once all 256-bit intrinsics are matched, cleanup and refactor those
1687/// classes below
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001688multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1689 bit Is2Addr = 1> {
1690 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1691 OpNode, FR32, f32mem, Is2Addr>, XS;
1692 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1693 OpNode, FR64, f64mem, Is2Addr>, XD;
1694}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001695
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001696multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1697 bit Is2Addr = 1> {
1698 let mayLoad = 0 in {
1699 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1700 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1701 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1702 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001703 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001704}
Bill Wendlingddd35322007-05-02 23:11:52 +00001705
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001706multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1707 SDNode OpNode> {
1708 let mayLoad = 0 in {
1709 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1710 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1711 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1712 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1713 }
1714}
1715
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001716multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001717 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001718 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1719 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1720 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1721 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1722}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001723
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001724multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001725 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001726 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001727 !strconcat(OpcodeStr, "ps"), "sse", "_ps", f128mem, memopv4f32,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001728 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001729
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001730 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001731 !strconcat(OpcodeStr, "pd"), "sse2", "_pd", f128mem, memopv2f64,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001732 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001733}
Bill Wendlingddd35322007-05-02 23:11:52 +00001734
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001735multiclass basic_sse12_fp_binop_p_y_int<bits<8> opc, string OpcodeStr> {
1736 defm PSY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1737 !strconcat(OpcodeStr, "ps"), "avx", "_ps_256", f256mem, memopv8f32,
1738 SSEPackedSingle, 0>, TB;
1739
1740 defm PDY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1741 !strconcat(OpcodeStr, "pd"), "avx", "_pd_256", f256mem, memopv4f64,
1742 SSEPackedDouble, 0>, TB, OpSize;
1743}
1744
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001745// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001746let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001747 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001748 basic_sse12_fp_binop_s_int<0x58, "add", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001749 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1750 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001751 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001752 basic_sse12_fp_binop_s_int<0x59, "mul", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001753 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1754 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001755
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001756 let isCommutable = 0 in {
1757 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001758 basic_sse12_fp_binop_s_int<0x5C, "sub", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001759 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1760 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001761 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001762 basic_sse12_fp_binop_s_int<0x5E, "div", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001763 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1764 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001765 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001766 basic_sse12_fp_binop_s_int<0x5F, "max", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001767 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001768 basic_sse12_fp_binop_p_int<0x5F, "max", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001769 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>,
1770 basic_sse12_fp_binop_p_y_int<0x5F, "max">, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001771 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001772 basic_sse12_fp_binop_s_int<0x5D, "min", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001773 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001774 basic_sse12_fp_binop_p_int<0x5D, "min", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001775 basic_sse12_fp_binop_p_y_int<0x5D, "min">,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001776 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001777 }
Dan Gohman20382522007-07-10 00:05:58 +00001778}
1779
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001780let Constraints = "$src1 = $dst" in {
1781 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1782 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1783 basic_sse12_fp_binop_s_int<0x58, "add">;
1784 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1785 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1786 basic_sse12_fp_binop_s_int<0x59, "mul">;
1787
1788 let isCommutable = 0 in {
1789 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1790 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1791 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1792 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1793 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1794 basic_sse12_fp_binop_s_int<0x5E, "div">;
1795 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1796 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1797 basic_sse12_fp_binop_s_int<0x5F, "max">,
1798 basic_sse12_fp_binop_p_int<0x5F, "max">;
1799 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1800 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1801 basic_sse12_fp_binop_s_int<0x5D, "min">,
1802 basic_sse12_fp_binop_p_int<0x5D, "min">;
1803 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001804}
Bill Wendlingddd35322007-05-02 23:11:52 +00001805
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001806/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001807/// In addition, we also have a special variant of the scalar form here to
1808/// represent the associated intrinsic operation. This form is unlike the
1809/// plain scalar form, in that it takes an entire vector (instead of a
1810/// scalar) and leaves the top elements undefined.
1811///
1812/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001813
1814/// sse1_fp_unop_s - SSE1 unops in scalar form.
1815multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001816 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001817 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001818 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001819 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001820 // For scalar unary operations, fold a load into the operation
1821 // only in OptForSize mode. It eliminates an instruction, but it also
1822 // eliminates a whole-register clobber (the load), so it introduces a
1823 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001824 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001825 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001826 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001827 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001828 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001829 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001830 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001831 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001832 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001833 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001834}
Dan Gohman20382522007-07-10 00:05:58 +00001835
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001836/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1837multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1838 SDNode OpNode, Intrinsic F32Int> {
1839 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001840 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001841 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1842 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001843 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001844 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001845 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001846 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1847 !strconcat(OpcodeStr,
1848 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1849 [(set VR128:$dst, (F32Int VR128:$src))]>;
1850 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
1851 !strconcat(OpcodeStr,
1852 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1853 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001854}
1855
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001856/// sse1_fp_unop_p - SSE1 unops in packed form.
1857multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1858 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1859 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1860 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1861 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1862 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1863 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1864}
1865
1866/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1867multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1868 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1869 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1870 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1871 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1872 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1873 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1874}
1875
1876/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1877multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1878 Intrinsic V4F32Int> {
1879 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1880 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1881 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1882 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1883 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1884 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1885}
1886
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001887/// sse1_fp_unop_p_y_int - AVX 256-bit intrinsics unops in packed forms.
1888multiclass sse1_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1889 Intrinsic V4F32Int> {
1890 def PSYr_Int : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1891 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1892 [(set VR256:$dst, (V4F32Int VR256:$src))]>;
1893 def PSYm_Int : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1894 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1895 [(set VR256:$dst, (V4F32Int (memopv8f32 addr:$src)))]>;
1896}
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001897
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001898/// sse2_fp_unop_s - SSE2 unops in scalar form.
1899multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1900 SDNode OpNode, Intrinsic F64Int> {
1901 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1902 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1903 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001904 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1905 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001906 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001907 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1908 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001909 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1910 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1911 [(set VR128:$dst, (F64Int VR128:$src))]>;
1912 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1913 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1914 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1915}
1916
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001917/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1918multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1919 SDNode OpNode, Intrinsic F64Int> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001920 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1921 !strconcat(OpcodeStr,
1922 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1923 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1924 (ins FR64:$src1, f64mem:$src2),
1925 !strconcat(OpcodeStr,
1926 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1927 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1928 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1929 [(set VR128:$dst, (F64Int VR128:$src))]>;
1930 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1931 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1932 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001933}
1934
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001935/// sse2_fp_unop_p - SSE2 unops in vector forms.
1936multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1937 SDNode OpNode> {
1938 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1939 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1940 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1941 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1942 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1943 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1944}
1945
1946/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1947multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1948 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1949 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1950 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1951 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1952 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1953 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1954}
1955
1956/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1957multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1958 Intrinsic V2F64Int> {
1959 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1960 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1961 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1962 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1963 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1964 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1965}
1966
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001967/// sse2_fp_unop_p_y_int - AVX 256-bit intrinsic unops in vector forms.
1968multiclass sse2_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1969 Intrinsic V2F64Int> {
1970 def PDYr_Int : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1971 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1972 [(set VR256:$dst, (V2F64Int VR256:$src))]>;
1973 def PDYm_Int : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1974 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1975 [(set VR256:$dst, (V2F64Int (memopv4f64 addr:$src)))]>;
1976}
1977
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001978let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001979 // Square root.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001980 defm VSQRT : sse1_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ss>,
1981 sse2_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001982 VEX_4V;
1983
1984 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1985 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1986 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1987 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001988 sse1_fp_unop_p_int<0x51, "vsqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001989 sse2_fp_unop_p_int<0x51, "vsqrt", int_x86_sse2_sqrt_pd>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001990 sse1_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_ps_256>,
1991 sse2_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_pd_256>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001992 VEX;
1993
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001994 // Reciprocal approximations. Note that these typically require refinement
1995 // in order to obtain suitable precision.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001996 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "vrsqrt", X86frsqrt,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001997 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001998 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001999 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00002000 sse1_fp_unop_p_y_int<0x52, "vrsqrt", int_x86_avx_rsqrt_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002001 sse1_fp_unop_p_int<0x52, "vrsqrt", int_x86_sse_rsqrt_ps>, VEX;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002002
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002003 defm VRCP : sse1_fp_unop_s_avx<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002004 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002005 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002006 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00002007 sse1_fp_unop_p_y_int<0x53, "vrcp", int_x86_avx_rcp_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002008 sse1_fp_unop_p_int<0x53, "vrcp", int_x86_sse_rcp_ps>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00002009}
2010
Dan Gohman20382522007-07-10 00:05:58 +00002011// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002012defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002013 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
2014 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002015 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002016 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
2017 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00002018
2019// Reciprocal approximations. Note that these typically require refinement
2020// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002021defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002022 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
2023 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00002024defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00002025 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
2026 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00002027
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002028// There is no f64 version of the reciprocal approximation instructions.
2029
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002030//===----------------------------------------------------------------------===//
2031// SSE 1 & 2 - Non-temporal stores
2032//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002033
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002034let isAsmParserOnly = 1 in {
2035 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
2036 (ins i128mem:$dst, VR128:$src),
2037 "movntps\t{$src, $dst|$dst, $src}",
2038 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
2039 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
2040 (ins i128mem:$dst, VR128:$src),
2041 "movntpd\t{$src, $dst|$dst, $src}",
2042 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
2043
2044 let ExeDomain = SSEPackedInt in
2045 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
2046 (ins f128mem:$dst, VR128:$src),
2047 "movntdq\t{$src, $dst|$dst, $src}",
2048 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
2049
2050 let AddedComplexity = 400 in { // Prefer non-temporal versions
2051 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
2052 (ins f128mem:$dst, VR128:$src),
2053 "movntps\t{$src, $dst|$dst, $src}",
2054 [(alignednontemporalstore (v4f32 VR128:$src),
2055 addr:$dst)]>, VEX;
2056 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
2057 (ins f128mem:$dst, VR128:$src),
2058 "movntpd\t{$src, $dst|$dst, $src}",
2059 [(alignednontemporalstore (v2f64 VR128:$src),
2060 addr:$dst)]>, VEX;
2061 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
2062 (ins f128mem:$dst, VR128:$src),
2063 "movntdq\t{$src, $dst|$dst, $src}",
2064 [(alignednontemporalstore (v2f64 VR128:$src),
2065 addr:$dst)]>, VEX;
2066 let ExeDomain = SSEPackedInt in
2067 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
2068 (ins f128mem:$dst, VR128:$src),
2069 "movntdq\t{$src, $dst|$dst, $src}",
2070 [(alignednontemporalstore (v4f32 VR128:$src),
2071 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00002072
2073 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
2074 (ins f256mem:$dst, VR256:$src),
2075 "movntps\t{$src, $dst|$dst, $src}",
2076 [(alignednontemporalstore (v8f32 VR256:$src),
2077 addr:$dst)]>, VEX;
2078 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
2079 (ins f256mem:$dst, VR256:$src),
2080 "movntpd\t{$src, $dst|$dst, $src}",
2081 [(alignednontemporalstore (v4f64 VR256:$src),
2082 addr:$dst)]>, VEX;
2083 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
2084 (ins f256mem:$dst, VR256:$src),
2085 "movntdq\t{$src, $dst|$dst, $src}",
2086 [(alignednontemporalstore (v4f64 VR256:$src),
2087 addr:$dst)]>, VEX;
2088 let ExeDomain = SSEPackedInt in
2089 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
2090 (ins f256mem:$dst, VR256:$src),
2091 "movntdq\t{$src, $dst|$dst, $src}",
2092 [(alignednontemporalstore (v8f32 VR256:$src),
2093 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002094 }
2095}
2096
Bruno Cardoso Lopes9f798e92010-08-10 02:49:24 +00002097def : Pat<(int_x86_avx_movnt_dq_256 addr:$dst, VR256:$src),
2098 (VMOVNTDQYmr addr:$dst, VR256:$src)>;
2099def : Pat<(int_x86_avx_movnt_pd_256 addr:$dst, VR256:$src),
2100 (VMOVNTPDYmr addr:$dst, VR256:$src)>;
2101def : Pat<(int_x86_avx_movnt_ps_256 addr:$dst, VR256:$src),
2102 (VMOVNTPSYmr addr:$dst, VR256:$src)>;
2103
David Greene8939b0d2010-02-16 20:50:18 +00002104def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002105 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002106 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002107def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2108 "movntpd\t{$src, $dst|$dst, $src}",
2109 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002110
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002111let ExeDomain = SSEPackedInt in
2112def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2113 "movntdq\t{$src, $dst|$dst, $src}",
2114 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2115
David Greene8939b0d2010-02-16 20:50:18 +00002116let AddedComplexity = 400 in { // Prefer non-temporal versions
2117def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2118 "movntps\t{$src, $dst|$dst, $src}",
2119 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002120def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2121 "movntpd\t{$src, $dst|$dst, $src}",
2122 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002123
2124def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2125 "movntdq\t{$src, $dst|$dst, $src}",
2126 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
2127
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002128let ExeDomain = SSEPackedInt in
2129def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2130 "movntdq\t{$src, $dst|$dst, $src}",
2131 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2132
2133// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00002134def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2135 "movnti\t{$src, $dst|$dst, $src}",
2136 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
2137 TB, Requires<[HasSSE2]>;
2138
2139def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
2140 "movnti\t{$src, $dst|$dst, $src}",
2141 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
2142 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002143
David Greene8939b0d2010-02-16 20:50:18 +00002144}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002145def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2146 "movnti\t{$src, $dst|$dst, $src}",
2147 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2148 TB, Requires<[HasSSE2]>;
2149
2150//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002151// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002152//===----------------------------------------------------------------------===//
2153
2154// Prefetch intrinsic.
2155def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
2156 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
2157def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
2158 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
2159def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
2160 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
2161def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
2162 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
2163
Bill Wendlingddd35322007-05-02 23:11:52 +00002164// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00002165def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
2166 TB, Requires<[HasSSE1]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00002167def : Pat<(X86SFence), (SFENCE)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002168
Bill Wendlingddd35322007-05-02 23:11:52 +00002169// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002170// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002171// load of an all-zeros value if folding it would be beneficial.
Bruno Cardoso Lopesbbadd392010-08-13 17:44:10 +00002172// FIXME: Change encoding to pseudo! This is blocked right now by the x86
2173// JIT implementatioan, it does not expand the instructions below like
2174// X86MCInstLower does.
Daniel Dunbar7417b762009-08-11 22:17:52 +00002175let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002176 isCodeGenOnly = 1 in {
Eric Christopher63f02ac2010-08-13 02:37:50 +00002177def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2178 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2179def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2180 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2181let ExeDomain = SSEPackedInt in
2182def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
2183 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002184}
Bill Wendlingddd35322007-05-02 23:11:52 +00002185
Bruno Cardoso Lopes6da9cee2010-08-12 18:20:59 +00002186// The same as done above but for AVX. The 128-bit versions are the
2187// same, but re-encoded. The 256-bit does not support PI version.
Bruno Cardoso Lopesbbadd392010-08-13 17:44:10 +00002188// FIXME: Change encoding to pseudo! This is blocked right now by the x86
2189// JIT implementatioan, it does not expand the instructions below like
2190// X86MCInstLower does.
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00002191let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2192 isCodeGenOnly = 1, Predicates = [HasAVX] in {
Eric Christopher63f02ac2010-08-13 02:37:50 +00002193def AVX_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2194 [(set VR128:$dst, (v4f32 immAllZerosV))]>, VEX_4V;
2195def AVX_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2196 [(set VR128:$dst, (v2f64 immAllZerosV))]>, VEX_4V;
2197def AVX_SET0PSY : PSI<0x57, MRMInitReg, (outs VR256:$dst), (ins), "",
2198 [(set VR256:$dst, (v8f32 immAllZerosV))]>, VEX_4V;
2199def AVX_SET0PDY : PDI<0x57, MRMInitReg, (outs VR256:$dst), (ins), "",
2200 [(set VR256:$dst, (v4f64 immAllZerosV))]>, VEX_4V;
2201let ExeDomain = SSEPackedInt in
2202def AVX_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
2203 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00002204}
2205
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002206def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2207def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2208def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002209
Dan Gohman874cada2010-02-28 00:17:42 +00002210def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002211 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002212
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002213//===----------------------------------------------------------------------===//
2214// SSE 1 & 2 - Load/Store XCSR register
2215//===----------------------------------------------------------------------===//
2216
2217let isAsmParserOnly = 1 in {
2218 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2219 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
2220 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2221 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
2222}
2223
2224def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2225 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2226def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2227 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2228
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002229//===---------------------------------------------------------------------===//
2230// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2231//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002232
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002233let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002234
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002235let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002236 let neverHasSideEffects = 1 in {
2237 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2238 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2239 def VMOVDQAYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2240 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2241 }
2242 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2243 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2244 def VMOVDQUYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2245 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002246
2247 let canFoldAsLoad = 1, mayLoad = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002248 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2249 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2250 def VMOVDQAYrm : VPDI<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2251 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2252 let Predicates = [HasAVX] in {
2253 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2254 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2255 def VMOVDQUYrm : I<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2256 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2257 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002258 }
2259
2260 let mayStore = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002261 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2262 (ins i128mem:$dst, VR128:$src),
2263 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2264 def VMOVDQAYmr : VPDI<0x7F, MRMDestMem, (outs),
2265 (ins i256mem:$dst, VR256:$src),
2266 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2267 let Predicates = [HasAVX] in {
2268 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2269 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2270 def VMOVDQUYmr : I<0x7F, MRMDestMem, (outs), (ins i256mem:$dst, VR256:$src),
2271 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2272 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002273 }
2274}
2275
Chris Lattnerf77e0372008-01-11 06:59:07 +00002276let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002277def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002278 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002279
2280let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002281def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002282 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002283 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002284def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002285 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002286 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002287 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002288}
2289
2290let mayStore = 1 in {
2291def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2292 "movdqa\t{$src, $dst|$dst, $src}",
2293 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002294def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002295 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002296 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002297 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002298}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002299
Dan Gohman4106f372007-07-18 20:23:34 +00002300// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002301let isAsmParserOnly = 1 in {
2302let canFoldAsLoad = 1 in
2303def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2304 "vmovdqu\t{$src, $dst|$dst, $src}",
2305 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002306 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002307def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2308 "vmovdqu\t{$src, $dst|$dst, $src}",
2309 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002310 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002311}
2312
Dan Gohman15511cf2008-12-03 18:15:48 +00002313let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002314def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002315 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002316 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2317 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002318def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002319 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002320 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2321 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002322
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002323} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002324
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00002325def : Pat<(int_x86_avx_loadu_dq_256 addr:$src), (VMOVDQUYrm addr:$src)>;
2326def : Pat<(int_x86_avx_storeu_dq_256 addr:$dst, VR256:$src),
2327 (VMOVDQUYmr addr:$dst, VR256:$src)>;
2328
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002329//===---------------------------------------------------------------------===//
2330// SSE2 - Packed Integer Arithmetic Instructions
2331//===---------------------------------------------------------------------===//
2332
2333let ExeDomain = SSEPackedInt in { // SSE integer instructions
2334
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002335multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002336 bit IsCommutable = 0, bit Is2Addr = 1> {
2337 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002338 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002339 (ins VR128:$src1, VR128:$src2),
2340 !if(Is2Addr,
2341 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2342 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2343 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002344 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002345 (ins VR128:$src1, i128mem:$src2),
2346 !if(Is2Addr,
2347 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2348 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2349 [(set VR128:$dst, (IntId VR128:$src1,
2350 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002351}
Chris Lattner8139e282006-10-07 18:39:00 +00002352
Evan Cheng22b942a2008-05-03 00:52:09 +00002353multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002354 string OpcodeStr, Intrinsic IntId,
2355 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002356 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002357 (ins VR128:$src1, VR128:$src2),
2358 !if(Is2Addr,
2359 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2360 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2361 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002362 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002363 (ins VR128:$src1, i128mem:$src2),
2364 !if(Is2Addr,
2365 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2366 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2367 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002368 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002369 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002370 (ins VR128:$src1, i32i8imm:$src2),
2371 !if(Is2Addr,
2372 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2373 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2374 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002375}
2376
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002377/// PDI_binop_rm - Simple SSE2 binary operator.
2378multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002379 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2380 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002381 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002382 (ins VR128:$src1, VR128:$src2),
2383 !if(Is2Addr,
2384 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2385 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2386 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002387 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002388 (ins VR128:$src1, i128mem:$src2),
2389 !if(Is2Addr,
2390 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2391 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2392 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002393 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002394}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002395
2396/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2397///
2398/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2399/// to collapse (bitconvert VT to VT) into its operand.
2400///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002401multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002402 bit IsCommutable = 0, bit Is2Addr = 1> {
2403 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002404 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002405 (ins VR128:$src1, VR128:$src2),
2406 !if(Is2Addr,
2407 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2408 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2409 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002410 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002411 (ins VR128:$src1, i128mem:$src2),
2412 !if(Is2Addr,
2413 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2414 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2415 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002416}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002417
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002418} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002419
2420// 128-bit Integer Arithmetic
2421
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002422let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002423defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2424defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2425defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2426defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2427defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2428defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2429defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2430defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2431defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002432
2433// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002434defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002435 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002436defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002437 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002438defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002439 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002440defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002441 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002442defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002443 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002444defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002445 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002446defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002447 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002448defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002449 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002450defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002451 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002452defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002453 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002454defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002455 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002456defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002457 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002458defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002459 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002460defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002461 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002462defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002463 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002464defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002465 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002466defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002467 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002468defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002469 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002470defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002471 VEX_4V;
2472}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002473
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002474let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002475defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2476defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2477defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2478defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2479defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002480defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2481defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2482defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002483defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002484
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002485// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002486defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2487defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2488defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2489defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002490defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2491defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2492defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2493defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2494defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2495defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2496defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2497defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2498defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2499defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2500defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2501defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2502defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2503defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2504defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002505
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002506} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002507
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002508//===---------------------------------------------------------------------===//
2509// SSE2 - Packed Integer Logical Instructions
2510//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002511
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002512let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002513defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2514 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2515 VEX_4V;
2516defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2517 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2518 VEX_4V;
2519defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2520 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2521 VEX_4V;
2522
2523defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2524 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2525 VEX_4V;
2526defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2527 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2528 VEX_4V;
2529defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2530 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2531 VEX_4V;
2532
2533defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2534 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2535 VEX_4V;
2536defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2537 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2538 VEX_4V;
2539
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002540defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2541defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2542defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002543
2544let ExeDomain = SSEPackedInt in {
2545 let neverHasSideEffects = 1 in {
2546 // 128-bit logical shifts.
2547 def VPSLLDQri : PDIi8<0x73, MRM7r,
2548 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2549 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2550 VEX_4V;
2551 def VPSRLDQri : PDIi8<0x73, MRM3r,
2552 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2553 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2554 VEX_4V;
2555 // PSRADQri doesn't exist in SSE[1-3].
2556 }
2557 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2558 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2559 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2560 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2561 VR128:$src2)))]>, VEX_4V;
2562
2563 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2564 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2565 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2566 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2567 (memopv2i64 addr:$src2))))]>,
2568 VEX_4V;
2569}
2570}
2571
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002572let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002573defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2574 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2575defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2576 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2577defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2578 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002579
Evan Cheng22b942a2008-05-03 00:52:09 +00002580defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2581 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2582defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2583 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002584defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002585 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002586
Evan Cheng22b942a2008-05-03 00:52:09 +00002587defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2588 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002589defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002590 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002591
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002592defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2593defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2594defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002595
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002596let ExeDomain = SSEPackedInt in {
2597 let neverHasSideEffects = 1 in {
2598 // 128-bit logical shifts.
2599 def PSLLDQri : PDIi8<0x73, MRM7r,
2600 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2601 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2602 def PSRLDQri : PDIi8<0x73, MRM3r,
2603 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2604 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2605 // PSRADQri doesn't exist in SSE[1-3].
2606 }
2607 def PANDNrr : PDI<0xDF, MRMSrcReg,
2608 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2609 "pandn\t{$src2, $dst|$dst, $src2}",
2610 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2611 VR128:$src2)))]>;
2612
2613 def PANDNrm : PDI<0xDF, MRMSrcMem,
2614 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2615 "pandn\t{$src2, $dst|$dst, $src2}",
2616 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2617 (memopv2i64 addr:$src2))))]>;
2618}
2619} // Constraints = "$src1 = $dst"
2620
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002621let Predicates = [HasAVX] in {
2622 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
2623 (v2i64 (VPSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2624 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
2625 (v2i64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2626 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2627 (v2i64 (VPSLLDQri VR128:$src1, imm:$src2))>;
2628 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2629 (v2i64 (VPSRLDQri VR128:$src1, imm:$src2))>;
2630 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
2631 (v2f64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2632
2633 // Shift up / down and insert zero's.
2634 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
2635 (v2i64 (VPSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2636 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
2637 (v2i64 (VPSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2638}
2639
Chris Lattner6970eda2006-10-07 19:49:05 +00002640let Predicates = [HasSSE2] in {
2641 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002642 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002643 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002644 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002645 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2646 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2647 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2648 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002649 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002650 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002651
2652 // Shift up / down and insert zero's.
2653 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002654 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002655 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002656 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002657}
2658
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002659//===---------------------------------------------------------------------===//
2660// SSE2 - Packed Integer Comparison Instructions
2661//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002662
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002663let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002664 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2665 0>, VEX_4V;
2666 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2667 0>, VEX_4V;
2668 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2669 0>, VEX_4V;
2670 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2671 0>, VEX_4V;
2672 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2673 0>, VEX_4V;
2674 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2675 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002676}
2677
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002678let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002679 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2680 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2681 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002682 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2683 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2684 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2685} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002686
Nate Begeman30a0de92008-07-17 16:51:19 +00002687def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002688 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002689def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002690 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002691def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002692 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002693def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002694 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002695def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002696 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002697def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002698 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2699
Nate Begeman30a0de92008-07-17 16:51:19 +00002700def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002701 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002702def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002703 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002704def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002705 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002706def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002707 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002708def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002709 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002710def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002711 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2712
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002713//===---------------------------------------------------------------------===//
2714// SSE2 - Packed Integer Pack Instructions
2715//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002716
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002717let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002718defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002719 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002720defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002721 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002722defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002723 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002724}
2725
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002726let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002727defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2728defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2729defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002730} // Constraints = "$src1 = $dst"
2731
2732//===---------------------------------------------------------------------===//
2733// SSE2 - Packed Integer Shuffle Instructions
2734//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002735
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002736let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002737multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2738 PatFrag bc_frag> {
2739def ri : Ii8<0x70, MRMSrcReg,
2740 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2741 !strconcat(OpcodeStr,
2742 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2743 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2744 (undef))))]>;
2745def mi : Ii8<0x70, MRMSrcMem,
2746 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2747 !strconcat(OpcodeStr,
2748 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2749 [(set VR128:$dst, (vt (pshuf_frag:$src2
2750 (bc_frag (memopv2i64 addr:$src1)),
2751 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002752}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002753} // ExeDomain = SSEPackedInt
2754
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002755let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002756 let AddedComplexity = 5 in
2757 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2758 VEX;
2759
2760 // SSE2 with ImmT == Imm8 and XS prefix.
2761 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2762 VEX;
2763
2764 // SSE2 with ImmT == Imm8 and XD prefix.
2765 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2766 VEX;
2767}
2768
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002769let Predicates = [HasSSE2] in {
2770 let AddedComplexity = 5 in
2771 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2772
2773 // SSE2 with ImmT == Imm8 and XS prefix.
2774 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2775
2776 // SSE2 with ImmT == Imm8 and XD prefix.
2777 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2778}
2779
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002780//===---------------------------------------------------------------------===//
2781// SSE2 - Packed Integer Unpack Instructions
2782//===---------------------------------------------------------------------===//
2783
2784let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002785multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002786 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002787 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002788 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2789 !if(Is2Addr,
2790 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2791 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2792 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002793 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002794 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2795 !if(Is2Addr,
2796 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2797 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2798 [(set VR128:$dst, (unp_frag VR128:$src1,
2799 (bc_frag (memopv2i64
2800 addr:$src2))))]>;
2801}
2802
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002803let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002804 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2805 0>, VEX_4V;
2806 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2807 0>, VEX_4V;
2808 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2809 0>, VEX_4V;
2810
2811 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2812 /// knew to collapse (bitconvert VT to VT) into its operand.
2813 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2814 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2815 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2816 [(set VR128:$dst,
2817 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2818 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2819 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2820 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2821 [(set VR128:$dst,
2822 (v2i64 (unpckl VR128:$src1,
2823 (memopv2i64 addr:$src2))))]>, VEX_4V;
2824
2825 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2826 0>, VEX_4V;
2827 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2828 0>, VEX_4V;
2829 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2830 0>, VEX_4V;
2831
2832 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2833 /// knew to collapse (bitconvert VT to VT) into its operand.
2834 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2835 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2836 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2837 [(set VR128:$dst,
2838 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2839 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2840 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2841 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2842 [(set VR128:$dst,
2843 (v2i64 (unpckh VR128:$src1,
2844 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002845}
Evan Chengc60bd972006-03-25 09:37:23 +00002846
Evan Chenge9083d62008-03-05 08:19:16 +00002847let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002848 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2849 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2850 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2851
2852 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2853 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002854 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002855 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002856 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002857 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002859 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002860 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002861 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002862 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 (v2i64 (unpckl VR128:$src1,
2864 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002865
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002866 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2867 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2868 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2869
2870 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2871 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002872 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002873 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002874 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002875 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002877 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002878 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002879 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002880 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 (v2i64 (unpckh VR128:$src1,
2882 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002883}
Evan Cheng82521dd2006-03-21 07:09:35 +00002884
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002885} // ExeDomain = SSEPackedInt
2886
2887//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002888// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002889//===---------------------------------------------------------------------===//
2890
2891let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002892multiclass sse2_pinsrw<bit Is2Addr = 1> {
2893 def rri : Ii8<0xC4, MRMSrcReg,
2894 (outs VR128:$dst), (ins VR128:$src1,
2895 GR32:$src2, i32i8imm:$src3),
2896 !if(Is2Addr,
2897 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2898 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2899 [(set VR128:$dst,
2900 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2901 def rmi : Ii8<0xC4, MRMSrcMem,
2902 (outs VR128:$dst), (ins VR128:$src1,
2903 i16mem:$src2, i32i8imm:$src3),
2904 !if(Is2Addr,
2905 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2906 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2907 [(set VR128:$dst,
2908 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2909 imm:$src3))]>;
2910}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002911
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002912// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002913let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002914def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2915 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2916 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2917 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2918 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002919def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002920 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002921 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002922 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002923 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002924
2925// Insert
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002926let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002927 defm VPINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2928 def VPINSRWrr64i : Ii8<0xC4, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002929 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2930 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
2931 []>, OpSize, VEX_4V;
2932}
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002933
2934let Constraints = "$src1 = $dst" in
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002935 defm PINSRW : sse2_pinsrw, TB, OpSize, Requires<[HasSSE2]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002936
2937} // ExeDomain = SSEPackedInt
2938
2939//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002940// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002941//===---------------------------------------------------------------------===//
2942
2943let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002944
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002945let isAsmParserOnly = 1 in {
2946def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002947 "pmovmskb\t{$src, $dst|$dst, $src}",
2948 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002949def VPMOVMSKBr64r : VPDI<0xD7, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
2950 "pmovmskb\t{$src, $dst|$dst, $src}", []>, VEX;
2951}
Evan Cheng64d80e32007-07-19 01:14:50 +00002952def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002953 "pmovmskb\t{$src, $dst|$dst, $src}",
2954 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002955
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002956} // ExeDomain = SSEPackedInt
2957
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002958//===---------------------------------------------------------------------===//
2959// SSE2 - Conditional Store
2960//===---------------------------------------------------------------------===//
2961
2962let ExeDomain = SSEPackedInt in {
2963
2964let isAsmParserOnly = 1 in {
2965let Uses = [EDI] in
2966def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2967 (ins VR128:$src, VR128:$mask),
2968 "maskmovdqu\t{$mask, $src|$src, $mask}",
2969 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2970let Uses = [RDI] in
2971def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2972 (ins VR128:$src, VR128:$mask),
2973 "maskmovdqu\t{$mask, $src|$src, $mask}",
2974 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2975}
2976
2977let Uses = [EDI] in
2978def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2979 "maskmovdqu\t{$mask, $src|$src, $mask}",
2980 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2981let Uses = [RDI] in
2982def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2983 "maskmovdqu\t{$mask, $src|$src, $mask}",
2984 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2985
2986} // ExeDomain = SSEPackedInt
2987
2988//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002989// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002990//===---------------------------------------------------------------------===//
2991
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002992// Move Int Doubleword to Packed Double Int
2993let isAsmParserOnly = 1 in {
2994def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2995 "movd\t{$src, $dst|$dst, $src}",
2996 [(set VR128:$dst,
2997 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2998def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2999 "movd\t{$src, $dst|$dst, $src}",
3000 [(set VR128:$dst,
3001 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
3002 VEX;
3003}
Evan Cheng64d80e32007-07-19 01:14:50 +00003004def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003005 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00003006 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00003007 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003008def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003009 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00003010 [(set VR128:$dst,
3011 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00003012
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003013
3014// Move Int Doubleword to Single Scalar
3015let isAsmParserOnly = 1 in {
3016def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
3017 "movd\t{$src, $dst|$dst, $src}",
3018 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
3019
3020def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
3021 "movd\t{$src, $dst|$dst, $src}",
3022 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
3023 VEX;
3024}
Evan Cheng64d80e32007-07-19 01:14:50 +00003025def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003026 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00003027 [(set FR32:$dst, (bitconvert GR32:$src))]>;
3028
Evan Cheng64d80e32007-07-19 01:14:50 +00003029def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003030 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003031 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003032
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003033// Move Packed Doubleword Int to Packed Double Int
3034let isAsmParserOnly = 1 in {
3035def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
3036 "movd\t{$src, $dst|$dst, $src}",
3037 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
3038 (iPTR 0)))]>, VEX;
3039def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
3040 (ins i32mem:$dst, VR128:$src),
3041 "movd\t{$src, $dst|$dst, $src}",
3042 [(store (i32 (vector_extract (v4i32 VR128:$src),
3043 (iPTR 0))), addr:$dst)]>, VEX;
3044}
Evan Cheng64d80e32007-07-19 01:14:50 +00003045def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003046 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003047 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003048 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003049def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003050 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00003051 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00003052 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00003053
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003054// Move Scalar Single to Double Int
3055let isAsmParserOnly = 1 in {
3056def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
3057 "movd\t{$src, $dst|$dst, $src}",
3058 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
3059def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
3060 "movd\t{$src, $dst|$dst, $src}",
3061 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
3062}
Evan Cheng64d80e32007-07-19 01:14:50 +00003063def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003064 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003065 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003066def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003067 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003068 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003069
Evan Cheng017dcc62006-04-21 01:05:10 +00003070// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003071let AddedComplexity = 15, isAsmParserOnly = 1 in {
3072def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
3073 "movd\t{$src, $dst|$dst, $src}",
3074 [(set VR128:$dst, (v4i32 (X86vzmovl
3075 (v4i32 (scalar_to_vector GR32:$src)))))]>,
3076 VEX;
3077def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3078 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
3079 [(set VR128:$dst, (v2i64 (X86vzmovl
3080 (v2i64 (scalar_to_vector GR64:$src)))))]>,
3081 VEX, VEX_W;
3082}
Evan Cheng7a831ce2007-12-15 03:00:47 +00003083let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003084def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003085 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003086 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003087 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003088def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003089 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00003090 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003091 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003092}
3093
3094let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003095let isAsmParserOnly = 1 in
3096def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3097 "movd\t{$src, $dst|$dst, $src}",
3098 [(set VR128:$dst,
3099 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
3100 (loadi32 addr:$src))))))]>,
3101 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00003102def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003103 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00003104 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003105 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00003106 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00003107
3108def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
3109 (MOVZDI2PDIrm addr:$src)>;
3110def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3111 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00003112def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3113 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003114}
Evan Chengc36c0ab2008-05-22 18:56:56 +00003115
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003116//===---------------------------------------------------------------------===//
3117// SSE2 - Move Quadword
3118//===---------------------------------------------------------------------===//
3119
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003120// Move Quadword Int to Packed Quadword Int
3121let isAsmParserOnly = 1 in
3122def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3123 "vmovq\t{$src, $dst|$dst, $src}",
3124 [(set VR128:$dst,
3125 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003126 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003127def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3128 "movq\t{$src, $dst|$dst, $src}",
3129 [(set VR128:$dst,
3130 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003131 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
3132
3133// Move Packed Quadword Int to Quadword Int
3134let isAsmParserOnly = 1 in
3135def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3136 "movq\t{$src, $dst|$dst, $src}",
3137 [(store (i64 (vector_extract (v2i64 VR128:$src),
3138 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003139def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3140 "movq\t{$src, $dst|$dst, $src}",
3141 [(store (i64 (vector_extract (v2i64 VR128:$src),
3142 (iPTR 0))), addr:$dst)]>;
3143
3144def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
3145 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
3146
3147// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003148let isAsmParserOnly = 1 in
3149def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3150 "movq\t{$src, $dst|$dst, $src}",
3151 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003152def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3153 "movq\t{$src, $dst|$dst, $src}",
3154 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
3155
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003156let AddedComplexity = 20, isAsmParserOnly = 1 in
3157def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3158 "vmovq\t{$src, $dst|$dst, $src}",
3159 [(set VR128:$dst,
3160 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
3161 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003162 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003163
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003164let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003165def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003166 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00003167 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003168 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003169 (loadi64 addr:$src))))))]>,
3170 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00003171
Evan Chengc36c0ab2008-05-22 18:56:56 +00003172def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3173 (MOVZQI2PQIrm addr:$src)>;
3174def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
3175 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003176def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00003177}
Evan Chengd880b972008-05-09 21:53:03 +00003178
Evan Cheng7a831ce2007-12-15 03:00:47 +00003179// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
3180// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003181let isAsmParserOnly = 1, AddedComplexity = 15 in
3182def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3183 "vmovq\t{$src, $dst|$dst, $src}",
3184 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003185 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003186let AddedComplexity = 15 in
3187def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3188 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003189 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003190 XS, Requires<[HasSSE2]>;
3191
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003192let AddedComplexity = 20, isAsmParserOnly = 1 in
3193def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3194 "vmovq\t{$src, $dst|$dst, $src}",
3195 [(set VR128:$dst, (v2i64 (X86vzmovl
3196 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003197 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00003198let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003199def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3200 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003201 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00003202 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003203 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003204
Evan Cheng8e8de682008-05-20 18:24:47 +00003205def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
3206 (MOVZPQILo2PQIrm addr:$src)>;
3207}
3208
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003209// Instructions to match in the assembler
3210let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003211def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3212 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
3213def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3214 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003215// Recognize "movd" with GR64 destination, but encode as a "movq"
3216def VMOVQd64rr_alt : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3217 "movd\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003218}
3219
Sean Callanan108934c2009-12-18 00:01:26 +00003220// Instructions for the disassembler
3221// xr = XMM register
3222// xm = mem64
3223
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00003224let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003225def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3226 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00003227def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3228 "movq\t{$src, $dst|$dst, $src}", []>, XS;
3229
Eric Christopher44b93ff2009-07-31 20:07:27 +00003230//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003231// SSE2 - Misc Instructions
3232//===---------------------------------------------------------------------===//
3233
3234// Flush cache
3235def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
3236 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
3237 TB, Requires<[HasSSE2]>;
3238
3239// Load, store, and memory fence
3240def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
3241 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
3242def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
3243 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00003244def : Pat<(X86LFence), (LFENCE)>;
3245def : Pat<(X86MFence), (MFENCE)>;
3246
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003247
3248// Pause. This "instruction" is encoded as "rep; nop", so even though it
3249// was introduced with SSE2, it's backward compatible.
3250def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
3251
Eric Christopher63f02ac2010-08-13 02:37:50 +00003252// Alias instructions that map zero vector to pxor / xorp* for sse.
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003253// We set canFoldAsLoad because this can be converted to a constant-pool
3254// load of an all-ones value if folding it would be beneficial.
3255let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Eric Christopher63f02ac2010-08-13 02:37:50 +00003256 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
3257 // FIXME: Change encoding to pseudo.
3258 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
3259 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003260
3261//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003262// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00003263//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003264
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003265// Convert Packed Double FP to Packed DW Integers
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003266let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003267// The assembler can recognize rr 256-bit instructions by seeing a ymm
3268// register, but the same isn't true when using memory operands instead.
3269// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003270def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3271 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003272def VCVTPD2DQXrYr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3273 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3274
3275// XMM only
3276def VCVTPD2DQXrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3277 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3278def VCVTPD2DQXrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3279 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3280
3281// YMM only
3282def VCVTPD2DQYrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3283 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
3284def VCVTPD2DQYrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
3285 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003286}
3287
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003288def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3289 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3290def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3291 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003292
3293// Convert Packed DW Integers to Packed Double FP
3294let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3295def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003296 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003297def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003298 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003299def VCVTDQ2PDYrm : S3SI<0xE6, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003300 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003301def VCVTDQ2PDYrr : S3SI<0xE6, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003302 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003303}
3304
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003305def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3306 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3307def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3308 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3309
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003310// AVX 256-bit register conversion intrinsics
3311def : Pat<(int_x86_avx_cvtdq2_pd_256 VR128:$src),
3312 (VCVTDQ2PDYrr VR128:$src)>;
3313def : Pat<(int_x86_avx_cvtdq2_pd_256 (memopv4i32 addr:$src)),
3314 (VCVTDQ2PDYrm addr:$src)>;
3315
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00003316def : Pat<(int_x86_avx_cvt_pd2dq_256 VR256:$src),
3317 (VCVTPD2DQYrr VR256:$src)>;
3318def : Pat<(int_x86_avx_cvt_pd2dq_256 (memopv4f64 addr:$src)),
3319 (VCVTPD2DQYrm addr:$src)>;
3320
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003321//===---------------------------------------------------------------------===//
3322// SSE3 - Move Instructions
3323//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003324
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003325// Replicate Single FP
3326multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3327def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3328 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3329 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003331def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3332 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3333 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003334 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003335}
Bill Wendlingddd35322007-05-02 23:11:52 +00003336
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003337multiclass sse3_replicate_sfp_y<bits<8> op, PatFrag rep_frag,
3338 string OpcodeStr> {
3339def rr : S3SI<op, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3340 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3341def rm : S3SI<op, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3342 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3343}
3344
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003345let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003346 // FIXME: Merge above classes when we have patterns for the ymm version
3347 defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3348 defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3349 defm VMOVSHDUPY : sse3_replicate_sfp_y<0x16, movshdup, "vmovshdup">, VEX;
3350 defm VMOVSLDUPY : sse3_replicate_sfp_y<0x12, movsldup, "vmovsldup">, VEX;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003351}
3352defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3353defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3354
3355// Replicate Double FP
3356multiclass sse3_replicate_dfp<string OpcodeStr> {
3357def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3358 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3359 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3360def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3361 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003362 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3364 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003365}
3366
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003367multiclass sse3_replicate_dfp_y<string OpcodeStr> {
3368def rr : S3DI<0x12, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3369 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3370 []>;
3371def rm : S3DI<0x12, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3372 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3373 []>;
3374}
3375
3376let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3377 // FIXME: Merge above classes when we have patterns for the ymm version
3378 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3379 defm VMOVDDUPY : sse3_replicate_dfp_y<"vmovddup">, VEX;
3380}
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003381defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003382
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003383// Move Unaligned Integer
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003384let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003385 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00003386 "vlddqu\t{$src, $dst|$dst, $src}",
3387 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003388 def VLDDQUYrm : S3DI<0xF0, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00003389 "vlddqu\t{$src, $dst|$dst, $src}",
3390 [(set VR256:$dst, (int_x86_avx_ldu_dq_256 addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003391}
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003392def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3393 "lddqu\t{$src, $dst|$dst, $src}",
3394 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3395
Nate Begeman9008ca62009-04-27 18:41:29 +00003396def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3397 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003398 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003399
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003400// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003401let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003402def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003403 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003404def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3405 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3406def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3407 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3408def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3409 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3410}
Bill Wendlingddd35322007-05-02 23:11:52 +00003411
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003412// vector_shuffle v1, <undef> <1, 1, 3, 3>
3413let AddedComplexity = 15 in
3414def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3415 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3416let AddedComplexity = 20 in
3417def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3418 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3419
3420// vector_shuffle v1, <undef> <0, 0, 2, 2>
3421let AddedComplexity = 15 in
3422 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3423 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3424let AddedComplexity = 20 in
3425 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3426 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3427
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003428//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003429// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003430//===---------------------------------------------------------------------===//
3431
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003432multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, RegisterClass RC,
3433 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003434 def rr : I<0xD0, MRMSrcReg,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003435 (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003436 !if(Is2Addr,
3437 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3438 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003439 [(set RC:$dst, (Int RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003440 def rm : I<0xD0, MRMSrcMem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003441 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003442 !if(Is2Addr,
3443 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3444 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003445 [(set RC:$dst, (Int RC:$src1, (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003446}
3447
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003448let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003449 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003450 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR128,
3451 f128mem, 0>, XD, VEX_4V;
3452 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR128,
3453 f128mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003454 defm VADDSUBPSY : sse3_addsub<int_x86_avx_addsub_ps_256, "vaddsubps", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003455 f256mem, 0>, XD, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003456 defm VADDSUBPDY : sse3_addsub<int_x86_avx_addsub_pd_256, "vaddsubpd", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003457 f256mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003458}
3459let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3460 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003461 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps", VR128,
3462 f128mem>, XD;
3463 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd", VR128,
3464 f128mem>, TB, OpSize;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003465}
3466
3467//===---------------------------------------------------------------------===//
3468// SSE3 Instructions
3469//===---------------------------------------------------------------------===//
3470
Bill Wendlingddd35322007-05-02 23:11:52 +00003471// Horizontal ops
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003472multiclass S3D_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3473 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3474 def rr : S3DI<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003475 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003476 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003477 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003478 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3479
3480 def rm : S3DI<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003481 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003482 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003483 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003484 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3485}
3486multiclass S3_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3487 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3488 def rr : S3I<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003489 !if(Is2Addr,
3490 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3491 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003492 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3493
3494 def rm : S3I<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003495 !if(Is2Addr,
3496 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3497 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003498 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3499}
Bill Wendlingddd35322007-05-02 23:11:52 +00003500
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003501let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003502 defm VHADDPS : S3D_Int<0x7C, "vhaddps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003503 int_x86_sse3_hadd_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003504 defm VHADDPD : S3_Int <0x7C, "vhaddpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003505 int_x86_sse3_hadd_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003506 defm VHSUBPS : S3D_Int<0x7D, "vhsubps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003507 int_x86_sse3_hsub_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003508 defm VHSUBPD : S3_Int <0x7D, "vhsubpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003509 int_x86_sse3_hsub_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003510 defm VHADDPSY : S3D_Int<0x7C, "vhaddps", v8f32, VR256, f256mem,
3511 int_x86_avx_hadd_ps_256, 0>, VEX_4V;
3512 defm VHADDPDY : S3_Int <0x7C, "vhaddpd", v4f64, VR256, f256mem,
3513 int_x86_avx_hadd_pd_256, 0>, VEX_4V;
3514 defm VHSUBPSY : S3D_Int<0x7D, "vhsubps", v8f32, VR256, f256mem,
3515 int_x86_avx_hsub_ps_256, 0>, VEX_4V;
3516 defm VHSUBPDY : S3_Int <0x7D, "vhsubpd", v4f64, VR256, f256mem,
3517 int_x86_avx_hsub_pd_256, 0>, VEX_4V;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003518}
3519
Evan Chenge9083d62008-03-05 08:19:16 +00003520let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003521 defm HADDPS : S3D_Int<0x7C, "haddps", v4f32, VR128, f128mem,
3522 int_x86_sse3_hadd_ps>;
3523 defm HADDPD : S3_Int<0x7C, "haddpd", v2f64, VR128, f128mem,
3524 int_x86_sse3_hadd_pd>;
3525 defm HSUBPS : S3D_Int<0x7D, "hsubps", v4f32, VR128, f128mem,
3526 int_x86_sse3_hsub_ps>;
3527 defm HSUBPD : S3_Int<0x7D, "hsubpd", v2f64, VR128, f128mem,
3528 int_x86_sse3_hsub_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003529}
3530
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003531//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003532// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003533//===---------------------------------------------------------------------===//
3534
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003535/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3536multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3537 PatFrag mem_frag64, PatFrag mem_frag128,
3538 Intrinsic IntId64, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003539 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
3540 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3541 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003542
Nate Begemanfea2be52008-02-09 23:46:37 +00003543 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
3544 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3545 [(set VR64:$dst,
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003546 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003547
3548 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3549 (ins VR128:$src),
3550 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3551 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3552 OpSize;
3553
3554 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3555 (ins i128mem:$src),
3556 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3557 [(set VR128:$dst,
3558 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003559 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003560}
3561
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003562let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003563 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8,
3564 int_x86_ssse3_pabs_b,
3565 int_x86_ssse3_pabs_b_128>, VEX;
3566 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16,
3567 int_x86_ssse3_pabs_w,
3568 int_x86_ssse3_pabs_w_128>, VEX;
3569 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32,
3570 int_x86_ssse3_pabs_d,
3571 int_x86_ssse3_pabs_d_128>, VEX;
3572}
3573
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003574defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8,
3575 int_x86_ssse3_pabs_b,
3576 int_x86_ssse3_pabs_b_128>;
3577defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16,
3578 int_x86_ssse3_pabs_w,
3579 int_x86_ssse3_pabs_w_128>;
3580defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32,
3581 int_x86_ssse3_pabs_d,
3582 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003583
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003584//===---------------------------------------------------------------------===//
3585// SSSE3 - Packed Binary Operator Instructions
3586//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003587
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003588/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3589multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
3590 PatFrag mem_frag64, PatFrag mem_frag128,
3591 Intrinsic IntId64, Intrinsic IntId128,
3592 bit Is2Addr = 1> {
3593 let isCommutable = 1 in
3594 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3595 (ins VR64:$src1, VR64:$src2),
3596 !if(Is2Addr,
3597 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3598 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3599 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
3600 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3601 (ins VR64:$src1, i64mem:$src2),
3602 !if(Is2Addr,
3603 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3604 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3605 [(set VR64:$dst,
3606 (IntId64 VR64:$src1,
3607 (bitconvert (memopv8i8 addr:$src2))))]>;
3608
3609 let isCommutable = 1 in
3610 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3611 (ins VR128:$src1, VR128:$src2),
3612 !if(Is2Addr,
3613 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3614 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3615 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3616 OpSize;
3617 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3618 (ins VR128:$src1, i128mem:$src2),
3619 !if(Is2Addr,
3620 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3621 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3622 [(set VR128:$dst,
3623 (IntId128 VR128:$src1,
3624 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003625}
3626
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003627let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003628let isCommutable = 0 in {
3629 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16,
3630 int_x86_ssse3_phadd_w,
3631 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
3632 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32,
3633 int_x86_ssse3_phadd_d,
3634 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
3635 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16,
3636 int_x86_ssse3_phadd_sw,
3637 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
3638 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16,
3639 int_x86_ssse3_phsub_w,
3640 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
3641 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32,
3642 int_x86_ssse3_phsub_d,
3643 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
3644 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16,
3645 int_x86_ssse3_phsub_sw,
3646 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
3647 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8,
3648 int_x86_ssse3_pmadd_ub_sw,
3649 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
3650 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8,
3651 int_x86_ssse3_pshuf_b,
3652 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
3653 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8,
3654 int_x86_ssse3_psign_b,
3655 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
3656 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16,
3657 int_x86_ssse3_psign_w,
3658 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
3659 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32,
3660 int_x86_ssse3_psign_d,
3661 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3662}
3663defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16,
3664 int_x86_ssse3_pmul_hr_sw,
3665 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3666}
3667
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003668// None of these have i8 immediate fields.
3669let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3670let isCommutable = 0 in {
3671 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16,
3672 int_x86_ssse3_phadd_w,
3673 int_x86_ssse3_phadd_w_128>;
3674 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32,
3675 int_x86_ssse3_phadd_d,
3676 int_x86_ssse3_phadd_d_128>;
3677 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16,
3678 int_x86_ssse3_phadd_sw,
3679 int_x86_ssse3_phadd_sw_128>;
3680 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16,
3681 int_x86_ssse3_phsub_w,
3682 int_x86_ssse3_phsub_w_128>;
3683 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32,
3684 int_x86_ssse3_phsub_d,
3685 int_x86_ssse3_phsub_d_128>;
3686 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16,
3687 int_x86_ssse3_phsub_sw,
3688 int_x86_ssse3_phsub_sw_128>;
3689 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8,
3690 int_x86_ssse3_pmadd_ub_sw,
3691 int_x86_ssse3_pmadd_ub_sw_128>;
3692 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8,
3693 int_x86_ssse3_pshuf_b,
3694 int_x86_ssse3_pshuf_b_128>;
3695 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8,
3696 int_x86_ssse3_psign_b,
3697 int_x86_ssse3_psign_b_128>;
3698 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16,
3699 int_x86_ssse3_psign_w,
3700 int_x86_ssse3_psign_w_128>;
3701 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32,
3702 int_x86_ssse3_psign_d,
3703 int_x86_ssse3_psign_d_128>;
3704}
3705defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16,
3706 int_x86_ssse3_pmul_hr_sw,
3707 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003708}
3709
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003710def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3711 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3712def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3713 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003714
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003715//===---------------------------------------------------------------------===//
3716// SSSE3 - Packed Align Instruction Patterns
3717//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003718
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003719multiclass sse3_palign<string asm, bit Is2Addr = 1> {
3720 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
3721 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
3722 !if(Is2Addr,
3723 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3724 !strconcat(asm,
3725 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3726 []>;
3727 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
3728 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
3729 !if(Is2Addr,
3730 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3731 !strconcat(asm,
3732 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3733 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003734
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003735 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3736 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3737 !if(Is2Addr,
3738 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3739 !strconcat(asm,
3740 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3741 []>, OpSize;
3742 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3743 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3744 !if(Is2Addr,
3745 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3746 !strconcat(asm,
3747 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3748 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003749}
Bill Wendlingddd35322007-05-02 23:11:52 +00003750
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003751let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003752 defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V;
3753let Constraints = "$src1 = $dst" in
3754 defm PALIGN : sse3_palign<"palignr">;
3755
Eric Christopher6d972fd2010-04-20 00:59:54 +00003756let AddedComplexity = 5 in {
3757
Eric Christophercff6f852010-04-15 01:40:20 +00003758def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3759 (PALIGNR64rr VR64:$src2, VR64:$src1,
3760 (SHUFFLE_get_palign_imm VR64:$src3))>,
3761 Requires<[HasSSSE3]>;
3762def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3763 (PALIGNR64rr VR64:$src2, VR64:$src1,
3764 (SHUFFLE_get_palign_imm VR64:$src3))>,
3765 Requires<[HasSSSE3]>;
Eric Christophercff6f852010-04-15 01:40:20 +00003766def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3767 (PALIGNR64rr VR64:$src2, VR64:$src1,
3768 (SHUFFLE_get_palign_imm VR64:$src3))>,
3769 Requires<[HasSSSE3]>;
3770def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3771 (PALIGNR64rr VR64:$src2, VR64:$src1,
3772 (SHUFFLE_get_palign_imm VR64:$src3))>,
3773 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003774
Nate Begemana09008b2009-10-19 02:17:23 +00003775def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3776 (PALIGNR128rr VR128:$src2, VR128:$src1,
3777 (SHUFFLE_get_palign_imm VR128:$src3))>,
3778 Requires<[HasSSSE3]>;
3779def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3780 (PALIGNR128rr VR128:$src2, VR128:$src1,
3781 (SHUFFLE_get_palign_imm VR128:$src3))>,
3782 Requires<[HasSSSE3]>;
3783def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3784 (PALIGNR128rr VR128:$src2, VR128:$src1,
3785 (SHUFFLE_get_palign_imm VR128:$src3))>,
3786 Requires<[HasSSSE3]>;
3787def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3788 (PALIGNR128rr VR128:$src2, VR128:$src1,
3789 (SHUFFLE_get_palign_imm VR128:$src3))>,
3790 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003791}
Nate Begemana09008b2009-10-19 02:17:23 +00003792
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003793//===---------------------------------------------------------------------===//
3794// SSSE3 Misc Instructions
3795//===---------------------------------------------------------------------===//
3796
3797// Thread synchronization
3798def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3799 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3800def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3801 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003802
Eric Christopher44b93ff2009-07-31 20:07:27 +00003803//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003804// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003805//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003806
Eric Christopher44b93ff2009-07-31 20:07:27 +00003807// extload f32 -> f64. This matches load+fextend because we have a hack in
3808// the isel (PreprocessForFPConvert) that can introduce loads after dag
3809// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003810// Since these loads aren't folded into the fextend, we have to match it
3811// explicitly here.
3812let Predicates = [HasSSE2] in
3813 def : Pat<(fextend (loadf32 addr:$src)),
3814 (CVTSS2SDrm addr:$src)>;
3815
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003816// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003817let Predicates = [HasSSE2] in {
3818 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3819 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3820 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3821 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3822 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3823 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3824 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3825 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3826 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3827 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3828 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3829 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3830 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3831 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3832 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3833 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3834 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3835 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3836 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3837 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3838 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3839 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3840 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3841 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3842 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3843 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3844 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3845 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3846 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3847 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3848}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003849
Evan Cheng017dcc62006-04-21 01:05:10 +00003850// Move scalar to XMM zero-extended
3851// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003852let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003853// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003854def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003855 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003856def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003857 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003858def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003859 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003860 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003861def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003862 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003863 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003864}
Evan Chengbc4832b2006-03-24 23:15:12 +00003865
Evan Chengb9df0ca2006-03-22 02:53:00 +00003866// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003867let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003868def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003869 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003870def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003871 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003872def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003873 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003874def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003875 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003876}
Evan Cheng475aecf2006-03-29 03:04:49 +00003877
Evan Chengb7a5c522006-04-18 21:55:35 +00003878// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003879def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3880 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003881 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003882let AddedComplexity = 5 in
3883def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3884 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3885 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003886// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003887def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003888 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3890 Requires<[HasSSE2]>;
3891// Special unary SHUFPDrri case.
3892def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003893 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003894 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003895 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003896// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003897def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3898 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003899 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003900
Evan Cheng3d60df42006-04-10 22:35:16 +00003901// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003902def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003903 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003905 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003906def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003907 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003908 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003909 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003910// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003911def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003912 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003913 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003914 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003915
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003916// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003917let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003918def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3919 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003920 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003921def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3922 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003923 Requires<[OptForSpeed, HasSSE2]>;
3924}
Evan Chengfd111b52006-04-19 21:15:24 +00003925let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003926def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003927 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003928def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003929 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003930def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003931 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003932def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003933 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003934}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003935
Evan Cheng174f8032007-05-17 18:44:37 +00003936// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003937let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003938def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3939 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003940 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003941def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3942 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003943 Requires<[OptForSpeed, HasSSE2]>;
3944}
Evan Cheng174f8032007-05-17 18:44:37 +00003945let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003946def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003947 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003948def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003949 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003950def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003951 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003952def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003953 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003954}
3955
Evan Chengb7a75a52008-09-26 23:41:32 +00003956let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003957// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003958def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003959 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003960
3961// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003962def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003963 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003964
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003965// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003966def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003967 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003968def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003969 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003970}
Evan Cheng9d09b892006-05-31 00:51:37 +00003971
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003972let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003973// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003974def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003975 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003976def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003977 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003978def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003979 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003980def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003981 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003982}
Evan Cheng64e97692006-04-24 21:58:20 +00003983
Evan Chengcd0baf22008-05-23 21:23:16 +00003984// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003985def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003986 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003987def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003988 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003989def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3990 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003991 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003992def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003993 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003994
Evan Chengf2ea84a2006-10-09 21:42:15 +00003995let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003996// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003997def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003998 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003999 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00004000def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00004001 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00004002 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00004003
Dan Gohman874cada2010-02-28 00:17:42 +00004004// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00004005def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00004006 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00004007 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00004008def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00004009 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00004010 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00004011}
Evan Cheng9e062ed2006-05-03 20:32:03 +00004012
Eli Friedman7e2242b2009-06-19 07:00:55 +00004013// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
4014// fall back to this for SSE1)
4015def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004016 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00004017 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00004018
Evan Chenga7fc6422006-04-24 23:34:56 +00004019// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00004020def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00004021 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00004022
Evan Cheng2c3ae372006-04-12 21:21:57 +00004023// Some special case pandn patterns.
4024def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
4025 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00004026 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004027def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
4028 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00004029 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004030def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
4031 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00004032 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00004033
Evan Cheng2c3ae372006-04-12 21:21:57 +00004034def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004035 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004036 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004037def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004038 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004039 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00004040def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00004041 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00004042 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00004043
Nate Begemanb348d182007-11-17 03:58:34 +00004044// vector -> vector casts
4045def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
4046 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
4047def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
4048 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00004049def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
4050 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
4051def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
4052 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00004053
Evan Chengb4162fd2007-07-20 00:27:43 +00004054// Use movaps / movups for SSE integer load / store (one byte shorter).
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00004055let Predicates = [HasSSE1] in {
4056 def : Pat<(alignedloadv4i32 addr:$src),
4057 (MOVAPSrm addr:$src)>;
4058 def : Pat<(loadv4i32 addr:$src),
4059 (MOVUPSrm addr:$src)>;
4060 def : Pat<(alignedloadv2i64 addr:$src),
4061 (MOVAPSrm addr:$src)>;
4062 def : Pat<(loadv2i64 addr:$src),
4063 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00004064
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00004065 def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
4066 (MOVAPSmr addr:$dst, VR128:$src)>;
4067 def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
4068 (MOVAPSmr addr:$dst, VR128:$src)>;
4069 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
4070 (MOVAPSmr addr:$dst, VR128:$src)>;
4071 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
4072 (MOVAPSmr addr:$dst, VR128:$src)>;
4073 def : Pat<(store (v2i64 VR128:$src), addr:$dst),
4074 (MOVUPSmr addr:$dst, VR128:$src)>;
4075 def : Pat<(store (v4i32 VR128:$src), addr:$dst),
4076 (MOVUPSmr addr:$dst, VR128:$src)>;
4077 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
4078 (MOVUPSmr addr:$dst, VR128:$src)>;
4079 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
4080 (MOVUPSmr addr:$dst, VR128:$src)>;
4081}
4082
4083// Use vmovaps/vmovups for AVX 128-bit integer load/store (one byte shorter).
4084let Predicates = [HasAVX] in {
4085 def : Pat<(alignedloadv4i32 addr:$src),
4086 (VMOVAPSrm addr:$src)>;
4087 def : Pat<(loadv4i32 addr:$src),
4088 (VMOVUPSrm addr:$src)>;
4089 def : Pat<(alignedloadv2i64 addr:$src),
4090 (VMOVAPSrm addr:$src)>;
4091 def : Pat<(loadv2i64 addr:$src),
4092 (VMOVUPSrm addr:$src)>;
4093
4094 def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
4095 (VMOVAPSmr addr:$dst, VR128:$src)>;
4096 def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
4097 (VMOVAPSmr addr:$dst, VR128:$src)>;
4098 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
4099 (VMOVAPSmr addr:$dst, VR128:$src)>;
4100 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
4101 (VMOVAPSmr addr:$dst, VR128:$src)>;
4102 def : Pat<(store (v2i64 VR128:$src), addr:$dst),
4103 (VMOVUPSmr addr:$dst, VR128:$src)>;
4104 def : Pat<(store (v4i32 VR128:$src), addr:$dst),
4105 (VMOVUPSmr addr:$dst, VR128:$src)>;
4106 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
4107 (VMOVUPSmr addr:$dst, VR128:$src)>;
4108 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
4109 (VMOVUPSmr addr:$dst, VR128:$src)>;
4110}
Eric Christopher44b93ff2009-07-31 20:07:27 +00004111
Nate Begeman63ec90a2008-02-03 07:18:54 +00004112//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004113// SSE4.1 - Packed Move with Sign/Zero Extend
4114//===----------------------------------------------------------------------===//
4115
4116multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4117 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4118 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4119 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4120
4121 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
4122 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4123 [(set VR128:$dst,
4124 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
4125 OpSize;
4126}
4127
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004128let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004129defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
4130 VEX;
4131defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
4132 VEX;
4133defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
4134 VEX;
4135defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
4136 VEX;
4137defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
4138 VEX;
4139defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
4140 VEX;
4141}
4142
4143defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
4144defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
4145defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
4146defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
4147defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
4148defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
4149
4150// Common patterns involving scalar load.
4151def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
4152 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4153def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
4154 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4155
4156def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
4157 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4158def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
4159 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4160
4161def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
4162 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4163def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
4164 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4165
4166def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
4167 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4168def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
4169 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4170
4171def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
4172 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4173def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
4174 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4175
4176def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
4177 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4178def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
4179 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4180
4181
4182multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4183 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4184 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4185 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4186
4187 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
4188 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4189 [(set VR128:$dst,
4190 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
4191 OpSize;
4192}
4193
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004194let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004195defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
4196 VEX;
4197defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
4198 VEX;
4199defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
4200 VEX;
4201defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
4202 VEX;
4203}
4204
4205defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
4206defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
4207defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
4208defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
4209
4210// Common patterns involving scalar load
4211def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
4212 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
4213def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
4214 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
4215
4216def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
4217 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
4218def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
4219 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
4220
4221
4222multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4223 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4224 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4225 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4226
4227 // Expecting a i16 load any extended to i32 value.
4228 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
4229 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4230 [(set VR128:$dst, (IntId (bitconvert
4231 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
4232 OpSize;
4233}
4234
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004235let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004236defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
4237 VEX;
4238defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
4239 VEX;
4240}
4241defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
4242defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
4243
4244// Common patterns involving scalar load
4245def : Pat<(int_x86_sse41_pmovsxbq
4246 (bitconvert (v4i32 (X86vzmovl
4247 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4248 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
4249
4250def : Pat<(int_x86_sse41_pmovzxbq
4251 (bitconvert (v4i32 (X86vzmovl
4252 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4253 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
4254
4255//===----------------------------------------------------------------------===//
4256// SSE4.1 - Extract Instructions
4257//===----------------------------------------------------------------------===//
4258
4259/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
4260multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
4261 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4262 (ins VR128:$src1, i32i8imm:$src2),
4263 !strconcat(OpcodeStr,
4264 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4265 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
4266 OpSize;
4267 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4268 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
4269 !strconcat(OpcodeStr,
4270 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4271 []>, OpSize;
4272// FIXME:
4273// There's an AssertZext in the way of writing the store pattern
4274// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4275}
4276
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004277let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004278 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004279 def VPEXTRBrr64 : SS4AIi8<0x14, MRMDestReg, (outs GR64:$dst),
4280 (ins VR128:$src1, i32i8imm:$src2),
4281 "vpextrb\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, OpSize, VEX;
4282}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004283
4284defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
4285
4286
4287/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
4288multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
4289 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4290 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
4291 !strconcat(OpcodeStr,
4292 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4293 []>, OpSize;
4294// FIXME:
4295// There's an AssertZext in the way of writing the store pattern
4296// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4297}
4298
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004299let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004300 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
4301
4302defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
4303
4304
4305/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4306multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
4307 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4308 (ins VR128:$src1, i32i8imm:$src2),
4309 !strconcat(OpcodeStr,
4310 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4311 [(set GR32:$dst,
4312 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
4313 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4314 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
4315 !strconcat(OpcodeStr,
4316 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4317 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
4318 addr:$dst)]>, OpSize;
4319}
4320
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004321let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004322 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
4323
4324defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
4325
4326/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4327multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
4328 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
4329 (ins VR128:$src1, i32i8imm:$src2),
4330 !strconcat(OpcodeStr,
4331 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4332 [(set GR64:$dst,
4333 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
4334 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4335 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4336 !strconcat(OpcodeStr,
4337 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4338 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4339 addr:$dst)]>, OpSize, REX_W;
4340}
4341
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004342let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004343 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4344
4345defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4346
4347/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4348/// destination
4349multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4350 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4351 (ins VR128:$src1, i32i8imm:$src2),
4352 !strconcat(OpcodeStr,
4353 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4354 [(set GR32:$dst,
4355 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4356 OpSize;
4357 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4358 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4359 !strconcat(OpcodeStr,
4360 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4361 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4362 addr:$dst)]>, OpSize;
4363}
4364
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004365let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004366 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004367 def VEXTRACTPSrr64 : SS4AIi8<0x17, MRMDestReg, (outs GR64:$dst),
4368 (ins VR128:$src1, i32i8imm:$src2),
4369 "vextractps \t{$src2, $src1, $dst|$dst, $src1, $src2}",
4370 []>, OpSize, VEX;
4371}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004372defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4373
4374// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4375def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4376 imm:$src2))),
4377 addr:$dst),
4378 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4379 Requires<[HasSSE41]>;
4380
4381//===----------------------------------------------------------------------===//
4382// SSE4.1 - Insert Instructions
4383//===----------------------------------------------------------------------===//
4384
4385multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4386 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4387 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4388 !if(Is2Addr,
4389 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4390 !strconcat(asm,
4391 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4392 [(set VR128:$dst,
4393 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4394 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4395 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4396 !if(Is2Addr,
4397 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4398 !strconcat(asm,
4399 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4400 [(set VR128:$dst,
4401 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4402 imm:$src3))]>, OpSize;
4403}
4404
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004405let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004406 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4407let Constraints = "$src1 = $dst" in
4408 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4409
4410multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4411 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4412 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4413 !if(Is2Addr,
4414 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4415 !strconcat(asm,
4416 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4417 [(set VR128:$dst,
4418 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4419 OpSize;
4420 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4421 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4422 !if(Is2Addr,
4423 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4424 !strconcat(asm,
4425 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4426 [(set VR128:$dst,
4427 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4428 imm:$src3)))]>, OpSize;
4429}
4430
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004431let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004432 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4433let Constraints = "$src1 = $dst" in
4434 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4435
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004436multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004437 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004438 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4439 !if(Is2Addr,
4440 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4441 !strconcat(asm,
4442 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4443 [(set VR128:$dst,
4444 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4445 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004446 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004447 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4448 !if(Is2Addr,
4449 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4450 !strconcat(asm,
4451 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4452 [(set VR128:$dst,
4453 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4454 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004455}
4456
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004457let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004458 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4459let Constraints = "$src1 = $dst" in
4460 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004461
4462// insertps has a few different modes, there's the first two here below which
4463// are optimized inserts that won't zero arbitrary elements in the destination
4464// vector. The next one matches the intrinsic and could zero arbitrary elements
4465// in the target vector.
4466multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4467 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4468 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4469 !if(Is2Addr,
4470 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4471 !strconcat(asm,
4472 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4473 [(set VR128:$dst,
4474 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4475 OpSize;
4476 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4477 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4478 !if(Is2Addr,
4479 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4480 !strconcat(asm,
4481 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4482 [(set VR128:$dst,
4483 (X86insrtps VR128:$src1,
4484 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4485 imm:$src3))]>, OpSize;
4486}
4487
4488let Constraints = "$src1 = $dst" in
4489 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004490let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004491 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4492
4493def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004494 (VINSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4495 Requires<[HasAVX]>;
4496def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4497 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4498 Requires<[HasSSE41]>;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004499
4500//===----------------------------------------------------------------------===//
4501// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004502//===----------------------------------------------------------------------===//
4503
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004504multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4505 X86MemOperand x86memop, RegisterClass RC,
4506 PatFrag mem_frag32, PatFrag mem_frag64,
4507 Intrinsic V4F32Int, Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004508 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004509 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004510 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004511 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004512 !strconcat(OpcodeStr,
4513 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004514 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004515 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004516
4517 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004518 def PSm_Int : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004519 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004520 !strconcat(OpcodeStr,
4521 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004522 [(set RC:$dst,
4523 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004524 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004525 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004526
Nate Begeman63ec90a2008-02-03 07:18:54 +00004527 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004528 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004529 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004530 !strconcat(OpcodeStr,
4531 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004532 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004533 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004534
4535 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004536 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004537 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004538 !strconcat(OpcodeStr,
4539 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004540 [(set RC:$dst,
4541 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004542 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004543}
4544
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004545multiclass sse41_fp_unop_rm_avx_p<bits<8> opcps, bits<8> opcpd,
4546 RegisterClass RC, X86MemOperand x86memop, string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004547 // Intrinsic operation, reg.
4548 // Vector intrinsic operation, reg
4549 def PSr : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004550 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004551 !strconcat(OpcodeStr,
4552 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4553 []>, OpSize;
4554
4555 // Vector intrinsic operation, mem
4556 def PSm : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004557 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004558 !strconcat(OpcodeStr,
4559 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4560 []>, TA, OpSize, Requires<[HasSSE41]>;
4561
4562 // Vector intrinsic operation, reg
4563 def PDr : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004564 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004565 !strconcat(OpcodeStr,
4566 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4567 []>, OpSize;
4568
4569 // Vector intrinsic operation, mem
4570 def PDm : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004571 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004572 !strconcat(OpcodeStr,
4573 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4574 []>, OpSize;
4575}
4576
Dale Johannesene397acc2008-10-10 23:51:03 +00004577multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4578 string OpcodeStr,
4579 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004580 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004581 // Intrinsic operation, reg.
4582 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004583 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4584 !if(Is2Addr,
4585 !strconcat(OpcodeStr,
4586 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4587 !strconcat(OpcodeStr,
4588 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4589 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4590 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004591
4592 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004593 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004594 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4595 !if(Is2Addr,
4596 !strconcat(OpcodeStr,
4597 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4598 !strconcat(OpcodeStr,
4599 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4600 [(set VR128:$dst,
4601 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4602 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004603
4604 // Intrinsic operation, reg.
4605 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004606 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4607 !if(Is2Addr,
4608 !strconcat(OpcodeStr,
4609 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4610 !strconcat(OpcodeStr,
4611 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4612 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4613 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004614
4615 // Intrinsic operation, mem.
4616 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004617 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4618 !if(Is2Addr,
4619 !strconcat(OpcodeStr,
4620 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4621 !strconcat(OpcodeStr,
4622 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4623 [(set VR128:$dst,
4624 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4625 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004626}
4627
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004628multiclass sse41_fp_binop_rm_avx_s<bits<8> opcss, bits<8> opcsd,
4629 string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004630 // Intrinsic operation, reg.
4631 def SSr : SS4AIi8<opcss, MRMSrcReg,
4632 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4633 !strconcat(OpcodeStr,
4634 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4635 []>, OpSize;
4636
4637 // Intrinsic operation, mem.
4638 def SSm : SS4AIi8<opcss, MRMSrcMem,
4639 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4640 !strconcat(OpcodeStr,
4641 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4642 []>, OpSize;
4643
4644 // Intrinsic operation, reg.
4645 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4646 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4647 !strconcat(OpcodeStr,
4648 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4649 []>, OpSize;
4650
4651 // Intrinsic operation, mem.
4652 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4653 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4654 !strconcat(OpcodeStr,
4655 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4656 []>, OpSize;
4657}
4658
Nate Begeman63ec90a2008-02-03 07:18:54 +00004659// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004660let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004661 // Intrinsic form
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004662 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround", f128mem, VR128,
4663 memopv4f32, memopv2f64,
4664 int_x86_sse41_round_ps,
4665 int_x86_sse41_round_pd>, VEX;
4666 defm VROUNDY : sse41_fp_unop_rm<0x08, 0x09, "vround", f256mem, VR256,
4667 memopv8f32, memopv4f64,
4668 int_x86_avx_round_ps_256,
4669 int_x86_avx_round_pd_256>, VEX;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004670 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004671 int_x86_sse41_round_ss,
4672 int_x86_sse41_round_sd, 0>, VEX_4V;
4673
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004674 // Instructions for the assembler
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004675 defm VROUND : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR128, f128mem, "vround">,
4676 VEX;
4677 defm VROUNDY : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR256, f256mem, "vround">,
4678 VEX;
4679 defm VROUND : sse41_fp_binop_rm_avx_s<0x0A, 0x0B, "vround">, VEX_4V;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004680}
4681
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004682defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round", f128mem, VR128,
4683 memopv4f32, memopv2f64,
Dale Johannesene397acc2008-10-10 23:51:03 +00004684 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004685let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004686defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4687 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004688
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004689//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004690// SSE4.1 - Packed Bit Test
4691//===----------------------------------------------------------------------===//
4692
4693// ptest instruction we'll lower to this in X86ISelLowering primarily from
4694// the intel intrinsic that corresponds to this.
4695let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4696def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004697 "vptest\t{$src2, $src1|$src1, $src2}",
4698 [(set EFLAGS, (X86ptest VR128:$src1, (v4f32 VR128:$src2)))]>,
4699 OpSize, VEX;
4700def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
4701 "vptest\t{$src2, $src1|$src1, $src2}",
4702 [(set EFLAGS,(X86ptest VR128:$src1, (memopv4f32 addr:$src2)))]>,
4703 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004704
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004705def VPTESTYrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR256:$src1, VR256:$src2),
4706 "vptest\t{$src2, $src1|$src1, $src2}",
4707 [(set EFLAGS, (X86ptest VR256:$src1, (v4i64 VR256:$src2)))]>,
4708 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004709def VPTESTYrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR256:$src1, i256mem:$src2),
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004710 "vptest\t{$src2, $src1|$src1, $src2}",
4711 [(set EFLAGS,(X86ptest VR256:$src1, (memopv4i64 addr:$src2)))]>,
4712 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004713}
4714
4715let Defs = [EFLAGS] in {
4716def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004717 "ptest \t{$src2, $src1|$src1, $src2}",
4718 [(set EFLAGS, (X86ptest VR128:$src1, (v4f32 VR128:$src2)))]>,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004719 OpSize;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004720def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
4721 "ptest \t{$src2, $src1|$src1, $src2}",
4722 [(set EFLAGS, (X86ptest VR128:$src1, (memopv4f32 addr:$src2)))]>,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004723 OpSize;
4724}
4725
4726// The bit test instructions below are AVX only
4727multiclass avx_bittest<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004728 X86MemOperand x86memop, PatFrag mem_frag, ValueType vt> {
4729 def rr : SS48I<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
4730 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
4731 [(set EFLAGS, (X86testp RC:$src1, (vt RC:$src2)))]>, OpSize, VEX;
4732 def rm : SS48I<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
4733 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
4734 [(set EFLAGS, (X86testp RC:$src1, (mem_frag addr:$src2)))]>,
4735 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004736}
4737
4738let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004739defm VTESTPS : avx_bittest<0x0E, "vtestps", VR128, f128mem, memopv4f32, v4f32>;
4740defm VTESTPSY : avx_bittest<0x0E, "vtestps", VR256, f256mem, memopv8f32, v8f32>;
4741defm VTESTPD : avx_bittest<0x0F, "vtestpd", VR128, f128mem, memopv2f64, v2f64>;
4742defm VTESTPDY : avx_bittest<0x0F, "vtestpd", VR256, f256mem, memopv4f64, v4f64>;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004743}
4744
4745//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004746// SSE4.1 - Misc Instructions
4747//===----------------------------------------------------------------------===//
4748
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004749// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4750multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4751 Intrinsic IntId128> {
4752 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4753 (ins VR128:$src),
4754 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4755 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4756 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4757 (ins i128mem:$src),
4758 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4759 [(set VR128:$dst,
4760 (IntId128
4761 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4762}
4763
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004764let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004765defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4766 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004767defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4768 int_x86_sse41_phminposuw>;
4769
4770/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004771multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4772 Intrinsic IntId128, bit Is2Addr = 1> {
4773 let isCommutable = 1 in
4774 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4775 (ins VR128:$src1, VR128:$src2),
4776 !if(Is2Addr,
4777 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4778 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4779 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4780 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4781 (ins VR128:$src1, i128mem:$src2),
4782 !if(Is2Addr,
4783 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4784 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4785 [(set VR128:$dst,
4786 (IntId128 VR128:$src1,
4787 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004788}
4789
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004790let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004791 let isCommutable = 0 in
4792 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4793 0>, VEX_4V;
4794 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4795 0>, VEX_4V;
4796 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4797 0>, VEX_4V;
4798 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4799 0>, VEX_4V;
4800 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4801 0>, VEX_4V;
4802 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4803 0>, VEX_4V;
4804 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4805 0>, VEX_4V;
4806 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4807 0>, VEX_4V;
4808 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4809 0>, VEX_4V;
4810 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4811 0>, VEX_4V;
4812 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4813 0>, VEX_4V;
4814}
4815
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004816let Constraints = "$src1 = $dst" in {
4817 let isCommutable = 0 in
4818 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4819 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4820 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4821 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4822 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4823 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4824 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4825 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4826 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4827 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4828 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4829}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004830
Nate Begeman30a0de92008-07-17 16:51:19 +00004831def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4832 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4833def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4834 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4835
Eric Christopher8258d0b2010-03-30 18:49:01 +00004836/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004837multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004838 ValueType OpVT, bit Is2Addr = 1> {
4839 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004840 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004841 (ins VR128:$src1, VR128:$src2),
4842 !if(Is2Addr,
4843 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4844 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4845 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4846 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004847 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004848 (ins VR128:$src1, i128mem:$src2),
4849 !if(Is2Addr,
4850 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4851 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4852 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004853 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004854 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004855}
4856
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004857let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004858 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004859let Constraints = "$src1 = $dst" in
4860 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004861
Evan Cheng172b7942008-03-14 07:39:27 +00004862/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004863multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004864 Intrinsic IntId, RegisterClass RC, PatFrag memop_frag,
4865 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004866 let isCommutable = 1 in
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004867 def rri : SS4AIi8<opc, MRMSrcReg, (outs RC:$dst),
4868 (ins RC:$src1, RC:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004869 !if(Is2Addr,
4870 !strconcat(OpcodeStr,
4871 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4872 !strconcat(OpcodeStr,
4873 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004874 [(set RC:$dst, (IntId RC:$src1, RC:$src2, imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004875 OpSize;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004876 def rmi : SS4AIi8<opc, MRMSrcMem, (outs RC:$dst),
4877 (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004878 !if(Is2Addr,
4879 !strconcat(OpcodeStr,
4880 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4881 !strconcat(OpcodeStr,
4882 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004883 [(set RC:$dst,
4884 (IntId RC:$src1,
4885 (bitconvert (memop_frag addr:$src2)), imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004886 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004887}
4888
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004889let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004890 let isCommutable = 0 in {
4891 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004892 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004893 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004894 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004895 defm VBLENDPSY : SS41I_binop_rmi_int<0x0C, "vblendps",
4896 int_x86_avx_blend_ps_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
4897 defm VBLENDPDY : SS41I_binop_rmi_int<0x0D, "vblendpd",
4898 int_x86_avx_blend_pd_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004899 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004900 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004901 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004902 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004903 }
4904 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004905 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004906 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004907 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00004908 defm VDPPSY : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_avx_dp_ps_256,
4909 VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004910}
4911
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004912let Constraints = "$src1 = $dst" in {
4913 let isCommutable = 0 in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004914 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps,
4915 VR128, memopv16i8, i128mem>;
4916 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd,
4917 VR128, memopv16i8, i128mem>;
4918 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw,
4919 VR128, memopv16i8, i128mem>;
4920 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw,
4921 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004922 }
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004923 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps,
4924 VR128, memopv16i8, i128mem>;
4925 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd,
4926 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004927}
Nate Begemanfea2be52008-02-09 23:46:37 +00004928
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004929/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004930let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004931multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004932 RegisterClass RC, X86MemOperand x86memop,
4933 PatFrag mem_frag, Intrinsic IntId> {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004934 def rr : I<opc, MRMSrcReg, (outs RC:$dst),
4935 (ins RC:$src1, RC:$src2, RC:$src3),
4936 !strconcat(OpcodeStr,
4937 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004938 [(set RC:$dst, (IntId RC:$src1, RC:$src2, RC:$src3))],
4939 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004940
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004941 def rm : I<opc, MRMSrcMem, (outs RC:$dst),
4942 (ins RC:$src1, x86memop:$src2, RC:$src3),
4943 !strconcat(OpcodeStr,
4944 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004945 [(set RC:$dst,
4946 (IntId RC:$src1, (bitconvert (mem_frag addr:$src2)),
4947 RC:$src3))],
4948 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004949}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004950}
4951
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004952defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR128, i128mem,
4953 memopv16i8, int_x86_sse41_blendvpd>;
4954defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR128, i128mem,
4955 memopv16i8, int_x86_sse41_blendvps>;
4956defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb", VR128, i128mem,
4957 memopv16i8, int_x86_sse41_pblendvb>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004958defm VBLENDVPDY : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004959 memopv32i8, int_x86_avx_blendv_pd_256>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004960defm VBLENDVPSY : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004961 memopv32i8, int_x86_avx_blendv_ps_256>;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004962
Evan Cheng172b7942008-03-14 07:39:27 +00004963/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004964let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004965 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4966 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4967 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004968 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004969 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4970 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4971 OpSize;
4972
4973 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4974 (ins VR128:$src1, i128mem:$src2),
4975 !strconcat(OpcodeStr,
4976 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4977 [(set VR128:$dst,
4978 (IntId VR128:$src1,
4979 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4980 }
4981}
4982
4983defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4984defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4985defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4986
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004987let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004988def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4989 "vmovntdqa\t{$src, $dst|$dst, $src}",
4990 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4991 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004992def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4993 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004994 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4995 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004996
Eric Christopherb120ab42009-08-18 22:50:32 +00004997//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004998// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004999//===----------------------------------------------------------------------===//
5000
Nate Begeman30a0de92008-07-17 16:51:19 +00005001/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005002multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
5003 Intrinsic IntId128, bit Is2Addr = 1> {
5004 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
5005 (ins VR128:$src1, VR128:$src2),
5006 !if(Is2Addr,
5007 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5008 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5009 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
5010 OpSize;
5011 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
5012 (ins VR128:$src1, i128mem:$src2),
5013 !if(Is2Addr,
5014 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5015 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5016 [(set VR128:$dst,
5017 (IntId128 VR128:$src1,
5018 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00005019}
5020
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005021let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005022 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
5023 0>, VEX_4V;
5024let Constraints = "$src1 = $dst" in
5025 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00005026
5027def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
5028 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
5029def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
5030 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005031
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005032//===----------------------------------------------------------------------===//
5033// SSE4.2 - String/text Processing Instructions
5034//===----------------------------------------------------------------------===//
5035
5036// Packed Compare Implicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005037multiclass pseudo_pcmpistrm<string asm> {
5038 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
5039 (ins VR128:$src1, VR128:$src2, i8imm:$src3), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005040 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005041 imm:$src3))]>;
5042 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
5043 (ins VR128:$src1, i128mem:$src2, i8imm:$src3), !strconcat(asm, "rm PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005044 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005045 VR128:$src1, (load addr:$src2), imm:$src3))]>;
5046}
5047
5048let Defs = [EFLAGS], usesCustomInserter = 1 in {
5049 defm PCMPISTRM128 : pseudo_pcmpistrm<"#PCMPISTRM128">, Requires<[HasSSE42]>;
5050 defm VPCMPISTRM128 : pseudo_pcmpistrm<"#VPCMPISTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005051}
5052
5053let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005054 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005055 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
5056 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5057 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
5058 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
5059 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5060 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
5061}
5062
5063let Defs = [XMM0, EFLAGS] in {
5064 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
5065 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5066 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
5067 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
5068 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5069 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
5070}
5071
5072// Packed Compare Explicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005073multiclass pseudo_pcmpestrm<string asm> {
5074 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
5075 (ins VR128:$src1, VR128:$src3, i8imm:$src5), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005076 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00005077 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>;
5078 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
5079 (ins VR128:$src1, i128mem:$src3, i8imm:$src5), !strconcat(asm, "rm PSEUDO"),
5080 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
5081 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>;
5082}
5083
5084let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
5085 defm PCMPESTRM128 : pseudo_pcmpestrm<"#PCMPESTRM128">, Requires<[HasSSE42]>;
5086 defm VPCMPESTRM128 : pseudo_pcmpestrm<"#VPCMPESTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005087}
5088
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005089let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005090 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
5091 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
5092 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5093 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
5094 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
5095 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5096 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
5097}
5098
5099let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
5100 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
5101 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5102 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
5103 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
5104 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5105 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
5106}
5107
5108// Packed Compare Implicit Length Strings, Return Index
5109let Defs = [ECX, EFLAGS] in {
5110 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
5111 def rr : SS42AI<0x63, MRMSrcReg, (outs),
5112 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5113 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
5114 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
5115 (implicit EFLAGS)]>, OpSize;
5116 def rm : SS42AI<0x63, MRMSrcMem, (outs),
5117 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5118 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
5119 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
5120 (implicit EFLAGS)]>, OpSize;
5121 }
5122}
5123
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005124let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005125defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
5126 VEX;
5127defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
5128 VEX;
5129defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
5130 VEX;
5131defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
5132 VEX;
5133defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
5134 VEX;
5135defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
5136 VEX;
5137}
5138
5139defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
5140defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
5141defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
5142defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
5143defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
5144defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
5145
5146// Packed Compare Explicit Length Strings, Return Index
5147let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
5148 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
5149 def rr : SS42AI<0x61, MRMSrcReg, (outs),
5150 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5151 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5152 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
5153 (implicit EFLAGS)]>, OpSize;
5154 def rm : SS42AI<0x61, MRMSrcMem, (outs),
5155 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5156 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5157 [(set ECX,
5158 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
5159 (implicit EFLAGS)]>, OpSize;
5160 }
5161}
5162
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005163let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005164defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
5165 VEX;
5166defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
5167 VEX;
5168defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
5169 VEX;
5170defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
5171 VEX;
5172defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
5173 VEX;
5174defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
5175 VEX;
5176}
5177
5178defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
5179defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
5180defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
5181defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
5182defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
5183defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
5184
5185//===----------------------------------------------------------------------===//
5186// SSE4.2 - CRC Instructions
5187//===----------------------------------------------------------------------===//
5188
5189// No CRC instructions have AVX equivalents
5190
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005191// crc intrinsic instruction
5192// This set of instructions are only rm, the only difference is the size
5193// of r and m.
5194let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00005195 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005196 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005197 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005198 [(set GR32:$dst,
5199 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005200 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005201 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005202 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005203 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005204 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005205 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005206 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005207 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005208 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005209 [(set GR32:$dst,
5210 (int_x86_sse42_crc32_16 GR32:$src1,
5211 (load addr:$src2)))]>,
5212 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005213 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005214 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005215 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005216 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00005217 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005218 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005219 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005220 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005221 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005222 [(set GR32:$dst,
5223 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005224 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005225 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005226 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005227 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005228 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005229 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
5230 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
5231 (ins GR64:$src1, i8mem:$src2),
5232 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005233 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005234 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005235 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005236 REX_W;
5237 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
5238 (ins GR64:$src1, GR8:$src2),
5239 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005240 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005241 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
5242 REX_W;
5243 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
5244 (ins GR64:$src1, i64mem:$src2),
5245 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5246 [(set GR64:$dst,
5247 (int_x86_sse42_crc64_64 GR64:$src1,
5248 (load addr:$src2)))]>,
5249 REX_W;
5250 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
5251 (ins GR64:$src1, GR64:$src2),
5252 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5253 [(set GR64:$dst,
5254 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
5255 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005256}
Eric Christopherb120ab42009-08-18 22:50:32 +00005257
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005258//===----------------------------------------------------------------------===//
5259// AES-NI Instructions
5260//===----------------------------------------------------------------------===//
5261
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005262multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
5263 Intrinsic IntId128, bit Is2Addr = 1> {
5264 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
5265 (ins VR128:$src1, VR128:$src2),
5266 !if(Is2Addr,
5267 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5268 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5269 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
5270 OpSize;
5271 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
5272 (ins VR128:$src1, i128mem:$src2),
5273 !if(Is2Addr,
5274 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5275 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5276 [(set VR128:$dst,
5277 (IntId128 VR128:$src1,
5278 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005279}
5280
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005281// Perform One Round of an AES Encryption/Decryption Flow
5282let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5283 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
5284 int_x86_aesni_aesenc, 0>, VEX_4V;
5285 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
5286 int_x86_aesni_aesenclast, 0>, VEX_4V;
5287 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
5288 int_x86_aesni_aesdec, 0>, VEX_4V;
5289 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
5290 int_x86_aesni_aesdeclast, 0>, VEX_4V;
5291}
5292
5293let Constraints = "$src1 = $dst" in {
5294 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
5295 int_x86_aesni_aesenc>;
5296 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
5297 int_x86_aesni_aesenclast>;
5298 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
5299 int_x86_aesni_aesdec>;
5300 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
5301 int_x86_aesni_aesdeclast>;
5302}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005303
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005304def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
5305 (AESENCrr VR128:$src1, VR128:$src2)>;
5306def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
5307 (AESENCrm VR128:$src1, addr:$src2)>;
5308def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
5309 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
5310def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
5311 (AESENCLASTrm VR128:$src1, addr:$src2)>;
5312def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
5313 (AESDECrr VR128:$src1, VR128:$src2)>;
5314def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
5315 (AESDECrm VR128:$src1, addr:$src2)>;
5316def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
5317 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
5318def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
5319 (AESDECLASTrm VR128:$src1, addr:$src2)>;
5320
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005321// Perform the AES InvMixColumn Transformation
5322let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5323 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5324 (ins VR128:$src1),
5325 "vaesimc\t{$src1, $dst|$dst, $src1}",
5326 [(set VR128:$dst,
5327 (int_x86_aesni_aesimc VR128:$src1))]>,
5328 OpSize, VEX;
5329 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5330 (ins i128mem:$src1),
5331 "vaesimc\t{$src1, $dst|$dst, $src1}",
5332 [(set VR128:$dst,
5333 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5334 OpSize, VEX;
5335}
Eric Christopherb3500fd2010-04-02 23:48:33 +00005336def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5337 (ins VR128:$src1),
5338 "aesimc\t{$src1, $dst|$dst, $src1}",
5339 [(set VR128:$dst,
5340 (int_x86_aesni_aesimc VR128:$src1))]>,
5341 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00005342def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5343 (ins i128mem:$src1),
5344 "aesimc\t{$src1, $dst|$dst, $src1}",
5345 [(set VR128:$dst,
5346 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5347 OpSize;
5348
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005349// AES Round Key Generation Assist
5350let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5351 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
5352 (ins VR128:$src1, i8imm:$src2),
5353 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5354 [(set VR128:$dst,
5355 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5356 OpSize, VEX;
5357 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
5358 (ins i128mem:$src1, i8imm:$src2),
5359 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5360 [(set VR128:$dst,
5361 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5362 imm:$src2))]>,
5363 OpSize, VEX;
5364}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005365def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005366 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005367 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5368 [(set VR128:$dst,
5369 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5370 OpSize;
5371def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005372 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005373 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5374 [(set VR128:$dst,
5375 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5376 imm:$src2))]>,
5377 OpSize;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005378
5379//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +00005380// CLMUL Instructions
5381//===----------------------------------------------------------------------===//
5382
5383// Only the AVX version of CLMUL instructions are described here.
5384
5385// Carry-less Multiplication instructions
5386let isAsmParserOnly = 1 in {
5387def VPCLMULQDQrr : CLMULIi8<0x44, MRMSrcReg, (outs VR128:$dst),
5388 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5389 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5390 []>;
5391
5392def VPCLMULQDQrm : CLMULIi8<0x44, MRMSrcMem, (outs VR128:$dst),
5393 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5394 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5395 []>;
5396
5397// Assembler Only
5398multiclass avx_vpclmul<string asm> {
5399 def rr : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
5400 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5401 []>;
5402
5403 def rm : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
5404 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5405 []>;
5406}
5407defm VPCLMULHQHQDQ : avx_vpclmul<"vpclmulhqhqdq">;
5408defm VPCLMULHQLQDQ : avx_vpclmul<"vpclmulhqlqdq">;
5409defm VPCLMULLQHQDQ : avx_vpclmul<"vpclmullqhqdq">;
5410defm VPCLMULLQLQDQ : avx_vpclmul<"vpclmullqlqdq">;
5411
5412} // isAsmParserOnly
5413
5414//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005415// AVX Instructions
5416//===----------------------------------------------------------------------===//
5417
5418let isAsmParserOnly = 1 in {
5419
5420// Load from memory and broadcast to all elements of the destination operand
5421class avx_broadcast<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005422 X86MemOperand x86memop, Intrinsic Int> :
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005423 AVX8I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005424 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5425 [(set RC:$dst, (Int addr:$src))]>, VEX;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005426
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005427def VBROADCASTSS : avx_broadcast<0x18, "vbroadcastss", VR128, f32mem,
5428 int_x86_avx_vbroadcastss>;
5429def VBROADCASTSSY : avx_broadcast<0x18, "vbroadcastss", VR256, f32mem,
5430 int_x86_avx_vbroadcastss_256>;
5431def VBROADCASTSD : avx_broadcast<0x19, "vbroadcastsd", VR256, f64mem,
5432 int_x86_avx_vbroadcast_sd_256>;
5433def VBROADCASTF128 : avx_broadcast<0x1A, "vbroadcastf128", VR256, f128mem,
5434 int_x86_avx_vbroadcastf128_pd_256>;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005435
Bruno Cardoso Lopese1c29be2010-07-20 19:44:51 +00005436// Insert packed floating-point values
5437def VINSERTF128rr : AVXAIi8<0x18, MRMSrcReg, (outs VR256:$dst),
5438 (ins VR256:$src1, VR128:$src2, i8imm:$src3),
5439 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5440 []>, VEX_4V;
5441def VINSERTF128rm : AVXAIi8<0x18, MRMSrcMem, (outs VR256:$dst),
5442 (ins VR256:$src1, f128mem:$src2, i8imm:$src3),
5443 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5444 []>, VEX_4V;
5445
Bruno Cardoso Lopes1154f422010-07-20 23:19:02 +00005446// Extract packed floating-point values
5447def VEXTRACTF128rr : AVXAIi8<0x19, MRMDestReg, (outs VR128:$dst),
5448 (ins VR256:$src1, i8imm:$src2),
5449 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5450 []>, VEX;
5451def VEXTRACTF128mr : AVXAIi8<0x19, MRMDestMem, (outs),
5452 (ins f128mem:$dst, VR256:$src1, i8imm:$src2),
5453 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5454 []>, VEX;
5455
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005456// Conditional SIMD Packed Loads and Stores
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005457multiclass avx_movmask_rm<bits<8> opc_rm, bits<8> opc_mr, string OpcodeStr,
5458 Intrinsic IntLd, Intrinsic IntLd256,
5459 Intrinsic IntSt, Intrinsic IntSt256,
5460 PatFrag pf128, PatFrag pf256> {
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005461 def rm : AVX8I<opc_rm, MRMSrcMem, (outs VR128:$dst),
5462 (ins VR128:$src1, f128mem:$src2),
5463 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005464 [(set VR128:$dst, (IntLd addr:$src2, VR128:$src1))]>,
5465 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005466 def Yrm : AVX8I<opc_rm, MRMSrcMem, (outs VR256:$dst),
5467 (ins VR256:$src1, f256mem:$src2),
5468 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005469 [(set VR256:$dst, (IntLd256 addr:$src2, VR256:$src1))]>,
5470 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005471 def mr : AVX8I<opc_mr, MRMDestMem, (outs),
5472 (ins f128mem:$dst, VR128:$src1, VR128:$src2),
5473 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005474 [(IntSt addr:$dst, VR128:$src1, VR128:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005475 def Ymr : AVX8I<opc_mr, MRMDestMem, (outs),
5476 (ins f256mem:$dst, VR256:$src1, VR256:$src2),
5477 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005478 [(IntSt256 addr:$dst, VR256:$src1, VR256:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005479}
5480
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005481defm VMASKMOVPS : avx_movmask_rm<0x2C, 0x2E, "vmaskmovps",
5482 int_x86_avx_maskload_ps,
5483 int_x86_avx_maskload_ps_256,
5484 int_x86_avx_maskstore_ps,
5485 int_x86_avx_maskstore_ps_256,
5486 memopv4f32, memopv8f32>;
5487defm VMASKMOVPD : avx_movmask_rm<0x2D, 0x2F, "vmaskmovpd",
5488 int_x86_avx_maskload_pd,
5489 int_x86_avx_maskload_pd_256,
5490 int_x86_avx_maskstore_pd,
5491 int_x86_avx_maskstore_pd_256,
5492 memopv2f64, memopv4f64>;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005493
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005494// Permute Floating-Point Values
5495multiclass avx_permil<bits<8> opc_rm, bits<8> opc_rmi, string OpcodeStr,
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005496 RegisterClass RC, X86MemOperand x86memop_f,
5497 X86MemOperand x86memop_i, PatFrag f_frag, PatFrag i_frag,
5498 Intrinsic IntVar, Intrinsic IntImm> {
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005499 def rr : AVX8I<opc_rm, MRMSrcReg, (outs RC:$dst),
5500 (ins RC:$src1, RC:$src2),
5501 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005502 [(set RC:$dst, (IntVar RC:$src1, RC:$src2))]>, VEX_4V;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005503 def rm : AVX8I<opc_rm, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005504 (ins RC:$src1, x86memop_i:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005505 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005506 [(set RC:$dst, (IntVar RC:$src1, (i_frag addr:$src2)))]>, VEX_4V;
5507
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005508 def ri : AVXAIi8<opc_rmi, MRMSrcReg, (outs RC:$dst),
5509 (ins RC:$src1, i8imm:$src2),
5510 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005511 [(set RC:$dst, (IntImm RC:$src1, imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005512 def mi : AVXAIi8<opc_rmi, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005513 (ins x86memop_f:$src1, i8imm:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005514 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005515 [(set RC:$dst, (IntImm (f_frag addr:$src1), imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005516}
5517
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005518defm VPERMILPS : avx_permil<0x0C, 0x04, "vpermilps", VR128, f128mem, i128mem,
5519 memopv4f32, memopv4i32,
5520 int_x86_avx_vpermilvar_ps,
5521 int_x86_avx_vpermil_ps>;
5522defm VPERMILPSY : avx_permil<0x0C, 0x04, "vpermilps", VR256, f256mem, i256mem,
5523 memopv8f32, memopv8i32,
5524 int_x86_avx_vpermilvar_ps_256,
5525 int_x86_avx_vpermil_ps_256>;
5526defm VPERMILPD : avx_permil<0x0D, 0x05, "vpermilpd", VR128, f128mem, i128mem,
5527 memopv2f64, memopv2i64,
5528 int_x86_avx_vpermilvar_pd,
5529 int_x86_avx_vpermil_pd>;
5530defm VPERMILPDY : avx_permil<0x0D, 0x05, "vpermilpd", VR256, f256mem, i256mem,
5531 memopv4f64, memopv4i64,
5532 int_x86_avx_vpermilvar_pd_256,
5533 int_x86_avx_vpermil_pd_256>;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005534
5535def VPERM2F128rr : AVXAIi8<0x06, MRMSrcReg, (outs VR256:$dst),
5536 (ins VR256:$src1, VR256:$src2, i8imm:$src3),
5537 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5538 []>, VEX_4V;
5539def VPERM2F128rm : AVXAIi8<0x06, MRMSrcMem, (outs VR256:$dst),
5540 (ins VR256:$src1, f256mem:$src2, i8imm:$src3),
5541 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5542 []>, VEX_4V;
5543
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005544// Zero All YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005545def VZEROALL : I<0x77, RawFrm, (outs), (ins), "vzeroall",
5546 [(int_x86_avx_vzeroall)]>, VEX, VEX_L, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005547
5548// Zero Upper bits of YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005549def VZEROUPPER : I<0x77, RawFrm, (outs), (ins), "vzeroupper",
5550 [(int_x86_avx_vzeroupper)]>, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005551
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005552} // isAsmParserOnly
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005553
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005554def : Pat<(int_x86_avx_vinsertf128_pd_256 VR256:$src1, VR128:$src2, imm:$src3),
5555 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5556def : Pat<(int_x86_avx_vinsertf128_ps_256 VR256:$src1, VR128:$src2, imm:$src3),
5557 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5558def : Pat<(int_x86_avx_vinsertf128_si_256 VR256:$src1, VR128:$src2, imm:$src3),
5559 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5560
5561def : Pat<(int_x86_avx_vextractf128_pd_256 VR256:$src1, imm:$src2),
5562 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5563def : Pat<(int_x86_avx_vextractf128_ps_256 VR256:$src1, imm:$src2),
5564 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5565def : Pat<(int_x86_avx_vextractf128_si_256 VR256:$src1, imm:$src2),
5566 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5567
5568def : Pat<(int_x86_avx_vbroadcastf128_ps_256 addr:$src),
5569 (VBROADCASTF128 addr:$src)>;
5570
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005571def : Pat<(int_x86_avx_vperm2f128_ps_256 VR256:$src1, VR256:$src2, imm:$src3),
5572 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5573def : Pat<(int_x86_avx_vperm2f128_pd_256 VR256:$src1, VR256:$src2, imm:$src3),
5574 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5575def : Pat<(int_x86_avx_vperm2f128_si_256 VR256:$src1, VR256:$src2, imm:$src3),
5576 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5577
5578def : Pat<(int_x86_avx_vperm2f128_ps_256
5579 VR256:$src1, (memopv8f32 addr:$src2), imm:$src3),
5580 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5581def : Pat<(int_x86_avx_vperm2f128_pd_256
5582 VR256:$src1, (memopv4f64 addr:$src2), imm:$src3),
5583 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5584def : Pat<(int_x86_avx_vperm2f128_si_256
5585 VR256:$src1, (memopv8i32 addr:$src2), imm:$src3),
5586 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5587
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005588//===----------------------------------------------------------------------===//
5589// SSE Shuffle pattern fragments
5590//===----------------------------------------------------------------------===//
5591
5592// This is part of a "work in progress" refactoring. The idea is that all
5593// vector shuffles are going to be translated into target specific nodes and
5594// directly matched by the patterns below (which can be changed along the way)
5595// The AVX version of some but not all of them are described here, and more
5596// should come in a near future.
5597
5598// Shuffle with PSHUFD instruction folding loads. The first two patterns match
5599// SSE2 loads, which are always promoted to v2i64. The last one should match
5600// the SSE1 case, where the only legal load is v4f32, but there is no PSHUFD
5601// in SSE2, how does it ever worked? Anyway, the pattern will remain here until
5602// we investigate further.
5603def : Pat<(v4i32 (X86PShufd (bc_v4i32 (memopv2i64 addr:$src1)),
5604 (i8 imm:$imm))),
5605 (VPSHUFDmi addr:$src1, imm:$imm)>, Requires<[HasAVX]>;
5606def : Pat<(v4i32 (X86PShufd (bc_v4i32 (memopv2i64 addr:$src1)),
5607 (i8 imm:$imm))),
5608 (PSHUFDmi addr:$src1, imm:$imm)>;
5609def : Pat<(v4i32 (X86PShufd (bc_v4i32 (memopv4f32 addr:$src1)),
5610 (i8 imm:$imm))),
5611 (PSHUFDmi addr:$src1, imm:$imm)>; // FIXME: has this ever worked?
5612
5613// Shuffle with PSHUFD instruction.
5614def : Pat<(v4f32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5615 (VPSHUFDri VR128:$src1, imm:$imm)>, Requires<[HasAVX]>;
5616def : Pat<(v4f32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5617 (PSHUFDri VR128:$src1, imm:$imm)>;
5618
5619def : Pat<(v4i32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5620 (VPSHUFDri VR128:$src1, imm:$imm)>, Requires<[HasAVX]>;
5621def : Pat<(v4i32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5622 (PSHUFDri VR128:$src1, imm:$imm)>;
5623
5624// Shuffle with SHUFPD instruction.
5625def : Pat<(v2f64 (X86Shufps VR128:$src1,
5626 (memopv2f64 addr:$src2), (i8 imm:$imm))),
5627 (VSHUFPDrmi VR128:$src1, addr:$src2, imm:$imm)>, Requires<[HasAVX]>;
5628def : Pat<(v2f64 (X86Shufps VR128:$src1,
5629 (memopv2f64 addr:$src2), (i8 imm:$imm))),
5630 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$imm)>;
5631
5632def : Pat<(v2i64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5633 (VSHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5634def : Pat<(v2i64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5635 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>;
5636
5637def : Pat<(v2f64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5638 (VSHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5639def : Pat<(v2f64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5640 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>;
5641
5642// Shuffle with SHUFPS instruction.
5643def : Pat<(v4f32 (X86Shufps VR128:$src1,
5644 (memopv4f32 addr:$src2), (i8 imm:$imm))),
5645 (VSHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>, Requires<[HasAVX]>;
5646def : Pat<(v4f32 (X86Shufps VR128:$src1,
5647 (memopv4f32 addr:$src2), (i8 imm:$imm))),
5648 (SHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>;
5649
5650def : Pat<(v4f32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5651 (VSHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5652def : Pat<(v4f32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5653 (SHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>;
5654
5655def : Pat<(v4i32 (X86Shufps VR128:$src1,
5656 (bc_v4i32 (memopv2i64 addr:$src2)), (i8 imm:$imm))),
5657 (VSHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>, Requires<[HasAVX]>;
5658def : Pat<(v4i32 (X86Shufps VR128:$src1,
5659 (bc_v4i32 (memopv2i64 addr:$src2)), (i8 imm:$imm))),
5660 (SHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>;
5661
5662def : Pat<(v4i32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5663 (VSHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5664def : Pat<(v4i32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5665 (SHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>;
5666
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005667// Shuffle with MOVHLPS instruction
5668def : Pat<(v4f32 (X86Movhlps VR128:$src1, VR128:$src2)),
5669 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
5670def : Pat<(v4i32 (X86Movhlps VR128:$src1, VR128:$src2)),
5671 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
5672
5673// Shuffle with MOVDDUP instruction
5674def : Pat<(X86Movddup (memopv2f64 addr:$src)),
5675 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5676def : Pat<(X86Movddup (memopv2f64 addr:$src)),
5677 (MOVDDUPrm addr:$src)>;
5678
5679def : Pat<(X86Movddup (bc_v4f32 (memopv2f64 addr:$src))),
5680 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5681def : Pat<(X86Movddup (bc_v4f32 (memopv2f64 addr:$src))),
5682 (MOVDDUPrm addr:$src)>;
5683
5684def : Pat<(X86Movddup (memopv2i64 addr:$src)),
5685 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5686def : Pat<(X86Movddup (memopv2i64 addr:$src)),
5687 (MOVDDUPrm addr:$src)>;
5688
5689def : Pat<(X86Movddup (bc_v4i32 (memopv2i64 addr:$src))),
5690 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5691def : Pat<(X86Movddup (bc_v4i32 (memopv2i64 addr:$src))),
5692 (MOVDDUPrm addr:$src)>;
5693
5694def : Pat<(X86Movddup (v2f64 (scalar_to_vector (loadf64 addr:$src)))),
5695 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5696def : Pat<(X86Movddup (v2f64 (scalar_to_vector (loadf64 addr:$src)))),
5697 (MOVDDUPrm addr:$src)>;
5698
5699def : Pat<(X86Movddup (bc_v2f64
5700 (v2i64 (scalar_to_vector (loadi64 addr:$src))))),
5701 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5702def : Pat<(X86Movddup (bc_v2f64
5703 (v2i64 (scalar_to_vector (loadi64 addr:$src))))),
5704 (MOVDDUPrm addr:$src)>;
5705
5706// Shuffle with UNPCKLPS
5707def : Pat<(v4f32 (X86Unpcklps VR128:$src1, (memopv4f32 addr:$src2))),
5708 (VUNPCKLPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5709def : Pat<(v4f32 (X86Unpcklps VR128:$src1, (memopv4f32 addr:$src2))),
5710 (UNPCKLPSrm VR128:$src1, addr:$src2)>;
5711
5712def : Pat<(v4f32 (X86Unpcklps VR128:$src1, VR128:$src2)),
5713 (VUNPCKLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5714def : Pat<(v4f32 (X86Unpcklps VR128:$src1, VR128:$src2)),
5715 (UNPCKLPSrr VR128:$src1, VR128:$src2)>;
5716
5717// Shuffle with UNPCKHPS
5718def : Pat<(v4f32 (X86Unpckhps VR128:$src1, (memopv4f32 addr:$src2))),
5719 (VUNPCKHPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5720def : Pat<(v4f32 (X86Unpckhps VR128:$src1, (memopv4f32 addr:$src2))),
5721 (UNPCKHPSrm VR128:$src1, addr:$src2)>;
5722
5723def : Pat<(v4f32 (X86Unpckhps VR128:$src1, VR128:$src2)),
5724 (VUNPCKHPSrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5725def : Pat<(v4f32 (X86Unpckhps VR128:$src1, VR128:$src2)),
5726 (UNPCKHPSrr VR128:$src1, VR128:$src2)>;
5727
5728// Shuffle with UNPCKLPD
5729def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, (memopv2f64 addr:$src2))),
5730 (VUNPCKLPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5731def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, (memopv2f64 addr:$src2))),
5732 (UNPCKLPSrm VR128:$src1, addr:$src2)>;
5733
5734def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, VR128:$src2)),
5735 (VUNPCKLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5736def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, VR128:$src2)),
5737 (UNPCKLPDrr VR128:$src1, VR128:$src2)>;
5738
5739// Shuffle with UNPCKHPD
5740def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, (memopv2f64 addr:$src2))),
5741 (VUNPCKLPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5742def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, (memopv2f64 addr:$src2))),
5743 (UNPCKLPSrm VR128:$src1, addr:$src2)>;
5744
5745def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, VR128:$src2)),
5746 (VUNPCKHPDrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5747def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, VR128:$src2)),
5748 (UNPCKHPDrr VR128:$src1, VR128:$src2)>;
5749
5750// Shuffle with PUNPCKLBW
5751def : Pat<(v16i8 (X86Punpcklbw VR128:$src1,
5752 (bc_v16i8 (memopv2i64 addr:$src2)))),
5753 (PUNPCKLBWrm VR128:$src1, addr:$src2)>;
5754def : Pat<(v16i8 (X86Punpcklbw VR128:$src1, VR128:$src2)),
5755 (PUNPCKLBWrr VR128:$src1, VR128:$src2)>;
5756
5757// Shuffle with PUNPCKLWD
5758def : Pat<(v8i16 (X86Punpcklwd VR128:$src1,
5759 (bc_v8i16 (memopv2i64 addr:$src2)))),
5760 (PUNPCKLWDrm VR128:$src1, addr:$src2)>;
5761def : Pat<(v8i16 (X86Punpcklwd VR128:$src1, VR128:$src2)),
5762 (PUNPCKLWDrr VR128:$src1, VR128:$src2)>;
5763
5764// Shuffle with PUNPCKLDQ
5765def : Pat<(v4i32 (X86Punpckldq VR128:$src1,
5766 (bc_v4i32 (memopv2i64 addr:$src2)))),
5767 (PUNPCKLDQrm VR128:$src1, addr:$src2)>;
5768def : Pat<(v4i32 (X86Punpckldq VR128:$src1, VR128:$src2)),
5769 (PUNPCKLDQrr VR128:$src1, VR128:$src2)>;
5770
5771// Shuffle with PUNPCKLQDQ
5772def : Pat<(v2i64 (X86Punpcklqdq VR128:$src1, (memopv2i64 addr:$src2))),
5773 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>;
5774def : Pat<(v2i64 (X86Punpcklqdq VR128:$src1, VR128:$src2)),
5775 (PUNPCKLQDQrr VR128:$src1, VR128:$src2)>;
5776
5777// Shuffle with PUNPCKHBW
5778def : Pat<(v16i8 (X86Punpckhbw VR128:$src1,
5779 (bc_v16i8 (memopv2i64 addr:$src2)))),
5780 (PUNPCKHBWrm VR128:$src1, addr:$src2)>;
5781def : Pat<(v16i8 (X86Punpckhbw VR128:$src1, VR128:$src2)),
5782 (PUNPCKHBWrr VR128:$src1, VR128:$src2)>;
5783
5784// Shuffle with PUNPCKHWD
5785def : Pat<(v8i16 (X86Punpckhwd VR128:$src1,
5786 (bc_v8i16 (memopv2i64 addr:$src2)))),
5787 (PUNPCKHWDrm VR128:$src1, addr:$src2)>;
5788def : Pat<(v8i16 (X86Punpckhwd VR128:$src1, VR128:$src2)),
5789 (PUNPCKHWDrr VR128:$src1, VR128:$src2)>;
5790
5791// Shuffle with PUNPCKHDQ
5792def : Pat<(v4i32 (X86Punpckhdq VR128:$src1,
5793 (bc_v4i32 (memopv2i64 addr:$src2)))),
5794 (PUNPCKHDQrm VR128:$src1, addr:$src2)>;
5795def : Pat<(v4i32 (X86Punpckhdq VR128:$src1, VR128:$src2)),
5796 (PUNPCKHDQrr VR128:$src1, VR128:$src2)>;
5797
5798// Shuffle with PUNPCKHQDQ
5799def : Pat<(v2i64 (X86Punpckhqdq VR128:$src1, (memopv2i64 addr:$src2))),
5800 (PUNPCKHQDQrm VR128:$src1, addr:$src2)>;
5801def : Pat<(v2i64 (X86Punpckhqdq VR128:$src1, VR128:$src2)),
5802 (PUNPCKHQDQrr VR128:$src1, VR128:$src2)>;
5803
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005804// Shuffle with MOVLHPS
5805def : Pat<(X86Movlhps VR128:$src1,
5806 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005807 (MOVHPSrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005808def : Pat<(X86Movlhps VR128:$src1,
5809 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005810 (MOVHPSrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005811def : Pat<(v4f32 (X86Movlhps VR128:$src1, VR128:$src2)),
5812 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
5813def : Pat<(v4i32 (X86Movlhps VR128:$src1, VR128:$src2)),
5814 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
5815def : Pat<(v2i64 (X86Movlhps VR128:$src1, VR128:$src2)),
5816 (MOVLHPSrr (v2i64 VR128:$src1), VR128:$src2)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005817
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005818// Shuffle with MOVLHPD
5819def : Pat<(v2f64 (X86Movlhpd VR128:$src1,
5820 (scalar_to_vector (loadf64 addr:$src2)))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005821 (MOVHPDrm VR128:$src1, addr:$src2)>;
5822
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005823// Shuffle with MOVSS
5824def : Pat<(v4f32 (X86Movss VR128:$src1, (scalar_to_vector FR32:$src2))),
5825 (MOVSSrr VR128:$src1, FR32:$src2)>;
5826def : Pat<(v4i32 (X86Movss VR128:$src1, VR128:$src2)),
5827 (MOVSSrr (v4i32 VR128:$src1),
5828 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
5829def : Pat<(v4f32 (X86Movss VR128:$src1, VR128:$src2)),
5830 (MOVSSrr (v4f32 VR128:$src1),
5831 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
5832
5833// Shuffle with MOVSD
5834def : Pat<(v2f64 (X86Movsd VR128:$src1, (scalar_to_vector FR64:$src2))),
5835 (MOVSDrr VR128:$src1, FR64:$src2)>;
5836def : Pat<(v2i64 (X86Movsd VR128:$src1, VR128:$src2)),
5837 (MOVSDrr (v2i64 VR128:$src1),
5838 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
5839def : Pat<(v2f64 (X86Movsd VR128:$src1, VR128:$src2)),
5840 (MOVSDrr (v2f64 VR128:$src1),
5841 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
5842def : Pat<(v4f32 (X86Movsd VR128:$src1, VR128:$src2)),
5843 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>;
5844def : Pat<(v4i32 (X86Movsd VR128:$src1, VR128:$src2)),
5845 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>;
5846
5847// Shuffle with MOVSHDUP
5848def : Pat<(v4i32 (X86Movshdup VR128:$src)),
5849 (MOVSHDUPrr VR128:$src)>;
5850def : Pat<(v4i32 (X86MovshdupLd addr:$src)),
5851 (MOVSHDUPrm addr:$src)>;
5852
5853def : Pat<(v4f32 (X86Movshdup VR128:$src)),
5854 (MOVSHDUPrr VR128:$src)>;
5855def : Pat<(v4f32 (X86MovshdupLd addr:$src)),
5856 (MOVSHDUPrm addr:$src)>;
5857
5858// Shuffle with MOVSLDUP
5859def : Pat<(v4i32 (X86Movsldup VR128:$src)),
5860 (MOVSLDUPrr VR128:$src)>;
5861def : Pat<(v4i32 (X86MovsldupLd addr:$src)),
5862 (MOVSLDUPrm addr:$src)>;
5863
5864def : Pat<(v4f32 (X86Movsldup VR128:$src)),
5865 (MOVSLDUPrr VR128:$src)>;
5866def : Pat<(v4f32 (X86MovsldupLd addr:$src)),
5867 (MOVSLDUPrm addr:$src)>;
5868
5869// Shuffle with PSHUFHW
5870def : Pat<(v8i16 (X86PShufhwLd addr:$src, (i8 imm:$imm))),
5871 (PSHUFHWmi addr:$src, imm:$imm)>;
5872def : Pat<(v8i16 (X86PShufhw VR128:$src, (i8 imm:$imm))),
5873 (PSHUFHWri VR128:$src, imm:$imm)>;
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005874def : Pat<(v8i16 (X86PShufhw (bc_v8i16 (memopv2i64 addr:$src)), (i8 imm:$imm))),
5875 (PSHUFHWmi addr:$src, imm:$imm)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005876
5877// Shuffle with PSHUFLW
5878def : Pat<(v8i16 (X86PShuflwLd addr:$src, (i8 imm:$imm))),
5879 (PSHUFLWmi addr:$src, imm:$imm)>;
5880def : Pat<(v8i16 (X86PShuflw VR128:$src, (i8 imm:$imm))),
5881 (PSHUFLWri VR128:$src, imm:$imm)>;
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005882def : Pat<(v8i16 (X86PShuflw (bc_v8i16 (memopv2i64 addr:$src)), (i8 imm:$imm))),
5883 (PSHUFLWmi addr:$src, imm:$imm)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005884
5885// Shuffle with PALIGN
5886def : Pat<(v1i64 (X86PAlign VR64:$src1, VR64:$src2, (i8 imm:$imm))),
5887 (PALIGNR64rr VR64:$src2, VR64:$src1, imm:$imm)>;
5888def : Pat<(v2i32 (X86PAlign VR64:$src1, VR64:$src2, (i8 imm:$imm))),
5889 (PALIGNR64rr VR64:$src2, VR64:$src1, imm:$imm)>;
5890def : Pat<(v4i16 (X86PAlign VR64:$src1, VR64:$src2, (i8 imm:$imm))),
5891 (PALIGNR64rr VR64:$src2, VR64:$src1, imm:$imm)>;
5892def : Pat<(v8i8 (X86PAlign VR64:$src1, VR64:$src2, (i8 imm:$imm))),
5893 (PALIGNR64rr VR64:$src2, VR64:$src1, imm:$imm)>;
5894
5895def : Pat<(v4i32 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5896 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5897def : Pat<(v4f32 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5898 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5899def : Pat<(v8i16 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5900 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5901def : Pat<(v16i8 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5902 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5903
5904// Extra patterns to match stores
5905def : Pat<(store (f64 (vector_extract
5906 (v2f64 (X86Unpckhps VR128:$src, (undef))), (iPTR 0))),addr:$dst),
5907 (MOVHPSmr addr:$dst, VR128:$src)>;
5908def : Pat<(store (f64 (vector_extract
5909 (v2f64 (X86Unpckhpd VR128:$src, (undef))), (iPTR 0))),addr:$dst),
5910 (MOVHPDmr addr:$dst, VR128:$src)>;
5911