blob: 806a85ee68e3e3b6d8941cd64dfa919475240283 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000018#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
22#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000023#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
35
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036using namespace llvm;
37
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038//===--------------------------------------------------------------------===//
39/// ARMDAGToDAGISel - ARM specific code to select ARM machine
40/// instructions for SelectionDAG operations.
41///
42namespace {
43class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000044 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000045
Evan Chenga8e29892007-01-19 07:51:42 +000046 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
47 /// make the right decision when generating code for different targets.
48 const ARMSubtarget *Subtarget;
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050public:
Bob Wilson522ce972009-09-28 14:30:20 +000051 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
52 CodeGenOpt::Level OptLevel)
53 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000054 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055 }
56
Evan Chenga8e29892007-01-19 07:51:42 +000057 virtual const char *getPassName() const {
58 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000059 }
60
Bob Wilsonaf4a8912009-10-08 18:51:31 +000061 /// getI32Imm - Return a target constant of type i32 with the specified
62 /// value.
Anton Korobeynikov52237112009-06-17 18:13:58 +000063 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000064 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000065 }
66
Dan Gohman475871a2008-07-27 21:46:04 +000067 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000068 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000069 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
70 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000071 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
72 SDValue &Offset, SDValue &Opc);
73 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
78 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000079 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
80 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000081 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000083 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
84 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000085
Dan Gohman475871a2008-07-27 21:46:04 +000086 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000087 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000088
Dan Gohman475871a2008-07-27 21:46:04 +000089 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
90 SDValue &Offset);
91 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
92 SDValue &Base, SDValue &OffImm,
93 SDValue &Offset);
94 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm, SDValue &Offset);
96 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm, SDValue &Offset);
98 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
99 SDValue &OffImm, SDValue &Offset);
100 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
101 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000102
Evan Cheng9cb9e672009-06-27 02:26:13 +0000103 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
104 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
106 SDValue &OffImm);
107 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000109 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
110 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000111 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
112 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000113 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
114 SDValue &OffReg, SDValue &ShImm);
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116 // Include the pieces autogenerated from the target description.
117#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000118
119private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000120 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
121 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000122 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000123 SDNode *SelectT2IndexedLoad(SDValue Op);
124
Evan Cheng86198642009-08-07 00:34:42 +0000125 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
126 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000127
Bob Wilson3e36f132009-10-14 17:28:52 +0000128 /// SelectVLD - Select NEON load intrinsics. NumVecs should
129 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
130 /// loads of D registers and even subregs and odd subregs of Q registers.
131 /// For NumVecs == 2, QOpcodes1 is not used.
132 SDNode *SelectVLD(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
133 unsigned *QOpcodes0, unsigned *QOpcodes1);
134
Bob Wilson24f995d2009-10-14 18:32:29 +0000135 /// SelectVST - Select NEON store intrinsics. NumVecs should
136 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
137 /// stores of D registers and even subregs and odd subregs of Q registers.
138 /// For NumVecs == 2, QOpcodes1 is not used.
139 SDNode *SelectVST(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
140 unsigned *QOpcodes0, unsigned *QOpcodes1);
141
Bob Wilson96493442009-10-14 16:46:45 +0000142 /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should
Bob Wilsona7c397c2009-10-14 16:19:03 +0000143 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson96493442009-10-14 16:46:45 +0000144 /// load/store of D registers and even subregs and odd subregs of Q registers.
145 SDNode *SelectVLDSTLane(SDValue Op, bool IsLoad, unsigned NumVecs,
146 unsigned *DOpcodes, unsigned *QOpcodes0,
147 unsigned *QOpcodes1);
Bob Wilsona7c397c2009-10-14 16:19:03 +0000148
Sandeep Patel4e1ed882009-10-13 20:25:58 +0000149 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000150 SDNode *SelectV6T2BitfieldExtractOp(SDValue Op, unsigned Opc);
151
Evan Chengaf4550f2009-07-02 01:23:32 +0000152 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
153 /// inline asm expressions.
154 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
155 char ConstraintCode,
156 std::vector<SDValue> &OutOps);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000157
158 /// PairDRegs - Insert a pair of double registers into an implicit def to
159 /// form a quad register.
160 SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000161};
Evan Chenga8e29892007-01-19 07:51:42 +0000162}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000163
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000164/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
165/// operand. If so Imm will receive the 32-bit value.
166static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
167 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
168 Imm = cast<ConstantSDNode>(N)->getZExtValue();
169 return true;
170 }
171 return false;
172}
173
174// isInt32Immediate - This method tests to see if a constant operand.
175// If so Imm will receive the 32 bit value.
176static bool isInt32Immediate(SDValue N, unsigned &Imm) {
177 return isInt32Immediate(N.getNode(), Imm);
178}
179
180// isOpcWithIntImmediate - This method tests to see if the node is a specific
181// opcode and that it has a immediate integer right operand.
182// If so Imm will receive the 32 bit value.
183static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
184 return N->getOpcode() == Opc &&
185 isInt32Immediate(N->getOperand(1).getNode(), Imm);
186}
187
188
Dan Gohmanf350b272008-08-23 02:25:05 +0000189void ARMDAGToDAGISel::InstructionSelect() {
David Greene8ad4c002008-10-27 21:56:29 +0000190 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000191 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000192}
193
Evan Cheng055b0312009-06-29 07:51:04 +0000194bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
195 SDValue N,
196 SDValue &BaseReg,
197 SDValue &ShReg,
198 SDValue &Opc) {
199 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
200
201 // Don't match base register only case. That is matched to a separate
202 // lower complexity pattern with explicit register operand.
203 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000204
Evan Cheng055b0312009-06-29 07:51:04 +0000205 BaseReg = N.getOperand(0);
206 unsigned ShImmVal = 0;
207 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000209 ShImmVal = RHS->getZExtValue() & 31;
210 } else {
211 ShReg = N.getOperand(1);
212 }
213 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000215 return true;
216}
217
Dan Gohman475871a2008-07-27 21:46:04 +0000218bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
219 SDValue &Base, SDValue &Offset,
220 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000221 if (N.getOpcode() == ISD::MUL) {
222 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
223 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000225 if (RHSC & 1) {
226 RHSC = RHSC & ~1;
227 ARM_AM::AddrOpc AddSub = ARM_AM::add;
228 if (RHSC < 0) {
229 AddSub = ARM_AM::sub;
230 RHSC = - RHSC;
231 }
232 if (isPowerOf2_32(RHSC)) {
233 unsigned ShAmt = Log2_32(RHSC);
234 Base = Offset = N.getOperand(0);
235 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
236 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000238 return true;
239 }
240 }
241 }
242 }
243
Evan Chenga8e29892007-01-19 07:51:42 +0000244 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
245 Base = N;
246 if (N.getOpcode() == ISD::FrameIndex) {
247 int FI = cast<FrameIndexSDNode>(N)->getIndex();
248 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
249 } else if (N.getOpcode() == ARMISD::Wrapper) {
250 Base = N.getOperand(0);
251 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000253 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
254 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000256 return true;
257 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000258
Evan Chenga8e29892007-01-19 07:51:42 +0000259 // Match simple R +/- imm12 operands.
260 if (N.getOpcode() == ISD::ADD)
261 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000262 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000263 if ((RHSC >= 0 && RHSC < 0x1000) ||
264 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000265 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000266 if (Base.getOpcode() == ISD::FrameIndex) {
267 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
268 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
269 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000271
272 ARM_AM::AddrOpc AddSub = ARM_AM::add;
273 if (RHSC < 0) {
274 AddSub = ARM_AM::sub;
275 RHSC = - RHSC;
276 }
277 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000278 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000280 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000281 }
Evan Chenga8e29892007-01-19 07:51:42 +0000282 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000283
Johnny Chen6a3b5ee2009-10-27 17:25:15 +0000284 // Otherwise this is R +/- [possibly shifted] R.
Evan Chenga8e29892007-01-19 07:51:42 +0000285 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
286 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
287 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000288
Evan Chenga8e29892007-01-19 07:51:42 +0000289 Base = N.getOperand(0);
290 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000291
Evan Chenga8e29892007-01-19 07:51:42 +0000292 if (ShOpcVal != ARM_AM::no_shift) {
293 // Check to see if the RHS of the shift is a constant, if not, we can't fold
294 // it.
295 if (ConstantSDNode *Sh =
296 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000297 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000298 Offset = N.getOperand(1).getOperand(0);
299 } else {
300 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000301 }
302 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000303
Evan Chenga8e29892007-01-19 07:51:42 +0000304 // Try matching (R shl C) + (R).
305 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
306 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
307 if (ShOpcVal != ARM_AM::no_shift) {
308 // Check to see if the RHS of the shift is a constant, if not, we can't
309 // fold it.
310 if (ConstantSDNode *Sh =
311 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000313 Offset = N.getOperand(0).getOperand(0);
314 Base = N.getOperand(1);
315 } else {
316 ShOpcVal = ARM_AM::no_shift;
317 }
318 }
319 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000320
Evan Chenga8e29892007-01-19 07:51:42 +0000321 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000323 return true;
324}
325
Dan Gohman475871a2008-07-27 21:46:04 +0000326bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
327 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000328 unsigned Opcode = Op.getOpcode();
329 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
330 ? cast<LoadSDNode>(Op)->getAddressingMode()
331 : cast<StoreSDNode>(Op)->getAddressingMode();
332 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
333 ? ARM_AM::add : ARM_AM::sub;
334 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000335 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000336 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000338 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
339 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000341 return true;
342 }
343 }
344
345 Offset = N;
346 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
347 unsigned ShAmt = 0;
348 if (ShOpcVal != ARM_AM::no_shift) {
349 // Check to see if the RHS of the shift is a constant, if not, we can't fold
350 // it.
351 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000352 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000353 Offset = N.getOperand(0);
354 } else {
355 ShOpcVal = ARM_AM::no_shift;
356 }
357 }
358
359 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000361 return true;
362}
363
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Dan Gohman475871a2008-07-27 21:46:04 +0000365bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
366 SDValue &Base, SDValue &Offset,
367 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000368 if (N.getOpcode() == ISD::SUB) {
369 // X - C is canonicalize to X + -C, no need to handle it here.
370 Base = N.getOperand(0);
371 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000373 return true;
374 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000375
Evan Chenga8e29892007-01-19 07:51:42 +0000376 if (N.getOpcode() != ISD::ADD) {
377 Base = N;
378 if (N.getOpcode() == ISD::FrameIndex) {
379 int FI = cast<FrameIndexSDNode>(N)->getIndex();
380 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
381 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 Offset = CurDAG->getRegister(0, MVT::i32);
383 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000384 return true;
385 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000386
Evan Chenga8e29892007-01-19 07:51:42 +0000387 // If the RHS is +/- imm8, fold into addr mode.
388 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000389 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000390 if ((RHSC >= 0 && RHSC < 256) ||
391 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000392 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000393 if (Base.getOpcode() == ISD::FrameIndex) {
394 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
395 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
396 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000398
399 ARM_AM::AddrOpc AddSub = ARM_AM::add;
400 if (RHSC < 0) {
401 AddSub = ARM_AM::sub;
402 RHSC = - RHSC;
403 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000405 return true;
406 }
407 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000408
Evan Chenga8e29892007-01-19 07:51:42 +0000409 Base = N.getOperand(0);
410 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000412 return true;
413}
414
Dan Gohman475871a2008-07-27 21:46:04 +0000415bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
416 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000417 unsigned Opcode = Op.getOpcode();
418 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
419 ? cast<LoadSDNode>(Op)->getAddressingMode()
420 : cast<StoreSDNode>(Op)->getAddressingMode();
421 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
422 ? ARM_AM::add : ARM_AM::sub;
423 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000425 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 Offset = CurDAG->getRegister(0, MVT::i32);
427 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000428 return true;
429 }
430 }
431
432 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000434 return true;
435}
436
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000437bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
438 SDValue &Addr, SDValue &Mode) {
439 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000441 return true;
442}
Evan Chenga8e29892007-01-19 07:51:42 +0000443
Dan Gohman475871a2008-07-27 21:46:04 +0000444bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
445 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000446 if (N.getOpcode() != ISD::ADD) {
447 Base = N;
448 if (N.getOpcode() == ISD::FrameIndex) {
449 int FI = cast<FrameIndexSDNode>(N)->getIndex();
450 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
451 } else if (N.getOpcode() == ARMISD::Wrapper) {
452 Base = N.getOperand(0);
453 }
454 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000456 return true;
457 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000458
Evan Chenga8e29892007-01-19 07:51:42 +0000459 // If the RHS is +/- imm8, fold into addr mode.
460 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000461 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000462 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
463 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000464 if ((RHSC >= 0 && RHSC < 256) ||
465 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000466 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000467 if (Base.getOpcode() == ISD::FrameIndex) {
468 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
469 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
470 }
471
472 ARM_AM::AddrOpc AddSub = ARM_AM::add;
473 if (RHSC < 0) {
474 AddSub = ARM_AM::sub;
475 RHSC = - RHSC;
476 }
477 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000479 return true;
480 }
481 }
482 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000483
Evan Chenga8e29892007-01-19 07:51:42 +0000484 Base = N;
485 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000487 return true;
488}
489
Bob Wilson8b024a52009-07-01 23:16:05 +0000490bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
491 SDValue &Addr, SDValue &Update,
492 SDValue &Opc) {
493 Addr = N;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000494 // Default to no writeback.
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 Update = CurDAG->getRegister(0, MVT::i32);
496 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000497 return true;
498}
499
Dan Gohman475871a2008-07-27 21:46:04 +0000500bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000501 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000502 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
503 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000504 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000505 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000507 return true;
508 }
509 return false;
510}
511
Dan Gohman475871a2008-07-27 21:46:04 +0000512bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
513 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000514 // FIXME dl should come from the parent load or store, not the address
515 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000516 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000517 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
518 if (!NC || NC->getZExtValue() != 0)
519 return false;
520
521 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000522 return true;
523 }
524
Evan Chenga8e29892007-01-19 07:51:42 +0000525 Base = N.getOperand(0);
526 Offset = N.getOperand(1);
527 return true;
528}
529
Evan Cheng79d43262007-01-24 02:21:22 +0000530bool
Dan Gohman475871a2008-07-27 21:46:04 +0000531ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
532 unsigned Scale, SDValue &Base,
533 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000534 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000535 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000536 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
537 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000538 if (N.getOpcode() == ARMISD::Wrapper &&
539 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
540 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000541 }
542
Evan Chenga8e29892007-01-19 07:51:42 +0000543 if (N.getOpcode() != ISD::ADD) {
544 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 Offset = CurDAG->getRegister(0, MVT::i32);
546 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000547 return true;
548 }
549
Evan Chengad0e4652007-02-06 00:22:06 +0000550 // Thumb does not have [sp, r] address mode.
551 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
552 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
553 if ((LHSR && LHSR->getReg() == ARM::SP) ||
554 (RHSR && RHSR->getReg() == ARM::SP)) {
555 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 Offset = CurDAG->getRegister(0, MVT::i32);
557 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000558 return true;
559 }
560
Evan Chenga8e29892007-01-19 07:51:42 +0000561 // If the RHS is + imm5 * scale, fold into addr mode.
562 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000563 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000564 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
565 RHSC /= Scale;
566 if (RHSC >= 0 && RHSC < 32) {
567 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 Offset = CurDAG->getRegister(0, MVT::i32);
569 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000570 return true;
571 }
572 }
573 }
574
Evan Chengc38f2bc2007-01-23 22:59:13 +0000575 Base = N.getOperand(0);
576 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000578 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000579}
580
Dan Gohman475871a2008-07-27 21:46:04 +0000581bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
582 SDValue &Base, SDValue &OffImm,
583 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000584 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000585}
586
Dan Gohman475871a2008-07-27 21:46:04 +0000587bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
588 SDValue &Base, SDValue &OffImm,
589 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000590 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000591}
592
Dan Gohman475871a2008-07-27 21:46:04 +0000593bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
594 SDValue &Base, SDValue &OffImm,
595 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000596 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000597}
598
Dan Gohman475871a2008-07-27 21:46:04 +0000599bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
600 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000601 if (N.getOpcode() == ISD::FrameIndex) {
602 int FI = cast<FrameIndexSDNode>(N)->getIndex();
603 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000605 return true;
606 }
Evan Cheng79d43262007-01-24 02:21:22 +0000607
Evan Chengad0e4652007-02-06 00:22:06 +0000608 if (N.getOpcode() != ISD::ADD)
609 return false;
610
611 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000612 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
613 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000614 // If the RHS is + imm8 * scale, fold into addr mode.
615 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000616 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000617 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
618 RHSC >>= 2;
619 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000620 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000621 if (Base.getOpcode() == ISD::FrameIndex) {
622 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
623 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
624 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000626 return true;
627 }
628 }
629 }
630 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000631
Evan Chenga8e29892007-01-19 07:51:42 +0000632 return false;
633}
634
Evan Cheng9cb9e672009-06-27 02:26:13 +0000635bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
636 SDValue &BaseReg,
637 SDValue &Opc) {
638 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
639
640 // Don't match base register only case. That is matched to a separate
641 // lower complexity pattern with explicit register operand.
642 if (ShOpcVal == ARM_AM::no_shift) return false;
643
644 BaseReg = N.getOperand(0);
645 unsigned ShImmVal = 0;
646 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
647 ShImmVal = RHS->getZExtValue() & 31;
648 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
649 return true;
650 }
651
652 return false;
653}
654
Evan Cheng055b0312009-06-29 07:51:04 +0000655bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
656 SDValue &Base, SDValue &OffImm) {
657 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000658
Evan Cheng3a214252009-08-11 08:52:18 +0000659 // Base only.
660 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000661 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000662 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000663 int FI = cast<FrameIndexSDNode>(N)->getIndex();
664 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000666 return true;
Evan Cheng3a214252009-08-11 08:52:18 +0000667 } else if (N.getOpcode() == ARMISD::Wrapper) {
668 Base = N.getOperand(0);
669 if (Base.getOpcode() == ISD::TargetConstantPool)
670 return false; // We want to select t2LDRpci instead.
671 } else
672 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000674 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000675 }
Evan Cheng055b0312009-06-29 07:51:04 +0000676
677 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000678 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
679 // Let t2LDRi8 handle (R - imm8).
680 return false;
681
Evan Cheng055b0312009-06-29 07:51:04 +0000682 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000683 if (N.getOpcode() == ISD::SUB)
684 RHSC = -RHSC;
685
686 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000687 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000688 if (Base.getOpcode() == ISD::FrameIndex) {
689 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
690 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
691 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000693 return true;
694 }
695 }
696
Evan Cheng3a214252009-08-11 08:52:18 +0000697 // Base only.
698 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000700 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000701}
702
703bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
704 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000705 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000706 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000707 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
708 int RHSC = (int)RHS->getSExtValue();
709 if (N.getOpcode() == ISD::SUB)
710 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000711
Evan Cheng3a214252009-08-11 08:52:18 +0000712 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
713 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000714 if (Base.getOpcode() == ISD::FrameIndex) {
715 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
716 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
717 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000719 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000720 }
Evan Cheng055b0312009-06-29 07:51:04 +0000721 }
722 }
723
724 return false;
725}
726
Evan Chenge88d5ce2009-07-02 07:28:31 +0000727bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
728 SDValue &OffImm){
729 unsigned Opcode = Op.getOpcode();
730 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
731 ? cast<LoadSDNode>(Op)->getAddressingMode()
732 : cast<StoreSDNode>(Op)->getAddressingMode();
733 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
734 int RHSC = (int)RHS->getZExtValue();
735 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000736 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
738 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000739 return true;
740 }
741 }
742
743 return false;
744}
745
David Goodwin6647cea2009-06-30 22:50:01 +0000746bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
747 SDValue &Base, SDValue &OffImm) {
748 if (N.getOpcode() == ISD::ADD) {
749 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
750 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000751 if (((RHSC & 0x3) == 0) &&
752 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000753 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000755 return true;
756 }
757 }
758 } else if (N.getOpcode() == ISD::SUB) {
759 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
760 int RHSC = (int)RHS->getZExtValue();
761 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
762 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000764 return true;
765 }
766 }
767 }
768
769 return false;
770}
771
Evan Cheng055b0312009-06-29 07:51:04 +0000772bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
773 SDValue &Base,
774 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000775 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
776 if (N.getOpcode() != ISD::ADD)
777 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000778
Evan Cheng3a214252009-08-11 08:52:18 +0000779 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
780 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
781 int RHSC = (int)RHS->getZExtValue();
782 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
783 return false;
784 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000785 return false;
786 }
787
Evan Cheng055b0312009-06-29 07:51:04 +0000788 // Look for (R + R) or (R + (R << [1,2,3])).
789 unsigned ShAmt = 0;
790 Base = N.getOperand(0);
791 OffReg = N.getOperand(1);
792
793 // Swap if it is ((R << c) + R).
794 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
795 if (ShOpcVal != ARM_AM::lsl) {
796 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
797 if (ShOpcVal == ARM_AM::lsl)
798 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000799 }
800
Evan Cheng055b0312009-06-29 07:51:04 +0000801 if (ShOpcVal == ARM_AM::lsl) {
802 // Check to see if the RHS of the shift is a constant, if not, we can't fold
803 // it.
804 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
805 ShAmt = Sh->getZExtValue();
806 if (ShAmt >= 4) {
807 ShAmt = 0;
808 ShOpcVal = ARM_AM::no_shift;
809 } else
810 OffReg = OffReg.getOperand(0);
811 } else {
812 ShOpcVal = ARM_AM::no_shift;
813 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000814 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000815
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000817
818 return true;
819}
820
821//===--------------------------------------------------------------------===//
822
Evan Chengee568cf2007-07-05 07:15:27 +0000823/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000824static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000826}
827
Evan Chengaf4550f2009-07-02 01:23:32 +0000828SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
829 LoadSDNode *LD = cast<LoadSDNode>(Op);
830 ISD::MemIndexedMode AM = LD->getAddressingMode();
831 if (AM == ISD::UNINDEXED)
832 return NULL;
833
Owen Andersone50ed302009-08-10 22:56:29 +0000834 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000835 SDValue Offset, AMOpc;
836 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
837 unsigned Opcode = 0;
838 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000840 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
841 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
842 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000844 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
845 Match = true;
846 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
847 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
848 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000850 if (LD->getExtensionType() == ISD::SEXTLOAD) {
851 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
852 Match = true;
853 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
854 }
855 } else {
856 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
857 Match = true;
858 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
859 }
860 }
861 }
862
863 if (Match) {
864 SDValue Chain = LD->getChain();
865 SDValue Base = LD->getBasePtr();
866 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000868 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
869 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000870 }
871
872 return NULL;
873}
874
Evan Chenge88d5ce2009-07-02 07:28:31 +0000875SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
876 LoadSDNode *LD = cast<LoadSDNode>(Op);
877 ISD::MemIndexedMode AM = LD->getAddressingMode();
878 if (AM == ISD::UNINDEXED)
879 return NULL;
880
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000882 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000883 SDValue Offset;
884 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
885 unsigned Opcode = 0;
886 bool Match = false;
887 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 switch (LoadedVT.getSimpleVT().SimpleTy) {
889 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000890 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
891 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000893 if (isSExtLd)
894 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
895 else
896 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000897 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 case MVT::i8:
899 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000900 if (isSExtLd)
901 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
902 else
903 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000904 break;
905 default:
906 return NULL;
907 }
908 Match = true;
909 }
910
911 if (Match) {
912 SDValue Chain = LD->getChain();
913 SDValue Base = LD->getBasePtr();
914 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000916 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
917 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000918 }
919
920 return NULL;
921}
922
Evan Cheng86198642009-08-07 00:34:42 +0000923SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
924 SDNode *N = Op.getNode();
925 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000926 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000927 SDValue Chain = Op.getOperand(0);
928 SDValue Size = Op.getOperand(1);
929 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000931 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
932 if (AlignVal < 0)
933 // We need to align the stack. Use Thumb1 tAND which is the only thumb
934 // instruction that can read and write SP. This matches to a pseudo
935 // instruction that has a chain to ensure the result is written back to
936 // the stack pointer.
Dan Gohman602b0c82009-09-25 18:54:59 +0000937 SP = SDValue(CurDAG->getMachineNode(ARM::tANDsp, dl, VT, SP, Align), 0);
Evan Cheng86198642009-08-07 00:34:42 +0000938
939 bool isC = isa<ConstantSDNode>(Size);
940 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
941 // Handle the most common case for both Thumb1 and Thumb2:
942 // tSUBspi - immediate is between 0 ... 508 inclusive.
943 if (C <= 508 && ((C & 3) == 0))
944 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
946 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000947 Chain);
948
949 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000950 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000951 // should have negated the size operand already. FIXME: We can't insert
952 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000953 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000955 Chain);
956 } else if (Subtarget->isThumb2()) {
957 if (isC && Predicate_t2_so_imm(Size.getNode())) {
958 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
960 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000961 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
962 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
964 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000965 } else {
966 // t2SUBrSPs
967 SDValue Ops[] = { SP, Size,
968 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000970 }
971 }
972
973 // FIXME: Add ADD / SUB sp instructions for ARM.
974 return 0;
975}
Evan Chenga8e29892007-01-19 07:51:42 +0000976
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000977/// PairDRegs - Insert a pair of double registers into an implicit def to
978/// form a quad register.
979SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
980 DebugLoc dl = V0.getNode()->getDebugLoc();
981 SDValue Undef =
982 SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT), 0);
983 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::DSUBREG_0, MVT::i32);
984 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::DSUBREG_1, MVT::i32);
985 SDNode *Pair = CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
986 VT, Undef, V0, SubReg0);
987 return CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
988 VT, SDValue(Pair, 0), V1, SubReg1);
989}
990
Bob Wilsona7c397c2009-10-14 16:19:03 +0000991/// GetNEONSubregVT - Given a type for a 128-bit NEON vector, return the type
992/// for a 64-bit subregister of the vector.
993static EVT GetNEONSubregVT(EVT VT) {
994 switch (VT.getSimpleVT().SimpleTy) {
995 default: llvm_unreachable("unhandled NEON type");
996 case MVT::v16i8: return MVT::v8i8;
997 case MVT::v8i16: return MVT::v4i16;
998 case MVT::v4f32: return MVT::v2f32;
999 case MVT::v4i32: return MVT::v2i32;
1000 case MVT::v2i64: return MVT::v1i64;
1001 }
1002}
1003
Bob Wilson3e36f132009-10-14 17:28:52 +00001004SDNode *ARMDAGToDAGISel::SelectVLD(SDValue Op, unsigned NumVecs,
1005 unsigned *DOpcodes, unsigned *QOpcodes0,
1006 unsigned *QOpcodes1) {
1007 assert(NumVecs >=2 && NumVecs <= 4 && "VLD NumVecs out-of-range");
1008 SDNode *N = Op.getNode();
1009 DebugLoc dl = N->getDebugLoc();
1010
1011 SDValue MemAddr, MemUpdate, MemOpc;
1012 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1013 return NULL;
1014
1015 SDValue Chain = N->getOperand(0);
1016 EVT VT = N->getValueType(0);
1017 bool is64BitVector = VT.is64BitVector();
1018
1019 unsigned OpcodeIndex;
1020 switch (VT.getSimpleVT().SimpleTy) {
1021 default: llvm_unreachable("unhandled vld type");
1022 // Double-register operations:
1023 case MVT::v8i8: OpcodeIndex = 0; break;
1024 case MVT::v4i16: OpcodeIndex = 1; break;
1025 case MVT::v2f32:
1026 case MVT::v2i32: OpcodeIndex = 2; break;
1027 case MVT::v1i64: OpcodeIndex = 3; break;
1028 // Quad-register operations:
1029 case MVT::v16i8: OpcodeIndex = 0; break;
1030 case MVT::v8i16: OpcodeIndex = 1; break;
1031 case MVT::v4f32:
1032 case MVT::v4i32: OpcodeIndex = 2; break;
1033 }
1034
1035 if (is64BitVector) {
1036 unsigned Opc = DOpcodes[OpcodeIndex];
1037 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1038 std::vector<EVT> ResTys(NumVecs, VT);
1039 ResTys.push_back(MVT::Other);
1040 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
1041 }
1042
1043 EVT RegVT = GetNEONSubregVT(VT);
1044 if (NumVecs == 2) {
1045 // Quad registers are directly supported for VLD2,
1046 // loading 2 pairs of D regs.
1047 unsigned Opc = QOpcodes0[OpcodeIndex];
1048 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1049 std::vector<EVT> ResTys(4, VT);
1050 ResTys.push_back(MVT::Other);
1051 SDNode *VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
1052 Chain = SDValue(VLd, 4);
1053
1054 // Combine the even and odd subregs to produce the result.
1055 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1056 SDNode *Q = PairDRegs(VT, SDValue(VLd, 2*Vec), SDValue(VLd, 2*Vec+1));
1057 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1058 }
1059 } else {
1060 // Otherwise, quad registers are loaded with two separate instructions,
1061 // where one loads the even registers and the other loads the odd registers.
1062
1063 // Enable writeback to the address register.
1064 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1065
1066 std::vector<EVT> ResTys(NumVecs, RegVT);
1067 ResTys.push_back(MemAddr.getValueType());
1068 ResTys.push_back(MVT::Other);
1069
Bob Wilson24f995d2009-10-14 18:32:29 +00001070 // Load the even subregs.
Bob Wilson3e36f132009-10-14 17:28:52 +00001071 unsigned Opc = QOpcodes0[OpcodeIndex];
1072 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, Chain };
1073 SDNode *VLdA = CurDAG->getMachineNode(Opc, dl, ResTys, OpsA, 4);
1074 Chain = SDValue(VLdA, NumVecs+1);
1075
Bob Wilson24f995d2009-10-14 18:32:29 +00001076 // Load the odd subregs.
Bob Wilson3e36f132009-10-14 17:28:52 +00001077 Opc = QOpcodes1[OpcodeIndex];
1078 const SDValue OpsB[] = { SDValue(VLdA, NumVecs), MemUpdate, MemOpc, Chain };
1079 SDNode *VLdB = CurDAG->getMachineNode(Opc, dl, ResTys, OpsB, 4);
1080 Chain = SDValue(VLdB, NumVecs+1);
1081
1082 // Combine the even and odd subregs to produce the result.
1083 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1084 SDNode *Q = PairDRegs(VT, SDValue(VLdA, Vec), SDValue(VLdB, Vec));
1085 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1086 }
1087 }
1088 ReplaceUses(SDValue(N, NumVecs), Chain);
1089 return NULL;
1090}
1091
Bob Wilson24f995d2009-10-14 18:32:29 +00001092SDNode *ARMDAGToDAGISel::SelectVST(SDValue Op, unsigned NumVecs,
1093 unsigned *DOpcodes, unsigned *QOpcodes0,
1094 unsigned *QOpcodes1) {
1095 assert(NumVecs >=2 && NumVecs <= 4 && "VST NumVecs out-of-range");
1096 SDNode *N = Op.getNode();
1097 DebugLoc dl = N->getDebugLoc();
1098
1099 SDValue MemAddr, MemUpdate, MemOpc;
1100 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1101 return NULL;
1102
1103 SDValue Chain = N->getOperand(0);
1104 EVT VT = N->getOperand(3).getValueType();
1105 bool is64BitVector = VT.is64BitVector();
1106
1107 unsigned OpcodeIndex;
1108 switch (VT.getSimpleVT().SimpleTy) {
1109 default: llvm_unreachable("unhandled vst type");
1110 // Double-register operations:
1111 case MVT::v8i8: OpcodeIndex = 0; break;
1112 case MVT::v4i16: OpcodeIndex = 1; break;
1113 case MVT::v2f32:
1114 case MVT::v2i32: OpcodeIndex = 2; break;
1115 case MVT::v1i64: OpcodeIndex = 3; break;
1116 // Quad-register operations:
1117 case MVT::v16i8: OpcodeIndex = 0; break;
1118 case MVT::v8i16: OpcodeIndex = 1; break;
1119 case MVT::v4f32:
1120 case MVT::v4i32: OpcodeIndex = 2; break;
1121 }
1122
1123 SmallVector<SDValue, 8> Ops;
1124 Ops.push_back(MemAddr);
1125 Ops.push_back(MemUpdate);
1126 Ops.push_back(MemOpc);
1127
1128 if (is64BitVector) {
1129 unsigned Opc = DOpcodes[OpcodeIndex];
1130 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1131 Ops.push_back(N->getOperand(Vec+3));
1132 Ops.push_back(Chain);
1133 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+4);
1134 }
1135
1136 EVT RegVT = GetNEONSubregVT(VT);
1137 if (NumVecs == 2) {
1138 // Quad registers are directly supported for VST2,
1139 // storing 2 pairs of D regs.
1140 unsigned Opc = QOpcodes0[OpcodeIndex];
1141 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1142 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1143 N->getOperand(Vec+3)));
1144 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1145 N->getOperand(Vec+3)));
1146 }
1147 Ops.push_back(Chain);
1148 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), 8);
1149 }
1150
1151 // Otherwise, quad registers are stored with two separate instructions,
1152 // where one stores the even registers and the other stores the odd registers.
1153
1154 // Enable writeback to the address register.
1155 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1156
1157 // Store the even subregs.
1158 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1159 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1160 N->getOperand(Vec+3)));
1161 Ops.push_back(Chain);
1162 unsigned Opc = QOpcodes0[OpcodeIndex];
1163 SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
1164 MVT::Other, Ops.data(), NumVecs+4);
1165 Chain = SDValue(VStA, 1);
1166
1167 // Store the odd subregs.
1168 Ops[0] = SDValue(VStA, 0); // MemAddr
1169 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1170 Ops[Vec+3] = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1171 N->getOperand(Vec+3));
1172 Ops[NumVecs+3] = Chain;
1173 Opc = QOpcodes1[OpcodeIndex];
1174 SDNode *VStB = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
1175 MVT::Other, Ops.data(), NumVecs+4);
1176 Chain = SDValue(VStB, 1);
1177 ReplaceUses(SDValue(N, 0), Chain);
1178 return NULL;
1179}
1180
Bob Wilson96493442009-10-14 16:46:45 +00001181SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDValue Op, bool IsLoad,
1182 unsigned NumVecs, unsigned *DOpcodes,
1183 unsigned *QOpcodes0,
1184 unsigned *QOpcodes1) {
1185 assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001186 SDNode *N = Op.getNode();
1187 DebugLoc dl = N->getDebugLoc();
1188
1189 SDValue MemAddr, MemUpdate, MemOpc;
1190 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1191 return NULL;
1192
1193 SDValue Chain = N->getOperand(0);
1194 unsigned Lane =
1195 cast<ConstantSDNode>(N->getOperand(NumVecs+3))->getZExtValue();
Bob Wilson96493442009-10-14 16:46:45 +00001196 EVT VT = IsLoad ? N->getValueType(0) : N->getOperand(3).getValueType();
Bob Wilsona7c397c2009-10-14 16:19:03 +00001197 bool is64BitVector = VT.is64BitVector();
1198
Bob Wilson96493442009-10-14 16:46:45 +00001199 // Quad registers are handled by load/store of subregs. Find the subreg info.
Bob Wilsona7c397c2009-10-14 16:19:03 +00001200 unsigned NumElts = 0;
1201 int SubregIdx = 0;
1202 EVT RegVT = VT;
1203 if (!is64BitVector) {
1204 RegVT = GetNEONSubregVT(VT);
1205 NumElts = RegVT.getVectorNumElements();
1206 SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1;
1207 }
1208
1209 unsigned OpcodeIndex;
1210 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson96493442009-10-14 16:46:45 +00001211 default: llvm_unreachable("unhandled vld/vst lane type");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001212 // Double-register operations:
1213 case MVT::v8i8: OpcodeIndex = 0; break;
1214 case MVT::v4i16: OpcodeIndex = 1; break;
1215 case MVT::v2f32:
1216 case MVT::v2i32: OpcodeIndex = 2; break;
1217 // Quad-register operations:
1218 case MVT::v8i16: OpcodeIndex = 0; break;
1219 case MVT::v4f32:
1220 case MVT::v4i32: OpcodeIndex = 1; break;
1221 }
1222
1223 SmallVector<SDValue, 9> Ops;
1224 Ops.push_back(MemAddr);
1225 Ops.push_back(MemUpdate);
1226 Ops.push_back(MemOpc);
1227
1228 unsigned Opc = 0;
1229 if (is64BitVector) {
1230 Opc = DOpcodes[OpcodeIndex];
1231 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1232 Ops.push_back(N->getOperand(Vec+3));
1233 } else {
1234 // Check if this is loading the even or odd subreg of a Q register.
1235 if (Lane < NumElts) {
1236 Opc = QOpcodes0[OpcodeIndex];
1237 } else {
1238 Lane -= NumElts;
1239 Opc = QOpcodes1[OpcodeIndex];
1240 }
1241 // Extract the subregs of the input vector.
1242 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1243 Ops.push_back(CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1244 N->getOperand(Vec+3)));
1245 }
1246 Ops.push_back(getI32Imm(Lane));
1247 Ops.push_back(Chain);
1248
Bob Wilson96493442009-10-14 16:46:45 +00001249 if (!IsLoad)
1250 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+5);
1251
Bob Wilsona7c397c2009-10-14 16:19:03 +00001252 std::vector<EVT> ResTys(NumVecs, RegVT);
1253 ResTys.push_back(MVT::Other);
1254 SDNode *VLdLn =
1255 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), NumVecs+5);
1256 // For a 64-bit vector load to D registers, nothing more needs to be done.
1257 if (is64BitVector)
1258 return VLdLn;
1259
1260 // For 128-bit vectors, take the 64-bit results of the load and insert them
1261 // as subregs into the result.
1262 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1263 SDValue QuadVec = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT,
1264 N->getOperand(Vec+3),
1265 SDValue(VLdLn, Vec));
1266 ReplaceUses(SDValue(N, Vec), QuadVec);
1267 }
1268
1269 Chain = SDValue(VLdLn, NumVecs);
1270 ReplaceUses(SDValue(N, NumVecs), Chain);
1271 return NULL;
1272}
1273
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001274SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDValue Op,
1275 unsigned Opc) {
1276 if (!Subtarget->hasV6T2Ops())
1277 return NULL;
Bob Wilson96493442009-10-14 16:46:45 +00001278
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001279 unsigned Shl_imm = 0;
1280 if (isOpcWithIntImmediate(Op.getOperand(0).getNode(), ISD::SHL, Shl_imm)){
1281 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
1282 unsigned Srl_imm = 0;
1283 if (isInt32Immediate(Op.getOperand(1), Srl_imm)) {
1284 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
1285 unsigned Width = 32 - Srl_imm;
1286 int LSB = Srl_imm - Shl_imm;
Evan Cheng8000c6c2009-10-22 00:40:00 +00001287 if (LSB < 0)
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001288 return NULL;
1289 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1290 SDValue Ops[] = { Op.getOperand(0).getOperand(0),
1291 CurDAG->getTargetConstant(LSB, MVT::i32),
1292 CurDAG->getTargetConstant(Width, MVT::i32),
1293 getAL(CurDAG), Reg0 };
1294 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32, Ops, 5);
1295 }
1296 }
1297 return NULL;
1298}
1299
Dan Gohman475871a2008-07-27 21:46:04 +00001300SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001301 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +00001302 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001303
Dan Gohmane8be6c62008-07-17 19:10:17 +00001304 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +00001305 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001306
1307 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +00001308 default: break;
1309 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001310 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001311 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001312 if (Subtarget->hasThumb2())
1313 // Thumb2-aware targets have the MOVT instruction, so all immediates can
1314 // be done with MOV + MOVT, at worst.
1315 UseCP = 0;
1316 else {
1317 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +00001318 UseCP = (Val > 255 && // MOV
1319 ~Val > 255 && // MOV + MVN
1320 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001321 } else
1322 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
1323 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
1324 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
1325 }
1326
Evan Chenga8e29892007-01-19 07:51:42 +00001327 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +00001328 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +00001329 CurDAG->getTargetConstantPool(ConstantInt::get(
1330 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +00001331 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +00001332
1333 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +00001334 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001335 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
1336 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +00001337 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dan Gohman602b0c82009-09-25 18:54:59 +00001338 ResNode = CurDAG->getMachineNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
1339 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +00001340 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00001341 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +00001342 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 CurDAG->getRegister(0, MVT::i32),
1344 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +00001345 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +00001347 CurDAG->getEntryNode()
1348 };
Dan Gohman602b0c82009-09-25 18:54:59 +00001349 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
1350 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +00001351 }
Dan Gohman475871a2008-07-27 21:46:04 +00001352 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +00001353 return NULL;
1354 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001355
Evan Chenga8e29892007-01-19 07:51:42 +00001356 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001357 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001358 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00001359 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00001360 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001361 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00001362 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00001363 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001364 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
1365 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001366 } else {
David Goodwin419c6152009-07-14 18:48:51 +00001367 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
1368 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +00001369 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
1370 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1371 CurDAG->getRegister(0, MVT::i32) };
1372 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001373 }
Evan Chenga8e29892007-01-19 07:51:42 +00001374 }
Evan Cheng86198642009-08-07 00:34:42 +00001375 case ARMISD::DYN_ALLOC:
1376 return SelectDYN_ALLOC(Op);
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001377 case ISD::SRL:
1378 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1379 Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX))
1380 return I;
1381 break;
1382 case ISD::SRA:
1383 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1384 Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX))
1385 return I;
1386 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001387 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001388 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001389 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001390 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001391 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001392 if (!RHSV) break;
1393 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001394 unsigned ShImm = Log2_32(RHSV-1);
1395 if (ShImm >= 32)
1396 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001397 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001398 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1400 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001401 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001402 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001404 } else {
1405 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001406 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001407 }
Evan Chenga8e29892007-01-19 07:51:42 +00001408 }
1409 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001410 unsigned ShImm = Log2_32(RHSV+1);
1411 if (ShImm >= 32)
1412 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001413 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001414 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001415 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1416 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001417 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001418 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001420 } else {
1421 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001422 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001423 }
Evan Chenga8e29892007-01-19 07:51:42 +00001424 }
1425 }
1426 break;
Evan Cheng20956592009-10-21 08:15:52 +00001427 case ISD::AND: {
1428 // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits
1429 // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits
1430 // are entirely contributed by c2 and lower 16-bits are entirely contributed
1431 // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)).
1432 // Select it to: "movt x, ((c1 & 0xffff) >> 16)
1433 EVT VT = Op.getValueType();
1434 if (VT != MVT::i32)
1435 break;
1436 unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2())
1437 ? ARM::t2MOVTi16
1438 : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0);
1439 if (!Opc)
1440 break;
1441 SDValue N0 = Op.getOperand(0), N1 = Op.getOperand(1);
1442 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1443 if (!N1C)
1444 break;
1445 if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) {
1446 SDValue N2 = N0.getOperand(1);
1447 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1448 if (!N2C)
1449 break;
1450 unsigned N1CVal = N1C->getZExtValue();
1451 unsigned N2CVal = N2C->getZExtValue();
1452 if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) &&
1453 (N1CVal & 0xffffU) == 0xffffU &&
1454 (N2CVal & 0xffffU) == 0x0U) {
1455 SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16,
1456 MVT::i32);
1457 SDValue Ops[] = { N0.getOperand(0), Imm16,
1458 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
1459 return CurDAG->getMachineNode(Opc, dl, VT, Ops, 4);
1460 }
1461 }
1462 break;
1463 }
Evan Chenga8e29892007-01-19 07:51:42 +00001464 case ARMISD::FMRRD:
Dan Gohman602b0c82009-09-25 18:54:59 +00001465 return CurDAG->getMachineNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
1466 Op.getOperand(0), getAL(CurDAG),
1467 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001468 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001469 if (Subtarget->isThumb1Only())
1470 break;
1471 if (Subtarget->isThumb()) {
1472 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001473 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1474 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001475 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001476 } else {
1477 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001478 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1479 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001480 return CurDAG->getMachineNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001481 }
Evan Chengee568cf2007-07-05 07:15:27 +00001482 }
Dan Gohman525178c2007-10-08 18:33:35 +00001483 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001484 if (Subtarget->isThumb1Only())
1485 break;
1486 if (Subtarget->isThumb()) {
1487 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001488 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001489 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001490 } else {
1491 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1493 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001494 return CurDAG->getMachineNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001495 }
Evan Chengee568cf2007-07-05 07:15:27 +00001496 }
Evan Chenga8e29892007-01-19 07:51:42 +00001497 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001498 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001499 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001500 ResNode = SelectT2IndexedLoad(Op);
1501 else
1502 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001503 if (ResNode)
1504 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001505 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001506 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001507 }
Evan Chengee568cf2007-07-05 07:15:27 +00001508 case ARMISD::BRCOND: {
1509 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1510 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1511 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001512
Evan Chengee568cf2007-07-05 07:15:27 +00001513 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1514 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1515 // Pattern complexity = 6 cost = 1 size = 0
1516
David Goodwin5e47a9a2009-06-30 18:04:13 +00001517 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1518 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1519 // Pattern complexity = 6 cost = 1 size = 0
1520
Jim Grosbach764ab522009-08-11 15:33:49 +00001521 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001522 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001523 SDValue Chain = Op.getOperand(0);
1524 SDValue N1 = Op.getOperand(1);
1525 SDValue N2 = Op.getOperand(2);
1526 SDValue N3 = Op.getOperand(3);
1527 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001528 assert(N1.getOpcode() == ISD::BasicBlock);
1529 assert(N2.getOpcode() == ISD::Constant);
1530 assert(N3.getOpcode() == ISD::Register);
1531
Dan Gohman475871a2008-07-27 21:46:04 +00001532 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001533 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001535 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00001536 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
1537 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001538 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001539 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001540 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001541 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001542 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001543 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001544 return NULL;
1545 }
1546 case ARMISD::CMOV: {
Owen Andersone50ed302009-08-10 22:56:29 +00001547 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001548 SDValue N0 = Op.getOperand(0);
1549 SDValue N1 = Op.getOperand(1);
1550 SDValue N2 = Op.getOperand(2);
1551 SDValue N3 = Op.getOperand(3);
1552 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001553 assert(N2.getOpcode() == ISD::Constant);
1554 assert(N3.getOpcode() == ISD::Register);
1555
Owen Anderson825b72b2009-08-11 20:47:22 +00001556 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
Evan Chenge253c952009-07-07 20:39:03 +00001557 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1558 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1559 // Pattern complexity = 18 cost = 1 size = 0
1560 SDValue CPTmp0;
1561 SDValue CPTmp1;
1562 SDValue CPTmp2;
1563 if (Subtarget->isThumb()) {
1564 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001565 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1566 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1567 unsigned Opc = 0;
1568 switch (SOShOp) {
1569 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1570 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1571 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1572 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1573 default:
1574 llvm_unreachable("Unknown so_reg opcode!");
1575 break;
1576 }
1577 SDValue SOShImm =
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001579 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1580 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001582 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001584 }
1585 } else {
1586 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1587 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1588 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001590 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1591 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chenge253c952009-07-07 20:39:03 +00001593 }
1594 }
Evan Chengee568cf2007-07-05 07:15:27 +00001595
Evan Chenge253c952009-07-07 20:39:03 +00001596 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001597 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001598 // (imm:i32):$cc)
1599 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001600 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001601 // Pattern complexity = 10 cost = 1 size = 0
1602 if (N3.getOpcode() == ISD::Constant) {
1603 if (Subtarget->isThumb()) {
1604 if (Predicate_t2_so_imm(N3.getNode())) {
1605 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1606 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001607 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001608 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1609 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001610 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001611 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1612 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 ARM::t2MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001614 }
1615 } else {
1616 if (Predicate_so_imm(N3.getNode())) {
1617 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1618 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001619 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001620 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1621 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001623 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1624 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001626 }
1627 }
1628 }
Evan Chengee568cf2007-07-05 07:15:27 +00001629 }
1630
1631 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1632 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1633 // Pattern complexity = 6 cost = 1 size = 0
1634 //
1635 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1636 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1637 // Pattern complexity = 6 cost = 11 size = 0
1638 //
1639 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001640 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001641 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001642 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001643 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001644 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001645 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001646 default: assert(false && "Illegal conditional move type!");
1647 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001649 Opc = Subtarget->isThumb()
Evan Cheng007ea272009-08-12 05:17:19 +00001650 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
Evan Chenge253c952009-07-07 20:39:03 +00001651 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001652 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001654 Opc = ARM::FCPYScc;
1655 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001657 Opc = ARM::FCPYDcc;
Jim Grosbach764ab522009-08-11 15:33:49 +00001658 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001659 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001660 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001661 }
1662 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001663 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001664 SDValue N0 = Op.getOperand(0);
1665 SDValue N1 = Op.getOperand(1);
1666 SDValue N2 = Op.getOperand(2);
1667 SDValue N3 = Op.getOperand(3);
1668 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001669 assert(N2.getOpcode() == ISD::Constant);
1670 assert(N3.getOpcode() == ISD::Register);
1671
Dan Gohman475871a2008-07-27 21:46:04 +00001672 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001673 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001675 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001676 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001678 default: assert(false && "Illegal conditional move type!");
1679 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001681 Opc = ARM::FNEGScc;
1682 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001684 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001685 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001686 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001687 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001688 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001689
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001690 case ARMISD::VZIP: {
1691 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001692 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001693 switch (VT.getSimpleVT().SimpleTy) {
1694 default: return NULL;
1695 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1696 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1697 case MVT::v2f32:
1698 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1699 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1700 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1701 case MVT::v4f32:
1702 case MVT::v4i32: Opc = ARM::VZIPq32; break;
1703 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001704 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1705 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001706 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001707 case ARMISD::VUZP: {
1708 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001709 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001710 switch (VT.getSimpleVT().SimpleTy) {
1711 default: return NULL;
1712 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1713 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1714 case MVT::v2f32:
1715 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1716 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1717 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1718 case MVT::v4f32:
1719 case MVT::v4i32: Opc = ARM::VUZPq32; break;
1720 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001721 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1722 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001723 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001724 case ARMISD::VTRN: {
1725 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001726 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001727 switch (VT.getSimpleVT().SimpleTy) {
1728 default: return NULL;
1729 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1730 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1731 case MVT::v2f32:
1732 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1733 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1734 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1735 case MVT::v4f32:
1736 case MVT::v4i32: Opc = ARM::VTRNq32; break;
1737 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001738 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1739 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001740 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001741
1742 case ISD::INTRINSIC_VOID:
1743 case ISD::INTRINSIC_W_CHAIN: {
1744 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Bob Wilson31fb12f2009-08-26 17:39:53 +00001745 switch (IntNo) {
1746 default:
1747 break;
1748
1749 case Intrinsic::arm_neon_vld2: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001750 unsigned DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16,
1751 ARM::VLD2d32, ARM::VLD2d64 };
1752 unsigned QOpcodes[] = { ARM::VLD2q8, ARM::VLD2q16, ARM::VLD2q32 };
1753 return SelectVLD(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001754 }
1755
1756 case Intrinsic::arm_neon_vld3: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001757 unsigned DOpcodes[] = { ARM::VLD3d8, ARM::VLD3d16,
1758 ARM::VLD3d32, ARM::VLD3d64 };
1759 unsigned QOpcodes0[] = { ARM::VLD3q8a, ARM::VLD3q16a, ARM::VLD3q32a };
1760 unsigned QOpcodes1[] = { ARM::VLD3q8b, ARM::VLD3q16b, ARM::VLD3q32b };
1761 return SelectVLD(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001762 }
1763
1764 case Intrinsic::arm_neon_vld4: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001765 unsigned DOpcodes[] = { ARM::VLD4d8, ARM::VLD4d16,
1766 ARM::VLD4d32, ARM::VLD4d64 };
1767 unsigned QOpcodes0[] = { ARM::VLD4q8a, ARM::VLD4q16a, ARM::VLD4q32a };
1768 unsigned QOpcodes1[] = { ARM::VLD4q8b, ARM::VLD4q16b, ARM::VLD4q32b };
1769 return SelectVLD(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001770 }
1771
Bob Wilson243fcc52009-09-01 04:26:28 +00001772 case Intrinsic::arm_neon_vld2lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001773 unsigned DOpcodes[] = { ARM::VLD2LNd8, ARM::VLD2LNd16, ARM::VLD2LNd32 };
1774 unsigned QOpcodes0[] = { ARM::VLD2LNq16a, ARM::VLD2LNq32a };
1775 unsigned QOpcodes1[] = { ARM::VLD2LNq16b, ARM::VLD2LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001776 return SelectVLDSTLane(Op, true, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001777 }
1778
1779 case Intrinsic::arm_neon_vld3lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001780 unsigned DOpcodes[] = { ARM::VLD3LNd8, ARM::VLD3LNd16, ARM::VLD3LNd32 };
1781 unsigned QOpcodes0[] = { ARM::VLD3LNq16a, ARM::VLD3LNq32a };
1782 unsigned QOpcodes1[] = { ARM::VLD3LNq16b, ARM::VLD3LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001783 return SelectVLDSTLane(Op, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001784 }
1785
1786 case Intrinsic::arm_neon_vld4lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001787 unsigned DOpcodes[] = { ARM::VLD4LNd8, ARM::VLD4LNd16, ARM::VLD4LNd32 };
1788 unsigned QOpcodes0[] = { ARM::VLD4LNq16a, ARM::VLD4LNq32a };
1789 unsigned QOpcodes1[] = { ARM::VLD4LNq16b, ARM::VLD4LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001790 return SelectVLDSTLane(Op, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001791 }
1792
Bob Wilson31fb12f2009-08-26 17:39:53 +00001793 case Intrinsic::arm_neon_vst2: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001794 unsigned DOpcodes[] = { ARM::VST2d8, ARM::VST2d16,
1795 ARM::VST2d32, ARM::VST2d64 };
1796 unsigned QOpcodes[] = { ARM::VST2q8, ARM::VST2q16, ARM::VST2q32 };
1797 return SelectVST(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001798 }
1799
1800 case Intrinsic::arm_neon_vst3: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001801 unsigned DOpcodes[] = { ARM::VST3d8, ARM::VST3d16,
1802 ARM::VST3d32, ARM::VST3d64 };
1803 unsigned QOpcodes0[] = { ARM::VST3q8a, ARM::VST3q16a, ARM::VST3q32a };
1804 unsigned QOpcodes1[] = { ARM::VST3q8b, ARM::VST3q16b, ARM::VST3q32b };
1805 return SelectVST(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001806 }
1807
1808 case Intrinsic::arm_neon_vst4: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001809 unsigned DOpcodes[] = { ARM::VST4d8, ARM::VST4d16,
1810 ARM::VST4d32, ARM::VST4d64 };
1811 unsigned QOpcodes0[] = { ARM::VST4q8a, ARM::VST4q16a, ARM::VST4q32a };
1812 unsigned QOpcodes1[] = { ARM::VST4q8b, ARM::VST4q16b, ARM::VST4q32b };
1813 return SelectVST(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001814 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00001815
1816 case Intrinsic::arm_neon_vst2lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001817 unsigned DOpcodes[] = { ARM::VST2LNd8, ARM::VST2LNd16, ARM::VST2LNd32 };
1818 unsigned QOpcodes0[] = { ARM::VST2LNq16a, ARM::VST2LNq32a };
1819 unsigned QOpcodes1[] = { ARM::VST2LNq16b, ARM::VST2LNq32b };
1820 return SelectVLDSTLane(Op, false, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001821 }
1822
1823 case Intrinsic::arm_neon_vst3lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001824 unsigned DOpcodes[] = { ARM::VST3LNd8, ARM::VST3LNd16, ARM::VST3LNd32 };
1825 unsigned QOpcodes0[] = { ARM::VST3LNq16a, ARM::VST3LNq32a };
1826 unsigned QOpcodes1[] = { ARM::VST3LNq16b, ARM::VST3LNq32b };
1827 return SelectVLDSTLane(Op, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001828 }
1829
1830 case Intrinsic::arm_neon_vst4lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001831 unsigned DOpcodes[] = { ARM::VST4LNd8, ARM::VST4LNd16, ARM::VST4LNd32 };
1832 unsigned QOpcodes0[] = { ARM::VST4LNq16a, ARM::VST4LNq32a };
1833 unsigned QOpcodes1[] = { ARM::VST4LNq16b, ARM::VST4LNq32b };
1834 return SelectVLDSTLane(Op, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001835 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001836 }
1837 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001838 }
1839
Evan Chenga8e29892007-01-19 07:51:42 +00001840 return SelectCode(Op);
1841}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001842
Bob Wilson224c2442009-05-19 05:53:42 +00001843bool ARMDAGToDAGISel::
1844SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1845 std::vector<SDValue> &OutOps) {
1846 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson765cc0b2009-10-13 20:50:28 +00001847 // Require the address to be in a register. That is safe for all ARM
1848 // variants and it is hard to do anything much smarter without knowing
1849 // how the operand is used.
1850 OutOps.push_back(Op);
Bob Wilson224c2442009-05-19 05:53:42 +00001851 return false;
1852}
1853
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001854/// createARMISelDag - This pass converts a legalized DAG into a
1855/// ARM-specific DAG, ready for instruction scheduling.
1856///
Bob Wilson522ce972009-09-28 14:30:20 +00001857FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
1858 CodeGenOpt::Level OptLevel) {
1859 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001860}