blob: 2350fdfe38c48caf59d1682c8db32e3bb324baa3 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +010035#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)
36
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000037/**
38 * DOC: Global GTT views
39 *
40 * Background and previous state
41 *
42 * Historically objects could exists (be bound) in global GTT space only as
43 * singular instances with a view representing all of the object's backing pages
44 * in a linear fashion. This view will be called a normal view.
45 *
46 * To support multiple views of the same object, where the number of mapped
47 * pages is not equal to the backing store, or where the layout of the pages
48 * is not linear, concept of a GGTT view was added.
49 *
50 * One example of an alternative view is a stereo display driven by a single
51 * image. In this case we would have a framebuffer looking like this
52 * (2x2 pages):
53 *
54 * 12
55 * 34
56 *
57 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
58 * rendering. In contrast, fed to the display engine would be an alternative
59 * view which could look something like this:
60 *
61 * 1212
62 * 3434
63 *
64 * In this example both the size and layout of pages in the alternative view is
65 * different from the normal view.
66 *
67 * Implementation and usage
68 *
69 * GGTT views are implemented using VMAs and are distinguished via enum
70 * i915_ggtt_view_type and struct i915_ggtt_view.
71 *
72 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020073 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
74 * renaming in large amounts of code. They take the struct i915_ggtt_view
75 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000076 *
77 * As a helper for callers which are only interested in the normal view,
78 * globally const i915_ggtt_view_normal singleton instance exists. All old core
79 * GEM API functions, the ones not taking the view parameter, are operating on,
80 * or with the normal GGTT view.
81 *
82 * Code wanting to add or use a new GGTT view needs to:
83 *
84 * 1. Add a new enum with a suitable name.
85 * 2. Extend the metadata in the i915_ggtt_view structure if required.
86 * 3. Add support to i915_get_vma_pages().
87 *
88 * New views are required to build a scatter-gather table from within the
89 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
90 * exists for the lifetime of an VMA.
91 *
92 * Core API is designed to have copy semantics which means that passed in
93 * struct i915_ggtt_view does not need to be persistent (left around after
94 * calling the core API functions).
95 *
96 */
97
Chris Wilsonce7fda22016-04-28 09:56:38 +010098static inline struct i915_ggtt *
99i915_vm_to_ggtt(struct i915_address_space *vm)
100{
101 GEM_BUG_ON(!i915_is_ggtt(vm));
102 return container_of(vm, struct i915_ggtt, base);
103}
104
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200105static int
106i915_get_ggtt_vma_pages(struct i915_vma *vma);
107
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200108const struct i915_ggtt_view i915_ggtt_view_normal = {
109 .type = I915_GGTT_VIEW_NORMAL,
110};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200111const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200112 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200113};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
116 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200117{
Chris Wilson1893a712014-09-19 11:56:27 +0100118 bool has_aliasing_ppgtt;
119 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100120 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100121
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
123 has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
124 has_full_48bit_ppgtt =
125 IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100126
Zhi Wange320d402016-09-06 12:04:12 +0800127 if (intel_vgpu_active(dev_priv)) {
128 /* emulation is too hard */
129 has_full_ppgtt = false;
130 has_full_48bit_ppgtt = false;
131 }
Yu Zhang71ba2d62015-02-10 19:05:54 +0800132
Chris Wilson0e4ca102016-04-29 13:18:22 +0100133 if (!has_aliasing_ppgtt)
134 return 0;
135
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000136 /*
137 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
138 * execlists, the sole mechanism available to submit work.
139 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100140 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200141 return 0;
142
143 if (enable_ppgtt == 1)
144 return 1;
145
Chris Wilson1893a712014-09-19 11:56:27 +0100146 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200147 return 2;
148
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100149 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
150 return 3;
151
Daniel Vetter93a25a92014-03-06 09:40:43 +0100152#ifdef CONFIG_INTEL_IOMMU
153 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilsonc0336662016-05-06 15:40:21 +0100154 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100155 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200156 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100157 }
158#endif
159
Jesse Barnes62942ed2014-06-13 09:28:33 -0700160 /* Early VLV doesn't have this */
Chris Wilson91c8a322016-07-05 10:40:23 +0100161 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700162 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
163 return 0;
164 }
165
Zhi Wange320d402016-09-06 12:04:12 +0800166 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100167 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000168 else
169 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100170}
171
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200172static int ppgtt_bind_vma(struct i915_vma *vma,
173 enum i915_cache_level cache_level,
174 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200175{
176 u32 pte_flags = 0;
177
Chris Wilson247177d2016-08-15 10:48:47 +0100178 vma->pages = vma->obj->pages;
179
Daniel Vetter47552652015-04-14 17:35:24 +0200180 /* Currently applicable only to VLV */
181 if (vma->obj->gt_ro)
182 pte_flags |= PTE_READ_ONLY;
183
Chris Wilson247177d2016-08-15 10:48:47 +0100184 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter47552652015-04-14 17:35:24 +0200185 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200186
187 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200188}
189
190static void ppgtt_unbind_vma(struct i915_vma *vma)
191{
192 vma->vm->clear_range(vma->vm,
193 vma->node.start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200194 vma->size);
Daniel Vetter47552652015-04-14 17:35:24 +0200195}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800196
Daniel Vetter2c642b02015-04-14 17:35:26 +0200197static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200198 enum i915_cache_level level)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700199{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200200 gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700201 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300202
203 switch (level) {
204 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800205 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300206 break;
207 case I915_CACHE_WT:
208 pte |= PPAT_DISPLAY_ELLC_INDEX;
209 break;
210 default:
211 pte |= PPAT_CACHED_INDEX;
212 break;
213 }
214
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700215 return pte;
216}
217
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300218static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
219 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800220{
Michel Thierry07749ef2015-03-16 16:00:54 +0000221 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800222 pde |= addr;
223 if (level != I915_CACHE_NONE)
224 pde |= PPAT_CACHED_PDE_INDEX;
225 else
226 pde |= PPAT_UNCACHED_INDEX;
227 return pde;
228}
229
Michel Thierry762d9932015-07-30 11:05:29 +0100230#define gen8_pdpe_encode gen8_pde_encode
231#define gen8_pml4e_encode gen8_pde_encode
232
Michel Thierry07749ef2015-03-16 16:00:54 +0000233static gen6_pte_t snb_pte_encode(dma_addr_t addr,
234 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200235 u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700236{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200237 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky54d12522012-09-24 16:44:32 -0700238 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700239
240 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100241 case I915_CACHE_L3_LLC:
242 case I915_CACHE_LLC:
243 pte |= GEN6_PTE_CACHE_LLC;
244 break;
245 case I915_CACHE_NONE:
246 pte |= GEN6_PTE_UNCACHED;
247 break;
248 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100249 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100250 }
251
252 return pte;
253}
254
Michel Thierry07749ef2015-03-16 16:00:54 +0000255static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
256 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200257 u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100258{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200259 gen6_pte_t pte = GEN6_PTE_VALID;
Chris Wilson350ec882013-08-06 13:17:02 +0100260 pte |= GEN6_PTE_ADDR_ENCODE(addr);
261
262 switch (level) {
263 case I915_CACHE_L3_LLC:
264 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700265 break;
266 case I915_CACHE_LLC:
267 pte |= GEN6_PTE_CACHE_LLC;
268 break;
269 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700270 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700271 break;
272 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100273 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700274 }
275
Ben Widawsky54d12522012-09-24 16:44:32 -0700276 return pte;
277}
278
Michel Thierry07749ef2015-03-16 16:00:54 +0000279static gen6_pte_t byt_pte_encode(dma_addr_t addr,
280 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200281 u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700282{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200283 gen6_pte_t pte = GEN6_PTE_VALID;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700284 pte |= GEN6_PTE_ADDR_ENCODE(addr);
285
Akash Goel24f3a8c2014-06-17 10:59:42 +0530286 if (!(flags & PTE_READ_ONLY))
287 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700288
289 if (level != I915_CACHE_NONE)
290 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
291
292 return pte;
293}
294
Michel Thierry07749ef2015-03-16 16:00:54 +0000295static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
296 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200297 u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700298{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200299 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700300 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700301
302 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700303 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700304
305 return pte;
306}
307
Michel Thierry07749ef2015-03-16 16:00:54 +0000308static gen6_pte_t iris_pte_encode(dma_addr_t addr,
309 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200310 u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700311{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200312 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700313 pte |= HSW_PTE_ADDR_ENCODE(addr);
314
Chris Wilson651d7942013-08-08 14:41:10 +0100315 switch (level) {
316 case I915_CACHE_NONE:
317 break;
318 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000319 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100320 break;
321 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000322 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100323 break;
324 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700325
326 return pte;
327}
328
Mika Kuoppalac114f762015-06-25 18:35:13 +0300329static int __setup_page_dma(struct drm_device *dev,
330 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331{
David Weinehallc49d13e2016-08-22 13:32:42 +0300332 struct device *kdev = &dev->pdev->dev;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000333
Mika Kuoppalac114f762015-06-25 18:35:13 +0300334 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300335 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000336 return -ENOMEM;
337
David Weinehallc49d13e2016-08-22 13:32:42 +0300338 p->daddr = dma_map_page(kdev,
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300339 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
340
David Weinehallc49d13e2016-08-22 13:32:42 +0300341 if (dma_mapping_error(kdev, p->daddr)) {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300342 __free_page(p->page);
343 return -EINVAL;
344 }
345
Michel Thierry1266cdb2015-03-24 17:06:33 +0000346 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000347}
348
Mika Kuoppalac114f762015-06-25 18:35:13 +0300349static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
350{
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100351 return __setup_page_dma(dev, p, I915_GFP_DMA);
Mika Kuoppalac114f762015-06-25 18:35:13 +0300352}
353
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300354static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
355{
David Weinehall52a05c32016-08-22 13:32:44 +0300356 struct pci_dev *pdev = dev->pdev;
357
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300358 if (WARN_ON(!p->page))
359 return;
360
David Weinehall52a05c32016-08-22 13:32:44 +0300361 dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300362 __free_page(p->page);
363 memset(p, 0, sizeof(*p));
364}
365
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300366static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300367{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300368 return kmap_atomic(p->page);
369}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300370
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300371/* We use the flushing unmap only with ppgtt structures:
372 * page directories, page tables and scratch pages.
373 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100374static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300375{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300376 /* There are only few exceptions for gen >=6. chv and bxt.
377 * And we are not sure about the latter so play safe for now.
378 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100379 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300380 drm_clflush_virt_range(vaddr, PAGE_SIZE);
381
382 kunmap_atomic(vaddr);
383}
384
Mika Kuoppala567047b2015-06-25 18:35:12 +0300385#define kmap_px(px) kmap_page_dma(px_base(px))
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100386#define kunmap_px(ppgtt, vaddr) \
387 kunmap_page_dma(to_i915((ppgtt)->base.dev), (vaddr))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300388
Mika Kuoppala567047b2015-06-25 18:35:12 +0300389#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
390#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100391#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
392#define fill32_px(dev_priv, px, v) \
393 fill_page_dma_32((dev_priv), px_base(px), (v))
Mika Kuoppala567047b2015-06-25 18:35:12 +0300394
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100395static void fill_page_dma(struct drm_i915_private *dev_priv,
396 struct i915_page_dma *p, const uint64_t val)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300397{
398 int i;
399 uint64_t * const vaddr = kmap_page_dma(p);
400
401 for (i = 0; i < 512; i++)
402 vaddr[i] = val;
403
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100404 kunmap_page_dma(dev_priv, vaddr);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300405}
406
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100407static void fill_page_dma_32(struct drm_i915_private *dev_priv,
408 struct i915_page_dma *p, const uint32_t val32)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300409{
410 uint64_t v = val32;
411
412 v = v << 32 | val32;
413
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100414 fill_page_dma(dev_priv, p, v);
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300415}
416
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100417static int
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100418setup_scratch_page(struct drm_device *dev,
419 struct i915_page_dma *scratch,
420 gfp_t gfp)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300421{
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100422 return __setup_page_dma(dev, scratch, gfp | __GFP_ZERO);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300423}
424
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100425static void cleanup_scratch_page(struct drm_device *dev,
426 struct i915_page_dma *scratch)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300427{
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100428 cleanup_page_dma(dev, scratch);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300429}
430
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300431static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000432{
Michel Thierryec565b32015-04-08 12:13:23 +0100433 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000434 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
435 GEN8_PTES : GEN6_PTES;
436 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000437
438 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
439 if (!pt)
440 return ERR_PTR(-ENOMEM);
441
Ben Widawsky678d96f2015-03-16 16:00:56 +0000442 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
443 GFP_KERNEL);
444
445 if (!pt->used_ptes)
446 goto fail_bitmap;
447
Mika Kuoppala567047b2015-06-25 18:35:12 +0300448 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000449 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300450 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000451
452 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000453
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300454fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000455 kfree(pt->used_ptes);
456fail_bitmap:
457 kfree(pt);
458
459 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000460}
461
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300462static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000463{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300464 cleanup_px(dev, pt);
465 kfree(pt->used_ptes);
466 kfree(pt);
467}
468
469static void gen8_initialize_pt(struct i915_address_space *vm,
470 struct i915_page_table *pt)
471{
472 gen8_pte_t scratch_pte;
473
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100474 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200475 I915_CACHE_LLC);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300476
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100477 fill_px(to_i915(vm->dev), pt, scratch_pte);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300478}
479
480static void gen6_initialize_pt(struct i915_address_space *vm,
481 struct i915_page_table *pt)
482{
483 gen6_pte_t scratch_pte;
484
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100485 WARN_ON(vm->scratch_page.daddr == 0);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300486
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100487 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200488 I915_CACHE_LLC, 0);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300489
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100490 fill32_px(to_i915(vm->dev), pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000491}
492
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300493static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000494{
Michel Thierryec565b32015-04-08 12:13:23 +0100495 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100496 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000497
498 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
499 if (!pd)
500 return ERR_PTR(-ENOMEM);
501
Michel Thierry33c88192015-04-08 12:13:33 +0100502 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
503 sizeof(*pd->used_pdes), GFP_KERNEL);
504 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300505 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100506
Mika Kuoppala567047b2015-06-25 18:35:12 +0300507 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100508 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300509 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100510
Ben Widawsky06fda602015-02-24 16:22:36 +0000511 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100512
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300513fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100514 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300515fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100516 kfree(pd);
517
518 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000519}
520
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300521static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
522{
523 if (px_page(pd)) {
524 cleanup_px(dev, pd);
525 kfree(pd->used_pdes);
526 kfree(pd);
527 }
528}
529
530static void gen8_initialize_pd(struct i915_address_space *vm,
531 struct i915_page_directory *pd)
532{
533 gen8_pde_t scratch_pde;
534
535 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
536
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100537 fill_px(to_i915(vm->dev), pd, scratch_pde);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300538}
539
Michel Thierry6ac18502015-07-29 17:23:46 +0100540static int __pdp_init(struct drm_device *dev,
541 struct i915_page_directory_pointer *pdp)
542{
543 size_t pdpes = I915_PDPES_PER_PDP(dev);
544
545 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
546 sizeof(unsigned long),
547 GFP_KERNEL);
548 if (!pdp->used_pdpes)
549 return -ENOMEM;
550
551 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
552 GFP_KERNEL);
553 if (!pdp->page_directory) {
554 kfree(pdp->used_pdpes);
555 /* the PDP might be the statically allocated top level. Keep it
556 * as clean as possible */
557 pdp->used_pdpes = NULL;
558 return -ENOMEM;
559 }
560
561 return 0;
562}
563
564static void __pdp_fini(struct i915_page_directory_pointer *pdp)
565{
566 kfree(pdp->used_pdpes);
567 kfree(pdp->page_directory);
568 pdp->page_directory = NULL;
569}
570
Michel Thierry762d9932015-07-30 11:05:29 +0100571static struct
572i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
573{
574 struct i915_page_directory_pointer *pdp;
575 int ret = -ENOMEM;
576
577 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
578
579 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
580 if (!pdp)
581 return ERR_PTR(-ENOMEM);
582
583 ret = __pdp_init(dev, pdp);
584 if (ret)
585 goto fail_bitmap;
586
587 ret = setup_px(dev, pdp);
588 if (ret)
589 goto fail_page_m;
590
591 return pdp;
592
593fail_page_m:
594 __pdp_fini(pdp);
595fail_bitmap:
596 kfree(pdp);
597
598 return ERR_PTR(ret);
599}
600
Michel Thierry6ac18502015-07-29 17:23:46 +0100601static void free_pdp(struct drm_device *dev,
602 struct i915_page_directory_pointer *pdp)
603{
604 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100605 if (USES_FULL_48BIT_PPGTT(dev)) {
606 cleanup_px(dev, pdp);
607 kfree(pdp);
608 }
609}
610
Michel Thierry69ab76f2015-07-29 17:23:55 +0100611static void gen8_initialize_pdp(struct i915_address_space *vm,
612 struct i915_page_directory_pointer *pdp)
613{
614 gen8_ppgtt_pdpe_t scratch_pdpe;
615
616 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
617
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100618 fill_px(to_i915(vm->dev), pdp, scratch_pdpe);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100619}
620
621static void gen8_initialize_pml4(struct i915_address_space *vm,
622 struct i915_pml4 *pml4)
623{
624 gen8_ppgtt_pml4e_t scratch_pml4e;
625
626 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
627 I915_CACHE_LLC);
628
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100629 fill_px(to_i915(vm->dev), pml4, scratch_pml4e);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100630}
631
Michel Thierry762d9932015-07-30 11:05:29 +0100632static void
633gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
634 struct i915_page_directory_pointer *pdp,
635 struct i915_page_directory *pd,
636 int index)
637{
638 gen8_ppgtt_pdpe_t *page_directorypo;
639
640 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
641 return;
642
643 page_directorypo = kmap_px(pdp);
644 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
645 kunmap_px(ppgtt, page_directorypo);
646}
647
648static void
649gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
650 struct i915_pml4 *pml4,
651 struct i915_page_directory_pointer *pdp,
652 int index)
653{
654 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
655
656 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
657 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
658 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100659}
660
Ben Widawsky94e409c2013-11-04 22:29:36 -0800661/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100662static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100663 unsigned entry,
664 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800665{
Chris Wilson7e37f882016-08-02 22:50:21 +0100666 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000667 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800668 int ret;
669
670 BUG_ON(entry >= 4);
671
John Harrison5fb9de12015-05-29 17:44:07 +0100672 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800673 if (ret)
674 return ret;
675
Chris Wilsonb5321f32016-08-02 22:50:18 +0100676 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
677 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
678 intel_ring_emit(ring, upper_32_bits(addr));
679 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
680 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
681 intel_ring_emit(ring, lower_32_bits(addr));
682 intel_ring_advance(ring);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800683
684 return 0;
685}
686
Michel Thierry2dba3232015-07-30 11:06:23 +0100687static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
688 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800689{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800690 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800691
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100692 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300693 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
694
John Harrisone85b26d2015-05-29 17:43:56 +0100695 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800696 if (ret)
697 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800698 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800699
Ben Widawskyeeb94882013-12-06 14:11:10 -0800700 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800701}
702
Michel Thierry2dba3232015-07-30 11:06:23 +0100703static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
704 struct drm_i915_gem_request *req)
705{
706 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
707}
708
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200709static void gen8_ppgtt_clear_pt(struct i915_address_space *vm,
710 struct i915_page_table *pt,
711 uint64_t start,
712 uint64_t length)
Ben Widawsky459108b2013-11-02 21:07:23 -0700713{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300714 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Ben Widawsky459108b2013-11-02 21:07:23 -0700715
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200716 unsigned int pte_start = gen8_pte_index(start);
717 unsigned int num_entries = gen8_pte_count(start, length);
718 uint64_t pte;
719 gen8_pte_t *pt_vaddr;
720 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
721 I915_CACHE_LLC);
722
723 if (WARN_ON(!px_page(pt)))
Michel Thierryf9b5b782015-07-30 11:02:49 +0100724 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700725
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200726 bitmap_clear(pt->used_ptes, pte_start, num_entries);
Ben Widawsky06fda602015-02-24 16:22:36 +0000727
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200728 pt_vaddr = kmap_px(pt);
Ben Widawsky06fda602015-02-24 16:22:36 +0000729
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200730 for (pte = pte_start; pte < num_entries; pte++)
731 pt_vaddr[pte] = scratch_pte;
Ben Widawsky06fda602015-02-24 16:22:36 +0000732
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200733 kunmap_px(ppgtt, pt_vaddr);
734}
735
736static void gen8_ppgtt_clear_pd(struct i915_address_space *vm,
737 struct i915_page_directory *pd,
738 uint64_t start,
739 uint64_t length)
740{
741 struct i915_page_table *pt;
742 uint64_t pde;
743
744 gen8_for_each_pde(pt, pd, start, length, pde) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000745 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100746 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000747
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200748 gen8_ppgtt_clear_pt(vm, pt, start, length);
749 }
750}
Ben Widawsky06fda602015-02-24 16:22:36 +0000751
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200752static void gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
753 struct i915_page_directory_pointer *pdp,
754 uint64_t start,
755 uint64_t length)
756{
757 struct i915_page_directory *pd;
758 uint64_t pdpe;
759
760 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
761 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100762 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000763
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200764 gen8_ppgtt_clear_pd(vm, pd, start, length);
765 }
766}
Ben Widawsky459108b2013-11-02 21:07:23 -0700767
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200768static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
769 struct i915_pml4 *pml4,
770 uint64_t start,
771 uint64_t length)
772{
773 struct i915_page_directory_pointer *pdp;
774 uint64_t pml4e;
Ben Widawsky459108b2013-11-02 21:07:23 -0700775
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200776 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
777 if (WARN_ON(!pml4->pdps[pml4e]))
778 break;
Ben Widawsky459108b2013-11-02 21:07:23 -0700779
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200780 gen8_ppgtt_clear_pdp(vm, pdp, start, length);
Ben Widawsky459108b2013-11-02 21:07:23 -0700781 }
782}
783
Michel Thierryf9b5b782015-07-30 11:02:49 +0100784static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200785 uint64_t start, uint64_t length)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700786{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300787 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100788
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200789 if (USES_FULL_48BIT_PPGTT(vm->dev))
790 gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
791 else
792 gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100793}
794
795static void
796gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
797 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100798 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100799 uint64_t start,
800 enum i915_cache_level cache_level)
801{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300802 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000803 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100804 unsigned pdpe = gen8_pdpe_index(start);
805 unsigned pde = gen8_pde_index(start);
806 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700807
Chris Wilson6f1cc992013-12-31 15:50:31 +0000808 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700809
Michel Thierry3387d432015-08-03 09:52:47 +0100810 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000811 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100812 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100813 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300814 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000815 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800816
817 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100818 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200819 cache_level);
Michel Thierry07749ef2015-03-16 16:00:54 +0000820 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300821 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000822 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000823 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100824 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
825 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800826 pde = 0;
827 }
828 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700829 }
830 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300831
832 if (pt_vaddr)
833 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700834}
835
Michel Thierryf9b5b782015-07-30 11:02:49 +0100836static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
837 struct sg_table *pages,
838 uint64_t start,
839 enum i915_cache_level cache_level,
840 u32 unused)
841{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300842 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100843 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100844
Michel Thierry3387d432015-08-03 09:52:47 +0100845 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100846
847 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
848 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
849 cache_level);
850 } else {
851 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000852 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100853 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
854
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000855 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100856 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
857 start, cache_level);
858 }
859 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100860}
861
Michel Thierryf37c0502015-06-10 17:46:39 +0100862static void gen8_free_page_tables(struct drm_device *dev,
863 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800864{
865 int i;
866
Mika Kuoppala567047b2015-06-25 18:35:12 +0300867 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800868 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800869
Michel Thierry33c88192015-04-08 12:13:33 +0100870 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000871 if (WARN_ON(!pd->page_table[i]))
872 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800873
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300874 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000875 pd->page_table[i] = NULL;
876 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000877}
878
Mika Kuoppala8776f022015-06-30 18:16:40 +0300879static int gen8_init_scratch(struct i915_address_space *vm)
880{
881 struct drm_device *dev = vm->dev;
Matthew Auld64c050d2016-04-27 13:19:25 +0100882 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300883
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100884 ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100885 if (ret)
886 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300887
888 vm->scratch_pt = alloc_pt(dev);
889 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100890 ret = PTR_ERR(vm->scratch_pt);
891 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300892 }
893
894 vm->scratch_pd = alloc_pd(dev);
895 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100896 ret = PTR_ERR(vm->scratch_pd);
897 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300898 }
899
Michel Thierry69ab76f2015-07-29 17:23:55 +0100900 if (USES_FULL_48BIT_PPGTT(dev)) {
901 vm->scratch_pdp = alloc_pdp(dev);
902 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100903 ret = PTR_ERR(vm->scratch_pdp);
904 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100905 }
906 }
907
Mika Kuoppala8776f022015-06-30 18:16:40 +0300908 gen8_initialize_pt(vm, vm->scratch_pt);
909 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100910 if (USES_FULL_48BIT_PPGTT(dev))
911 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300912
913 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100914
915free_pd:
916 free_pd(dev, vm->scratch_pd);
917free_pt:
918 free_pt(dev, vm->scratch_pt);
919free_scratch_page:
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100920 cleanup_scratch_page(dev, &vm->scratch_page);
Matthew Auld64c050d2016-04-27 13:19:25 +0100921
922 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300923}
924
Zhiyuan Lv650da342015-08-28 15:41:18 +0800925static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
926{
927 enum vgt_g2v_type msg;
Matthew Aulddf285642016-04-22 12:09:25 +0100928 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
Zhiyuan Lv650da342015-08-28 15:41:18 +0800929 int i;
930
Matthew Aulddf285642016-04-22 12:09:25 +0100931 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
Zhiyuan Lv650da342015-08-28 15:41:18 +0800932 u64 daddr = px_dma(&ppgtt->pml4);
933
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200934 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
935 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800936
937 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
938 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
939 } else {
940 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
941 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
942
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200943 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
944 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800945 }
946
947 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
948 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
949 }
950
951 I915_WRITE(vgtif_reg(g2v_notify), msg);
952
953 return 0;
954}
955
Mika Kuoppala8776f022015-06-30 18:16:40 +0300956static void gen8_free_scratch(struct i915_address_space *vm)
957{
958 struct drm_device *dev = vm->dev;
959
Michel Thierry69ab76f2015-07-29 17:23:55 +0100960 if (USES_FULL_48BIT_PPGTT(dev))
961 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300962 free_pd(dev, vm->scratch_pd);
963 free_pt(dev, vm->scratch_pt);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100964 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300965}
966
Michel Thierry762d9932015-07-30 11:05:29 +0100967static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
968 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800969{
970 int i;
971
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100972 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
973 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000974 continue;
975
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100976 gen8_free_page_tables(dev, pdp->page_directory[i]);
977 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800978 }
Michel Thierry69876be2015-04-08 12:13:27 +0100979
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100980 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100981}
982
983static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
984{
985 int i;
986
987 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
988 if (WARN_ON(!ppgtt->pml4.pdps[i]))
989 continue;
990
991 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
992 }
993
994 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
995}
996
997static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
998{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300999 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001000
Chris Wilsonc0336662016-05-06 15:40:21 +01001001 if (intel_vgpu_active(to_i915(vm->dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001002 gen8_ppgtt_notify_vgt(ppgtt, false);
1003
Michel Thierry762d9932015-07-30 11:05:29 +01001004 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
1005 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
1006 else
1007 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001008
Mika Kuoppala8776f022015-06-30 18:16:40 +03001009 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001010}
1011
Michel Thierryd7b26332015-04-08 12:13:34 +01001012/**
1013 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001014 * @vm: Master vm structure.
1015 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001016 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001017 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001018 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1019 * caller to free on error.
1020 *
1021 * Allocate the required number of page tables. Extremely similar to
1022 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1023 * the page directory boundary (instead of the page directory pointer). That
1024 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1025 * possible, and likely that the caller will need to use multiple calls of this
1026 * function to achieve the appropriate allocation.
1027 *
1028 * Return: 0 if success; negative error code otherwise.
1029 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001030static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001031 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001032 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001033 uint64_t length,
1034 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001035{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001036 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001037 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001038 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001039
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001040 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001041 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001042 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001043 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001044 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001045 continue;
1046 }
1047
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001048 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001049 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001050 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001051
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001052 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001053 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001054 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001055 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001056 }
1057
1058 return 0;
1059
1060unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001061 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001062 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001063
1064 return -ENOMEM;
1065}
1066
Michel Thierryd7b26332015-04-08 12:13:34 +01001067/**
1068 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001069 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001070 * @pdp: Page directory pointer for this address range.
1071 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001072 * @length: Size of the allocations.
1073 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001074 * caller to free on error.
1075 *
1076 * Allocate the required number of page directories starting at the pde index of
1077 * @start, and ending at the pde index @start + @length. This function will skip
1078 * over already allocated page directories within the range, and only allocate
1079 * new ones, setting the appropriate pointer within the pdp as well as the
1080 * correct position in the bitmap @new_pds.
1081 *
1082 * The function will only allocate the pages within the range for a give page
1083 * directory pointer. In other words, if @start + @length straddles a virtually
1084 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1085 * required by the caller, This is not currently possible, and the BUG in the
1086 * code will prevent it.
1087 *
1088 * Return: 0 if success; negative error code otherwise.
1089 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001090static int
1091gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1092 struct i915_page_directory_pointer *pdp,
1093 uint64_t start,
1094 uint64_t length,
1095 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001096{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001097 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001098 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001099 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001100 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001101
Michel Thierry6ac18502015-07-29 17:23:46 +01001102 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001103
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001104 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001105 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001106 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001107
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001108 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001109 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001110 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001111
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001112 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001113 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001114 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001115 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001116 }
1117
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001118 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001119
1120unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001121 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001122 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001123
1124 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001125}
1126
Michel Thierry762d9932015-07-30 11:05:29 +01001127/**
1128 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1129 * @vm: Master vm structure.
1130 * @pml4: Page map level 4 for this address range.
1131 * @start: Starting virtual address to begin allocations.
1132 * @length: Size of the allocations.
1133 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1134 * caller to free on error.
1135 *
1136 * Allocate the required number of page directory pointers. Extremely similar to
1137 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1138 * The main difference is here we are limited by the pml4 boundary (instead of
1139 * the page directory pointer).
1140 *
1141 * Return: 0 if success; negative error code otherwise.
1142 */
1143static int
1144gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1145 struct i915_pml4 *pml4,
1146 uint64_t start,
1147 uint64_t length,
1148 unsigned long *new_pdps)
1149{
1150 struct drm_device *dev = vm->dev;
1151 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001152 uint32_t pml4e;
1153
1154 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1155
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001156 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001157 if (!test_bit(pml4e, pml4->used_pml4es)) {
1158 pdp = alloc_pdp(dev);
1159 if (IS_ERR(pdp))
1160 goto unwind_out;
1161
Michel Thierry69ab76f2015-07-29 17:23:55 +01001162 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001163 pml4->pdps[pml4e] = pdp;
1164 __set_bit(pml4e, new_pdps);
1165 trace_i915_page_directory_pointer_entry_alloc(vm,
1166 pml4e,
1167 start,
1168 GEN8_PML4E_SHIFT);
1169 }
1170 }
1171
1172 return 0;
1173
1174unwind_out:
1175 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1176 free_pdp(dev, pml4->pdps[pml4e]);
1177
1178 return -ENOMEM;
1179}
1180
Michel Thierryd7b26332015-04-08 12:13:34 +01001181static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001182free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001183{
Michel Thierryd7b26332015-04-08 12:13:34 +01001184 kfree(new_pts);
1185 kfree(new_pds);
1186}
1187
1188/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1189 * of these are based on the number of PDPEs in the system.
1190 */
1191static
1192int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001193 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001194 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001195{
Michel Thierryd7b26332015-04-08 12:13:34 +01001196 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001197 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001198
Michał Winiarski3a41a052015-09-03 19:22:18 +02001199 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001200 if (!pds)
1201 return -ENOMEM;
1202
Michał Winiarski3a41a052015-09-03 19:22:18 +02001203 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1204 GFP_TEMPORARY);
1205 if (!pts)
1206 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001207
1208 *new_pds = pds;
1209 *new_pts = pts;
1210
1211 return 0;
1212
1213err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001214 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001215 return -ENOMEM;
1216}
1217
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001218/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1219 * the page table structures, we mark them dirty so that
1220 * context switching/execlist queuing code takes extra steps
1221 * to ensure that tlbs are flushed.
1222 */
1223static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1224{
1225 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1226}
1227
Michel Thierry762d9932015-07-30 11:05:29 +01001228static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1229 struct i915_page_directory_pointer *pdp,
1230 uint64_t start,
1231 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001232{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001233 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001234 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001235 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001236 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001237 const uint64_t orig_start = start;
1238 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001239 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001240 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001241 int ret;
1242
Michel Thierryd7b26332015-04-08 12:13:34 +01001243 /* Wrap is never okay since we can only represent 48b, and we don't
1244 * actually use the other side of the canonical address space.
1245 */
1246 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001247 return -ENODEV;
1248
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001249 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001250 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001251
Michel Thierry6ac18502015-07-29 17:23:46 +01001252 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001253 if (ret)
1254 return ret;
1255
Michel Thierryd7b26332015-04-08 12:13:34 +01001256 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001257 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1258 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001259 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001260 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001261 return ret;
1262 }
1263
1264 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001265 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001266 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001267 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001268 if (ret)
1269 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001270 }
1271
Michel Thierry33c88192015-04-08 12:13:33 +01001272 start = orig_start;
1273 length = orig_length;
1274
Michel Thierryd7b26332015-04-08 12:13:34 +01001275 /* Allocations have completed successfully, so set the bitmaps, and do
1276 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001277 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001278 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001279 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001280 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001281 uint64_t pd_start = start;
1282 uint32_t pde;
1283
Michel Thierryd7b26332015-04-08 12:13:34 +01001284 /* Every pd should be allocated, we just did that above. */
1285 WARN_ON(!pd);
1286
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001287 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001288 /* Same reasoning as pd */
1289 WARN_ON(!pt);
1290 WARN_ON(!pd_len);
1291 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1292
1293 /* Set our used ptes within the page table */
1294 bitmap_set(pt->used_ptes,
1295 gen8_pte_index(pd_start),
1296 gen8_pte_count(pd_start, pd_len));
1297
1298 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001299 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001300
1301 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001302 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1303 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001304 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1305 gen8_pte_index(start),
1306 gen8_pte_count(start, length),
1307 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001308
1309 /* NB: We haven't yet mapped ptes to pages. At this
1310 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001311 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001312
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001313 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001314 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001315 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001316 }
1317
Michał Winiarski3a41a052015-09-03 19:22:18 +02001318 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001319 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001320 return 0;
1321
1322err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001323 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001324 unsigned long temp;
1325
Michał Winiarski3a41a052015-09-03 19:22:18 +02001326 for_each_set_bit(temp, new_page_tables + pdpe *
1327 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001328 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001329 }
1330
Michel Thierry6ac18502015-07-29 17:23:46 +01001331 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001332 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001333
Michał Winiarski3a41a052015-09-03 19:22:18 +02001334 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001335 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001336 return ret;
1337}
1338
Michel Thierry762d9932015-07-30 11:05:29 +01001339static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1340 struct i915_pml4 *pml4,
1341 uint64_t start,
1342 uint64_t length)
1343{
1344 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001345 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001346 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001347 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001348 int ret = 0;
1349
1350 /* Do the pml4 allocations first, so we don't need to track the newly
1351 * allocated tables below the pdp */
1352 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1353
1354 /* The pagedirectory and pagetable allocations are done in the shared 3
1355 * and 4 level code. Just allocate the pdps.
1356 */
1357 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1358 new_pdps);
1359 if (ret)
1360 return ret;
1361
1362 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1363 "The allocation has spanned more than 512GB. "
1364 "It is highly likely this is incorrect.");
1365
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001366 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001367 WARN_ON(!pdp);
1368
1369 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1370 if (ret)
1371 goto err_out;
1372
1373 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1374 }
1375
1376 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1377 GEN8_PML4ES_PER_PML4);
1378
1379 return 0;
1380
1381err_out:
1382 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1383 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1384
1385 return ret;
1386}
1387
1388static int gen8_alloc_va_range(struct i915_address_space *vm,
1389 uint64_t start, uint64_t length)
1390{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001391 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001392
1393 if (USES_FULL_48BIT_PPGTT(vm->dev))
1394 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1395 else
1396 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1397}
1398
Michel Thierryea91e402015-07-29 17:23:57 +01001399static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1400 uint64_t start, uint64_t length,
1401 gen8_pte_t scratch_pte,
1402 struct seq_file *m)
1403{
1404 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001405 uint32_t pdpe;
1406
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001407 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001408 struct i915_page_table *pt;
1409 uint64_t pd_len = length;
1410 uint64_t pd_start = start;
1411 uint32_t pde;
1412
1413 if (!test_bit(pdpe, pdp->used_pdpes))
1414 continue;
1415
1416 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001417 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001418 uint32_t pte;
1419 gen8_pte_t *pt_vaddr;
1420
1421 if (!test_bit(pde, pd->used_pdes))
1422 continue;
1423
1424 pt_vaddr = kmap_px(pt);
1425 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1426 uint64_t va =
1427 (pdpe << GEN8_PDPE_SHIFT) |
1428 (pde << GEN8_PDE_SHIFT) |
1429 (pte << GEN8_PTE_SHIFT);
1430 int i;
1431 bool found = false;
1432
1433 for (i = 0; i < 4; i++)
1434 if (pt_vaddr[pte + i] != scratch_pte)
1435 found = true;
1436 if (!found)
1437 continue;
1438
1439 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1440 for (i = 0; i < 4; i++) {
1441 if (pt_vaddr[pte + i] != scratch_pte)
1442 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1443 else
1444 seq_puts(m, " SCRATCH ");
1445 }
1446 seq_puts(m, "\n");
1447 }
1448 /* don't use kunmap_px, it could trigger
1449 * an unnecessary flush.
1450 */
1451 kunmap_atomic(pt_vaddr);
1452 }
1453 }
1454}
1455
1456static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1457{
1458 struct i915_address_space *vm = &ppgtt->base;
1459 uint64_t start = ppgtt->base.start;
1460 uint64_t length = ppgtt->base.total;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001461 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001462 I915_CACHE_LLC);
Michel Thierryea91e402015-07-29 17:23:57 +01001463
1464 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1465 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1466 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001467 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001468 struct i915_pml4 *pml4 = &ppgtt->pml4;
1469 struct i915_page_directory_pointer *pdp;
1470
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001471 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001472 if (!test_bit(pml4e, pml4->used_pml4es))
1473 continue;
1474
1475 seq_printf(m, " PML4E #%llu\n", pml4e);
1476 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1477 }
1478 }
1479}
1480
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001481static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1482{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001483 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001484 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1485 int ret;
1486
1487 /* We allocate temp bitmap for page tables for no gain
1488 * but as this is for init only, lets keep the things simple
1489 */
1490 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1491 if (ret)
1492 return ret;
1493
1494 /* Allocate for all pdps regardless of how the ppgtt
1495 * was defined.
1496 */
1497 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1498 0, 1ULL << 32,
1499 new_page_dirs);
1500 if (!ret)
1501 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1502
Michał Winiarski3a41a052015-09-03 19:22:18 +02001503 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001504
1505 return ret;
1506}
1507
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001508/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001509 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1510 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1511 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1512 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001513 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001514 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001515static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001516{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001517 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001518
Mika Kuoppala8776f022015-06-30 18:16:40 +03001519 ret = gen8_init_scratch(&ppgtt->base);
1520 if (ret)
1521 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001522
Michel Thierryd7b26332015-04-08 12:13:34 +01001523 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001524 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001525 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001526 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001527 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001528 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1529 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001530 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001531
Michel Thierry762d9932015-07-30 11:05:29 +01001532 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1533 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1534 if (ret)
1535 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001536
Michel Thierry69ab76f2015-07-29 17:23:55 +01001537 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1538
Michel Thierry762d9932015-07-30 11:05:29 +01001539 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001540 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001541 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001542 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001543 if (ret)
1544 goto free_scratch;
1545
1546 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001547 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001548 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1549 0, 0,
1550 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001551
Chris Wilsonc0336662016-05-06 15:40:21 +01001552 if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001553 ret = gen8_preallocate_top_level_pdps(ppgtt);
1554 if (ret)
1555 goto free_scratch;
1556 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001557 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001558
Chris Wilsonc0336662016-05-06 15:40:21 +01001559 if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001560 gen8_ppgtt_notify_vgt(ppgtt, true);
1561
Michel Thierryd7b26332015-04-08 12:13:34 +01001562 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001563
1564free_scratch:
1565 gen8_free_scratch(&ppgtt->base);
1566 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001567}
1568
Ben Widawsky87d60b62013-12-06 14:11:29 -08001569static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1570{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001571 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001572 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001573 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001574 uint32_t pd_entry;
Dave Gordon731f74c2016-06-24 19:37:46 +01001575 uint32_t pte, pde;
Michel Thierry09942c62015-04-08 12:13:30 +01001576 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001577
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001578 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001579 I915_CACHE_LLC, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001580
Dave Gordon731f74c2016-06-24 19:37:46 +01001581 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001582 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001583 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001584 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001585 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001586 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1587
1588 if (pd_entry != expected)
1589 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1590 pde,
1591 pd_entry,
1592 expected);
1593 seq_printf(m, "\tPDE: %x\n", pd_entry);
1594
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001595 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1596
Michel Thierry07749ef2015-03-16 16:00:54 +00001597 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001598 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001599 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001600 (pte * PAGE_SIZE);
1601 int i;
1602 bool found = false;
1603 for (i = 0; i < 4; i++)
1604 if (pt_vaddr[pte + i] != scratch_pte)
1605 found = true;
1606 if (!found)
1607 continue;
1608
1609 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1610 for (i = 0; i < 4; i++) {
1611 if (pt_vaddr[pte + i] != scratch_pte)
1612 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1613 else
1614 seq_puts(m, " SCRATCH ");
1615 }
1616 seq_puts(m, "\n");
1617 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001618 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001619 }
1620}
1621
Ben Widawsky678d96f2015-03-16 16:00:56 +00001622/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001623static void gen6_write_pde(struct i915_page_directory *pd,
1624 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001625{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001626 /* Caller needs to make sure the write completes if necessary */
1627 struct i915_hw_ppgtt *ppgtt =
1628 container_of(pd, struct i915_hw_ppgtt, pd);
1629 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001630
Mika Kuoppala567047b2015-06-25 18:35:12 +03001631 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001632 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001633
Ben Widawsky678d96f2015-03-16 16:00:56 +00001634 writel(pd_entry, ppgtt->pd_addr + pde);
1635}
Ben Widawsky61973492013-04-08 18:43:54 -07001636
Ben Widawsky678d96f2015-03-16 16:00:56 +00001637/* Write all the page tables found in the ppgtt structure to incrementing page
1638 * directories. */
1639static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001640 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001641 uint32_t start, uint32_t length)
1642{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001643 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001644 struct i915_page_table *pt;
Dave Gordon731f74c2016-06-24 19:37:46 +01001645 uint32_t pde;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001646
Dave Gordon731f74c2016-06-24 19:37:46 +01001647 gen6_for_each_pde(pt, pd, start, length, pde)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001648 gen6_write_pde(pd, pde, pt);
1649
1650 /* Make sure write is complete before other code can use this page
1651 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001652 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001653}
1654
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001655static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001656{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001657 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001658
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001659 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001660}
Ben Widawsky61973492013-04-08 18:43:54 -07001661
Ben Widawsky90252e52013-12-06 14:11:12 -08001662static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001663 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001664{
Chris Wilson7e37f882016-08-02 22:50:21 +01001665 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001666 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001667 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001668
Ben Widawsky90252e52013-12-06 14:11:12 -08001669 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001670 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001671 if (ret)
1672 return ret;
1673
John Harrison5fb9de12015-05-29 17:44:07 +01001674 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001675 if (ret)
1676 return ret;
1677
Chris Wilsonb5321f32016-08-02 22:50:18 +01001678 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1679 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1680 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1681 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1682 intel_ring_emit(ring, get_pd_offset(ppgtt));
1683 intel_ring_emit(ring, MI_NOOP);
1684 intel_ring_advance(ring);
Ben Widawsky90252e52013-12-06 14:11:12 -08001685
1686 return 0;
1687}
1688
Ben Widawsky48a10382013-12-06 14:11:11 -08001689static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001690 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001691{
Chris Wilson7e37f882016-08-02 22:50:21 +01001692 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001693 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001694 int ret;
1695
Ben Widawsky48a10382013-12-06 14:11:11 -08001696 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001697 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky48a10382013-12-06 14:11:11 -08001698 if (ret)
1699 return ret;
1700
John Harrison5fb9de12015-05-29 17:44:07 +01001701 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001702 if (ret)
1703 return ret;
1704
Chris Wilsonb5321f32016-08-02 22:50:18 +01001705 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1706 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1707 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1708 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1709 intel_ring_emit(ring, get_pd_offset(ppgtt));
1710 intel_ring_emit(ring, MI_NOOP);
1711 intel_ring_advance(ring);
Ben Widawsky48a10382013-12-06 14:11:11 -08001712
Ben Widawsky90252e52013-12-06 14:11:12 -08001713 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001714 if (engine->id != RCS) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001715 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001716 if (ret)
1717 return ret;
1718 }
1719
Ben Widawsky48a10382013-12-06 14:11:11 -08001720 return 0;
1721}
1722
Ben Widawskyeeb94882013-12-06 14:11:10 -08001723static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001724 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001725{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001726 struct intel_engine_cs *engine = req->engine;
Chris Wilson8eb95202016-07-04 08:48:31 +01001727 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky48a10382013-12-06 14:11:11 -08001728
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001729 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1730 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001731 return 0;
1732}
1733
Daniel Vetter82460d92014-08-06 20:19:53 +02001734static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001735{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001736 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001737 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301738 enum intel_engine_id id;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001739
Akash Goel3b3f1652016-10-13 22:44:48 +05301740 for_each_engine(engine, dev_priv, id) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001741 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001742 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001743 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001744 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001745}
1746
Daniel Vetter82460d92014-08-06 20:19:53 +02001747static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001748{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001749 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001750 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001751 uint32_t ecochk, ecobits;
Akash Goel3b3f1652016-10-13 22:44:48 +05301752 enum intel_engine_id id;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001753
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001754 ecobits = I915_READ(GAC_ECO_BITS);
1755 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1756
1757 ecochk = I915_READ(GAM_ECOCHK);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001758 if (IS_HASWELL(dev_priv)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001759 ecochk |= ECOCHK_PPGTT_WB_HSW;
1760 } else {
1761 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1762 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1763 }
1764 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001765
Akash Goel3b3f1652016-10-13 22:44:48 +05301766 for_each_engine(engine, dev_priv, id) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001767 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001768 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001769 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001770 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001771}
1772
Daniel Vetter82460d92014-08-06 20:19:53 +02001773static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001774{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001775 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001776 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001777
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001778 ecobits = I915_READ(GAC_ECO_BITS);
1779 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1780 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001781
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001782 gab_ctl = I915_READ(GAB_CTL);
1783 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001784
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001785 ecochk = I915_READ(GAM_ECOCHK);
1786 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001787
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001788 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001789}
1790
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001791/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001792static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001793 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001794 uint64_t length)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001795{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001796 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001797 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001798 unsigned first_entry = start >> PAGE_SHIFT;
1799 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001800 unsigned act_pt = first_entry / GEN6_PTES;
1801 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001802 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001803
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001804 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001805 I915_CACHE_LLC, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001806
Daniel Vetter7bddb012012-02-09 17:15:47 +01001807 while (num_entries) {
1808 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001809 if (last_pte > GEN6_PTES)
1810 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001811
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001812 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001813
1814 for (i = first_pte; i < last_pte; i++)
1815 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001816
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001817 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001818
Daniel Vetter7bddb012012-02-09 17:15:47 +01001819 num_entries -= last_pte - first_pte;
1820 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001821 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001822 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001823}
1824
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001825static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001826 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001827 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301828 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001829{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001830 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08001831 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001832 unsigned act_pt = first_entry / GEN6_PTES;
1833 unsigned act_pte = first_entry % GEN6_PTES;
Dave Gordon85d12252016-05-20 11:54:06 +01001834 gen6_pte_t *pt_vaddr = NULL;
1835 struct sgt_iter sgt_iter;
1836 dma_addr_t addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001837
Dave Gordon85d12252016-05-20 11:54:06 +01001838 for_each_sgt_dma(addr, sgt_iter, pages) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001839 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001840 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001841
Chris Wilsoncc797142013-12-31 15:50:30 +00001842 pt_vaddr[act_pte] =
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001843 vm->pte_encode(addr, cache_level, flags);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301844
Michel Thierry07749ef2015-03-16 16:00:54 +00001845 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001846 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001847 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001848 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001849 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001850 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001851 }
Dave Gordon85d12252016-05-20 11:54:06 +01001852
Chris Wilsoncc797142013-12-31 15:50:30 +00001853 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001854 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001855}
1856
Ben Widawsky678d96f2015-03-16 16:00:56 +00001857static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001858 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001859{
Michel Thierry4933d512015-03-24 15:46:22 +00001860 DECLARE_BITMAP(new_page_tables, I915_PDES);
1861 struct drm_device *dev = vm->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001862 struct drm_i915_private *dev_priv = to_i915(dev);
1863 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001864 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001865 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001866 uint32_t start, length, start_save, length_save;
Dave Gordon731f74c2016-06-24 19:37:46 +01001867 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00001868 int ret;
1869
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001870 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1871 return -ENODEV;
1872
1873 start = start_save = start_in;
1874 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001875
1876 bitmap_zero(new_page_tables, I915_PDES);
1877
1878 /* The allocation is done in two stages so that we can bail out with
1879 * minimal amount of pain. The first stage finds new page tables that
1880 * need allocation. The second stage marks use ptes within the page
1881 * tables.
1882 */
Dave Gordon731f74c2016-06-24 19:37:46 +01001883 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001884 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001885 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1886 continue;
1887 }
1888
1889 /* We've already allocated a page table */
1890 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1891
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001892 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001893 if (IS_ERR(pt)) {
1894 ret = PTR_ERR(pt);
1895 goto unwind_out;
1896 }
1897
1898 gen6_initialize_pt(vm, pt);
1899
1900 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001901 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001902 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001903 }
1904
1905 start = start_save;
1906 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001907
Dave Gordon731f74c2016-06-24 19:37:46 +01001908 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Ben Widawsky678d96f2015-03-16 16:00:56 +00001909 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1910
1911 bitmap_zero(tmp_bitmap, GEN6_PTES);
1912 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1913 gen6_pte_count(start, length));
1914
Mika Kuoppala966082c2015-06-25 18:35:19 +03001915 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001916 gen6_write_pde(&ppgtt->pd, pde, pt);
1917
Michel Thierry72744cb2015-03-24 15:46:23 +00001918 trace_i915_page_table_entry_map(vm, pde, pt,
1919 gen6_pte_index(start),
1920 gen6_pte_count(start, length),
1921 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001922 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001923 GEN6_PTES);
1924 }
1925
Michel Thierry4933d512015-03-24 15:46:22 +00001926 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1927
1928 /* Make sure write is complete before other code can use this page
1929 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001930 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001931
Ben Widawsky563222a2015-03-19 12:53:28 +00001932 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001933 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001934
1935unwind_out:
1936 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001937 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001938
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001939 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001940 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001941 }
1942
1943 mark_tlbs_dirty(ppgtt);
1944 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001945}
1946
Mika Kuoppala8776f022015-06-30 18:16:40 +03001947static int gen6_init_scratch(struct i915_address_space *vm)
1948{
1949 struct drm_device *dev = vm->dev;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001950 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001951
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +01001952 ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001953 if (ret)
1954 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001955
1956 vm->scratch_pt = alloc_pt(dev);
1957 if (IS_ERR(vm->scratch_pt)) {
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001958 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001959 return PTR_ERR(vm->scratch_pt);
1960 }
1961
1962 gen6_initialize_pt(vm, vm->scratch_pt);
1963
1964 return 0;
1965}
1966
1967static void gen6_free_scratch(struct i915_address_space *vm)
1968{
1969 struct drm_device *dev = vm->dev;
1970
1971 free_pt(dev, vm->scratch_pt);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001972 cleanup_scratch_page(dev, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001973}
1974
Daniel Vetter061dd492015-04-14 17:35:13 +02001975static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001976{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001977 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Dave Gordon731f74c2016-06-24 19:37:46 +01001978 struct i915_page_directory *pd = &ppgtt->pd;
1979 struct drm_device *dev = vm->dev;
Michel Thierry09942c62015-04-08 12:13:30 +01001980 struct i915_page_table *pt;
1981 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001982
Daniel Vetter061dd492015-04-14 17:35:13 +02001983 drm_mm_remove_node(&ppgtt->node);
1984
Dave Gordon731f74c2016-06-24 19:37:46 +01001985 gen6_for_all_pdes(pt, pd, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001986 if (pt != vm->scratch_pt)
Dave Gordon731f74c2016-06-24 19:37:46 +01001987 free_pt(dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001988
Mika Kuoppala8776f022015-06-30 18:16:40 +03001989 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001990}
1991
Ben Widawskyb1465202014-02-19 22:05:49 -08001992static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001993{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001994 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001995 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001996 struct drm_i915_private *dev_priv = to_i915(dev);
1997 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001998 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001999 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002000
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002001 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
2002 * allocator works in address space sizes, so it's multiplied by page
2003 * size. We allocate at the top of the GTT to avoid fragmentation.
2004 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002005 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00002006
Mika Kuoppala8776f022015-06-30 18:16:40 +03002007 ret = gen6_init_scratch(vm);
2008 if (ret)
2009 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002010
Ben Widawskye3cc1992013-12-06 14:11:08 -08002011alloc:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002012 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002013 &ppgtt->node, GEN6_PD_SIZE,
2014 GEN6_PD_ALIGN, 0,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002015 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002016 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002017 if (ret == -ENOSPC && !retried) {
Chris Wilsone522ac22016-08-04 16:32:18 +01002018 ret = i915_gem_evict_something(&ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002019 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002020 I915_CACHE_NONE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002021 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002022 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002023 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002024 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002025
2026 retried = true;
2027 goto alloc;
2028 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002029
Ben Widawskyc8c26622015-01-22 17:01:25 +00002030 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002031 goto err_out;
2032
Ben Widawskyc8c26622015-01-22 17:01:25 +00002033
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002034 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002035 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002036
Ben Widawskyc8c26622015-01-22 17:01:25 +00002037 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002038
2039err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002040 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002041 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002042}
2043
Ben Widawskyb1465202014-02-19 22:05:49 -08002044static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2045{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002046 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002047}
2048
Michel Thierry4933d512015-03-24 15:46:22 +00002049static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2050 uint64_t start, uint64_t length)
2051{
Michel Thierryec565b32015-04-08 12:13:23 +01002052 struct i915_page_table *unused;
Dave Gordon731f74c2016-06-24 19:37:46 +01002053 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00002054
Dave Gordon731f74c2016-06-24 19:37:46 +01002055 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002056 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002057}
2058
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002059static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002060{
2061 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002062 struct drm_i915_private *dev_priv = to_i915(dev);
2063 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002064 int ret;
2065
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002066 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002067 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
Ben Widawsky48a10382013-12-06 14:11:11 -08002068 ppgtt->switch_mm = gen6_mm_switch;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002069 else if (IS_HASWELL(dev_priv))
Ben Widawsky90252e52013-12-06 14:11:12 -08002070 ppgtt->switch_mm = hsw_mm_switch;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002071 else if (IS_GEN7(dev_priv))
Ben Widawsky48a10382013-12-06 14:11:11 -08002072 ppgtt->switch_mm = gen7_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002073 else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002074 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002075
2076 ret = gen6_ppgtt_alloc(ppgtt);
2077 if (ret)
2078 return ret;
2079
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002080 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002081 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2082 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002083 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2084 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002085 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08002086 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002087 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002088 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002089
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002090 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002091 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002092
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002093 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002094 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002095
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002096 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002097
Ben Widawsky678d96f2015-03-16 16:00:56 +00002098 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2099
Thierry Reding440fd522015-01-23 09:05:06 +01002100 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002101 ppgtt->node.size >> 20,
2102 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002103
Daniel Vetterfa76da32014-08-06 20:19:54 +02002104 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002105 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002106
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002107 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002108}
2109
Chris Wilson2bfa9962016-08-04 07:52:25 +01002110static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2111 struct drm_i915_private *dev_priv)
Daniel Vetter3440d262013-01-24 13:49:56 -08002112{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002113 ppgtt->base.dev = &dev_priv->drm;
Daniel Vetter3440d262013-01-24 13:49:56 -08002114
Chris Wilson2bfa9962016-08-04 07:52:25 +01002115 if (INTEL_INFO(dev_priv)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002116 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002117 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002118 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002119}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002120
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002121static void i915_address_space_init(struct i915_address_space *vm,
2122 struct drm_i915_private *dev_priv)
2123{
2124 drm_mm_init(&vm->mm, vm->start, vm->total);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002125 INIT_LIST_HEAD(&vm->active_list);
2126 INIT_LIST_HEAD(&vm->inactive_list);
Chris Wilson50e046b2016-08-04 07:52:46 +01002127 INIT_LIST_HEAD(&vm->unbound_list);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002128 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2129}
2130
Tim Gored5165eb2016-02-04 11:49:34 +00002131static void gtt_write_workarounds(struct drm_device *dev)
2132{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002133 struct drm_i915_private *dev_priv = to_i915(dev);
Tim Gored5165eb2016-02-04 11:49:34 +00002134
2135 /* This function is for gtt related workarounds. This function is
2136 * called on driver load and after a GPU reset, so you can place
2137 * workarounds here even if they get overwritten by GPU reset.
2138 */
2139 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002140 if (IS_BROADWELL(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002141 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002142 else if (IS_CHERRYVIEW(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002143 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
Tvrtko Ursulind9486e62016-10-13 11:03:03 +01002144 else if (IS_SKYLAKE(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002145 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002146 else if (IS_BROXTON(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002147 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2148}
2149
Chris Wilson2bfa9962016-08-04 07:52:25 +01002150static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2151 struct drm_i915_private *dev_priv,
2152 struct drm_i915_file_private *file_priv)
Daniel Vetterfa76da32014-08-06 20:19:54 +02002153{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002154 int ret;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002155
Chris Wilson2bfa9962016-08-04 07:52:25 +01002156 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002157 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002158 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002159 i915_address_space_init(&ppgtt->base, dev_priv);
Chris Wilson2bfa9962016-08-04 07:52:25 +01002160 ppgtt->base.file = file_priv;
Ben Widawsky93bd8642013-07-16 16:50:06 -07002161 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002162
2163 return ret;
2164}
2165
Daniel Vetter82460d92014-08-06 20:19:53 +02002166int i915_ppgtt_init_hw(struct drm_device *dev)
2167{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002168 struct drm_i915_private *dev_priv = to_i915(dev);
2169
Tim Gored5165eb2016-02-04 11:49:34 +00002170 gtt_write_workarounds(dev);
2171
Thomas Daniel671b50132014-08-20 16:24:50 +01002172 /* In the case of execlists, PPGTT is enabled by the context descriptor
2173 * and the PDPs are contained within the context itself. We don't
2174 * need to do anything here. */
2175 if (i915.enable_execlists)
2176 return 0;
2177
Daniel Vetter82460d92014-08-06 20:19:53 +02002178 if (!USES_PPGTT(dev))
2179 return 0;
2180
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002181 if (IS_GEN6(dev_priv))
Daniel Vetter82460d92014-08-06 20:19:53 +02002182 gen6_ppgtt_enable(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002183 else if (IS_GEN7(dev_priv))
Daniel Vetter82460d92014-08-06 20:19:53 +02002184 gen7_ppgtt_enable(dev);
2185 else if (INTEL_INFO(dev)->gen >= 8)
2186 gen8_ppgtt_enable(dev);
2187 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002188 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002189
John Harrison4ad2fd82015-06-18 13:11:20 +01002190 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002191}
John Harrison4ad2fd82015-06-18 13:11:20 +01002192
Daniel Vetter4d884702014-08-06 15:04:47 +02002193struct i915_hw_ppgtt *
Chris Wilson2bfa9962016-08-04 07:52:25 +01002194i915_ppgtt_create(struct drm_i915_private *dev_priv,
2195 struct drm_i915_file_private *fpriv)
Daniel Vetter4d884702014-08-06 15:04:47 +02002196{
2197 struct i915_hw_ppgtt *ppgtt;
2198 int ret;
2199
2200 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2201 if (!ppgtt)
2202 return ERR_PTR(-ENOMEM);
2203
Chris Wilson2bfa9962016-08-04 07:52:25 +01002204 ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
Daniel Vetter4d884702014-08-06 15:04:47 +02002205 if (ret) {
2206 kfree(ppgtt);
2207 return ERR_PTR(ret);
2208 }
2209
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002210 trace_i915_ppgtt_create(&ppgtt->base);
2211
Daniel Vetter4d884702014-08-06 15:04:47 +02002212 return ppgtt;
2213}
2214
Daniel Vetteree960be2014-08-06 15:04:45 +02002215void i915_ppgtt_release(struct kref *kref)
2216{
2217 struct i915_hw_ppgtt *ppgtt =
2218 container_of(kref, struct i915_hw_ppgtt, ref);
2219
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002220 trace_i915_ppgtt_release(&ppgtt->base);
2221
Chris Wilson50e046b2016-08-04 07:52:46 +01002222 /* vmas should already be unbound and destroyed */
Daniel Vetteree960be2014-08-06 15:04:45 +02002223 WARN_ON(!list_empty(&ppgtt->base.active_list));
2224 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
Chris Wilson50e046b2016-08-04 07:52:46 +01002225 WARN_ON(!list_empty(&ppgtt->base.unbound_list));
Daniel Vetteree960be2014-08-06 15:04:45 +02002226
Daniel Vetter19dd1202014-08-06 15:04:55 +02002227 list_del(&ppgtt->base.global_link);
2228 drm_mm_takedown(&ppgtt->base.mm);
2229
Daniel Vetteree960be2014-08-06 15:04:45 +02002230 ppgtt->base.cleanup(&ppgtt->base);
2231 kfree(ppgtt);
2232}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002233
Ben Widawskya81cc002013-01-18 12:30:31 -08002234/* Certain Gen5 chipsets require require idling the GPU before
2235 * unmapping anything from the GTT when VT-d is enabled.
2236 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002237static bool needs_idle_maps(struct drm_i915_private *dev_priv)
Ben Widawskya81cc002013-01-18 12:30:31 -08002238{
2239#ifdef CONFIG_INTEL_IOMMU
2240 /* Query intel_iommu to see if we need the workaround. Presumably that
2241 * was loaded first.
2242 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002243 if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
Ben Widawskya81cc002013-01-18 12:30:31 -08002244 return true;
2245#endif
2246 return false;
2247}
2248
Chris Wilsondc979972016-05-10 14:10:04 +01002249void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002250{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002251 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302252 enum intel_engine_id id;
Ben Widawsky828c7902013-10-16 09:21:30 -07002253
Chris Wilsondc979972016-05-10 14:10:04 +01002254 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002255 return;
2256
Akash Goel3b3f1652016-10-13 22:44:48 +05302257 for_each_engine(engine, dev_priv, id) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002258 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002259 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002260 if (fault_reg & RING_FAULT_VALID) {
2261 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002262 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002263 "\tAddress space: %s\n"
2264 "\tSource ID: %d\n"
2265 "\tType: %d\n",
2266 fault_reg & PAGE_MASK,
2267 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2268 RING_FAULT_SRCID(fault_reg),
2269 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002270 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002271 fault_reg & ~RING_FAULT_VALID);
2272 }
2273 }
Akash Goel3b3f1652016-10-13 22:44:48 +05302274
2275 /* Engine specific init may not have been done till this point. */
2276 if (dev_priv->engine[RCS])
2277 POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002278}
2279
Chris Wilson91e56492014-09-25 10:13:12 +01002280static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2281{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002282 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002283 intel_gtt_chipset_flush();
2284 } else {
2285 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2286 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2287 }
2288}
2289
Ben Widawsky828c7902013-10-16 09:21:30 -07002290void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2291{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002292 struct drm_i915_private *dev_priv = to_i915(dev);
2293 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002294
2295 /* Don't bother messing with faults pre GEN6 as we have little
2296 * documentation supporting that it's a good idea.
2297 */
2298 if (INTEL_INFO(dev)->gen < 6)
2299 return;
2300
Chris Wilsondc979972016-05-10 14:10:04 +01002301 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002302
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002303 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
Chris Wilson91e56492014-09-25 10:13:12 +01002304
2305 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002306}
2307
Daniel Vetter74163902012-02-15 23:50:21 +01002308int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002309{
Chris Wilson9da3da62012-06-01 15:20:22 +01002310 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2311 obj->pages->sgl, obj->pages->nents,
2312 PCI_DMA_BIDIRECTIONAL))
2313 return -ENOSPC;
2314
2315 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002316}
2317
Daniel Vetter2c642b02015-04-14 17:35:26 +02002318static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002319{
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002320 writeq(pte, addr);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002321}
2322
Chris Wilsond6473f52016-06-10 14:22:59 +05302323static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2324 dma_addr_t addr,
2325 uint64_t offset,
2326 enum i915_cache_level level,
2327 u32 unused)
2328{
2329 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2330 gen8_pte_t __iomem *pte =
2331 (gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
2332 (offset >> PAGE_SHIFT);
2333 int rpm_atomic_seq;
2334
2335 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2336
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002337 gen8_set_pte(pte, gen8_pte_encode(addr, level));
Chris Wilsond6473f52016-06-10 14:22:59 +05302338
2339 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2340 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2341
2342 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2343}
2344
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002345static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2346 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002347 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302348 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002349{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002350 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002351 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002352 struct sgt_iter sgt_iter;
2353 gen8_pte_t __iomem *gtt_entries;
2354 gen8_pte_t gtt_entry;
2355 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002356 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002357 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002358
2359 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002360
Dave Gordon85d12252016-05-20 11:54:06 +01002361 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2362
2363 for_each_sgt_dma(addr, sgt_iter, st) {
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002364 gtt_entry = gen8_pte_encode(addr, level);
Dave Gordon85d12252016-05-20 11:54:06 +01002365 gen8_set_pte(&gtt_entries[i++], gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002366 }
2367
2368 /*
2369 * XXX: This serves as a posting read to make sure that the PTE has
2370 * actually been updated. There is some concern that even though
2371 * registers and PTEs are within the same BAR that they are potentially
2372 * of NUMA access patterns. Therefore, even with the way we assume
2373 * hardware should work, we must keep this posting read for paranoia.
2374 */
2375 if (i != 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002376 WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002377
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002378 /* This next bit makes the above posting read even more important. We
2379 * want to flush the TLBs only after we're certain all the PTE updates
2380 * have finished.
2381 */
2382 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2383 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002384
2385 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002386}
2387
Chris Wilsonc1403302015-11-18 15:19:39 +00002388struct insert_entries {
2389 struct i915_address_space *vm;
2390 struct sg_table *st;
2391 uint64_t start;
2392 enum i915_cache_level level;
2393 u32 flags;
2394};
2395
2396static int gen8_ggtt_insert_entries__cb(void *_arg)
2397{
2398 struct insert_entries *arg = _arg;
2399 gen8_ggtt_insert_entries(arg->vm, arg->st,
2400 arg->start, arg->level, arg->flags);
2401 return 0;
2402}
2403
2404static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2405 struct sg_table *st,
2406 uint64_t start,
2407 enum i915_cache_level level,
2408 u32 flags)
2409{
2410 struct insert_entries arg = { vm, st, start, level, flags };
2411 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2412}
2413
Chris Wilsond6473f52016-06-10 14:22:59 +05302414static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2415 dma_addr_t addr,
2416 uint64_t offset,
2417 enum i915_cache_level level,
2418 u32 flags)
2419{
2420 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2421 gen6_pte_t __iomem *pte =
2422 (gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
2423 (offset >> PAGE_SHIFT);
2424 int rpm_atomic_seq;
2425
2426 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2427
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002428 iowrite32(vm->pte_encode(addr, level, flags), pte);
Chris Wilsond6473f52016-06-10 14:22:59 +05302429
2430 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2431 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2432
2433 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2434}
2435
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002436/*
2437 * Binds an object into the global gtt with the specified cache level. The object
2438 * will be accessible to the GPU via commands whose operands reference offsets
2439 * within the global GTT as well as accessible by the GPU through the GMADR
2440 * mapped BAR (dev_priv->mm.gtt->gtt).
2441 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002442static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002443 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002444 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302445 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002446{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002447 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002448 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002449 struct sgt_iter sgt_iter;
2450 gen6_pte_t __iomem *gtt_entries;
2451 gen6_pte_t gtt_entry;
2452 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002453 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002454 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002455
2456 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002457
Dave Gordon85d12252016-05-20 11:54:06 +01002458 gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2459
2460 for_each_sgt_dma(addr, sgt_iter, st) {
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002461 gtt_entry = vm->pte_encode(addr, level, flags);
Dave Gordon85d12252016-05-20 11:54:06 +01002462 iowrite32(gtt_entry, &gtt_entries[i++]);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002463 }
2464
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002465 /* XXX: This serves as a posting read to make sure that the PTE has
2466 * actually been updated. There is some concern that even though
2467 * registers and PTEs are within the same BAR that they are potentially
2468 * of NUMA access patterns. Therefore, even with the way we assume
2469 * hardware should work, we must keep this posting read for paranoia.
2470 */
Dave Gordon85d12252016-05-20 11:54:06 +01002471 if (i != 0)
2472 WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002473
2474 /* This next bit makes the above posting read even more important. We
2475 * want to flush the TLBs only after we're certain all the PTE updates
2476 * have finished.
2477 */
2478 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2479 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002480
2481 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002482}
2483
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002484static void nop_clear_range(struct i915_address_space *vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002485 uint64_t start, uint64_t length)
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002486{
2487}
2488
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002489static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002490 uint64_t start, uint64_t length)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002491{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002492 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002493 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002494 unsigned first_entry = start >> PAGE_SHIFT;
2495 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002496 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002497 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2498 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002499 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002500 int rpm_atomic_seq;
2501
2502 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002503
2504 if (WARN(num_entries > max_entries,
2505 "First entry = %d; Num entries = %d (max=%d)\n",
2506 first_entry, num_entries, max_entries))
2507 num_entries = max_entries;
2508
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002509 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002510 I915_CACHE_LLC);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002511 for (i = 0; i < num_entries; i++)
2512 gen8_set_pte(&gtt_base[i], scratch_pte);
2513 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002514
2515 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002516}
2517
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002518static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002519 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002520 uint64_t length)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002521{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002522 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002523 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002524 unsigned first_entry = start >> PAGE_SHIFT;
2525 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002526 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002527 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2528 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002529 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002530 int rpm_atomic_seq;
2531
2532 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002533
2534 if (WARN(num_entries > max_entries,
2535 "First entry = %d; Num entries = %d (max=%d)\n",
2536 first_entry, num_entries, max_entries))
2537 num_entries = max_entries;
2538
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002539 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002540 I915_CACHE_LLC, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002541
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002542 for (i = 0; i < num_entries; i++)
2543 iowrite32(scratch_pte, &gtt_base[i]);
2544 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002545
2546 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002547}
2548
Chris Wilsond6473f52016-06-10 14:22:59 +05302549static void i915_ggtt_insert_page(struct i915_address_space *vm,
2550 dma_addr_t addr,
2551 uint64_t offset,
2552 enum i915_cache_level cache_level,
2553 u32 unused)
2554{
2555 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2556 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2557 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2558 int rpm_atomic_seq;
2559
2560 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2561
2562 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
2563
2564 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2565}
2566
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002567static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2568 struct sg_table *pages,
2569 uint64_t start,
2570 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002571{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002572 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002573 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2574 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002575 int rpm_atomic_seq;
2576
2577 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002578
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002579 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002580
Imre Deakbe694592015-12-15 20:10:38 +02002581 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2582
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002583}
2584
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002585static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002586 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002587 uint64_t length)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002588{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002589 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Ben Widawsky782f1492014-02-20 11:50:33 -08002590 unsigned first_entry = start >> PAGE_SHIFT;
2591 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002592 int rpm_atomic_seq;
2593
2594 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2595
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002596 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002597
2598 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002599}
2600
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002601static int ggtt_bind_vma(struct i915_vma *vma,
2602 enum i915_cache_level cache_level,
2603 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002604{
Daniel Vetter0a878712015-10-15 14:23:01 +02002605 struct drm_i915_gem_object *obj = vma->obj;
2606 u32 pte_flags = 0;
2607 int ret;
2608
2609 ret = i915_get_ggtt_vma_pages(vma);
2610 if (ret)
2611 return ret;
2612
2613 /* Currently applicable only to VLV */
2614 if (obj->gt_ro)
2615 pte_flags |= PTE_READ_ONLY;
2616
Chris Wilson247177d2016-08-15 10:48:47 +01002617 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter0a878712015-10-15 14:23:01 +02002618 cache_level, pte_flags);
2619
2620 /*
2621 * Without aliasing PPGTT there's no difference between
2622 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2623 * upgrade to both bound if we bind either to avoid double-binding.
2624 */
Chris Wilson3272db52016-08-04 16:32:32 +01002625 vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
Daniel Vetter0a878712015-10-15 14:23:01 +02002626
2627 return 0;
2628}
2629
2630static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2631 enum i915_cache_level cache_level,
2632 u32 flags)
2633{
Chris Wilson321d1782015-11-20 10:27:18 +00002634 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002635 int ret;
2636
2637 ret = i915_get_ggtt_vma_pages(vma);
2638 if (ret)
2639 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002640
Akash Goel24f3a8c2014-06-17 10:59:42 +05302641 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002642 pte_flags = 0;
2643 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002644 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302645
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002646
Chris Wilson3272db52016-08-04 16:32:32 +01002647 if (flags & I915_VMA_GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002648 vma->vm->insert_entries(vma->vm,
Chris Wilson247177d2016-08-15 10:48:47 +01002649 vma->pages, vma->node.start,
Daniel Vetter08755462015-04-20 09:04:05 -07002650 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002651 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002652
Chris Wilson3272db52016-08-04 16:32:32 +01002653 if (flags & I915_VMA_LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002654 struct i915_hw_ppgtt *appgtt =
2655 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2656 appgtt->base.insert_entries(&appgtt->base,
Chris Wilson247177d2016-08-15 10:48:47 +01002657 vma->pages, vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002658 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002659 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002660
2661 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002662}
2663
2664static void ggtt_unbind_vma(struct i915_vma *vma)
2665{
Chris Wilsonde180032016-08-04 16:32:29 +01002666 struct i915_hw_ppgtt *appgtt = to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2667 const u64 size = min(vma->size, vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002668
Chris Wilson3272db52016-08-04 16:32:32 +01002669 if (vma->flags & I915_VMA_GLOBAL_BIND)
Ben Widawsky782f1492014-02-20 11:50:33 -08002670 vma->vm->clear_range(vma->vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002671 vma->node.start, size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002672
Chris Wilson3272db52016-08-04 16:32:32 +01002673 if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002674 appgtt->base.clear_range(&appgtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002675 vma->node.start, size);
Daniel Vetter74163902012-02-15 23:50:21 +01002676}
2677
2678void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2679{
David Weinehall52a05c32016-08-22 13:32:44 +03002680 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2681 struct device *kdev = &dev_priv->drm.pdev->dev;
Chris Wilson307dc252016-08-05 10:14:12 +01002682 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002683
Chris Wilson307dc252016-08-05 10:14:12 +01002684 if (unlikely(ggtt->do_idle_maps)) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01002685 if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
Chris Wilson307dc252016-08-05 10:14:12 +01002686 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
2687 /* Wait a bit, in hopes it avoids the hang */
2688 udelay(10);
2689 }
2690 }
Ben Widawsky5c042282011-10-17 15:51:55 -07002691
David Weinehall52a05c32016-08-22 13:32:44 +03002692 dma_unmap_sg(kdev, obj->pages->sgl, obj->pages->nents,
Imre Deak5ec5b512015-07-08 19:18:59 +03002693 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002694}
Daniel Vetter644ec022012-03-26 09:45:40 +02002695
Chris Wilson42d6ab42012-07-26 11:49:32 +01002696static void i915_gtt_color_adjust(struct drm_mm_node *node,
2697 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002698 u64 *start,
2699 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002700{
2701 if (node->color != color)
2702 *start += 4096;
2703
Chris Wilson2a1d7752016-07-26 12:01:51 +01002704 node = list_first_entry_or_null(&node->node_list,
2705 struct drm_mm_node,
2706 node_list);
2707 if (node && node->allocated && node->color != color)
2708 *end -= 4096;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002709}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002710
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002711int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
Daniel Vetter644ec022012-03-26 09:45:40 +02002712{
Ben Widawskye78891c2013-01-25 16:41:04 -08002713 /* Let GEM Manage all of the aperture.
2714 *
2715 * However, leave one page at the end still bound to the scratch page.
2716 * There are a number of places where the hardware apparently prefetches
2717 * past the end of the object, and we've seen multiple hangs with the
2718 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2719 * aperture. One page should be enough to keep any prefetching inside
2720 * of the aperture.
2721 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002722 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002723 unsigned long hole_start, hole_end;
Chris Wilson95374d72016-10-12 10:05:20 +01002724 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002725 struct drm_mm_node *entry;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002726 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002727
Zhi Wangb02d22a2016-06-16 08:06:59 -04002728 ret = intel_vgt_balloon(dev_priv);
2729 if (ret)
2730 return ret;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002731
Chris Wilson95374d72016-10-12 10:05:20 +01002732 /* Reserve a mappable slot for our lockless error capture */
2733 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
2734 &ggtt->error_capture,
2735 4096, 0, -1,
2736 0, ggtt->mappable_end,
2737 0, 0);
2738 if (ret)
2739 return ret;
2740
Chris Wilsoned2f3452012-11-15 11:32:19 +00002741 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002742 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002743 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2744 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002745 ggtt->base.clear_range(&ggtt->base, hole_start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002746 hole_end - hole_start);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002747 }
2748
2749 /* And finally clear the reserved guard page */
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002750 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002751 ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002752
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002753 if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
Daniel Vetterfa76da32014-08-06 20:19:54 +02002754 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
Chris Wilson95374d72016-10-12 10:05:20 +01002755 if (!ppgtt) {
2756 ret = -ENOMEM;
2757 goto err;
Michel Thierry4933d512015-03-24 15:46:22 +00002758 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002759
Chris Wilson95374d72016-10-12 10:05:20 +01002760 ret = __hw_ppgtt_init(ppgtt, dev_priv);
2761 if (ret)
2762 goto err_ppgtt;
2763
2764 if (ppgtt->base.allocate_va_range) {
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002765 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2766 ppgtt->base.total);
Chris Wilson95374d72016-10-12 10:05:20 +01002767 if (ret)
2768 goto err_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002769 }
2770
2771 ppgtt->base.clear_range(&ppgtt->base,
2772 ppgtt->base.start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002773 ppgtt->base.total);
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002774
Daniel Vetterfa76da32014-08-06 20:19:54 +02002775 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002776 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2777 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002778 }
2779
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002780 return 0;
Chris Wilson95374d72016-10-12 10:05:20 +01002781
2782err_ppgtt_cleanup:
2783 ppgtt->base.cleanup(&ppgtt->base);
2784err_ppgtt:
2785 kfree(ppgtt);
2786err:
2787 drm_mm_remove_node(&ggtt->error_capture);
2788 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002789}
2790
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002791/**
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002792 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002793 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002794 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002795void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002796{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002797 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002798
Daniel Vetter70e32542014-08-06 15:04:57 +02002799 if (dev_priv->mm.aliasing_ppgtt) {
2800 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter70e32542014-08-06 15:04:57 +02002801 ppgtt->base.cleanup(&ppgtt->base);
Matthew Auldcb7f2762016-08-05 19:04:40 +01002802 kfree(ppgtt);
Daniel Vetter70e32542014-08-06 15:04:57 +02002803 }
2804
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002805 i915_gem_cleanup_stolen(&dev_priv->drm);
Imre Deaka4eba472016-01-19 15:26:32 +02002806
Chris Wilson95374d72016-10-12 10:05:20 +01002807 if (drm_mm_node_allocated(&ggtt->error_capture))
2808 drm_mm_remove_node(&ggtt->error_capture);
2809
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002810 if (drm_mm_initialized(&ggtt->base.mm)) {
Zhi Wangb02d22a2016-06-16 08:06:59 -04002811 intel_vgt_deballoon(dev_priv);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002812
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002813 drm_mm_takedown(&ggtt->base.mm);
2814 list_del(&ggtt->base.global_link);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002815 }
2816
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002817 ggtt->base.cleanup(&ggtt->base);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002818
2819 arch_phys_wc_del(ggtt->mtrr);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01002820 io_mapping_fini(&ggtt->mappable);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002821}
Daniel Vetter70e32542014-08-06 15:04:57 +02002822
Daniel Vetter2c642b02015-04-14 17:35:26 +02002823static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002824{
2825 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2826 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2827 return snb_gmch_ctl << 20;
2828}
2829
Daniel Vetter2c642b02015-04-14 17:35:26 +02002830static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002831{
2832 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2833 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2834 if (bdw_gmch_ctl)
2835 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002836
2837#ifdef CONFIG_X86_32
2838 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2839 if (bdw_gmch_ctl > 4)
2840 bdw_gmch_ctl = 4;
2841#endif
2842
Ben Widawsky9459d252013-11-03 16:53:55 -08002843 return bdw_gmch_ctl << 20;
2844}
2845
Daniel Vetter2c642b02015-04-14 17:35:26 +02002846static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002847{
2848 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2849 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2850
2851 if (gmch_ctrl)
2852 return 1 << (20 + gmch_ctrl);
2853
2854 return 0;
2855}
2856
Daniel Vetter2c642b02015-04-14 17:35:26 +02002857static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002858{
2859 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2860 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2861 return snb_gmch_ctl << 25; /* 32 MB units */
2862}
2863
Daniel Vetter2c642b02015-04-14 17:35:26 +02002864static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002865{
2866 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2867 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2868 return bdw_gmch_ctl << 25; /* 32 MB units */
2869}
2870
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002871static size_t chv_get_stolen_size(u16 gmch_ctrl)
2872{
2873 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2874 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2875
2876 /*
2877 * 0x0 to 0x10: 32MB increments starting at 0MB
2878 * 0x11 to 0x16: 4MB increments starting at 8MB
2879 * 0x17 to 0x1d: 4MB increments start at 36MB
2880 */
2881 if (gmch_ctrl < 0x11)
2882 return gmch_ctrl << 25;
2883 else if (gmch_ctrl < 0x17)
2884 return (gmch_ctrl - 0x11 + 2) << 22;
2885 else
2886 return (gmch_ctrl - 0x17 + 9) << 22;
2887}
2888
Damien Lespiau66375012014-01-09 18:02:46 +00002889static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2890{
2891 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2892 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2893
2894 if (gen9_gmch_ctl < 0xf0)
2895 return gen9_gmch_ctl << 25; /* 32 MB units */
2896 else
2897 /* 4MB increments starting at 0xf0 for 4MB */
2898 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2899}
2900
Chris Wilson34c998b2016-08-04 07:52:24 +01002901static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
Ben Widawsky63340132013-11-04 19:32:22 -08002902{
Chris Wilson34c998b2016-08-04 07:52:24 +01002903 struct pci_dev *pdev = ggtt->base.dev->pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002904 phys_addr_t phys_addr;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002905 int ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002906
2907 /* For Modern GENs the PTEs and register space are split in the BAR */
Chris Wilson34c998b2016-08-04 07:52:24 +01002908 phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
Ben Widawsky63340132013-11-04 19:32:22 -08002909
Imre Deak2a073f892015-03-27 13:07:33 +02002910 /*
2911 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2912 * dropped. For WC mappings in general we have 64 byte burst writes
2913 * when the WC buffer is flushed, so we can't use it, but have to
2914 * resort to an uncached mapping. The WC issue is easily caught by the
2915 * readback check when writing GTT PTE entries.
2916 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002917 if (IS_BROXTON(to_i915(ggtt->base.dev)))
Chris Wilson34c998b2016-08-04 07:52:24 +01002918 ggtt->gsm = ioremap_nocache(phys_addr, size);
Imre Deak2a073f892015-03-27 13:07:33 +02002919 else
Chris Wilson34c998b2016-08-04 07:52:24 +01002920 ggtt->gsm = ioremap_wc(phys_addr, size);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002921 if (!ggtt->gsm) {
Chris Wilson34c998b2016-08-04 07:52:24 +01002922 DRM_ERROR("Failed to map the ggtt page table\n");
Ben Widawsky63340132013-11-04 19:32:22 -08002923 return -ENOMEM;
2924 }
2925
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +01002926 ret = setup_scratch_page(ggtt->base.dev,
2927 &ggtt->base.scratch_page,
2928 GFP_DMA32);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002929 if (ret) {
Ben Widawsky63340132013-11-04 19:32:22 -08002930 DRM_ERROR("Scratch setup failed\n");
2931 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002932 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002933 return ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002934 }
2935
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002936 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002937}
2938
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002939/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2940 * bits. When using advanced contexts each context stores its own PAT, but
2941 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002942static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002943{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002944 uint64_t pat;
2945
2946 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2947 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2948 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2949 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2950 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2951 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2952 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2953 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2954
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002955 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002956 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2957 * so RTL will always use the value corresponding to
2958 * pat_sel = 000".
2959 * So let's disable cache for GGTT to avoid screen corruptions.
2960 * MOCS still can be used though.
2961 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2962 * before this patch, i.e. the same uncached + snooping access
2963 * like on gen6/7 seems to be in effect.
2964 * - So this just fixes blitter/render access. Again it looks
2965 * like it's not just uncached access, but uncached + snooping.
2966 * So we can still hold onto all our assumptions wrt cpu
2967 * clflushing on LLC machines.
2968 */
2969 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2970
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002971 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2972 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002973 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2974 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002975}
2976
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002977static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2978{
2979 uint64_t pat;
2980
2981 /*
2982 * Map WB on BDW to snooped on CHV.
2983 *
2984 * Only the snoop bit has meaning for CHV, the rest is
2985 * ignored.
2986 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002987 * The hardware will never snoop for certain types of accesses:
2988 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2989 * - PPGTT page tables
2990 * - some other special cycles
2991 *
2992 * As with BDW, we also need to consider the following for GT accesses:
2993 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2994 * so RTL will always use the value corresponding to
2995 * pat_sel = 000".
2996 * Which means we must set the snoop bit in PAT entry 0
2997 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002998 */
2999 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
3000 GEN8_PPAT(1, 0) |
3001 GEN8_PPAT(2, 0) |
3002 GEN8_PPAT(3, 0) |
3003 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
3004 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
3005 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
3006 GEN8_PPAT(7, CHV_PPAT_SNOOP);
3007
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003008 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3009 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003010}
3011
Chris Wilson34c998b2016-08-04 07:52:24 +01003012static void gen6_gmch_remove(struct i915_address_space *vm)
3013{
3014 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
3015
3016 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01003017 cleanup_scratch_page(vm->dev, &vm->scratch_page);
Chris Wilson34c998b2016-08-04 07:52:24 +01003018}
3019
Joonas Lahtinend507d732016-03-18 10:42:58 +02003020static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003021{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003022 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3023 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003024 unsigned int size;
Ben Widawsky63340132013-11-04 19:32:22 -08003025 u16 snb_gmch_ctl;
Ben Widawsky63340132013-11-04 19:32:22 -08003026
3027 /* TODO: We're not aware of mappable constraints on gen8 yet */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003028 ggtt->mappable_base = pci_resource_start(pdev, 2);
3029 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003030
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003031 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
3032 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
Ben Widawsky63340132013-11-04 19:32:22 -08003033
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003034 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawsky63340132013-11-04 19:32:22 -08003035
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003036 if (INTEL_GEN(dev_priv) >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003037 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003038 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003039 } else if (IS_CHERRYVIEW(dev_priv)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003040 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003041 size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003042 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003043 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003044 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003045 }
Ben Widawsky63340132013-11-04 19:32:22 -08003046
Chris Wilson34c998b2016-08-04 07:52:24 +01003047 ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003048
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003049 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003050 chv_setup_private_ppat(dev_priv);
3051 else
3052 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003053
Chris Wilson34c998b2016-08-04 07:52:24 +01003054 ggtt->base.cleanup = gen6_gmch_remove;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003055 ggtt->base.bind_vma = ggtt_bind_vma;
3056 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilsond6473f52016-06-10 14:22:59 +05303057 ggtt->base.insert_page = gen8_ggtt_insert_page;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003058 ggtt->base.clear_range = nop_clear_range;
Chris Wilson48f112f2016-06-24 14:07:14 +01003059 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003060 ggtt->base.clear_range = gen8_ggtt_clear_range;
3061
3062 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3063 if (IS_CHERRYVIEW(dev_priv))
3064 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3065
Chris Wilson34c998b2016-08-04 07:52:24 +01003066 return ggtt_probe_common(ggtt, size);
Ben Widawsky63340132013-11-04 19:32:22 -08003067}
3068
Joonas Lahtinend507d732016-03-18 10:42:58 +02003069static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003070{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003071 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3072 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003073 unsigned int size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003074 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003075
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003076 ggtt->mappable_base = pci_resource_start(pdev, 2);
3077 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003078
Ben Widawskybaa09f52013-01-24 13:49:57 -08003079 /* 64/512MB is the current min/max we actually know of, but this is just
3080 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003081 */
Chris Wilson34c998b2016-08-04 07:52:24 +01003082 if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003083 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003084 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003085 }
3086
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003087 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
3088 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
3089 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003090
Joonas Lahtinend507d732016-03-18 10:42:58 +02003091 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003092
Chris Wilson34c998b2016-08-04 07:52:24 +01003093 size = gen6_get_total_gtt_size(snb_gmch_ctl);
3094 ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003095
Joonas Lahtinend507d732016-03-18 10:42:58 +02003096 ggtt->base.clear_range = gen6_ggtt_clear_range;
Chris Wilsond6473f52016-06-10 14:22:59 +05303097 ggtt->base.insert_page = gen6_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003098 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3099 ggtt->base.bind_vma = ggtt_bind_vma;
3100 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003101 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003102
Chris Wilson34c998b2016-08-04 07:52:24 +01003103 if (HAS_EDRAM(dev_priv))
3104 ggtt->base.pte_encode = iris_pte_encode;
3105 else if (IS_HASWELL(dev_priv))
3106 ggtt->base.pte_encode = hsw_pte_encode;
3107 else if (IS_VALLEYVIEW(dev_priv))
3108 ggtt->base.pte_encode = byt_pte_encode;
3109 else if (INTEL_GEN(dev_priv) >= 7)
3110 ggtt->base.pte_encode = ivb_pte_encode;
3111 else
3112 ggtt->base.pte_encode = snb_pte_encode;
3113
3114 return ggtt_probe_common(ggtt, size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003115}
3116
Chris Wilson34c998b2016-08-04 07:52:24 +01003117static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003118{
Chris Wilson34c998b2016-08-04 07:52:24 +01003119 intel_gmch_remove();
Ben Widawskybaa09f52013-01-24 13:49:57 -08003120}
3121
Joonas Lahtinend507d732016-03-18 10:42:58 +02003122static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003123{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003124 struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003125 int ret;
3126
Chris Wilson91c8a322016-07-05 10:40:23 +01003127 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003128 if (!ret) {
3129 DRM_ERROR("failed to set up gmch\n");
3130 return -EIO;
3131 }
3132
Joonas Lahtinend507d732016-03-18 10:42:58 +02003133 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3134 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003135
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003136 ggtt->do_idle_maps = needs_idle_maps(dev_priv);
Chris Wilsond6473f52016-06-10 14:22:59 +05303137 ggtt->base.insert_page = i915_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003138 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3139 ggtt->base.clear_range = i915_ggtt_clear_range;
3140 ggtt->base.bind_vma = ggtt_bind_vma;
3141 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003142 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003143
Joonas Lahtinend507d732016-03-18 10:42:58 +02003144 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003145 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3146
Ben Widawskybaa09f52013-01-24 13:49:57 -08003147 return 0;
3148}
3149
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003150/**
Chris Wilson0088e522016-08-04 07:52:21 +01003151 * i915_ggtt_probe_hw - Probe GGTT hardware location
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003152 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003153 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003154int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003155{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003156 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003157 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003158
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003159 ggtt->base.dev = &dev_priv->drm;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003160
Chris Wilson34c998b2016-08-04 07:52:24 +01003161 if (INTEL_GEN(dev_priv) <= 5)
3162 ret = i915_gmch_probe(ggtt);
3163 else if (INTEL_GEN(dev_priv) < 8)
3164 ret = gen6_gmch_probe(ggtt);
3165 else
3166 ret = gen8_gmch_probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003167 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003168 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003169
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003170 if ((ggtt->base.total - 1) >> 32) {
3171 DRM_ERROR("We never expected a Global GTT with more than 32bits"
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003172 " of address space! Found %lldM!\n",
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003173 ggtt->base.total >> 20);
3174 ggtt->base.total = 1ULL << 32;
3175 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3176 }
3177
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003178 if (ggtt->mappable_end > ggtt->base.total) {
3179 DRM_ERROR("mappable aperture extends past end of GGTT,"
3180 " aperture=%llx, total=%llx\n",
3181 ggtt->mappable_end, ggtt->base.total);
3182 ggtt->mappable_end = ggtt->base.total;
3183 }
3184
Ben Widawskybaa09f52013-01-24 13:49:57 -08003185 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003186 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003187 ggtt->base.total >> 20);
3188 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3189 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003190#ifdef CONFIG_INTEL_IOMMU
3191 if (intel_iommu_gfx_mapped)
3192 DRM_INFO("VT-d active for gfx access\n");
3193#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003194
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003195 return 0;
Chris Wilson0088e522016-08-04 07:52:21 +01003196}
3197
3198/**
3199 * i915_ggtt_init_hw - Initialize GGTT hardware
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003200 * @dev_priv: i915 device
Chris Wilson0088e522016-08-04 07:52:21 +01003201 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003202int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
Chris Wilson0088e522016-08-04 07:52:21 +01003203{
Chris Wilson0088e522016-08-04 07:52:21 +01003204 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3205 int ret;
3206
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003207 INIT_LIST_HEAD(&dev_priv->vm_list);
3208
3209 /* Subtract the guard page before address space initialization to
3210 * shrink the range used by drm_mm.
3211 */
3212 ggtt->base.total -= PAGE_SIZE;
3213 i915_address_space_init(&ggtt->base, dev_priv);
3214 ggtt->base.total += PAGE_SIZE;
3215 if (!HAS_LLC(dev_priv))
3216 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
3217
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003218 if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
3219 dev_priv->ggtt.mappable_base,
3220 dev_priv->ggtt.mappable_end)) {
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003221 ret = -EIO;
3222 goto out_gtt_cleanup;
3223 }
3224
3225 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);
3226
Chris Wilson0088e522016-08-04 07:52:21 +01003227 /*
3228 * Initialise stolen early so that we may reserve preallocated
3229 * objects for the BIOS to KMS transition.
3230 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003231 ret = i915_gem_init_stolen(&dev_priv->drm);
Chris Wilson0088e522016-08-04 07:52:21 +01003232 if (ret)
3233 goto out_gtt_cleanup;
3234
3235 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003236
3237out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003238 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003239 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003240}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003241
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003242int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003243{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003244 if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003245 return -EIO;
3246
3247 return 0;
3248}
3249
Daniel Vetterfa423312015-04-14 17:35:23 +02003250void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3251{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003252 struct drm_i915_private *dev_priv = to_i915(dev);
3253 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003254 struct drm_i915_gem_object *obj, *on;
Daniel Vetterfa423312015-04-14 17:35:23 +02003255
Chris Wilsondc979972016-05-10 14:10:04 +01003256 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003257
3258 /* First fill our portion of the GTT with scratch pages */
Michał Winiarski4fb84d92016-10-13 14:02:40 +02003259 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
Daniel Vetterfa423312015-04-14 17:35:23 +02003260
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003261 ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */
3262
3263 /* clflush objects bound into the GGTT and rebind them. */
3264 list_for_each_entry_safe(obj, on,
3265 &dev_priv->mm.bound_list, global_list) {
3266 bool ggtt_bound = false;
3267 struct i915_vma *vma;
3268
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003269 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003270 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003271 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003272
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003273 if (!i915_vma_unbind(vma))
3274 continue;
3275
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003276 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3277 PIN_UPDATE));
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003278 ggtt_bound = true;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003279 }
3280
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003281 if (ggtt_bound)
Chris Wilson975f7ff2016-05-14 07:26:34 +01003282 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003283 }
3284
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003285 ggtt->base.closed = false;
3286
Daniel Vetterfa423312015-04-14 17:35:23 +02003287 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01003288 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
Daniel Vetterfa423312015-04-14 17:35:23 +02003289 chv_setup_private_ppat(dev_priv);
3290 else
3291 bdw_setup_private_ppat(dev_priv);
3292
3293 return;
3294 }
3295
3296 if (USES_PPGTT(dev)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003297 struct i915_address_space *vm;
3298
Daniel Vetterfa423312015-04-14 17:35:23 +02003299 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3300 /* TODO: Perhaps it shouldn't be gen6 specific */
3301
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003302 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003303
Chris Wilson2bfa9962016-08-04 07:52:25 +01003304 if (i915_is_ggtt(vm))
Daniel Vetterfa423312015-04-14 17:35:23 +02003305 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003306 else
3307 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003308
3309 gen6_write_page_range(dev_priv, &ppgtt->pd,
3310 0, ppgtt->base.total);
3311 }
3312 }
3313
3314 i915_ggtt_flush(dev_priv);
3315}
3316
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003317static void
3318i915_vma_retire(struct i915_gem_active *active,
3319 struct drm_i915_gem_request *rq)
3320{
3321 const unsigned int idx = rq->engine->id;
3322 struct i915_vma *vma =
3323 container_of(active, struct i915_vma, last_read[idx]);
3324
3325 GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));
3326
3327 i915_vma_clear_active(vma, idx);
3328 if (i915_vma_is_active(vma))
3329 return;
3330
3331 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson3272db52016-08-04 16:32:32 +01003332 if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003333 WARN_ON(i915_vma_unbind(vma));
3334}
3335
3336void i915_vma_destroy(struct i915_vma *vma)
3337{
3338 GEM_BUG_ON(vma->node.allocated);
3339 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01003340 GEM_BUG_ON(!i915_vma_is_closed(vma));
Chris Wilson49ef5292016-08-18 17:17:00 +01003341 GEM_BUG_ON(vma->fence);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003342
3343 list_del(&vma->vm_link);
Chris Wilson3272db52016-08-04 16:32:32 +01003344 if (!i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003345 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
3346
3347 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
3348}
3349
3350void i915_vma_close(struct i915_vma *vma)
3351{
Chris Wilson3272db52016-08-04 16:32:32 +01003352 GEM_BUG_ON(i915_vma_is_closed(vma));
3353 vma->flags |= I915_VMA_CLOSED;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003354
3355 list_del_init(&vma->obj_link);
Chris Wilson20dfbde2016-08-04 16:32:30 +01003356 if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
Chris Wilsondf0e9a22016-08-04 07:52:47 +01003357 WARN_ON(i915_vma_unbind(vma));
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003358}
3359
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003360static struct i915_vma *
Chris Wilson058d88c2016-08-15 10:49:06 +01003361__i915_vma_create(struct drm_i915_gem_object *obj,
3362 struct i915_address_space *vm,
3363 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003364{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003365 struct i915_vma *vma;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003366 int i;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003367
Chris Wilson50e046b2016-08-04 07:52:46 +01003368 GEM_BUG_ON(vm->closed);
3369
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003370 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003371 if (vma == NULL)
3372 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003373
Ben Widawsky6f65e292013-12-06 14:10:56 -08003374 INIT_LIST_HEAD(&vma->exec_list);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003375 for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
3376 init_request_active(&vma->last_read[i], i915_vma_retire);
Chris Wilson49ef5292016-08-18 17:17:00 +01003377 init_request_active(&vma->last_fence, NULL);
Chris Wilson50e046b2016-08-04 07:52:46 +01003378 list_add(&vma->vm_link, &vm->unbound_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003379 vma->vm = vm;
3380 vma->obj = obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003381 vma->size = obj->base.size;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003382
Chris Wilson058d88c2016-08-15 10:49:06 +01003383 if (view) {
Chris Wilsonde180032016-08-04 16:32:29 +01003384 vma->ggtt_view = *view;
3385 if (view->type == I915_GGTT_VIEW_PARTIAL) {
3386 vma->size = view->params.partial.size;
3387 vma->size <<= PAGE_SHIFT;
3388 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3389 vma->size =
3390 intel_rotation_info_size(&view->params.rotated);
3391 vma->size <<= PAGE_SHIFT;
3392 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003393 }
3394
3395 if (i915_is_ggtt(vm)) {
3396 vma->flags |= I915_VMA_GGTT;
Chris Wilsonde180032016-08-04 16:32:29 +01003397 } else {
Chris Wilson596c5922016-02-26 11:03:20 +00003398 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Chris Wilsonde180032016-08-04 16:32:29 +01003399 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08003400
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003401 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003402 return vma;
3403}
3404
Chris Wilson058d88c2016-08-15 10:49:06 +01003405static inline bool vma_matches(struct i915_vma *vma,
3406 struct i915_address_space *vm,
3407 const struct i915_ggtt_view *view)
3408{
3409 if (vma->vm != vm)
3410 return false;
3411
3412 if (!i915_vma_is_ggtt(vma))
3413 return true;
3414
3415 if (!view)
3416 return vma->ggtt_view.type == 0;
3417
3418 if (vma->ggtt_view.type != view->type)
3419 return false;
3420
3421 return memcmp(&vma->ggtt_view.params,
3422 &view->params,
3423 sizeof(view->params)) == 0;
3424}
3425
Ben Widawsky6f65e292013-12-06 14:10:56 -08003426struct i915_vma *
Chris Wilson81a8aa42016-08-15 10:48:48 +01003427i915_vma_create(struct drm_i915_gem_object *obj,
3428 struct i915_address_space *vm,
3429 const struct i915_ggtt_view *view)
3430{
3431 GEM_BUG_ON(view && !i915_is_ggtt(vm));
Chris Wilson058d88c2016-08-15 10:49:06 +01003432 GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
Chris Wilson81a8aa42016-08-15 10:48:48 +01003433
Chris Wilson058d88c2016-08-15 10:49:06 +01003434 return __i915_vma_create(obj, vm, view);
3435}
3436
3437struct i915_vma *
3438i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3439 struct i915_address_space *vm,
3440 const struct i915_ggtt_view *view)
3441{
3442 struct i915_vma *vma;
3443
3444 list_for_each_entry_reverse(vma, &obj->vma_list, obj_link)
3445 if (vma_matches(vma, vm, view))
3446 return vma;
3447
3448 return NULL;
Chris Wilson81a8aa42016-08-15 10:48:48 +01003449}
3450
3451struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003452i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003453 struct i915_address_space *vm,
3454 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003455{
3456 struct i915_vma *vma;
3457
Chris Wilson058d88c2016-08-15 10:49:06 +01003458 GEM_BUG_ON(view && !i915_is_ggtt(vm));
3459
3460 vma = i915_gem_obj_to_vma(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003461 if (!vma)
Chris Wilson058d88c2016-08-15 10:49:06 +01003462 vma = __i915_vma_create(obj, vm, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003463
Chris Wilson3272db52016-08-04 16:32:32 +01003464 GEM_BUG_ON(i915_vma_is_closed(vma));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003465 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003466}
3467
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003468static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003469rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003470 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003471 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003472 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003473{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003474 unsigned int column, row;
3475 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003476
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003477 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003478 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003479 for (row = 0; row < height; row++) {
3480 st->nents++;
3481 /* We don't need the pages, but need to initialize
3482 * the entries so the sg list can be happily traversed.
3483 * The only thing we need are DMA addresses.
3484 */
3485 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003486 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003487 sg_dma_len(sg) = PAGE_SIZE;
3488 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003489 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003490 }
3491 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003492
3493 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003494}
3495
3496static struct sg_table *
Ville Syrjälä6687c902015-09-15 13:16:41 +03003497intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003498 struct drm_i915_gem_object *obj)
3499{
Dave Gordon85d12252016-05-20 11:54:06 +01003500 const size_t n_pages = obj->base.size / PAGE_SIZE;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003501 unsigned int size = intel_rotation_info_size(rot_info);
Dave Gordon85d12252016-05-20 11:54:06 +01003502 struct sgt_iter sgt_iter;
3503 dma_addr_t dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003504 unsigned long i;
3505 dma_addr_t *page_addr_list;
3506 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003507 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003508 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003509
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003510 /* Allocate a temporary list of source pages for random access. */
Dave Gordon85d12252016-05-20 11:54:06 +01003511 page_addr_list = drm_malloc_gfp(n_pages,
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003512 sizeof(dma_addr_t),
3513 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003514 if (!page_addr_list)
3515 return ERR_PTR(ret);
3516
3517 /* Allocate target SG list. */
3518 st = kmalloc(sizeof(*st), GFP_KERNEL);
3519 if (!st)
3520 goto err_st_alloc;
3521
Ville Syrjälä6687c902015-09-15 13:16:41 +03003522 ret = sg_alloc_table(st, size, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003523 if (ret)
3524 goto err_sg_alloc;
3525
3526 /* Populate source page list from the object. */
3527 i = 0;
Dave Gordon85d12252016-05-20 11:54:06 +01003528 for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
3529 page_addr_list[i++] = dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003530
Dave Gordon85d12252016-05-20 11:54:06 +01003531 GEM_BUG_ON(i != n_pages);
Ville Syrjälä11f20322016-02-15 22:54:46 +02003532 st->nents = 0;
3533 sg = st->sgl;
3534
Ville Syrjälä6687c902015-09-15 13:16:41 +03003535 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
3536 sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
3537 rot_info->plane[i].width, rot_info->plane[i].height,
3538 rot_info->plane[i].stride, st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003539 }
3540
Ville Syrjälä6687c902015-09-15 13:16:41 +03003541 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
3542 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003543
3544 drm_free_large(page_addr_list);
3545
3546 return st;
3547
3548err_sg_alloc:
3549 kfree(st);
3550err_st_alloc:
3551 drm_free_large(page_addr_list);
3552
Ville Syrjälä6687c902015-09-15 13:16:41 +03003553 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
3554 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3555
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003556 return ERR_PTR(ret);
3557}
3558
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003559static struct sg_table *
3560intel_partial_pages(const struct i915_ggtt_view *view,
3561 struct drm_i915_gem_object *obj)
3562{
3563 struct sg_table *st;
3564 struct scatterlist *sg;
3565 struct sg_page_iter obj_sg_iter;
3566 int ret = -ENOMEM;
3567
3568 st = kmalloc(sizeof(*st), GFP_KERNEL);
3569 if (!st)
3570 goto err_st_alloc;
3571
3572 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3573 if (ret)
3574 goto err_sg_alloc;
3575
3576 sg = st->sgl;
3577 st->nents = 0;
3578 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3579 view->params.partial.offset)
3580 {
3581 if (st->nents >= view->params.partial.size)
3582 break;
3583
3584 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3585 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3586 sg_dma_len(sg) = PAGE_SIZE;
3587
3588 sg = sg_next(sg);
3589 st->nents++;
3590 }
3591
3592 return st;
3593
3594err_sg_alloc:
3595 kfree(st);
3596err_st_alloc:
3597 return ERR_PTR(ret);
3598}
3599
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003600static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003601i915_get_ggtt_vma_pages(struct i915_vma *vma)
3602{
3603 int ret = 0;
3604
Chris Wilson247177d2016-08-15 10:48:47 +01003605 if (vma->pages)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003606 return 0;
3607
3608 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003609 vma->pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003610 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
Chris Wilson247177d2016-08-15 10:48:47 +01003611 vma->pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003612 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003613 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003614 vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003615 else
3616 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3617 vma->ggtt_view.type);
3618
Chris Wilson247177d2016-08-15 10:48:47 +01003619 if (!vma->pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003620 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003621 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003622 ret = -EINVAL;
Chris Wilson247177d2016-08-15 10:48:47 +01003623 } else if (IS_ERR(vma->pages)) {
3624 ret = PTR_ERR(vma->pages);
3625 vma->pages = NULL;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003626 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3627 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003628 }
3629
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003630 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003631}
3632
3633/**
3634 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3635 * @vma: VMA to map
3636 * @cache_level: mapping cache level
3637 * @flags: flags like global or local mapping
3638 *
3639 * DMA addresses are taken from the scatter-gather table of this object (or of
3640 * this VMA in case of non-default GGTT views) and PTE entries set up.
3641 * Note that DMA addresses are also the only part of the SG table we care about.
3642 */
3643int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3644 u32 flags)
3645{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003646 u32 bind_flags;
Chris Wilson3272db52016-08-04 16:32:32 +01003647 u32 vma_flags;
3648 int ret;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003649
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003650 if (WARN_ON(flags == 0))
3651 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003652
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003653 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003654 if (flags & PIN_GLOBAL)
Chris Wilson3272db52016-08-04 16:32:32 +01003655 bind_flags |= I915_VMA_GLOBAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003656 if (flags & PIN_USER)
Chris Wilson3272db52016-08-04 16:32:32 +01003657 bind_flags |= I915_VMA_LOCAL_BIND;
Daniel Vetter08755462015-04-20 09:04:05 -07003658
Chris Wilson3272db52016-08-04 16:32:32 +01003659 vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Daniel Vetter08755462015-04-20 09:04:05 -07003660 if (flags & PIN_UPDATE)
Chris Wilson3272db52016-08-04 16:32:32 +01003661 bind_flags |= vma_flags;
Daniel Vetter08755462015-04-20 09:04:05 -07003662 else
Chris Wilson3272db52016-08-04 16:32:32 +01003663 bind_flags &= ~vma_flags;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003664 if (bind_flags == 0)
3665 return 0;
3666
Chris Wilson3272db52016-08-04 16:32:32 +01003667 if (vma_flags == 0 && vma->vm->allocate_va_range) {
Chris Wilson596c5922016-02-26 11:03:20 +00003668 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003669 ret = vma->vm->allocate_va_range(vma->vm,
3670 vma->node.start,
3671 vma->node.size);
3672 if (ret)
3673 return ret;
3674 }
3675
3676 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003677 if (ret)
3678 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003679
Chris Wilson3272db52016-08-04 16:32:32 +01003680 vma->flags |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003681 return 0;
3682}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003683
Chris Wilson8ef85612016-04-28 09:56:39 +01003684void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
3685{
3686 void __iomem *ptr;
3687
Chris Wilsone5cdb222016-08-15 10:48:56 +01003688 /* Access through the GTT requires the device to be awake. */
3689 assert_rpm_wakelock_held(to_i915(vma->vm->dev));
3690
Chris Wilson8ef85612016-04-28 09:56:39 +01003691 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson05a20d02016-08-18 17:16:55 +01003692 if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
Chris Wilson406ea8d2016-07-20 13:31:55 +01003693 return IO_ERR_PTR(-ENODEV);
Chris Wilson8ef85612016-04-28 09:56:39 +01003694
Chris Wilson3272db52016-08-04 16:32:32 +01003695 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
3696 GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
Chris Wilson8ef85612016-04-28 09:56:39 +01003697
3698 ptr = vma->iomap;
3699 if (ptr == NULL) {
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003700 ptr = io_mapping_map_wc(&i915_vm_to_ggtt(vma->vm)->mappable,
Chris Wilson8ef85612016-04-28 09:56:39 +01003701 vma->node.start,
3702 vma->node.size);
3703 if (ptr == NULL)
Chris Wilson406ea8d2016-07-20 13:31:55 +01003704 return IO_ERR_PTR(-ENOMEM);
Chris Wilson8ef85612016-04-28 09:56:39 +01003705
3706 vma->iomap = ptr;
3707 }
3708
Chris Wilson20dfbde2016-08-04 16:32:30 +01003709 __i915_vma_pin(vma);
Chris Wilson8ef85612016-04-28 09:56:39 +01003710 return ptr;
3711}
Chris Wilson19880c42016-08-15 10:49:05 +01003712
3713void i915_vma_unpin_and_release(struct i915_vma **p_vma)
3714{
3715 struct i915_vma *vma;
3716
3717 vma = fetch_and_zero(p_vma);
3718 if (!vma)
3719 return;
3720
3721 i915_vma_unpin(vma);
3722 i915_vma_put(vma);
3723}