blob: 8aca11f5f4467bfdf97123627f885ff89be0a9cf [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
Chris Wilsond07f0e52016-10-28 13:58:44 +010034#include "intel_frontbuffer.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010035
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +010036#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)
37
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000038/**
39 * DOC: Global GTT views
40 *
41 * Background and previous state
42 *
43 * Historically objects could exists (be bound) in global GTT space only as
44 * singular instances with a view representing all of the object's backing pages
45 * in a linear fashion. This view will be called a normal view.
46 *
47 * To support multiple views of the same object, where the number of mapped
48 * pages is not equal to the backing store, or where the layout of the pages
49 * is not linear, concept of a GGTT view was added.
50 *
51 * One example of an alternative view is a stereo display driven by a single
52 * image. In this case we would have a framebuffer looking like this
53 * (2x2 pages):
54 *
55 * 12
56 * 34
57 *
58 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
59 * rendering. In contrast, fed to the display engine would be an alternative
60 * view which could look something like this:
61 *
62 * 1212
63 * 3434
64 *
65 * In this example both the size and layout of pages in the alternative view is
66 * different from the normal view.
67 *
68 * Implementation and usage
69 *
70 * GGTT views are implemented using VMAs and are distinguished via enum
71 * i915_ggtt_view_type and struct i915_ggtt_view.
72 *
73 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020074 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
75 * renaming in large amounts of code. They take the struct i915_ggtt_view
76 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000077 *
78 * As a helper for callers which are only interested in the normal view,
79 * globally const i915_ggtt_view_normal singleton instance exists. All old core
80 * GEM API functions, the ones not taking the view parameter, are operating on,
81 * or with the normal GGTT view.
82 *
83 * Code wanting to add or use a new GGTT view needs to:
84 *
85 * 1. Add a new enum with a suitable name.
86 * 2. Extend the metadata in the i915_ggtt_view structure if required.
87 * 3. Add support to i915_get_vma_pages().
88 *
89 * New views are required to build a scatter-gather table from within the
90 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
91 * exists for the lifetime of an VMA.
92 *
93 * Core API is designed to have copy semantics which means that passed in
94 * struct i915_ggtt_view does not need to be persistent (left around after
95 * calling the core API functions).
96 *
97 */
98
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020099static int
100i915_get_ggtt_vma_pages(struct i915_vma *vma);
101
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200102const struct i915_ggtt_view i915_ggtt_view_normal = {
103 .type = I915_GGTT_VIEW_NORMAL,
104};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200105const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200106 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200107};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000108
Chris Wilsonc0336662016-05-06 15:40:21 +0100109int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
110 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200111{
Chris Wilson1893a712014-09-19 11:56:27 +0100112 bool has_aliasing_ppgtt;
113 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100114 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100115
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800116 has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
117 has_full_ppgtt = dev_priv->info.has_full_ppgtt;
118 has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100119
Zhi Wange320d402016-09-06 12:04:12 +0800120 if (intel_vgpu_active(dev_priv)) {
121 /* emulation is too hard */
122 has_full_ppgtt = false;
123 has_full_48bit_ppgtt = false;
124 }
Yu Zhang71ba2d62015-02-10 19:05:54 +0800125
Chris Wilson0e4ca102016-04-29 13:18:22 +0100126 if (!has_aliasing_ppgtt)
127 return 0;
128
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000129 /*
130 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
131 * execlists, the sole mechanism available to submit work.
132 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100133 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200134 return 0;
135
136 if (enable_ppgtt == 1)
137 return 1;
138
Chris Wilson1893a712014-09-19 11:56:27 +0100139 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200140 return 2;
141
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100142 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
143 return 3;
144
Daniel Vetter93a25a92014-03-06 09:40:43 +0100145#ifdef CONFIG_INTEL_IOMMU
146 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilsonc0336662016-05-06 15:40:21 +0100147 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100148 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200149 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100150 }
151#endif
152
Jesse Barnes62942ed2014-06-13 09:28:33 -0700153 /* Early VLV doesn't have this */
Chris Wilson91c8a322016-07-05 10:40:23 +0100154 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700155 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
156 return 0;
157 }
158
Zhi Wange320d402016-09-06 12:04:12 +0800159 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100160 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000161 else
162 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100163}
164
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200165static int ppgtt_bind_vma(struct i915_vma *vma,
166 enum i915_cache_level cache_level,
167 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200168{
169 u32 pte_flags = 0;
170
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100171 vma->pages = vma->obj->mm.pages;
Chris Wilson247177d2016-08-15 10:48:47 +0100172
Daniel Vetter47552652015-04-14 17:35:24 +0200173 /* Currently applicable only to VLV */
174 if (vma->obj->gt_ro)
175 pte_flags |= PTE_READ_ONLY;
176
Chris Wilson247177d2016-08-15 10:48:47 +0100177 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter47552652015-04-14 17:35:24 +0200178 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200179
180 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200181}
182
183static void ppgtt_unbind_vma(struct i915_vma *vma)
184{
185 vma->vm->clear_range(vma->vm,
186 vma->node.start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200187 vma->size);
Daniel Vetter47552652015-04-14 17:35:24 +0200188}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800189
Daniel Vetter2c642b02015-04-14 17:35:26 +0200190static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200191 enum i915_cache_level level)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200193 gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700194 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300195
196 switch (level) {
197 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800198 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300199 break;
200 case I915_CACHE_WT:
201 pte |= PPAT_DISPLAY_ELLC_INDEX;
202 break;
203 default:
204 pte |= PPAT_CACHED_INDEX;
205 break;
206 }
207
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700208 return pte;
209}
210
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300211static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
212 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800213{
Michel Thierry07749ef2015-03-16 16:00:54 +0000214 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800215 pde |= addr;
216 if (level != I915_CACHE_NONE)
217 pde |= PPAT_CACHED_PDE_INDEX;
218 else
219 pde |= PPAT_UNCACHED_INDEX;
220 return pde;
221}
222
Michel Thierry762d9932015-07-30 11:05:29 +0100223#define gen8_pdpe_encode gen8_pde_encode
224#define gen8_pml4e_encode gen8_pde_encode
225
Michel Thierry07749ef2015-03-16 16:00:54 +0000226static gen6_pte_t snb_pte_encode(dma_addr_t addr,
227 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200228 u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700229{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200230 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky54d12522012-09-24 16:44:32 -0700231 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700232
233 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100234 case I915_CACHE_L3_LLC:
235 case I915_CACHE_LLC:
236 pte |= GEN6_PTE_CACHE_LLC;
237 break;
238 case I915_CACHE_NONE:
239 pte |= GEN6_PTE_UNCACHED;
240 break;
241 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100242 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100243 }
244
245 return pte;
246}
247
Michel Thierry07749ef2015-03-16 16:00:54 +0000248static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
249 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200250 u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100251{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200252 gen6_pte_t pte = GEN6_PTE_VALID;
Chris Wilson350ec882013-08-06 13:17:02 +0100253 pte |= GEN6_PTE_ADDR_ENCODE(addr);
254
255 switch (level) {
256 case I915_CACHE_L3_LLC:
257 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700258 break;
259 case I915_CACHE_LLC:
260 pte |= GEN6_PTE_CACHE_LLC;
261 break;
262 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700263 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700264 break;
265 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100266 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700267 }
268
Ben Widawsky54d12522012-09-24 16:44:32 -0700269 return pte;
270}
271
Michel Thierry07749ef2015-03-16 16:00:54 +0000272static gen6_pte_t byt_pte_encode(dma_addr_t addr,
273 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200274 u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700275{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200276 gen6_pte_t pte = GEN6_PTE_VALID;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700277 pte |= GEN6_PTE_ADDR_ENCODE(addr);
278
Akash Goel24f3a8c2014-06-17 10:59:42 +0530279 if (!(flags & PTE_READ_ONLY))
280 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700281
282 if (level != I915_CACHE_NONE)
283 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
284
285 return pte;
286}
287
Michel Thierry07749ef2015-03-16 16:00:54 +0000288static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
289 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200290 u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700291{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200292 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700293 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700294
295 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700296 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700297
298 return pte;
299}
300
Michel Thierry07749ef2015-03-16 16:00:54 +0000301static gen6_pte_t iris_pte_encode(dma_addr_t addr,
302 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200303 u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700304{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200305 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700306 pte |= HSW_PTE_ADDR_ENCODE(addr);
307
Chris Wilson651d7942013-08-08 14:41:10 +0100308 switch (level) {
309 case I915_CACHE_NONE:
310 break;
311 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000312 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100313 break;
314 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000315 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100316 break;
317 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700318
319 return pte;
320}
321
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000322static int __setup_page_dma(struct drm_i915_private *dev_priv,
Mika Kuoppalac114f762015-06-25 18:35:13 +0300323 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000324{
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000325 struct device *kdev = &dev_priv->drm.pdev->dev;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000326
Mika Kuoppalac114f762015-06-25 18:35:13 +0300327 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300328 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000329 return -ENOMEM;
330
David Weinehallc49d13e2016-08-22 13:32:42 +0300331 p->daddr = dma_map_page(kdev,
Chris Wilsonf51455d2017-01-10 14:47:34 +0000332 p->page, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300333
David Weinehallc49d13e2016-08-22 13:32:42 +0300334 if (dma_mapping_error(kdev, p->daddr)) {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300335 __free_page(p->page);
336 return -EINVAL;
337 }
338
Michel Thierry1266cdb2015-03-24 17:06:33 +0000339 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000340}
341
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000342static int setup_page_dma(struct drm_i915_private *dev_priv,
343 struct i915_page_dma *p)
Mika Kuoppalac114f762015-06-25 18:35:13 +0300344{
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000345 return __setup_page_dma(dev_priv, p, I915_GFP_DMA);
Mika Kuoppalac114f762015-06-25 18:35:13 +0300346}
347
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000348static void cleanup_page_dma(struct drm_i915_private *dev_priv,
349 struct i915_page_dma *p)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300350{
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000351 struct pci_dev *pdev = dev_priv->drm.pdev;
David Weinehall52a05c32016-08-22 13:32:44 +0300352
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300353 if (WARN_ON(!p->page))
354 return;
355
Chris Wilsonf51455d2017-01-10 14:47:34 +0000356 dma_unmap_page(&pdev->dev, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300357 __free_page(p->page);
358 memset(p, 0, sizeof(*p));
359}
360
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300361static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300362{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300363 return kmap_atomic(p->page);
364}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300365
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300366/* We use the flushing unmap only with ppgtt structures:
367 * page directories, page tables and scratch pages.
368 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100369static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300370{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300371 /* There are only few exceptions for gen >=6. chv and bxt.
372 * And we are not sure about the latter so play safe for now.
373 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200374 if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300375 drm_clflush_virt_range(vaddr, PAGE_SIZE);
376
377 kunmap_atomic(vaddr);
378}
379
Mika Kuoppala567047b2015-06-25 18:35:12 +0300380#define kmap_px(px) kmap_page_dma(px_base(px))
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100381#define kunmap_px(ppgtt, vaddr) \
Chris Wilson49d73912016-11-29 09:50:08 +0000382 kunmap_page_dma((ppgtt)->base.i915, (vaddr))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300383
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000384#define setup_px(dev_priv, px) setup_page_dma((dev_priv), px_base(px))
385#define cleanup_px(dev_priv, px) cleanup_page_dma((dev_priv), px_base(px))
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100386#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
387#define fill32_px(dev_priv, px, v) \
388 fill_page_dma_32((dev_priv), px_base(px), (v))
Mika Kuoppala567047b2015-06-25 18:35:12 +0300389
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100390static void fill_page_dma(struct drm_i915_private *dev_priv,
391 struct i915_page_dma *p, const uint64_t val)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300392{
393 int i;
394 uint64_t * const vaddr = kmap_page_dma(p);
395
396 for (i = 0; i < 512; i++)
397 vaddr[i] = val;
398
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100399 kunmap_page_dma(dev_priv, vaddr);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300400}
401
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100402static void fill_page_dma_32(struct drm_i915_private *dev_priv,
403 struct i915_page_dma *p, const uint32_t val32)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300404{
405 uint64_t v = val32;
406
407 v = v << 32 | val32;
408
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100409 fill_page_dma(dev_priv, p, v);
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300410}
411
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100412static int
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000413setup_scratch_page(struct drm_i915_private *dev_priv,
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +0100414 struct i915_page_dma *scratch,
415 gfp_t gfp)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300416{
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000417 return __setup_page_dma(dev_priv, scratch, gfp | __GFP_ZERO);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300418}
419
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000420static void cleanup_scratch_page(struct drm_i915_private *dev_priv,
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100421 struct i915_page_dma *scratch)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300422{
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000423 cleanup_page_dma(dev_priv, scratch);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300424}
425
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000426static struct i915_page_table *alloc_pt(struct drm_i915_private *dev_priv)
Ben Widawsky06fda602015-02-24 16:22:36 +0000427{
Michel Thierryec565b32015-04-08 12:13:23 +0100428 struct i915_page_table *pt;
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000429 const size_t count = INTEL_GEN(dev_priv) >= 8 ? GEN8_PTES : GEN6_PTES;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000430 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000431
432 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
433 if (!pt)
434 return ERR_PTR(-ENOMEM);
435
Ben Widawsky678d96f2015-03-16 16:00:56 +0000436 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
437 GFP_KERNEL);
438
439 if (!pt->used_ptes)
440 goto fail_bitmap;
441
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000442 ret = setup_px(dev_priv, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000443 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300444 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000445
446 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000447
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300448fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000449 kfree(pt->used_ptes);
450fail_bitmap:
451 kfree(pt);
452
453 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000454}
455
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000456static void free_pt(struct drm_i915_private *dev_priv,
457 struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000458{
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000459 cleanup_px(dev_priv, pt);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300460 kfree(pt->used_ptes);
461 kfree(pt);
462}
463
464static void gen8_initialize_pt(struct i915_address_space *vm,
465 struct i915_page_table *pt)
466{
467 gen8_pte_t scratch_pte;
468
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100469 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200470 I915_CACHE_LLC);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300471
Chris Wilson49d73912016-11-29 09:50:08 +0000472 fill_px(vm->i915, pt, scratch_pte);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300473}
474
475static void gen6_initialize_pt(struct i915_address_space *vm,
476 struct i915_page_table *pt)
477{
478 gen6_pte_t scratch_pte;
479
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100480 WARN_ON(vm->scratch_page.daddr == 0);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300481
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100482 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200483 I915_CACHE_LLC, 0);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300484
Chris Wilson49d73912016-11-29 09:50:08 +0000485 fill32_px(vm->i915, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000486}
487
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000488static struct i915_page_directory *alloc_pd(struct drm_i915_private *dev_priv)
Ben Widawsky06fda602015-02-24 16:22:36 +0000489{
Michel Thierryec565b32015-04-08 12:13:23 +0100490 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100491 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000492
493 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
494 if (!pd)
495 return ERR_PTR(-ENOMEM);
496
Michel Thierry33c88192015-04-08 12:13:33 +0100497 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
498 sizeof(*pd->used_pdes), GFP_KERNEL);
499 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300500 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100501
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000502 ret = setup_px(dev_priv, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100503 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300504 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100505
Ben Widawsky06fda602015-02-24 16:22:36 +0000506 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100507
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300508fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100509 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300510fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100511 kfree(pd);
512
513 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000514}
515
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000516static void free_pd(struct drm_i915_private *dev_priv,
517 struct i915_page_directory *pd)
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300518{
519 if (px_page(pd)) {
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000520 cleanup_px(dev_priv, pd);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300521 kfree(pd->used_pdes);
522 kfree(pd);
523 }
524}
525
526static void gen8_initialize_pd(struct i915_address_space *vm,
527 struct i915_page_directory *pd)
528{
529 gen8_pde_t scratch_pde;
530
531 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
532
Chris Wilson49d73912016-11-29 09:50:08 +0000533 fill_px(vm->i915, pd, scratch_pde);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300534}
535
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000536static int __pdp_init(struct drm_i915_private *dev_priv,
Michel Thierry6ac18502015-07-29 17:23:46 +0100537 struct i915_page_directory_pointer *pdp)
538{
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000539 size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
Michel Thierry6ac18502015-07-29 17:23:46 +0100540
541 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
542 sizeof(unsigned long),
543 GFP_KERNEL);
544 if (!pdp->used_pdpes)
545 return -ENOMEM;
546
547 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
548 GFP_KERNEL);
549 if (!pdp->page_directory) {
550 kfree(pdp->used_pdpes);
551 /* the PDP might be the statically allocated top level. Keep it
552 * as clean as possible */
553 pdp->used_pdpes = NULL;
554 return -ENOMEM;
555 }
556
557 return 0;
558}
559
560static void __pdp_fini(struct i915_page_directory_pointer *pdp)
561{
562 kfree(pdp->used_pdpes);
563 kfree(pdp->page_directory);
564 pdp->page_directory = NULL;
565}
566
Michel Thierry762d9932015-07-30 11:05:29 +0100567static struct
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000568i915_page_directory_pointer *alloc_pdp(struct drm_i915_private *dev_priv)
Michel Thierry762d9932015-07-30 11:05:29 +0100569{
570 struct i915_page_directory_pointer *pdp;
571 int ret = -ENOMEM;
572
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000573 WARN_ON(!USES_FULL_48BIT_PPGTT(dev_priv));
Michel Thierry762d9932015-07-30 11:05:29 +0100574
575 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
576 if (!pdp)
577 return ERR_PTR(-ENOMEM);
578
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000579 ret = __pdp_init(dev_priv, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100580 if (ret)
581 goto fail_bitmap;
582
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000583 ret = setup_px(dev_priv, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100584 if (ret)
585 goto fail_page_m;
586
587 return pdp;
588
589fail_page_m:
590 __pdp_fini(pdp);
591fail_bitmap:
592 kfree(pdp);
593
594 return ERR_PTR(ret);
595}
596
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000597static void free_pdp(struct drm_i915_private *dev_priv,
Michel Thierry6ac18502015-07-29 17:23:46 +0100598 struct i915_page_directory_pointer *pdp)
599{
600 __pdp_fini(pdp);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000601 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
602 cleanup_px(dev_priv, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100603 kfree(pdp);
604 }
605}
606
Michel Thierry69ab76f2015-07-29 17:23:55 +0100607static void gen8_initialize_pdp(struct i915_address_space *vm,
608 struct i915_page_directory_pointer *pdp)
609{
610 gen8_ppgtt_pdpe_t scratch_pdpe;
611
612 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
613
Chris Wilson49d73912016-11-29 09:50:08 +0000614 fill_px(vm->i915, pdp, scratch_pdpe);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100615}
616
617static void gen8_initialize_pml4(struct i915_address_space *vm,
618 struct i915_pml4 *pml4)
619{
620 gen8_ppgtt_pml4e_t scratch_pml4e;
621
622 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
623 I915_CACHE_LLC);
624
Chris Wilson49d73912016-11-29 09:50:08 +0000625 fill_px(vm->i915, pml4, scratch_pml4e);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100626}
627
Michel Thierry762d9932015-07-30 11:05:29 +0100628static void
Matthew Auld5c693b22016-12-13 16:05:10 +0000629gen8_setup_pdpe(struct i915_hw_ppgtt *ppgtt,
630 struct i915_page_directory_pointer *pdp,
631 struct i915_page_directory *pd,
632 int index)
Michel Thierry762d9932015-07-30 11:05:29 +0100633{
634 gen8_ppgtt_pdpe_t *page_directorypo;
635
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000636 if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
Michel Thierry762d9932015-07-30 11:05:29 +0100637 return;
638
639 page_directorypo = kmap_px(pdp);
640 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
641 kunmap_px(ppgtt, page_directorypo);
642}
643
644static void
Matthew Auld56843102016-12-13 16:05:11 +0000645gen8_setup_pml4e(struct i915_hw_ppgtt *ppgtt,
646 struct i915_pml4 *pml4,
647 struct i915_page_directory_pointer *pdp,
648 int index)
Michel Thierry762d9932015-07-30 11:05:29 +0100649{
650 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
651
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000652 WARN_ON(!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)));
Michel Thierry762d9932015-07-30 11:05:29 +0100653 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
654 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100655}
656
Ben Widawsky94e409c2013-11-04 22:29:36 -0800657/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100658static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100659 unsigned entry,
660 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800661{
Chris Wilson7e37f882016-08-02 22:50:21 +0100662 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000663 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800664 int ret;
665
666 BUG_ON(entry >= 4);
667
John Harrison5fb9de12015-05-29 17:44:07 +0100668 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800669 if (ret)
670 return ret;
671
Chris Wilsonb5321f32016-08-02 22:50:18 +0100672 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
673 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
674 intel_ring_emit(ring, upper_32_bits(addr));
675 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
676 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
677 intel_ring_emit(ring, lower_32_bits(addr));
678 intel_ring_advance(ring);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800679
680 return 0;
681}
682
Michel Thierry2dba3232015-07-30 11:06:23 +0100683static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
684 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800685{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800686 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800687
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100688 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300689 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
690
John Harrisone85b26d2015-05-29 17:43:56 +0100691 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800692 if (ret)
693 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800694 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800695
Ben Widawskyeeb94882013-12-06 14:11:10 -0800696 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800697}
698
Michel Thierry2dba3232015-07-30 11:06:23 +0100699static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
700 struct drm_i915_gem_request *req)
701{
702 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
703}
704
Mika Kuoppalafce93752016-10-31 17:24:46 +0200705/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
706 * the page table structures, we mark them dirty so that
707 * context switching/execlist queuing code takes extra steps
708 * to ensure that tlbs are flushed.
709 */
710static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
711{
Chris Wilson49d73912016-11-29 09:50:08 +0000712 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
Mika Kuoppalafce93752016-10-31 17:24:46 +0200713}
714
Michał Winiarski2ce51792016-10-13 14:02:42 +0200715/* Removes entries from a single page table, releasing it if it's empty.
716 * Caller can use the return value to update higher-level entries.
717 */
718static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200719 struct i915_page_table *pt,
720 uint64_t start,
721 uint64_t length)
Ben Widawsky459108b2013-11-02 21:07:23 -0700722{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300723 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200724 unsigned int num_entries = gen8_pte_count(start, length);
Mika Kuoppala37c63932016-11-01 15:27:36 +0200725 unsigned int pte = gen8_pte_index(start);
726 unsigned int pte_end = pte + num_entries;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200727 gen8_pte_t *pt_vaddr;
728 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
729 I915_CACHE_LLC);
730
731 if (WARN_ON(!px_page(pt)))
Michał Winiarski2ce51792016-10-13 14:02:42 +0200732 return false;
Ben Widawsky459108b2013-11-02 21:07:23 -0700733
Mika Kuoppala37c63932016-11-01 15:27:36 +0200734 GEM_BUG_ON(pte_end > GEN8_PTES);
735
736 bitmap_clear(pt->used_ptes, pte, num_entries);
Ben Widawsky06fda602015-02-24 16:22:36 +0000737
Zhi Wanga18dbba2016-11-29 14:55:16 +0800738 if (bitmap_empty(pt->used_ptes, GEN8_PTES))
Michał Winiarski2ce51792016-10-13 14:02:42 +0200739 return true;
Michał Winiarski2ce51792016-10-13 14:02:42 +0200740
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200741 pt_vaddr = kmap_px(pt);
Ben Widawsky06fda602015-02-24 16:22:36 +0000742
Mika Kuoppala37c63932016-11-01 15:27:36 +0200743 while (pte < pte_end)
744 pt_vaddr[pte++] = scratch_pte;
Ben Widawsky06fda602015-02-24 16:22:36 +0000745
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200746 kunmap_px(ppgtt, pt_vaddr);
Michał Winiarski2ce51792016-10-13 14:02:42 +0200747
748 return false;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200749}
750
Michał Winiarski2ce51792016-10-13 14:02:42 +0200751/* Removes entries from a single page dir, releasing it if it's empty.
752 * Caller can use the return value to update higher-level entries
753 */
754static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200755 struct i915_page_directory *pd,
756 uint64_t start,
757 uint64_t length)
758{
Michał Winiarski2ce51792016-10-13 14:02:42 +0200759 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200760 struct i915_page_table *pt;
761 uint64_t pde;
Michał Winiarski2ce51792016-10-13 14:02:42 +0200762 gen8_pde_t *pde_vaddr;
763 gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
764 I915_CACHE_LLC);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200765
766 gen8_for_each_pde(pt, pd, start, length, pde) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000767 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100768 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000769
Michał Winiarski2ce51792016-10-13 14:02:42 +0200770 if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
771 __clear_bit(pde, pd->used_pdes);
772 pde_vaddr = kmap_px(pd);
773 pde_vaddr[pde] = scratch_pde;
774 kunmap_px(ppgtt, pde_vaddr);
Chris Wilson49d73912016-11-29 09:50:08 +0000775 free_pt(vm->i915, pt);
Michał Winiarski2ce51792016-10-13 14:02:42 +0200776 }
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200777 }
Michał Winiarski2ce51792016-10-13 14:02:42 +0200778
Zhi Wanga18dbba2016-11-29 14:55:16 +0800779 if (bitmap_empty(pd->used_pdes, I915_PDES))
Michał Winiarski2ce51792016-10-13 14:02:42 +0200780 return true;
Michał Winiarski2ce51792016-10-13 14:02:42 +0200781
782 return false;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200783}
Ben Widawsky06fda602015-02-24 16:22:36 +0000784
Michał Winiarski2ce51792016-10-13 14:02:42 +0200785/* Removes entries from a single page dir pointer, releasing it if it's empty.
786 * Caller can use the return value to update higher-level entries
787 */
788static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200789 struct i915_page_directory_pointer *pdp,
790 uint64_t start,
791 uint64_t length)
792{
Michał Winiarski2ce51792016-10-13 14:02:42 +0200793 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200794 struct i915_page_directory *pd;
795 uint64_t pdpe;
796
797 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
798 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100799 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000800
Michał Winiarski2ce51792016-10-13 14:02:42 +0200801 if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
802 __clear_bit(pdpe, pdp->used_pdpes);
Matthew Auld9e65a372016-12-13 16:05:12 +0000803 gen8_setup_pdpe(ppgtt, pdp, vm->scratch_pd, pdpe);
Chris Wilson49d73912016-11-29 09:50:08 +0000804 free_pd(vm->i915, pd);
Michał Winiarski2ce51792016-10-13 14:02:42 +0200805 }
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200806 }
Michał Winiarski2ce51792016-10-13 14:02:42 +0200807
Mika Kuoppalafce93752016-10-31 17:24:46 +0200808 mark_tlbs_dirty(ppgtt);
809
Zhi Wanga18dbba2016-11-29 14:55:16 +0800810 if (bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)))
Michał Winiarski2ce51792016-10-13 14:02:42 +0200811 return true;
Michał Winiarski2ce51792016-10-13 14:02:42 +0200812
813 return false;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200814}
Ben Widawsky459108b2013-11-02 21:07:23 -0700815
Michał Winiarski2ce51792016-10-13 14:02:42 +0200816/* Removes entries from a single pml4.
817 * This is the top-level structure in 4-level page tables used on gen8+.
818 * Empty entries are always scratch pml4e.
819 */
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200820static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
821 struct i915_pml4 *pml4,
822 uint64_t start,
823 uint64_t length)
824{
Michał Winiarski2ce51792016-10-13 14:02:42 +0200825 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200826 struct i915_page_directory_pointer *pdp;
827 uint64_t pml4e;
Michał Winiarski2ce51792016-10-13 14:02:42 +0200828
Chris Wilson49d73912016-11-29 09:50:08 +0000829 GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
Ben Widawsky459108b2013-11-02 21:07:23 -0700830
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200831 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
832 if (WARN_ON(!pml4->pdps[pml4e]))
833 break;
Ben Widawsky459108b2013-11-02 21:07:23 -0700834
Michał Winiarski2ce51792016-10-13 14:02:42 +0200835 if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
836 __clear_bit(pml4e, pml4->used_pml4es);
Matthew Auld9e65a372016-12-13 16:05:12 +0000837 gen8_setup_pml4e(ppgtt, pml4, vm->scratch_pdp, pml4e);
Chris Wilson49d73912016-11-29 09:50:08 +0000838 free_pdp(vm->i915, pdp);
Michał Winiarski2ce51792016-10-13 14:02:42 +0200839 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700840 }
841}
842
Michel Thierryf9b5b782015-07-30 11:02:49 +0100843static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200844 uint64_t start, uint64_t length)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700845{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300846 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100847
Chris Wilsonc6385c92016-11-29 12:42:05 +0000848 if (USES_FULL_48BIT_PPGTT(vm->i915))
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200849 gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
850 else
851 gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100852}
853
854static void
855gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
856 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100857 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100858 uint64_t start,
859 enum i915_cache_level cache_level)
860{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300861 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000862 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100863 unsigned pdpe = gen8_pdpe_index(start);
864 unsigned pde = gen8_pde_index(start);
865 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700866
Chris Wilson6f1cc992013-12-31 15:50:31 +0000867 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700868
Michel Thierry3387d432015-08-03 09:52:47 +0100869 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000870 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100871 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100872 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300873 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000874 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800875
876 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100877 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200878 cache_level);
Michel Thierry07749ef2015-03-16 16:00:54 +0000879 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300880 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000881 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000882 if (++pde == I915_PDES) {
Chris Wilsonc6385c92016-11-29 12:42:05 +0000883 if (++pdpe == I915_PDPES_PER_PDP(vm->i915))
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100884 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800885 pde = 0;
886 }
887 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700888 }
889 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300890
891 if (pt_vaddr)
892 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700893}
894
Michel Thierryf9b5b782015-07-30 11:02:49 +0100895static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
896 struct sg_table *pages,
897 uint64_t start,
898 enum i915_cache_level cache_level,
899 u32 unused)
900{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300901 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100902 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100903
Michel Thierry3387d432015-08-03 09:52:47 +0100904 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100905
Chris Wilsonc6385c92016-11-29 12:42:05 +0000906 if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100907 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
908 cache_level);
909 } else {
910 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000911 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100912 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
913
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000914 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100915 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
916 start, cache_level);
917 }
918 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100919}
920
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000921static void gen8_free_page_tables(struct drm_i915_private *dev_priv,
Michel Thierryf37c0502015-06-10 17:46:39 +0100922 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800923{
924 int i;
925
Mika Kuoppala567047b2015-06-25 18:35:12 +0300926 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800927 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800928
Michel Thierry33c88192015-04-08 12:13:33 +0100929 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000930 if (WARN_ON(!pd->page_table[i]))
931 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800932
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000933 free_pt(dev_priv, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000934 pd->page_table[i] = NULL;
935 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000936}
937
Mika Kuoppala8776f022015-06-30 18:16:40 +0300938static int gen8_init_scratch(struct i915_address_space *vm)
939{
Chris Wilson49d73912016-11-29 09:50:08 +0000940 struct drm_i915_private *dev_priv = vm->i915;
Matthew Auld64c050d2016-04-27 13:19:25 +0100941 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300942
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000943 ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100944 if (ret)
945 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300946
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000947 vm->scratch_pt = alloc_pt(dev_priv);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300948 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100949 ret = PTR_ERR(vm->scratch_pt);
950 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300951 }
952
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000953 vm->scratch_pd = alloc_pd(dev_priv);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300954 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100955 ret = PTR_ERR(vm->scratch_pd);
956 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300957 }
958
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000959 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
960 vm->scratch_pdp = alloc_pdp(dev_priv);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100961 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100962 ret = PTR_ERR(vm->scratch_pdp);
963 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100964 }
965 }
966
Mika Kuoppala8776f022015-06-30 18:16:40 +0300967 gen8_initialize_pt(vm, vm->scratch_pt);
968 gen8_initialize_pd(vm, vm->scratch_pd);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000969 if (USES_FULL_48BIT_PPGTT(dev_priv))
Michel Thierry69ab76f2015-07-29 17:23:55 +0100970 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300971
972 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100973
974free_pd:
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000975 free_pd(dev_priv, vm->scratch_pd);
Matthew Auld64c050d2016-04-27 13:19:25 +0100976free_pt:
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000977 free_pt(dev_priv, vm->scratch_pt);
Matthew Auld64c050d2016-04-27 13:19:25 +0100978free_scratch_page:
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000979 cleanup_scratch_page(dev_priv, &vm->scratch_page);
Matthew Auld64c050d2016-04-27 13:19:25 +0100980
981 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300982}
983
Zhiyuan Lv650da342015-08-28 15:41:18 +0800984static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
985{
986 enum vgt_g2v_type msg;
Chris Wilson49d73912016-11-29 09:50:08 +0000987 struct drm_i915_private *dev_priv = ppgtt->base.i915;
Zhiyuan Lv650da342015-08-28 15:41:18 +0800988 int i;
989
Matthew Aulddf285642016-04-22 12:09:25 +0100990 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
Zhiyuan Lv650da342015-08-28 15:41:18 +0800991 u64 daddr = px_dma(&ppgtt->pml4);
992
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200993 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
994 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800995
996 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
997 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
998 } else {
999 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
1000 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
1001
Ville Syrjäläab75bb52015-11-04 23:20:12 +02001002 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
1003 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +08001004 }
1005
1006 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
1007 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
1008 }
1009
1010 I915_WRITE(vgtif_reg(g2v_notify), msg);
1011
1012 return 0;
1013}
1014
Mika Kuoppala8776f022015-06-30 18:16:40 +03001015static void gen8_free_scratch(struct i915_address_space *vm)
1016{
Chris Wilson49d73912016-11-29 09:50:08 +00001017 struct drm_i915_private *dev_priv = vm->i915;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001018
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001019 if (USES_FULL_48BIT_PPGTT(dev_priv))
1020 free_pdp(dev_priv, vm->scratch_pdp);
1021 free_pd(dev_priv, vm->scratch_pd);
1022 free_pt(dev_priv, vm->scratch_pt);
1023 cleanup_scratch_page(dev_priv, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001024}
1025
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001026static void gen8_ppgtt_cleanup_3lvl(struct drm_i915_private *dev_priv,
Michel Thierry762d9932015-07-30 11:05:29 +01001027 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -08001028{
1029 int i;
1030
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001031 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001032 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +00001033 continue;
1034
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001035 gen8_free_page_tables(dev_priv, pdp->page_directory[i]);
1036 free_pd(dev_priv, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -08001037 }
Michel Thierry69876be2015-04-08 12:13:27 +01001038
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001039 free_pdp(dev_priv, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001040}
1041
1042static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
1043{
Chris Wilson49d73912016-11-29 09:50:08 +00001044 struct drm_i915_private *dev_priv = ppgtt->base.i915;
Michel Thierry762d9932015-07-30 11:05:29 +01001045 int i;
1046
1047 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
1048 if (WARN_ON(!ppgtt->pml4.pdps[i]))
1049 continue;
1050
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001051 gen8_ppgtt_cleanup_3lvl(dev_priv, ppgtt->pml4.pdps[i]);
Michel Thierry762d9932015-07-30 11:05:29 +01001052 }
1053
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001054 cleanup_px(dev_priv, &ppgtt->pml4);
Michel Thierry762d9932015-07-30 11:05:29 +01001055}
1056
1057static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
1058{
Chris Wilson49d73912016-11-29 09:50:08 +00001059 struct drm_i915_private *dev_priv = vm->i915;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001060 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001061
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001062 if (intel_vgpu_active(dev_priv))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001063 gen8_ppgtt_notify_vgt(ppgtt, false);
1064
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001065 if (!USES_FULL_48BIT_PPGTT(dev_priv))
1066 gen8_ppgtt_cleanup_3lvl(dev_priv, &ppgtt->pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001067 else
1068 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001069
Mika Kuoppala8776f022015-06-30 18:16:40 +03001070 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001071}
1072
Michel Thierryd7b26332015-04-08 12:13:34 +01001073/**
1074 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001075 * @vm: Master vm structure.
1076 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001077 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001078 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001079 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1080 * caller to free on error.
1081 *
1082 * Allocate the required number of page tables. Extremely similar to
1083 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1084 * the page directory boundary (instead of the page directory pointer). That
1085 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1086 * possible, and likely that the caller will need to use multiple calls of this
1087 * function to achieve the appropriate allocation.
1088 *
1089 * Return: 0 if success; negative error code otherwise.
1090 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001091static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001092 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001093 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001094 uint64_t length,
1095 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001096{
Chris Wilson49d73912016-11-29 09:50:08 +00001097 struct drm_i915_private *dev_priv = vm->i915;
Michel Thierryd7b26332015-04-08 12:13:34 +01001098 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001099 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001100
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001101 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001102 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001103 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001104 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001105 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001106 continue;
1107 }
1108
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001109 pt = alloc_pt(dev_priv);
Michel Thierryd7b26332015-04-08 12:13:34 +01001110 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001111 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001112
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001113 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001114 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001115 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001116 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001117 }
1118
1119 return 0;
1120
1121unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001122 for_each_set_bit(pde, new_pts, I915_PDES)
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001123 free_pt(dev_priv, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001124
1125 return -ENOMEM;
1126}
1127
Michel Thierryd7b26332015-04-08 12:13:34 +01001128/**
1129 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001130 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001131 * @pdp: Page directory pointer for this address range.
1132 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001133 * @length: Size of the allocations.
1134 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001135 * caller to free on error.
1136 *
1137 * Allocate the required number of page directories starting at the pde index of
1138 * @start, and ending at the pde index @start + @length. This function will skip
1139 * over already allocated page directories within the range, and only allocate
1140 * new ones, setting the appropriate pointer within the pdp as well as the
1141 * correct position in the bitmap @new_pds.
1142 *
1143 * The function will only allocate the pages within the range for a give page
1144 * directory pointer. In other words, if @start + @length straddles a virtually
1145 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1146 * required by the caller, This is not currently possible, and the BUG in the
1147 * code will prevent it.
1148 *
1149 * Return: 0 if success; negative error code otherwise.
1150 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001151static int
1152gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1153 struct i915_page_directory_pointer *pdp,
1154 uint64_t start,
1155 uint64_t length,
1156 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001157{
Chris Wilson49d73912016-11-29 09:50:08 +00001158 struct drm_i915_private *dev_priv = vm->i915;
Michel Thierryd7b26332015-04-08 12:13:34 +01001159 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001160 uint32_t pdpe;
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001161 uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001162
Michel Thierry6ac18502015-07-29 17:23:46 +01001163 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001164
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001165 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001166 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001167 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001168
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001169 pd = alloc_pd(dev_priv);
Michel Thierryd7b26332015-04-08 12:13:34 +01001170 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001171 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001172
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001173 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001174 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001175 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001176 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001177 }
1178
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001179 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001180
1181unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001182 for_each_set_bit(pdpe, new_pds, pdpes)
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001183 free_pd(dev_priv, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001184
1185 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001186}
1187
Michel Thierry762d9932015-07-30 11:05:29 +01001188/**
1189 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1190 * @vm: Master vm structure.
1191 * @pml4: Page map level 4 for this address range.
1192 * @start: Starting virtual address to begin allocations.
1193 * @length: Size of the allocations.
1194 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1195 * caller to free on error.
1196 *
1197 * Allocate the required number of page directory pointers. Extremely similar to
1198 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1199 * The main difference is here we are limited by the pml4 boundary (instead of
1200 * the page directory pointer).
1201 *
1202 * Return: 0 if success; negative error code otherwise.
1203 */
1204static int
1205gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1206 struct i915_pml4 *pml4,
1207 uint64_t start,
1208 uint64_t length,
1209 unsigned long *new_pdps)
1210{
Chris Wilson49d73912016-11-29 09:50:08 +00001211 struct drm_i915_private *dev_priv = vm->i915;
Michel Thierry762d9932015-07-30 11:05:29 +01001212 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001213 uint32_t pml4e;
1214
1215 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1216
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001217 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001218 if (!test_bit(pml4e, pml4->used_pml4es)) {
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001219 pdp = alloc_pdp(dev_priv);
Michel Thierry762d9932015-07-30 11:05:29 +01001220 if (IS_ERR(pdp))
1221 goto unwind_out;
1222
Michel Thierry69ab76f2015-07-29 17:23:55 +01001223 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001224 pml4->pdps[pml4e] = pdp;
1225 __set_bit(pml4e, new_pdps);
1226 trace_i915_page_directory_pointer_entry_alloc(vm,
1227 pml4e,
1228 start,
1229 GEN8_PML4E_SHIFT);
1230 }
1231 }
1232
1233 return 0;
1234
1235unwind_out:
1236 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001237 free_pdp(dev_priv, pml4->pdps[pml4e]);
Michel Thierry762d9932015-07-30 11:05:29 +01001238
1239 return -ENOMEM;
1240}
1241
Michel Thierryd7b26332015-04-08 12:13:34 +01001242static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001243free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001244{
Michel Thierryd7b26332015-04-08 12:13:34 +01001245 kfree(new_pts);
1246 kfree(new_pds);
1247}
1248
1249/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1250 * of these are based on the number of PDPEs in the system.
1251 */
1252static
1253int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001254 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001255 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001256{
Michel Thierryd7b26332015-04-08 12:13:34 +01001257 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001258 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001259
Michał Winiarski3a41a052015-09-03 19:22:18 +02001260 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001261 if (!pds)
1262 return -ENOMEM;
1263
Michał Winiarski3a41a052015-09-03 19:22:18 +02001264 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1265 GFP_TEMPORARY);
1266 if (!pts)
1267 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001268
1269 *new_pds = pds;
1270 *new_pts = pts;
1271
1272 return 0;
1273
1274err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001275 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001276 return -ENOMEM;
1277}
1278
Michel Thierry762d9932015-07-30 11:05:29 +01001279static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1280 struct i915_page_directory_pointer *pdp,
1281 uint64_t start,
1282 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001283{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001284 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001285 unsigned long *new_page_dirs, *new_page_tables;
Chris Wilson49d73912016-11-29 09:50:08 +00001286 struct drm_i915_private *dev_priv = vm->i915;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001287 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001288 const uint64_t orig_start = start;
1289 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001290 uint32_t pdpe;
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001291 uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001292 int ret;
1293
Michel Thierry6ac18502015-07-29 17:23:46 +01001294 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001295 if (ret)
1296 return ret;
1297
Michel Thierryd7b26332015-04-08 12:13:34 +01001298 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001299 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1300 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001301 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001302 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001303 return ret;
1304 }
1305
1306 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001307 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001308 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001309 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001310 if (ret)
1311 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001312 }
1313
Michel Thierry33c88192015-04-08 12:13:33 +01001314 start = orig_start;
1315 length = orig_length;
1316
Michel Thierryd7b26332015-04-08 12:13:34 +01001317 /* Allocations have completed successfully, so set the bitmaps, and do
1318 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001319 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001320 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001321 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001322 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001323 uint64_t pd_start = start;
1324 uint32_t pde;
1325
Michel Thierryd7b26332015-04-08 12:13:34 +01001326 /* Every pd should be allocated, we just did that above. */
1327 WARN_ON(!pd);
1328
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001329 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001330 /* Same reasoning as pd */
1331 WARN_ON(!pt);
1332 WARN_ON(!pd_len);
1333 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1334
1335 /* Set our used ptes within the page table */
1336 bitmap_set(pt->used_ptes,
1337 gen8_pte_index(pd_start),
1338 gen8_pte_count(pd_start, pd_len));
1339
1340 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001341 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001342
1343 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001344 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1345 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001346 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1347 gen8_pte_index(start),
1348 gen8_pte_count(start, length),
1349 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001350
1351 /* NB: We haven't yet mapped ptes to pages. At this
1352 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001353 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001354
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001355 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001356 __set_bit(pdpe, pdp->used_pdpes);
Matthew Auld5c693b22016-12-13 16:05:10 +00001357 gen8_setup_pdpe(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001358 }
1359
Michał Winiarski3a41a052015-09-03 19:22:18 +02001360 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001361 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001362 return 0;
1363
1364err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001365 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001366 unsigned long temp;
1367
Michał Winiarski3a41a052015-09-03 19:22:18 +02001368 for_each_set_bit(temp, new_page_tables + pdpe *
1369 BITS_TO_LONGS(I915_PDES), I915_PDES)
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001370 free_pt(dev_priv,
1371 pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001372 }
1373
Michel Thierry6ac18502015-07-29 17:23:46 +01001374 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001375 free_pd(dev_priv, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001376
Michał Winiarski3a41a052015-09-03 19:22:18 +02001377 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001378 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001379 return ret;
1380}
1381
Michel Thierry762d9932015-07-30 11:05:29 +01001382static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1383 struct i915_pml4 *pml4,
1384 uint64_t start,
1385 uint64_t length)
1386{
1387 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001388 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001389 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001390 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001391 int ret = 0;
1392
1393 /* Do the pml4 allocations first, so we don't need to track the newly
1394 * allocated tables below the pdp */
1395 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1396
1397 /* The pagedirectory and pagetable allocations are done in the shared 3
1398 * and 4 level code. Just allocate the pdps.
1399 */
1400 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1401 new_pdps);
1402 if (ret)
1403 return ret;
1404
1405 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1406 "The allocation has spanned more than 512GB. "
1407 "It is highly likely this is incorrect.");
1408
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001409 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001410 WARN_ON(!pdp);
1411
1412 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1413 if (ret)
1414 goto err_out;
1415
Matthew Auld56843102016-12-13 16:05:11 +00001416 gen8_setup_pml4e(ppgtt, pml4, pdp, pml4e);
Michel Thierry762d9932015-07-30 11:05:29 +01001417 }
1418
1419 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1420 GEN8_PML4ES_PER_PML4);
1421
1422 return 0;
1423
1424err_out:
1425 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
Chris Wilson49d73912016-11-29 09:50:08 +00001426 gen8_ppgtt_cleanup_3lvl(vm->i915, pml4->pdps[pml4e]);
Michel Thierry762d9932015-07-30 11:05:29 +01001427
1428 return ret;
1429}
1430
1431static int gen8_alloc_va_range(struct i915_address_space *vm,
1432 uint64_t start, uint64_t length)
1433{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001434 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001435
Chris Wilsonc6385c92016-11-29 12:42:05 +00001436 if (USES_FULL_48BIT_PPGTT(vm->i915))
Michel Thierry762d9932015-07-30 11:05:29 +01001437 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1438 else
1439 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1440}
1441
Michel Thierryea91e402015-07-29 17:23:57 +01001442static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1443 uint64_t start, uint64_t length,
1444 gen8_pte_t scratch_pte,
1445 struct seq_file *m)
1446{
1447 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001448 uint32_t pdpe;
1449
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001450 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001451 struct i915_page_table *pt;
1452 uint64_t pd_len = length;
1453 uint64_t pd_start = start;
1454 uint32_t pde;
1455
1456 if (!test_bit(pdpe, pdp->used_pdpes))
1457 continue;
1458
1459 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001460 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001461 uint32_t pte;
1462 gen8_pte_t *pt_vaddr;
1463
1464 if (!test_bit(pde, pd->used_pdes))
1465 continue;
1466
1467 pt_vaddr = kmap_px(pt);
1468 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1469 uint64_t va =
1470 (pdpe << GEN8_PDPE_SHIFT) |
1471 (pde << GEN8_PDE_SHIFT) |
1472 (pte << GEN8_PTE_SHIFT);
1473 int i;
1474 bool found = false;
1475
1476 for (i = 0; i < 4; i++)
1477 if (pt_vaddr[pte + i] != scratch_pte)
1478 found = true;
1479 if (!found)
1480 continue;
1481
1482 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1483 for (i = 0; i < 4; i++) {
1484 if (pt_vaddr[pte + i] != scratch_pte)
1485 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1486 else
1487 seq_puts(m, " SCRATCH ");
1488 }
1489 seq_puts(m, "\n");
1490 }
1491 /* don't use kunmap_px, it could trigger
1492 * an unnecessary flush.
1493 */
1494 kunmap_atomic(pt_vaddr);
1495 }
1496 }
1497}
1498
1499static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1500{
1501 struct i915_address_space *vm = &ppgtt->base;
1502 uint64_t start = ppgtt->base.start;
1503 uint64_t length = ppgtt->base.total;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001504 gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001505 I915_CACHE_LLC);
Michel Thierryea91e402015-07-29 17:23:57 +01001506
Chris Wilsonc6385c92016-11-29 12:42:05 +00001507 if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
Michel Thierryea91e402015-07-29 17:23:57 +01001508 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1509 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001510 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001511 struct i915_pml4 *pml4 = &ppgtt->pml4;
1512 struct i915_page_directory_pointer *pdp;
1513
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001514 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001515 if (!test_bit(pml4e, pml4->used_pml4es))
1516 continue;
1517
1518 seq_printf(m, " PML4E #%llu\n", pml4e);
1519 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1520 }
1521 }
1522}
1523
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001524static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1525{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001526 unsigned long *new_page_dirs, *new_page_tables;
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001527 uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001528 int ret;
1529
1530 /* We allocate temp bitmap for page tables for no gain
1531 * but as this is for init only, lets keep the things simple
1532 */
1533 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1534 if (ret)
1535 return ret;
1536
1537 /* Allocate for all pdps regardless of how the ppgtt
1538 * was defined.
1539 */
1540 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1541 0, 1ULL << 32,
1542 new_page_dirs);
1543 if (!ret)
1544 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1545
Michał Winiarski3a41a052015-09-03 19:22:18 +02001546 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001547
1548 return ret;
1549}
1550
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001551/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001552 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1553 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1554 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1555 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001556 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001557 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001558static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001559{
Chris Wilson49d73912016-11-29 09:50:08 +00001560 struct drm_i915_private *dev_priv = ppgtt->base.i915;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001561 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001562
Mika Kuoppala8776f022015-06-30 18:16:40 +03001563 ret = gen8_init_scratch(&ppgtt->base);
1564 if (ret)
1565 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001566
Michel Thierryd7b26332015-04-08 12:13:34 +01001567 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001568 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001569 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001570 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001571 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001572 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1573 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001574 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001575
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001576 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1577 ret = setup_px(dev_priv, &ppgtt->pml4);
Michel Thierry762d9932015-07-30 11:05:29 +01001578 if (ret)
1579 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001580
Michel Thierry69ab76f2015-07-29 17:23:55 +01001581 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1582
Michel Thierry762d9932015-07-30 11:05:29 +01001583 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001584 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001585 } else {
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001586 ret = __pdp_init(dev_priv, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001587 if (ret)
1588 goto free_scratch;
1589
1590 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001591 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001592 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1593 0, 0,
1594 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001595
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001596 if (intel_vgpu_active(dev_priv)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001597 ret = gen8_preallocate_top_level_pdps(ppgtt);
1598 if (ret)
1599 goto free_scratch;
1600 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001601 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001602
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001603 if (intel_vgpu_active(dev_priv))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001604 gen8_ppgtt_notify_vgt(ppgtt, true);
1605
Michel Thierryd7b26332015-04-08 12:13:34 +01001606 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001607
1608free_scratch:
1609 gen8_free_scratch(&ppgtt->base);
1610 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001611}
1612
Ben Widawsky87d60b62013-12-06 14:11:29 -08001613static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1614{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001615 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001616 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001617 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001618 uint32_t pd_entry;
Dave Gordon731f74c2016-06-24 19:37:46 +01001619 uint32_t pte, pde;
Michel Thierry09942c62015-04-08 12:13:30 +01001620 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001621
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001622 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001623 I915_CACHE_LLC, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001624
Dave Gordon731f74c2016-06-24 19:37:46 +01001625 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001626 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001627 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001628 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001629 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001630 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1631
1632 if (pd_entry != expected)
1633 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1634 pde,
1635 pd_entry,
1636 expected);
1637 seq_printf(m, "\tPDE: %x\n", pd_entry);
1638
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001639 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1640
Michel Thierry07749ef2015-03-16 16:00:54 +00001641 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001642 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001643 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001644 (pte * PAGE_SIZE);
1645 int i;
1646 bool found = false;
1647 for (i = 0; i < 4; i++)
1648 if (pt_vaddr[pte + i] != scratch_pte)
1649 found = true;
1650 if (!found)
1651 continue;
1652
1653 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1654 for (i = 0; i < 4; i++) {
1655 if (pt_vaddr[pte + i] != scratch_pte)
1656 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1657 else
1658 seq_puts(m, " SCRATCH ");
1659 }
1660 seq_puts(m, "\n");
1661 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001662 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001663 }
1664}
1665
Ben Widawsky678d96f2015-03-16 16:00:56 +00001666/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001667static void gen6_write_pde(struct i915_page_directory *pd,
1668 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001669{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001670 /* Caller needs to make sure the write completes if necessary */
1671 struct i915_hw_ppgtt *ppgtt =
1672 container_of(pd, struct i915_hw_ppgtt, pd);
1673 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001674
Mika Kuoppala567047b2015-06-25 18:35:12 +03001675 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001676 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001677
Ben Widawsky678d96f2015-03-16 16:00:56 +00001678 writel(pd_entry, ppgtt->pd_addr + pde);
1679}
Ben Widawsky61973492013-04-08 18:43:54 -07001680
Ben Widawsky678d96f2015-03-16 16:00:56 +00001681/* Write all the page tables found in the ppgtt structure to incrementing page
1682 * directories. */
1683static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001684 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001685 uint32_t start, uint32_t length)
1686{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001687 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001688 struct i915_page_table *pt;
Dave Gordon731f74c2016-06-24 19:37:46 +01001689 uint32_t pde;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001690
Dave Gordon731f74c2016-06-24 19:37:46 +01001691 gen6_for_each_pde(pt, pd, start, length, pde)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001692 gen6_write_pde(pd, pde, pt);
1693
1694 /* Make sure write is complete before other code can use this page
1695 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001696 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001697}
1698
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001699static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001700{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001701 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001702
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001703 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001704}
Ben Widawsky61973492013-04-08 18:43:54 -07001705
Ben Widawsky90252e52013-12-06 14:11:12 -08001706static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001707 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001708{
Chris Wilson7e37f882016-08-02 22:50:21 +01001709 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001710 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001711 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001712
Ben Widawsky90252e52013-12-06 14:11:12 -08001713 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001714 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001715 if (ret)
1716 return ret;
1717
John Harrison5fb9de12015-05-29 17:44:07 +01001718 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001719 if (ret)
1720 return ret;
1721
Chris Wilsonb5321f32016-08-02 22:50:18 +01001722 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1723 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1724 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1725 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1726 intel_ring_emit(ring, get_pd_offset(ppgtt));
1727 intel_ring_emit(ring, MI_NOOP);
1728 intel_ring_advance(ring);
Ben Widawsky90252e52013-12-06 14:11:12 -08001729
1730 return 0;
1731}
1732
Ben Widawsky48a10382013-12-06 14:11:11 -08001733static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001734 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001735{
Chris Wilson7e37f882016-08-02 22:50:21 +01001736 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001737 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001738 int ret;
1739
Ben Widawsky48a10382013-12-06 14:11:11 -08001740 /* NB: TLBs must be flushed and invalidated before a switch */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001741 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky48a10382013-12-06 14:11:11 -08001742 if (ret)
1743 return ret;
1744
John Harrison5fb9de12015-05-29 17:44:07 +01001745 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001746 if (ret)
1747 return ret;
1748
Chris Wilsonb5321f32016-08-02 22:50:18 +01001749 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1750 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1751 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1752 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1753 intel_ring_emit(ring, get_pd_offset(ppgtt));
1754 intel_ring_emit(ring, MI_NOOP);
1755 intel_ring_advance(ring);
Ben Widawsky48a10382013-12-06 14:11:11 -08001756
Ben Widawsky90252e52013-12-06 14:11:12 -08001757 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001758 if (engine->id != RCS) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001759 ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
Ben Widawsky90252e52013-12-06 14:11:12 -08001760 if (ret)
1761 return ret;
1762 }
1763
Ben Widawsky48a10382013-12-06 14:11:11 -08001764 return 0;
1765}
1766
Ben Widawskyeeb94882013-12-06 14:11:10 -08001767static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001768 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001769{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001770 struct intel_engine_cs *engine = req->engine;
Chris Wilson8eb95202016-07-04 08:48:31 +01001771 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky48a10382013-12-06 14:11:11 -08001772
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001773 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1774 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001775 return 0;
1776}
1777
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001778static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001779{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001780 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301781 enum intel_engine_id id;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001782
Akash Goel3b3f1652016-10-13 22:44:48 +05301783 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001784 u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
1785 GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001786 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001787 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001788 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001789}
1790
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001791static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001792{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001793 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001794 uint32_t ecochk, ecobits;
Akash Goel3b3f1652016-10-13 22:44:48 +05301795 enum intel_engine_id id;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001796
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001797 ecobits = I915_READ(GAC_ECO_BITS);
1798 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1799
1800 ecochk = I915_READ(GAM_ECOCHK);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001801 if (IS_HASWELL(dev_priv)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001802 ecochk |= ECOCHK_PPGTT_WB_HSW;
1803 } else {
1804 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1805 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1806 }
1807 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001808
Akash Goel3b3f1652016-10-13 22:44:48 +05301809 for_each_engine(engine, dev_priv, id) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001810 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001811 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001812 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001813 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001814}
1815
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001816static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
Ben Widawsky61973492013-04-08 18:43:54 -07001817{
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001818 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001819
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001820 ecobits = I915_READ(GAC_ECO_BITS);
1821 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1822 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001823
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001824 gab_ctl = I915_READ(GAB_CTL);
1825 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001826
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001827 ecochk = I915_READ(GAM_ECOCHK);
1828 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001829
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001830 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001831}
1832
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001833/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001834static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001835 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001836 uint64_t length)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001837{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001838 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001839 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001840 unsigned first_entry = start >> PAGE_SHIFT;
1841 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001842 unsigned act_pt = first_entry / GEN6_PTES;
1843 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001844 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001845
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001846 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001847 I915_CACHE_LLC, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001848
Daniel Vetter7bddb012012-02-09 17:15:47 +01001849 while (num_entries) {
1850 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001851 if (last_pte > GEN6_PTES)
1852 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001853
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001854 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001855
1856 for (i = first_pte; i < last_pte; i++)
1857 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001858
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001859 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001860
Daniel Vetter7bddb012012-02-09 17:15:47 +01001861 num_entries -= last_pte - first_pte;
1862 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001863 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001864 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001865}
1866
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001867static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001868 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001869 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301870 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001871{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001872 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08001873 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001874 unsigned act_pt = first_entry / GEN6_PTES;
1875 unsigned act_pte = first_entry % GEN6_PTES;
Dave Gordon85d12252016-05-20 11:54:06 +01001876 gen6_pte_t *pt_vaddr = NULL;
1877 struct sgt_iter sgt_iter;
1878 dma_addr_t addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001879
Dave Gordon85d12252016-05-20 11:54:06 +01001880 for_each_sgt_dma(addr, sgt_iter, pages) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001881 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001882 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001883
Chris Wilsoncc797142013-12-31 15:50:30 +00001884 pt_vaddr[act_pte] =
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001885 vm->pte_encode(addr, cache_level, flags);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301886
Michel Thierry07749ef2015-03-16 16:00:54 +00001887 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001888 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001889 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001890 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001891 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001892 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001893 }
Dave Gordon85d12252016-05-20 11:54:06 +01001894
Chris Wilsoncc797142013-12-31 15:50:30 +00001895 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001896 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001897}
1898
Ben Widawsky678d96f2015-03-16 16:00:56 +00001899static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001900 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001901{
Michel Thierry4933d512015-03-24 15:46:22 +00001902 DECLARE_BITMAP(new_page_tables, I915_PDES);
Chris Wilson49d73912016-11-29 09:50:08 +00001903 struct drm_i915_private *dev_priv = vm->i915;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001904 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001905 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001906 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001907 uint32_t start, length, start_save, length_save;
Dave Gordon731f74c2016-06-24 19:37:46 +01001908 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00001909 int ret;
1910
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001911 start = start_save = start_in;
1912 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001913
1914 bitmap_zero(new_page_tables, I915_PDES);
1915
1916 /* The allocation is done in two stages so that we can bail out with
1917 * minimal amount of pain. The first stage finds new page tables that
1918 * need allocation. The second stage marks use ptes within the page
1919 * tables.
1920 */
Dave Gordon731f74c2016-06-24 19:37:46 +01001921 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001922 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001923 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1924 continue;
1925 }
1926
1927 /* We've already allocated a page table */
1928 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1929
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001930 pt = alloc_pt(dev_priv);
Michel Thierry4933d512015-03-24 15:46:22 +00001931 if (IS_ERR(pt)) {
1932 ret = PTR_ERR(pt);
1933 goto unwind_out;
1934 }
1935
1936 gen6_initialize_pt(vm, pt);
1937
1938 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001939 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001940 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001941 }
1942
1943 start = start_save;
1944 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001945
Dave Gordon731f74c2016-06-24 19:37:46 +01001946 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Ben Widawsky678d96f2015-03-16 16:00:56 +00001947 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1948
1949 bitmap_zero(tmp_bitmap, GEN6_PTES);
1950 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1951 gen6_pte_count(start, length));
1952
Mika Kuoppala966082c2015-06-25 18:35:19 +03001953 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001954 gen6_write_pde(&ppgtt->pd, pde, pt);
1955
Michel Thierry72744cb2015-03-24 15:46:23 +00001956 trace_i915_page_table_entry_map(vm, pde, pt,
1957 gen6_pte_index(start),
1958 gen6_pte_count(start, length),
1959 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001960 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001961 GEN6_PTES);
1962 }
1963
Michel Thierry4933d512015-03-24 15:46:22 +00001964 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1965
1966 /* Make sure write is complete before other code can use this page
1967 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001968 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001969
Ben Widawsky563222a2015-03-19 12:53:28 +00001970 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001971 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001972
1973unwind_out:
1974 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001975 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001976
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001977 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001978 free_pt(dev_priv, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001979 }
1980
1981 mark_tlbs_dirty(ppgtt);
1982 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001983}
1984
Mika Kuoppala8776f022015-06-30 18:16:40 +03001985static int gen6_init_scratch(struct i915_address_space *vm)
1986{
Chris Wilson49d73912016-11-29 09:50:08 +00001987 struct drm_i915_private *dev_priv = vm->i915;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001988 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001989
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001990 ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001991 if (ret)
1992 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001993
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001994 vm->scratch_pt = alloc_pt(dev_priv);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001995 if (IS_ERR(vm->scratch_pt)) {
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001996 cleanup_scratch_page(dev_priv, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001997 return PTR_ERR(vm->scratch_pt);
1998 }
1999
2000 gen6_initialize_pt(vm, vm->scratch_pt);
2001
2002 return 0;
2003}
2004
2005static void gen6_free_scratch(struct i915_address_space *vm)
2006{
Chris Wilson49d73912016-11-29 09:50:08 +00002007 struct drm_i915_private *dev_priv = vm->i915;
Mika Kuoppala8776f022015-06-30 18:16:40 +03002008
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002009 free_pt(dev_priv, vm->scratch_pt);
2010 cleanup_scratch_page(dev_priv, &vm->scratch_page);
Mika Kuoppala8776f022015-06-30 18:16:40 +03002011}
2012
Daniel Vetter061dd492015-04-14 17:35:13 +02002013static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08002014{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03002015 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Dave Gordon731f74c2016-06-24 19:37:46 +01002016 struct i915_page_directory *pd = &ppgtt->pd;
Chris Wilson49d73912016-11-29 09:50:08 +00002017 struct drm_i915_private *dev_priv = vm->i915;
Michel Thierry09942c62015-04-08 12:13:30 +01002018 struct i915_page_table *pt;
2019 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08002020
Daniel Vetter061dd492015-04-14 17:35:13 +02002021 drm_mm_remove_node(&ppgtt->node);
2022
Dave Gordon731f74c2016-06-24 19:37:46 +01002023 gen6_for_all_pdes(pt, pd, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002024 if (pt != vm->scratch_pt)
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002025 free_pt(dev_priv, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00002026
Mika Kuoppala8776f022015-06-30 18:16:40 +03002027 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08002028}
2029
Ben Widawskyb1465202014-02-19 22:05:49 -08002030static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08002031{
Mika Kuoppala8776f022015-06-30 18:16:40 +03002032 struct i915_address_space *vm = &ppgtt->base;
Chris Wilson49d73912016-11-29 09:50:08 +00002033 struct drm_i915_private *dev_priv = ppgtt->base.i915;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002034 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002035 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08002036 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002037
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002038 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
2039 * allocator works in address space sizes, so it's multiplied by page
2040 * size. We allocate at the top of the GTT to avoid fragmentation.
2041 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002042 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00002043
Mika Kuoppala8776f022015-06-30 18:16:40 +03002044 ret = gen6_init_scratch(vm);
2045 if (ret)
2046 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002047
Ben Widawskye3cc1992013-12-06 14:11:08 -08002048alloc:
Chris Wilson85fd4f52016-12-05 14:29:36 +00002049 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm, &ppgtt->node,
2050 GEN6_PD_SIZE, GEN6_PD_ALIGN,
2051 I915_COLOR_UNEVICTABLE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002052 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002053 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002054 if (ret == -ENOSPC && !retried) {
Chris Wilsone522ac22016-08-04 16:32:18 +01002055 ret = i915_gem_evict_something(&ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002056 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilson85fd4f52016-12-05 14:29:36 +00002057 I915_COLOR_UNEVICTABLE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002058 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002059 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002060 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002061 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002062
2063 retried = true;
2064 goto alloc;
2065 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002066
Ben Widawskyc8c26622015-01-22 17:01:25 +00002067 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002068 goto err_out;
2069
Ben Widawskyc8c26622015-01-22 17:01:25 +00002070
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002071 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002072 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002073
Ben Widawskyc8c26622015-01-22 17:01:25 +00002074 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002075
2076err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002077 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002078 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002079}
2080
Ben Widawskyb1465202014-02-19 22:05:49 -08002081static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2082{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002083 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002084}
2085
Michel Thierry4933d512015-03-24 15:46:22 +00002086static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2087 uint64_t start, uint64_t length)
2088{
Michel Thierryec565b32015-04-08 12:13:23 +01002089 struct i915_page_table *unused;
Dave Gordon731f74c2016-06-24 19:37:46 +01002090 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00002091
Dave Gordon731f74c2016-06-24 19:37:46 +01002092 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002093 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002094}
2095
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002096static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002097{
Chris Wilson49d73912016-11-29 09:50:08 +00002098 struct drm_i915_private *dev_priv = ppgtt->base.i915;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002099 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002100 int ret;
2101
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002102 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002103 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
Ben Widawsky48a10382013-12-06 14:11:11 -08002104 ppgtt->switch_mm = gen6_mm_switch;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002105 else if (IS_HASWELL(dev_priv))
Ben Widawsky90252e52013-12-06 14:11:12 -08002106 ppgtt->switch_mm = hsw_mm_switch;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002107 else if (IS_GEN7(dev_priv))
Ben Widawsky48a10382013-12-06 14:11:11 -08002108 ppgtt->switch_mm = gen7_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002109 else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002110 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002111
2112 ret = gen6_ppgtt_alloc(ppgtt);
2113 if (ret)
2114 return ret;
2115
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002116 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002117 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2118 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002119 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2120 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002121 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08002122 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002123 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002124 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002125
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002126 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002127 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002128
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002129 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002130 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002131
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002132 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002133
Ben Widawsky678d96f2015-03-16 16:00:56 +00002134 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2135
Thierry Reding440fd522015-01-23 09:05:06 +01002136 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002137 ppgtt->node.size >> 20,
2138 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002139
Daniel Vetterfa76da32014-08-06 20:19:54 +02002140 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002141 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002142
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002143 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002144}
2145
Chris Wilson2bfa9962016-08-04 07:52:25 +01002146static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2147 struct drm_i915_private *dev_priv)
Daniel Vetter3440d262013-01-24 13:49:56 -08002148{
Chris Wilson49d73912016-11-29 09:50:08 +00002149 ppgtt->base.i915 = dev_priv;
Daniel Vetter3440d262013-01-24 13:49:56 -08002150
Chris Wilson2bfa9962016-08-04 07:52:25 +01002151 if (INTEL_INFO(dev_priv)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002152 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002153 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002154 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002155}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002156
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002157static void i915_address_space_init(struct i915_address_space *vm,
Chris Wilson80b204b2016-10-28 13:58:58 +01002158 struct drm_i915_private *dev_priv,
2159 const char *name)
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002160{
Chris Wilson80b204b2016-10-28 13:58:58 +01002161 i915_gem_timeline_init(dev_priv, &vm->timeline, name);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002162 drm_mm_init(&vm->mm, vm->start, vm->total);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002163 INIT_LIST_HEAD(&vm->active_list);
2164 INIT_LIST_HEAD(&vm->inactive_list);
Chris Wilson50e046b2016-08-04 07:52:46 +01002165 INIT_LIST_HEAD(&vm->unbound_list);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002166 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2167}
2168
Matthew Aulded9724d2016-11-17 21:04:10 +00002169static void i915_address_space_fini(struct i915_address_space *vm)
2170{
2171 i915_gem_timeline_fini(&vm->timeline);
2172 drm_mm_takedown(&vm->mm);
2173 list_del(&vm->global_link);
2174}
2175
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002176static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
Tim Gored5165eb2016-02-04 11:49:34 +00002177{
Tim Gored5165eb2016-02-04 11:49:34 +00002178 /* This function is for gtt related workarounds. This function is
2179 * called on driver load and after a GPU reset, so you can place
2180 * workarounds here even if they get overwritten by GPU reset.
2181 */
2182 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002183 if (IS_BROADWELL(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002184 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002185 else if (IS_CHERRYVIEW(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002186 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
Tvrtko Ursulind9486e62016-10-13 11:03:03 +01002187 else if (IS_SKYLAKE(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002188 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002189 else if (IS_BROXTON(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00002190 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2191}
2192
Chris Wilson2bfa9962016-08-04 07:52:25 +01002193static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
2194 struct drm_i915_private *dev_priv,
Chris Wilson80b204b2016-10-28 13:58:58 +01002195 struct drm_i915_file_private *file_priv,
2196 const char *name)
Daniel Vetterfa76da32014-08-06 20:19:54 +02002197{
Chris Wilson2bfa9962016-08-04 07:52:25 +01002198 int ret;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002199
Chris Wilson2bfa9962016-08-04 07:52:25 +01002200 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002201 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002202 kref_init(&ppgtt->ref);
Chris Wilson80b204b2016-10-28 13:58:58 +01002203 i915_address_space_init(&ppgtt->base, dev_priv, name);
Chris Wilson2bfa9962016-08-04 07:52:25 +01002204 ppgtt->base.file = file_priv;
Ben Widawsky93bd8642013-07-16 16:50:06 -07002205 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002206
2207 return ret;
2208}
2209
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002210int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
Daniel Vetter82460d92014-08-06 20:19:53 +02002211{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002212 gtt_write_workarounds(dev_priv);
Tim Gored5165eb2016-02-04 11:49:34 +00002213
Thomas Daniel671b50132014-08-20 16:24:50 +01002214 /* In the case of execlists, PPGTT is enabled by the context descriptor
2215 * and the PDPs are contained within the context itself. We don't
2216 * need to do anything here. */
2217 if (i915.enable_execlists)
2218 return 0;
2219
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002220 if (!USES_PPGTT(dev_priv))
Daniel Vetter82460d92014-08-06 20:19:53 +02002221 return 0;
2222
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002223 if (IS_GEN6(dev_priv))
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002224 gen6_ppgtt_enable(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002225 else if (IS_GEN7(dev_priv))
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002226 gen7_ppgtt_enable(dev_priv);
2227 else if (INTEL_GEN(dev_priv) >= 8)
2228 gen8_ppgtt_enable(dev_priv);
Daniel Vetter82460d92014-08-06 20:19:53 +02002229 else
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002230 MISSING_CASE(INTEL_GEN(dev_priv));
Daniel Vetter82460d92014-08-06 20:19:53 +02002231
John Harrison4ad2fd82015-06-18 13:11:20 +01002232 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002233}
John Harrison4ad2fd82015-06-18 13:11:20 +01002234
Daniel Vetter4d884702014-08-06 15:04:47 +02002235struct i915_hw_ppgtt *
Chris Wilson2bfa9962016-08-04 07:52:25 +01002236i915_ppgtt_create(struct drm_i915_private *dev_priv,
Chris Wilson80b204b2016-10-28 13:58:58 +01002237 struct drm_i915_file_private *fpriv,
2238 const char *name)
Daniel Vetter4d884702014-08-06 15:04:47 +02002239{
2240 struct i915_hw_ppgtt *ppgtt;
2241 int ret;
2242
2243 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2244 if (!ppgtt)
2245 return ERR_PTR(-ENOMEM);
2246
Chris Wilson80b204b2016-10-28 13:58:58 +01002247 ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
Daniel Vetter4d884702014-08-06 15:04:47 +02002248 if (ret) {
2249 kfree(ppgtt);
2250 return ERR_PTR(ret);
2251 }
2252
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002253 trace_i915_ppgtt_create(&ppgtt->base);
2254
Daniel Vetter4d884702014-08-06 15:04:47 +02002255 return ppgtt;
2256}
2257
Matthew Aulded9724d2016-11-17 21:04:10 +00002258void i915_ppgtt_release(struct kref *kref)
Daniel Vetteree960be2014-08-06 15:04:45 +02002259{
2260 struct i915_hw_ppgtt *ppgtt =
2261 container_of(kref, struct i915_hw_ppgtt, ref);
2262
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002263 trace_i915_ppgtt_release(&ppgtt->base);
2264
Chris Wilson50e046b2016-08-04 07:52:46 +01002265 /* vmas should already be unbound and destroyed */
Daniel Vetteree960be2014-08-06 15:04:45 +02002266 WARN_ON(!list_empty(&ppgtt->base.active_list));
2267 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
Chris Wilson50e046b2016-08-04 07:52:46 +01002268 WARN_ON(!list_empty(&ppgtt->base.unbound_list));
Daniel Vetteree960be2014-08-06 15:04:45 +02002269
Matthew Aulded9724d2016-11-17 21:04:10 +00002270 i915_address_space_fini(&ppgtt->base);
Daniel Vetter19dd1202014-08-06 15:04:55 +02002271
Daniel Vetteree960be2014-08-06 15:04:45 +02002272 ppgtt->base.cleanup(&ppgtt->base);
2273 kfree(ppgtt);
2274}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002275
Ben Widawskya81cc002013-01-18 12:30:31 -08002276/* Certain Gen5 chipsets require require idling the GPU before
2277 * unmapping anything from the GTT when VT-d is enabled.
2278 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002279static bool needs_idle_maps(struct drm_i915_private *dev_priv)
Ben Widawskya81cc002013-01-18 12:30:31 -08002280{
2281#ifdef CONFIG_INTEL_IOMMU
2282 /* Query intel_iommu to see if we need the workaround. Presumably that
2283 * was loaded first.
2284 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002285 if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
Ben Widawskya81cc002013-01-18 12:30:31 -08002286 return true;
2287#endif
2288 return false;
2289}
2290
Chris Wilsondc979972016-05-10 14:10:04 +01002291void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002292{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002293 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302294 enum intel_engine_id id;
Ben Widawsky828c7902013-10-16 09:21:30 -07002295
Chris Wilsondc979972016-05-10 14:10:04 +01002296 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002297 return;
2298
Akash Goel3b3f1652016-10-13 22:44:48 +05302299 for_each_engine(engine, dev_priv, id) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002300 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002301 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002302 if (fault_reg & RING_FAULT_VALID) {
2303 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002304 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002305 "\tAddress space: %s\n"
2306 "\tSource ID: %d\n"
2307 "\tType: %d\n",
2308 fault_reg & PAGE_MASK,
2309 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2310 RING_FAULT_SRCID(fault_reg),
2311 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002312 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002313 fault_reg & ~RING_FAULT_VALID);
2314 }
2315 }
Akash Goel3b3f1652016-10-13 22:44:48 +05302316
2317 /* Engine specific init may not have been done till this point. */
2318 if (dev_priv->engine[RCS])
2319 POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002320}
2321
Chris Wilson91e56492014-09-25 10:13:12 +01002322static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2323{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002324 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002325 intel_gtt_chipset_flush();
2326 } else {
2327 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2328 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2329 }
2330}
2331
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002332void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002333{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002334 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002335
2336 /* Don't bother messing with faults pre GEN6 as we have little
2337 * documentation supporting that it's a good idea.
2338 */
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002339 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002340 return;
2341
Chris Wilsondc979972016-05-10 14:10:04 +01002342 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002343
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002344 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
Chris Wilson91e56492014-09-25 10:13:12 +01002345
2346 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002347}
2348
Chris Wilson03ac84f2016-10-28 13:58:36 +01002349int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
2350 struct sg_table *pages)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002351{
Chris Wilson1a292fa2017-01-06 15:22:39 +00002352 do {
2353 if (dma_map_sg(&obj->base.dev->pdev->dev,
2354 pages->sgl, pages->nents,
2355 PCI_DMA_BIDIRECTIONAL))
2356 return 0;
2357
2358 /* If the DMA remap fails, one cause can be that we have
2359 * too many objects pinned in a small remapping table,
2360 * such as swiotlb. Incrementally purge all other objects and
2361 * try again - if there are no more pages to remove from
2362 * the DMA remapper, i915_gem_shrink will return 0.
2363 */
2364 GEM_BUG_ON(obj->mm.pages == pages);
2365 } while (i915_gem_shrink(to_i915(obj->base.dev),
2366 obj->base.size >> PAGE_SHIFT,
2367 I915_SHRINK_BOUND |
2368 I915_SHRINK_UNBOUND |
2369 I915_SHRINK_ACTIVE));
Chris Wilson9da3da62012-06-01 15:20:22 +01002370
Chris Wilson03ac84f2016-10-28 13:58:36 +01002371 return -ENOSPC;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002372}
2373
Daniel Vetter2c642b02015-04-14 17:35:26 +02002374static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002375{
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002376 writeq(pte, addr);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002377}
2378
Chris Wilsond6473f52016-06-10 14:22:59 +05302379static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2380 dma_addr_t addr,
2381 uint64_t offset,
2382 enum i915_cache_level level,
2383 u32 unused)
2384{
Chris Wilson49d73912016-11-29 09:50:08 +00002385 struct drm_i915_private *dev_priv = vm->i915;
Chris Wilsond6473f52016-06-10 14:22:59 +05302386 gen8_pte_t __iomem *pte =
2387 (gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
2388 (offset >> PAGE_SHIFT);
Chris Wilsond6473f52016-06-10 14:22:59 +05302389
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002390 gen8_set_pte(pte, gen8_pte_encode(addr, level));
Chris Wilsond6473f52016-06-10 14:22:59 +05302391
2392 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2393 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Chris Wilsond6473f52016-06-10 14:22:59 +05302394}
2395
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002396static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2397 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002398 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302399 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002400{
Chris Wilson49d73912016-11-29 09:50:08 +00002401 struct drm_i915_private *dev_priv = vm->i915;
Chris Wilsonce7fda22016-04-28 09:56:38 +01002402 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002403 struct sgt_iter sgt_iter;
2404 gen8_pte_t __iomem *gtt_entries;
2405 gen8_pte_t gtt_entry;
2406 dma_addr_t addr;
Dave Gordon85d12252016-05-20 11:54:06 +01002407 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002408
Dave Gordon85d12252016-05-20 11:54:06 +01002409 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2410
2411 for_each_sgt_dma(addr, sgt_iter, st) {
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002412 gtt_entry = gen8_pte_encode(addr, level);
Dave Gordon85d12252016-05-20 11:54:06 +01002413 gen8_set_pte(&gtt_entries[i++], gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002414 }
2415
2416 /*
2417 * XXX: This serves as a posting read to make sure that the PTE has
2418 * actually been updated. There is some concern that even though
2419 * registers and PTEs are within the same BAR that they are potentially
2420 * of NUMA access patterns. Therefore, even with the way we assume
2421 * hardware should work, we must keep this posting read for paranoia.
2422 */
2423 if (i != 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002424 WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002425
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002426 /* This next bit makes the above posting read even more important. We
2427 * want to flush the TLBs only after we're certain all the PTE updates
2428 * have finished.
2429 */
2430 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2431 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002432}
2433
Chris Wilsonc1403302015-11-18 15:19:39 +00002434struct insert_entries {
2435 struct i915_address_space *vm;
2436 struct sg_table *st;
2437 uint64_t start;
2438 enum i915_cache_level level;
2439 u32 flags;
2440};
2441
2442static int gen8_ggtt_insert_entries__cb(void *_arg)
2443{
2444 struct insert_entries *arg = _arg;
2445 gen8_ggtt_insert_entries(arg->vm, arg->st,
2446 arg->start, arg->level, arg->flags);
2447 return 0;
2448}
2449
2450static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2451 struct sg_table *st,
2452 uint64_t start,
2453 enum i915_cache_level level,
2454 u32 flags)
2455{
2456 struct insert_entries arg = { vm, st, start, level, flags };
2457 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2458}
2459
Chris Wilsond6473f52016-06-10 14:22:59 +05302460static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2461 dma_addr_t addr,
2462 uint64_t offset,
2463 enum i915_cache_level level,
2464 u32 flags)
2465{
Chris Wilson49d73912016-11-29 09:50:08 +00002466 struct drm_i915_private *dev_priv = vm->i915;
Chris Wilsond6473f52016-06-10 14:22:59 +05302467 gen6_pte_t __iomem *pte =
2468 (gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
2469 (offset >> PAGE_SHIFT);
Chris Wilsond6473f52016-06-10 14:22:59 +05302470
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002471 iowrite32(vm->pte_encode(addr, level, flags), pte);
Chris Wilsond6473f52016-06-10 14:22:59 +05302472
2473 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2474 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Chris Wilsond6473f52016-06-10 14:22:59 +05302475}
2476
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002477/*
2478 * Binds an object into the global gtt with the specified cache level. The object
2479 * will be accessible to the GPU via commands whose operands reference offsets
2480 * within the global GTT as well as accessible by the GPU through the GMADR
2481 * mapped BAR (dev_priv->mm.gtt->gtt).
2482 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002483static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002484 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002485 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302486 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002487{
Chris Wilson49d73912016-11-29 09:50:08 +00002488 struct drm_i915_private *dev_priv = vm->i915;
Chris Wilsonce7fda22016-04-28 09:56:38 +01002489 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002490 struct sgt_iter sgt_iter;
2491 gen6_pte_t __iomem *gtt_entries;
2492 gen6_pte_t gtt_entry;
2493 dma_addr_t addr;
Dave Gordon85d12252016-05-20 11:54:06 +01002494 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002495
Dave Gordon85d12252016-05-20 11:54:06 +01002496 gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2497
2498 for_each_sgt_dma(addr, sgt_iter, st) {
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002499 gtt_entry = vm->pte_encode(addr, level, flags);
Dave Gordon85d12252016-05-20 11:54:06 +01002500 iowrite32(gtt_entry, &gtt_entries[i++]);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002501 }
2502
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002503 /* XXX: This serves as a posting read to make sure that the PTE has
2504 * actually been updated. There is some concern that even though
2505 * registers and PTEs are within the same BAR that they are potentially
2506 * of NUMA access patterns. Therefore, even with the way we assume
2507 * hardware should work, we must keep this posting read for paranoia.
2508 */
Dave Gordon85d12252016-05-20 11:54:06 +01002509 if (i != 0)
2510 WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002511
2512 /* This next bit makes the above posting read even more important. We
2513 * want to flush the TLBs only after we're certain all the PTE updates
2514 * have finished.
2515 */
2516 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2517 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002518}
2519
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002520static void nop_clear_range(struct i915_address_space *vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002521 uint64_t start, uint64_t length)
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002522{
2523}
2524
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002525static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002526 uint64_t start, uint64_t length)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002527{
Chris Wilsonce7fda22016-04-28 09:56:38 +01002528 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002529 unsigned first_entry = start >> PAGE_SHIFT;
2530 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002531 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002532 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2533 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002534 int i;
2535
2536 if (WARN(num_entries > max_entries,
2537 "First entry = %d; Num entries = %d (max=%d)\n",
2538 first_entry, num_entries, max_entries))
2539 num_entries = max_entries;
2540
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002541 scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002542 I915_CACHE_LLC);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002543 for (i = 0; i < num_entries; i++)
2544 gen8_set_pte(&gtt_base[i], scratch_pte);
2545 readl(gtt_base);
2546}
2547
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002548static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002549 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002550 uint64_t length)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002551{
Chris Wilsonce7fda22016-04-28 09:56:38 +01002552 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002553 unsigned first_entry = start >> PAGE_SHIFT;
2554 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002555 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002556 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2557 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002558 int i;
2559
2560 if (WARN(num_entries > max_entries,
2561 "First entry = %d; Num entries = %d (max=%d)\n",
2562 first_entry, num_entries, max_entries))
2563 num_entries = max_entries;
2564
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002565 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002566 I915_CACHE_LLC, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002567
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002568 for (i = 0; i < num_entries; i++)
2569 iowrite32(scratch_pte, &gtt_base[i]);
2570 readl(gtt_base);
2571}
2572
Chris Wilsond6473f52016-06-10 14:22:59 +05302573static void i915_ggtt_insert_page(struct i915_address_space *vm,
2574 dma_addr_t addr,
2575 uint64_t offset,
2576 enum i915_cache_level cache_level,
2577 u32 unused)
2578{
Chris Wilsond6473f52016-06-10 14:22:59 +05302579 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2580 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Chris Wilsond6473f52016-06-10 14:22:59 +05302581
2582 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
Chris Wilsond6473f52016-06-10 14:22:59 +05302583}
2584
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002585static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2586 struct sg_table *pages,
2587 uint64_t start,
2588 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002589{
2590 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2591 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2592
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002593 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002594
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002595}
2596
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002597static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002598 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002599 uint64_t length)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002600{
Chris Wilson2eedfc72016-10-24 13:42:17 +01002601 intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002602}
2603
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002604static int ggtt_bind_vma(struct i915_vma *vma,
2605 enum i915_cache_level cache_level,
2606 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002607{
Chris Wilson49d73912016-11-29 09:50:08 +00002608 struct drm_i915_private *i915 = vma->vm->i915;
Daniel Vetter0a878712015-10-15 14:23:01 +02002609 struct drm_i915_gem_object *obj = vma->obj;
2610 u32 pte_flags = 0;
2611 int ret;
2612
2613 ret = i915_get_ggtt_vma_pages(vma);
2614 if (ret)
2615 return ret;
2616
2617 /* Currently applicable only to VLV */
2618 if (obj->gt_ro)
2619 pte_flags |= PTE_READ_ONLY;
2620
Chris Wilson9c870d02016-10-24 13:42:15 +01002621 intel_runtime_pm_get(i915);
Chris Wilson247177d2016-08-15 10:48:47 +01002622 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter0a878712015-10-15 14:23:01 +02002623 cache_level, pte_flags);
Chris Wilson9c870d02016-10-24 13:42:15 +01002624 intel_runtime_pm_put(i915);
Daniel Vetter0a878712015-10-15 14:23:01 +02002625
2626 /*
2627 * Without aliasing PPGTT there's no difference between
2628 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2629 * upgrade to both bound if we bind either to avoid double-binding.
2630 */
Chris Wilson3272db52016-08-04 16:32:32 +01002631 vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
Daniel Vetter0a878712015-10-15 14:23:01 +02002632
2633 return 0;
2634}
2635
2636static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2637 enum i915_cache_level cache_level,
2638 u32 flags)
2639{
Chris Wilson49d73912016-11-29 09:50:08 +00002640 struct drm_i915_private *i915 = vma->vm->i915;
Chris Wilson321d1782015-11-20 10:27:18 +00002641 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002642 int ret;
2643
2644 ret = i915_get_ggtt_vma_pages(vma);
2645 if (ret)
2646 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002647
Akash Goel24f3a8c2014-06-17 10:59:42 +05302648 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002649 pte_flags = 0;
2650 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002651 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302652
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002653
Chris Wilson3272db52016-08-04 16:32:32 +01002654 if (flags & I915_VMA_GLOBAL_BIND) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002655 intel_runtime_pm_get(i915);
Chris Wilson321d1782015-11-20 10:27:18 +00002656 vma->vm->insert_entries(vma->vm,
Chris Wilson247177d2016-08-15 10:48:47 +01002657 vma->pages, vma->node.start,
Daniel Vetter08755462015-04-20 09:04:05 -07002658 cache_level, pte_flags);
Chris Wilson9c870d02016-10-24 13:42:15 +01002659 intel_runtime_pm_put(i915);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002660 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002661
Chris Wilson3272db52016-08-04 16:32:32 +01002662 if (flags & I915_VMA_LOCAL_BIND) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002663 struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
Chris Wilson321d1782015-11-20 10:27:18 +00002664 appgtt->base.insert_entries(&appgtt->base,
Chris Wilson247177d2016-08-15 10:48:47 +01002665 vma->pages, vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002666 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002667 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002668
2669 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002670}
2671
2672static void ggtt_unbind_vma(struct i915_vma *vma)
2673{
Chris Wilson49d73912016-11-29 09:50:08 +00002674 struct drm_i915_private *i915 = vma->vm->i915;
Chris Wilson9c870d02016-10-24 13:42:15 +01002675 struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
Chris Wilsonde180032016-08-04 16:32:29 +01002676 const u64 size = min(vma->size, vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002677
Chris Wilson9c870d02016-10-24 13:42:15 +01002678 if (vma->flags & I915_VMA_GLOBAL_BIND) {
2679 intel_runtime_pm_get(i915);
Ben Widawsky782f1492014-02-20 11:50:33 -08002680 vma->vm->clear_range(vma->vm,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002681 vma->node.start, size);
Chris Wilson9c870d02016-10-24 13:42:15 +01002682 intel_runtime_pm_put(i915);
2683 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08002684
Chris Wilson3272db52016-08-04 16:32:32 +01002685 if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002686 appgtt->base.clear_range(&appgtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002687 vma->node.start, size);
Daniel Vetter74163902012-02-15 23:50:21 +01002688}
2689
Chris Wilson03ac84f2016-10-28 13:58:36 +01002690void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
2691 struct sg_table *pages)
Daniel Vetter74163902012-02-15 23:50:21 +01002692{
David Weinehall52a05c32016-08-22 13:32:44 +03002693 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2694 struct device *kdev = &dev_priv->drm.pdev->dev;
Chris Wilson307dc252016-08-05 10:14:12 +01002695 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002696
Chris Wilson307dc252016-08-05 10:14:12 +01002697 if (unlikely(ggtt->do_idle_maps)) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01002698 if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
Chris Wilson307dc252016-08-05 10:14:12 +01002699 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
2700 /* Wait a bit, in hopes it avoids the hang */
2701 udelay(10);
2702 }
2703 }
Ben Widawsky5c042282011-10-17 15:51:55 -07002704
Chris Wilson03ac84f2016-10-28 13:58:36 +01002705 dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002706}
Daniel Vetter644ec022012-03-26 09:45:40 +02002707
Chris Wilson45b186f2016-12-16 07:46:42 +00002708static void i915_gtt_color_adjust(const struct drm_mm_node *node,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002709 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002710 u64 *start,
2711 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002712{
2713 if (node->color != color)
Chris Wilsonf51455d2017-01-10 14:47:34 +00002714 *start += I915_GTT_PAGE_SIZE;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002715
Chris Wilsonb44f97f2016-12-16 07:46:40 +00002716 node = list_next_entry(node, node_list);
2717 if (node->allocated && node->color != color)
Chris Wilsonf51455d2017-01-10 14:47:34 +00002718 *end -= I915_GTT_PAGE_SIZE;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002719}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002720
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002721int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
Daniel Vetter644ec022012-03-26 09:45:40 +02002722{
Ben Widawskye78891c2013-01-25 16:41:04 -08002723 /* Let GEM Manage all of the aperture.
2724 *
2725 * However, leave one page at the end still bound to the scratch page.
2726 * There are a number of places where the hardware apparently prefetches
2727 * past the end of the object, and we've seen multiple hangs with the
2728 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2729 * aperture. One page should be enough to keep any prefetching inside
2730 * of the aperture.
2731 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002732 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002733 unsigned long hole_start, hole_end;
Chris Wilson95374d72016-10-12 10:05:20 +01002734 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002735 struct drm_mm_node *entry;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002736 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002737
Zhi Wangb02d22a2016-06-16 08:06:59 -04002738 ret = intel_vgt_balloon(dev_priv);
2739 if (ret)
2740 return ret;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002741
Chris Wilson95374d72016-10-12 10:05:20 +01002742 /* Reserve a mappable slot for our lockless error capture */
2743 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
2744 &ggtt->error_capture,
Chris Wilsonf51455d2017-01-10 14:47:34 +00002745 PAGE_SIZE, 0,
Chris Wilson85fd4f52016-12-05 14:29:36 +00002746 I915_COLOR_UNEVICTABLE,
Chris Wilson95374d72016-10-12 10:05:20 +01002747 0, ggtt->mappable_end,
2748 0, 0);
2749 if (ret)
2750 return ret;
2751
Chris Wilsoned2f3452012-11-15 11:32:19 +00002752 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002753 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002754 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2755 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002756 ggtt->base.clear_range(&ggtt->base, hole_start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002757 hole_end - hole_start);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002758 }
2759
2760 /* And finally clear the reserved guard page */
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002761 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002762 ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002763
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002764 if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
Daniel Vetterfa76da32014-08-06 20:19:54 +02002765 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
Chris Wilson95374d72016-10-12 10:05:20 +01002766 if (!ppgtt) {
2767 ret = -ENOMEM;
2768 goto err;
Michel Thierry4933d512015-03-24 15:46:22 +00002769 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002770
Chris Wilson95374d72016-10-12 10:05:20 +01002771 ret = __hw_ppgtt_init(ppgtt, dev_priv);
2772 if (ret)
2773 goto err_ppgtt;
2774
2775 if (ppgtt->base.allocate_va_range) {
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002776 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2777 ppgtt->base.total);
Chris Wilson95374d72016-10-12 10:05:20 +01002778 if (ret)
2779 goto err_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002780 }
2781
2782 ppgtt->base.clear_range(&ppgtt->base,
2783 ppgtt->base.start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002784 ppgtt->base.total);
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002785
Daniel Vetterfa76da32014-08-06 20:19:54 +02002786 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002787 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2788 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002789 }
2790
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002791 return 0;
Chris Wilson95374d72016-10-12 10:05:20 +01002792
2793err_ppgtt_cleanup:
2794 ppgtt->base.cleanup(&ppgtt->base);
2795err_ppgtt:
2796 kfree(ppgtt);
2797err:
2798 drm_mm_remove_node(&ggtt->error_capture);
2799 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002800}
2801
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002802/**
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002803 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002804 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002805 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002806void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002807{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002808 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002809
Daniel Vetter70e32542014-08-06 15:04:57 +02002810 if (dev_priv->mm.aliasing_ppgtt) {
2811 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter70e32542014-08-06 15:04:57 +02002812 ppgtt->base.cleanup(&ppgtt->base);
Matthew Auldcb7f2762016-08-05 19:04:40 +01002813 kfree(ppgtt);
Daniel Vetter70e32542014-08-06 15:04:57 +02002814 }
2815
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002816 i915_gem_cleanup_stolen(&dev_priv->drm);
Imre Deaka4eba472016-01-19 15:26:32 +02002817
Chris Wilson95374d72016-10-12 10:05:20 +01002818 if (drm_mm_node_allocated(&ggtt->error_capture))
2819 drm_mm_remove_node(&ggtt->error_capture);
2820
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002821 if (drm_mm_initialized(&ggtt->base.mm)) {
Zhi Wangb02d22a2016-06-16 08:06:59 -04002822 intel_vgt_deballoon(dev_priv);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002823
Matthew Aulded9724d2016-11-17 21:04:10 +00002824 mutex_lock(&dev_priv->drm.struct_mutex);
2825 i915_address_space_fini(&ggtt->base);
2826 mutex_unlock(&dev_priv->drm.struct_mutex);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002827 }
2828
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002829 ggtt->base.cleanup(&ggtt->base);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002830
2831 arch_phys_wc_del(ggtt->mtrr);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01002832 io_mapping_fini(&ggtt->mappable);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002833}
Daniel Vetter70e32542014-08-06 15:04:57 +02002834
Daniel Vetter2c642b02015-04-14 17:35:26 +02002835static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002836{
2837 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2838 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2839 return snb_gmch_ctl << 20;
2840}
2841
Daniel Vetter2c642b02015-04-14 17:35:26 +02002842static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002843{
2844 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2845 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2846 if (bdw_gmch_ctl)
2847 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002848
2849#ifdef CONFIG_X86_32
2850 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2851 if (bdw_gmch_ctl > 4)
2852 bdw_gmch_ctl = 4;
2853#endif
2854
Ben Widawsky9459d252013-11-03 16:53:55 -08002855 return bdw_gmch_ctl << 20;
2856}
2857
Daniel Vetter2c642b02015-04-14 17:35:26 +02002858static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002859{
2860 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2861 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2862
2863 if (gmch_ctrl)
2864 return 1 << (20 + gmch_ctrl);
2865
2866 return 0;
2867}
2868
Daniel Vetter2c642b02015-04-14 17:35:26 +02002869static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002870{
2871 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2872 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2873 return snb_gmch_ctl << 25; /* 32 MB units */
2874}
2875
Daniel Vetter2c642b02015-04-14 17:35:26 +02002876static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002877{
2878 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2879 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2880 return bdw_gmch_ctl << 25; /* 32 MB units */
2881}
2882
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002883static size_t chv_get_stolen_size(u16 gmch_ctrl)
2884{
2885 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2886 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2887
2888 /*
2889 * 0x0 to 0x10: 32MB increments starting at 0MB
2890 * 0x11 to 0x16: 4MB increments starting at 8MB
2891 * 0x17 to 0x1d: 4MB increments start at 36MB
2892 */
2893 if (gmch_ctrl < 0x11)
2894 return gmch_ctrl << 25;
2895 else if (gmch_ctrl < 0x17)
2896 return (gmch_ctrl - 0x11 + 2) << 22;
2897 else
2898 return (gmch_ctrl - 0x17 + 9) << 22;
2899}
2900
Damien Lespiau66375012014-01-09 18:02:46 +00002901static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2902{
2903 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2904 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2905
2906 if (gen9_gmch_ctl < 0xf0)
2907 return gen9_gmch_ctl << 25; /* 32 MB units */
2908 else
2909 /* 4MB increments starting at 0xf0 for 4MB */
2910 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2911}
2912
Chris Wilson34c998b2016-08-04 07:52:24 +01002913static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
Ben Widawsky63340132013-11-04 19:32:22 -08002914{
Chris Wilson49d73912016-11-29 09:50:08 +00002915 struct drm_i915_private *dev_priv = ggtt->base.i915;
2916 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002917 phys_addr_t phys_addr;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002918 int ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002919
2920 /* For Modern GENs the PTEs and register space are split in the BAR */
Chris Wilson34c998b2016-08-04 07:52:24 +01002921 phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
Ben Widawsky63340132013-11-04 19:32:22 -08002922
Imre Deak2a073f892015-03-27 13:07:33 +02002923 /*
2924 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2925 * dropped. For WC mappings in general we have 64 byte burst writes
2926 * when the WC buffer is flushed, so we can't use it, but have to
2927 * resort to an uncached mapping. The WC issue is easily caught by the
2928 * readback check when writing GTT PTE entries.
2929 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002930 if (IS_GEN9_LP(dev_priv))
Chris Wilson34c998b2016-08-04 07:52:24 +01002931 ggtt->gsm = ioremap_nocache(phys_addr, size);
Imre Deak2a073f892015-03-27 13:07:33 +02002932 else
Chris Wilson34c998b2016-08-04 07:52:24 +01002933 ggtt->gsm = ioremap_wc(phys_addr, size);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002934 if (!ggtt->gsm) {
Chris Wilson34c998b2016-08-04 07:52:24 +01002935 DRM_ERROR("Failed to map the ggtt page table\n");
Ben Widawsky63340132013-11-04 19:32:22 -08002936 return -ENOMEM;
2937 }
2938
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002939 ret = setup_scratch_page(dev_priv, &ggtt->base.scratch_page, GFP_DMA32);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002940 if (ret) {
Ben Widawsky63340132013-11-04 19:32:22 -08002941 DRM_ERROR("Scratch setup failed\n");
2942 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002943 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002944 return ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002945 }
2946
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002947 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002948}
2949
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002950/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2951 * bits. When using advanced contexts each context stores its own PAT, but
2952 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002953static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002954{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002955 uint64_t pat;
2956
2957 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2958 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2959 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2960 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2961 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2962 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2963 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2964 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2965
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002966 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002967 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2968 * so RTL will always use the value corresponding to
2969 * pat_sel = 000".
2970 * So let's disable cache for GGTT to avoid screen corruptions.
2971 * MOCS still can be used though.
2972 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2973 * before this patch, i.e. the same uncached + snooping access
2974 * like on gen6/7 seems to be in effect.
2975 * - So this just fixes blitter/render access. Again it looks
2976 * like it's not just uncached access, but uncached + snooping.
2977 * So we can still hold onto all our assumptions wrt cpu
2978 * clflushing on LLC machines.
2979 */
2980 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2981
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002982 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2983 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002984 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2985 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002986}
2987
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002988static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2989{
2990 uint64_t pat;
2991
2992 /*
2993 * Map WB on BDW to snooped on CHV.
2994 *
2995 * Only the snoop bit has meaning for CHV, the rest is
2996 * ignored.
2997 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002998 * The hardware will never snoop for certain types of accesses:
2999 * - CPU GTT (GMADR->GGTT->no snoop->memory)
3000 * - PPGTT page tables
3001 * - some other special cycles
3002 *
3003 * As with BDW, we also need to consider the following for GT accesses:
3004 * "For GGTT, there is NO pat_sel[2:0] from the entry,
3005 * so RTL will always use the value corresponding to
3006 * pat_sel = 000".
3007 * Which means we must set the snoop bit in PAT entry 0
3008 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003009 */
3010 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
3011 GEN8_PPAT(1, 0) |
3012 GEN8_PPAT(2, 0) |
3013 GEN8_PPAT(3, 0) |
3014 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
3015 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
3016 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
3017 GEN8_PPAT(7, CHV_PPAT_SNOOP);
3018
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003019 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3020 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003021}
3022
Chris Wilson34c998b2016-08-04 07:52:24 +01003023static void gen6_gmch_remove(struct i915_address_space *vm)
3024{
3025 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
3026
3027 iounmap(ggtt->gsm);
Chris Wilson49d73912016-11-29 09:50:08 +00003028 cleanup_scratch_page(vm->i915, &vm->scratch_page);
Chris Wilson34c998b2016-08-04 07:52:24 +01003029}
3030
Joonas Lahtinend507d732016-03-18 10:42:58 +02003031static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003032{
Chris Wilson49d73912016-11-29 09:50:08 +00003033 struct drm_i915_private *dev_priv = ggtt->base.i915;
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003034 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003035 unsigned int size;
Ben Widawsky63340132013-11-04 19:32:22 -08003036 u16 snb_gmch_ctl;
Ben Widawsky63340132013-11-04 19:32:22 -08003037
3038 /* TODO: We're not aware of mappable constraints on gen8 yet */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003039 ggtt->mappable_base = pci_resource_start(pdev, 2);
3040 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003041
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003042 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
3043 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
Ben Widawsky63340132013-11-04 19:32:22 -08003044
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003045 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawsky63340132013-11-04 19:32:22 -08003046
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003047 if (INTEL_GEN(dev_priv) >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003048 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003049 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003050 } else if (IS_CHERRYVIEW(dev_priv)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003051 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003052 size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003053 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003054 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01003055 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003056 }
Ben Widawsky63340132013-11-04 19:32:22 -08003057
Chris Wilson34c998b2016-08-04 07:52:24 +01003058 ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003059
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003060 if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003061 chv_setup_private_ppat(dev_priv);
3062 else
3063 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003064
Chris Wilson34c998b2016-08-04 07:52:24 +01003065 ggtt->base.cleanup = gen6_gmch_remove;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003066 ggtt->base.bind_vma = ggtt_bind_vma;
3067 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilsond6473f52016-06-10 14:22:59 +05303068 ggtt->base.insert_page = gen8_ggtt_insert_page;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003069 ggtt->base.clear_range = nop_clear_range;
Chris Wilson48f112f2016-06-24 14:07:14 +01003070 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003071 ggtt->base.clear_range = gen8_ggtt_clear_range;
3072
3073 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3074 if (IS_CHERRYVIEW(dev_priv))
3075 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3076
Chris Wilson34c998b2016-08-04 07:52:24 +01003077 return ggtt_probe_common(ggtt, size);
Ben Widawsky63340132013-11-04 19:32:22 -08003078}
3079
Joonas Lahtinend507d732016-03-18 10:42:58 +02003080static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003081{
Chris Wilson49d73912016-11-29 09:50:08 +00003082 struct drm_i915_private *dev_priv = ggtt->base.i915;
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003083 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01003084 unsigned int size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003085 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003086
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003087 ggtt->mappable_base = pci_resource_start(pdev, 2);
3088 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003089
Ben Widawskybaa09f52013-01-24 13:49:57 -08003090 /* 64/512MB is the current min/max we actually know of, but this is just
3091 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003092 */
Chris Wilson34c998b2016-08-04 07:52:24 +01003093 if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003094 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003095 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003096 }
3097
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003098 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
3099 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
3100 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003101
Joonas Lahtinend507d732016-03-18 10:42:58 +02003102 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003103
Chris Wilson34c998b2016-08-04 07:52:24 +01003104 size = gen6_get_total_gtt_size(snb_gmch_ctl);
3105 ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003106
Joonas Lahtinend507d732016-03-18 10:42:58 +02003107 ggtt->base.clear_range = gen6_ggtt_clear_range;
Chris Wilsond6473f52016-06-10 14:22:59 +05303108 ggtt->base.insert_page = gen6_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003109 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3110 ggtt->base.bind_vma = ggtt_bind_vma;
3111 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003112 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003113
Chris Wilson34c998b2016-08-04 07:52:24 +01003114 if (HAS_EDRAM(dev_priv))
3115 ggtt->base.pte_encode = iris_pte_encode;
3116 else if (IS_HASWELL(dev_priv))
3117 ggtt->base.pte_encode = hsw_pte_encode;
3118 else if (IS_VALLEYVIEW(dev_priv))
3119 ggtt->base.pte_encode = byt_pte_encode;
3120 else if (INTEL_GEN(dev_priv) >= 7)
3121 ggtt->base.pte_encode = ivb_pte_encode;
3122 else
3123 ggtt->base.pte_encode = snb_pte_encode;
3124
3125 return ggtt_probe_common(ggtt, size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003126}
3127
Chris Wilson34c998b2016-08-04 07:52:24 +01003128static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003129{
Chris Wilson34c998b2016-08-04 07:52:24 +01003130 intel_gmch_remove();
Ben Widawskybaa09f52013-01-24 13:49:57 -08003131}
3132
Joonas Lahtinend507d732016-03-18 10:42:58 +02003133static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003134{
Chris Wilson49d73912016-11-29 09:50:08 +00003135 struct drm_i915_private *dev_priv = ggtt->base.i915;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003136 int ret;
3137
Chris Wilson91c8a322016-07-05 10:40:23 +01003138 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003139 if (!ret) {
3140 DRM_ERROR("failed to set up gmch\n");
3141 return -EIO;
3142 }
3143
Chris Wilsonedd1f2f2017-01-06 15:20:11 +00003144 intel_gtt_get(&ggtt->base.total,
3145 &ggtt->stolen_size,
3146 &ggtt->mappable_base,
3147 &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003148
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003149 ggtt->do_idle_maps = needs_idle_maps(dev_priv);
Chris Wilsond6473f52016-06-10 14:22:59 +05303150 ggtt->base.insert_page = i915_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003151 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3152 ggtt->base.clear_range = i915_ggtt_clear_range;
3153 ggtt->base.bind_vma = ggtt_bind_vma;
3154 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003155 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003156
Joonas Lahtinend507d732016-03-18 10:42:58 +02003157 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003158 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3159
Ben Widawskybaa09f52013-01-24 13:49:57 -08003160 return 0;
3161}
3162
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003163/**
Chris Wilson0088e522016-08-04 07:52:21 +01003164 * i915_ggtt_probe_hw - Probe GGTT hardware location
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003165 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003166 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003167int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003168{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003169 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003170 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003171
Chris Wilson49d73912016-11-29 09:50:08 +00003172 ggtt->base.i915 = dev_priv;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003173
Chris Wilson34c998b2016-08-04 07:52:24 +01003174 if (INTEL_GEN(dev_priv) <= 5)
3175 ret = i915_gmch_probe(ggtt);
3176 else if (INTEL_GEN(dev_priv) < 8)
3177 ret = gen6_gmch_probe(ggtt);
3178 else
3179 ret = gen8_gmch_probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003180 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003181 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003182
Chris Wilsondb9309a2017-01-05 15:30:23 +00003183 /* Trim the GGTT to fit the GuC mappable upper range (when enabled).
3184 * This is easier than doing range restriction on the fly, as we
3185 * currently don't have any bits spare to pass in this upper
3186 * restriction!
3187 */
3188 if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
3189 ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
3190 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3191 }
3192
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003193 if ((ggtt->base.total - 1) >> 32) {
3194 DRM_ERROR("We never expected a Global GTT with more than 32bits"
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003195 " of address space! Found %lldM!\n",
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003196 ggtt->base.total >> 20);
3197 ggtt->base.total = 1ULL << 32;
3198 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3199 }
3200
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003201 if (ggtt->mappable_end > ggtt->base.total) {
3202 DRM_ERROR("mappable aperture extends past end of GGTT,"
3203 " aperture=%llx, total=%llx\n",
3204 ggtt->mappable_end, ggtt->base.total);
3205 ggtt->mappable_end = ggtt->base.total;
3206 }
3207
Ben Widawskybaa09f52013-01-24 13:49:57 -08003208 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003209 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003210 ggtt->base.total >> 20);
3211 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
Chris Wilsonedd1f2f2017-01-06 15:20:11 +00003212 DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003213#ifdef CONFIG_INTEL_IOMMU
3214 if (intel_iommu_gfx_mapped)
3215 DRM_INFO("VT-d active for gfx access\n");
3216#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003217
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003218 return 0;
Chris Wilson0088e522016-08-04 07:52:21 +01003219}
3220
3221/**
3222 * i915_ggtt_init_hw - Initialize GGTT hardware
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003223 * @dev_priv: i915 device
Chris Wilson0088e522016-08-04 07:52:21 +01003224 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003225int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
Chris Wilson0088e522016-08-04 07:52:21 +01003226{
Chris Wilson0088e522016-08-04 07:52:21 +01003227 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3228 int ret;
3229
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003230 INIT_LIST_HEAD(&dev_priv->vm_list);
3231
3232 /* Subtract the guard page before address space initialization to
3233 * shrink the range used by drm_mm.
3234 */
Chris Wilson80b204b2016-10-28 13:58:58 +01003235 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003236 ggtt->base.total -= PAGE_SIZE;
Chris Wilson80b204b2016-10-28 13:58:58 +01003237 i915_address_space_init(&ggtt->base, dev_priv, "[global]");
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003238 ggtt->base.total += PAGE_SIZE;
3239 if (!HAS_LLC(dev_priv))
3240 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
Chris Wilson80b204b2016-10-28 13:58:58 +01003241 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003242
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003243 if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
3244 dev_priv->ggtt.mappable_base,
3245 dev_priv->ggtt.mappable_end)) {
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003246 ret = -EIO;
3247 goto out_gtt_cleanup;
3248 }
3249
3250 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);
3251
Chris Wilson0088e522016-08-04 07:52:21 +01003252 /*
3253 * Initialise stolen early so that we may reserve preallocated
3254 * objects for the BIOS to KMS transition.
3255 */
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003256 ret = i915_gem_init_stolen(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01003257 if (ret)
3258 goto out_gtt_cleanup;
3259
3260 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003261
3262out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003263 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003264 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003265}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003266
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003267int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003268{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003269 if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003270 return -EIO;
3271
3272 return 0;
3273}
3274
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00003275void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
Daniel Vetterfa423312015-04-14 17:35:23 +02003276{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003277 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003278 struct drm_i915_gem_object *obj, *on;
Daniel Vetterfa423312015-04-14 17:35:23 +02003279
Chris Wilsondc979972016-05-10 14:10:04 +01003280 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003281
3282 /* First fill our portion of the GTT with scratch pages */
Michał Winiarski4fb84d92016-10-13 14:02:40 +02003283 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
Daniel Vetterfa423312015-04-14 17:35:23 +02003284
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003285 ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */
3286
3287 /* clflush objects bound into the GGTT and rebind them. */
3288 list_for_each_entry_safe(obj, on,
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003289 &dev_priv->mm.bound_list, global_link) {
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003290 bool ggtt_bound = false;
3291 struct i915_vma *vma;
3292
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003293 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003294 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003295 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003296
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003297 if (!i915_vma_unbind(vma))
3298 continue;
3299
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003300 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3301 PIN_UPDATE));
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003302 ggtt_bound = true;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003303 }
3304
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003305 if (ggtt_bound)
Chris Wilson975f7ff2016-05-14 07:26:34 +01003306 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003307 }
3308
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003309 ggtt->base.closed = false;
3310
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00003311 if (INTEL_GEN(dev_priv) >= 8) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003312 if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
Daniel Vetterfa423312015-04-14 17:35:23 +02003313 chv_setup_private_ppat(dev_priv);
3314 else
3315 bdw_setup_private_ppat(dev_priv);
3316
3317 return;
3318 }
3319
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00003320 if (USES_PPGTT(dev_priv)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003321 struct i915_address_space *vm;
3322
Daniel Vetterfa423312015-04-14 17:35:23 +02003323 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3324 /* TODO: Perhaps it shouldn't be gen6 specific */
3325
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003326 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003327
Chris Wilson2bfa9962016-08-04 07:52:25 +01003328 if (i915_is_ggtt(vm))
Daniel Vetterfa423312015-04-14 17:35:23 +02003329 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003330 else
3331 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003332
3333 gen6_write_page_range(dev_priv, &ppgtt->pd,
3334 0, ppgtt->base.total);
3335 }
3336 }
3337
3338 i915_ggtt_flush(dev_priv);
3339}
3340
Chris Wilson058d88c2016-08-15 10:49:06 +01003341struct i915_vma *
3342i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3343 struct i915_address_space *vm,
3344 const struct i915_ggtt_view *view)
3345{
Chris Wilsondb6c2b42016-11-01 11:54:00 +00003346 struct rb_node *rb;
Chris Wilson058d88c2016-08-15 10:49:06 +01003347
Chris Wilsondb6c2b42016-11-01 11:54:00 +00003348 rb = obj->vma_tree.rb_node;
3349 while (rb) {
3350 struct i915_vma *vma = rb_entry(rb, struct i915_vma, obj_node);
3351 long cmp;
3352
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003353 cmp = i915_vma_compare(vma, vm, view);
Chris Wilsondb6c2b42016-11-01 11:54:00 +00003354 if (cmp == 0)
Chris Wilson058d88c2016-08-15 10:49:06 +01003355 return vma;
3356
Chris Wilsondb6c2b42016-11-01 11:54:00 +00003357 if (cmp < 0)
3358 rb = rb->rb_right;
3359 else
3360 rb = rb->rb_left;
3361 }
3362
Chris Wilson058d88c2016-08-15 10:49:06 +01003363 return NULL;
Chris Wilson81a8aa42016-08-15 10:48:48 +01003364}
3365
3366struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003367i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003368 struct i915_address_space *vm,
3369 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003370{
3371 struct i915_vma *vma;
3372
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003373 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson058d88c2016-08-15 10:49:06 +01003374 GEM_BUG_ON(view && !i915_is_ggtt(vm));
3375
3376 vma = i915_gem_obj_to_vma(obj, vm, view);
Chris Wilsondb6c2b42016-11-01 11:54:00 +00003377 if (!vma) {
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003378 vma = i915_vma_create(obj, vm, view);
Chris Wilsondb6c2b42016-11-01 11:54:00 +00003379 GEM_BUG_ON(vma != i915_gem_obj_to_vma(obj, vm, view));
3380 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003381
Chris Wilson3272db52016-08-04 16:32:32 +01003382 GEM_BUG_ON(i915_vma_is_closed(vma));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003383 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003384}
3385
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003386static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003387rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003388 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003389 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003390 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003391{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003392 unsigned int column, row;
3393 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003394
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003395 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003396 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003397 for (row = 0; row < height; row++) {
3398 st->nents++;
3399 /* We don't need the pages, but need to initialize
3400 * the entries so the sg list can be happily traversed.
3401 * The only thing we need are DMA addresses.
3402 */
3403 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003404 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003405 sg_dma_len(sg) = PAGE_SIZE;
3406 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003407 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003408 }
3409 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003410
3411 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003412}
3413
3414static struct sg_table *
Ville Syrjälä6687c902015-09-15 13:16:41 +03003415intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003416 struct drm_i915_gem_object *obj)
3417{
Dave Gordon85d12252016-05-20 11:54:06 +01003418 const size_t n_pages = obj->base.size / PAGE_SIZE;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003419 unsigned int size = intel_rotation_info_size(rot_info);
Dave Gordon85d12252016-05-20 11:54:06 +01003420 struct sgt_iter sgt_iter;
3421 dma_addr_t dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003422 unsigned long i;
3423 dma_addr_t *page_addr_list;
3424 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003425 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003426 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003427
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003428 /* Allocate a temporary list of source pages for random access. */
Dave Gordon85d12252016-05-20 11:54:06 +01003429 page_addr_list = drm_malloc_gfp(n_pages,
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003430 sizeof(dma_addr_t),
3431 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003432 if (!page_addr_list)
3433 return ERR_PTR(ret);
3434
3435 /* Allocate target SG list. */
3436 st = kmalloc(sizeof(*st), GFP_KERNEL);
3437 if (!st)
3438 goto err_st_alloc;
3439
Ville Syrjälä6687c902015-09-15 13:16:41 +03003440 ret = sg_alloc_table(st, size, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003441 if (ret)
3442 goto err_sg_alloc;
3443
3444 /* Populate source page list from the object. */
3445 i = 0;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003446 for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
Dave Gordon85d12252016-05-20 11:54:06 +01003447 page_addr_list[i++] = dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003448
Dave Gordon85d12252016-05-20 11:54:06 +01003449 GEM_BUG_ON(i != n_pages);
Ville Syrjälä11f20322016-02-15 22:54:46 +02003450 st->nents = 0;
3451 sg = st->sgl;
3452
Ville Syrjälä6687c902015-09-15 13:16:41 +03003453 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
3454 sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
3455 rot_info->plane[i].width, rot_info->plane[i].height,
3456 rot_info->plane[i].stride, st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003457 }
3458
Ville Syrjälä6687c902015-09-15 13:16:41 +03003459 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
3460 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003461
3462 drm_free_large(page_addr_list);
3463
3464 return st;
3465
3466err_sg_alloc:
3467 kfree(st);
3468err_st_alloc:
3469 drm_free_large(page_addr_list);
3470
Ville Syrjälä6687c902015-09-15 13:16:41 +03003471 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
3472 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3473
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003474 return ERR_PTR(ret);
3475}
3476
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003477static struct sg_table *
3478intel_partial_pages(const struct i915_ggtt_view *view,
3479 struct drm_i915_gem_object *obj)
3480{
3481 struct sg_table *st;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003482 struct scatterlist *sg, *iter;
3483 unsigned int count = view->params.partial.size;
3484 unsigned int offset;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003485 int ret = -ENOMEM;
3486
3487 st = kmalloc(sizeof(*st), GFP_KERNEL);
3488 if (!st)
3489 goto err_st_alloc;
3490
Chris Wilsond2a84a72016-10-28 13:58:34 +01003491 ret = sg_alloc_table(st, count, GFP_KERNEL);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003492 if (ret)
3493 goto err_sg_alloc;
3494
Chris Wilsond2a84a72016-10-28 13:58:34 +01003495 iter = i915_gem_object_get_sg(obj,
3496 view->params.partial.offset,
3497 &offset);
3498 GEM_BUG_ON(!iter);
3499
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003500 sg = st->sgl;
3501 st->nents = 0;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003502 do {
3503 unsigned int len;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003504
Chris Wilsond2a84a72016-10-28 13:58:34 +01003505 len = min(iter->length - (offset << PAGE_SHIFT),
3506 count << PAGE_SHIFT);
3507 sg_set_page(sg, NULL, len, 0);
3508 sg_dma_address(sg) =
3509 sg_dma_address(iter) + (offset << PAGE_SHIFT);
3510 sg_dma_len(sg) = len;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003511
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003512 st->nents++;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003513 count -= len >> PAGE_SHIFT;
3514 if (count == 0) {
3515 sg_mark_end(sg);
3516 return st;
3517 }
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003518
Chris Wilsond2a84a72016-10-28 13:58:34 +01003519 sg = __sg_next(sg);
3520 iter = __sg_next(iter);
3521 offset = 0;
3522 } while (1);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003523
3524err_sg_alloc:
3525 kfree(st);
3526err_st_alloc:
3527 return ERR_PTR(ret);
3528}
3529
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003530static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003531i915_get_ggtt_vma_pages(struct i915_vma *vma)
3532{
3533 int ret = 0;
3534
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003535 /* The vma->pages are only valid within the lifespan of the borrowed
3536 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
3537 * must be the vma->pages. A simple rule is that vma->pages must only
3538 * be accessed when the obj->mm.pages are pinned.
3539 */
3540 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));
3541
Chris Wilson247177d2016-08-15 10:48:47 +01003542 if (vma->pages)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003543 return 0;
3544
3545 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003546 vma->pages = vma->obj->mm.pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003547 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
Chris Wilson247177d2016-08-15 10:48:47 +01003548 vma->pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003549 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003550 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
Chris Wilson247177d2016-08-15 10:48:47 +01003551 vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003552 else
3553 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3554 vma->ggtt_view.type);
3555
Chris Wilson247177d2016-08-15 10:48:47 +01003556 if (!vma->pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003557 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003558 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003559 ret = -EINVAL;
Chris Wilson247177d2016-08-15 10:48:47 +01003560 } else if (IS_ERR(vma->pages)) {
3561 ret = PTR_ERR(vma->pages);
3562 vma->pages = NULL;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003563 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3564 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003565 }
3566
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003567 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003568}
3569