blob: 4b263d3c09b95c6a8825ac203fae438d578eb6d9 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
Dhaval Patel14d46ce2017-01-17 16:28:12 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04003 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef __MSM_DRV_H__
20#define __MSM_DRV_H__
21
22#include <linux/kernel.h>
23#include <linux/clk.h>
24#include <linux/cpufreq.h>
25#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050026#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040027#include <linux/platform_device.h>
28#include <linux/pm.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/list.h>
32#include <linux/iommu.h>
33#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053034#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053035#include <linux/of_device.h>
Dhaval Patel1ac91032016-09-26 19:25:39 -070036#include <linux/sde_io_util.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <asm/sizes.h>
Sandeep Pandaf48c46a2016-10-24 09:48:50 +053038#include <linux/kthread.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040039
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_atomic.h>
42#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040043#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050044#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040046#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040048
Dhaval Patel3949f032016-06-20 16:24:33 -070049#include "sde_power_handle.h"
50
51#define GET_MAJOR_REV(rev) ((rev) >> 28)
52#define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
53#define GET_STEP_REV(rev) ((rev) & 0xFFFF)
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040054
Rob Clarkc8afe682013-06-26 12:44:06 -040055struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040056struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050057struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053058struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040059struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040060struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040061struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040062struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040063struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040064
Alan Kwong112a84f2016-05-24 20:49:21 -040065#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070066#define MAX_CRTCS 8
Jeykumar Sankaran2e655032017-02-04 14:05:45 -080067#define MAX_PLANES 20
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070068#define MAX_ENCODERS 8
69#define MAX_BRIDGES 8
70#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040071
72struct msm_file_private {
73 /* currently we don't do anything useful with this.. but when
74 * per-context address spaces are supported we'd keep track of
75 * the context's page-tables here.
76 */
77 int dummy;
78};
Rob Clarkc8afe682013-06-26 12:44:06 -040079
jilai wang12987782015-06-25 17:37:42 -040080enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040081 /* blob properties, always put these first */
Clarence Ipb43d4592016-09-08 14:21:35 -040082 PLANE_PROP_SCALER_V1,
abeykun48f407a2016-08-25 12:06:44 -040083 PLANE_PROP_SCALER_V2,
Clarence Ip5fc00c52016-09-23 15:03:34 -040084 PLANE_PROP_CSC_V1,
Dhaval Patel4e574842016-08-23 15:11:37 -070085 PLANE_PROP_INFO,
abeykun48f407a2016-08-25 12:06:44 -040086 PLANE_PROP_SCALER_LUT_ED,
87 PLANE_PROP_SCALER_LUT_CIR,
88 PLANE_PROP_SCALER_LUT_SEP,
Benet Clarkd009b1d2016-06-27 14:45:59 -070089 PLANE_PROP_SKIN_COLOR,
90 PLANE_PROP_SKY_COLOR,
91 PLANE_PROP_FOLIAGE_COLOR,
Alan Kwong4dd64c82017-02-04 18:41:51 -080092 PLANE_PROP_ROT_CAPS_V1,
Clarence Ip5e2a9222016-06-26 22:38:24 -040093
94 /* # of blob properties */
95 PLANE_PROP_BLOBCOUNT,
96
Clarence Ipe78efb72016-06-24 18:35:21 -040097 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -040098 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -040099 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -0400100 PLANE_PROP_COLOR_FILL,
Clarence Ipdedbba92016-09-27 17:43:10 -0400101 PLANE_PROP_H_DECIMATE,
102 PLANE_PROP_V_DECIMATE,
Clarence Ipcae1bb62016-07-07 12:07:13 -0400103 PLANE_PROP_INPUT_FENCE,
Benet Clarkeb1b4462016-06-27 14:43:06 -0700104 PLANE_PROP_HUE_ADJUST,
105 PLANE_PROP_SATURATION_ADJUST,
106 PLANE_PROP_VALUE_ADJUST,
107 PLANE_PROP_CONTRAST_ADJUST,
Veera Sundaram Sankaran02dd6ac2016-12-22 15:08:29 -0800108 PLANE_PROP_EXCL_RECT_V1,
Alan Kwong4dd64c82017-02-04 18:41:51 -0800109 PLANE_PROP_ROT_DST_X,
110 PLANE_PROP_ROT_DST_Y,
111 PLANE_PROP_ROT_DST_W,
112 PLANE_PROP_ROT_DST_H,
Clarence Ipe78efb72016-06-24 18:35:21 -0400113
Clarence Ip5e2a9222016-06-26 22:38:24 -0400114 /* enum/bitmask properties */
115 PLANE_PROP_ROTATION,
116 PLANE_PROP_BLEND_OP,
117 PLANE_PROP_SRC_CONFIG,
Clarence Ipe78efb72016-06-24 18:35:21 -0400118
Clarence Ip5e2a9222016-06-26 22:38:24 -0400119 /* total # of properties */
120 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -0400121};
122
Clarence Ip7a753bb2016-07-07 11:47:44 -0400123enum msm_mdp_crtc_property {
Dhaval Patele4a5dda2016-10-13 19:29:30 -0700124 CRTC_PROP_INFO,
125
Clarence Ip7a753bb2016-07-07 11:47:44 -0400126 /* # of blob properties */
127 CRTC_PROP_BLOBCOUNT,
128
129 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400130 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400131 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip1d9728b2016-09-01 11:10:54 -0400132 CRTC_PROP_OUTPUT_FENCE_OFFSET,
Veera Sundaram Sankaran3171ff82017-01-04 14:34:47 -0800133 CRTC_PROP_DIM_LAYER_V1,
Alan Kwong9aa061c2016-11-06 21:17:12 -0500134 CRTC_PROP_CORE_CLK,
135 CRTC_PROP_CORE_AB,
136 CRTC_PROP_CORE_IB,
Alan Kwong8c176bf2017-02-09 19:34:32 -0800137 CRTC_PROP_MEM_AB,
138 CRTC_PROP_MEM_IB,
Alan Kwong4aacd532017-02-04 18:51:33 -0800139 CRTC_PROP_ROT_PREFILL_BW,
Alan Kwong8c176bf2017-02-09 19:34:32 -0800140 CRTC_PROP_ROT_CLK,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400141
142 /* total # of properties */
143 CRTC_PROP_COUNT
144};
145
Clarence Ipdd8021c2016-07-20 16:39:47 -0400146enum msm_mdp_conn_property {
147 /* blob properties, always put these first */
148 CONNECTOR_PROP_SDE_INFO,
Ping Li898b1bf2017-02-09 18:03:28 -0800149 CONNECTOR_PROP_HDR_INFO,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400150
151 /* # of blob properties */
152 CONNECTOR_PROP_BLOBCOUNT,
153
154 /* range properties */
155 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
156 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400157 CONNECTOR_PROP_DST_X,
158 CONNECTOR_PROP_DST_Y,
159 CONNECTOR_PROP_DST_W,
160 CONNECTOR_PROP_DST_H,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400161
162 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400163 CONNECTOR_PROP_TOPOLOGY_NAME,
164 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400165
166 /* total # of properties */
167 CONNECTOR_PROP_COUNT
168};
169
Hai Li78b1d472015-07-27 13:49:45 -0400170struct msm_vblank_ctrl {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530171 struct kthread_work work;
Hai Li78b1d472015-07-27 13:49:45 -0400172 struct list_head event_list;
173 spinlock_t lock;
174};
175
Clarence Ipa4039322016-07-15 16:23:59 -0400176#define MAX_H_TILES_PER_DISPLAY 2
177
178/**
Alexander Beykunac182352017-02-27 17:46:51 -0500179 * enum msm_display_compression_type - compression method used for pixel stream
180 * @MSM_DISPLAY_COMPRESSION_NONE: Pixel data is not compressed
181 * @MSM_DISPLAY_COMPRESSION_DSC: DSC compresison is used
Clarence Ipa4039322016-07-15 16:23:59 -0400182 */
Alexander Beykunac182352017-02-27 17:46:51 -0500183enum msm_display_compression_type {
184 MSM_DISPLAY_COMPRESSION_NONE,
185 MSM_DISPLAY_COMPRESSION_DSC,
Clarence Ipa4039322016-07-15 16:23:59 -0400186};
187
188/**
189 * enum msm_display_caps - features/capabilities supported by displays
190 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
191 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
192 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
193 * @MSM_DISPLAY_CAP_EDID: EDID supported
194 */
195enum msm_display_caps {
196 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
197 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
198 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
199 MSM_DISPLAY_CAP_EDID = BIT(3),
200};
201
202/**
Alexander Beykunac182352017-02-27 17:46:51 -0500203 * struct msm_display_dsc_info - defines dsc configuration
204 * @version: DSC version.
205 * @scr_rev: DSC revision.
206 * @pic_height: Picture height in pixels.
207 * @pic_width: Picture width in pixels.
208 * @initial_lines: Number of initial lines stored in encoder.
209 * @pkt_per_line: Number of packets per line.
210 * @bytes_in_slice: Number of bytes in slice.
211 * @eol_byte_num: Valid bytes at the end of line.
212 * @pclk_per_line: Compressed width.
213 * @full_frame_slices: Number of slice per interface.
214 * @slice_height: Slice height in pixels.
215 * @slice_width: Slice width in pixels.
216 * @chunk_size: Chunk size in bytes for slice multiplexing.
217 * @slice_last_group_size: Size of last group in pixels.
218 * @bpp: Target bits per pixel.
219 * @bpc: Number of bits per component.
220 * @line_buf_depth: Line buffer bit depth.
221 * @block_pred_enable: Block prediction enabled/disabled.
222 * @vbr_enable: VBR mode.
223 * @enable_422: Indicates if input uses 4:2:2 sampling.
224 * @convert_rgb: DSC color space conversion.
225 * @input_10_bits: 10 bit per component input.
226 * @slice_per_pkt: Number of slices per packet.
227 * @initial_dec_delay: Initial decoding delay.
228 * @initial_xmit_delay: Initial transmission delay.
229 * @initial_scale_value: Scale factor value at the beginning of a slice.
230 * @scale_decrement_interval: Scale set up at the beginning of a slice.
231 * @scale_increment_interval: Scale set up at the end of a slice.
232 * @first_line_bpg_offset: Extra bits allocated on the first line of a slice.
233 * @nfl_bpg_offset: Slice specific settings.
234 * @slice_bpg_offset: Slice specific settings.
235 * @initial_offset: Initial offset at the start of a slice.
236 * @final_offset: Maximum end-of-slice value.
237 * @rc_model_size: Number of bits in RC model.
238 * @det_thresh_flatness: Flatness threshold.
239 * @max_qp_flatness: Maximum QP for flatness adjustment.
240 * @min_qp_flatness: Minimum QP for flatness adjustment.
241 * @edge_factor: Ratio to detect presence of edge.
242 * @quant_incr_limit0: QP threshold.
243 * @quant_incr_limit1: QP threshold.
244 * @tgt_offset_hi: Upper end of variability range.
245 * @tgt_offset_lo: Lower end of variability range.
246 * @buf_thresh: Thresholds in RC model
247 * @range_min_qp: Min QP allowed.
248 * @range_max_qp: Max QP allowed.
249 * @range_bpg_offset: Bits per group adjustment.
250 */
251struct msm_display_dsc_info {
252 u8 version;
253 u8 scr_rev;
254
255 int pic_height;
256 int pic_width;
257 int slice_height;
258 int slice_width;
259
260 int initial_lines;
261 int pkt_per_line;
262 int bytes_in_slice;
263 int bytes_per_pkt;
264 int eol_byte_num;
265 int pclk_per_line;
266 int full_frame_slices;
267 int slice_last_group_size;
268 int bpp;
269 int bpc;
270 int line_buf_depth;
271
272 int slice_per_pkt;
273 int chunk_size;
274 bool block_pred_enable;
275 int vbr_enable;
276 int enable_422;
277 int convert_rgb;
278 int input_10_bits;
279
280 int initial_dec_delay;
281 int initial_xmit_delay;
282 int initial_scale_value;
283 int scale_decrement_interval;
284 int scale_increment_interval;
285 int first_line_bpg_offset;
286 int nfl_bpg_offset;
287 int slice_bpg_offset;
288 int initial_offset;
289 int final_offset;
290
291 int rc_model_size;
292 int det_thresh_flatness;
293 int max_qp_flatness;
294 int min_qp_flatness;
295 int edge_factor;
296 int quant_incr_limit0;
297 int quant_incr_limit1;
298 int tgt_offset_hi;
299 int tgt_offset_lo;
300
301 u32 *buf_thresh;
302 char *range_min_qp;
303 char *range_max_qp;
304 char *range_bpg_offset;
305};
306
307/**
308 * struct msm_compression_info - defined panel compression
309 * @comp_type: type of compression supported
310 * @dsc_info: dsc configuration if the compression
311 * supported is DSC
312 */
313struct msm_compression_info {
314 enum msm_display_compression_type comp_type;
315
316 union{
317 struct msm_display_dsc_info dsc_info;
318 };
319};
320
321/**
Clarence Ipa4039322016-07-15 16:23:59 -0400322 * struct msm_display_info - defines display properties
323 * @intf_type: DRM_MODE_CONNECTOR_ display type
324 * @capabilities: Bitmask of display flags
325 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
326 * @h_tile_instance: Controller instance used per tile. Number of elements is
327 * based on num_of_h_tiles
328 * @is_connected: Set to true if display is connected
329 * @width_mm: Physical width
330 * @height_mm: Physical height
331 * @max_width: Max width of display. In case of hot pluggable display
332 * this is max width supported by controller
333 * @max_height: Max height of display. In case of hot pluggable display
334 * this is max height supported by controller
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800335 * @is_primary: Set to true if display is primary display
336 * @frame_rate: Display frame rate
337 * @prefill_lines: prefill lines based on porches.
338 * @vtotal: display vertical total
339 * @jitter: display jitter configuration
Alexander Beykunac182352017-02-27 17:46:51 -0500340 * @comp_info: Compression supported by the display
Clarence Ipa4039322016-07-15 16:23:59 -0400341 */
342struct msm_display_info {
343 int intf_type;
344 uint32_t capabilities;
345
346 uint32_t num_of_h_tiles;
347 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
348
349 bool is_connected;
350
351 unsigned int width_mm;
352 unsigned int height_mm;
353
354 uint32_t max_width;
355 uint32_t max_height;
356
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800357 bool is_primary;
358 uint32_t frame_rate;
359 uint32_t prefill_lines;
360 uint32_t vtotal;
361 uint32_t jitter;
362
Alexander Beykunac182352017-02-27 17:46:51 -0500363 struct msm_compression_info comp_info;
Clarence Ipa4039322016-07-15 16:23:59 -0400364};
365
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500366#define MSM_MAX_ROI 4
367
368/**
369 * struct msm_roi_mapping - Regions of interest structure for mapping CRTC to
370 * Connector output
371 * @num_rects: number of valid rectangles in src and dst arrays
372 * @src: source roi rectangle
373 * @dst: destination roi rectangle
374 */
375struct msm_roi_mapping {
376 uint32_t num_rects;
377 struct drm_clip_rect src[MSM_MAX_ROI];
378 struct drm_clip_rect dst[MSM_MAX_ROI];
379};
380
381/**
382 * struct - msm_display_kickoff_params - info for display features at kickoff
383 * @rois: Regions of interest structure for mapping CRTC to Connector output
384 */
385struct msm_display_kickoff_params {
386 struct msm_roi_mapping *rois;
387};
388
Clarence Ip3649f8b2016-10-31 09:59:44 -0400389/**
390 * struct msm_drm_event - defines custom event notification struct
391 * @base: base object required for event notification by DRM framework.
392 * @event: event object required for event notification by DRM framework.
393 * @info: contains information of DRM object for which events has been
394 * requested.
395 * @data: memory location which contains response payload for event.
396 */
397struct msm_drm_event {
398 struct drm_pending_event base;
399 struct drm_event event;
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700400 struct drm_msm_event_req info;
Clarence Ip3649f8b2016-10-31 09:59:44 -0400401 u8 data[];
402};
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700403
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530404/* Commit thread specific structure */
405struct msm_drm_commit {
406 struct drm_device *dev;
407 struct task_struct *thread;
408 unsigned int crtc_id;
409 struct kthread_worker worker;
410};
411
Rob Clarkc8afe682013-06-26 12:44:06 -0400412struct msm_drm_private {
413
Rob Clark68209392016-05-17 16:19:32 -0400414 struct drm_device *dev;
415
Rob Clarkc8afe682013-06-26 12:44:06 -0400416 struct msm_kms *kms;
417
Dhaval Patel3949f032016-06-20 16:24:33 -0700418 struct sde_power_handle phandle;
419 struct sde_power_client *pclient;
420
Rob Clark060530f2014-03-03 14:19:12 -0500421 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500422 struct platform_device *gpu_pdev;
423
Archit Taneja990a4002016-05-07 23:11:25 +0530424 /* top level MDSS wrapper device (for MDP5 only) */
425 struct msm_mdss *mdss;
426
Rob Clark067fef32014-11-04 13:33:14 -0500427 /* possibly this should be in the kms component, but it is
428 * shared by both mdp4 and mdp5..
429 */
430 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500431
Hai Liab5b0102015-01-07 18:47:44 -0500432 /* eDP is for mdp5 only, but kms has not been created
433 * when edp_bind() and edp_init() are called. Here is the only
434 * place to keep the edp instance.
435 */
436 struct msm_edp *edp;
437
Hai Lia6895542015-03-31 14:36:33 -0400438 /* DSI is shared by mdp4 and mdp5 */
439 struct msm_dsi *dsi[2];
440
Rob Clark7198e6b2013-07-19 12:59:32 -0400441 /* when we have more than one 'msm_gpu' these need to be an array: */
442 struct msm_gpu *gpu;
443 struct msm_file_private *lastctx;
444
Rob Clarkc8afe682013-06-26 12:44:06 -0400445 struct drm_fb_helper *fbdev;
446
Rob Clarka7d3c952014-05-30 14:47:38 -0400447 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400448 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400449
Rob Clarkc8afe682013-06-26 12:44:06 -0400450 /* list of GEM objects: */
451 struct list_head inactive_list;
452
453 struct workqueue_struct *wq;
454
Rob Clarkf86afec2014-11-25 12:41:18 -0500455 /* crtcs pending async atomic updates: */
456 uint32_t pending_crtcs;
457 wait_queue_head_t pending_crtcs_event;
458
Rob Clark871d8122013-11-16 12:56:06 -0500459 /* registered MMUs: */
460 unsigned int num_mmus;
461 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400462
Rob Clarka8623912013-10-08 12:57:48 -0400463 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700464 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400465
Rob Clarkc8afe682013-06-26 12:44:06 -0400466 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700467 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400468
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530469 struct msm_drm_commit disp_thread[MAX_CRTCS];
470
Rob Clarkc8afe682013-06-26 12:44:06 -0400471 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700472 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400473
Rob Clarka3376e32013-08-30 13:02:15 -0400474 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700475 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400476
Rob Clarkc8afe682013-06-26 12:44:06 -0400477 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700478 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500479
jilai wang12987782015-06-25 17:37:42 -0400480 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400481 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400482 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400483 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400484
Gopikrishnaiah Anandane0e5e0c2016-05-25 11:05:33 -0700485 /* Color processing properties for the crtc */
486 struct drm_property **cp_property;
487
Rob Clark871d8122013-11-16 12:56:06 -0500488 /* VRAM carveout, used when no IOMMU: */
489 struct {
490 unsigned long size;
491 dma_addr_t paddr;
492 /* NOTE: mm managed at the page level, size is in # of pages
493 * and position mm_node->start is in # of pages:
494 */
495 struct drm_mm mm;
496 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400497
Rob Clarke1e9db22016-05-27 11:16:28 -0400498 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400499 struct shrinker shrinker;
500
Hai Li78b1d472015-07-27 13:49:45 -0400501 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400502
Dhaval Patel5200c602017-01-17 15:53:37 -0800503 /* task holding struct_mutex.. currently only used in submit path
504 * to detect and reject faults from copy_from_user() for submit
505 * ioctl.
506 */
507 struct task_struct *struct_mutex_task;
508
Clarence Ipe5f1f4c2016-11-19 18:02:23 -0500509 /* saved atomic state during system suspend */
510 struct drm_atomic_state *suspend_state;
Clarence Ipa65cba52017-03-17 15:18:29 -0400511 bool suspend_block;
Clarence Ipe5f1f4c2016-11-19 18:02:23 -0500512
Lloyd Atkinson5d40d312016-09-06 08:34:13 -0400513 /* list of clients waiting for events */
514 struct list_head client_event_list;
Lloyd Atkinsonab3dd302017-02-13 10:44:55 -0800515
516 /* whether registered and drm_dev_unregister should be called */
517 bool registered;
Dhaval Patel6c666622017-03-21 23:02:59 -0700518
519 /* msm drv debug root node */
520 struct dentry *debug_root;
Rob Clarkc8afe682013-06-26 12:44:06 -0400521};
522
523struct msm_format {
524 uint32_t pixel_format;
525};
526
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100527int msm_atomic_check(struct drm_device *dev,
528 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700529/* callback from wq once fence has passed: */
530struct msm_fence_cb {
531 struct work_struct work;
532 uint32_t fence;
533 void (*func)(struct msm_fence_cb *cb);
534};
535
536void __msm_fence_worker(struct work_struct *work);
537
538#define INIT_FENCE_CB(_cb, _func) do { \
539 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
540 (_cb)->func = _func; \
541 } while (0)
542
Clarence Ip7f70ce42017-03-20 06:53:46 -0700543static inline bool msm_is_suspend_state(struct drm_device *dev)
544{
545 if (!dev || !dev->dev_private)
546 return false;
547
548 return ((struct msm_drm_private *)dev->dev_private)->suspend_state != 0;
549}
550
Clarence Ipa65cba52017-03-17 15:18:29 -0400551static inline bool msm_is_suspend_blocked(struct drm_device *dev)
552{
553 if (!dev || !dev->dev_private)
554 return false;
555
556 if (!msm_is_suspend_state(dev))
557 return false;
558
559 return ((struct msm_drm_private *)dev->dev_private)->suspend_block != 0;
560}
561
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500562int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200563 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500564
Rob Clark871d8122013-11-16 12:56:06 -0500565int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Lloyd Atkinson1e2497e2016-09-26 17:55:48 -0400566void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400567
Rob Clark40e68152016-05-03 09:50:26 -0400568void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400569int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
570 struct drm_file *file);
571
Rob Clark68209392016-05-17 16:19:32 -0400572void msm_gem_shrinker_init(struct drm_device *dev);
573void msm_gem_shrinker_cleanup(struct drm_device *dev);
574
Daniel Thompson77a147e2014-11-12 11:38:14 +0000575int msm_gem_mmap_obj(struct drm_gem_object *obj,
576 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400577int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
578int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
579uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
580int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
581 uint32_t *iova);
582int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500583uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400584struct page **msm_gem_get_pages(struct drm_gem_object *obj);
585void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400586void msm_gem_put_iova(struct drm_gem_object *obj, int id);
587int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
588 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400589int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
590 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400591struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
592void *msm_gem_prime_vmap(struct drm_gem_object *obj);
593void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000594int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400595struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100596 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400597int msm_gem_prime_pin(struct drm_gem_object *obj);
598void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400599void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
600void *msm_gem_get_vaddr(struct drm_gem_object *obj);
601void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
602void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400603int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400604void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400605void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400606int msm_gem_sync_object(struct drm_gem_object *obj,
607 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400608void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400609 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400610void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400611int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400612int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400613void msm_gem_free_object(struct drm_gem_object *obj);
614int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
615 uint32_t size, uint32_t flags, uint32_t *handle);
616struct drm_gem_object *msm_gem_new(struct drm_device *dev,
617 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400618struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400619 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400620
Alan Kwong578cdaf2017-01-28 17:25:43 -0800621void msm_framebuffer_set_kmap(struct drm_framebuffer *fb, bool enable);
Rob Clark2638d902014-11-08 09:13:37 -0500622int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
623void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
624uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400625struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
626const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
627struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200628 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400629struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200630 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400631
632struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530633void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400634
Rob Clarkdada25b2013-12-01 12:12:54 -0500635struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100636int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500637 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100638void __init msm_hdmi_register(void);
639void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400640
Hai Li00453982014-12-12 14:41:17 -0500641struct msm_edp;
642void __init msm_edp_register(void);
643void __exit msm_edp_unregister(void);
644int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
645 struct drm_encoder *encoder);
646
Hai Lia6895542015-03-31 14:36:33 -0400647struct msm_dsi;
648enum msm_dsi_encoder_id {
649 MSM_DSI_VIDEO_ENCODER_ID = 0,
650 MSM_DSI_CMD_ENCODER_ID = 1,
651 MSM_DSI_ENCODER_NUM = 2
652};
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700653
654/* *
655 * msm_send_crtc_notification - notify user-space clients of crtc events.
656 * @crtc: crtc that is generating the event.
657 * @event: event that needs to be notified.
658 * @payload: payload for the event.
659 */
660void msm_send_crtc_notification(struct drm_crtc *crtc,
661 struct drm_event *event, u8 *payload);
Hai Lia6895542015-03-31 14:36:33 -0400662#ifdef CONFIG_DRM_MSM_DSI
663void __init msm_dsi_register(void);
664void __exit msm_dsi_unregister(void);
665int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
666 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
667#else
668static inline void __init msm_dsi_register(void)
669{
670}
671static inline void __exit msm_dsi_unregister(void)
672{
673}
674static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
675 struct drm_device *dev,
676 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
677{
678 return -EINVAL;
679}
680#endif
681
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530682void __init msm_mdp_register(void);
683void __exit msm_mdp_unregister(void);
684
Rob Clarkc8afe682013-06-26 12:44:06 -0400685#ifdef CONFIG_DEBUG_FS
686void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
687void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
688void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400689int msm_debugfs_late_init(struct drm_device *dev);
690int msm_rd_debugfs_init(struct drm_minor *minor);
691void msm_rd_debugfs_cleanup(struct drm_minor *minor);
692void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400693int msm_perf_debugfs_init(struct drm_minor *minor);
694void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400695#else
696static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
697static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400698#endif
699
700void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
701 const char *dbgname);
Lloyd Atkinson1a0c9172016-10-04 10:01:24 -0400702void msm_iounmap(struct platform_device *dev, void __iomem *addr);
Rob Clarkc8afe682013-06-26 12:44:06 -0400703void msm_writel(u32 data, void __iomem *addr);
704u32 msm_readl(const void __iomem *addr);
705
706#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
707#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
708
709static inline int align_pitch(int width, int bpp)
710{
711 int bytespp = (bpp + 7) / 8;
712 /* adreno needs pitch aligned to 32 pixels: */
713 return bytespp * ALIGN(width, 32);
714}
715
716/* for the generated headers: */
717#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400718#define fui(x) ({BUG(); 0;})
719#define util_float_to_half(x) ({BUG(); 0;})
720
Rob Clarkc8afe682013-06-26 12:44:06 -0400721
722#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
723
724/* for conditionally setting boolean flag(s): */
725#define COND(bool, val) ((bool) ? (val) : 0)
726
Rob Clark340ff412016-03-16 14:57:22 -0400727static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
728{
729 ktime_t now = ktime_get();
730 unsigned long remaining_jiffies;
731
732 if (ktime_compare(*timeout, now) < 0) {
733 remaining_jiffies = 0;
734 } else {
735 ktime_t rem = ktime_sub(*timeout, now);
736 struct timespec ts = ktime_to_timespec(rem);
737 remaining_jiffies = timespec_to_jiffies(&ts);
738 }
739
740 return remaining_jiffies;
741}
Rob Clarkc8afe682013-06-26 12:44:06 -0400742
743#endif /* __MSM_DRV_H__ */