blob: 86b2030055d2ab295d812cab565b2983e83eddc7 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Büscheb032b92011-07-04 20:50:05 +02007 Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
Rafał Miłecki108f4f32011-09-03 21:01:02 +020010 Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
Michael Buesche4d6b792007-09-18 15:39:42 -040011
Albert Herranz3dbba8e2009-09-10 19:34:49 +020012 SDIO support
13 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
14
Michael Buesche4d6b792007-09-18 15:39:42 -040015 Some parts of the code in this file are derived from the ipw2200
16 driver Copyright(c) 2003 - 2004 Intel Corporation.
17
18 This program is free software; you can redistribute it and/or modify
19 it under the terms of the GNU General Public License as published by
20 the Free Software Foundation; either version 2 of the License, or
21 (at your option) any later version.
22
23 This program is distributed in the hope that it will be useful,
24 but WITHOUT ANY WARRANTY; without even the implied warranty of
25 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 GNU General Public License for more details.
27
28 You should have received a copy of the GNU General Public License
29 along with this program; see the file COPYING. If not, write to
30 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
31 Boston, MA 02110-1301, USA.
32
33*/
34
35#include <linux/delay.h>
36#include <linux/init.h>
Paul Gortmakerac5c24e92011-08-30 14:18:44 -040037#include <linux/module.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040038#include <linux/if_arp.h>
39#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040040#include <linux/firmware.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040046#include <asm/unaligned.h>
47
48#include "b43.h"
49#include "main.h"
50#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020051#include "phy_common.h"
52#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020053#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010055#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040056#include "sysfs.h"
57#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040058#include "lo.h"
59#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020060#include "sdio.h"
61#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040062
63MODULE_DESCRIPTION("Broadcom B43 wireless driver");
64MODULE_AUTHOR("Martin Langer");
65MODULE_AUTHOR("Stefano Brivio");
66MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020067MODULE_AUTHOR("Gábor Stefanik");
Rafał Miłecki108f4f32011-09-03 21:01:02 +020068MODULE_AUTHOR("Rafał Miłecki");
Michael Buesche4d6b792007-09-18 15:39:42 -040069MODULE_LICENSE("GPL");
70
Tim Gardner6021e082010-01-07 11:10:38 -070071MODULE_FIRMWARE("b43/ucode11.fw");
72MODULE_FIRMWARE("b43/ucode13.fw");
73MODULE_FIRMWARE("b43/ucode14.fw");
74MODULE_FIRMWARE("b43/ucode15.fw");
Rafał Miłeckif6158392011-04-19 22:49:29 +020075MODULE_FIRMWARE("b43/ucode16_mimo.fw");
Tim Gardner6021e082010-01-07 11:10:38 -070076MODULE_FIRMWARE("b43/ucode5.fw");
77MODULE_FIRMWARE("b43/ucode9.fw");
Michael Buesche4d6b792007-09-18 15:39:42 -040078
79static int modparam_bad_frames_preempt;
80module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
81MODULE_PARM_DESC(bad_frames_preempt,
82 "enable(1) / disable(0) Bad Frames Preemption");
83
Michael Buesche4d6b792007-09-18 15:39:42 -040084static char modparam_fwpostfix[16];
85module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
86MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
87
Michael Buesche4d6b792007-09-18 15:39:42 -040088static int modparam_hwpctl;
89module_param_named(hwpctl, modparam_hwpctl, int, 0444);
90MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
91
92static int modparam_nohwcrypt;
93module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
94MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
95
gregor kowski035d0242009-08-19 22:35:45 +020096static int modparam_hwtkip;
97module_param_named(hwtkip, modparam_hwtkip, int, 0444);
98MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
99
Michael Buesch403a3a12009-06-08 21:04:57 +0200100static int modparam_qos = 1;
101module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +0100102MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
103
Michael Buesch1855ba72008-04-18 20:51:41 +0200104static int modparam_btcoex = 1;
105module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +0200106MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200107
Michael Buesch060210f2009-01-25 15:49:59 +0100108int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
109module_param_named(verbose, b43_modparam_verbose, int, 0644);
110MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
111
Rafał Miłeckidf766262011-08-16 12:14:07 +0200112static int b43_modparam_pio = 0;
Linus Torvalds9e3bd912010-02-26 10:34:27 -0800113module_param_named(pio, b43_modparam_pio, int, 0644);
114MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
Michael Buesche6f5b932008-03-05 21:18:49 +0100115
Rafał Miłecki89604002013-06-26 09:55:54 +0200116static int modparam_allhwsupport = !IS_ENABLED(CONFIG_BRCMSMAC);
117module_param_named(allhwsupport, modparam_allhwsupport, int, 0444);
118MODULE_PARM_DESC(allhwsupport, "Enable support for all hardware (even it if overlaps with the brcmsmac driver)");
119
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200120#ifdef CONFIG_B43_BCMA
121static const struct bcma_device_id b43_bcma_tbl[] = {
Hauke Mehrtensc027ed42011-07-23 13:57:34 +0200122 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200123 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
124 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
125 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
126 BCMA_CORETABLE_END
127};
128MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
129#endif
130
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200131#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -0400132static const struct ssb_device_id b43_ssb_tbl[] = {
133 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
134 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
135 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
136 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
137 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100138 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Rafał Miłecki003d6d22010-01-15 12:10:53 +0100139 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
Larry Finger013978b2007-11-26 10:29:47 -0600140 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100141 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100142 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400143 SSB_DEVTABLE_END
144};
Michael Buesche4d6b792007-09-18 15:39:42 -0400145MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200146#endif
Michael Buesche4d6b792007-09-18 15:39:42 -0400147
148/* Channel and ratetables are shared for all devices.
149 * They can't be const, because ieee80211 puts some precalculated
150 * data in there. This data is the same for all devices, so we don't
151 * get concurrency issues */
152#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100153 { \
154 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
155 .hw_value = (_rateid), \
156 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400157 }
Johannes Berg8318d782008-01-24 19:38:38 +0100158
159/*
160 * NOTE: When changing this, sync with xmit.c's
161 * b43_plcp_get_bitrate_idx_* functions!
162 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400163static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100164 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
165 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
166 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
167 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
168 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
169 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
170 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
171 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
172 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
173 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
174 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
175 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400176};
177
178#define b43_a_ratetable (__b43_ratetable + 4)
179#define b43_a_ratetable_size 8
180#define b43_b_ratetable (__b43_ratetable + 0)
181#define b43_b_ratetable_size 4
182#define b43_g_ratetable (__b43_ratetable + 0)
183#define b43_g_ratetable_size 12
184
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100185#define CHAN4G(_channel, _freq, _flags) { \
186 .band = IEEE80211_BAND_2GHZ, \
187 .center_freq = (_freq), \
188 .hw_value = (_channel), \
189 .flags = (_flags), \
190 .max_antenna_gain = 0, \
191 .max_power = 30, \
192}
Michael Buesch96c755a2008-01-06 00:09:46 +0100193static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100194 CHAN4G(1, 2412, 0),
195 CHAN4G(2, 2417, 0),
196 CHAN4G(3, 2422, 0),
197 CHAN4G(4, 2427, 0),
198 CHAN4G(5, 2432, 0),
199 CHAN4G(6, 2437, 0),
200 CHAN4G(7, 2442, 0),
201 CHAN4G(8, 2447, 0),
202 CHAN4G(9, 2452, 0),
203 CHAN4G(10, 2457, 0),
204 CHAN4G(11, 2462, 0),
205 CHAN4G(12, 2467, 0),
206 CHAN4G(13, 2472, 0),
207 CHAN4G(14, 2484, 0),
208};
209#undef CHAN4G
210
211#define CHAN5G(_channel, _flags) { \
212 .band = IEEE80211_BAND_5GHZ, \
213 .center_freq = 5000 + (5 * (_channel)), \
214 .hw_value = (_channel), \
215 .flags = (_flags), \
216 .max_antenna_gain = 0, \
217 .max_power = 30, \
218}
219static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
220 CHAN5G(32, 0), CHAN5G(34, 0),
221 CHAN5G(36, 0), CHAN5G(38, 0),
222 CHAN5G(40, 0), CHAN5G(42, 0),
223 CHAN5G(44, 0), CHAN5G(46, 0),
224 CHAN5G(48, 0), CHAN5G(50, 0),
225 CHAN5G(52, 0), CHAN5G(54, 0),
226 CHAN5G(56, 0), CHAN5G(58, 0),
227 CHAN5G(60, 0), CHAN5G(62, 0),
228 CHAN5G(64, 0), CHAN5G(66, 0),
229 CHAN5G(68, 0), CHAN5G(70, 0),
230 CHAN5G(72, 0), CHAN5G(74, 0),
231 CHAN5G(76, 0), CHAN5G(78, 0),
232 CHAN5G(80, 0), CHAN5G(82, 0),
233 CHAN5G(84, 0), CHAN5G(86, 0),
234 CHAN5G(88, 0), CHAN5G(90, 0),
235 CHAN5G(92, 0), CHAN5G(94, 0),
236 CHAN5G(96, 0), CHAN5G(98, 0),
237 CHAN5G(100, 0), CHAN5G(102, 0),
238 CHAN5G(104, 0), CHAN5G(106, 0),
239 CHAN5G(108, 0), CHAN5G(110, 0),
240 CHAN5G(112, 0), CHAN5G(114, 0),
241 CHAN5G(116, 0), CHAN5G(118, 0),
242 CHAN5G(120, 0), CHAN5G(122, 0),
243 CHAN5G(124, 0), CHAN5G(126, 0),
244 CHAN5G(128, 0), CHAN5G(130, 0),
245 CHAN5G(132, 0), CHAN5G(134, 0),
246 CHAN5G(136, 0), CHAN5G(138, 0),
247 CHAN5G(140, 0), CHAN5G(142, 0),
248 CHAN5G(144, 0), CHAN5G(145, 0),
249 CHAN5G(146, 0), CHAN5G(147, 0),
250 CHAN5G(148, 0), CHAN5G(149, 0),
251 CHAN5G(150, 0), CHAN5G(151, 0),
252 CHAN5G(152, 0), CHAN5G(153, 0),
253 CHAN5G(154, 0), CHAN5G(155, 0),
254 CHAN5G(156, 0), CHAN5G(157, 0),
255 CHAN5G(158, 0), CHAN5G(159, 0),
256 CHAN5G(160, 0), CHAN5G(161, 0),
257 CHAN5G(162, 0), CHAN5G(163, 0),
258 CHAN5G(164, 0), CHAN5G(165, 0),
259 CHAN5G(166, 0), CHAN5G(168, 0),
260 CHAN5G(170, 0), CHAN5G(172, 0),
261 CHAN5G(174, 0), CHAN5G(176, 0),
262 CHAN5G(178, 0), CHAN5G(180, 0),
263 CHAN5G(182, 0), CHAN5G(184, 0),
264 CHAN5G(186, 0), CHAN5G(188, 0),
265 CHAN5G(190, 0), CHAN5G(192, 0),
266 CHAN5G(194, 0), CHAN5G(196, 0),
267 CHAN5G(198, 0), CHAN5G(200, 0),
268 CHAN5G(202, 0), CHAN5G(204, 0),
269 CHAN5G(206, 0), CHAN5G(208, 0),
270 CHAN5G(210, 0), CHAN5G(212, 0),
271 CHAN5G(214, 0), CHAN5G(216, 0),
272 CHAN5G(218, 0), CHAN5G(220, 0),
273 CHAN5G(222, 0), CHAN5G(224, 0),
274 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400275};
276
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100277static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
278 CHAN5G(34, 0), CHAN5G(36, 0),
279 CHAN5G(38, 0), CHAN5G(40, 0),
280 CHAN5G(42, 0), CHAN5G(44, 0),
281 CHAN5G(46, 0), CHAN5G(48, 0),
282 CHAN5G(52, 0), CHAN5G(56, 0),
283 CHAN5G(60, 0), CHAN5G(64, 0),
284 CHAN5G(100, 0), CHAN5G(104, 0),
285 CHAN5G(108, 0), CHAN5G(112, 0),
286 CHAN5G(116, 0), CHAN5G(120, 0),
287 CHAN5G(124, 0), CHAN5G(128, 0),
288 CHAN5G(132, 0), CHAN5G(136, 0),
289 CHAN5G(140, 0), CHAN5G(149, 0),
290 CHAN5G(153, 0), CHAN5G(157, 0),
291 CHAN5G(161, 0), CHAN5G(165, 0),
292 CHAN5G(184, 0), CHAN5G(188, 0),
293 CHAN5G(192, 0), CHAN5G(196, 0),
294 CHAN5G(200, 0), CHAN5G(204, 0),
295 CHAN5G(208, 0), CHAN5G(212, 0),
296 CHAN5G(216, 0),
297};
298#undef CHAN5G
299
300static struct ieee80211_supported_band b43_band_5GHz_nphy = {
301 .band = IEEE80211_BAND_5GHZ,
302 .channels = b43_5ghz_nphy_chantable,
303 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
304 .bitrates = b43_a_ratetable,
305 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400306};
Johannes Berg8318d782008-01-24 19:38:38 +0100307
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100308static struct ieee80211_supported_band b43_band_5GHz_aphy = {
309 .band = IEEE80211_BAND_5GHZ,
310 .channels = b43_5ghz_aphy_chantable,
311 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
312 .bitrates = b43_a_ratetable,
313 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100314};
Michael Buesche4d6b792007-09-18 15:39:42 -0400315
Johannes Berg8318d782008-01-24 19:38:38 +0100316static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100317 .band = IEEE80211_BAND_2GHZ,
318 .channels = b43_2ghz_chantable,
319 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
320 .bitrates = b43_g_ratetable,
321 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100322};
323
Michael Buesche4d6b792007-09-18 15:39:42 -0400324static void b43_wireless_core_exit(struct b43_wldev *dev);
325static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200326static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400327static int b43_wireless_core_start(struct b43_wldev *dev);
Felix Fietkau2a190322011-08-10 13:50:30 -0600328static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
329 struct ieee80211_vif *vif,
330 struct ieee80211_bss_conf *conf,
331 u32 changed);
Michael Buesche4d6b792007-09-18 15:39:42 -0400332
333static int b43_ratelimit(struct b43_wl *wl)
334{
335 if (!wl || !wl->current_dev)
336 return 1;
337 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
338 return 1;
339 /* We are up and running.
340 * Ratelimit the messages to avoid DoS over the net. */
341 return net_ratelimit();
342}
343
344void b43info(struct b43_wl *wl, const char *fmt, ...)
345{
Joe Perches5b736d42010-11-09 16:35:18 -0800346 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400347 va_list args;
348
Michael Buesch060210f2009-01-25 15:49:59 +0100349 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
350 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400351 if (!b43_ratelimit(wl))
352 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800353
Michael Buesche4d6b792007-09-18 15:39:42 -0400354 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800355
356 vaf.fmt = fmt;
357 vaf.va = &args;
358
359 printk(KERN_INFO "b43-%s: %pV",
360 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
361
Michael Buesche4d6b792007-09-18 15:39:42 -0400362 va_end(args);
363}
364
365void b43err(struct b43_wl *wl, const char *fmt, ...)
366{
Joe Perches5b736d42010-11-09 16:35:18 -0800367 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400368 va_list args;
369
Michael Buesch060210f2009-01-25 15:49:59 +0100370 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
371 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400372 if (!b43_ratelimit(wl))
373 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800374
Michael Buesche4d6b792007-09-18 15:39:42 -0400375 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800376
377 vaf.fmt = fmt;
378 vaf.va = &args;
379
380 printk(KERN_ERR "b43-%s ERROR: %pV",
381 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
382
Michael Buesche4d6b792007-09-18 15:39:42 -0400383 va_end(args);
384}
385
386void b43warn(struct b43_wl *wl, const char *fmt, ...)
387{
Joe Perches5b736d42010-11-09 16:35:18 -0800388 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400389 va_list args;
390
Michael Buesch060210f2009-01-25 15:49:59 +0100391 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
392 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400393 if (!b43_ratelimit(wl))
394 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800395
Michael Buesche4d6b792007-09-18 15:39:42 -0400396 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800397
398 vaf.fmt = fmt;
399 vaf.va = &args;
400
401 printk(KERN_WARNING "b43-%s warning: %pV",
402 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
403
Michael Buesche4d6b792007-09-18 15:39:42 -0400404 va_end(args);
405}
406
Michael Buesche4d6b792007-09-18 15:39:42 -0400407void b43dbg(struct b43_wl *wl, const char *fmt, ...)
408{
Joe Perches5b736d42010-11-09 16:35:18 -0800409 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400410 va_list args;
411
Michael Buesch060210f2009-01-25 15:49:59 +0100412 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
413 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800414
Michael Buesche4d6b792007-09-18 15:39:42 -0400415 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800416
417 vaf.fmt = fmt;
418 vaf.va = &args;
419
420 printk(KERN_DEBUG "b43-%s debug: %pV",
421 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
422
Michael Buesche4d6b792007-09-18 15:39:42 -0400423 va_end(args);
424}
Michael Buesche4d6b792007-09-18 15:39:42 -0400425
426static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
427{
428 u32 macctl;
429
430 B43_WARN_ON(offset % 4 != 0);
431
432 macctl = b43_read32(dev, B43_MMIO_MACCTL);
433 if (macctl & B43_MACCTL_BE)
434 val = swab32(val);
435
436 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
437 mmiowb();
438 b43_write32(dev, B43_MMIO_RAM_DATA, val);
439}
440
Michael Buesch280d0e12007-12-26 18:26:17 +0100441static inline void b43_shm_control_word(struct b43_wldev *dev,
442 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400443{
444 u32 control;
445
446 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400447 control = routing;
448 control <<= 16;
449 control |= offset;
450 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
451}
452
Michael Buesch69eddc82009-09-04 22:57:26 +0200453u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400454{
455 u32 ret;
456
457 if (routing == B43_SHM_SHARED) {
458 B43_WARN_ON(offset & 0x0001);
459 if (offset & 0x0003) {
460 /* Unaligned access */
461 b43_shm_control_word(dev, routing, offset >> 2);
462 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400463 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200464 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400465
Michael Buesch280d0e12007-12-26 18:26:17 +0100466 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400467 }
468 offset >>= 2;
469 }
470 b43_shm_control_word(dev, routing, offset);
471 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100472out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200473 return ret;
474}
475
Michael Buesch69eddc82009-09-04 22:57:26 +0200476u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400477{
478 u16 ret;
479
480 if (routing == B43_SHM_SHARED) {
481 B43_WARN_ON(offset & 0x0001);
482 if (offset & 0x0003) {
483 /* Unaligned access */
484 b43_shm_control_word(dev, routing, offset >> 2);
485 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
486
Michael Buesch280d0e12007-12-26 18:26:17 +0100487 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400488 }
489 offset >>= 2;
490 }
491 b43_shm_control_word(dev, routing, offset);
492 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100493out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200494 return ret;
495}
496
Michael Buesch69eddc82009-09-04 22:57:26 +0200497void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400498{
499 if (routing == B43_SHM_SHARED) {
500 B43_WARN_ON(offset & 0x0001);
501 if (offset & 0x0003) {
502 /* Unaligned access */
503 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400504 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200505 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400506 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200507 b43_write16(dev, B43_MMIO_SHM_DATA,
508 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200509 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400510 }
511 offset >>= 2;
512 }
513 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400514 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200515}
516
Michael Buesch69eddc82009-09-04 22:57:26 +0200517void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200518{
519 if (routing == B43_SHM_SHARED) {
520 B43_WARN_ON(offset & 0x0001);
521 if (offset & 0x0003) {
522 /* Unaligned access */
523 b43_shm_control_word(dev, routing, offset >> 2);
524 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
525 return;
526 }
527 offset >>= 2;
528 }
529 b43_shm_control_word(dev, routing, offset);
530 b43_write16(dev, B43_MMIO_SHM_DATA, value);
531}
532
Michael Buesche4d6b792007-09-18 15:39:42 -0400533/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800534u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400535{
Michael Buesch35f0d352008-02-13 14:31:08 +0100536 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400537
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200538 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400539 ret <<= 16;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200540 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
Michael Buesch35f0d352008-02-13 14:31:08 +0100541 ret <<= 16;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200542 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400543
544 return ret;
545}
546
547/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100548void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400549{
Michael Buesch35f0d352008-02-13 14:31:08 +0100550 u16 lo, mi, hi;
551
552 lo = (value & 0x00000000FFFFULL);
553 mi = (value & 0x0000FFFF0000ULL) >> 16;
554 hi = (value & 0xFFFF00000000ULL) >> 32;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200555 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
556 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
557 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400558}
559
Michael Buesch403a3a12009-06-08 21:04:57 +0200560/* Read the firmware capabilities bitmask (Opensource firmware only) */
561static u16 b43_fwcapa_read(struct b43_wldev *dev)
562{
563 B43_WARN_ON(!dev->fw.opensource);
564 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
565}
566
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100567void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400568{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100569 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400570
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200571 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400572
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100573 /* The hardware guarantees us an atomic read, if we
574 * read the low register first. */
575 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
576 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400577
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100578 *tsf = high;
579 *tsf <<= 32;
580 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400581}
582
583static void b43_time_lock(struct b43_wldev *dev)
584{
Rafał Miłecki50566352012-01-02 19:31:21 +0100585 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
Michael Buesche4d6b792007-09-18 15:39:42 -0400586 /* Commit the write */
587 b43_read32(dev, B43_MMIO_MACCTL);
588}
589
590static void b43_time_unlock(struct b43_wldev *dev)
591{
Rafał Miłecki50566352012-01-02 19:31:21 +0100592 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -0400593 /* Commit the write */
594 b43_read32(dev, B43_MMIO_MACCTL);
595}
596
597static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
598{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100599 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400600
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200601 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400602
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100603 low = tsf;
604 high = (tsf >> 32);
605 /* The hardware guarantees us an atomic write, if we
606 * write the low register first. */
607 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
608 mmiowb();
609 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
610 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400611}
612
613void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
614{
615 b43_time_lock(dev);
616 b43_tsf_write_locked(dev, tsf);
617 b43_time_unlock(dev);
618}
619
620static
John Daiker99da1852009-02-24 02:16:42 -0800621void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400622{
623 static const u8 zero_addr[ETH_ALEN] = { 0 };
624 u16 data;
625
626 if (!mac)
627 mac = zero_addr;
628
629 offset |= 0x0020;
630 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
631
632 data = mac[0];
633 data |= mac[1] << 8;
634 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
635 data = mac[2];
636 data |= mac[3] << 8;
637 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
638 data = mac[4];
639 data |= mac[5] << 8;
640 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
641}
642
643static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
644{
645 const u8 *mac;
646 const u8 *bssid;
647 u8 mac_bssid[ETH_ALEN * 2];
648 int i;
649 u32 tmp;
650
651 bssid = dev->wl->bssid;
652 mac = dev->wl->mac_addr;
653
654 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
655
656 memcpy(mac_bssid, mac, ETH_ALEN);
657 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
658
659 /* Write our MAC address and BSSID to template ram */
660 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
661 tmp = (u32) (mac_bssid[i + 0]);
662 tmp |= (u32) (mac_bssid[i + 1]) << 8;
663 tmp |= (u32) (mac_bssid[i + 2]) << 16;
664 tmp |= (u32) (mac_bssid[i + 3]) << 24;
665 b43_ram_write(dev, 0x20 + i, tmp);
666 }
667}
668
Johannes Berg4150c572007-09-17 01:29:23 -0400669static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400670{
Michael Buesche4d6b792007-09-18 15:39:42 -0400671 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400672 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400673}
674
675static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
676{
677 /* slot_time is in usec. */
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600678 /* This test used to exit for all but a G PHY. */
679 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Michael Buesche4d6b792007-09-18 15:39:42 -0400680 return;
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600681 b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
682 /* Shared memory location 0x0010 is the slot time and should be
683 * set to slot_time; however, this register is initially 0 and changing
684 * the value adversely affects the transmit rate for BCM4311
685 * devices. Until this behavior is unterstood, delete this step
686 *
687 * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
688 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400689}
690
691static void b43_short_slot_timing_enable(struct b43_wldev *dev)
692{
693 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400694}
695
696static void b43_short_slot_timing_disable(struct b43_wldev *dev)
697{
698 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400699}
700
Michael Buesche4d6b792007-09-18 15:39:42 -0400701/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200702 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400703 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200704void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400705{
706 struct b43_phy *phy = &dev->phy;
707 unsigned int i, max_loop;
708 u16 value;
709 u32 buffer[5] = {
710 0x00000000,
711 0x00D40000,
712 0x00000000,
713 0x01000000,
714 0x00000000,
715 };
716
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200717 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400718 max_loop = 0x1E;
719 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200720 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400721 max_loop = 0xFA;
722 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400723 }
724
725 for (i = 0; i < 5; i++)
726 b43_ram_write(dev, i * 4, buffer[i]);
727
Rafał Miłecki7955d872011-09-21 21:44:13 +0200728 b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
729
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200730 if (dev->dev->core_rev < 11)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200731 b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200732 else
Rafał Miłecki7955d872011-09-21 21:44:13 +0200733 b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
734
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200735 value = (ofdm ? 0x41 : 0x40);
Rafał Miłecki7955d872011-09-21 21:44:13 +0200736 b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200737 if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
738 phy->type == B43_PHYTYPE_LCN)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200739 b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
740
741 b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
742 b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
743
744 b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
745 b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
746 b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
747 b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200748
749 if (!pa_on && phy->type == B43_PHYTYPE_N)
750 ; /*b43_nphy_pa_override(dev, false) */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200751
752 switch (phy->type) {
753 case B43_PHYTYPE_N:
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200754 case B43_PHYTYPE_LCN:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200755 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200756 break;
757 case B43_PHYTYPE_LP:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200758 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200759 break;
760 default:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200761 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200762 }
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200763 b43_read16(dev, B43_MMIO_TXE0_AUX);
Michael Buesche4d6b792007-09-18 15:39:42 -0400764
765 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
766 b43_radio_write16(dev, 0x0051, 0x0017);
767 for (i = 0x00; i < max_loop; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200768 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400769 if (value & 0x0080)
770 break;
771 udelay(10);
772 }
773 for (i = 0x00; i < 0x0A; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200774 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400775 if (value & 0x0400)
776 break;
777 udelay(10);
778 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500779 for (i = 0x00; i < 0x19; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200780 value = b43_read16(dev, B43_MMIO_IFSSTAT);
Michael Buesche4d6b792007-09-18 15:39:42 -0400781 if (!(value & 0x0100))
782 break;
783 udelay(10);
784 }
785 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
786 b43_radio_write16(dev, 0x0051, 0x0037);
787}
788
789static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800790 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400791{
792 unsigned int i;
793 u32 offset;
794 u16 value;
795 u16 kidx;
796
797 /* Key index/algo block */
798 kidx = b43_kidx_to_fw(dev, index);
799 value = ((kidx << 4) | algorithm);
800 b43_shm_write16(dev, B43_SHM_SHARED,
801 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
802
803 /* Write the key to the Key Table Pointer offset */
804 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
805 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
806 value = key[i];
807 value |= (u16) (key[i + 1]) << 8;
808 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
809 }
810}
811
John Daiker99da1852009-02-24 02:16:42 -0800812static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400813{
814 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200815 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400816
817 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200818 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400819
Michael Buesch66d2d082009-08-06 10:36:50 +0200820 B43_WARN_ON(index < pairwise_keys_start);
821 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400822 * Physical mac 0 is mapped to physical key 4 or 8, depending
823 * on the firmware version.
824 * So we must adjust the index here.
825 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200826 index -= pairwise_keys_start;
827 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400828
829 if (addr) {
830 addrtmp[0] = addr[0];
831 addrtmp[0] |= ((u32) (addr[1]) << 8);
832 addrtmp[0] |= ((u32) (addr[2]) << 16);
833 addrtmp[0] |= ((u32) (addr[3]) << 24);
834 addrtmp[1] = addr[4];
835 addrtmp[1] |= ((u32) (addr[5]) << 8);
836 }
837
Michael Buesch66d2d082009-08-06 10:36:50 +0200838 /* Receive match transmitter address (RCMTA) mechanism */
839 b43_shm_write32(dev, B43_SHM_RCMTA,
840 (index * 2) + 0, addrtmp[0]);
841 b43_shm_write16(dev, B43_SHM_RCMTA,
842 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400843}
844
gregor kowski035d0242009-08-19 22:35:45 +0200845/* The ucode will use phase1 key with TEK key to decrypt rx packets.
846 * When a packet is received, the iv32 is checked.
847 * - if it doesn't the packet is returned without modification (and software
848 * decryption can be done). That's what happen when iv16 wrap.
849 * - if it does, the rc4 key is computed, and decryption is tried.
850 * Either it will success and B43_RX_MAC_DEC is returned,
851 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
852 * and the packet is not usable (it got modified by the ucode).
853 * So in order to never have B43_RX_MAC_DECERR, we should provide
854 * a iv32 and phase1key that match. Because we drop packets in case of
855 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
856 * packets will be lost without higher layer knowing (ie no resync possible
857 * until next wrap).
858 *
859 * NOTE : this should support 50 key like RCMTA because
860 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
861 */
862static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
863 u16 *phase1key)
864{
865 unsigned int i;
866 u32 offset;
867 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
868
869 if (!modparam_hwtkip)
870 return;
871
872 if (b43_new_kidx_api(dev))
873 pairwise_keys_start = B43_NR_GROUP_KEYS;
874
875 B43_WARN_ON(index < pairwise_keys_start);
876 /* We have four default TX keys and possibly four default RX keys.
877 * Physical mac 0 is mapped to physical key 4 or 8, depending
878 * on the firmware version.
879 * So we must adjust the index here.
880 */
881 index -= pairwise_keys_start;
882 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
883
884 if (b43_debug(dev, B43_DBG_KEYS)) {
885 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
886 index, iv32);
887 }
888 /* Write the key to the RX tkip shared mem */
889 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
890 for (i = 0; i < 10; i += 2) {
891 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
892 phase1key ? phase1key[i / 2] : 0);
893 }
894 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
895 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
896}
897
898static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100899 struct ieee80211_vif *vif,
900 struct ieee80211_key_conf *keyconf,
901 struct ieee80211_sta *sta,
902 u32 iv32, u16 *phase1key)
gregor kowski035d0242009-08-19 22:35:45 +0200903{
904 struct b43_wl *wl = hw_to_b43_wl(hw);
905 struct b43_wldev *dev;
906 int index = keyconf->hw_key_idx;
907
908 if (B43_WARN_ON(!modparam_hwtkip))
909 return;
910
Michael Buesch96869a32010-01-24 13:13:32 +0100911 /* This is only called from the RX path through mac80211, where
912 * our mutex is already locked. */
913 B43_WARN_ON(!mutex_is_locked(&wl->mutex));
gregor kowski035d0242009-08-19 22:35:45 +0200914 dev = wl->current_dev;
Michael Buesch96869a32010-01-24 13:13:32 +0100915 B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
gregor kowski035d0242009-08-19 22:35:45 +0200916
917 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
918
919 rx_tkip_phase1_write(dev, index, iv32, phase1key);
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100920 /* only pairwise TKIP keys are supported right now */
921 if (WARN_ON(!sta))
Michael Buesch96869a32010-01-24 13:13:32 +0100922 return;
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100923 keymac_write(dev, index, sta->addr);
gregor kowski035d0242009-08-19 22:35:45 +0200924}
925
Michael Buesche4d6b792007-09-18 15:39:42 -0400926static void do_key_write(struct b43_wldev *dev,
927 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800928 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400929{
930 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200931 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400932
933 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200934 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400935
Michael Buesch66d2d082009-08-06 10:36:50 +0200936 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400937 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
938
Michael Buesch66d2d082009-08-06 10:36:50 +0200939 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400940 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200941 if (algorithm == B43_SEC_ALGO_TKIP) {
942 /*
943 * We should provide an initial iv32, phase1key pair.
944 * We could start with iv32=0 and compute the corresponding
945 * phase1key, but this means calling ieee80211_get_tkip_key
946 * with a fake skb (or export other tkip function).
947 * Because we are lazy we hope iv32 won't start with
948 * 0xffffffff and let's b43_op_update_tkip_key provide a
949 * correct pair.
950 */
951 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
952 } else if (index >= pairwise_keys_start) /* clear it */
953 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400954 if (key)
955 memcpy(buf, key, key_len);
956 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200957 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400958 keymac_write(dev, index, mac_addr);
959
960 dev->key[index].algorithm = algorithm;
961}
962
963static int b43_key_write(struct b43_wldev *dev,
964 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800965 const u8 *key, size_t key_len,
966 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400967 struct ieee80211_key_conf *keyconf)
968{
969 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200970 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400971
gregor kowski035d0242009-08-19 22:35:45 +0200972 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
973 * - Temporal Encryption Key (128 bits)
974 * - Temporal Authenticator Tx MIC Key (64 bits)
975 * - Temporal Authenticator Rx MIC Key (64 bits)
976 *
977 * Hardware only store TEK
978 */
979 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
980 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400981 if (key_len > B43_SEC_KEYSIZE)
982 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200983 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400984 /* Check that we don't already have this key. */
985 B43_WARN_ON(dev->key[i].keyconf == keyconf);
986 }
987 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100988 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400989 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200990 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400991 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200992 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
993 for (i = pairwise_keys_start;
994 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
995 i++) {
996 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400997 if (!dev->key[i].keyconf) {
998 /* found empty */
999 index = i;
1000 break;
1001 }
1002 }
1003 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +01001004 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001005 return -ENOSPC;
1006 }
1007 } else
1008 B43_WARN_ON(index > 3);
1009
1010 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
1011 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1012 /* Default RX key */
1013 B43_WARN_ON(mac_addr);
1014 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
1015 }
1016 keyconf->hw_key_idx = index;
1017 dev->key[index].keyconf = keyconf;
1018
1019 return 0;
1020}
1021
1022static int b43_key_clear(struct b43_wldev *dev, int index)
1023{
Michael Buesch66d2d082009-08-06 10:36:50 +02001024 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -04001025 return -EINVAL;
1026 do_key_write(dev, index, B43_SEC_ALGO_NONE,
1027 NULL, B43_SEC_KEYSIZE, NULL);
1028 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1029 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
1030 NULL, B43_SEC_KEYSIZE, NULL);
1031 }
1032 dev->key[index].keyconf = NULL;
1033
1034 return 0;
1035}
1036
1037static void b43_clear_keys(struct b43_wldev *dev)
1038{
Michael Buesch66d2d082009-08-06 10:36:50 +02001039 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -04001040
Michael Buesch66d2d082009-08-06 10:36:50 +02001041 if (b43_new_kidx_api(dev))
1042 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1043 else
1044 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1045 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -04001046 b43_key_clear(dev, i);
1047}
1048
Michael Buesch9cf7f242008-12-19 20:24:30 +01001049static void b43_dump_keymemory(struct b43_wldev *dev)
1050{
Michael Buesch66d2d082009-08-06 10:36:50 +02001051 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +01001052 u8 mac[ETH_ALEN];
1053 u16 algo;
1054 u32 rcmta0;
1055 u16 rcmta1;
1056 u64 hf;
1057 struct b43_key *key;
1058
1059 if (!b43_debug(dev, B43_DBG_KEYS))
1060 return;
1061
1062 hf = b43_hf_read(dev);
1063 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1064 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001065 if (b43_new_kidx_api(dev)) {
1066 pairwise_keys_start = B43_NR_GROUP_KEYS;
1067 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1068 } else {
1069 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1070 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1071 }
1072 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001073 key = &(dev->key[index]);
1074 printk(KERN_DEBUG "Key slot %02u: %s",
1075 index, (key->keyconf == NULL) ? " " : "*");
1076 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1077 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1078 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1079 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1080 }
1081
1082 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1083 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1084 printk(" Algo: %04X/%02X", algo, key->algorithm);
1085
Michael Buesch66d2d082009-08-06 10:36:50 +02001086 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001087 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1088 printk(" TKIP: ");
1089 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1090 for (i = 0; i < 14; i += 2) {
1091 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1092 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1093 }
1094 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001095 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001096 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001097 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001098 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001099 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1100 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001101 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001102 } else
1103 printk(" DEFAULT KEY");
1104 printk("\n");
1105 }
1106}
1107
Michael Buesche4d6b792007-09-18 15:39:42 -04001108void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1109{
1110 u32 macctl;
1111 u16 ucstat;
1112 bool hwps;
1113 bool awake;
1114 int i;
1115
1116 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1117 (ps_flags & B43_PS_DISABLED));
1118 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1119
1120 if (ps_flags & B43_PS_ENABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001121 hwps = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001122 } else if (ps_flags & B43_PS_DISABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001123 hwps = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001124 } else {
1125 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1126 // and thus is not an AP and we are associated, set bit 25
1127 }
1128 if (ps_flags & B43_PS_AWAKE) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001129 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001130 } else if (ps_flags & B43_PS_ASLEEP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001131 awake = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001132 } else {
1133 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1134 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1135 // successful, set bit26
1136 }
1137
1138/* FIXME: For now we force awake-on and hwps-off */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001139 hwps = false;
1140 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001141
1142 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1143 if (hwps)
1144 macctl |= B43_MACCTL_HWPS;
1145 else
1146 macctl &= ~B43_MACCTL_HWPS;
1147 if (awake)
1148 macctl |= B43_MACCTL_AWAKE;
1149 else
1150 macctl &= ~B43_MACCTL_AWAKE;
1151 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1152 /* Commit write */
1153 b43_read32(dev, B43_MMIO_MACCTL);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001154 if (awake && dev->dev->core_rev >= 5) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001155 /* Wait for the microcode to wake up. */
1156 for (i = 0; i < 100; i++) {
1157 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1158 B43_SHM_SH_UCODESTAT);
1159 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1160 break;
1161 udelay(10);
1162 }
1163 }
1164}
1165
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001166#ifdef CONFIG_B43_BCMA
Rafał Miłecki49173592011-07-17 01:06:06 +02001167static void b43_bcma_phy_reset(struct b43_wldev *dev)
1168{
1169 u32 flags;
1170
1171 /* Put PHY into reset */
1172 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1173 flags |= B43_BCMA_IOCTL_PHY_RESET;
1174 flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
1175 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1176 udelay(2);
1177
1178 /* Take PHY out of reset */
1179 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1180 flags &= ~B43_BCMA_IOCTL_PHY_RESET;
1181 flags |= BCMA_IOCTL_FGC;
1182 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1183 udelay(1);
1184
1185 /* Do not force clock anymore */
1186 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1187 flags &= ~BCMA_IOCTL_FGC;
1188 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1189 udelay(1);
1190}
1191
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001192static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
1193{
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001194 u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
1195 B43_BCMA_CLKCTLST_PHY_PLL_REQ;
1196 u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
1197 B43_BCMA_CLKCTLST_PHY_PLL_ST;
1198
Rafał Miłecki49173592011-07-17 01:06:06 +02001199 b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
1200 bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
1201 b43_bcma_phy_reset(dev);
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001202 bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001203}
1204#endif
1205
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001206static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001207{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001208 struct ssb_device *sdev = dev->dev->sdev;
Michael Buesche4d6b792007-09-18 15:39:42 -04001209 u32 tmslow;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001210 u32 flags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04001211
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001212 if (gmode)
1213 flags |= B43_TMSLOW_GMODE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001214 flags |= B43_TMSLOW_PHYCLKEN;
1215 flags |= B43_TMSLOW_PHYRESET;
Rafał Miłecki42ab1352010-12-09 20:56:01 +01001216 if (dev->phy.type == B43_PHYTYPE_N)
1217 flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02001218 b43_device_enable(dev, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04001219 msleep(2); /* Wait for the PLL to turn on. */
1220
1221 /* Now take the PHY out of Reset again */
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001222 tmslow = ssb_read32(sdev, SSB_TMSLOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04001223 tmslow |= SSB_TMSLOW_FGC;
1224 tmslow &= ~B43_TMSLOW_PHYRESET;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001225 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1226 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001227 msleep(1);
1228 tmslow &= ~SSB_TMSLOW_FGC;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001229 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1230 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001231 msleep(1);
Rafał Miłecki14952982011-05-17 18:57:28 +02001232}
1233
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001234void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Rafał Miłecki14952982011-05-17 18:57:28 +02001235{
1236 u32 macctl;
1237
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001238 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001239#ifdef CONFIG_B43_BCMA
1240 case B43_BUS_BCMA:
1241 b43_bcma_wireless_core_reset(dev, gmode);
1242 break;
1243#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001244#ifdef CONFIG_B43_SSB
1245 case B43_BUS_SSB:
1246 b43_ssb_wireless_core_reset(dev, gmode);
1247 break;
1248#endif
1249 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001250
Michael Bueschfb111372008-09-02 13:00:34 +02001251 /* Turn Analog ON, but only if we already know the PHY-type.
1252 * This protects against very early setup where we don't know the
1253 * PHY-type, yet. wireless_core_reset will be called once again later,
1254 * when we know the PHY-type. */
1255 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001256 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001257
1258 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1259 macctl &= ~B43_MACCTL_GMODE;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001260 if (gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001261 macctl |= B43_MACCTL_GMODE;
1262 macctl |= B43_MACCTL_IHR_ENABLED;
1263 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1264}
1265
1266static void handle_irq_transmit_status(struct b43_wldev *dev)
1267{
1268 u32 v0, v1;
1269 u16 tmp;
1270 struct b43_txstatus stat;
1271
1272 while (1) {
1273 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1274 if (!(v0 & 0x00000001))
1275 break;
1276 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1277
1278 stat.cookie = (v0 >> 16);
1279 stat.seq = (v1 & 0x0000FFFF);
1280 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1281 tmp = (v0 & 0x0000FFFF);
1282 stat.frame_count = ((tmp & 0xF000) >> 12);
1283 stat.rts_count = ((tmp & 0x0F00) >> 8);
1284 stat.supp_reason = ((tmp & 0x001C) >> 2);
1285 stat.pm_indicated = !!(tmp & 0x0080);
1286 stat.intermediate = !!(tmp & 0x0040);
1287 stat.for_ampdu = !!(tmp & 0x0020);
1288 stat.acked = !!(tmp & 0x0002);
1289
1290 b43_handle_txstatus(dev, &stat);
1291 }
1292}
1293
1294static void drain_txstatus_queue(struct b43_wldev *dev)
1295{
1296 u32 dummy;
1297
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001298 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04001299 return;
1300 /* Read all entries from the microcode TXstatus FIFO
1301 * and throw them away.
1302 */
1303 while (1) {
1304 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1305 if (!(dummy & 0x00000001))
1306 break;
1307 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1308 }
1309}
1310
1311static u32 b43_jssi_read(struct b43_wldev *dev)
1312{
1313 u32 val = 0;
1314
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001315 val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001316 val <<= 16;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001317 val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
Michael Buesche4d6b792007-09-18 15:39:42 -04001318
1319 return val;
1320}
1321
1322static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1323{
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001324 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
1325 (jssi & 0x0000FFFF));
1326 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
1327 (jssi & 0xFFFF0000) >> 16);
Michael Buesche4d6b792007-09-18 15:39:42 -04001328}
1329
1330static void b43_generate_noise_sample(struct b43_wldev *dev)
1331{
1332 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001333 b43_write32(dev, B43_MMIO_MACCMD,
1334 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001335}
1336
1337static void b43_calculate_link_quality(struct b43_wldev *dev)
1338{
1339 /* Top half of Link Quality calculation. */
1340
Michael Bueschef1a6282008-08-27 18:53:02 +02001341 if (dev->phy.type != B43_PHYTYPE_G)
1342 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001343 if (dev->noisecalc.calculation_running)
1344 return;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001345 dev->noisecalc.calculation_running = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001346 dev->noisecalc.nr_samples = 0;
1347
1348 b43_generate_noise_sample(dev);
1349}
1350
1351static void handle_irq_noise(struct b43_wldev *dev)
1352{
Michael Bueschef1a6282008-08-27 18:53:02 +02001353 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001354 u16 tmp;
1355 u8 noise[4];
1356 u8 i, j;
1357 s32 average;
1358
1359 /* Bottom half of Link Quality calculation. */
1360
Michael Bueschef1a6282008-08-27 18:53:02 +02001361 if (dev->phy.type != B43_PHYTYPE_G)
1362 return;
1363
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001364 /* Possible race condition: It might be possible that the user
1365 * changed to a different channel in the meantime since we
1366 * started the calculation. We ignore that fact, since it's
1367 * not really that much of a problem. The background noise is
1368 * an estimation only anyway. Slightly wrong results will get damped
1369 * by the averaging of the 8 sample rounds. Additionally the
1370 * value is shortlived. So it will be replaced by the next noise
1371 * calculation round soon. */
1372
Michael Buesche4d6b792007-09-18 15:39:42 -04001373 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001374 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001375 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1376 noise[2] == 0x7F || noise[3] == 0x7F)
1377 goto generate_new;
1378
1379 /* Get the noise samples. */
1380 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1381 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001382 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1383 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1384 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1385 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001386 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1387 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1388 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1389 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1390 dev->noisecalc.nr_samples++;
1391 if (dev->noisecalc.nr_samples == 8) {
1392 /* Calculate the Link Quality by the noise samples. */
1393 average = 0;
1394 for (i = 0; i < 8; i++) {
1395 for (j = 0; j < 4; j++)
1396 average += dev->noisecalc.samples[i][j];
1397 }
1398 average /= (8 * 4);
1399 average *= 125;
1400 average += 64;
1401 average /= 128;
1402 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1403 tmp = (tmp / 128) & 0x1F;
1404 if (tmp >= 8)
1405 average += 2;
1406 else
1407 average -= 25;
1408 if (tmp == 8)
1409 average -= 72;
1410 else
1411 average -= 48;
1412
1413 dev->stats.link_noise = average;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001414 dev->noisecalc.calculation_running = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001415 return;
1416 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001417generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001418 b43_generate_noise_sample(dev);
1419}
1420
1421static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1422{
Johannes Berg05c914f2008-09-11 00:01:58 +02001423 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001424 ///TODO: PS TBTT
1425 } else {
1426 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1427 b43_power_saving_ctl_bits(dev, 0);
1428 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001429 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Rusty Russell3db1cd52011-12-19 13:56:45 +00001430 dev->dfq_valid = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001431}
1432
1433static void handle_irq_atim_end(struct b43_wldev *dev)
1434{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001435 if (dev->dfq_valid) {
1436 b43_write32(dev, B43_MMIO_MACCMD,
1437 b43_read32(dev, B43_MMIO_MACCMD)
1438 | B43_MACCMD_DFQ_VALID);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001439 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001440 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001441}
1442
1443static void handle_irq_pmq(struct b43_wldev *dev)
1444{
1445 u32 tmp;
1446
1447 //TODO: AP mode.
1448
1449 while (1) {
1450 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1451 if (!(tmp & 0x00000008))
1452 break;
1453 }
1454 /* 16bit write is odd, but correct. */
1455 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1456}
1457
1458static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001459 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001460 u16 ram_offset,
1461 u16 shm_size_offset, u8 rate)
1462{
1463 u32 i, tmp;
1464 struct b43_plcp_hdr4 plcp;
1465
1466 plcp.data = 0;
1467 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1468 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1469 ram_offset += sizeof(u32);
1470 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1471 * So leave the first two bytes of the next write blank.
1472 */
1473 tmp = (u32) (data[0]) << 16;
1474 tmp |= (u32) (data[1]) << 24;
1475 b43_ram_write(dev, ram_offset, tmp);
1476 ram_offset += sizeof(u32);
1477 for (i = 2; i < size; i += sizeof(u32)) {
1478 tmp = (u32) (data[i + 0]);
1479 if (i + 1 < size)
1480 tmp |= (u32) (data[i + 1]) << 8;
1481 if (i + 2 < size)
1482 tmp |= (u32) (data[i + 2]) << 16;
1483 if (i + 3 < size)
1484 tmp |= (u32) (data[i + 3]) << 24;
1485 b43_ram_write(dev, ram_offset + i - 2, tmp);
1486 }
1487 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1488 size + sizeof(struct b43_plcp_hdr6));
1489}
1490
Michael Buesch5042c502008-04-05 15:05:00 +02001491/* Check if the use of the antenna that ieee80211 told us to
1492 * use is possible. This will fall back to DEFAULT.
1493 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1494u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1495 u8 antenna_nr)
1496{
1497 u8 antenna_mask;
1498
1499 if (antenna_nr == 0) {
1500 /* Zero means "use default antenna". That's always OK. */
1501 return 0;
1502 }
1503
1504 /* Get the mask of available antennas. */
1505 if (dev->phy.gmode)
Rafał Miłecki05814832011-05-18 02:06:39 +02001506 antenna_mask = dev->dev->bus_sprom->ant_available_bg;
Michael Buesch5042c502008-04-05 15:05:00 +02001507 else
Rafał Miłecki05814832011-05-18 02:06:39 +02001508 antenna_mask = dev->dev->bus_sprom->ant_available_a;
Michael Buesch5042c502008-04-05 15:05:00 +02001509
1510 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1511 /* This antenna is not available. Fall back to default. */
1512 return 0;
1513 }
1514
1515 return antenna_nr;
1516}
1517
Michael Buesch5042c502008-04-05 15:05:00 +02001518/* Convert a b43 antenna number value to the PHY TX control value. */
1519static u16 b43_antenna_to_phyctl(int antenna)
1520{
1521 switch (antenna) {
1522 case B43_ANTENNA0:
1523 return B43_TXH_PHY_ANT0;
1524 case B43_ANTENNA1:
1525 return B43_TXH_PHY_ANT1;
1526 case B43_ANTENNA2:
1527 return B43_TXH_PHY_ANT2;
1528 case B43_ANTENNA3:
1529 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001530 case B43_ANTENNA_AUTO0:
1531 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001532 return B43_TXH_PHY_ANT01AUTO;
1533 }
1534 B43_WARN_ON(1);
1535 return 0;
1536}
1537
Michael Buesche4d6b792007-09-18 15:39:42 -04001538static void b43_write_beacon_template(struct b43_wldev *dev,
1539 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001540 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001541{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001542 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001543 const struct ieee80211_mgmt *bcn;
1544 const u8 *ie;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001545 bool tim_found = false;
Michael Buesch5042c502008-04-05 15:05:00 +02001546 unsigned int rate;
1547 u16 ctl;
1548 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001549 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001550
Michael Buesche66fee62007-12-26 17:47:10 +01001551 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1552 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001553 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001554 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001555
1556 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001557 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001558
Michael Buesch5042c502008-04-05 15:05:00 +02001559 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001560 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001561 antenna = b43_antenna_to_phyctl(antenna);
1562 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1563 /* We can't send beacons with short preamble. Would get PHY errors. */
1564 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1565 ctl &= ~B43_TXH_PHY_ANT;
1566 ctl &= ~B43_TXH_PHY_ENC;
1567 ctl |= antenna;
1568 if (b43_is_cck_rate(rate))
1569 ctl |= B43_TXH_PHY_ENC_CCK;
1570 else
1571 ctl |= B43_TXH_PHY_ENC_OFDM;
1572 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1573
Michael Buesche66fee62007-12-26 17:47:10 +01001574 /* Find the position of the TIM and the DTIM_period value
1575 * and write them to SHM. */
1576 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001577 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1578 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001579 uint8_t ie_id, ie_len;
1580
1581 ie_id = ie[i];
1582 ie_len = ie[i + 1];
1583 if (ie_id == 5) {
1584 u16 tim_position;
1585 u16 dtim_period;
1586 /* This is the TIM Information Element */
1587
1588 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001589 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001590 break;
1591 /* A valid TIM is at least 4 bytes long. */
1592 if (ie_len < 4)
1593 break;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001594 tim_found = true;
Michael Buesche66fee62007-12-26 17:47:10 +01001595
1596 tim_position = sizeof(struct b43_plcp_hdr6);
1597 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1598 tim_position += i;
1599
1600 dtim_period = ie[i + 3];
1601
1602 b43_shm_write16(dev, B43_SHM_SHARED,
1603 B43_SHM_SH_TIMBPOS, tim_position);
1604 b43_shm_write16(dev, B43_SHM_SHARED,
1605 B43_SHM_SH_DTIMPER, dtim_period);
1606 break;
1607 }
1608 i += ie_len + 2;
1609 }
1610 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001611 /*
1612 * If ucode wants to modify TIM do it behind the beacon, this
1613 * will happen, for example, when doing mesh networking.
1614 */
1615 b43_shm_write16(dev, B43_SHM_SHARED,
1616 B43_SHM_SH_TIMBPOS,
1617 len + sizeof(struct b43_plcp_hdr6));
1618 b43_shm_write16(dev, B43_SHM_SHARED,
1619 B43_SHM_SH_DTIMPER, 0);
1620 }
1621 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001622}
1623
Michael Buesch6b4bec012008-05-20 12:16:28 +02001624static void b43_upload_beacon0(struct b43_wldev *dev)
1625{
1626 struct b43_wl *wl = dev->wl;
1627
1628 if (wl->beacon0_uploaded)
1629 return;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001630 b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001631 wl->beacon0_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001632}
1633
1634static void b43_upload_beacon1(struct b43_wldev *dev)
1635{
1636 struct b43_wl *wl = dev->wl;
1637
1638 if (wl->beacon1_uploaded)
1639 return;
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01001640 b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001641 wl->beacon1_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001642}
1643
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001644static void handle_irq_beacon(struct b43_wldev *dev)
1645{
1646 struct b43_wl *wl = dev->wl;
1647 u32 cmd, beacon0_valid, beacon1_valid;
1648
Johannes Berg05c914f2008-09-11 00:01:58 +02001649 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
Manual Munz8c235162011-09-18 18:24:03 -05001650 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
1651 !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001652 return;
1653
1654 /* This is the bottom half of the asynchronous beacon update. */
1655
1656 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001657 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001658
1659 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1660 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1661 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1662
1663 /* Schedule interrupt manually, if busy. */
1664 if (beacon0_valid && beacon1_valid) {
1665 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001666 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001667 return;
1668 }
1669
Michael Buesch6b4bec012008-05-20 12:16:28 +02001670 if (unlikely(wl->beacon_templates_virgin)) {
1671 /* We never uploaded a beacon before.
1672 * Upload both templates now, but only mark one valid. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001673 wl->beacon_templates_virgin = false;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001674 b43_upload_beacon0(dev);
1675 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001676 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1677 cmd |= B43_MACCMD_BEACON0_VALID;
1678 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001679 } else {
1680 if (!beacon0_valid) {
1681 b43_upload_beacon0(dev);
1682 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1683 cmd |= B43_MACCMD_BEACON0_VALID;
1684 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1685 } else if (!beacon1_valid) {
1686 b43_upload_beacon1(dev);
1687 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1688 cmd |= B43_MACCMD_BEACON1_VALID;
1689 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001690 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001691 }
1692}
1693
Michael Buesch36dbd952009-09-04 22:51:29 +02001694static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1695{
1696 u32 old_irq_mask = dev->irq_mask;
1697
1698 /* update beacon right away or defer to irq */
1699 handle_irq_beacon(dev);
1700 if (old_irq_mask != dev->irq_mask) {
1701 /* The handler updated the IRQ mask. */
1702 B43_WARN_ON(!dev->irq_mask);
1703 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1704 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1705 } else {
1706 /* Device interrupts are currently disabled. That means
1707 * we just ran the hardirq handler and scheduled the
1708 * IRQ thread. The thread will write the IRQ mask when
1709 * it finished, so there's nothing to do here. Writing
1710 * the mask _here_ would incorrectly re-enable IRQs. */
1711 }
1712 }
1713}
1714
Michael Buescha82d9922008-04-04 21:40:06 +02001715static void b43_beacon_update_trigger_work(struct work_struct *work)
1716{
1717 struct b43_wl *wl = container_of(work, struct b43_wl,
1718 beacon_update_trigger);
1719 struct b43_wldev *dev;
1720
1721 mutex_lock(&wl->mutex);
1722 dev = wl->current_dev;
1723 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Rafał Miłecki505fb012011-05-19 15:11:27 +02001724 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001725 /* wl->mutex is enough. */
1726 b43_do_beacon_update_trigger_work(dev);
1727 mmiowb();
1728 } else {
1729 spin_lock_irq(&wl->hardirq_lock);
1730 b43_do_beacon_update_trigger_work(dev);
1731 mmiowb();
1732 spin_unlock_irq(&wl->hardirq_lock);
1733 }
Michael Buescha82d9922008-04-04 21:40:06 +02001734 }
1735 mutex_unlock(&wl->mutex);
1736}
1737
Michael Bueschd4df6f12007-12-26 18:04:14 +01001738/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001739 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001740static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001741{
Johannes Berg9d139c82008-07-09 14:40:37 +02001742 struct sk_buff *beacon;
1743
Michael Buesche66fee62007-12-26 17:47:10 +01001744 /* This is the top half of the ansynchronous beacon update.
1745 * The bottom half is the beacon IRQ.
1746 * Beacon update must be asynchronous to avoid sending an
1747 * invalid beacon. This can happen for example, if the firmware
1748 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001749
Johannes Berg9d139c82008-07-09 14:40:37 +02001750 /* We could modify the existing beacon and set the aid bit in
1751 * the TIM field, but that would probably require resizing and
1752 * moving of data within the beacon template.
1753 * Simply request a new beacon and let mac80211 do the hard work. */
1754 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1755 if (unlikely(!beacon))
1756 return;
1757
Michael Buesche66fee62007-12-26 17:47:10 +01001758 if (wl->current_beacon)
1759 dev_kfree_skb_any(wl->current_beacon);
1760 wl->current_beacon = beacon;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001761 wl->beacon0_uploaded = false;
1762 wl->beacon1_uploaded = false;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001763 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001764}
1765
Michael Buesche4d6b792007-09-18 15:39:42 -04001766static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1767{
1768 b43_time_lock(dev);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001769 if (dev->dev->core_rev >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001770 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1771 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001772 } else {
1773 b43_write16(dev, 0x606, (beacon_int >> 6));
1774 b43_write16(dev, 0x610, beacon_int);
1775 }
1776 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001777 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001778}
1779
Michael Bueschafa83e22008-05-19 23:51:37 +02001780static void b43_handle_firmware_panic(struct b43_wldev *dev)
1781{
1782 u16 reason;
1783
1784 /* Read the register that contains the reason code for the panic. */
1785 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1786 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1787
1788 switch (reason) {
1789 default:
1790 b43dbg(dev->wl, "The panic reason is unknown.\n");
1791 /* fallthrough */
1792 case B43_FWPANIC_DIE:
1793 /* Do not restart the controller or firmware.
1794 * The device is nonfunctional from now on.
1795 * Restarting would result in this panic to trigger again,
1796 * so we avoid that recursion. */
1797 break;
1798 case B43_FWPANIC_RESTART:
1799 b43_controller_restart(dev, "Microcode panic");
1800 break;
1801 }
1802}
1803
Michael Buesche4d6b792007-09-18 15:39:42 -04001804static void handle_irq_ucode_debug(struct b43_wldev *dev)
1805{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001806 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001807 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001808 __le16 *buf;
1809
1810 /* The proprietary firmware doesn't have this IRQ. */
1811 if (!dev->fw.opensource)
1812 return;
1813
Michael Bueschafa83e22008-05-19 23:51:37 +02001814 /* Read the register that contains the reason code for this IRQ. */
1815 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1816
Michael Buesche48b0ee2008-05-17 22:44:35 +02001817 switch (reason) {
1818 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001819 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001820 break;
1821 case B43_DEBUGIRQ_DUMP_SHM:
1822 if (!B43_DEBUG)
1823 break; /* Only with driver debugging enabled. */
1824 buf = kmalloc(4096, GFP_ATOMIC);
1825 if (!buf) {
1826 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1827 goto out;
1828 }
1829 for (i = 0; i < 4096; i += 2) {
1830 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1831 buf[i / 2] = cpu_to_le16(tmp);
1832 }
1833 b43info(dev->wl, "Shared memory dump:\n");
1834 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1835 16, 2, buf, 4096, 1);
1836 kfree(buf);
1837 break;
1838 case B43_DEBUGIRQ_DUMP_REGS:
1839 if (!B43_DEBUG)
1840 break; /* Only with driver debugging enabled. */
1841 b43info(dev->wl, "Microcode register dump:\n");
1842 for (i = 0, cnt = 0; i < 64; i++) {
1843 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1844 if (cnt == 0)
1845 printk(KERN_INFO);
1846 printk("r%02u: 0x%04X ", i, tmp);
1847 cnt++;
1848 if (cnt == 6) {
1849 printk("\n");
1850 cnt = 0;
1851 }
1852 }
1853 printk("\n");
1854 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001855 case B43_DEBUGIRQ_MARKER:
1856 if (!B43_DEBUG)
1857 break; /* Only with driver debugging enabled. */
1858 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1859 B43_MARKER_ID_REG);
1860 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1861 B43_MARKER_LINE_REG);
1862 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1863 "at line number %u\n",
1864 marker_id, marker_line);
1865 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001866 default:
1867 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1868 reason);
1869 }
1870out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001871 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1872 b43_shm_write16(dev, B43_SHM_SCRATCH,
1873 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001874}
1875
Michael Buesch36dbd952009-09-04 22:51:29 +02001876static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001877{
1878 u32 reason;
1879 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1880 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001881 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001882
Michael Buesch36dbd952009-09-04 22:51:29 +02001883 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1884 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001885
1886 reason = dev->irq_reason;
1887 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1888 dma_reason[i] = dev->dma_reason[i];
1889 merged_dma_reason |= dma_reason[i];
1890 }
1891
1892 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1893 b43err(dev->wl, "MAC transmission error\n");
1894
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001895 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001896 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001897 rmb();
1898 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1899 atomic_set(&dev->phy.txerr_cnt,
1900 B43_PHY_TX_BADNESS_LIMIT);
1901 b43err(dev->wl, "Too many PHY TX errors, "
1902 "restarting the controller\n");
1903 b43_controller_restart(dev, "PHY TX errors");
1904 }
1905 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001906
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001907 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
1908 b43err(dev->wl,
1909 "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
1910 dma_reason[0], dma_reason[1],
1911 dma_reason[2], dma_reason[3],
1912 dma_reason[4], dma_reason[5]);
1913 b43err(dev->wl, "This device does not support DMA "
Larry Fingerbb64d952010-06-19 08:29:08 -05001914 "on your system. It will now be switched to PIO.\n");
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001915 /* Fall back to PIO transfers if we get fatal DMA errors! */
1916 dev->use_pio = true;
1917 b43_controller_restart(dev, "DMA error");
1918 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001919 }
1920
1921 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1922 handle_irq_ucode_debug(dev);
1923 if (reason & B43_IRQ_TBTT_INDI)
1924 handle_irq_tbtt_indication(dev);
1925 if (reason & B43_IRQ_ATIM_END)
1926 handle_irq_atim_end(dev);
1927 if (reason & B43_IRQ_BEACON)
1928 handle_irq_beacon(dev);
1929 if (reason & B43_IRQ_PMQ)
1930 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001931 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1932 ;/* TODO */
1933 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001934 handle_irq_noise(dev);
1935
1936 /* Check the DMA reason registers for received data. */
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001937 if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
1938 if (B43_DEBUG)
1939 b43warn(dev->wl, "RX descriptor underrun\n");
1940 b43_dma_handle_rx_overflow(dev->dma.rx_ring);
1941 }
Michael Buesch5100d5a2008-03-29 21:01:16 +01001942 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1943 if (b43_using_pio_transfers(dev))
1944 b43_pio_rx(dev->pio.rx_queue);
1945 else
1946 b43_dma_rx(dev->dma.rx_ring);
1947 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001948 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1949 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001950 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001951 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1952 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1953
Michael Buesch21954c32007-09-27 15:31:40 +02001954 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001955 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001956
Michael Buesch36dbd952009-09-04 22:51:29 +02001957 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001958 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001959
1960#if B43_DEBUG
1961 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1962 dev->irq_count++;
1963 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1964 if (reason & (1 << i))
1965 dev->irq_bit_count[i]++;
1966 }
1967 }
1968#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001969}
1970
Michael Buesch36dbd952009-09-04 22:51:29 +02001971/* Interrupt thread handler. Handles device interrupts in thread context. */
1972static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001973{
Michael Buesche4d6b792007-09-18 15:39:42 -04001974 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001975
1976 mutex_lock(&dev->wl->mutex);
1977 b43_do_interrupt_thread(dev);
1978 mmiowb();
1979 mutex_unlock(&dev->wl->mutex);
1980
1981 return IRQ_HANDLED;
1982}
1983
1984static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1985{
Michael Buesche4d6b792007-09-18 15:39:42 -04001986 u32 reason;
1987
Michael Buesch36dbd952009-09-04 22:51:29 +02001988 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1989 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001990
Michael Buesche4d6b792007-09-18 15:39:42 -04001991 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1992 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001993 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001994 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001995 if (!reason)
Sebastian Andrzej Siewiorcae56142011-07-07 21:58:10 +02001996 return IRQ_NONE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001997
1998 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02001999 & 0x0001FC00;
Michael Buesche4d6b792007-09-18 15:39:42 -04002000 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
2001 & 0x0000DC00;
2002 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
2003 & 0x0000DC00;
2004 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
2005 & 0x0001DC00;
2006 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
2007 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002008/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04002009 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
2010 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002011*/
Michael Buesche4d6b792007-09-18 15:39:42 -04002012
Michael Buesch36dbd952009-09-04 22:51:29 +02002013 /* ACK the interrupt. */
2014 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
2015 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
2016 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
2017 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
2018 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
2019 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
2020/* Unused ring
2021 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
2022*/
2023
2024 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02002025 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02002026 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002027 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02002028
2029 return IRQ_WAKE_THREAD;
2030}
2031
2032/* Interrupt handler top-half. This runs with interrupts disabled. */
2033static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
2034{
2035 struct b43_wldev *dev = dev_id;
2036 irqreturn_t ret;
2037
2038 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
2039 return IRQ_NONE;
2040
2041 spin_lock(&dev->wl->hardirq_lock);
2042 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002043 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02002044 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04002045
2046 return ret;
2047}
2048
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002049/* SDIO interrupt handler. This runs in process context. */
2050static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
2051{
2052 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002053 irqreturn_t ret;
2054
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002055 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002056
2057 ret = b43_do_interrupt(dev);
2058 if (ret == IRQ_WAKE_THREAD)
2059 b43_do_interrupt_thread(dev);
2060
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002061 mutex_unlock(&wl->mutex);
2062}
2063
Michael Buesch1a9f5092009-01-23 21:21:51 +01002064void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002065{
2066 release_firmware(fw->data);
2067 fw->data = NULL;
2068 fw->filename = NULL;
2069}
2070
Michael Buesche4d6b792007-09-18 15:39:42 -04002071static void b43_release_firmware(struct b43_wldev *dev)
2072{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002073 b43_do_release_fw(&dev->fw.ucode);
2074 b43_do_release_fw(&dev->fw.pcm);
2075 b43_do_release_fw(&dev->fw.initvals);
2076 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04002077}
2078
Michael Buescheb189d8b2008-01-28 14:47:41 -08002079static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04002080{
Hannes Ederfc68ed42009-02-14 11:50:06 +00002081 const char text[] =
2082 "You must go to " \
2083 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
2084 "and download the correct firmware for this driver version. " \
2085 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d8b2008-01-28 14:47:41 -08002086
Michael Buescheb189d8b2008-01-28 14:47:41 -08002087 if (error)
2088 b43err(wl, text);
2089 else
2090 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002091}
2092
Larry Finger5e20a4b2012-12-20 15:55:01 -06002093static void b43_fw_cb(const struct firmware *firmware, void *context)
2094{
2095 struct b43_request_fw_context *ctx = context;
2096
2097 ctx->blob = firmware;
2098 complete(&ctx->fw_load_complete);
2099}
2100
Michael Buesch1a9f5092009-01-23 21:21:51 +01002101int b43_do_request_fw(struct b43_request_fw_context *ctx,
2102 const char *name,
Larry Finger5e20a4b2012-12-20 15:55:01 -06002103 struct b43_firmware_file *fw, bool async)
Michael Buesche4d6b792007-09-18 15:39:42 -04002104{
Michael Buesche4d6b792007-09-18 15:39:42 -04002105 struct b43_fw_header *hdr;
2106 u32 size;
2107 int err;
2108
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002109 if (!name) {
2110 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002111 /* FIXME: We should probably keep it anyway, to save some headache
2112 * on suspend/resume with multiband devices. */
2113 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002114 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002115 }
2116 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002117 if ((fw->type == ctx->req_type) &&
2118 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002119 return 0; /* Already have this fw. */
2120 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002121 /* FIXME: We should probably do this later after we successfully
2122 * got the new fw. This could reduce headache with multiband devices.
2123 * We could also redesign this to cache the firmware for all possible
2124 * bands all the time. */
2125 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002126 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002127
Michael Buesch1a9f5092009-01-23 21:21:51 +01002128 switch (ctx->req_type) {
2129 case B43_FWTYPE_PROPRIETARY:
2130 snprintf(ctx->fwname, sizeof(ctx->fwname),
2131 "b43%s/%s.fw",
2132 modparam_fwpostfix, name);
2133 break;
2134 case B43_FWTYPE_OPENSOURCE:
2135 snprintf(ctx->fwname, sizeof(ctx->fwname),
2136 "b43-open%s/%s.fw",
2137 modparam_fwpostfix, name);
2138 break;
2139 default:
2140 B43_WARN_ON(1);
2141 return -ENOSYS;
2142 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002143 if (async) {
2144 /* do this part asynchronously */
2145 init_completion(&ctx->fw_load_complete);
2146 err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
2147 ctx->dev->dev->dev, GFP_KERNEL,
2148 ctx, b43_fw_cb);
2149 if (err < 0) {
2150 pr_err("Unable to load firmware\n");
2151 return err;
2152 }
2153 /* stall here until fw ready */
2154 wait_for_completion(&ctx->fw_load_complete);
2155 if (ctx->blob)
2156 goto fw_ready;
2157 /* On some ARM systems, the async request will fail, but the next sync
2158 * request works. For this reason, we dall through here
2159 */
2160 }
2161 err = request_firmware(&ctx->blob, ctx->fwname,
2162 ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002163 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002164 snprintf(ctx->errors[ctx->req_type],
2165 sizeof(ctx->errors[ctx->req_type]),
Larry Finger5e20a4b2012-12-20 15:55:01 -06002166 "Firmware file \"%s\" not found\n",
2167 ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002168 return err;
2169 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002170 snprintf(ctx->errors[ctx->req_type],
2171 sizeof(ctx->errors[ctx->req_type]),
2172 "Firmware file \"%s\" request failed (err=%d)\n",
2173 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002174 return err;
2175 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002176fw_ready:
2177 if (ctx->blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002178 goto err_format;
Larry Finger5e20a4b2012-12-20 15:55:01 -06002179 hdr = (struct b43_fw_header *)(ctx->blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002180 switch (hdr->type) {
2181 case B43_FW_TYPE_UCODE:
2182 case B43_FW_TYPE_PCM:
2183 size = be32_to_cpu(hdr->size);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002184 if (size != ctx->blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002185 goto err_format;
2186 /* fallthrough */
2187 case B43_FW_TYPE_IV:
2188 if (hdr->ver != 1)
2189 goto err_format;
2190 break;
2191 default:
2192 goto err_format;
2193 }
2194
Larry Finger5e20a4b2012-12-20 15:55:01 -06002195 fw->data = ctx->blob;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002196 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002197 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002198
2199 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002200
2201err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002202 snprintf(ctx->errors[ctx->req_type],
2203 sizeof(ctx->errors[ctx->req_type]),
2204 "Firmware file \"%s\" format error.\n", ctx->fwname);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002205 release_firmware(ctx->blob);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002206
Michael Buesche4d6b792007-09-18 15:39:42 -04002207 return -EPROTO;
2208}
2209
Michael Buesch1a9f5092009-01-23 21:21:51 +01002210static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002211{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002212 struct b43_wldev *dev = ctx->dev;
2213 struct b43_firmware *fw = &ctx->dev->fw;
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002214 const u8 rev = ctx->dev->dev->core_rev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002215 const char *filename;
2216 u32 tmshigh;
2217 int err;
2218
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002219 /* Files for HT and LCN were found by trying one by one */
2220
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002221 /* Get microcode */
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002222 if ((rev >= 5) && (rev <= 10)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002223 filename = "ucode5";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002224 } else if ((rev >= 11) && (rev <= 12)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002225 filename = "ucode11";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002226 } else if (rev == 13) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002227 filename = "ucode13";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002228 } else if (rev == 14) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002229 filename = "ucode14";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002230 } else if (rev == 15) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002231 filename = "ucode15";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002232 } else {
2233 switch (dev->phy.type) {
2234 case B43_PHYTYPE_N:
2235 if (rev >= 16)
2236 filename = "ucode16_mimo";
2237 else
2238 goto err_no_ucode;
2239 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002240 case B43_PHYTYPE_HT:
2241 if (rev == 29)
2242 filename = "ucode29_mimo";
2243 else
2244 goto err_no_ucode;
2245 break;
2246 case B43_PHYTYPE_LCN:
2247 if (rev == 24)
2248 filename = "ucode24_mimo";
2249 else
2250 goto err_no_ucode;
2251 break;
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002252 default:
2253 goto err_no_ucode;
2254 }
2255 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002256 err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002257 if (err)
2258 goto err_load;
2259
2260 /* Get PCM code */
2261 if ((rev >= 5) && (rev <= 10))
2262 filename = "pcm5";
2263 else if (rev >= 11)
2264 filename = NULL;
2265 else
2266 goto err_no_pcm;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002267 fw->pcm_request_failed = false;
Larry Finger5e20a4b2012-12-20 15:55:01 -06002268 err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
Michael Buesch68217832008-05-17 23:43:57 +02002269 if (err == -ENOENT) {
2270 /* We did not find a PCM file? Not fatal, but
2271 * core rev <= 10 must do without hwcrypto then. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002272 fw->pcm_request_failed = true;
Michael Buesch68217832008-05-17 23:43:57 +02002273 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002274 goto err_load;
2275
2276 /* Get initvals */
2277 switch (dev->phy.type) {
2278 case B43_PHYTYPE_A:
2279 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002280 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002281 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2282 filename = "a0g1initvals5";
2283 else
2284 filename = "a0g0initvals5";
2285 } else
2286 goto err_no_initvals;
2287 break;
2288 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002289 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002290 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002291 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002292 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002293 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002294 goto err_no_initvals;
2295 break;
2296 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002297 if (rev >= 16)
2298 filename = "n0initvals16";
2299 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002300 filename = "n0initvals11";
2301 else
2302 goto err_no_initvals;
2303 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002304 case B43_PHYTYPE_LP:
2305 if (rev == 13)
2306 filename = "lp0initvals13";
2307 else if (rev == 14)
2308 filename = "lp0initvals14";
2309 else if (rev >= 15)
2310 filename = "lp0initvals15";
2311 else
2312 goto err_no_initvals;
2313 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002314 case B43_PHYTYPE_HT:
2315 if (rev == 29)
2316 filename = "ht0initvals29";
2317 else
2318 goto err_no_initvals;
2319 break;
2320 case B43_PHYTYPE_LCN:
2321 if (rev == 24)
2322 filename = "lcn0initvals24";
2323 else
2324 goto err_no_initvals;
2325 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002326 default:
2327 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002328 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002329 err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002330 if (err)
2331 goto err_load;
2332
2333 /* Get bandswitch initvals */
2334 switch (dev->phy.type) {
2335 case B43_PHYTYPE_A:
2336 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002337 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002338 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2339 filename = "a0g1bsinitvals5";
2340 else
2341 filename = "a0g0bsinitvals5";
2342 } else if (rev >= 11)
2343 filename = NULL;
2344 else
2345 goto err_no_initvals;
2346 break;
2347 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002348 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002349 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002350 else if (rev >= 11)
2351 filename = NULL;
2352 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002353 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002354 break;
2355 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002356 if (rev >= 16)
2357 filename = "n0bsinitvals16";
2358 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002359 filename = "n0bsinitvals11";
2360 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002361 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002362 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002363 case B43_PHYTYPE_LP:
2364 if (rev == 13)
2365 filename = "lp0bsinitvals13";
2366 else if (rev == 14)
2367 filename = "lp0bsinitvals14";
2368 else if (rev >= 15)
2369 filename = "lp0bsinitvals15";
2370 else
2371 goto err_no_initvals;
2372 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002373 case B43_PHYTYPE_HT:
2374 if (rev == 29)
2375 filename = "ht0bsinitvals29";
2376 else
2377 goto err_no_initvals;
2378 break;
2379 case B43_PHYTYPE_LCN:
2380 if (rev == 24)
2381 filename = "lcn0bsinitvals24";
2382 else
2383 goto err_no_initvals;
2384 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002385 default:
2386 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002387 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002388 err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002389 if (err)
2390 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002391
Johannes Berg097b0e12012-07-17 17:12:29 +02002392 fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
2393
Michael Buesche4d6b792007-09-18 15:39:42 -04002394 return 0;
2395
Michael Buesche4d6b792007-09-18 15:39:42 -04002396err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002397 err = ctx->fatal_failure = -EOPNOTSUPP;
2398 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2399 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002400 goto error;
2401
2402err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002403 err = ctx->fatal_failure = -EOPNOTSUPP;
2404 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2405 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002406 goto error;
2407
2408err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002409 err = ctx->fatal_failure = -EOPNOTSUPP;
2410 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2411 "is required for your device (wl-core rev %u)\n", rev);
2412 goto error;
2413
2414err_load:
2415 /* We failed to load this firmware image. The error message
2416 * already is in ctx->errors. Return and let our caller decide
2417 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002418 goto error;
2419
2420error:
2421 b43_release_firmware(dev);
2422 return err;
2423}
2424
Larry Finger6b6fa582012-03-08 22:27:46 -06002425static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
2426static void b43_one_core_detach(struct b43_bus_dev *dev);
Larry Finger09164042014-01-12 15:11:37 -06002427static int b43_rng_init(struct b43_wl *wl);
Larry Finger6b6fa582012-03-08 22:27:46 -06002428
2429static void b43_request_firmware(struct work_struct *work)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002430{
Larry Finger6b6fa582012-03-08 22:27:46 -06002431 struct b43_wl *wl = container_of(work,
2432 struct b43_wl, firmware_load);
2433 struct b43_wldev *dev = wl->current_dev;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002434 struct b43_request_fw_context *ctx;
2435 unsigned int i;
2436 int err;
2437 const char *errmsg;
2438
2439 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2440 if (!ctx)
Larry Finger6b6fa582012-03-08 22:27:46 -06002441 return;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002442 ctx->dev = dev;
2443
2444 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2445 err = b43_try_request_fw(ctx);
2446 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002447 goto start_ieee80211; /* Successfully loaded it. */
2448 /* Was fw version known? */
2449 if (ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002450 goto out;
2451
Larry Finger6b6fa582012-03-08 22:27:46 -06002452 /* proprietary fw not found, try open source */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002453 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2454 err = b43_try_request_fw(ctx);
2455 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002456 goto start_ieee80211; /* Successfully loaded it. */
2457 if(ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002458 goto out;
2459
2460 /* Could not find a usable firmware. Print the errors. */
2461 for (i = 0; i < B43_NR_FWTYPES; i++) {
2462 errmsg = ctx->errors[i];
2463 if (strlen(errmsg))
Kees Cooke0e29b62013-05-10 14:48:21 -07002464 b43err(dev->wl, "%s", errmsg);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002465 }
2466 b43_print_fw_helptext(dev->wl, 1);
Larry Finger6b6fa582012-03-08 22:27:46 -06002467 goto out;
2468
2469start_ieee80211:
Johannes Berg097b0e12012-07-17 17:12:29 +02002470 wl->hw->queues = B43_QOS_QUEUE_NUM;
2471 if (!modparam_qos || dev->fw.opensource)
2472 wl->hw->queues = 1;
2473
Larry Finger6b6fa582012-03-08 22:27:46 -06002474 err = ieee80211_register_hw(wl->hw);
2475 if (err)
2476 goto err_one_core_detach;
Oleksij Rempele64add22012-06-05 20:39:32 +02002477 wl->hw_registred = true;
Larry Finger6b6fa582012-03-08 22:27:46 -06002478 b43_leds_register(wl->current_dev);
Larry Finger09164042014-01-12 15:11:37 -06002479
2480 /* Register HW RNG driver */
2481 b43_rng_init(wl);
2482
Larry Finger6b6fa582012-03-08 22:27:46 -06002483 goto out;
2484
2485err_one_core_detach:
2486 b43_one_core_detach(dev->dev);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002487
2488out:
2489 kfree(ctx);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002490}
2491
Michael Buesche4d6b792007-09-18 15:39:42 -04002492static int b43_upload_microcode(struct b43_wldev *dev)
2493{
John W. Linville652caa52010-07-29 13:27:28 -04002494 struct wiphy *wiphy = dev->wl->hw->wiphy;
Michael Buesche4d6b792007-09-18 15:39:42 -04002495 const size_t hdr_len = sizeof(struct b43_fw_header);
2496 const __be32 *data;
2497 unsigned int i, len;
2498 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002499 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002500 int err = 0;
2501
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002502 /* Jump the microcode PSM to offset 0 */
2503 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2504 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2505 macctl |= B43_MACCTL_PSM_JMP0;
2506 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2507 /* Zero out all microcode PSM registers and shared memory. */
2508 for (i = 0; i < 64; i++)
2509 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2510 for (i = 0; i < 4096; i += 2)
2511 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2512
Michael Buesche4d6b792007-09-18 15:39:42 -04002513 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002514 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2515 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002516 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2517 for (i = 0; i < len; i++) {
2518 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2519 udelay(10);
2520 }
2521
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002522 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002523 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002524 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2525 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002526 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2527 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2528 /* No need for autoinc bit in SHM_HW */
2529 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2530 for (i = 0; i < len; i++) {
2531 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2532 udelay(10);
2533 }
2534 }
2535
2536 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002537
2538 /* Start the microcode PSM */
Rafał Miłecki50566352012-01-02 19:31:21 +01002539 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
2540 B43_MACCTL_PSM_RUN);
Michael Buesche4d6b792007-09-18 15:39:42 -04002541
2542 /* Wait for the microcode to load and respond */
2543 i = 0;
2544 while (1) {
2545 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2546 if (tmp == B43_IRQ_MAC_SUSPENDED)
2547 break;
2548 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002549 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002550 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002551 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002552 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002553 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002554 }
Michael Buesche175e992009-09-11 18:31:32 +02002555 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002556 }
2557 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2558
2559 /* Get and check the revisions. */
2560 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2561 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2562 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2563 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2564
2565 if (fwrev <= 0x128) {
2566 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2567 "binary drivers older than version 4.x is unsupported. "
2568 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002569 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002570 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002571 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002572 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002573 dev->fw.rev = fwrev;
2574 dev->fw.patch = fwpatch;
Rafał Miłecki5d852902011-08-11 15:07:16 +02002575 if (dev->fw.rev >= 598)
2576 dev->fw.hdr_format = B43_FW_HDR_598;
2577 else if (dev->fw.rev >= 410)
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002578 dev->fw.hdr_format = B43_FW_HDR_410;
2579 else
2580 dev->fw.hdr_format = B43_FW_HDR_351;
Johannes Berg097b0e12012-07-17 17:12:29 +02002581 WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
Michael Buesche48b0ee2008-05-17 22:44:35 +02002582
Johannes Berg097b0e12012-07-17 17:12:29 +02002583 dev->qos_enabled = dev->wl->hw->queues > 1;
Michael Buesch403a3a12009-06-08 21:04:57 +02002584 /* Default to firmware/hardware crypto acceleration. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002585 dev->hwcrypto_enabled = true;
Michael Buesch403a3a12009-06-08 21:04:57 +02002586
Michael Buesche48b0ee2008-05-17 22:44:35 +02002587 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002588 u16 fwcapa;
2589
Michael Buesche48b0ee2008-05-17 22:44:35 +02002590 /* Patchlevel info is encoded in the "time" field. */
2591 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002592 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2593 dev->fw.rev, dev->fw.patch);
2594
2595 fwcapa = b43_fwcapa_read(dev);
2596 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2597 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2598 /* Disable hardware crypto and fall back to software crypto. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002599 dev->hwcrypto_enabled = false;
Michael Buesch403a3a12009-06-08 21:04:57 +02002600 }
Johannes Berg097b0e12012-07-17 17:12:29 +02002601 /* adding QoS support should use an offline discovery mechanism */
2602 WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
Michael Buesche48b0ee2008-05-17 22:44:35 +02002603 } else {
2604 b43info(dev->wl, "Loading firmware version %u.%u "
2605 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2606 fwrev, fwpatch,
2607 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2608 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002609 if (dev->fw.pcm_request_failed) {
2610 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2611 "Hardware accelerated cryptography is disabled.\n");
2612 b43_print_fw_helptext(dev->wl, 0);
2613 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002614 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002615
John W. Linville652caa52010-07-29 13:27:28 -04002616 snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
2617 dev->fw.rev, dev->fw.patch);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002618 wiphy->hw_version = dev->dev->core_id;
John W. Linville652caa52010-07-29 13:27:28 -04002619
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002620 if (dev->fw.hdr_format == B43_FW_HDR_351) {
Michael Bueschc5572892008-12-27 18:26:39 +01002621 /* We're over the deadline, but we keep support for old fw
2622 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d8b2008-01-28 14:47:41 -08002623 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002624 "Support for old firmware will be removed soon "
2625 "(official deadline was July 2008).\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002626 b43_print_fw_helptext(dev->wl, 0);
2627 }
2628
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002629 return 0;
2630
2631error:
Rafał Miłecki50566352012-01-02 19:31:21 +01002632 /* Stop the microcode PSM. */
2633 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
2634 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002635
Michael Buesche4d6b792007-09-18 15:39:42 -04002636 return err;
2637}
2638
2639static int b43_write_initvals(struct b43_wldev *dev,
2640 const struct b43_iv *ivals,
2641 size_t count,
2642 size_t array_size)
2643{
2644 const struct b43_iv *iv;
2645 u16 offset;
2646 size_t i;
2647 bool bit32;
2648
2649 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2650 iv = ivals;
2651 for (i = 0; i < count; i++) {
2652 if (array_size < sizeof(iv->offset_size))
2653 goto err_format;
2654 array_size -= sizeof(iv->offset_size);
2655 offset = be16_to_cpu(iv->offset_size);
2656 bit32 = !!(offset & B43_IV_32BIT);
2657 offset &= B43_IV_OFFSET_MASK;
2658 if (offset >= 0x1000)
2659 goto err_format;
2660 if (bit32) {
2661 u32 value;
2662
2663 if (array_size < sizeof(iv->data.d32))
2664 goto err_format;
2665 array_size -= sizeof(iv->data.d32);
2666
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002667 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002668 b43_write32(dev, offset, value);
2669
2670 iv = (const struct b43_iv *)((const uint8_t *)iv +
2671 sizeof(__be16) +
2672 sizeof(__be32));
2673 } else {
2674 u16 value;
2675
2676 if (array_size < sizeof(iv->data.d16))
2677 goto err_format;
2678 array_size -= sizeof(iv->data.d16);
2679
2680 value = be16_to_cpu(iv->data.d16);
2681 b43_write16(dev, offset, value);
2682
2683 iv = (const struct b43_iv *)((const uint8_t *)iv +
2684 sizeof(__be16) +
2685 sizeof(__be16));
2686 }
2687 }
2688 if (array_size)
2689 goto err_format;
2690
2691 return 0;
2692
2693err_format:
2694 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002695 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002696
2697 return -EPROTO;
2698}
2699
2700static int b43_upload_initvals(struct b43_wldev *dev)
2701{
2702 const size_t hdr_len = sizeof(struct b43_fw_header);
2703 const struct b43_fw_header *hdr;
2704 struct b43_firmware *fw = &dev->fw;
2705 const struct b43_iv *ivals;
2706 size_t count;
2707 int err;
2708
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002709 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2710 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002711 count = be32_to_cpu(hdr->size);
2712 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002713 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002714 if (err)
2715 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002716 if (fw->initvals_band.data) {
2717 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2718 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002719 count = be32_to_cpu(hdr->size);
2720 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002721 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002722 if (err)
2723 goto out;
2724 }
2725out:
2726
2727 return err;
2728}
2729
2730/* Initialize the GPIOs
2731 * http://bcm-specs.sipsolutions.net/GPIO
2732 */
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002733static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002734{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002735 struct ssb_bus *bus = dev->dev->sdev->bus;
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002736
2737#ifdef CONFIG_SSB_DRIVER_PCICORE
2738 return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
2739#else
2740 return bus->chipco.dev;
2741#endif
2742}
2743
Michael Buesche4d6b792007-09-18 15:39:42 -04002744static int b43_gpio_init(struct b43_wldev *dev)
2745{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002746 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002747 u32 mask, set;
2748
Rafał Miłecki50566352012-01-02 19:31:21 +01002749 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
2750 b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04002751
2752 mask = 0x0000001F;
2753 set = 0x0000000F;
Rafał Miłeckic244e082011-05-18 02:06:41 +02002754 if (dev->dev->chip_id == 0x4301) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002755 mask |= 0x0060;
2756 set |= 0x0060;
Rafał Miłecki828afd22012-07-23 22:57:01 +02002757 } else if (dev->dev->chip_id == 0x5354) {
2758 /* Don't allow overtaking buttons GPIOs */
2759 set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002760 }
Rafał Miłecki828afd22012-07-23 22:57:01 +02002761
Michael Buesche4d6b792007-09-18 15:39:42 -04002762 if (0 /* FIXME: conditional unknown */ ) {
2763 b43_write16(dev, B43_MMIO_GPIO_MASK,
2764 b43_read16(dev, B43_MMIO_GPIO_MASK)
2765 | 0x0100);
Rafał Miłecki828afd22012-07-23 22:57:01 +02002766 /* BT Coexistance Input */
2767 mask |= 0x0080;
2768 set |= 0x0080;
2769 /* BT Coexistance Out */
2770 mask |= 0x0100;
2771 set |= 0x0100;
Michael Buesche4d6b792007-09-18 15:39:42 -04002772 }
Rafał Miłecki05814832011-05-18 02:06:39 +02002773 if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
Rafał Miłecki828afd22012-07-23 22:57:01 +02002774 /* PA is controlled by gpio 9, let ucode handle it */
Michael Buesche4d6b792007-09-18 15:39:42 -04002775 b43_write16(dev, B43_MMIO_GPIO_MASK,
2776 b43_read16(dev, B43_MMIO_GPIO_MASK)
2777 | 0x0200);
2778 mask |= 0x0200;
2779 set |= 0x0200;
2780 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002781
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002782 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002783#ifdef CONFIG_B43_BCMA
2784 case B43_BUS_BCMA:
Hauke Mehrtens0a64bae2013-03-21 16:19:45 +01002785 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002786 break;
2787#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002788#ifdef CONFIG_B43_SSB
2789 case B43_BUS_SSB:
2790 gpiodev = b43_ssb_gpio_dev(dev);
2791 if (gpiodev)
2792 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2793 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
Rafał Miłecki828afd22012-07-23 22:57:01 +02002794 & ~mask) | set);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002795 break;
2796#endif
2797 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002798
2799 return 0;
2800}
2801
2802/* Turn off all GPIO stuff. Call this on module unload, for example. */
2803static void b43_gpio_cleanup(struct b43_wldev *dev)
2804{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002805 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002806
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002807 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002808#ifdef CONFIG_B43_BCMA
2809 case B43_BUS_BCMA:
Hauke Mehrtens0a64bae2013-03-21 16:19:45 +01002810 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002811 break;
2812#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002813#ifdef CONFIG_B43_SSB
2814 case B43_BUS_SSB:
2815 gpiodev = b43_ssb_gpio_dev(dev);
2816 if (gpiodev)
2817 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2818 break;
2819#endif
2820 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002821}
2822
2823/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002824void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002825{
Michael Buesch923fd702008-06-20 18:02:08 +02002826 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2827 u16 fwstate;
2828
2829 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2830 B43_SHM_SH_UCODESTAT);
2831 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2832 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2833 b43err(dev->wl, "b43_mac_enable(): The firmware "
2834 "should be suspended, but current state is %u\n",
2835 fwstate);
2836 }
2837 }
2838
Michael Buesche4d6b792007-09-18 15:39:42 -04002839 dev->mac_suspended--;
2840 B43_WARN_ON(dev->mac_suspended < 0);
2841 if (dev->mac_suspended == 0) {
Rafał Miłecki50566352012-01-02 19:31:21 +01002842 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
Michael Buesche4d6b792007-09-18 15:39:42 -04002843 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2844 B43_IRQ_MAC_SUSPENDED);
2845 /* Commit writes */
2846 b43_read32(dev, B43_MMIO_MACCTL);
2847 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2848 b43_power_saving_ctl_bits(dev, 0);
2849 }
2850}
2851
2852/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002853void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002854{
2855 int i;
2856 u32 tmp;
2857
Michael Buesch05b64b32007-09-28 16:19:03 +02002858 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002859 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002860
Michael Buesche4d6b792007-09-18 15:39:42 -04002861 if (dev->mac_suspended == 0) {
2862 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
Rafał Miłecki50566352012-01-02 19:31:21 +01002863 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002864 /* force pci to flush the write */
2865 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002866 for (i = 35; i; i--) {
2867 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2868 if (tmp & B43_IRQ_MAC_SUSPENDED)
2869 goto out;
2870 udelay(10);
2871 }
2872 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002873 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002874 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2875 if (tmp & B43_IRQ_MAC_SUSPENDED)
2876 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002877 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002878 }
2879 b43err(dev->wl, "MAC suspend failed\n");
2880 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002881out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002882 dev->mac_suspended++;
2883}
2884
Rafał Miłecki858a1652011-05-10 16:05:33 +02002885/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
2886void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
2887{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002888 u32 tmp;
2889
2890 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002891#ifdef CONFIG_B43_BCMA
2892 case B43_BUS_BCMA:
Rafał Miłecki36677872011-07-16 18:27:55 +02002893 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002894 if (on)
2895 tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
2896 else
2897 tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
Rafał Miłecki36677872011-07-16 18:27:55 +02002898 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002899 break;
2900#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002901#ifdef CONFIG_B43_SSB
2902 case B43_BUS_SSB:
2903 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
2904 if (on)
2905 tmp |= B43_TMSLOW_MACPHYCLKEN;
2906 else
2907 tmp &= ~B43_TMSLOW_MACPHYCLKEN;
2908 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
2909 break;
2910#endif
2911 }
Rafał Miłecki858a1652011-05-10 16:05:33 +02002912}
2913
Michael Buesche4d6b792007-09-18 15:39:42 -04002914static void b43_adjust_opmode(struct b43_wldev *dev)
2915{
2916 struct b43_wl *wl = dev->wl;
2917 u32 ctl;
2918 u16 cfp_pretbtt;
2919
2920 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2921 /* Reset status to STA infrastructure mode. */
2922 ctl &= ~B43_MACCTL_AP;
2923 ctl &= ~B43_MACCTL_KEEP_CTL;
2924 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2925 ctl &= ~B43_MACCTL_KEEP_BAD;
2926 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002927 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002928 ctl |= B43_MACCTL_INFRA;
2929
Johannes Berg05c914f2008-09-11 00:01:58 +02002930 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2931 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002932 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002933 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002934 ctl &= ~B43_MACCTL_INFRA;
2935
2936 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002937 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002938 if (wl->filter_flags & FIF_FCSFAIL)
2939 ctl |= B43_MACCTL_KEEP_BAD;
2940 if (wl->filter_flags & FIF_PLCPFAIL)
2941 ctl |= B43_MACCTL_KEEP_BADPLCP;
2942 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002943 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002944 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2945 ctl |= B43_MACCTL_BEACPROMISC;
2946
Michael Buesche4d6b792007-09-18 15:39:42 -04002947 /* Workaround: On old hardware the HW-MAC-address-filter
2948 * doesn't work properly, so always run promisc in filter
2949 * it in software. */
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002950 if (dev->dev->core_rev <= 4)
Michael Buesche4d6b792007-09-18 15:39:42 -04002951 ctl |= B43_MACCTL_PROMISC;
2952
2953 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2954
2955 cfp_pretbtt = 2;
2956 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
Rafał Miłeckic244e082011-05-18 02:06:41 +02002957 if (dev->dev->chip_id == 0x4306 &&
2958 dev->dev->chip_rev == 3)
Michael Buesche4d6b792007-09-18 15:39:42 -04002959 cfp_pretbtt = 100;
2960 else
2961 cfp_pretbtt = 50;
2962 }
2963 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002964
2965 /* FIXME: We don't currently implement the PMQ mechanism,
2966 * so always disable it. If we want to implement PMQ,
2967 * we need to enable it here (clear DISCPMQ) in AP mode.
2968 */
Rafał Miłecki50566352012-01-02 19:31:21 +01002969 if (0 /* ctl & B43_MACCTL_AP */)
2970 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
2971 else
2972 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
Michael Buesche4d6b792007-09-18 15:39:42 -04002973}
2974
2975static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2976{
2977 u16 offset;
2978
2979 if (is_ofdm) {
2980 offset = 0x480;
2981 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2982 } else {
2983 offset = 0x4C0;
2984 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2985 }
2986 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2987 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2988}
2989
2990static void b43_rate_memory_init(struct b43_wldev *dev)
2991{
2992 switch (dev->phy.type) {
2993 case B43_PHYTYPE_A:
2994 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002995 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002996 case B43_PHYTYPE_LP:
Rafał Miłecki6a461c22011-08-12 00:03:25 +02002997 case B43_PHYTYPE_HT:
Rafał Miłecki0b4ff452011-08-31 23:36:16 +02002998 case B43_PHYTYPE_LCN:
Michael Buesche4d6b792007-09-18 15:39:42 -04002999 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
3000 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
3001 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
3002 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
3003 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
3004 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
3005 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
3006 if (dev->phy.type == B43_PHYTYPE_A)
3007 break;
3008 /* fallthrough */
3009 case B43_PHYTYPE_B:
3010 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
3011 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
3012 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
3013 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
3014 break;
3015 default:
3016 B43_WARN_ON(1);
3017 }
3018}
3019
Michael Buesch5042c502008-04-05 15:05:00 +02003020/* Set the default values for the PHY TX Control Words. */
3021static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
3022{
3023 u16 ctl = 0;
3024
3025 ctl |= B43_TXH_PHY_ENC_CCK;
3026 ctl |= B43_TXH_PHY_ANT01AUTO;
3027 ctl |= B43_TXH_PHY_TXPWR;
3028
3029 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
3030 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
3031 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
3032}
3033
Michael Buesche4d6b792007-09-18 15:39:42 -04003034/* Set the TX-Antenna for management frames sent by firmware. */
3035static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
3036{
Michael Buesch5042c502008-04-05 15:05:00 +02003037 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003038 u16 tmp;
3039
Michael Buesch5042c502008-04-05 15:05:00 +02003040 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003041
Michael Buesche4d6b792007-09-18 15:39:42 -04003042 /* For ACK/CTS */
3043 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003044 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003045 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
3046 /* For Probe Resposes */
3047 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003048 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003049 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
3050}
3051
3052/* This is the opposite of b43_chip_init() */
3053static void b43_chip_exit(struct b43_wldev *dev)
3054{
Michael Bueschfb111372008-09-02 13:00:34 +02003055 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003056 b43_gpio_cleanup(dev);
3057 /* firmware is released later */
3058}
3059
3060/* Initialize the chip
3061 * http://bcm-specs.sipsolutions.net/ChipInit
3062 */
3063static int b43_chip_init(struct b43_wldev *dev)
3064{
3065 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02003066 int err;
Rafał Miłecki858a1652011-05-10 16:05:33 +02003067 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003068 u16 value16;
3069
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003070 /* Initialize the MAC control */
3071 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
3072 if (dev->phy.gmode)
3073 macctl |= B43_MACCTL_GMODE;
3074 macctl |= B43_MACCTL_INFRA;
3075 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003076
Michael Buesche4d6b792007-09-18 15:39:42 -04003077 err = b43_upload_microcode(dev);
3078 if (err)
3079 goto out; /* firmware is released later */
3080
3081 err = b43_gpio_init(dev);
3082 if (err)
3083 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02003084
Michael Buesche4d6b792007-09-18 15:39:42 -04003085 err = b43_upload_initvals(dev);
3086 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01003087 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003088
Michael Buesch0b7dcd92008-09-03 12:31:54 +02003089 /* Turn the Analog on and initialize the PHY. */
3090 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003091 err = b43_phy_init(dev);
3092 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02003093 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003094
Michael Bueschef1a6282008-08-27 18:53:02 +02003095 /* Disable Interference Mitigation. */
3096 if (phy->ops->interf_mitigation)
3097 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04003098
Michael Bueschef1a6282008-08-27 18:53:02 +02003099 /* Select the antennae */
3100 if (phy->ops->set_rx_antenna)
3101 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003102 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
3103
3104 if (phy->type == B43_PHYTYPE_B) {
3105 value16 = b43_read16(dev, 0x005E);
3106 value16 |= 0x0004;
3107 b43_write16(dev, 0x005E, value16);
3108 }
3109 b43_write32(dev, 0x0100, 0x01000000);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003110 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04003111 b43_write32(dev, 0x010C, 0x01000000);
3112
Rafał Miłecki50566352012-01-02 19:31:21 +01003113 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
3114 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04003115
Michael Buesche4d6b792007-09-18 15:39:42 -04003116 /* Probe Response Timeout value */
3117 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
Hauke Mehrtens5c1da232013-03-23 18:07:02 +01003118 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003119
3120 /* Initially set the wireless operation mode. */
3121 b43_adjust_opmode(dev);
3122
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003123 if (dev->dev->core_rev < 3) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003124 b43_write16(dev, 0x060E, 0x0000);
3125 b43_write16(dev, 0x0610, 0x8000);
3126 b43_write16(dev, 0x0604, 0x0000);
3127 b43_write16(dev, 0x0606, 0x0200);
3128 } else {
3129 b43_write32(dev, 0x0188, 0x80000000);
3130 b43_write32(dev, 0x018C, 0x02000000);
3131 }
3132 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
Thommy Jakobsson73b82bf2013-04-23 21:45:11 +02003133 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
Michael Buesche4d6b792007-09-18 15:39:42 -04003134 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
3135 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
3136 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
3137 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
3138 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
3139
Rafał Miłecki858a1652011-05-10 16:05:33 +02003140 b43_mac_phy_clock_set(dev, true);
Michael Buesche4d6b792007-09-18 15:39:42 -04003141
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003142 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003143#ifdef CONFIG_B43_BCMA
3144 case B43_BUS_BCMA:
3145 /* FIXME: 0xE74 is quite common, but should be read from CC */
3146 b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
3147 break;
3148#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003149#ifdef CONFIG_B43_SSB
3150 case B43_BUS_SSB:
3151 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
3152 dev->dev->sdev->bus->chipco.fast_pwrup_delay);
3153 break;
3154#endif
3155 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003156
3157 err = 0;
3158 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02003159out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003160 return err;
3161
Larry Finger1a8d1222007-12-14 13:59:11 +01003162err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04003163 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02003164 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003165}
3166
Michael Buesche4d6b792007-09-18 15:39:42 -04003167static void b43_periodic_every60sec(struct b43_wldev *dev)
3168{
Michael Bueschef1a6282008-08-27 18:53:02 +02003169 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04003170
Michael Bueschef1a6282008-08-27 18:53:02 +02003171 if (ops->pwork_60sec)
3172 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02003173
3174 /* Force check the TX power emission now. */
3175 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04003176}
3177
3178static void b43_periodic_every30sec(struct b43_wldev *dev)
3179{
3180 /* Update device statistics. */
3181 b43_calculate_link_quality(dev);
3182}
3183
3184static void b43_periodic_every15sec(struct b43_wldev *dev)
3185{
3186 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02003187 u16 wdr;
3188
3189 if (dev->fw.opensource) {
3190 /* Check if the firmware is still alive.
3191 * It will reset the watchdog counter to 0 in its idle loop. */
3192 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
3193 if (unlikely(wdr)) {
3194 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
3195 b43_controller_restart(dev, "Firmware watchdog");
3196 return;
3197 } else {
3198 b43_shm_write16(dev, B43_SHM_SCRATCH,
3199 B43_WATCHDOG_REG, 1);
3200 }
3201 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003202
Michael Bueschef1a6282008-08-27 18:53:02 +02003203 if (phy->ops->pwork_15sec)
3204 phy->ops->pwork_15sec(dev);
3205
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01003206 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3207 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02003208
3209#if B43_DEBUG
3210 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
3211 unsigned int i;
3212
3213 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
3214 dev->irq_count / 15,
3215 dev->tx_count / 15,
3216 dev->rx_count / 15);
3217 dev->irq_count = 0;
3218 dev->tx_count = 0;
3219 dev->rx_count = 0;
3220 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
3221 if (dev->irq_bit_count[i]) {
3222 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
3223 dev->irq_bit_count[i] / 15, i, (1 << i));
3224 dev->irq_bit_count[i] = 0;
3225 }
3226 }
3227 }
3228#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003229}
3230
Michael Buesche4d6b792007-09-18 15:39:42 -04003231static void do_periodic_work(struct b43_wldev *dev)
3232{
3233 unsigned int state;
3234
3235 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003236 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003237 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003238 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003239 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003240 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003241}
3242
Michael Buesch05b64b32007-09-28 16:19:03 +02003243/* Periodic work locking policy:
3244 * The whole periodic work handler is protected by
3245 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02003246 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04003247 */
Michael Buesche4d6b792007-09-18 15:39:42 -04003248static void b43_periodic_work_handler(struct work_struct *work)
3249{
Michael Buesch05b64b32007-09-28 16:19:03 +02003250 struct b43_wldev *dev = container_of(work, struct b43_wldev,
3251 periodic_work.work);
3252 struct b43_wl *wl = dev->wl;
3253 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04003254
Michael Buesch05b64b32007-09-28 16:19:03 +02003255 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003256
3257 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
3258 goto out;
3259 if (b43_debug(dev, B43_DBG_PWORK_STOP))
3260 goto out_requeue;
3261
Michael Buesch05b64b32007-09-28 16:19:03 +02003262 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003263
Michael Buesche4d6b792007-09-18 15:39:42 -04003264 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003265out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04003266 if (b43_debug(dev, B43_DBG_PWORK_FAST))
3267 delay = msecs_to_jiffies(50);
3268 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05003269 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003270 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003271out:
Michael Buesch05b64b32007-09-28 16:19:03 +02003272 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003273}
3274
3275static void b43_periodic_tasks_setup(struct b43_wldev *dev)
3276{
3277 struct delayed_work *work = &dev->periodic_work;
3278
3279 dev->periodic_state = 0;
3280 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003281 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003282}
3283
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003284/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003285static int b43_validate_chipaccess(struct b43_wldev *dev)
3286{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003287 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003288
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003289 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3290 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003291
3292 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003293 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3294 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3295 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003296 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3297 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003298 goto error;
3299
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003300 /* Check if unaligned 32bit SHM_SHARED access works properly.
3301 * However, don't bail out on failure, because it's noncritical. */
3302 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3303 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3304 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3305 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3306 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3307 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3308 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3309 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3310 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3311 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3312 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3313 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3314
3315 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3316 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003317
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003318 if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003319 /* The 32bit register shadows the two 16bit registers
3320 * with update sideeffects. Validate this. */
3321 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3322 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3323 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3324 goto error;
3325 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3326 goto error;
3327 }
3328 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3329
3330 v = b43_read32(dev, B43_MMIO_MACCTL);
3331 v |= B43_MACCTL_GMODE;
3332 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003333 goto error;
3334
3335 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003336error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003337 b43err(dev->wl, "Failed to validate the chipaccess\n");
3338 return -ENODEV;
3339}
3340
3341static void b43_security_init(struct b43_wldev *dev)
3342{
Michael Buesche4d6b792007-09-18 15:39:42 -04003343 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3344 /* KTP is a word address, but we address SHM bytewise.
3345 * So multiply by two.
3346 */
3347 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003348 /* Number of RCMTA address slots */
3349 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3350 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003351 b43_clear_keys(dev);
3352}
3353
Michael Buesch616de352009-03-29 13:19:31 +02003354#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003355static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003356{
3357 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003358 struct b43_wldev *dev;
3359 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003360
Michael Buescha78b3bb2009-09-11 21:44:05 +02003361 mutex_lock(&wl->mutex);
3362 dev = wl->current_dev;
3363 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3364 *data = b43_read16(dev, B43_MMIO_RNG);
3365 count = sizeof(u16);
3366 }
3367 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003368
Michael Buescha78b3bb2009-09-11 21:44:05 +02003369 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003370}
Michael Buesch616de352009-03-29 13:19:31 +02003371#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003372
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003373static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003374{
Michael Buesch616de352009-03-29 13:19:31 +02003375#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003376 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003377 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003378#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003379}
3380
3381static int b43_rng_init(struct b43_wl *wl)
3382{
Michael Buesch616de352009-03-29 13:19:31 +02003383 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003384
Michael Buesch616de352009-03-29 13:19:31 +02003385#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003386 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3387 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3388 wl->rng.name = wl->rng_name;
3389 wl->rng.data_read = b43_rng_read;
3390 wl->rng.priv = (unsigned long)wl;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003391 wl->rng_initialized = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04003392 err = hwrng_register(&wl->rng);
3393 if (err) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00003394 wl->rng_initialized = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003395 b43err(wl, "Failed to register the random "
3396 "number generator (%d)\n", err);
3397 }
Michael Buesch616de352009-03-29 13:19:31 +02003398#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003399
3400 return err;
3401}
3402
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003403static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003404{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003405 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3406 struct b43_wldev *dev;
3407 struct sk_buff *skb;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003408 int queue_num;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003409 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003410
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003411 mutex_lock(&wl->mutex);
3412 dev = wl->current_dev;
3413 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3414 mutex_unlock(&wl->mutex);
3415 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003416 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003417
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003418 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
3419 while (skb_queue_len(&wl->tx_queue[queue_num])) {
3420 skb = skb_dequeue(&wl->tx_queue[queue_num]);
3421 if (b43_using_pio_transfers(dev))
3422 err = b43_pio_tx(dev, skb);
3423 else
3424 err = b43_dma_tx(dev, skb);
3425 if (err == -ENOSPC) {
3426 wl->tx_queue_stopped[queue_num] = 1;
3427 ieee80211_stop_queue(wl->hw, queue_num);
3428 skb_queue_head(&wl->tx_queue[queue_num], skb);
3429 break;
3430 }
3431 if (unlikely(err))
Felix Fietkau78f18df2012-12-10 17:40:21 +01003432 ieee80211_free_txskb(wl->hw, skb);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003433 err = 0;
3434 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003435
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003436 if (!err)
3437 wl->tx_queue_stopped[queue_num] = 0;
Michael Buesch21a75d72008-04-25 19:29:08 +02003438 }
3439
Michael Buesch990b86f2009-09-12 00:48:03 +02003440#if B43_DEBUG
3441 dev->tx_count++;
3442#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003443 mutex_unlock(&wl->mutex);
3444}
Michael Buesch21a75d72008-04-25 19:29:08 +02003445
Johannes Berg7bb45682011-02-24 14:42:06 +01003446static void b43_op_tx(struct ieee80211_hw *hw,
Thomas Huehn36323f82012-07-23 21:33:42 +02003447 struct ieee80211_tx_control *control,
3448 struct sk_buff *skb)
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003449{
3450 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003451
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003452 if (unlikely(skb->len < 2 + 2 + 6)) {
3453 /* Too short, this can't be a valid frame. */
Felix Fietkau78f18df2012-12-10 17:40:21 +01003454 ieee80211_free_txskb(hw, skb);
Johannes Berg7bb45682011-02-24 14:42:06 +01003455 return;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003456 }
3457 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3458
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003459 skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
3460 if (!wl->tx_queue_stopped[skb->queue_mapping]) {
3461 ieee80211_queue_work(wl->hw, &wl->tx_work);
3462 } else {
3463 ieee80211_stop_queue(wl->hw, skb->queue_mapping);
3464 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003465}
3466
Michael Buesche6f5b932008-03-05 21:18:49 +01003467static void b43_qos_params_upload(struct b43_wldev *dev,
3468 const struct ieee80211_tx_queue_params *p,
3469 u16 shm_offset)
3470{
3471 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003472 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003473 unsigned int i;
3474
Michael Bueschb0544eb2009-09-06 15:42:45 +02003475 if (!dev->qos_enabled)
3476 return;
3477
Johannes Berg0b576642008-07-15 02:08:24 -07003478 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003479
3480 memset(&params, 0, sizeof(params));
3481
3482 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003483 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3484 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3485 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3486 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003487 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003488 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003489
3490 for (i = 0; i < ARRAY_SIZE(params); i++) {
3491 if (i == B43_QOSPARAM_STATUS) {
3492 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3493 shm_offset + (i * 2));
3494 /* Mark the parameters as updated. */
3495 tmp |= 0x100;
3496 b43_shm_write16(dev, B43_SHM_SHARED,
3497 shm_offset + (i * 2),
3498 tmp);
3499 } else {
3500 b43_shm_write16(dev, B43_SHM_SHARED,
3501 shm_offset + (i * 2),
3502 params[i]);
3503 }
3504 }
3505}
3506
Michael Bueschc40c1122008-09-06 16:21:47 +02003507/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3508static const u16 b43_qos_shm_offsets[] = {
3509 /* [mac80211-queue-nr] = SHM_OFFSET, */
3510 [0] = B43_QOS_VOICE,
3511 [1] = B43_QOS_VIDEO,
3512 [2] = B43_QOS_BESTEFFORT,
3513 [3] = B43_QOS_BACKGROUND,
3514};
3515
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003516/* Update all QOS parameters in hardware. */
3517static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003518{
3519 struct b43_wl *wl = dev->wl;
3520 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003521 unsigned int i;
3522
Michael Bueschb0544eb2009-09-06 15:42:45 +02003523 if (!dev->qos_enabled)
3524 return;
3525
Michael Bueschc40c1122008-09-06 16:21:47 +02003526 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3527 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003528
3529 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003530 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3531 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003532 b43_qos_params_upload(dev, &(params->p),
3533 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003534 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003535 b43_mac_enable(dev);
3536}
3537
3538static void b43_qos_clear(struct b43_wl *wl)
3539{
3540 struct b43_qos_params *params;
3541 unsigned int i;
3542
Michael Bueschc40c1122008-09-06 16:21:47 +02003543 /* Initialize QoS parameters to sane defaults. */
3544
3545 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3546 ARRAY_SIZE(wl->qos_params));
3547
Michael Buesche6f5b932008-03-05 21:18:49 +01003548 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3549 params = &(wl->qos_params[i]);
3550
Michael Bueschc40c1122008-09-06 16:21:47 +02003551 switch (b43_qos_shm_offsets[i]) {
3552 case B43_QOS_VOICE:
3553 params->p.txop = 0;
3554 params->p.aifs = 2;
3555 params->p.cw_min = 0x0001;
3556 params->p.cw_max = 0x0001;
3557 break;
3558 case B43_QOS_VIDEO:
3559 params->p.txop = 0;
3560 params->p.aifs = 2;
3561 params->p.cw_min = 0x0001;
3562 params->p.cw_max = 0x0001;
3563 break;
3564 case B43_QOS_BESTEFFORT:
3565 params->p.txop = 0;
3566 params->p.aifs = 3;
3567 params->p.cw_min = 0x0001;
3568 params->p.cw_max = 0x03FF;
3569 break;
3570 case B43_QOS_BACKGROUND:
3571 params->p.txop = 0;
3572 params->p.aifs = 7;
3573 params->p.cw_min = 0x0001;
3574 params->p.cw_max = 0x03FF;
3575 break;
3576 default:
3577 B43_WARN_ON(1);
3578 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003579 }
3580}
3581
3582/* Initialize the core's QOS capabilities */
3583static void b43_qos_init(struct b43_wldev *dev)
3584{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003585 if (!dev->qos_enabled) {
3586 /* Disable QOS support. */
3587 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3588 b43_write16(dev, B43_MMIO_IFSCTL,
3589 b43_read16(dev, B43_MMIO_IFSCTL)
3590 & ~B43_MMIO_IFSCTL_USE_EDCF);
3591 b43dbg(dev->wl, "QoS disabled\n");
3592 return;
3593 }
3594
Michael Buesche6f5b932008-03-05 21:18:49 +01003595 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003596 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003597
3598 /* Enable QOS support. */
3599 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3600 b43_write16(dev, B43_MMIO_IFSCTL,
3601 b43_read16(dev, B43_MMIO_IFSCTL)
3602 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003603 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003604}
3605
Eliad Peller8a3a3c82011-10-02 10:15:52 +02003606static int b43_op_conf_tx(struct ieee80211_hw *hw,
3607 struct ieee80211_vif *vif, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003608 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003609{
Michael Buesche6f5b932008-03-05 21:18:49 +01003610 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003611 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003612 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003613 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003614
3615 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3616 /* Queue not available or don't support setting
3617 * params on this queue. Return success to not
3618 * confuse mac80211. */
3619 return 0;
3620 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003621 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3622 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003623
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003624 mutex_lock(&wl->mutex);
3625 dev = wl->current_dev;
3626 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3627 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003628
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003629 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3630 b43_mac_suspend(dev);
3631 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3632 b43_qos_shm_offsets[queue]);
3633 b43_mac_enable(dev);
3634 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003635
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003636out_unlock:
3637 mutex_unlock(&wl->mutex);
3638
3639 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003640}
3641
Michael Buesch40faacc2007-10-28 16:29:32 +01003642static int b43_op_get_stats(struct ieee80211_hw *hw,
3643 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003644{
3645 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003646
Michael Buesch36dbd952009-09-04 22:51:29 +02003647 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003648 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003649 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003650
3651 return 0;
3652}
3653
Eliad Peller37a41b42011-09-21 14:06:11 +03003654static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003655{
3656 struct b43_wl *wl = hw_to_b43_wl(hw);
3657 struct b43_wldev *dev;
3658 u64 tsf;
3659
3660 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003661 dev = wl->current_dev;
3662
3663 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3664 b43_tsf_read(dev, &tsf);
3665 else
3666 tsf = 0;
3667
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003668 mutex_unlock(&wl->mutex);
3669
3670 return tsf;
3671}
3672
Eliad Peller37a41b42011-09-21 14:06:11 +03003673static void b43_op_set_tsf(struct ieee80211_hw *hw,
3674 struct ieee80211_vif *vif, u64 tsf)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003675{
3676 struct b43_wl *wl = hw_to_b43_wl(hw);
3677 struct b43_wldev *dev;
3678
3679 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003680 dev = wl->current_dev;
3681
3682 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3683 b43_tsf_write(dev, tsf);
3684
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003685 mutex_unlock(&wl->mutex);
3686}
3687
Michael Buesche4d6b792007-09-18 15:39:42 -04003688static void b43_put_phy_into_reset(struct b43_wldev *dev)
3689{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003690 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04003691
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003692 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003693#ifdef CONFIG_B43_BCMA
3694 case B43_BUS_BCMA:
3695 b43err(dev->wl,
3696 "Putting PHY into reset not supported on BCMA\n");
3697 break;
3698#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003699#ifdef CONFIG_B43_SSB
3700 case B43_BUS_SSB:
3701 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3702 tmp &= ~B43_TMSLOW_GMODE;
3703 tmp |= B43_TMSLOW_PHYRESET;
3704 tmp |= SSB_TMSLOW_FGC;
3705 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3706 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003707
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003708 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3709 tmp &= ~SSB_TMSLOW_FGC;
3710 tmp |= B43_TMSLOW_PHYRESET;
3711 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3712 msleep(1);
3713
3714 break;
3715#endif
3716 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003717}
3718
John Daiker99da1852009-02-24 02:16:42 -08003719static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003720{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003721 switch (band) {
3722 case IEEE80211_BAND_5GHZ:
3723 return "5";
3724 case IEEE80211_BAND_2GHZ:
3725 return "2.4";
3726 default:
3727 break;
3728 }
3729 B43_WARN_ON(1);
3730 return "";
3731}
3732
3733/* Expects wl->mutex locked */
3734static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3735{
3736 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003737 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003738 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003739 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003740 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003741 int prev_status;
3742
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003743 /* Find a device and PHY which supports the band. */
3744 list_for_each_entry(d, &wl->devlist, list) {
3745 switch (chan->band) {
3746 case IEEE80211_BAND_5GHZ:
3747 if (d->phy.supports_5ghz) {
3748 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003749 gmode = false;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003750 }
3751 break;
3752 case IEEE80211_BAND_2GHZ:
3753 if (d->phy.supports_2ghz) {
3754 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003755 gmode = true;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003756 }
3757 break;
3758 default:
3759 B43_WARN_ON(1);
3760 return -EINVAL;
3761 }
3762 if (up_dev)
3763 break;
3764 }
3765 if (!up_dev) {
3766 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3767 band_to_string(chan->band));
3768 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003769 }
3770 if ((up_dev == wl->current_dev) &&
3771 (!!wl->current_dev->phy.gmode == !!gmode)) {
3772 /* This device is already running. */
3773 return 0;
3774 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003775 b43dbg(wl, "Switching to %s-GHz band\n",
3776 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003777 down_dev = wl->current_dev;
3778
3779 prev_status = b43_status(down_dev);
3780 /* Shutdown the currently running core. */
3781 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003782 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003783 if (prev_status >= B43_STAT_INITIALIZED)
3784 b43_wireless_core_exit(down_dev);
3785
3786 if (down_dev != up_dev) {
3787 /* We switch to a different core, so we put PHY into
3788 * RESET on the old core. */
3789 b43_put_phy_into_reset(down_dev);
3790 }
3791
3792 /* Now start the new core. */
3793 up_dev->phy.gmode = gmode;
3794 if (prev_status >= B43_STAT_INITIALIZED) {
3795 err = b43_wireless_core_init(up_dev);
3796 if (err) {
3797 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003798 "selected %s-GHz band\n",
3799 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003800 goto init_failure;
3801 }
3802 }
3803 if (prev_status >= B43_STAT_STARTED) {
3804 err = b43_wireless_core_start(up_dev);
3805 if (err) {
Anatol Pomozov02b7d832012-06-23 15:54:34 -07003806 b43err(wl, "Fatal: Could not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003807 "selected %s-GHz band\n",
3808 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003809 b43_wireless_core_exit(up_dev);
3810 goto init_failure;
3811 }
3812 }
3813 B43_WARN_ON(b43_status(up_dev) != prev_status);
3814
3815 wl->current_dev = up_dev;
3816
3817 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003818init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003819 /* Whoops, failed to init the new core. No core is operating now. */
3820 wl->current_dev = NULL;
3821 return err;
3822}
3823
Johannes Berg9124b072008-10-14 19:17:54 +02003824/* Write the short and long frame retry limit values. */
3825static void b43_set_retry_limits(struct b43_wldev *dev,
3826 unsigned int short_retry,
3827 unsigned int long_retry)
3828{
3829 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3830 * the chip-internal counter. */
3831 short_retry = min(short_retry, (unsigned int)0xF);
3832 long_retry = min(long_retry, (unsigned int)0xF);
3833
3834 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3835 short_retry);
3836 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3837 long_retry);
3838}
3839
Johannes Berge8975582008-10-09 12:18:51 +02003840static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003841{
3842 struct b43_wl *wl = hw_to_b43_wl(hw);
3843 struct b43_wldev *dev;
3844 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003845 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003846 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003847 int err = 0;
Felix Fietkau2a190322011-08-10 13:50:30 -06003848 bool reload_bss = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003849
Michael Buesche4d6b792007-09-18 15:39:42 -04003850 mutex_lock(&wl->mutex);
3851
Felix Fietkau2a190322011-08-10 13:50:30 -06003852 dev = wl->current_dev;
3853
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003854 /* Switch the band (if necessary). This might change the active core. */
Karl Beldan675a0b02013-03-25 16:26:57 +01003855 err = b43_switch_band(wl, conf->chandef.chan);
Michael Buesche4d6b792007-09-18 15:39:42 -04003856 if (err)
3857 goto out_unlock_mutex;
Felix Fietkau2a190322011-08-10 13:50:30 -06003858
3859 /* Need to reload all settings if the core changed */
3860 if (dev != wl->current_dev) {
3861 dev = wl->current_dev;
3862 changed = ~0;
3863 reload_bss = true;
3864 }
3865
Michael Buesche4d6b792007-09-18 15:39:42 -04003866 phy = &dev->phy;
3867
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003868 if (conf_is_ht(conf))
3869 phy->is_40mhz =
3870 (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
3871 else
3872 phy->is_40mhz = false;
3873
Michael Bueschd10d0e52008-12-18 22:13:39 +01003874 b43_mac_suspend(dev);
3875
Johannes Berg9124b072008-10-14 19:17:54 +02003876 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3877 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3878 conf->long_frame_max_tx_count);
3879 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3880 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003881 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003882
3883 /* Switch to the requested channel.
3884 * The firmware takes care of races with the TX handler. */
Karl Beldan675a0b02013-03-25 16:26:57 +01003885 if (conf->chandef.chan->hw_value != phy->channel)
3886 b43_switch_channel(dev, conf->chandef.chan->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003887
Johannes Berg0869aea2009-10-28 10:03:35 +01003888 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003889
Michael Buesche4d6b792007-09-18 15:39:42 -04003890 /* Adjust the desired TX power level. */
3891 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003892 if (conf->power_level != phy->desired_txpower) {
3893 phy->desired_txpower = conf->power_level;
3894 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3895 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003896 }
3897 }
3898
3899 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003900 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003901 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003902 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003903 if (phy->ops->set_rx_antenna)
3904 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003905
Larry Fingerfd4973c2009-06-20 12:58:11 -05003906 if (wl->radio_enabled != phy->radio_on) {
3907 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003908 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003909 b43info(dev->wl, "Radio turned on by software\n");
3910 if (!dev->radio_hw_enable) {
3911 b43info(dev->wl, "The hardware RF-kill button "
3912 "still turns the radio physically off. "
3913 "Press the button to turn it on.\n");
3914 }
3915 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003916 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003917 b43info(dev->wl, "Radio turned off by software\n");
3918 }
3919 }
3920
Michael Bueschd10d0e52008-12-18 22:13:39 +01003921out_mac_enable:
3922 b43_mac_enable(dev);
3923out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003924 mutex_unlock(&wl->mutex);
3925
Felix Fietkau2a190322011-08-10 13:50:30 -06003926 if (wl->vif && reload_bss)
3927 b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
3928
Michael Buesche4d6b792007-09-18 15:39:42 -04003929 return err;
3930}
3931
Johannes Berg881d9482009-01-21 15:13:48 +01003932static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003933{
3934 struct ieee80211_supported_band *sband =
3935 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3936 struct ieee80211_rate *rate;
3937 int i;
3938 u16 basic, direct, offset, basic_offset, rateptr;
3939
3940 for (i = 0; i < sband->n_bitrates; i++) {
3941 rate = &sband->bitrates[i];
3942
3943 if (b43_is_cck_rate(rate->hw_value)) {
3944 direct = B43_SHM_SH_CCKDIRECT;
3945 basic = B43_SHM_SH_CCKBASIC;
3946 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3947 offset &= 0xF;
3948 } else {
3949 direct = B43_SHM_SH_OFDMDIRECT;
3950 basic = B43_SHM_SH_OFDMBASIC;
3951 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3952 offset &= 0xF;
3953 }
3954
3955 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3956
3957 if (b43_is_cck_rate(rate->hw_value)) {
3958 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3959 basic_offset &= 0xF;
3960 } else {
3961 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3962 basic_offset &= 0xF;
3963 }
3964
3965 /*
3966 * Get the pointer that we need to point to
3967 * from the direct map
3968 */
3969 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3970 direct + 2 * basic_offset);
3971 /* and write it to the basic map */
3972 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3973 rateptr);
3974 }
3975}
3976
3977static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3978 struct ieee80211_vif *vif,
3979 struct ieee80211_bss_conf *conf,
3980 u32 changed)
3981{
3982 struct b43_wl *wl = hw_to_b43_wl(hw);
3983 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003984
3985 mutex_lock(&wl->mutex);
3986
3987 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003988 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003989 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003990
3991 B43_WARN_ON(wl->vif != vif);
3992
3993 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003994 if (conf->bssid)
3995 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3996 else
3997 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003998 }
3999
Johannes Berg3f0d8432009-05-18 10:53:18 +02004000 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
4001 if (changed & BSS_CHANGED_BEACON &&
4002 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
4003 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
4004 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
4005 b43_update_templates(wl);
4006
4007 if (changed & BSS_CHANGED_BSSID)
4008 b43_write_mac_bssid_templates(dev);
4009 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02004010
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004011 b43_mac_suspend(dev);
4012
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004013 /* Update templates for AP/mesh mode. */
4014 if (changed & BSS_CHANGED_BEACON_INT &&
4015 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
4016 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
Felix Fietkau2a190322011-08-10 13:50:30 -06004017 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
4018 conf->beacon_int)
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004019 b43_set_beacon_int(dev, conf->beacon_int);
4020
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004021 if (changed & BSS_CHANGED_BASIC_RATES)
4022 b43_update_basic_rates(dev, conf->basic_rates);
4023
4024 if (changed & BSS_CHANGED_ERP_SLOT) {
4025 if (conf->use_short_slot)
4026 b43_short_slot_timing_enable(dev);
4027 else
4028 b43_short_slot_timing_disable(dev);
4029 }
4030
4031 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01004032out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004033 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004034}
4035
Michael Buesch40faacc2007-10-28 16:29:32 +01004036static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01004037 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
4038 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04004039{
4040 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004041 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004042 u8 algorithm;
4043 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004044 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01004045 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04004046
4047 if (modparam_nohwcrypt)
4048 return -ENOSPC; /* User disabled HW-crypto */
4049
Antonio Quartulli78f9c852012-04-01 00:35:40 +03004050 if ((vif->type == NL80211_IFTYPE_ADHOC ||
4051 vif->type == NL80211_IFTYPE_MESH_POINT) &&
4052 (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
4053 key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
4054 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
4055 /*
4056 * For now, disable hw crypto for the RSN IBSS group keys. This
4057 * could be optimized in the future, but until that gets
4058 * implemented, use of software crypto for group addressed
4059 * frames is a acceptable to allow RSN IBSS to be used.
4060 */
4061 return -EOPNOTSUPP;
4062 }
4063
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004064 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004065
4066 dev = wl->current_dev;
4067 err = -ENODEV;
4068 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
4069 goto out_unlock;
4070
Michael Buesch403a3a12009-06-08 21:04:57 +02004071 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02004072 /* We don't have firmware for the crypto engine.
4073 * Must use software-crypto. */
4074 err = -EOPNOTSUPP;
4075 goto out_unlock;
4076 }
4077
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004078 err = -EINVAL;
Johannes Berg97359d12010-08-10 09:46:38 +02004079 switch (key->cipher) {
4080 case WLAN_CIPHER_SUITE_WEP40:
4081 algorithm = B43_SEC_ALGO_WEP40;
Michael Buesche4d6b792007-09-18 15:39:42 -04004082 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004083 case WLAN_CIPHER_SUITE_WEP104:
4084 algorithm = B43_SEC_ALGO_WEP104;
4085 break;
4086 case WLAN_CIPHER_SUITE_TKIP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004087 algorithm = B43_SEC_ALGO_TKIP;
4088 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004089 case WLAN_CIPHER_SUITE_CCMP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004090 algorithm = B43_SEC_ALGO_AES;
4091 break;
4092 default:
4093 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004094 goto out_unlock;
4095 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004096 index = (u8) (key->keyidx);
4097 if (index > 3)
4098 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004099
4100 switch (cmd) {
4101 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02004102 if (algorithm == B43_SEC_ALGO_TKIP &&
4103 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
4104 !modparam_hwtkip)) {
4105 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04004106 err = -EOPNOTSUPP;
4107 goto out_unlock;
4108 }
4109
Michael Buesche808e582008-12-19 21:30:52 +01004110 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01004111 if (WARN_ON(!sta)) {
4112 err = -EOPNOTSUPP;
4113 goto out_unlock;
4114 }
Michael Buesche808e582008-12-19 21:30:52 +01004115 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004116 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01004117 key->key, key->keylen,
4118 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01004119 } else {
4120 /* Group key */
4121 err = b43_key_write(dev, index, algorithm,
4122 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04004123 }
4124 if (err)
4125 goto out_unlock;
4126
4127 if (algorithm == B43_SEC_ALGO_WEP40 ||
4128 algorithm == B43_SEC_ALGO_WEP104) {
4129 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
4130 } else {
4131 b43_hf_write(dev,
4132 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
4133 }
4134 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02004135 if (algorithm == B43_SEC_ALGO_TKIP)
4136 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004137 break;
4138 case DISABLE_KEY: {
4139 err = b43_key_clear(dev, key->hw_key_idx);
4140 if (err)
4141 goto out_unlock;
4142 break;
4143 }
4144 default:
4145 B43_WARN_ON(1);
4146 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004147
Michael Buesche4d6b792007-09-18 15:39:42 -04004148out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004149 if (!err) {
4150 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07004151 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04004152 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06004153 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01004154 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004155 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004156 mutex_unlock(&wl->mutex);
4157
Michael Buesche4d6b792007-09-18 15:39:42 -04004158 return err;
4159}
4160
Michael Buesch40faacc2007-10-28 16:29:32 +01004161static void b43_op_configure_filter(struct ieee80211_hw *hw,
4162 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02004163 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04004164{
4165 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02004166 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004167
Michael Buesch36dbd952009-09-04 22:51:29 +02004168 mutex_lock(&wl->mutex);
4169 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004170 if (!dev) {
4171 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004172 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004173 }
Johannes Berg4150c572007-09-17 01:29:23 -04004174
Johannes Berg4150c572007-09-17 01:29:23 -04004175 *fflags &= FIF_PROMISC_IN_BSS |
4176 FIF_ALLMULTI |
4177 FIF_FCSFAIL |
4178 FIF_PLCPFAIL |
4179 FIF_CONTROL |
4180 FIF_OTHER_BSS |
4181 FIF_BCN_PRBRESP_PROMISC;
4182
4183 changed &= FIF_PROMISC_IN_BSS |
4184 FIF_ALLMULTI |
4185 FIF_FCSFAIL |
4186 FIF_PLCPFAIL |
4187 FIF_CONTROL |
4188 FIF_OTHER_BSS |
4189 FIF_BCN_PRBRESP_PROMISC;
4190
4191 wl->filter_flags = *fflags;
4192
4193 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
4194 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02004195
4196out_unlock:
4197 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004198}
4199
Michael Buesch36dbd952009-09-04 22:51:29 +02004200/* Locking: wl->mutex
4201 * Returns the current dev. This might be different from the passed in dev,
4202 * because the core might be gone away while we unlocked the mutex. */
4203static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04004204{
Larry Finger9a53bf52011-08-27 15:53:42 -05004205 struct b43_wl *wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004206 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02004207 u32 mask;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004208 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04004209
Larry Finger9a53bf52011-08-27 15:53:42 -05004210 if (!dev)
4211 return NULL;
4212 wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004213redo:
4214 if (!dev || b43_status(dev) < B43_STAT_STARTED)
4215 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01004216
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004217 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004218 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004219 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004220 cancel_work_sync(&wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004221 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004222 dev = wl->current_dev;
4223 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
4224 /* Whoops, aliens ate up the device while we were unlocked. */
4225 return dev;
4226 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004227
Michael Buesch36dbd952009-09-04 22:51:29 +02004228 /* Disable interrupts on the device. */
4229 b43_set_status(dev, B43_STAT_INITIALIZED);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004230 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02004231 /* wl->mutex is locked. That is enough. */
4232 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4233 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4234 } else {
4235 spin_lock_irq(&wl->hardirq_lock);
4236 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4237 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4238 spin_unlock_irq(&wl->hardirq_lock);
4239 }
Michael Buesch176e9f62009-09-11 23:04:04 +02004240 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02004241 orig_dev = dev;
4242 mutex_unlock(&wl->mutex);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004243 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch176e9f62009-09-11 23:04:04 +02004244 b43_sdio_free_irq(dev);
4245 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004246 synchronize_irq(dev->dev->irq);
4247 free_irq(dev->dev->irq, dev);
Michael Buesch176e9f62009-09-11 23:04:04 +02004248 }
Michael Buesch36dbd952009-09-04 22:51:29 +02004249 mutex_lock(&wl->mutex);
4250 dev = wl->current_dev;
4251 if (!dev)
4252 return dev;
4253 if (dev != orig_dev) {
4254 if (b43_status(dev) >= B43_STAT_STARTED)
4255 goto redo;
4256 return dev;
4257 }
Michael Buesch49d965c2009-10-03 00:57:58 +02004258 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
4259 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02004260
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004261 /* Drain all TX queues. */
4262 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
Felix Fietkau78f18df2012-12-10 17:40:21 +01004263 while (skb_queue_len(&wl->tx_queue[queue_num])) {
4264 struct sk_buff *skb;
4265
4266 skb = skb_dequeue(&wl->tx_queue[queue_num]);
4267 ieee80211_free_txskb(wl->hw, skb);
4268 }
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004269 }
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004270
Michael Buesche4d6b792007-09-18 15:39:42 -04004271 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02004272 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004273 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02004274
4275 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004276}
4277
4278/* Locking: wl->mutex */
4279static int b43_wireless_core_start(struct b43_wldev *dev)
4280{
4281 int err;
4282
4283 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
4284
4285 drain_txstatus_queue(dev);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004286 if (b43_bus_host_is_sdio(dev->dev)) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004287 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
4288 if (err) {
4289 b43err(dev->wl, "Cannot request SDIO IRQ\n");
4290 goto out;
4291 }
4292 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004293 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004294 b43_interrupt_thread_handler,
4295 IRQF_SHARED, KBUILD_MODNAME, dev);
4296 if (err) {
Rafał Miłeckidedb1eb2011-05-14 00:04:38 +02004297 b43err(dev->wl, "Cannot request IRQ-%d\n",
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004298 dev->dev->irq);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004299 goto out;
4300 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004301 }
4302
4303 /* We are ready to run. */
Larry Finger0866b032010-02-03 13:33:44 -06004304 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004305 b43_set_status(dev, B43_STAT_STARTED);
4306
4307 /* Start data flow (TX/RX). */
4308 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02004309 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04004310
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004311 /* Start maintenance work */
Michael Buesche4d6b792007-09-18 15:39:42 -04004312 b43_periodic_tasks_setup(dev);
4313
Michael Buescha78b3bb2009-09-11 21:44:05 +02004314 b43_leds_init(dev);
4315
Michael Buesche4d6b792007-09-18 15:39:42 -04004316 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02004317out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004318 return err;
4319}
4320
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004321static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
4322{
4323 switch (phy_type) {
4324 case B43_PHYTYPE_A:
4325 return "A";
4326 case B43_PHYTYPE_B:
4327 return "B";
4328 case B43_PHYTYPE_G:
4329 return "G";
4330 case B43_PHYTYPE_N:
4331 return "N";
4332 case B43_PHYTYPE_LP:
4333 return "LP";
4334 case B43_PHYTYPE_SSLPN:
4335 return "SSLPN";
4336 case B43_PHYTYPE_HT:
4337 return "HT";
4338 case B43_PHYTYPE_LCN:
4339 return "LCN";
4340 case B43_PHYTYPE_LCNXN:
4341 return "LCNXN";
4342 case B43_PHYTYPE_LCN40:
4343 return "LCN40";
4344 case B43_PHYTYPE_AC:
4345 return "AC";
4346 }
4347 return "UNKNOWN";
4348}
4349
Michael Buesche4d6b792007-09-18 15:39:42 -04004350/* Get PHY and RADIO versioning numbers */
4351static int b43_phy_versioning(struct b43_wldev *dev)
4352{
4353 struct b43_phy *phy = &dev->phy;
4354 u32 tmp;
4355 u8 analog_type;
4356 u8 phy_type;
4357 u8 phy_rev;
4358 u16 radio_manuf;
4359 u16 radio_ver;
4360 u16 radio_rev;
4361 int unsupported = 0;
4362
4363 /* Get PHY versioning */
4364 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
4365 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
4366 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
4367 phy_rev = (tmp & B43_PHYVER_VERSION);
4368 switch (phy_type) {
4369 case B43_PHYTYPE_A:
4370 if (phy_rev >= 4)
4371 unsupported = 1;
4372 break;
4373 case B43_PHYTYPE_B:
4374 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4375 && phy_rev != 7)
4376 unsupported = 1;
4377 break;
4378 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004379 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004380 unsupported = 1;
4381 break;
Rafał Miłecki692d2c02010-12-07 21:56:00 +01004382#ifdef CONFIG_B43_PHY_N
Michael Bueschd5c71e42008-01-04 17:06:29 +01004383 case B43_PHYTYPE_N:
Rafał Miłeckiab72efd2010-12-21 21:29:44 +01004384 if (phy_rev > 9)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004385 unsupported = 1;
4386 break;
4387#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004388#ifdef CONFIG_B43_PHY_LP
4389 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004390 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004391 unsupported = 1;
4392 break;
4393#endif
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004394#ifdef CONFIG_B43_PHY_HT
4395 case B43_PHYTYPE_HT:
4396 if (phy_rev > 1)
4397 unsupported = 1;
4398 break;
4399#endif
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004400#ifdef CONFIG_B43_PHY_LCN
4401 case B43_PHYTYPE_LCN:
4402 if (phy_rev > 1)
4403 unsupported = 1;
4404 break;
4405#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004406 default:
4407 unsupported = 1;
Joe Perches6403eab2011-06-03 11:51:20 +00004408 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004409 if (unsupported) {
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004410 b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
4411 analog_type, phy_type, b43_phy_name(dev, phy_type),
4412 phy_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004413 return -EOPNOTSUPP;
4414 }
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004415 b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
4416 analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004417
4418 /* Get RADIO versioning */
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004419 if (dev->dev->core_rev >= 24) {
Rafał Miłecki544e5d82011-07-06 20:27:25 +02004420 u16 radio24[3];
4421
4422 for (tmp = 0; tmp < 3; tmp++) {
4423 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
4424 radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
4425 }
4426
4427 /* Broadcom uses "id" for our "ver" and has separated "ver" */
4428 /* radio_ver = (radio24[0] & 0xF0) >> 4; */
4429
4430 radio_manuf = 0x17F;
4431 radio_ver = (radio24[2] << 8) | radio24[1];
4432 radio_rev = (radio24[0] & 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004433 } else {
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004434 if (dev->dev->chip_id == 0x4317) {
4435 if (dev->dev->chip_rev == 0)
4436 tmp = 0x3205017F;
4437 else if (dev->dev->chip_rev == 1)
4438 tmp = 0x4205017F;
4439 else
4440 tmp = 0x5205017F;
4441 } else {
4442 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4443 B43_RADIOCTL_ID);
4444 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
4445 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4446 B43_RADIOCTL_ID);
4447 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
4448 << 16;
4449 }
4450 radio_manuf = (tmp & 0x00000FFF);
4451 radio_ver = (tmp & 0x0FFFF000) >> 12;
4452 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesche4d6b792007-09-18 15:39:42 -04004453 }
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004454
Michael Buesch96c755a2008-01-06 00:09:46 +01004455 if (radio_manuf != 0x17F /* Broadcom */)
4456 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004457 switch (phy_type) {
4458 case B43_PHYTYPE_A:
4459 if (radio_ver != 0x2060)
4460 unsupported = 1;
4461 if (radio_rev != 1)
4462 unsupported = 1;
4463 if (radio_manuf != 0x17F)
4464 unsupported = 1;
4465 break;
4466 case B43_PHYTYPE_B:
4467 if ((radio_ver & 0xFFF0) != 0x2050)
4468 unsupported = 1;
4469 break;
4470 case B43_PHYTYPE_G:
4471 if (radio_ver != 0x2050)
4472 unsupported = 1;
4473 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004474 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004475 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004476 unsupported = 1;
4477 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004478 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004479 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004480 unsupported = 1;
4481 break;
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004482 case B43_PHYTYPE_HT:
4483 if (radio_ver != 0x2059)
4484 unsupported = 1;
4485 break;
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004486 case B43_PHYTYPE_LCN:
4487 if (radio_ver != 0x2064)
4488 unsupported = 1;
4489 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004490 default:
4491 B43_WARN_ON(1);
4492 }
4493 if (unsupported) {
4494 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4495 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4496 radio_manuf, radio_ver, radio_rev);
4497 return -EOPNOTSUPP;
4498 }
4499 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4500 radio_manuf, radio_ver, radio_rev);
4501
4502 phy->radio_manuf = radio_manuf;
4503 phy->radio_ver = radio_ver;
4504 phy->radio_rev = radio_rev;
4505
4506 phy->analog = analog_type;
4507 phy->type = phy_type;
4508 phy->rev = phy_rev;
4509
4510 return 0;
4511}
4512
4513static void setup_struct_phy_for_init(struct b43_wldev *dev,
4514 struct b43_phy *phy)
4515{
Michael Buesche4d6b792007-09-18 15:39:42 -04004516 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004517 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004518 /* PHY TX errors counter. */
4519 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004520
4521#if B43_DEBUG
Rusty Russell3db1cd52011-12-19 13:56:45 +00004522 phy->phy_locked = false;
4523 phy->radio_locked = false;
Michael Buesch591f3dc2009-03-31 12:27:32 +02004524#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004525}
4526
4527static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4528{
Rusty Russell3db1cd52011-12-19 13:56:45 +00004529 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004530
Michael Buesch6a724d62007-09-20 22:12:58 +02004531 /* Assume the radio is enabled. If it's not enabled, the state will
4532 * immediately get fixed on the first periodic work run. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00004533 dev->radio_hw_enable = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004534
4535 /* Stats */
4536 memset(&dev->stats, 0, sizeof(dev->stats));
4537
4538 setup_struct_phy_for_init(dev, &dev->phy);
4539
4540 /* IRQ related flags */
4541 dev->irq_reason = 0;
4542 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004543 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004544 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004545 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004546
4547 dev->mac_suspended = 1;
4548
4549 /* Noise calculation context */
4550 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4551}
4552
4553static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4554{
Rafał Miłecki05814832011-05-18 02:06:39 +02004555 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004556 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004557
Michael Buesch1855ba72008-04-18 20:51:41 +02004558 if (!modparam_btcoex)
4559 return;
Larry Finger95de2842007-11-09 16:57:18 -06004560 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004561 return;
4562 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4563 return;
4564
4565 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004566 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004567 hf |= B43_HF_BTCOEXALT;
4568 else
4569 hf |= B43_HF_BTCOEX;
4570 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004571}
4572
4573static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004574{
4575 if (!modparam_btcoex)
4576 return;
4577 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004578}
4579
4580static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4581{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004582 struct ssb_bus *bus;
Michael Buesche4d6b792007-09-18 15:39:42 -04004583 u32 tmp;
4584
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004585 if (dev->dev->bus_type != B43_BUS_SSB)
4586 return;
4587
4588 bus = dev->dev->sdev->bus;
4589
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004590 if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
4591 (bus->chip_id == 0x4312)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004592 tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004593 tmp &= ~SSB_IMCFGLO_REQTO;
4594 tmp &= ~SSB_IMCFGLO_SERTO;
4595 tmp |= 0x3;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004596 ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004597 ssb_commit_settings(bus);
Michael Buesche4d6b792007-09-18 15:39:42 -04004598 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004599}
4600
Michael Bueschd59f7202008-04-03 18:56:19 +02004601static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4602{
4603 u16 pu_delay;
4604
4605 /* The time value is in microseconds. */
4606 if (dev->phy.type == B43_PHYTYPE_A)
4607 pu_delay = 3700;
4608 else
4609 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004610 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004611 pu_delay = 500;
4612 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4613 pu_delay = max(pu_delay, (u16)2400);
4614
4615 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4616}
4617
4618/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4619static void b43_set_pretbtt(struct b43_wldev *dev)
4620{
4621 u16 pretbtt;
4622
4623 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004624 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004625 pretbtt = 2;
4626 } else {
4627 if (dev->phy.type == B43_PHYTYPE_A)
4628 pretbtt = 120;
4629 else
4630 pretbtt = 250;
4631 }
4632 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4633 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4634}
4635
Michael Buesche4d6b792007-09-18 15:39:42 -04004636/* Shutdown a wireless core */
4637/* Locking: wl->mutex */
4638static void b43_wireless_core_exit(struct b43_wldev *dev)
4639{
Michael Buesch36dbd952009-09-04 22:51:29 +02004640 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4641 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004642 return;
John W. Linville84c164a2010-08-06 15:31:45 -04004643
Michael Buesche4d6b792007-09-18 15:39:42 -04004644 b43_set_status(dev, B43_STAT_UNINIT);
4645
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004646 /* Stop the microcode PSM. */
Rafał Miłecki50566352012-01-02 19:31:21 +01004647 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
4648 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004649
Hauke Mehrtens50023002013-08-24 00:32:34 +02004650 switch (dev->dev->bus_type) {
4651#ifdef CONFIG_B43_BCMA
4652 case B43_BUS_BCMA:
4653 bcma_core_pci_down(dev->dev->bdev->bus);
4654 break;
4655#endif
4656#ifdef CONFIG_B43_SSB
4657 case B43_BUS_SSB:
4658 /* TODO */
4659 break;
4660#endif
4661 }
4662
Michael Buesche4d6b792007-09-18 15:39:42 -04004663 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004664 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004665 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004666 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004667 if (dev->wl->current_beacon) {
4668 dev_kfree_skb_any(dev->wl->current_beacon);
4669 dev->wl->current_beacon = NULL;
4670 }
4671
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004672 b43_device_disable(dev, 0);
4673 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004674}
4675
4676/* Initialize a wireless core */
4677static int b43_wireless_core_init(struct b43_wldev *dev)
4678{
Rafał Miłecki05814832011-05-18 02:06:39 +02004679 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04004680 struct b43_phy *phy = &dev->phy;
4681 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004682 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004683
4684 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4685
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004686 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004687 if (err)
4688 goto out;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02004689 if (!b43_device_is_enabled(dev))
4690 b43_wireless_core_reset(dev, phy->gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04004691
Michael Bueschfb111372008-09-02 13:00:34 +02004692 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004693 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004694 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004695
4696 /* Enable IRQ routing to this device. */
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004697 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004698#ifdef CONFIG_B43_BCMA
4699 case B43_BUS_BCMA:
Hauke Mehrtensdfae7142012-09-29 20:40:18 +02004700 bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci[0],
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004701 dev->dev->bdev, true);
Hauke Mehrtens50023002013-08-24 00:32:34 +02004702 bcma_core_pci_up(dev->dev->bdev->bus);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004703 break;
4704#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004705#ifdef CONFIG_B43_SSB
4706 case B43_BUS_SSB:
4707 ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
4708 dev->dev->sdev);
4709 break;
4710#endif
4711 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004712
4713 b43_imcfglo_timeouts_workaround(dev);
4714 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004715 if (phy->ops->prepare_hardware) {
4716 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004717 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004718 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004719 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004720 err = b43_chip_init(dev);
4721 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004722 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004723 b43_shm_write16(dev, B43_SHM_SHARED,
Rafał Miłecki21d889d2011-05-18 02:06:38 +02004724 B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004725 hf = b43_hf_read(dev);
4726 if (phy->type == B43_PHYTYPE_G) {
4727 hf |= B43_HF_SYMW;
4728 if (phy->rev == 1)
4729 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004730 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004731 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004732 }
4733 if (phy->radio_ver == 0x2050) {
4734 if (phy->radio_rev == 6)
4735 hf |= B43_HF_4318TSSI;
4736 if (phy->radio_rev < 6)
4737 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004738 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004739 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4740 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004741#ifdef CONFIG_SSB_DRIVER_PCICORE
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004742 if (dev->dev->bus_type == B43_BUS_SSB &&
4743 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
4744 dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
Michael Buesch88219052009-02-20 14:58:59 +01004745 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004746#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004747 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004748 b43_hf_write(dev, hf);
4749
Michael Buesch74cfdba2007-10-28 16:19:44 +01004750 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4751 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004752 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4753 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4754
4755 /* Disable sending probe responses from firmware.
4756 * Setting the MaxTime to one usec will always trigger
4757 * a timeout, so we never send any probe resp.
4758 * A timeout of zero is infinite. */
4759 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4760
4761 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004762 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004763
4764 /* Minimum Contention Window */
Daniel Nguc5a079f2010-03-23 00:52:44 +13004765 if (phy->type == B43_PHYTYPE_B)
Michael Buesche4d6b792007-09-18 15:39:42 -04004766 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
Daniel Nguc5a079f2010-03-23 00:52:44 +13004767 else
Michael Buesche4d6b792007-09-18 15:39:42 -04004768 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004769 /* Maximum Contention Window */
4770 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4771
Rafał Miłecki505fb012011-05-19 15:11:27 +02004772 if (b43_bus_host_is_pcmcia(dev->dev) ||
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004773 b43_bus_host_is_sdio(dev->dev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004774 dev->__using_pio_transfers = true;
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004775 err = b43_pio_init(dev);
4776 } else if (dev->use_pio) {
4777 b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
4778 "This should not be needed and will result in lower "
4779 "performance.\n");
Rusty Russell3db1cd52011-12-19 13:56:45 +00004780 dev->__using_pio_transfers = true;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004781 err = b43_pio_init(dev);
4782 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004783 dev->__using_pio_transfers = false;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004784 err = b43_dma_init(dev);
4785 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004786 if (err)
4787 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004788 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004789 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004790 b43_bluetooth_coext_enable(dev);
4791
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004792 b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004793 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004794 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004795
Michael Buesch5ab95492009-09-10 20:31:46 +02004796 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004797
4798 b43_set_status(dev, B43_STAT_INITIALIZED);
4799
Larry Finger1a8d1222007-12-14 13:59:11 +01004800out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004801 return err;
4802
Michael Bueschef1a6282008-08-27 18:53:02 +02004803err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004804 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004805err_busdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004806 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004807 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4808 return err;
4809}
4810
Michael Buesch40faacc2007-10-28 16:29:32 +01004811static int b43_op_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004812 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004813{
4814 struct b43_wl *wl = hw_to_b43_wl(hw);
4815 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004816 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004817
4818 /* TODO: allow WDS/AP devices to coexist */
4819
Johannes Berg1ed32e42009-12-23 13:15:45 +01004820 if (vif->type != NL80211_IFTYPE_AP &&
4821 vif->type != NL80211_IFTYPE_MESH_POINT &&
4822 vif->type != NL80211_IFTYPE_STATION &&
4823 vif->type != NL80211_IFTYPE_WDS &&
4824 vif->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004825 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004826
4827 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004828 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004829 goto out_mutex_unlock;
4830
Johannes Berg1ed32e42009-12-23 13:15:45 +01004831 b43dbg(wl, "Adding Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004832
4833 dev = wl->current_dev;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004834 wl->operating = true;
Johannes Berg1ed32e42009-12-23 13:15:45 +01004835 wl->vif = vif;
4836 wl->if_type = vif->type;
4837 memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004838
Michael Buesche4d6b792007-09-18 15:39:42 -04004839 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004840 b43_set_pretbtt(dev);
4841 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004842 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004843
4844 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004845 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004846 mutex_unlock(&wl->mutex);
4847
Felix Fietkau2a190322011-08-10 13:50:30 -06004848 if (err == 0)
4849 b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
4850
Michael Buesche4d6b792007-09-18 15:39:42 -04004851 return err;
4852}
4853
Michael Buesch40faacc2007-10-28 16:29:32 +01004854static void b43_op_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004855 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004856{
4857 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004858 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004859
Johannes Berg1ed32e42009-12-23 13:15:45 +01004860 b43dbg(wl, "Removing Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004861
4862 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004863
4864 B43_WARN_ON(!wl->operating);
Johannes Berg1ed32e42009-12-23 13:15:45 +01004865 B43_WARN_ON(wl->vif != vif);
Johannes Berg32bfd352007-12-19 01:31:26 +01004866 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004867
Rusty Russell3db1cd52011-12-19 13:56:45 +00004868 wl->operating = false;
Johannes Berg4150c572007-09-17 01:29:23 -04004869
Johannes Berg4150c572007-09-17 01:29:23 -04004870 b43_adjust_opmode(dev);
4871 memset(wl->mac_addr, 0, ETH_ALEN);
4872 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004873
4874 mutex_unlock(&wl->mutex);
4875}
4876
Michael Buesch40faacc2007-10-28 16:29:32 +01004877static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004878{
4879 struct b43_wl *wl = hw_to_b43_wl(hw);
4880 struct b43_wldev *dev = wl->current_dev;
4881 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004882 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004883
Michael Buesch7be1bb62008-01-23 21:10:56 +01004884 /* Kill all old instance specific information to make sure
4885 * the card won't use it in the short timeframe between start
4886 * and mac80211 reconfiguring it. */
4887 memset(wl->bssid, 0, ETH_ALEN);
4888 memset(wl->mac_addr, 0, ETH_ALEN);
4889 wl->filter_flags = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004890 wl->radiotap_enabled = false;
Michael Buesche6f5b932008-03-05 21:18:49 +01004891 b43_qos_clear(wl);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004892 wl->beacon0_uploaded = false;
4893 wl->beacon1_uploaded = false;
4894 wl->beacon_templates_virgin = true;
4895 wl->radio_enabled = true;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004896
Johannes Berg4150c572007-09-17 01:29:23 -04004897 mutex_lock(&wl->mutex);
4898
4899 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4900 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004901 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004902 goto out_mutex_unlock;
4903 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004904 }
4905
Johannes Berg4150c572007-09-17 01:29:23 -04004906 if (b43_status(dev) < B43_STAT_STARTED) {
4907 err = b43_wireless_core_start(dev);
4908 if (err) {
4909 if (did_init)
4910 b43_wireless_core_exit(dev);
4911 goto out_mutex_unlock;
4912 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004913 }
Johannes Berg4150c572007-09-17 01:29:23 -04004914
Johannes Bergf41f3f32009-06-07 12:30:34 -05004915 /* XXX: only do if device doesn't support rfkill irq */
4916 wiphy_rfkill_start_polling(hw->wiphy);
4917
Johannes Berg4150c572007-09-17 01:29:23 -04004918 out_mutex_unlock:
4919 mutex_unlock(&wl->mutex);
4920
Seth Forsheedbdedbd2012-04-25 17:28:00 -05004921 /*
4922 * Configuration may have been overwritten during initialization.
4923 * Reload the configuration, but only if initialization was
4924 * successful. Reloading the configuration after a failed init
4925 * may hang the system.
4926 */
4927 if (!err)
4928 b43_op_config(hw, ~0);
Felix Fietkau2a190322011-08-10 13:50:30 -06004929
Johannes Berg4150c572007-09-17 01:29:23 -04004930 return err;
4931}
4932
Michael Buesch40faacc2007-10-28 16:29:32 +01004933static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004934{
4935 struct b43_wl *wl = hw_to_b43_wl(hw);
4936 struct b43_wldev *dev = wl->current_dev;
4937
Michael Buescha82d9922008-04-04 21:40:06 +02004938 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004939
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004940 if (!dev)
4941 goto out;
4942
Johannes Berg4150c572007-09-17 01:29:23 -04004943 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004944 if (b43_status(dev) >= B43_STAT_STARTED) {
4945 dev = b43_wireless_core_stop(dev);
4946 if (!dev)
4947 goto out_unlock;
4948 }
Johannes Berg4150c572007-09-17 01:29:23 -04004949 b43_wireless_core_exit(dev);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004950 wl->radio_enabled = false;
Michael Buesch36dbd952009-09-04 22:51:29 +02004951
4952out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004953 mutex_unlock(&wl->mutex);
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004954out:
Michael Buesch18c8ade2008-08-28 19:33:40 +02004955 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004956}
4957
Johannes Berg17741cd2008-09-11 00:02:02 +02004958static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4959 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004960{
4961 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004962
Felix Fietkau8f611282009-11-07 18:37:37 +01004963 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004964 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004965
4966 return 0;
4967}
4968
Johannes Berg38968d02008-02-25 16:27:50 +01004969static void b43_op_sta_notify(struct ieee80211_hw *hw,
4970 struct ieee80211_vif *vif,
4971 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004972 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004973{
4974 struct b43_wl *wl = hw_to_b43_wl(hw);
4975
4976 B43_WARN_ON(!vif || wl->vif != vif);
4977}
4978
Michael Buesch25d3ef52009-02-20 15:39:21 +01004979static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4980{
4981 struct b43_wl *wl = hw_to_b43_wl(hw);
4982 struct b43_wldev *dev;
4983
4984 mutex_lock(&wl->mutex);
4985 dev = wl->current_dev;
4986 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4987 /* Disable CFP update during scan on other channels. */
4988 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4989 }
4990 mutex_unlock(&wl->mutex);
4991}
4992
4993static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4994{
4995 struct b43_wl *wl = hw_to_b43_wl(hw);
4996 struct b43_wldev *dev;
4997
4998 mutex_lock(&wl->mutex);
4999 dev = wl->current_dev;
5000 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
5001 /* Re-enable CFP update. */
5002 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
5003 }
5004 mutex_unlock(&wl->mutex);
5005}
5006
John W. Linville354b4f02010-04-29 15:56:06 -04005007static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
5008 struct survey_info *survey)
5009{
5010 struct b43_wl *wl = hw_to_b43_wl(hw);
5011 struct b43_wldev *dev = wl->current_dev;
5012 struct ieee80211_conf *conf = &hw->conf;
5013
5014 if (idx != 0)
5015 return -ENOENT;
5016
Karl Beldan675a0b02013-03-25 16:26:57 +01005017 survey->channel = conf->chandef.chan;
John W. Linville354b4f02010-04-29 15:56:06 -04005018 survey->filled = SURVEY_INFO_NOISE_DBM;
5019 survey->noise = dev->stats.link_noise;
5020
5021 return 0;
5022}
5023
Michael Buesche4d6b792007-09-18 15:39:42 -04005024static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01005025 .tx = b43_op_tx,
5026 .conf_tx = b43_op_conf_tx,
5027 .add_interface = b43_op_add_interface,
5028 .remove_interface = b43_op_remove_interface,
5029 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01005030 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01005031 .configure_filter = b43_op_configure_filter,
5032 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02005033 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01005034 .get_stats = b43_op_get_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01005035 .get_tsf = b43_op_get_tsf,
5036 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01005037 .start = b43_op_start,
5038 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01005039 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01005040 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01005041 .sw_scan_start = b43_op_sw_scan_start_notifier,
5042 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
John W. Linville354b4f02010-04-29 15:56:06 -04005043 .get_survey = b43_op_get_survey,
Johannes Bergf41f3f32009-06-07 12:30:34 -05005044 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04005045};
5046
5047/* Hard-reset the chip. Do not call this directly.
5048 * Use b43_controller_restart()
5049 */
5050static void b43_chip_reset(struct work_struct *work)
5051{
5052 struct b43_wldev *dev =
5053 container_of(work, struct b43_wldev, restart_work);
5054 struct b43_wl *wl = dev->wl;
5055 int err = 0;
5056 int prev_status;
5057
5058 mutex_lock(&wl->mutex);
5059
5060 prev_status = b43_status(dev);
5061 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02005062 if (prev_status >= B43_STAT_STARTED) {
5063 dev = b43_wireless_core_stop(dev);
5064 if (!dev) {
5065 err = -ENODEV;
5066 goto out;
5067 }
5068 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005069 if (prev_status >= B43_STAT_INITIALIZED)
5070 b43_wireless_core_exit(dev);
5071
5072 /* ...and up again. */
5073 if (prev_status >= B43_STAT_INITIALIZED) {
5074 err = b43_wireless_core_init(dev);
5075 if (err)
5076 goto out;
5077 }
5078 if (prev_status >= B43_STAT_STARTED) {
5079 err = b43_wireless_core_start(dev);
5080 if (err) {
5081 b43_wireless_core_exit(dev);
5082 goto out;
5083 }
5084 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02005085out:
5086 if (err)
5087 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04005088 mutex_unlock(&wl->mutex);
Felix Fietkau2a190322011-08-10 13:50:30 -06005089
5090 if (err) {
Michael Buesche4d6b792007-09-18 15:39:42 -04005091 b43err(wl, "Controller restart FAILED\n");
Felix Fietkau2a190322011-08-10 13:50:30 -06005092 return;
5093 }
5094
5095 /* reload configuration */
5096 b43_op_config(wl->hw, ~0);
5097 if (wl->vif)
5098 b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
5099
5100 b43info(wl, "Controller restarted\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04005101}
5102
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005103static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01005104 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04005105{
5106 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005107
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005108 if (have_2ghz_phy)
5109 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
5110 if (dev->phy.type == B43_PHYTYPE_N) {
5111 if (have_5ghz_phy)
5112 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
5113 } else {
5114 if (have_5ghz_phy)
5115 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
5116 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005117
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005118 dev->phy.supports_2ghz = have_2ghz_phy;
5119 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04005120
5121 return 0;
5122}
5123
5124static void b43_wireless_core_detach(struct b43_wldev *dev)
5125{
5126 /* We release firmware that late to not be required to re-request
5127 * is all the time when we reinit the core. */
5128 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02005129 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005130}
5131
5132static int b43_wireless_core_attach(struct b43_wldev *dev)
5133{
5134 struct b43_wl *wl = dev->wl;
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005135 struct pci_dev *pdev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04005136 int err;
Rafał Miłecki40c62262011-07-18 02:01:30 +02005137 u32 tmp;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005138 bool have_2ghz_phy = false, have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005139
5140 /* Do NOT do any device initialization here.
5141 * Do it in wireless_core_init() instead.
5142 * This function is for gathering basic information about the HW, only.
5143 * Also some structs may be set up here. But most likely you want to have
5144 * that in core_init(), too.
5145 */
5146
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005147#ifdef CONFIG_B43_SSB
5148 if (dev->dev->bus_type == B43_BUS_SSB &&
5149 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
5150 pdev = dev->dev->sdev->bus->host_pci;
5151#endif
5152
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005153 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04005154 if (err) {
5155 b43err(wl, "Bus powerup failed\n");
5156 goto out;
5157 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005158
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005159 /* Get the PHY type. */
5160 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005161#ifdef CONFIG_B43_BCMA
5162 case B43_BUS_BCMA:
Rafał Miłecki40c62262011-07-18 02:01:30 +02005163 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
5164 have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
5165 have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005166 break;
5167#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005168#ifdef CONFIG_B43_SSB
5169 case B43_BUS_SSB:
5170 if (dev->dev->core_rev >= 5) {
Rafał Miłecki40c62262011-07-18 02:01:30 +02005171 tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
5172 have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
5173 have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005174 } else
5175 B43_WARN_ON(1);
5176 break;
5177#endif
5178 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005179
Michael Buesch96c755a2008-01-06 00:09:46 +01005180 dev->phy.gmode = have_2ghz_phy;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005181 dev->phy.radio_on = true;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005182 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005183
5184 err = b43_phy_versioning(dev);
5185 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02005186 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04005187 /* Check if this device supports multiband. */
5188 if (!pdev ||
5189 (pdev->device != 0x4312 &&
5190 pdev->device != 0x4319 && pdev->device != 0x4324)) {
5191 /* No multiband support. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005192 have_2ghz_phy = false;
5193 have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005194 switch (dev->phy.type) {
5195 case B43_PHYTYPE_A:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005196 have_5ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005197 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005198 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02005199#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005200 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02005201#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04005202 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01005203 case B43_PHYTYPE_N:
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02005204 case B43_PHYTYPE_HT:
5205 case B43_PHYTYPE_LCN:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005206 have_2ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005207 break;
5208 default:
5209 B43_WARN_ON(1);
5210 }
5211 }
Michael Buesch96c755a2008-01-06 00:09:46 +01005212 if (dev->phy.type == B43_PHYTYPE_A) {
5213 /* FIXME */
5214 b43err(wl, "IEEE 802.11a devices are unsupported\n");
5215 err = -EOPNOTSUPP;
5216 goto err_powerdown;
5217 }
Michael Buesch2e35af12008-04-27 19:06:18 +02005218 if (1 /* disable A-PHY */) {
5219 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005220 if (dev->phy.type != B43_PHYTYPE_N &&
5221 dev->phy.type != B43_PHYTYPE_LP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005222 have_2ghz_phy = true;
5223 have_5ghz_phy = false;
Michael Buesch2e35af12008-04-27 19:06:18 +02005224 }
5225 }
5226
Michael Bueschfb111372008-09-02 13:00:34 +02005227 err = b43_phy_allocate(dev);
5228 if (err)
5229 goto err_powerdown;
5230
Michael Buesch96c755a2008-01-06 00:09:46 +01005231 dev->phy.gmode = have_2ghz_phy;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005232 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005233
5234 err = b43_validate_chipaccess(dev);
5235 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005236 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005237 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04005238 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005239 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04005240
5241 /* Now set some default "current_dev" */
5242 if (!wl->current_dev)
5243 wl->current_dev = dev;
5244 INIT_WORK(&dev->restart_work, b43_chip_reset);
5245
Michael Bueschcb24f572008-09-03 12:12:20 +02005246 dev->phy.ops->switch_analog(dev, 0);
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005247 b43_device_disable(dev, 0);
5248 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005249
5250out:
5251 return err;
5252
Michael Bueschfb111372008-09-02 13:00:34 +02005253err_phy_free:
5254 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005255err_powerdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005256 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005257 return err;
5258}
5259
Rafał Miłecki482f0532011-05-18 02:06:36 +02005260static void b43_one_core_detach(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005261{
5262 struct b43_wldev *wldev;
5263 struct b43_wl *wl;
5264
Michael Buesch3bf0a322008-05-22 16:32:16 +02005265 /* Do not cancel ieee80211-workqueue based work here.
5266 * See comment in b43_remove(). */
5267
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005268 wldev = b43_bus_get_wldev(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005269 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005270 b43_debugfs_remove_device(wldev);
5271 b43_wireless_core_detach(wldev);
5272 list_del(&wldev->list);
5273 wl->nr_devs--;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005274 b43_bus_set_wldev(dev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005275 kfree(wldev);
5276}
5277
Rafał Miłecki482f0532011-05-18 02:06:36 +02005278static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005279{
5280 struct b43_wldev *wldev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005281 int err = -ENOMEM;
5282
Michael Buesche4d6b792007-09-18 15:39:42 -04005283 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
5284 if (!wldev)
5285 goto out;
5286
Linus Torvalds9e3bd912010-02-26 10:34:27 -08005287 wldev->use_pio = b43_modparam_pio;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005288 wldev->dev = dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005289 wldev->wl = wl;
5290 b43_set_status(wldev, B43_STAT_UNINIT);
5291 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04005292 INIT_LIST_HEAD(&wldev->list);
5293
5294 err = b43_wireless_core_attach(wldev);
5295 if (err)
5296 goto err_kfree_wldev;
5297
5298 list_add(&wldev->list, &wl->devlist);
5299 wl->nr_devs++;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005300 b43_bus_set_wldev(dev, wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005301 b43_debugfs_add_device(wldev);
5302
5303 out:
5304 return err;
5305
5306 err_kfree_wldev:
5307 kfree(wldev);
5308 return err;
5309}
5310
Michael Buesch9fc38452008-04-19 16:53:00 +02005311#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
5312 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
5313 (pdev->device == _device) && \
5314 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
5315 (pdev->subsystem_device == _subdevice) )
5316
Michael Buesche4d6b792007-09-18 15:39:42 -04005317static void b43_sprom_fixup(struct ssb_bus *bus)
5318{
Michael Buesch1855ba72008-04-18 20:51:41 +02005319 struct pci_dev *pdev;
5320
Michael Buesche4d6b792007-09-18 15:39:42 -04005321 /* boardflags workarounds */
5322 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005323 bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06005324 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04005325 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005326 bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06005327 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02005328 if (bus->bustype == SSB_BUSTYPE_PCI) {
5329 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02005330 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05005331 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05005332 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02005333 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05005334 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05005335 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
5336 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02005337 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
5338 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005339}
5340
Rafał Miłecki482f0532011-05-18 02:06:36 +02005341static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005342{
5343 struct ieee80211_hw *hw = wl->hw;
5344
Rafał Miłecki482f0532011-05-18 02:06:36 +02005345 ssb_set_devtypedata(dev->sdev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005346 ieee80211_free_hw(hw);
5347}
5348
Rafał Miłeckid1507052011-07-05 23:54:07 +02005349static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005350{
Rafał Miłeckid1507052011-07-05 23:54:07 +02005351 struct ssb_sprom *sprom = dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04005352 struct ieee80211_hw *hw;
5353 struct b43_wl *wl;
Rafał Miłecki2729df22011-07-18 22:45:58 +02005354 char chip_name[6];
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005355 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04005356
5357 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
5358 if (!hw) {
5359 b43err(NULL, "Could not allocate ieee80211 device\n");
Rafał Miłecki0355a342011-05-17 14:00:01 +02005360 return ERR_PTR(-ENOMEM);
Michael Buesche4d6b792007-09-18 15:39:42 -04005361 }
Michael Buesch403a3a12009-06-08 21:04:57 +02005362 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04005363
5364 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02005365 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
John W. Linvillef5c044e2010-04-30 15:37:00 -04005366 IEEE80211_HW_SIGNAL_DBM;
Bruno Randolf566bfe52008-05-08 19:15:40 +02005367
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07005368 hw->wiphy->interface_modes =
5369 BIT(NL80211_IFTYPE_AP) |
5370 BIT(NL80211_IFTYPE_MESH_POINT) |
5371 BIT(NL80211_IFTYPE_STATION) |
5372 BIT(NL80211_IFTYPE_WDS) |
5373 BIT(NL80211_IFTYPE_ADHOC);
5374
Antonio Quartulli78f9c852012-04-01 00:35:40 +03005375 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
5376
Oleksij Rempele64add22012-06-05 20:39:32 +02005377 wl->hw_registred = false;
Johannes Berge6a98542008-10-21 12:40:02 +02005378 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04005379 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06005380 if (is_valid_ether_addr(sprom->et1mac))
5381 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005382 else
Larry Finger95de2842007-11-09 16:57:18 -06005383 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005384
Michael Buesch403a3a12009-06-08 21:04:57 +02005385 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04005386 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005387 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02005388 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04005389 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02005390 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02005391 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02005392 INIT_WORK(&wl->tx_work, b43_tx_work);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005393
5394 /* Initialize queues and flags. */
5395 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
5396 skb_queue_head_init(&wl->tx_queue[queue_num]);
5397 wl->tx_queue_stopped[queue_num] = 0;
5398 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005399
Rafał Miłecki2729df22011-07-18 22:45:58 +02005400 snprintf(chip_name, ARRAY_SIZE(chip_name),
5401 (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
5402 b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
5403 dev->core_rev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005404 return wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005405}
5406
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005407#ifdef CONFIG_B43_BCMA
5408static int b43_bcma_probe(struct bcma_device *core)
Michael Buesche4d6b792007-09-18 15:39:42 -04005409{
Rafał Miłecki397915c2011-07-06 19:03:46 +02005410 struct b43_bus_dev *dev;
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005411 struct b43_wl *wl;
5412 int err;
Rafał Miłecki397915c2011-07-06 19:03:46 +02005413
Rafał Miłecki89604002013-06-26 09:55:54 +02005414 if (!modparam_allhwsupport &&
5415 (core->id.rev == 0x17 || core->id.rev == 0x18)) {
5416 pr_err("Support for cores revisions 0x17 and 0x18 disabled by module param allhwsupport=0. Try b43.allhwsupport=1\n");
5417 return -ENOTSUPP;
5418 }
5419
Rafał Miłecki397915c2011-07-06 19:03:46 +02005420 dev = b43_bus_dev_bcma_init(core);
5421 if (!dev)
5422 return -ENODEV;
5423
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005424 wl = b43_wireless_init(dev);
5425 if (IS_ERR(wl)) {
5426 err = PTR_ERR(wl);
5427 goto bcma_out;
5428 }
5429
5430 err = b43_one_core_attach(dev, wl);
5431 if (err)
5432 goto bcma_err_wireless_exit;
5433
Larry Finger6b6fa582012-03-08 22:27:46 -06005434 /* setup and start work to load firmware */
5435 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5436 schedule_work(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005437
5438bcma_out:
5439 return err;
5440
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005441bcma_err_wireless_exit:
5442 ieee80211_free_hw(wl->hw);
5443 return err;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005444}
5445
5446static void b43_bcma_remove(struct bcma_device *core)
5447{
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005448 struct b43_wldev *wldev = bcma_get_drvdata(core);
5449 struct b43_wl *wl = wldev->wl;
5450
5451 /* We must cancel any work here before unregistering from ieee80211,
5452 * as the ieee80211 unreg will destroy the workqueue. */
5453 cancel_work_sync(&wldev->restart_work);
Larry Finger63a02ce2013-02-25 06:09:24 +00005454 cancel_work_sync(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005455
Oleksij Rempele64add22012-06-05 20:39:32 +02005456 B43_WARN_ON(!wl);
Larry Fingerf89ff642012-10-24 08:57:16 -05005457 if (!wldev->fw.ucode.data)
5458 return; /* NULL if firmware never loaded */
Oleksij Rempele64add22012-06-05 20:39:32 +02005459 if (wl->current_dev == wldev && wl->hw_registred) {
Oleksij Rempele64add22012-06-05 20:39:32 +02005460 b43_leds_stop(wldev);
5461 ieee80211_unregister_hw(wl->hw);
5462 }
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005463
5464 b43_one_core_detach(wldev->dev);
5465
Larry Finger09164042014-01-12 15:11:37 -06005466 /* Unregister HW RNG driver */
5467 b43_rng_exit(wl);
5468
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005469 b43_leds_unregister(wl);
5470
5471 ieee80211_free_hw(wl->hw);
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005472}
5473
5474static struct bcma_driver b43_bcma_driver = {
5475 .name = KBUILD_MODNAME,
5476 .id_table = b43_bcma_tbl,
5477 .probe = b43_bcma_probe,
5478 .remove = b43_bcma_remove,
5479};
5480#endif
5481
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005482#ifdef CONFIG_B43_SSB
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005483static
5484int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
Michael Buesche4d6b792007-09-18 15:39:42 -04005485{
Rafał Miłecki482f0532011-05-18 02:06:36 +02005486 struct b43_bus_dev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005487 struct b43_wl *wl;
5488 int err;
5489 int first = 0;
5490
Rafał Miłecki482f0532011-05-18 02:06:36 +02005491 dev = b43_bus_dev_ssb_init(sdev);
Dan Carpenter5b49b352011-06-09 10:09:34 +03005492 if (!dev)
5493 return -ENOMEM;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005494
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005495 wl = ssb_get_devtypedata(sdev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005496 if (!wl) {
5497 /* Probing the first core. Must setup common struct b43_wl */
5498 first = 1;
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005499 b43_sprom_fixup(sdev->bus);
Rafał Miłeckid1507052011-07-05 23:54:07 +02005500 wl = b43_wireless_init(dev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005501 if (IS_ERR(wl)) {
5502 err = PTR_ERR(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005503 goto out;
Rafał Miłecki0355a342011-05-17 14:00:01 +02005504 }
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005505 ssb_set_devtypedata(sdev, wl);
5506 B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005507 }
5508 err = b43_one_core_attach(dev, wl);
5509 if (err)
5510 goto err_wireless_exit;
5511
Larry Finger6b6fa582012-03-08 22:27:46 -06005512 /* setup and start work to load firmware */
5513 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5514 schedule_work(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04005515
5516 out:
5517 return err;
5518
Michael Buesche4d6b792007-09-18 15:39:42 -04005519 err_wireless_exit:
5520 if (first)
5521 b43_wireless_exit(dev, wl);
5522 return err;
5523}
5524
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005525static void b43_ssb_remove(struct ssb_device *sdev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005526{
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005527 struct b43_wl *wl = ssb_get_devtypedata(sdev);
5528 struct b43_wldev *wldev = ssb_get_drvdata(sdev);
Pavel Roskine61b52d2011-07-22 18:07:13 -04005529 struct b43_bus_dev *dev = wldev->dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005530
Michael Buesch3bf0a322008-05-22 16:32:16 +02005531 /* We must cancel any work here before unregistering from ieee80211,
5532 * as the ieee80211 unreg will destroy the workqueue. */
5533 cancel_work_sync(&wldev->restart_work);
Larry Finger63a02ce2013-02-25 06:09:24 +00005534 cancel_work_sync(&wl->firmware_load);
Michael Buesch3bf0a322008-05-22 16:32:16 +02005535
Michael Buesche4d6b792007-09-18 15:39:42 -04005536 B43_WARN_ON(!wl);
Larry Fingerf89ff642012-10-24 08:57:16 -05005537 if (!wldev->fw.ucode.data)
5538 return; /* NULL if firmware never loaded */
Oleksij Rempele64add22012-06-05 20:39:32 +02005539 if (wl->current_dev == wldev && wl->hw_registred) {
Albert Herranz82905ac2009-09-16 00:26:19 +02005540 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005541 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02005542 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005543
Pavel Roskine61b52d2011-07-22 18:07:13 -04005544 b43_one_core_detach(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005545
Larry Finger09164042014-01-12 15:11:37 -06005546 /* Unregister HW RNG driver */
5547 b43_rng_exit(wl);
5548
Michael Buesche4d6b792007-09-18 15:39:42 -04005549 if (list_empty(&wl->devlist)) {
Michael Buesch727c9882009-10-01 15:54:32 +02005550 b43_leds_unregister(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005551 /* Last core on the chip unregistered.
5552 * We can destroy common struct b43_wl.
5553 */
Pavel Roskine61b52d2011-07-22 18:07:13 -04005554 b43_wireless_exit(dev, wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005555 }
5556}
5557
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005558static struct ssb_driver b43_ssb_driver = {
5559 .name = KBUILD_MODNAME,
5560 .id_table = b43_ssb_tbl,
5561 .probe = b43_ssb_probe,
5562 .remove = b43_ssb_remove,
5563};
5564#endif /* CONFIG_B43_SSB */
5565
Michael Buesche4d6b792007-09-18 15:39:42 -04005566/* Perform a hardware reset. This can be called from any context. */
5567void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5568{
5569 /* Must avoid requeueing, if we are in shutdown. */
5570 if (b43_status(dev) < B43_STAT_INITIALIZED)
5571 return;
5572 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005573 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005574}
5575
Michael Buesch26bc7832008-02-09 00:18:35 +01005576static void b43_print_driverinfo(void)
5577{
5578 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005579 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005580
5581#ifdef CONFIG_B43_PCI_AUTOSELECT
5582 feat_pci = "P";
5583#endif
5584#ifdef CONFIG_B43_PCMCIA
5585 feat_pcmcia = "M";
5586#endif
Rafał Miłecki692d2c02010-12-07 21:56:00 +01005587#ifdef CONFIG_B43_PHY_N
Michael Buesch26bc7832008-02-09 00:18:35 +01005588 feat_nphy = "N";
5589#endif
5590#ifdef CONFIG_B43_LEDS
5591 feat_leds = "L";
5592#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005593#ifdef CONFIG_B43_SDIO
5594 feat_sdio = "S";
5595#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005596 printk(KERN_INFO "Broadcom 43xx driver loaded "
Michael Büsch8b0be902011-08-21 17:24:47 +02005597 "[ Features: %s%s%s%s%s ]\n",
Michael Buesch26bc7832008-02-09 00:18:35 +01005598 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005599 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005600}
5601
Michael Buesche4d6b792007-09-18 15:39:42 -04005602static int __init b43_init(void)
5603{
5604 int err;
5605
5606 b43_debugfs_init();
5607 err = b43_pcmcia_init();
5608 if (err)
5609 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005610 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005611 if (err)
5612 goto err_pcmcia_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005613#ifdef CONFIG_B43_BCMA
5614 err = bcma_driver_register(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005615 if (err)
5616 goto err_sdio_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005617#endif
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005618#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005619 err = ssb_driver_register(&b43_ssb_driver);
5620 if (err)
5621 goto err_bcma_driver_exit;
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005622#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005623 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005624
5625 return err;
5626
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005627#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005628err_bcma_driver_exit:
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005629#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005630#ifdef CONFIG_B43_BCMA
5631 bcma_driver_unregister(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005632err_sdio_exit:
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005633#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005634 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005635err_pcmcia_exit:
5636 b43_pcmcia_exit();
5637err_dfs_exit:
5638 b43_debugfs_exit();
5639 return err;
5640}
5641
5642static void __exit b43_exit(void)
5643{
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005644#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -04005645 ssb_driver_unregister(&b43_ssb_driver);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005646#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005647#ifdef CONFIG_B43_BCMA
5648 bcma_driver_unregister(&b43_bcma_driver);
5649#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005650 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005651 b43_pcmcia_exit();
5652 b43_debugfs_exit();
5653}
5654
5655module_init(b43_init)
5656module_exit(b43_exit)