blob: 90994a5528a4d3ddacf1801102cf71abc176e2db [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad92012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +010026#include <linux/debugfs.h>
Mark Brown2159ad92012-10-11 11:54:02 +090027#include <sound/core.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/jack.h>
32#include <sound/initval.h>
33#include <sound/tlv.h>
34
35#include <linux/mfd/arizona/registers.h>
36
Mark Browndc914282013-02-18 19:09:23 +000037#include "arizona.h"
Mark Brown2159ad92012-10-11 11:54:02 +090038#include "wm_adsp.h"
39
40#define adsp_crit(_dsp, fmt, ...) \
41 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
42#define adsp_err(_dsp, fmt, ...) \
43 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
44#define adsp_warn(_dsp, fmt, ...) \
45 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
46#define adsp_info(_dsp, fmt, ...) \
47 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
48#define adsp_dbg(_dsp, fmt, ...) \
49 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
50
51#define ADSP1_CONTROL_1 0x00
52#define ADSP1_CONTROL_2 0x02
53#define ADSP1_CONTROL_3 0x03
54#define ADSP1_CONTROL_4 0x04
55#define ADSP1_CONTROL_5 0x06
56#define ADSP1_CONTROL_6 0x07
57#define ADSP1_CONTROL_7 0x08
58#define ADSP1_CONTROL_8 0x09
59#define ADSP1_CONTROL_9 0x0A
60#define ADSP1_CONTROL_10 0x0B
61#define ADSP1_CONTROL_11 0x0C
62#define ADSP1_CONTROL_12 0x0D
63#define ADSP1_CONTROL_13 0x0F
64#define ADSP1_CONTROL_14 0x10
65#define ADSP1_CONTROL_15 0x11
66#define ADSP1_CONTROL_16 0x12
67#define ADSP1_CONTROL_17 0x13
68#define ADSP1_CONTROL_18 0x14
69#define ADSP1_CONTROL_19 0x16
70#define ADSP1_CONTROL_20 0x17
71#define ADSP1_CONTROL_21 0x18
72#define ADSP1_CONTROL_22 0x1A
73#define ADSP1_CONTROL_23 0x1B
74#define ADSP1_CONTROL_24 0x1C
75#define ADSP1_CONTROL_25 0x1E
76#define ADSP1_CONTROL_26 0x20
77#define ADSP1_CONTROL_27 0x21
78#define ADSP1_CONTROL_28 0x22
79#define ADSP1_CONTROL_29 0x23
80#define ADSP1_CONTROL_30 0x24
81#define ADSP1_CONTROL_31 0x26
82
83/*
84 * ADSP1 Control 19
85 */
86#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
88#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
89
90
91/*
92 * ADSP1 Control 30
93 */
94#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
97#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
98#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
100#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
101#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
102#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
104#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
105#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
106#define ADSP1_START 0x0001 /* DSP1_START */
107#define ADSP1_START_MASK 0x0001 /* DSP1_START */
108#define ADSP1_START_SHIFT 0 /* DSP1_START */
109#define ADSP1_START_WIDTH 1 /* DSP1_START */
110
Chris Rattray94e205b2013-01-18 08:43:09 +0000111/*
112 * ADSP1 Control 31
113 */
114#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
115#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
116#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
117
Mark Brown2d30b572013-01-28 20:18:17 +0800118#define ADSP2_CONTROL 0x0
119#define ADSP2_CLOCKING 0x1
120#define ADSP2_STATUS1 0x4
121#define ADSP2_WDMA_CONFIG_1 0x30
122#define ADSP2_WDMA_CONFIG_2 0x31
123#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900124
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100125#define ADSP2_SCRATCH0 0x40
126#define ADSP2_SCRATCH1 0x41
127#define ADSP2_SCRATCH2 0x42
128#define ADSP2_SCRATCH3 0x43
129
Mark Brown2159ad92012-10-11 11:54:02 +0900130/*
131 * ADSP2 Control
132 */
133
134#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
135#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
136#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
137#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
138#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
139#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
140#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
141#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
142#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
143#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
144#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
145#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
146#define ADSP2_START 0x0001 /* DSP1_START */
147#define ADSP2_START_MASK 0x0001 /* DSP1_START */
148#define ADSP2_START_SHIFT 0 /* DSP1_START */
149#define ADSP2_START_WIDTH 1 /* DSP1_START */
150
151/*
Mark Brown973838a2012-11-28 17:20:32 +0000152 * ADSP2 clocking
153 */
154#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
155#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
156#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
157
158/*
Mark Brown2159ad92012-10-11 11:54:02 +0900159 * ADSP2 Status 1
160 */
161#define ADSP2_RAM_RDY 0x0001
162#define ADSP2_RAM_RDY_MASK 0x0001
163#define ADSP2_RAM_RDY_SHIFT 0
164#define ADSP2_RAM_RDY_WIDTH 1
165
Mark Browncf17c832013-01-30 14:37:23 +0800166struct wm_adsp_buf {
167 struct list_head list;
168 void *buf;
169};
170
171static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
172 struct list_head *list)
173{
174 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
175
176 if (buf == NULL)
177 return NULL;
178
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000179 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800180 if (!buf->buf) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000181 vfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800182 return NULL;
183 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000184 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800185
186 if (list)
187 list_add_tail(&buf->list, list);
188
189 return buf;
190}
191
192static void wm_adsp_buf_free(struct list_head *list)
193{
194 while (!list_empty(list)) {
195 struct wm_adsp_buf *buf = list_first_entry(list,
196 struct wm_adsp_buf,
197 list);
198 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000199 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800200 kfree(buf);
201 }
202}
203
Charles Keepax04d13002015-11-26 14:01:52 +0000204#define WM_ADSP_FW_MBC_VSS 0
205#define WM_ADSP_FW_HIFI 1
206#define WM_ADSP_FW_TX 2
207#define WM_ADSP_FW_TX_SPK 3
208#define WM_ADSP_FW_RX 4
209#define WM_ADSP_FW_RX_ANC 5
210#define WM_ADSP_FW_CTRL 6
211#define WM_ADSP_FW_ASR 7
212#define WM_ADSP_FW_TRACE 8
213#define WM_ADSP_FW_SPK_PROT 9
214#define WM_ADSP_FW_MISC 10
Mark Brown1023dbd2013-01-11 22:58:28 +0000215
Charles Keepax04d13002015-11-26 14:01:52 +0000216#define WM_ADSP_NUM_FW 11
Mark Browndd84f922013-03-08 15:25:58 +0800217
Mark Brown1023dbd2013-01-11 22:58:28 +0000218static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000219 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
220 [WM_ADSP_FW_HIFI] = "MasterHiFi",
221 [WM_ADSP_FW_TX] = "Tx",
222 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
223 [WM_ADSP_FW_RX] = "Rx",
224 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
225 [WM_ADSP_FW_CTRL] = "Voice Ctrl",
226 [WM_ADSP_FW_ASR] = "ASR Assist",
227 [WM_ADSP_FW_TRACE] = "Dbg Trace",
228 [WM_ADSP_FW_SPK_PROT] = "Protection",
229 [WM_ADSP_FW_MISC] = "Misc",
Mark Brown1023dbd2013-01-11 22:58:28 +0000230};
231
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000232struct wm_adsp_system_config_xm_hdr {
233 __be32 sys_enable;
234 __be32 fw_id;
235 __be32 fw_rev;
236 __be32 boot_status;
237 __be32 watchdog;
238 __be32 dma_buffer_size;
239 __be32 rdma[6];
240 __be32 wdma[8];
241 __be32 build_job_name[3];
242 __be32 build_job_number;
243};
244
245struct wm_adsp_alg_xm_struct {
246 __be32 magic;
247 __be32 smoothing;
248 __be32 threshold;
249 __be32 host_buf_ptr;
250 __be32 start_seq;
251 __be32 high_water_mark;
252 __be32 low_water_mark;
253 __be64 smoothed_power;
254};
255
256struct wm_adsp_buffer {
257 __be32 X_buf_base; /* XM base addr of first X area */
258 __be32 X_buf_size; /* Size of 1st X area in words */
259 __be32 X_buf_base2; /* XM base addr of 2nd X area */
260 __be32 X_buf_brk; /* Total X size in words */
261 __be32 Y_buf_base; /* YM base addr of Y area */
262 __be32 wrap; /* Total size X and Y in words */
263 __be32 high_water_mark; /* Point at which IRQ is asserted */
264 __be32 irq_count; /* bits 1-31 count IRQ assertions */
265 __be32 irq_ack; /* acked IRQ count, bit 0 enables IRQ */
266 __be32 next_write_index; /* word index of next write */
267 __be32 next_read_index; /* word index of next read */
268 __be32 error; /* error if any */
269 __be32 oldest_block_index; /* word index of oldest surviving */
270 __be32 requested_rewind; /* how many blocks rewind was done */
271 __be32 reserved_space; /* internal */
272 __be32 min_free; /* min free space since stream start */
273 __be32 blocks_written[2]; /* total blocks written (64 bit) */
274 __be32 words_written[2]; /* total words written (64 bit) */
275};
276
277struct wm_adsp_compr_buf {
278 struct wm_adsp *dsp;
279
280 struct wm_adsp_buffer_region *regions;
281 u32 host_buf_ptr;
282};
283
Charles Keepax406abc92015-12-15 11:29:45 +0000284struct wm_adsp_compr {
285 struct wm_adsp *dsp;
286
287 struct snd_compr_stream *stream;
288 struct snd_compressed_buffer size;
289};
290
291#define WM_ADSP_DATA_WORD_SIZE 3
292
293#define WM_ADSP_MIN_FRAGMENTS 1
294#define WM_ADSP_MAX_FRAGMENTS 256
295#define WM_ADSP_MIN_FRAGMENT_SIZE (64 * WM_ADSP_DATA_WORD_SIZE)
296#define WM_ADSP_MAX_FRAGMENT_SIZE (4096 * WM_ADSP_DATA_WORD_SIZE)
297
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000298#define WM_ADSP_ALG_XM_STRUCT_MAGIC 0x49aec7
299
300#define HOST_BUFFER_FIELD(field) \
301 (offsetof(struct wm_adsp_buffer, field) / sizeof(__be32))
302
303#define ALG_XM_FIELD(field) \
304 (offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32))
305
306static int wm_adsp_buffer_init(struct wm_adsp *dsp);
307static int wm_adsp_buffer_free(struct wm_adsp *dsp);
308
309struct wm_adsp_buffer_region {
310 unsigned int offset;
311 unsigned int cumulative_size;
312 unsigned int mem_type;
313 unsigned int base_addr;
314};
315
316struct wm_adsp_buffer_region_def {
317 unsigned int mem_type;
318 unsigned int base_offset;
319 unsigned int size_offset;
320};
321
322static struct wm_adsp_buffer_region_def ez2control_regions[] = {
323 {
324 .mem_type = WMFW_ADSP2_XM,
325 .base_offset = HOST_BUFFER_FIELD(X_buf_base),
326 .size_offset = HOST_BUFFER_FIELD(X_buf_size),
327 },
328 {
329 .mem_type = WMFW_ADSP2_XM,
330 .base_offset = HOST_BUFFER_FIELD(X_buf_base2),
331 .size_offset = HOST_BUFFER_FIELD(X_buf_brk),
332 },
333 {
334 .mem_type = WMFW_ADSP2_YM,
335 .base_offset = HOST_BUFFER_FIELD(Y_buf_base),
336 .size_offset = HOST_BUFFER_FIELD(wrap),
337 },
338};
339
Charles Keepax406abc92015-12-15 11:29:45 +0000340struct wm_adsp_fw_caps {
341 u32 id;
342 struct snd_codec_desc desc;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000343 int num_regions;
344 struct wm_adsp_buffer_region_def *region_defs;
Charles Keepax406abc92015-12-15 11:29:45 +0000345};
346
347static const struct wm_adsp_fw_caps ez2control_caps[] = {
348 {
349 .id = SND_AUDIOCODEC_BESPOKE,
350 .desc = {
351 .max_ch = 1,
352 .sample_rates = { 16000 },
353 .num_sample_rates = 1,
354 .formats = SNDRV_PCM_FMTBIT_S16_LE,
355 },
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000356 .num_regions = ARRAY_SIZE(ez2control_regions),
357 .region_defs = ez2control_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000358 },
359};
360
361static const struct {
Mark Brown1023dbd2013-01-11 22:58:28 +0000362 const char *file;
Charles Keepax406abc92015-12-15 11:29:45 +0000363 int compr_direction;
364 int num_caps;
365 const struct wm_adsp_fw_caps *caps;
Mark Brown1023dbd2013-01-11 22:58:28 +0000366} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000367 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
368 [WM_ADSP_FW_HIFI] = { .file = "hifi" },
369 [WM_ADSP_FW_TX] = { .file = "tx" },
370 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
371 [WM_ADSP_FW_RX] = { .file = "rx" },
372 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Charles Keepax406abc92015-12-15 11:29:45 +0000373 [WM_ADSP_FW_CTRL] = {
374 .file = "ctrl",
375 .compr_direction = SND_COMPRESS_CAPTURE,
376 .num_caps = ARRAY_SIZE(ez2control_caps),
377 .caps = ez2control_caps,
378 },
Charles Keepax04d13002015-11-26 14:01:52 +0000379 [WM_ADSP_FW_ASR] = { .file = "asr" },
380 [WM_ADSP_FW_TRACE] = { .file = "trace" },
381 [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
382 [WM_ADSP_FW_MISC] = { .file = "misc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000383};
384
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100385struct wm_coeff_ctl_ops {
386 int (*xget)(struct snd_kcontrol *kcontrol,
387 struct snd_ctl_elem_value *ucontrol);
388 int (*xput)(struct snd_kcontrol *kcontrol,
389 struct snd_ctl_elem_value *ucontrol);
390 int (*xinfo)(struct snd_kcontrol *kcontrol,
391 struct snd_ctl_elem_info *uinfo);
392};
393
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100394struct wm_coeff_ctl {
395 const char *name;
Charles Keepax23237362015-04-13 13:28:02 +0100396 const char *fw_name;
Charles Keepax3809f002015-04-13 13:27:54 +0100397 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100398 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100399 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100400 unsigned int enabled:1;
401 struct list_head list;
402 void *cache;
Charles Keepax23237362015-04-13 13:28:02 +0100403 unsigned int offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100404 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100405 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100406 struct snd_kcontrol *kcontrol;
Charles Keepax26c22a12015-04-20 13:52:45 +0100407 unsigned int flags;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100408};
409
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100410#ifdef CONFIG_DEBUG_FS
411static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
412{
413 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
414
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100415 kfree(dsp->wmfw_file_name);
416 dsp->wmfw_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100417}
418
419static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
420{
421 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
422
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100423 kfree(dsp->bin_file_name);
424 dsp->bin_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100425}
426
427static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
428{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100429 kfree(dsp->wmfw_file_name);
430 kfree(dsp->bin_file_name);
431 dsp->wmfw_file_name = NULL;
432 dsp->bin_file_name = NULL;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100433}
434
435static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
436 char __user *user_buf,
437 size_t count, loff_t *ppos)
438{
439 struct wm_adsp *dsp = file->private_data;
440 ssize_t ret;
441
Charles Keepax078e7182015-12-08 16:08:26 +0000442 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100443
444 if (!dsp->wmfw_file_name || !dsp->running)
445 ret = 0;
446 else
447 ret = simple_read_from_buffer(user_buf, count, ppos,
448 dsp->wmfw_file_name,
449 strlen(dsp->wmfw_file_name));
450
Charles Keepax078e7182015-12-08 16:08:26 +0000451 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100452 return ret;
453}
454
455static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
456 char __user *user_buf,
457 size_t count, loff_t *ppos)
458{
459 struct wm_adsp *dsp = file->private_data;
460 ssize_t ret;
461
Charles Keepax078e7182015-12-08 16:08:26 +0000462 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100463
464 if (!dsp->bin_file_name || !dsp->running)
465 ret = 0;
466 else
467 ret = simple_read_from_buffer(user_buf, count, ppos,
468 dsp->bin_file_name,
469 strlen(dsp->bin_file_name));
470
Charles Keepax078e7182015-12-08 16:08:26 +0000471 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100472 return ret;
473}
474
475static const struct {
476 const char *name;
477 const struct file_operations fops;
478} wm_adsp_debugfs_fops[] = {
479 {
480 .name = "wmfw_file_name",
481 .fops = {
482 .open = simple_open,
483 .read = wm_adsp_debugfs_wmfw_read,
484 },
485 },
486 {
487 .name = "bin_file_name",
488 .fops = {
489 .open = simple_open,
490 .read = wm_adsp_debugfs_bin_read,
491 },
492 },
493};
494
495static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
496 struct snd_soc_codec *codec)
497{
498 struct dentry *root = NULL;
499 char *root_name;
500 int i;
501
502 if (!codec->component.debugfs_root) {
503 adsp_err(dsp, "No codec debugfs root\n");
504 goto err;
505 }
506
507 root_name = kmalloc(PAGE_SIZE, GFP_KERNEL);
508 if (!root_name)
509 goto err;
510
511 snprintf(root_name, PAGE_SIZE, "dsp%d", dsp->num);
512 root = debugfs_create_dir(root_name, codec->component.debugfs_root);
513 kfree(root_name);
514
515 if (!root)
516 goto err;
517
518 if (!debugfs_create_bool("running", S_IRUGO, root, &dsp->running))
519 goto err;
520
521 if (!debugfs_create_x32("fw_id", S_IRUGO, root, &dsp->fw_id))
522 goto err;
523
524 if (!debugfs_create_x32("fw_version", S_IRUGO, root,
525 &dsp->fw_id_version))
526 goto err;
527
528 for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
529 if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
530 S_IRUGO, root, dsp,
531 &wm_adsp_debugfs_fops[i].fops))
532 goto err;
533 }
534
535 dsp->debugfs_root = root;
536 return;
537
538err:
539 debugfs_remove_recursive(root);
540 adsp_err(dsp, "Failed to create debugfs\n");
541}
542
543static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
544{
545 wm_adsp_debugfs_clear(dsp);
546 debugfs_remove_recursive(dsp->debugfs_root);
547}
548#else
549static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
550 struct snd_soc_codec *codec)
551{
552}
553
554static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
555{
556}
557
558static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
559 const char *s)
560{
561}
562
563static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
564 const char *s)
565{
566}
567
568static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
569{
570}
571#endif
572
Mark Brown1023dbd2013-01-11 22:58:28 +0000573static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
574 struct snd_ctl_elem_value *ucontrol)
575{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100576 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000577 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100578 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000579
Charles Keepax3809f002015-04-13 13:27:54 +0100580 ucontrol->value.integer.value[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000581
582 return 0;
583}
584
585static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
586 struct snd_ctl_elem_value *ucontrol)
587{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100588 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000589 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100590 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000591 int ret = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +0000592
Charles Keepax3809f002015-04-13 13:27:54 +0100593 if (ucontrol->value.integer.value[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000594 return 0;
595
596 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
597 return -EINVAL;
598
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000599 mutex_lock(&dsp[e->shift_l].pwr_lock);
600
Charles Keepax406abc92015-12-15 11:29:45 +0000601 if (dsp[e->shift_l].running || dsp[e->shift_l].compr)
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000602 ret = -EBUSY;
603 else
604 dsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000605
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000606 mutex_unlock(&dsp[e->shift_l].pwr_lock);
Mark Brown1023dbd2013-01-11 22:58:28 +0000607
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000608 return ret;
Mark Brown1023dbd2013-01-11 22:58:28 +0000609}
610
611static const struct soc_enum wm_adsp_fw_enum[] = {
612 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
613 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
614 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
615 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
616};
617
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100618const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000619 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
620 wm_adsp_fw_get, wm_adsp_fw_put),
621 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
622 wm_adsp_fw_get, wm_adsp_fw_put),
623 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
624 wm_adsp_fw_get, wm_adsp_fw_put),
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100625 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
626 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000627};
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100628EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
Mark Brown2159ad92012-10-11 11:54:02 +0900629
630static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
631 int type)
632{
633 int i;
634
635 for (i = 0; i < dsp->num_mems; i++)
636 if (dsp->mem[i].type == type)
637 return &dsp->mem[i];
638
639 return NULL;
640}
641
Charles Keepax3809f002015-04-13 13:27:54 +0100642static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000643 unsigned int offset)
644{
Charles Keepax3809f002015-04-13 13:27:54 +0100645 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100646 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100647 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000648 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100649 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000650 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100651 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000652 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100653 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000654 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100655 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000656 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100657 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000658 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100659 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000660 return offset;
661 }
662}
663
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100664static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
665{
666 u16 scratch[4];
667 int ret;
668
669 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
670 scratch, sizeof(scratch));
671 if (ret) {
672 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
673 return;
674 }
675
676 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
677 be16_to_cpu(scratch[0]),
678 be16_to_cpu(scratch[1]),
679 be16_to_cpu(scratch[2]),
680 be16_to_cpu(scratch[3]));
681}
682
Charles Keepax7585a5b2015-12-08 16:08:25 +0000683static int wm_coeff_info(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100684 struct snd_ctl_elem_info *uinfo)
685{
Charles Keepax7585a5b2015-12-08 16:08:25 +0000686 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kctl->private_value;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100687
688 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
689 uinfo->count = ctl->len;
690 return 0;
691}
692
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100693static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100694 const void *buf, size_t len)
695{
Charles Keepax3809f002015-04-13 13:27:54 +0100696 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100697 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100698 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100699 void *scratch;
700 int ret;
701 unsigned int reg;
702
Charles Keepax3809f002015-04-13 13:27:54 +0100703 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100704 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100705 adsp_err(dsp, "No base for region %x\n",
706 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100707 return -EINVAL;
708 }
709
Charles Keepax23237362015-04-13 13:28:02 +0100710 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100711 reg = wm_adsp_region_to_reg(mem, reg);
712
713 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
714 if (!scratch)
715 return -ENOMEM;
716
Charles Keepax3809f002015-04-13 13:27:54 +0100717 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100718 ctl->len);
719 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100720 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000721 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100722 kfree(scratch);
723 return ret;
724 }
Charles Keepax3809f002015-04-13 13:27:54 +0100725 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100726
727 kfree(scratch);
728
729 return 0;
730}
731
Charles Keepax7585a5b2015-12-08 16:08:25 +0000732static int wm_coeff_put(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100733 struct snd_ctl_elem_value *ucontrol)
734{
Charles Keepax7585a5b2015-12-08 16:08:25 +0000735 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kctl->private_value;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100736 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000737 int ret = 0;
738
739 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100740
741 memcpy(ctl->cache, p, ctl->len);
742
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000743 ctl->set = 1;
Charles Keepax168d10e2015-12-08 16:08:27 +0000744 if (ctl->enabled)
745 ret = wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100746
Charles Keepax168d10e2015-12-08 16:08:27 +0000747 mutex_unlock(&ctl->dsp->pwr_lock);
748
749 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100750}
751
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100752static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100753 void *buf, size_t len)
754{
Charles Keepax3809f002015-04-13 13:27:54 +0100755 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100756 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100757 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100758 void *scratch;
759 int ret;
760 unsigned int reg;
761
Charles Keepax3809f002015-04-13 13:27:54 +0100762 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100763 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100764 adsp_err(dsp, "No base for region %x\n",
765 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100766 return -EINVAL;
767 }
768
Charles Keepax23237362015-04-13 13:28:02 +0100769 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100770 reg = wm_adsp_region_to_reg(mem, reg);
771
772 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
773 if (!scratch)
774 return -ENOMEM;
775
Charles Keepax3809f002015-04-13 13:27:54 +0100776 ret = regmap_raw_read(dsp->regmap, reg, scratch, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100777 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100778 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000779 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100780 kfree(scratch);
781 return ret;
782 }
Charles Keepax3809f002015-04-13 13:27:54 +0100783 adsp_dbg(dsp, "Read %zu bytes from %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100784
785 memcpy(buf, scratch, ctl->len);
786 kfree(scratch);
787
788 return 0;
789}
790
Charles Keepax7585a5b2015-12-08 16:08:25 +0000791static int wm_coeff_get(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100792 struct snd_ctl_elem_value *ucontrol)
793{
Charles Keepax7585a5b2015-12-08 16:08:25 +0000794 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kctl->private_value;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100795 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000796 int ret = 0;
797
798 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100799
Charles Keepax26c22a12015-04-20 13:52:45 +0100800 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
801 if (ctl->enabled)
Charles Keepax168d10e2015-12-08 16:08:27 +0000802 ret = wm_coeff_read_control(ctl, p, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +0100803 else
Charles Keepax168d10e2015-12-08 16:08:27 +0000804 ret = -EPERM;
805 } else {
Charles Keepaxbc1765d2015-12-17 10:05:59 +0000806 if (!ctl->flags && ctl->enabled)
807 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
808
Charles Keepax168d10e2015-12-08 16:08:27 +0000809 memcpy(p, ctl->cache, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +0100810 }
811
Charles Keepax168d10e2015-12-08 16:08:27 +0000812 mutex_unlock(&ctl->dsp->pwr_lock);
Charles Keepax26c22a12015-04-20 13:52:45 +0100813
Charles Keepax168d10e2015-12-08 16:08:27 +0000814 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100815}
816
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100817struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +0100818 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100819 struct wm_coeff_ctl *ctl;
820 struct work_struct work;
821};
822
Charles Keepax3809f002015-04-13 13:27:54 +0100823static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100824{
825 struct snd_kcontrol_new *kcontrol;
826 int ret;
827
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100828 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100829 return -EINVAL;
830
831 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
832 if (!kcontrol)
833 return -ENOMEM;
834 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
835
836 kcontrol->name = ctl->name;
837 kcontrol->info = wm_coeff_info;
838 kcontrol->get = wm_coeff_get;
839 kcontrol->put = wm_coeff_put;
840 kcontrol->private_value = (unsigned long)ctl;
841
Charles Keepax26c22a12015-04-20 13:52:45 +0100842 if (ctl->flags) {
843 if (ctl->flags & WMFW_CTL_FLAG_WRITEABLE)
844 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
845 if (ctl->flags & WMFW_CTL_FLAG_READABLE)
846 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_READ;
847 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
848 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_VOLATILE;
849 }
850
Charles Keepax3809f002015-04-13 13:27:54 +0100851 ret = snd_soc_add_card_controls(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100852 kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100853 if (ret < 0)
854 goto err_kcontrol;
855
856 kfree(kcontrol);
857
Charles Keepax3809f002015-04-13 13:27:54 +0100858 ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100859 ctl->name);
860
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100861 return 0;
862
863err_kcontrol:
864 kfree(kcontrol);
865 return ret;
866}
867
Charles Keepaxb21acc12015-04-13 13:28:01 +0100868static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
869{
870 struct wm_coeff_ctl *ctl;
871 int ret;
872
873 list_for_each_entry(ctl, &dsp->ctl_list, list) {
874 if (!ctl->enabled || ctl->set)
875 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +0100876 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
877 continue;
878
Charles Keepaxb21acc12015-04-13 13:28:01 +0100879 ret = wm_coeff_read_control(ctl,
880 ctl->cache,
881 ctl->len);
882 if (ret < 0)
883 return ret;
884 }
885
886 return 0;
887}
888
889static int wm_coeff_sync_controls(struct wm_adsp *dsp)
890{
891 struct wm_coeff_ctl *ctl;
892 int ret;
893
894 list_for_each_entry(ctl, &dsp->ctl_list, list) {
895 if (!ctl->enabled)
896 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +0100897 if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
Charles Keepaxb21acc12015-04-13 13:28:01 +0100898 ret = wm_coeff_write_control(ctl,
899 ctl->cache,
900 ctl->len);
901 if (ret < 0)
902 return ret;
903 }
904 }
905
906 return 0;
907}
908
909static void wm_adsp_ctl_work(struct work_struct *work)
910{
911 struct wmfw_ctl_work *ctl_work = container_of(work,
912 struct wmfw_ctl_work,
913 work);
914
915 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
916 kfree(ctl_work);
917}
918
919static int wm_adsp_create_control(struct wm_adsp *dsp,
920 const struct wm_adsp_alg_region *alg_region,
Charles Keepax23237362015-04-13 13:28:02 +0100921 unsigned int offset, unsigned int len,
Charles Keepax26c22a12015-04-20 13:52:45 +0100922 const char *subname, unsigned int subname_len,
923 unsigned int flags)
Charles Keepaxb21acc12015-04-13 13:28:01 +0100924{
925 struct wm_coeff_ctl *ctl;
926 struct wmfw_ctl_work *ctl_work;
927 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
928 char *region_name;
929 int ret;
930
Charles Keepax26c22a12015-04-20 13:52:45 +0100931 if (flags & WMFW_CTL_FLAG_SYS)
932 return 0;
933
Charles Keepaxb21acc12015-04-13 13:28:01 +0100934 switch (alg_region->type) {
935 case WMFW_ADSP1_PM:
936 region_name = "PM";
937 break;
938 case WMFW_ADSP1_DM:
939 region_name = "DM";
940 break;
941 case WMFW_ADSP2_XM:
942 region_name = "XM";
943 break;
944 case WMFW_ADSP2_YM:
945 region_name = "YM";
946 break;
947 case WMFW_ADSP1_ZM:
948 region_name = "ZM";
949 break;
950 default:
Charles Keepax23237362015-04-13 13:28:02 +0100951 adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
Charles Keepaxb21acc12015-04-13 13:28:01 +0100952 return -EINVAL;
953 }
954
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100955 switch (dsp->fw_ver) {
956 case 0:
957 case 1:
958 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
959 dsp->num, region_name, alg_region->alg);
960 break;
961 default:
962 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
963 "DSP%d%c %.12s %x", dsp->num, *region_name,
964 wm_adsp_fw_text[dsp->fw], alg_region->alg);
965
966 /* Truncate the subname from the start if it is too long */
967 if (subname) {
968 int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
969 int skip = 0;
970
971 if (subname_len > avail)
972 skip = subname_len - avail;
973
974 snprintf(name + ret,
975 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
976 subname_len - skip, subname + skip);
977 }
978 break;
979 }
Charles Keepaxb21acc12015-04-13 13:28:01 +0100980
Charles Keepax7585a5b2015-12-08 16:08:25 +0000981 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Charles Keepaxb21acc12015-04-13 13:28:01 +0100982 if (!strcmp(ctl->name, name)) {
983 if (!ctl->enabled)
984 ctl->enabled = 1;
985 return 0;
986 }
987 }
988
989 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
990 if (!ctl)
991 return -ENOMEM;
Charles Keepax23237362015-04-13 13:28:02 +0100992 ctl->fw_name = wm_adsp_fw_text[dsp->fw];
Charles Keepaxb21acc12015-04-13 13:28:01 +0100993 ctl->alg_region = *alg_region;
994 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
995 if (!ctl->name) {
996 ret = -ENOMEM;
997 goto err_ctl;
998 }
999 ctl->enabled = 1;
1000 ctl->set = 0;
1001 ctl->ops.xget = wm_coeff_get;
1002 ctl->ops.xput = wm_coeff_put;
1003 ctl->dsp = dsp;
1004
Charles Keepax26c22a12015-04-20 13:52:45 +01001005 ctl->flags = flags;
Charles Keepax23237362015-04-13 13:28:02 +01001006 ctl->offset = offset;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001007 if (len > 512) {
1008 adsp_warn(dsp, "Truncating control %s from %d\n",
1009 ctl->name, len);
1010 len = 512;
1011 }
1012 ctl->len = len;
1013 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
1014 if (!ctl->cache) {
1015 ret = -ENOMEM;
1016 goto err_ctl_name;
1017 }
1018
Charles Keepax23237362015-04-13 13:28:02 +01001019 list_add(&ctl->list, &dsp->ctl_list);
1020
Charles Keepaxb21acc12015-04-13 13:28:01 +01001021 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
1022 if (!ctl_work) {
1023 ret = -ENOMEM;
1024 goto err_ctl_cache;
1025 }
1026
1027 ctl_work->dsp = dsp;
1028 ctl_work->ctl = ctl;
1029 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
1030 schedule_work(&ctl_work->work);
1031
1032 return 0;
1033
1034err_ctl_cache:
1035 kfree(ctl->cache);
1036err_ctl_name:
1037 kfree(ctl->name);
1038err_ctl:
1039 kfree(ctl);
1040
1041 return ret;
1042}
1043
Charles Keepax23237362015-04-13 13:28:02 +01001044struct wm_coeff_parsed_alg {
1045 int id;
1046 const u8 *name;
1047 int name_len;
1048 int ncoeff;
1049};
1050
1051struct wm_coeff_parsed_coeff {
1052 int offset;
1053 int mem_type;
1054 const u8 *name;
1055 int name_len;
1056 int ctl_type;
1057 int flags;
1058 int len;
1059};
1060
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001061static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
1062{
1063 int length;
1064
1065 switch (bytes) {
1066 case 1:
1067 length = **pos;
1068 break;
1069 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001070 length = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001071 break;
1072 default:
1073 return 0;
1074 }
1075
1076 if (str)
1077 *str = *pos + bytes;
1078
1079 *pos += ((length + bytes) + 3) & ~0x03;
1080
1081 return length;
1082}
1083
1084static int wm_coeff_parse_int(int bytes, const u8 **pos)
1085{
1086 int val = 0;
1087
1088 switch (bytes) {
1089 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001090 val = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001091 break;
1092 case 4:
Charles Keepax8299ee82015-04-20 13:52:44 +01001093 val = le32_to_cpu(*((__le32 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001094 break;
1095 default:
1096 break;
1097 }
1098
1099 *pos += bytes;
1100
1101 return val;
1102}
1103
Charles Keepax23237362015-04-13 13:28:02 +01001104static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
1105 struct wm_coeff_parsed_alg *blk)
1106{
1107 const struct wmfw_adsp_alg_data *raw;
1108
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001109 switch (dsp->fw_ver) {
1110 case 0:
1111 case 1:
1112 raw = (const struct wmfw_adsp_alg_data *)*data;
1113 *data = raw->data;
Charles Keepax23237362015-04-13 13:28:02 +01001114
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001115 blk->id = le32_to_cpu(raw->id);
1116 blk->name = raw->name;
1117 blk->name_len = strlen(raw->name);
1118 blk->ncoeff = le32_to_cpu(raw->ncoeff);
1119 break;
1120 default:
1121 blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
1122 blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
1123 &blk->name);
1124 wm_coeff_parse_string(sizeof(u16), data, NULL);
1125 blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
1126 break;
1127 }
Charles Keepax23237362015-04-13 13:28:02 +01001128
1129 adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
1130 adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
1131 adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
1132}
1133
1134static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
1135 struct wm_coeff_parsed_coeff *blk)
1136{
1137 const struct wmfw_adsp_coeff_data *raw;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001138 const u8 *tmp;
1139 int length;
Charles Keepax23237362015-04-13 13:28:02 +01001140
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001141 switch (dsp->fw_ver) {
1142 case 0:
1143 case 1:
1144 raw = (const struct wmfw_adsp_coeff_data *)*data;
1145 *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
Charles Keepax23237362015-04-13 13:28:02 +01001146
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001147 blk->offset = le16_to_cpu(raw->hdr.offset);
1148 blk->mem_type = le16_to_cpu(raw->hdr.type);
1149 blk->name = raw->name;
1150 blk->name_len = strlen(raw->name);
1151 blk->ctl_type = le16_to_cpu(raw->ctl_type);
1152 blk->flags = le16_to_cpu(raw->flags);
1153 blk->len = le32_to_cpu(raw->len);
1154 break;
1155 default:
1156 tmp = *data;
1157 blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
1158 blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
1159 length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
1160 blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
1161 &blk->name);
1162 wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
1163 wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
1164 blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
1165 blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
1166 blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
1167
1168 *data = *data + sizeof(raw->hdr) + length;
1169 break;
1170 }
Charles Keepax23237362015-04-13 13:28:02 +01001171
1172 adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
1173 adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
1174 adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
1175 adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
1176 adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
1177 adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
1178}
1179
1180static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
1181 const struct wmfw_region *region)
1182{
1183 struct wm_adsp_alg_region alg_region = {};
1184 struct wm_coeff_parsed_alg alg_blk;
1185 struct wm_coeff_parsed_coeff coeff_blk;
1186 const u8 *data = region->data;
1187 int i, ret;
1188
1189 wm_coeff_parse_alg(dsp, &data, &alg_blk);
1190 for (i = 0; i < alg_blk.ncoeff; i++) {
1191 wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
1192
1193 switch (coeff_blk.ctl_type) {
1194 case SNDRV_CTL_ELEM_TYPE_BYTES:
1195 break;
1196 default:
1197 adsp_err(dsp, "Unknown control type: %d\n",
1198 coeff_blk.ctl_type);
1199 return -EINVAL;
1200 }
1201
1202 alg_region.type = coeff_blk.mem_type;
1203 alg_region.alg = alg_blk.id;
1204
1205 ret = wm_adsp_create_control(dsp, &alg_region,
1206 coeff_blk.offset,
1207 coeff_blk.len,
1208 coeff_blk.name,
Charles Keepax26c22a12015-04-20 13:52:45 +01001209 coeff_blk.name_len,
1210 coeff_blk.flags);
Charles Keepax23237362015-04-13 13:28:02 +01001211 if (ret < 0)
1212 adsp_err(dsp, "Failed to create control: %.*s, %d\n",
1213 coeff_blk.name_len, coeff_blk.name, ret);
1214 }
1215
1216 return 0;
1217}
1218
Mark Brown2159ad92012-10-11 11:54:02 +09001219static int wm_adsp_load(struct wm_adsp *dsp)
1220{
Mark Browncf17c832013-01-30 14:37:23 +08001221 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001222 const struct firmware *firmware;
1223 struct regmap *regmap = dsp->regmap;
1224 unsigned int pos = 0;
1225 const struct wmfw_header *header;
1226 const struct wmfw_adsp1_sizes *adsp1_sizes;
1227 const struct wmfw_adsp2_sizes *adsp2_sizes;
1228 const struct wmfw_footer *footer;
1229 const struct wmfw_region *region;
1230 const struct wm_adsp_region *mem;
1231 const char *region_name;
1232 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +08001233 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +09001234 unsigned int reg;
1235 int regions = 0;
1236 int ret, offset, type, sizes;
1237
1238 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1239 if (file == NULL)
1240 return -ENOMEM;
1241
Mark Brown1023dbd2013-01-11 22:58:28 +00001242 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
1243 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001244 file[PAGE_SIZE - 1] = '\0';
1245
1246 ret = request_firmware(&firmware, file, dsp->dev);
1247 if (ret != 0) {
1248 adsp_err(dsp, "Failed to request '%s'\n", file);
1249 goto out;
1250 }
1251 ret = -EINVAL;
1252
1253 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1254 if (pos >= firmware->size) {
1255 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1256 file, firmware->size);
1257 goto out_fw;
1258 }
1259
Charles Keepax7585a5b2015-12-08 16:08:25 +00001260 header = (void *)&firmware->data[0];
Mark Brown2159ad92012-10-11 11:54:02 +09001261
1262 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
1263 adsp_err(dsp, "%s: invalid magic\n", file);
1264 goto out_fw;
1265 }
1266
Charles Keepax23237362015-04-13 13:28:02 +01001267 switch (header->ver) {
1268 case 0:
Charles Keepaxc61e59f2015-04-13 13:28:05 +01001269 adsp_warn(dsp, "%s: Depreciated file format %d\n",
1270 file, header->ver);
1271 break;
Charles Keepax23237362015-04-13 13:28:02 +01001272 case 1:
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001273 case 2:
Charles Keepax23237362015-04-13 13:28:02 +01001274 break;
1275 default:
Mark Brown2159ad92012-10-11 11:54:02 +09001276 adsp_err(dsp, "%s: unknown file format %d\n",
1277 file, header->ver);
1278 goto out_fw;
1279 }
Charles Keepax23237362015-04-13 13:28:02 +01001280
Dimitris Papastamos36269922013-11-01 15:56:57 +00001281 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Charles Keepax23237362015-04-13 13:28:02 +01001282 dsp->fw_ver = header->ver;
Mark Brown2159ad92012-10-11 11:54:02 +09001283
1284 if (header->core != dsp->type) {
1285 adsp_err(dsp, "%s: invalid core %d != %d\n",
1286 file, header->core, dsp->type);
1287 goto out_fw;
1288 }
1289
1290 switch (dsp->type) {
1291 case WMFW_ADSP1:
1292 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1293 adsp1_sizes = (void *)&(header[1]);
1294 footer = (void *)&(adsp1_sizes[1]);
1295 sizes = sizeof(*adsp1_sizes);
1296
1297 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
1298 file, le32_to_cpu(adsp1_sizes->dm),
1299 le32_to_cpu(adsp1_sizes->pm),
1300 le32_to_cpu(adsp1_sizes->zm));
1301 break;
1302
1303 case WMFW_ADSP2:
1304 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
1305 adsp2_sizes = (void *)&(header[1]);
1306 footer = (void *)&(adsp2_sizes[1]);
1307 sizes = sizeof(*adsp2_sizes);
1308
1309 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
1310 file, le32_to_cpu(adsp2_sizes->xm),
1311 le32_to_cpu(adsp2_sizes->ym),
1312 le32_to_cpu(adsp2_sizes->pm),
1313 le32_to_cpu(adsp2_sizes->zm));
1314 break;
1315
1316 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +01001317 WARN(1, "Unknown DSP type");
Mark Brown2159ad92012-10-11 11:54:02 +09001318 goto out_fw;
1319 }
1320
1321 if (le32_to_cpu(header->len) != sizeof(*header) +
1322 sizes + sizeof(*footer)) {
1323 adsp_err(dsp, "%s: unexpected header length %d\n",
1324 file, le32_to_cpu(header->len));
1325 goto out_fw;
1326 }
1327
1328 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1329 le64_to_cpu(footer->timestamp));
1330
1331 while (pos < firmware->size &&
1332 pos - firmware->size > sizeof(*region)) {
1333 region = (void *)&(firmware->data[pos]);
1334 region_name = "Unknown";
1335 reg = 0;
1336 text = NULL;
1337 offset = le32_to_cpu(region->offset) & 0xffffff;
1338 type = be32_to_cpu(region->type) & 0xff;
1339 mem = wm_adsp_find_region(dsp, type);
Charles Keepax7585a5b2015-12-08 16:08:25 +00001340
Mark Brown2159ad92012-10-11 11:54:02 +09001341 switch (type) {
1342 case WMFW_NAME_TEXT:
1343 region_name = "Firmware name";
1344 text = kzalloc(le32_to_cpu(region->len) + 1,
1345 GFP_KERNEL);
1346 break;
Charles Keepax23237362015-04-13 13:28:02 +01001347 case WMFW_ALGORITHM_DATA:
1348 region_name = "Algorithm";
1349 ret = wm_adsp_parse_coeff(dsp, region);
1350 if (ret != 0)
1351 goto out_fw;
1352 break;
Mark Brown2159ad92012-10-11 11:54:02 +09001353 case WMFW_INFO_TEXT:
1354 region_name = "Information";
1355 text = kzalloc(le32_to_cpu(region->len) + 1,
1356 GFP_KERNEL);
1357 break;
1358 case WMFW_ABSOLUTE:
1359 region_name = "Absolute";
1360 reg = offset;
1361 break;
1362 case WMFW_ADSP1_PM:
Mark Brown2159ad92012-10-11 11:54:02 +09001363 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001364 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001365 break;
1366 case WMFW_ADSP1_DM:
Mark Brown2159ad92012-10-11 11:54:02 +09001367 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001368 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001369 break;
1370 case WMFW_ADSP2_XM:
Mark Brown2159ad92012-10-11 11:54:02 +09001371 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001372 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001373 break;
1374 case WMFW_ADSP2_YM:
Mark Brown2159ad92012-10-11 11:54:02 +09001375 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001376 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001377 break;
1378 case WMFW_ADSP1_ZM:
Mark Brown2159ad92012-10-11 11:54:02 +09001379 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001380 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001381 break;
1382 default:
1383 adsp_warn(dsp,
1384 "%s.%d: Unknown region type %x at %d(%x)\n",
1385 file, regions, type, pos, pos);
1386 break;
1387 }
1388
1389 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1390 regions, le32_to_cpu(region->len), offset,
1391 region_name);
1392
1393 if (text) {
1394 memcpy(text, region->data, le32_to_cpu(region->len));
1395 adsp_info(dsp, "%s: %s\n", file, text);
1396 kfree(text);
1397 }
1398
1399 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001400 buf = wm_adsp_buf_alloc(region->data,
1401 le32_to_cpu(region->len),
1402 &buf_list);
1403 if (!buf) {
1404 adsp_err(dsp, "Out of memory\n");
1405 ret = -ENOMEM;
1406 goto out_fw;
1407 }
Mark Browna76fefa2013-01-07 19:03:17 +00001408
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001409 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1410 le32_to_cpu(region->len));
1411 if (ret != 0) {
1412 adsp_err(dsp,
1413 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1414 file, regions,
1415 le32_to_cpu(region->len), offset,
1416 region_name, ret);
1417 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001418 }
1419 }
1420
1421 pos += le32_to_cpu(region->len) + sizeof(*region);
1422 regions++;
1423 }
Mark Browncf17c832013-01-30 14:37:23 +08001424
1425 ret = regmap_async_complete(regmap);
1426 if (ret != 0) {
1427 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1428 goto out_fw;
1429 }
1430
Mark Brown2159ad92012-10-11 11:54:02 +09001431 if (pos > firmware->size)
1432 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1433 file, regions, pos - firmware->size);
1434
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001435 wm_adsp_debugfs_save_wmfwname(dsp, file);
1436
Mark Brown2159ad92012-10-11 11:54:02 +09001437out_fw:
Mark Browncf17c832013-01-30 14:37:23 +08001438 regmap_async_complete(regmap);
1439 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001440 release_firmware(firmware);
1441out:
1442 kfree(file);
1443
1444 return ret;
1445}
1446
Charles Keepax23237362015-04-13 13:28:02 +01001447static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
1448 const struct wm_adsp_alg_region *alg_region)
1449{
1450 struct wm_coeff_ctl *ctl;
1451
1452 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1453 if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
1454 alg_region->alg == ctl->alg_region.alg &&
1455 alg_region->type == ctl->alg_region.type) {
1456 ctl->alg_region.base = alg_region->base;
1457 }
1458 }
1459}
1460
Charles Keepax3809f002015-04-13 13:27:54 +01001461static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepaxb618a1852015-04-13 13:27:53 +01001462 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +01001463{
Charles Keepaxb618a1852015-04-13 13:27:53 +01001464 void *alg;
1465 int ret;
Mark Browndb405172012-10-26 19:30:40 +01001466 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +01001467
Charles Keepax3809f002015-04-13 13:27:54 +01001468 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +01001469 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +01001470 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +01001471 }
1472
Charles Keepax3809f002015-04-13 13:27:54 +01001473 if (n_algs > 1024) {
1474 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001475 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +00001476 }
1477
Mark Browndb405172012-10-26 19:30:40 +01001478 /* Read the terminator first to validate the length */
Charles Keepaxb618a1852015-04-13 13:27:53 +01001479 ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +01001480 if (ret != 0) {
1481 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1482 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001483 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001484 }
1485
1486 if (be32_to_cpu(val) != 0xbedead)
1487 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
Charles Keepaxb618a1852015-04-13 13:27:53 +01001488 pos + len, be32_to_cpu(val));
Mark Browndb405172012-10-26 19:30:40 +01001489
Charles Keepaxb618a1852015-04-13 13:27:53 +01001490 alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001491 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001492 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +01001493
Charles Keepaxb618a1852015-04-13 13:27:53 +01001494 ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
Mark Browndb405172012-10-26 19:30:40 +01001495 if (ret != 0) {
1496 adsp_err(dsp, "Failed to read algorithm list: %d\n",
1497 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001498 kfree(alg);
1499 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001500 }
1501
Charles Keepaxb618a1852015-04-13 13:27:53 +01001502 return alg;
1503}
1504
Charles Keepax14197092015-12-15 11:29:43 +00001505static struct wm_adsp_alg_region *
1506 wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id)
1507{
1508 struct wm_adsp_alg_region *alg_region;
1509
1510 list_for_each_entry(alg_region, &dsp->alg_regions, list) {
1511 if (id == alg_region->alg && type == alg_region->type)
1512 return alg_region;
1513 }
1514
1515 return NULL;
1516}
1517
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001518static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
1519 int type, __be32 id,
1520 __be32 base)
1521{
1522 struct wm_adsp_alg_region *alg_region;
1523
1524 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1525 if (!alg_region)
1526 return ERR_PTR(-ENOMEM);
1527
1528 alg_region->type = type;
1529 alg_region->alg = be32_to_cpu(id);
1530 alg_region->base = be32_to_cpu(base);
1531
1532 list_add_tail(&alg_region->list, &dsp->alg_regions);
1533
Charles Keepax23237362015-04-13 13:28:02 +01001534 if (dsp->fw_ver > 0)
1535 wm_adsp_ctl_fixup_base(dsp, alg_region);
1536
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001537 return alg_region;
1538}
1539
Charles Keepaxb618a1852015-04-13 13:27:53 +01001540static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
1541{
1542 struct wmfw_adsp1_id_hdr adsp1_id;
1543 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001544 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001545 const struct wm_adsp_region *mem;
1546 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001547 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001548 int i, ret;
1549
1550 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
1551 if (WARN_ON(!mem))
1552 return -EINVAL;
1553
1554 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
1555 sizeof(adsp1_id));
1556 if (ret != 0) {
1557 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1558 ret);
1559 return ret;
1560 }
1561
Charles Keepax3809f002015-04-13 13:27:54 +01001562 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001563 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
1564 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1565 dsp->fw_id,
1566 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
1567 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
1568 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001569 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001570
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001571 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1572 adsp1_id.fw.id, adsp1_id.zm);
1573 if (IS_ERR(alg_region))
1574 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001575
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001576 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1577 adsp1_id.fw.id, adsp1_id.dm);
1578 if (IS_ERR(alg_region))
1579 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001580
1581 pos = sizeof(adsp1_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001582 len = (sizeof(*adsp1_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001583
Charles Keepax3809f002015-04-13 13:27:54 +01001584 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001585 if (IS_ERR(adsp1_alg))
1586 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +01001587
Charles Keepax3809f002015-04-13 13:27:54 +01001588 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001589 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
1590 i, be32_to_cpu(adsp1_alg[i].alg.id),
1591 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1592 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
1593 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1594 be32_to_cpu(adsp1_alg[i].dm),
1595 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +00001596
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001597 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1598 adsp1_alg[i].alg.id,
1599 adsp1_alg[i].dm);
1600 if (IS_ERR(alg_region)) {
1601 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001602 goto out;
1603 }
Charles Keepax23237362015-04-13 13:28:02 +01001604 if (dsp->fw_ver == 0) {
1605 if (i + 1 < n_algs) {
1606 len = be32_to_cpu(adsp1_alg[i + 1].dm);
1607 len -= be32_to_cpu(adsp1_alg[i].dm);
1608 len *= 4;
1609 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001610 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001611 } else {
1612 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1613 be32_to_cpu(adsp1_alg[i].alg.id));
1614 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001615 }
Mark Brown471f4882013-01-08 16:09:31 +00001616
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001617 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1618 adsp1_alg[i].alg.id,
1619 adsp1_alg[i].zm);
1620 if (IS_ERR(alg_region)) {
1621 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001622 goto out;
1623 }
Charles Keepax23237362015-04-13 13:28:02 +01001624 if (dsp->fw_ver == 0) {
1625 if (i + 1 < n_algs) {
1626 len = be32_to_cpu(adsp1_alg[i + 1].zm);
1627 len -= be32_to_cpu(adsp1_alg[i].zm);
1628 len *= 4;
1629 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001630 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001631 } else {
1632 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1633 be32_to_cpu(adsp1_alg[i].alg.id));
1634 }
Mark Browndb405172012-10-26 19:30:40 +01001635 }
1636 }
1637
1638out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01001639 kfree(adsp1_alg);
1640 return ret;
1641}
1642
1643static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
1644{
1645 struct wmfw_adsp2_id_hdr adsp2_id;
1646 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001647 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001648 const struct wm_adsp_region *mem;
1649 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001650 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001651 int i, ret;
1652
1653 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
1654 if (WARN_ON(!mem))
1655 return -EINVAL;
1656
1657 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
1658 sizeof(adsp2_id));
1659 if (ret != 0) {
1660 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1661 ret);
1662 return ret;
1663 }
1664
Charles Keepax3809f002015-04-13 13:27:54 +01001665 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001666 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001667 dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001668 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1669 dsp->fw_id,
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001670 (dsp->fw_id_version & 0xff0000) >> 16,
1671 (dsp->fw_id_version & 0xff00) >> 8,
1672 dsp->fw_id_version & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001673 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001674
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001675 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1676 adsp2_id.fw.id, adsp2_id.xm);
1677 if (IS_ERR(alg_region))
1678 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001679
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001680 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1681 adsp2_id.fw.id, adsp2_id.ym);
1682 if (IS_ERR(alg_region))
1683 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001684
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001685 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1686 adsp2_id.fw.id, adsp2_id.zm);
1687 if (IS_ERR(alg_region))
1688 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001689
1690 pos = sizeof(adsp2_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001691 len = (sizeof(*adsp2_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001692
Charles Keepax3809f002015-04-13 13:27:54 +01001693 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001694 if (IS_ERR(adsp2_alg))
1695 return PTR_ERR(adsp2_alg);
1696
Charles Keepax3809f002015-04-13 13:27:54 +01001697 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001698 adsp_info(dsp,
1699 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
1700 i, be32_to_cpu(adsp2_alg[i].alg.id),
1701 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1702 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
1703 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1704 be32_to_cpu(adsp2_alg[i].xm),
1705 be32_to_cpu(adsp2_alg[i].ym),
1706 be32_to_cpu(adsp2_alg[i].zm));
1707
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001708 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1709 adsp2_alg[i].alg.id,
1710 adsp2_alg[i].xm);
1711 if (IS_ERR(alg_region)) {
1712 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001713 goto out;
1714 }
Charles Keepax23237362015-04-13 13:28:02 +01001715 if (dsp->fw_ver == 0) {
1716 if (i + 1 < n_algs) {
1717 len = be32_to_cpu(adsp2_alg[i + 1].xm);
1718 len -= be32_to_cpu(adsp2_alg[i].xm);
1719 len *= 4;
1720 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001721 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001722 } else {
1723 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1724 be32_to_cpu(adsp2_alg[i].alg.id));
1725 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001726 }
1727
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001728 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1729 adsp2_alg[i].alg.id,
1730 adsp2_alg[i].ym);
1731 if (IS_ERR(alg_region)) {
1732 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001733 goto out;
1734 }
Charles Keepax23237362015-04-13 13:28:02 +01001735 if (dsp->fw_ver == 0) {
1736 if (i + 1 < n_algs) {
1737 len = be32_to_cpu(adsp2_alg[i + 1].ym);
1738 len -= be32_to_cpu(adsp2_alg[i].ym);
1739 len *= 4;
1740 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001741 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001742 } else {
1743 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1744 be32_to_cpu(adsp2_alg[i].alg.id));
1745 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001746 }
1747
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001748 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1749 adsp2_alg[i].alg.id,
1750 adsp2_alg[i].zm);
1751 if (IS_ERR(alg_region)) {
1752 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001753 goto out;
1754 }
Charles Keepax23237362015-04-13 13:28:02 +01001755 if (dsp->fw_ver == 0) {
1756 if (i + 1 < n_algs) {
1757 len = be32_to_cpu(adsp2_alg[i + 1].zm);
1758 len -= be32_to_cpu(adsp2_alg[i].zm);
1759 len *= 4;
1760 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001761 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001762 } else {
1763 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1764 be32_to_cpu(adsp2_alg[i].alg.id));
1765 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001766 }
1767 }
1768
1769out:
1770 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01001771 return ret;
1772}
1773
Mark Brown2159ad92012-10-11 11:54:02 +09001774static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1775{
Mark Browncf17c832013-01-30 14:37:23 +08001776 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001777 struct regmap *regmap = dsp->regmap;
1778 struct wmfw_coeff_hdr *hdr;
1779 struct wmfw_coeff_item *blk;
1780 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001781 const struct wm_adsp_region *mem;
1782 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad92012-10-11 11:54:02 +09001783 const char *region_name;
1784 int ret, pos, blocks, type, offset, reg;
1785 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001786 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +09001787
1788 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1789 if (file == NULL)
1790 return -ENOMEM;
1791
Mark Brown1023dbd2013-01-11 22:58:28 +00001792 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1793 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001794 file[PAGE_SIZE - 1] = '\0';
1795
1796 ret = request_firmware(&firmware, file, dsp->dev);
1797 if (ret != 0) {
1798 adsp_warn(dsp, "Failed to request '%s'\n", file);
1799 ret = 0;
1800 goto out;
1801 }
1802 ret = -EINVAL;
1803
1804 if (sizeof(*hdr) >= firmware->size) {
1805 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1806 file, firmware->size);
1807 goto out_fw;
1808 }
1809
Charles Keepax7585a5b2015-12-08 16:08:25 +00001810 hdr = (void *)&firmware->data[0];
Mark Brown2159ad92012-10-11 11:54:02 +09001811 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1812 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001813 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001814 }
1815
Mark Brownc7123262013-01-16 16:59:04 +09001816 switch (be32_to_cpu(hdr->rev) & 0xff) {
1817 case 1:
1818 break;
1819 default:
1820 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1821 file, be32_to_cpu(hdr->rev) & 0xff);
1822 ret = -EINVAL;
1823 goto out_fw;
1824 }
1825
Mark Brown2159ad92012-10-11 11:54:02 +09001826 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1827 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1828 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1829 le32_to_cpu(hdr->ver) & 0xff);
1830
1831 pos = le32_to_cpu(hdr->len);
1832
1833 blocks = 0;
1834 while (pos < firmware->size &&
1835 pos - firmware->size > sizeof(*blk)) {
Charles Keepax7585a5b2015-12-08 16:08:25 +00001836 blk = (void *)(&firmware->data[pos]);
Mark Brown2159ad92012-10-11 11:54:02 +09001837
Mark Brownc7123262013-01-16 16:59:04 +09001838 type = le16_to_cpu(blk->type);
1839 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001840
1841 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1842 file, blocks, le32_to_cpu(blk->id),
1843 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1844 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1845 le32_to_cpu(blk->ver) & 0xff);
1846 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1847 file, blocks, le32_to_cpu(blk->len), offset, type);
1848
1849 reg = 0;
1850 region_name = "Unknown";
1851 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001852 case (WMFW_NAME_TEXT << 8):
1853 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad92012-10-11 11:54:02 +09001854 break;
Mark Brownc7123262013-01-16 16:59:04 +09001855 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001856 /*
1857 * Old files may use this for global
1858 * coefficients.
1859 */
1860 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1861 offset == 0) {
1862 region_name = "global coefficients";
1863 mem = wm_adsp_find_region(dsp, type);
1864 if (!mem) {
1865 adsp_err(dsp, "No ZM\n");
1866 break;
1867 }
1868 reg = wm_adsp_region_to_reg(mem, 0);
1869
1870 } else {
1871 region_name = "register";
1872 reg = offset;
1873 }
Mark Brown2159ad92012-10-11 11:54:02 +09001874 break;
Mark Brown471f4882013-01-08 16:09:31 +00001875
1876 case WMFW_ADSP1_DM:
1877 case WMFW_ADSP1_ZM:
1878 case WMFW_ADSP2_XM:
1879 case WMFW_ADSP2_YM:
1880 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1881 file, blocks, le32_to_cpu(blk->len),
1882 type, le32_to_cpu(blk->id));
1883
1884 mem = wm_adsp_find_region(dsp, type);
1885 if (!mem) {
1886 adsp_err(dsp, "No base for region %x\n", type);
1887 break;
1888 }
1889
Charles Keepax14197092015-12-15 11:29:43 +00001890 alg_region = wm_adsp_find_alg_region(dsp, type,
1891 le32_to_cpu(blk->id));
1892 if (alg_region) {
1893 reg = alg_region->base;
1894 reg = wm_adsp_region_to_reg(mem, reg);
1895 reg += offset;
1896 } else {
Mark Brown471f4882013-01-08 16:09:31 +00001897 adsp_err(dsp, "No %x for algorithm %x\n",
1898 type, le32_to_cpu(blk->id));
Charles Keepax14197092015-12-15 11:29:43 +00001899 }
Mark Brown471f4882013-01-08 16:09:31 +00001900 break;
1901
Mark Brown2159ad92012-10-11 11:54:02 +09001902 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001903 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1904 file, blocks, type, pos);
Mark Brown2159ad92012-10-11 11:54:02 +09001905 break;
1906 }
1907
1908 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001909 buf = wm_adsp_buf_alloc(blk->data,
1910 le32_to_cpu(blk->len),
1911 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001912 if (!buf) {
1913 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001914 ret = -ENOMEM;
1915 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001916 }
1917
Mark Brown20da6d52013-01-12 19:58:17 +00001918 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1919 file, blocks, le32_to_cpu(blk->len),
1920 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001921 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1922 le32_to_cpu(blk->len));
Mark Brown2159ad92012-10-11 11:54:02 +09001923 if (ret != 0) {
1924 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00001925 "%s.%d: Failed to write to %x in %s: %d\n",
1926 file, blocks, reg, region_name, ret);
Mark Brown2159ad92012-10-11 11:54:02 +09001927 }
1928 }
1929
Charles Keepaxbe951012015-02-16 15:25:49 +00001930 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad92012-10-11 11:54:02 +09001931 blocks++;
1932 }
1933
Mark Browncf17c832013-01-30 14:37:23 +08001934 ret = regmap_async_complete(regmap);
1935 if (ret != 0)
1936 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1937
Mark Brown2159ad92012-10-11 11:54:02 +09001938 if (pos > firmware->size)
1939 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1940 file, blocks, pos - firmware->size);
1941
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001942 wm_adsp_debugfs_save_binname(dsp, file);
1943
Mark Brown2159ad92012-10-11 11:54:02 +09001944out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00001945 regmap_async_complete(regmap);
Mark Brown2159ad92012-10-11 11:54:02 +09001946 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001947 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001948out:
1949 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001950 return ret;
Mark Brown2159ad92012-10-11 11:54:02 +09001951}
1952
Charles Keepax3809f002015-04-13 13:27:54 +01001953int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09001954{
Charles Keepax3809f002015-04-13 13:27:54 +01001955 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09001956
Charles Keepax078e7182015-12-08 16:08:26 +00001957 mutex_init(&dsp->pwr_lock);
1958
Mark Brown5e7a7a22013-01-16 10:03:56 +09001959 return 0;
1960}
1961EXPORT_SYMBOL_GPL(wm_adsp1_init);
1962
Mark Brown2159ad92012-10-11 11:54:02 +09001963int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1964 struct snd_kcontrol *kcontrol,
1965 int event)
1966{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001967 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09001968 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1969 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001970 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001971 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001972 int ret;
Charles Keepax7585a5b2015-12-08 16:08:25 +00001973 unsigned int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001974
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001975 dsp->card = codec->component.card;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001976
Charles Keepax078e7182015-12-08 16:08:26 +00001977 mutex_lock(&dsp->pwr_lock);
1978
Mark Brown2159ad92012-10-11 11:54:02 +09001979 switch (event) {
1980 case SND_SOC_DAPM_POST_PMU:
1981 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1982 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1983
Chris Rattray94e205b2013-01-18 08:43:09 +00001984 /*
1985 * For simplicity set the DSP clock rate to be the
1986 * SYSCLK rate rather than making it configurable.
1987 */
Charles Keepax7585a5b2015-12-08 16:08:25 +00001988 if (dsp->sysclk_reg) {
Chris Rattray94e205b2013-01-18 08:43:09 +00001989 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
1990 if (ret != 0) {
1991 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1992 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00001993 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00001994 }
1995
1996 val = (val & dsp->sysclk_mask)
1997 >> dsp->sysclk_shift;
1998
1999 ret = regmap_update_bits(dsp->regmap,
2000 dsp->base + ADSP1_CONTROL_31,
2001 ADSP1_CLK_SEL_MASK, val);
2002 if (ret != 0) {
2003 adsp_err(dsp, "Failed to set clock rate: %d\n",
2004 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002005 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002006 }
2007 }
2008
Mark Brown2159ad92012-10-11 11:54:02 +09002009 ret = wm_adsp_load(dsp);
2010 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002011 goto err_ena;
Mark Brown2159ad92012-10-11 11:54:02 +09002012
Charles Keepaxb618a1852015-04-13 13:27:53 +01002013 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01002014 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002015 goto err_ena;
Mark Browndb405172012-10-26 19:30:40 +01002016
Mark Brown2159ad92012-10-11 11:54:02 +09002017 ret = wm_adsp_load_coeff(dsp);
2018 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002019 goto err_ena;
Mark Brown2159ad92012-10-11 11:54:02 +09002020
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002021 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002022 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002023 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002024 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002025
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002026 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002027 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002028 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002029 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002030
Mark Brown2159ad92012-10-11 11:54:02 +09002031 /* Start the core running */
2032 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2033 ADSP1_CORE_ENA | ADSP1_START,
2034 ADSP1_CORE_ENA | ADSP1_START);
2035 break;
2036
2037 case SND_SOC_DAPM_PRE_PMD:
2038 /* Halt the core */
2039 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2040 ADSP1_CORE_ENA | ADSP1_START, 0);
2041
2042 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
2043 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
2044
2045 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2046 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002047
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002048 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002049 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00002050
2051 while (!list_empty(&dsp->alg_regions)) {
2052 alg_region = list_first_entry(&dsp->alg_regions,
2053 struct wm_adsp_alg_region,
2054 list);
2055 list_del(&alg_region->list);
2056 kfree(alg_region);
2057 }
Mark Brown2159ad92012-10-11 11:54:02 +09002058 break;
2059
2060 default:
2061 break;
2062 }
2063
Charles Keepax078e7182015-12-08 16:08:26 +00002064 mutex_unlock(&dsp->pwr_lock);
2065
Mark Brown2159ad92012-10-11 11:54:02 +09002066 return 0;
2067
Charles Keepax078e7182015-12-08 16:08:26 +00002068err_ena:
Mark Brown2159ad92012-10-11 11:54:02 +09002069 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2070 ADSP1_SYS_ENA, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002071err_mutex:
2072 mutex_unlock(&dsp->pwr_lock);
2073
Mark Brown2159ad92012-10-11 11:54:02 +09002074 return ret;
2075}
2076EXPORT_SYMBOL_GPL(wm_adsp1_event);
2077
2078static int wm_adsp2_ena(struct wm_adsp *dsp)
2079{
2080 unsigned int val;
2081 int ret, count;
2082
Mark Brown1552c322013-11-28 18:11:38 +00002083 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
2084 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
Mark Brown2159ad92012-10-11 11:54:02 +09002085 if (ret != 0)
2086 return ret;
2087
2088 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00002089 for (count = 0; count < 10; ++count) {
Mark Brown2159ad92012-10-11 11:54:02 +09002090 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
2091 &val);
2092 if (ret != 0)
2093 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00002094
2095 if (val & ADSP2_RAM_RDY)
2096 break;
2097
2098 msleep(1);
2099 }
Mark Brown2159ad92012-10-11 11:54:02 +09002100
2101 if (!(val & ADSP2_RAM_RDY)) {
2102 adsp_err(dsp, "Failed to start DSP RAM\n");
2103 return -EBUSY;
2104 }
2105
2106 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad92012-10-11 11:54:02 +09002107
2108 return 0;
2109}
2110
Charles Keepax18b1a902014-01-09 09:06:54 +00002111static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002112{
2113 struct wm_adsp *dsp = container_of(work,
2114 struct wm_adsp,
2115 boot_work);
2116 int ret;
2117 unsigned int val;
2118
Charles Keepax078e7182015-12-08 16:08:26 +00002119 mutex_lock(&dsp->pwr_lock);
2120
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002121 /*
2122 * For simplicity set the DSP clock rate to be the
2123 * SYSCLK rate rather than making it configurable.
2124 */
2125 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
2126 if (ret != 0) {
2127 adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002128 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002129 }
2130 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
2131 >> ARIZONA_SYSCLK_FREQ_SHIFT;
2132
2133 ret = regmap_update_bits_async(dsp->regmap,
2134 dsp->base + ADSP2_CLOCKING,
2135 ADSP2_CLK_SEL_MASK, val);
2136 if (ret != 0) {
2137 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002138 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002139 }
2140
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002141 ret = wm_adsp2_ena(dsp);
2142 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002143 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002144
2145 ret = wm_adsp_load(dsp);
2146 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002147 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002148
Charles Keepaxb618a1852015-04-13 13:27:53 +01002149 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002150 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002151 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002152
2153 ret = wm_adsp_load_coeff(dsp);
2154 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002155 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002156
2157 /* Initialize caches for enabled and unset controls */
2158 ret = wm_coeff_init_control_caches(dsp);
2159 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002160 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002161
2162 /* Sync set controls */
2163 ret = wm_coeff_sync_controls(dsp);
2164 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002165 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002166
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002167 dsp->running = true;
2168
Charles Keepax078e7182015-12-08 16:08:26 +00002169 mutex_unlock(&dsp->pwr_lock);
2170
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002171 return;
2172
Charles Keepax078e7182015-12-08 16:08:26 +00002173err_ena:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002174 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2175 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002176err_mutex:
2177 mutex_unlock(&dsp->pwr_lock);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002178}
2179
Charles Keepax12db5ed2014-01-08 17:42:19 +00002180int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
2181 struct snd_kcontrol *kcontrol, int event)
2182{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002183 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002184 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2185 struct wm_adsp *dsp = &dsps[w->shift];
2186
Lars-Peter Clausen00200102014-07-17 22:01:07 +02002187 dsp->card = codec->component.card;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002188
2189 switch (event) {
2190 case SND_SOC_DAPM_PRE_PMU:
2191 queue_work(system_unbound_wq, &dsp->boot_work);
2192 break;
2193 default:
2194 break;
Charles Keepaxcab27252014-04-17 13:42:54 +01002195 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00002196
2197 return 0;
2198}
2199EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
2200
Mark Brown2159ad92012-10-11 11:54:02 +09002201int wm_adsp2_event(struct snd_soc_dapm_widget *w,
2202 struct snd_kcontrol *kcontrol, int event)
2203{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002204 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09002205 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2206 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00002207 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002208 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09002209 int ret;
2210
2211 switch (event) {
2212 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002213 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09002214
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002215 if (!dsp->running)
2216 return -EIO;
Mark Browndd49e2c2012-12-02 21:50:46 +09002217
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002218 ret = regmap_update_bits(dsp->regmap,
2219 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00002220 ADSP2_CORE_ENA | ADSP2_START,
2221 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +09002222 if (ret != 0)
2223 goto err;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002224
2225 if (wm_adsp_fw[dsp->fw].num_caps != 0)
2226 ret = wm_adsp_buffer_init(dsp);
2227
Mark Brown2159ad92012-10-11 11:54:02 +09002228 break;
2229
2230 case SND_SOC_DAPM_PRE_PMD:
Richard Fitzgerald10337b02015-05-29 10:23:07 +01002231 /* Log firmware state, it can be useful for analysis */
2232 wm_adsp2_show_fw_status(dsp);
2233
Charles Keepax078e7182015-12-08 16:08:26 +00002234 mutex_lock(&dsp->pwr_lock);
2235
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002236 wm_adsp_debugfs_clear(dsp);
2237
2238 dsp->fw_id = 0;
2239 dsp->fw_id_version = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +00002240 dsp->running = false;
2241
Mark Brown2159ad92012-10-11 11:54:02 +09002242 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002243 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
2244 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00002245
Mark Brown2d30b572013-01-28 20:18:17 +08002246 /* Make sure DMAs are quiesced */
2247 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2248 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
2249 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
2250
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002251 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002252 ctl->enabled = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002253
Mark Brown471f4882013-01-08 16:09:31 +00002254 while (!list_empty(&dsp->alg_regions)) {
2255 alg_region = list_first_entry(&dsp->alg_regions,
2256 struct wm_adsp_alg_region,
2257 list);
2258 list_del(&alg_region->list);
2259 kfree(alg_region);
2260 }
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00002261
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002262 if (wm_adsp_fw[dsp->fw].num_caps != 0)
2263 wm_adsp_buffer_free(dsp);
2264
Charles Keepax078e7182015-12-08 16:08:26 +00002265 mutex_unlock(&dsp->pwr_lock);
2266
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00002267 adsp_dbg(dsp, "Shutdown complete\n");
Mark Brown2159ad92012-10-11 11:54:02 +09002268 break;
2269
2270 default:
2271 break;
2272 }
2273
2274 return 0;
2275err:
2276 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002277 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +09002278 return ret;
2279}
2280EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00002281
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002282int wm_adsp2_codec_probe(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2283{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002284 wm_adsp2_init_debugfs(dsp, codec);
2285
Richard Fitzgerald218e5082015-06-11 11:32:31 +01002286 return snd_soc_add_codec_controls(codec,
Richard Fitzgerald336d0442015-06-18 13:43:19 +01002287 &wm_adsp_fw_controls[dsp->num - 1],
2288 1);
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002289}
2290EXPORT_SYMBOL_GPL(wm_adsp2_codec_probe);
2291
2292int wm_adsp2_codec_remove(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2293{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002294 wm_adsp2_cleanup_debugfs(dsp);
2295
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002296 return 0;
2297}
2298EXPORT_SYMBOL_GPL(wm_adsp2_codec_remove);
2299
Richard Fitzgerald81ac58b2015-06-02 11:53:34 +01002300int wm_adsp2_init(struct wm_adsp *dsp)
Mark Brown973838a2012-11-28 17:20:32 +00002301{
2302 int ret;
2303
Mark Brown10a2b662012-12-02 21:37:00 +09002304 /*
2305 * Disable the DSP memory by default when in reset for a small
2306 * power saving.
2307 */
Charles Keepax3809f002015-04-13 13:27:54 +01002308 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Brown10a2b662012-12-02 21:37:00 +09002309 ADSP2_MEM_ENA, 0);
2310 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01002311 adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
Mark Brown10a2b662012-12-02 21:37:00 +09002312 return ret;
2313 }
2314
Charles Keepax3809f002015-04-13 13:27:54 +01002315 INIT_LIST_HEAD(&dsp->alg_regions);
2316 INIT_LIST_HEAD(&dsp->ctl_list);
2317 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002318
Charles Keepax078e7182015-12-08 16:08:26 +00002319 mutex_init(&dsp->pwr_lock);
2320
Mark Brown973838a2012-11-28 17:20:32 +00002321 return 0;
2322}
2323EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05302324
Charles Keepax406abc92015-12-15 11:29:45 +00002325int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream)
2326{
2327 struct wm_adsp_compr *compr;
2328 int ret = 0;
2329
2330 mutex_lock(&dsp->pwr_lock);
2331
2332 if (wm_adsp_fw[dsp->fw].num_caps == 0) {
2333 adsp_err(dsp, "Firmware does not support compressed API\n");
2334 ret = -ENXIO;
2335 goto out;
2336 }
2337
2338 if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) {
2339 adsp_err(dsp, "Firmware does not support stream direction\n");
2340 ret = -EINVAL;
2341 goto out;
2342 }
2343
2344 compr = kzalloc(sizeof(*compr), GFP_KERNEL);
2345 if (!compr) {
2346 ret = -ENOMEM;
2347 goto out;
2348 }
2349
2350 compr->dsp = dsp;
2351 compr->stream = stream;
2352
2353 dsp->compr = compr;
2354
2355 stream->runtime->private_data = compr;
2356
2357out:
2358 mutex_unlock(&dsp->pwr_lock);
2359
2360 return ret;
2361}
2362EXPORT_SYMBOL_GPL(wm_adsp_compr_open);
2363
2364int wm_adsp_compr_free(struct snd_compr_stream *stream)
2365{
2366 struct wm_adsp_compr *compr = stream->runtime->private_data;
2367 struct wm_adsp *dsp = compr->dsp;
2368
2369 mutex_lock(&dsp->pwr_lock);
2370
2371 dsp->compr = NULL;
2372
2373 kfree(compr);
2374
2375 mutex_unlock(&dsp->pwr_lock);
2376
2377 return 0;
2378}
2379EXPORT_SYMBOL_GPL(wm_adsp_compr_free);
2380
2381static int wm_adsp_compr_check_params(struct snd_compr_stream *stream,
2382 struct snd_compr_params *params)
2383{
2384 struct wm_adsp_compr *compr = stream->runtime->private_data;
2385 struct wm_adsp *dsp = compr->dsp;
2386 const struct wm_adsp_fw_caps *caps;
2387 const struct snd_codec_desc *desc;
2388 int i, j;
2389
2390 if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE ||
2391 params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE ||
2392 params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS ||
2393 params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS ||
2394 params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) {
2395 adsp_err(dsp, "Invalid buffer fragsize=%d fragments=%d\n",
2396 params->buffer.fragment_size,
2397 params->buffer.fragments);
2398
2399 return -EINVAL;
2400 }
2401
2402 for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) {
2403 caps = &wm_adsp_fw[dsp->fw].caps[i];
2404 desc = &caps->desc;
2405
2406 if (caps->id != params->codec.id)
2407 continue;
2408
2409 if (stream->direction == SND_COMPRESS_PLAYBACK) {
2410 if (desc->max_ch < params->codec.ch_out)
2411 continue;
2412 } else {
2413 if (desc->max_ch < params->codec.ch_in)
2414 continue;
2415 }
2416
2417 if (!(desc->formats & (1 << params->codec.format)))
2418 continue;
2419
2420 for (j = 0; j < desc->num_sample_rates; ++j)
2421 if (desc->sample_rates[j] == params->codec.sample_rate)
2422 return 0;
2423 }
2424
2425 adsp_err(dsp, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n",
2426 params->codec.id, params->codec.ch_in, params->codec.ch_out,
2427 params->codec.sample_rate, params->codec.format);
2428 return -EINVAL;
2429}
2430
2431int wm_adsp_compr_set_params(struct snd_compr_stream *stream,
2432 struct snd_compr_params *params)
2433{
2434 struct wm_adsp_compr *compr = stream->runtime->private_data;
2435 int ret;
2436
2437 ret = wm_adsp_compr_check_params(stream, params);
2438 if (ret)
2439 return ret;
2440
2441 compr->size = params->buffer;
2442
2443 adsp_dbg(compr->dsp, "fragment_size=%d fragments=%d\n",
2444 compr->size.fragment_size, compr->size.fragments);
2445
2446 return 0;
2447}
2448EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params);
2449
2450int wm_adsp_compr_get_caps(struct snd_compr_stream *stream,
2451 struct snd_compr_caps *caps)
2452{
2453 struct wm_adsp_compr *compr = stream->runtime->private_data;
2454 int fw = compr->dsp->fw;
2455 int i;
2456
2457 if (wm_adsp_fw[fw].caps) {
2458 for (i = 0; i < wm_adsp_fw[fw].num_caps; i++)
2459 caps->codecs[i] = wm_adsp_fw[fw].caps[i].id;
2460
2461 caps->num_codecs = i;
2462 caps->direction = wm_adsp_fw[fw].compr_direction;
2463
2464 caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE;
2465 caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE;
2466 caps->min_fragments = WM_ADSP_MIN_FRAGMENTS;
2467 caps->max_fragments = WM_ADSP_MAX_FRAGMENTS;
2468 }
2469
2470 return 0;
2471}
2472EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps);
2473
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002474static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type,
2475 unsigned int mem_addr,
2476 unsigned int num_words, u32 *data)
2477{
2478 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
2479 unsigned int i, reg;
2480 int ret;
2481
2482 if (!mem)
2483 return -EINVAL;
2484
2485 reg = wm_adsp_region_to_reg(mem, mem_addr);
2486
2487 ret = regmap_raw_read(dsp->regmap, reg, data,
2488 sizeof(*data) * num_words);
2489 if (ret < 0)
2490 return ret;
2491
2492 for (i = 0; i < num_words; ++i)
2493 data[i] = be32_to_cpu(data[i]) & 0x00ffffffu;
2494
2495 return 0;
2496}
2497
2498static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type,
2499 unsigned int mem_addr, u32 *data)
2500{
2501 return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data);
2502}
2503
2504static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type,
2505 unsigned int mem_addr, u32 data)
2506{
2507 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
2508 unsigned int reg;
2509
2510 if (!mem)
2511 return -EINVAL;
2512
2513 reg = wm_adsp_region_to_reg(mem, mem_addr);
2514
2515 data = cpu_to_be32(data & 0x00ffffffu);
2516
2517 return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data));
2518}
2519
2520static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf,
2521 unsigned int field_offset, u32 *data)
2522{
2523 return wm_adsp_read_data_word(buf->dsp, WMFW_ADSP2_XM,
2524 buf->host_buf_ptr + field_offset, data);
2525}
2526
2527static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf,
2528 unsigned int field_offset, u32 data)
2529{
2530 return wm_adsp_write_data_word(buf->dsp, WMFW_ADSP2_XM,
2531 buf->host_buf_ptr + field_offset, data);
2532}
2533
2534static int wm_adsp_buffer_locate(struct wm_adsp_compr_buf *buf)
2535{
2536 struct wm_adsp_alg_region *alg_region;
2537 struct wm_adsp *dsp = buf->dsp;
2538 u32 xmalg, addr, magic;
2539 int i, ret;
2540
2541 alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id);
2542 xmalg = sizeof(struct wm_adsp_system_config_xm_hdr) / sizeof(__be32);
2543
2544 addr = alg_region->base + xmalg + ALG_XM_FIELD(magic);
2545 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic);
2546 if (ret < 0)
2547 return ret;
2548
2549 if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC)
2550 return -EINVAL;
2551
2552 addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr);
2553 for (i = 0; i < 5; ++i) {
2554 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr,
2555 &buf->host_buf_ptr);
2556 if (ret < 0)
2557 return ret;
2558
2559 if (buf->host_buf_ptr)
2560 break;
2561
2562 usleep_range(1000, 2000);
2563 }
2564
2565 if (!buf->host_buf_ptr)
2566 return -EIO;
2567
2568 adsp_dbg(dsp, "host_buf_ptr=%x\n", buf->host_buf_ptr);
2569
2570 return 0;
2571}
2572
2573static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf)
2574{
2575 const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps;
2576 struct wm_adsp_buffer_region *region;
2577 u32 offset = 0;
2578 int i, ret;
2579
2580 for (i = 0; i < caps->num_regions; ++i) {
2581 region = &buf->regions[i];
2582
2583 region->offset = offset;
2584 region->mem_type = caps->region_defs[i].mem_type;
2585
2586 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset,
2587 &region->base_addr);
2588 if (ret < 0)
2589 return ret;
2590
2591 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset,
2592 &offset);
2593 if (ret < 0)
2594 return ret;
2595
2596 region->cumulative_size = offset;
2597
2598 adsp_dbg(buf->dsp,
2599 "region=%d type=%d base=%04x off=%04x size=%04x\n",
2600 i, region->mem_type, region->base_addr,
2601 region->offset, region->cumulative_size);
2602 }
2603
2604 return 0;
2605}
2606
2607static int wm_adsp_buffer_init(struct wm_adsp *dsp)
2608{
2609 struct wm_adsp_compr_buf *buf;
2610 int ret;
2611
2612 buf = kzalloc(sizeof(*buf), GFP_KERNEL);
2613 if (!buf)
2614 return -ENOMEM;
2615
2616 buf->dsp = dsp;
2617
2618 ret = wm_adsp_buffer_locate(buf);
2619 if (ret < 0) {
2620 adsp_err(dsp, "Failed to acquire host buffer: %d\n", ret);
2621 goto err_buffer;
2622 }
2623
2624 buf->regions = kcalloc(wm_adsp_fw[dsp->fw].caps->num_regions,
2625 sizeof(*buf->regions), GFP_KERNEL);
2626 if (!buf->regions) {
2627 ret = -ENOMEM;
2628 goto err_buffer;
2629 }
2630
2631 ret = wm_adsp_buffer_populate(buf);
2632 if (ret < 0) {
2633 adsp_err(dsp, "Failed to populate host buffer: %d\n", ret);
2634 goto err_regions;
2635 }
2636
2637 dsp->buffer = buf;
2638
2639 return 0;
2640
2641err_regions:
2642 kfree(buf->regions);
2643err_buffer:
2644 kfree(buf);
2645 return ret;
2646}
2647
2648static int wm_adsp_buffer_free(struct wm_adsp *dsp)
2649{
2650 if (dsp->buffer) {
2651 kfree(dsp->buffer->regions);
2652 kfree(dsp->buffer);
2653
2654 dsp->buffer = NULL;
2655 }
2656
2657 return 0;
2658}
2659
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05302660MODULE_LICENSE("GPL v2");