blob: 9e8222f9e90ee0f69416ffe985103d0f6b183df5 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanfeebb332008-01-21 17:07:29 -08003 * Copyright (c) 2004-2008 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070029#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080030#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080038#include <linux/if_vlan.h>
David S. Miller08013fa2008-08-15 19:46:01 -070039#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080040#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chanfba9fe92006-06-12 22:21:25 -070049#include <linux/zlib.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080051
Michael Chanb6016b72005-05-26 13:03:09 -070052#include "bnx2.h"
53#include "bnx2_fw.h"
Michael Chand43584c2006-11-19 14:14:35 -080054#include "bnx2_fw2.h"
Michael Chanb6016b72005-05-26 13:03:09 -070055
Michael Chan110d0ef2007-12-12 11:18:34 -080056#define FW_BUF_SIZE 0x10000
Denys Vlasenkob3448b02007-09-30 17:55:51 -070057
Michael Chanb6016b72005-05-26 13:03:09 -070058#define DRV_MODULE_NAME "bnx2"
59#define PFX DRV_MODULE_NAME ": "
Michael Chanec7e6fa2008-10-09 12:27:06 -070060#define DRV_MODULE_VERSION "1.8.1"
61#define DRV_MODULE_RELDATE "Oct 7, 2008"
Michael Chanb6016b72005-05-26 13:03:09 -070062
63#define RUN_AT(x) (jiffies + (x))
64
65/* Time in jiffies before concluding the transmitter is hung. */
66#define TX_TIMEOUT (5*HZ)
67
Andrew Mortonfefa8642008-02-09 23:17:15 -080068static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070069 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
70
71MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070072MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_MODULE_VERSION);
75
76static int disable_msi = 0;
77
78module_param(disable_msi, int, 0);
79MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
80
81typedef enum {
82 BCM5706 = 0,
83 NC370T,
84 NC370I,
85 BCM5706S,
86 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080087 BCM5708,
88 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080089 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -070090 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -070091 BCM5716,
Michael Chanb6016b72005-05-26 13:03:09 -070092} board_t;
93
94/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -080095static struct {
Michael Chanb6016b72005-05-26 13:03:09 -070096 char *name;
97} board_info[] __devinitdata = {
98 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
99 { "HP NC370T Multifunction Gigabit Server Adapter" },
100 { "HP NC370i Multifunction Gigabit Server Adapter" },
101 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
102 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800103 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
104 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800105 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700106 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700107 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chanb6016b72005-05-26 13:03:09 -0700108 };
109
Michael Chan7bb0a042008-07-14 22:37:47 -0700110static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700111 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
112 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
113 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
114 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
115 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
116 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
120 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
121 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
122 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
124 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
126 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700129 { PCI_VENDOR_ID_BROADCOM, 0x163b,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chanb6016b72005-05-26 13:03:09 -0700131 { 0, }
132};
133
134static struct flash_spec flash_table[] =
135{
Michael Chane30372c2007-07-16 18:26:23 -0700136#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
137#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700138 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800139 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700140 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700141 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
142 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800143 /* Expansion entry 0001 */
144 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700145 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800146 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
147 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700148 /* Saifun SA25F010 (non-buffered flash) */
149 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800150 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700151 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700152 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
153 "Non-buffered flash (128kB)"},
154 /* Saifun SA25F020 (non-buffered flash) */
155 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800156 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700157 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700158 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
159 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800160 /* Expansion entry 0100 */
161 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700162 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800163 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
164 "Entry 0100"},
165 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400166 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700167 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800168 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
169 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
170 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
171 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800173 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
174 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
175 /* Saifun SA25F005 (non-buffered flash) */
176 /* strap, cfg1, & write1 need updates */
177 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700178 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800179 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
180 "Non-buffered flash (64kB)"},
181 /* Fast EEPROM */
182 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700183 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800184 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
185 "EEPROM - fast"},
186 /* Expansion entry 1001 */
187 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700188 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800189 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
190 "Entry 1001"},
191 /* Expansion entry 1010 */
192 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
195 "Entry 1010"},
196 /* ATMEL AT45DB011B (buffered flash) */
197 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
200 "Buffered flash (128kB)"},
201 /* Expansion entry 1100 */
202 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1100"},
206 /* Expansion entry 1101 */
207 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1101"},
211 /* Ateml Expansion entry 1110 */
212 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
215 "Entry 1110 (Atmel)"},
216 /* ATMEL AT45DB021B (buffered flash) */
217 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700218 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
220 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700221};
222
Michael Chane30372c2007-07-16 18:26:23 -0700223static struct flash_spec flash_5709 = {
224 .flags = BNX2_NV_BUFFERED,
225 .page_bits = BCM5709_FLASH_PAGE_BITS,
226 .page_size = BCM5709_FLASH_PAGE_SIZE,
227 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
228 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
229 .name = "5709 Buffered flash (256kB)",
230};
231
Michael Chanb6016b72005-05-26 13:03:09 -0700232MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
233
Michael Chan35e90102008-06-19 16:37:42 -0700234static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700235{
Michael Chan2f8af122006-08-15 01:39:10 -0700236 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700237
Michael Chan2f8af122006-08-15 01:39:10 -0700238 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800239
240 /* The ring uses 256 indices for 255 entries, one of them
241 * needs to be skipped.
242 */
Michael Chan35e90102008-06-19 16:37:42 -0700243 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800244 if (unlikely(diff >= TX_DESC_CNT)) {
245 diff &= 0xffff;
246 if (diff == TX_DESC_CNT)
247 diff = MAX_TX_DESC_CNT;
248 }
Michael Chane89bbf12005-08-25 15:36:58 -0700249 return (bp->tx_ring_size - diff);
250}
251
Michael Chanb6016b72005-05-26 13:03:09 -0700252static u32
253bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
254{
Michael Chan1b8227c2007-05-03 13:24:05 -0700255 u32 val;
256
257 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700258 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700259 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
260 spin_unlock_bh(&bp->indirect_lock);
261 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700262}
263
264static void
265bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
266{
Michael Chan1b8227c2007-05-03 13:24:05 -0700267 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700268 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
269 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700270 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700271}
272
273static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800274bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
275{
276 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
277}
278
279static u32
280bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
281{
282 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
283}
284
285static void
Michael Chanb6016b72005-05-26 13:03:09 -0700286bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
287{
288 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700289 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800290 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
291 int i;
292
293 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
294 REG_WR(bp, BNX2_CTX_CTX_CTRL,
295 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
296 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800297 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
298 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
299 break;
300 udelay(5);
301 }
302 } else {
303 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
304 REG_WR(bp, BNX2_CTX_DATA, val);
305 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700306 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700307}
308
309static int
310bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
311{
312 u32 val1;
313 int i, ret;
314
Michael Chan583c28e2008-01-21 19:51:35 -0800315 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700316 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
317 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
318
319 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
320 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
321
322 udelay(40);
323 }
324
325 val1 = (bp->phy_addr << 21) | (reg << 16) |
326 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
327 BNX2_EMAC_MDIO_COMM_START_BUSY;
328 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
329
330 for (i = 0; i < 50; i++) {
331 udelay(10);
332
333 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
334 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
335 udelay(5);
336
337 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
338 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
339
340 break;
341 }
342 }
343
344 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
345 *val = 0x0;
346 ret = -EBUSY;
347 }
348 else {
349 *val = val1;
350 ret = 0;
351 }
352
Michael Chan583c28e2008-01-21 19:51:35 -0800353 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700354 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
355 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
356
357 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
358 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
359
360 udelay(40);
361 }
362
363 return ret;
364}
365
366static int
367bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
368{
369 u32 val1;
370 int i, ret;
371
Michael Chan583c28e2008-01-21 19:51:35 -0800372 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700373 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
374 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
375
376 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
377 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
378
379 udelay(40);
380 }
381
382 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
383 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
384 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
385 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400386
Michael Chanb6016b72005-05-26 13:03:09 -0700387 for (i = 0; i < 50; i++) {
388 udelay(10);
389
390 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
391 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
392 udelay(5);
393 break;
394 }
395 }
396
397 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
398 ret = -EBUSY;
399 else
400 ret = 0;
401
Michael Chan583c28e2008-01-21 19:51:35 -0800402 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700403 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
404 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
405
406 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
407 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
408
409 udelay(40);
410 }
411
412 return ret;
413}
414
415static void
416bnx2_disable_int(struct bnx2 *bp)
417{
Michael Chanb4b36042007-12-20 19:59:30 -0800418 int i;
419 struct bnx2_napi *bnapi;
420
421 for (i = 0; i < bp->irq_nvecs; i++) {
422 bnapi = &bp->bnx2_napi[i];
423 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
424 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
425 }
Michael Chanb6016b72005-05-26 13:03:09 -0700426 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
427}
428
429static void
430bnx2_enable_int(struct bnx2 *bp)
431{
Michael Chanb4b36042007-12-20 19:59:30 -0800432 int i;
433 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800434
Michael Chanb4b36042007-12-20 19:59:30 -0800435 for (i = 0; i < bp->irq_nvecs; i++) {
436 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800437
Michael Chanb4b36042007-12-20 19:59:30 -0800438 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
439 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
440 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
441 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700442
Michael Chanb4b36042007-12-20 19:59:30 -0800443 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
444 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
445 bnapi->last_status_idx);
446 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800447 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700448}
449
450static void
451bnx2_disable_int_sync(struct bnx2 *bp)
452{
Michael Chanb4b36042007-12-20 19:59:30 -0800453 int i;
454
Michael Chanb6016b72005-05-26 13:03:09 -0700455 atomic_inc(&bp->intr_sem);
456 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800457 for (i = 0; i < bp->irq_nvecs; i++)
458 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700459}
460
461static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800462bnx2_napi_disable(struct bnx2 *bp)
463{
Michael Chanb4b36042007-12-20 19:59:30 -0800464 int i;
465
466 for (i = 0; i < bp->irq_nvecs; i++)
467 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800468}
469
470static void
471bnx2_napi_enable(struct bnx2 *bp)
472{
Michael Chanb4b36042007-12-20 19:59:30 -0800473 int i;
474
475 for (i = 0; i < bp->irq_nvecs; i++)
476 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800477}
478
479static void
Michael Chanb6016b72005-05-26 13:03:09 -0700480bnx2_netif_stop(struct bnx2 *bp)
481{
482 bnx2_disable_int_sync(bp);
483 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800484 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700485 netif_tx_disable(bp->dev);
486 bp->dev->trans_start = jiffies; /* prevent tx timeout */
487 }
488}
489
490static void
491bnx2_netif_start(struct bnx2 *bp)
492{
493 if (atomic_dec_and_test(&bp->intr_sem)) {
494 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700495 netif_tx_wake_all_queues(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800496 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700497 bnx2_enable_int(bp);
498 }
499 }
500}
501
502static void
Michael Chan35e90102008-06-19 16:37:42 -0700503bnx2_free_tx_mem(struct bnx2 *bp)
504{
505 int i;
506
507 for (i = 0; i < bp->num_tx_rings; i++) {
508 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
509 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
510
511 if (txr->tx_desc_ring) {
512 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
513 txr->tx_desc_ring,
514 txr->tx_desc_mapping);
515 txr->tx_desc_ring = NULL;
516 }
517 kfree(txr->tx_buf_ring);
518 txr->tx_buf_ring = NULL;
519 }
520}
521
Michael Chanbb4f98a2008-06-19 16:38:19 -0700522static void
523bnx2_free_rx_mem(struct bnx2 *bp)
524{
525 int i;
526
527 for (i = 0; i < bp->num_rx_rings; i++) {
528 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
529 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
530 int j;
531
532 for (j = 0; j < bp->rx_max_ring; j++) {
533 if (rxr->rx_desc_ring[j])
534 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
535 rxr->rx_desc_ring[j],
536 rxr->rx_desc_mapping[j]);
537 rxr->rx_desc_ring[j] = NULL;
538 }
539 if (rxr->rx_buf_ring)
540 vfree(rxr->rx_buf_ring);
541 rxr->rx_buf_ring = NULL;
542
543 for (j = 0; j < bp->rx_max_pg_ring; j++) {
544 if (rxr->rx_pg_desc_ring[j])
545 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan3298a732008-12-17 19:06:08 -0800546 rxr->rx_pg_desc_ring[j],
547 rxr->rx_pg_desc_mapping[j]);
548 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700549 }
550 if (rxr->rx_pg_ring)
551 vfree(rxr->rx_pg_ring);
552 rxr->rx_pg_ring = NULL;
553 }
554}
555
Michael Chan35e90102008-06-19 16:37:42 -0700556static int
557bnx2_alloc_tx_mem(struct bnx2 *bp)
558{
559 int i;
560
561 for (i = 0; i < bp->num_tx_rings; i++) {
562 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
563 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
564
565 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
566 if (txr->tx_buf_ring == NULL)
567 return -ENOMEM;
568
569 txr->tx_desc_ring =
570 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
571 &txr->tx_desc_mapping);
572 if (txr->tx_desc_ring == NULL)
573 return -ENOMEM;
574 }
575 return 0;
576}
577
Michael Chanbb4f98a2008-06-19 16:38:19 -0700578static int
579bnx2_alloc_rx_mem(struct bnx2 *bp)
580{
581 int i;
582
583 for (i = 0; i < bp->num_rx_rings; i++) {
584 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
585 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
586 int j;
587
588 rxr->rx_buf_ring =
589 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
590 if (rxr->rx_buf_ring == NULL)
591 return -ENOMEM;
592
593 memset(rxr->rx_buf_ring, 0,
594 SW_RXBD_RING_SIZE * bp->rx_max_ring);
595
596 for (j = 0; j < bp->rx_max_ring; j++) {
597 rxr->rx_desc_ring[j] =
598 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
599 &rxr->rx_desc_mapping[j]);
600 if (rxr->rx_desc_ring[j] == NULL)
601 return -ENOMEM;
602
603 }
604
605 if (bp->rx_pg_ring_size) {
606 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
607 bp->rx_max_pg_ring);
608 if (rxr->rx_pg_ring == NULL)
609 return -ENOMEM;
610
611 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
612 bp->rx_max_pg_ring);
613 }
614
615 for (j = 0; j < bp->rx_max_pg_ring; j++) {
616 rxr->rx_pg_desc_ring[j] =
617 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
618 &rxr->rx_pg_desc_mapping[j]);
619 if (rxr->rx_pg_desc_ring[j] == NULL)
620 return -ENOMEM;
621
622 }
623 }
624 return 0;
625}
626
Michael Chan35e90102008-06-19 16:37:42 -0700627static void
Michael Chanb6016b72005-05-26 13:03:09 -0700628bnx2_free_mem(struct bnx2 *bp)
629{
Michael Chan13daffa2006-03-20 17:49:20 -0800630 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700631 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800632
Michael Chan35e90102008-06-19 16:37:42 -0700633 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700634 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700635
Michael Chan59b47d82006-11-19 14:10:45 -0800636 for (i = 0; i < bp->ctx_pages; i++) {
637 if (bp->ctx_blk[i]) {
638 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
639 bp->ctx_blk[i],
640 bp->ctx_blk_mapping[i]);
641 bp->ctx_blk[i] = NULL;
642 }
643 }
Michael Chan43e80b82008-06-19 16:41:08 -0700644 if (bnapi->status_blk.msi) {
Michael Chan0f31f992006-03-23 01:12:38 -0800645 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chan43e80b82008-06-19 16:41:08 -0700646 bnapi->status_blk.msi,
647 bp->status_blk_mapping);
648 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800649 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700650 }
Michael Chanb6016b72005-05-26 13:03:09 -0700651}
652
653static int
654bnx2_alloc_mem(struct bnx2 *bp)
655{
Michael Chan35e90102008-06-19 16:37:42 -0700656 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700657 struct bnx2_napi *bnapi;
658 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700659
Michael Chan0f31f992006-03-23 01:12:38 -0800660 /* Combine status and statistics blocks into one allocation. */
661 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800662 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800663 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
664 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800665 bp->status_stats_size = status_blk_size +
666 sizeof(struct statistics_block);
667
Michael Chan43e80b82008-06-19 16:41:08 -0700668 status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
669 &bp->status_blk_mapping);
670 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700671 goto alloc_mem_err;
672
Michael Chan43e80b82008-06-19 16:41:08 -0700673 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700674
Michael Chan43e80b82008-06-19 16:41:08 -0700675 bnapi = &bp->bnx2_napi[0];
676 bnapi->status_blk.msi = status_blk;
677 bnapi->hw_tx_cons_ptr =
678 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
679 bnapi->hw_rx_cons_ptr =
680 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800681 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800682 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700683 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800684
Michael Chan43e80b82008-06-19 16:41:08 -0700685 bnapi = &bp->bnx2_napi[i];
686
687 sblk = (void *) (status_blk +
688 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
689 bnapi->status_blk.msix = sblk;
690 bnapi->hw_tx_cons_ptr =
691 &sblk->status_tx_quick_consumer_index;
692 bnapi->hw_rx_cons_ptr =
693 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800694 bnapi->int_num = i << 24;
695 }
696 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800697
Michael Chan43e80b82008-06-19 16:41:08 -0700698 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700699
Michael Chan0f31f992006-03-23 01:12:38 -0800700 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700701
Michael Chan59b47d82006-11-19 14:10:45 -0800702 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
703 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
704 if (bp->ctx_pages == 0)
705 bp->ctx_pages = 1;
706 for (i = 0; i < bp->ctx_pages; i++) {
707 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
708 BCM_PAGE_SIZE,
709 &bp->ctx_blk_mapping[i]);
710 if (bp->ctx_blk[i] == NULL)
711 goto alloc_mem_err;
712 }
713 }
Michael Chan35e90102008-06-19 16:37:42 -0700714
Michael Chanbb4f98a2008-06-19 16:38:19 -0700715 err = bnx2_alloc_rx_mem(bp);
716 if (err)
717 goto alloc_mem_err;
718
Michael Chan35e90102008-06-19 16:37:42 -0700719 err = bnx2_alloc_tx_mem(bp);
720 if (err)
721 goto alloc_mem_err;
722
Michael Chanb6016b72005-05-26 13:03:09 -0700723 return 0;
724
725alloc_mem_err:
726 bnx2_free_mem(bp);
727 return -ENOMEM;
728}
729
730static void
Michael Chane3648b32005-11-04 08:51:21 -0800731bnx2_report_fw_link(struct bnx2 *bp)
732{
733 u32 fw_link_status = 0;
734
Michael Chan583c28e2008-01-21 19:51:35 -0800735 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700736 return;
737
Michael Chane3648b32005-11-04 08:51:21 -0800738 if (bp->link_up) {
739 u32 bmsr;
740
741 switch (bp->line_speed) {
742 case SPEED_10:
743 if (bp->duplex == DUPLEX_HALF)
744 fw_link_status = BNX2_LINK_STATUS_10HALF;
745 else
746 fw_link_status = BNX2_LINK_STATUS_10FULL;
747 break;
748 case SPEED_100:
749 if (bp->duplex == DUPLEX_HALF)
750 fw_link_status = BNX2_LINK_STATUS_100HALF;
751 else
752 fw_link_status = BNX2_LINK_STATUS_100FULL;
753 break;
754 case SPEED_1000:
755 if (bp->duplex == DUPLEX_HALF)
756 fw_link_status = BNX2_LINK_STATUS_1000HALF;
757 else
758 fw_link_status = BNX2_LINK_STATUS_1000FULL;
759 break;
760 case SPEED_2500:
761 if (bp->duplex == DUPLEX_HALF)
762 fw_link_status = BNX2_LINK_STATUS_2500HALF;
763 else
764 fw_link_status = BNX2_LINK_STATUS_2500FULL;
765 break;
766 }
767
768 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
769
770 if (bp->autoneg) {
771 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
772
Michael Chanca58c3a2007-05-03 13:22:52 -0700773 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
774 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800775
776 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800777 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800778 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
779 else
780 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
781 }
782 }
783 else
784 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
785
Michael Chan2726d6e2008-01-29 21:35:05 -0800786 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800787}
788
Michael Chan9b1084b2007-07-07 22:50:37 -0700789static char *
790bnx2_xceiver_str(struct bnx2 *bp)
791{
792 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800793 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700794 "Copper"));
795}
796
Michael Chane3648b32005-11-04 08:51:21 -0800797static void
Michael Chanb6016b72005-05-26 13:03:09 -0700798bnx2_report_link(struct bnx2 *bp)
799{
800 if (bp->link_up) {
801 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700802 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
803 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700804
805 printk("%d Mbps ", bp->line_speed);
806
807 if (bp->duplex == DUPLEX_FULL)
808 printk("full duplex");
809 else
810 printk("half duplex");
811
812 if (bp->flow_ctrl) {
813 if (bp->flow_ctrl & FLOW_CTRL_RX) {
814 printk(", receive ");
815 if (bp->flow_ctrl & FLOW_CTRL_TX)
816 printk("& transmit ");
817 }
818 else {
819 printk(", transmit ");
820 }
821 printk("flow control ON");
822 }
823 printk("\n");
824 }
825 else {
826 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700827 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
828 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700829 }
Michael Chane3648b32005-11-04 08:51:21 -0800830
831 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700832}
833
834static void
835bnx2_resolve_flow_ctrl(struct bnx2 *bp)
836{
837 u32 local_adv, remote_adv;
838
839 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400840 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -0700841 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
842
843 if (bp->duplex == DUPLEX_FULL) {
844 bp->flow_ctrl = bp->req_flow_ctrl;
845 }
846 return;
847 }
848
849 if (bp->duplex != DUPLEX_FULL) {
850 return;
851 }
852
Michael Chan583c28e2008-01-21 19:51:35 -0800853 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -0800854 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
855 u32 val;
856
857 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
858 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
859 bp->flow_ctrl |= FLOW_CTRL_TX;
860 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
861 bp->flow_ctrl |= FLOW_CTRL_RX;
862 return;
863 }
864
Michael Chanca58c3a2007-05-03 13:22:52 -0700865 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
866 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700867
Michael Chan583c28e2008-01-21 19:51:35 -0800868 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -0700869 u32 new_local_adv = 0;
870 u32 new_remote_adv = 0;
871
872 if (local_adv & ADVERTISE_1000XPAUSE)
873 new_local_adv |= ADVERTISE_PAUSE_CAP;
874 if (local_adv & ADVERTISE_1000XPSE_ASYM)
875 new_local_adv |= ADVERTISE_PAUSE_ASYM;
876 if (remote_adv & ADVERTISE_1000XPAUSE)
877 new_remote_adv |= ADVERTISE_PAUSE_CAP;
878 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
879 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
880
881 local_adv = new_local_adv;
882 remote_adv = new_remote_adv;
883 }
884
885 /* See Table 28B-3 of 802.3ab-1999 spec. */
886 if (local_adv & ADVERTISE_PAUSE_CAP) {
887 if(local_adv & ADVERTISE_PAUSE_ASYM) {
888 if (remote_adv & ADVERTISE_PAUSE_CAP) {
889 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
890 }
891 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
892 bp->flow_ctrl = FLOW_CTRL_RX;
893 }
894 }
895 else {
896 if (remote_adv & ADVERTISE_PAUSE_CAP) {
897 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
898 }
899 }
900 }
901 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
902 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
903 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
904
905 bp->flow_ctrl = FLOW_CTRL_TX;
906 }
907 }
908}
909
910static int
Michael Chan27a005b2007-05-03 13:23:41 -0700911bnx2_5709s_linkup(struct bnx2 *bp)
912{
913 u32 val, speed;
914
915 bp->link_up = 1;
916
917 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
918 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
919 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
920
921 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
922 bp->line_speed = bp->req_line_speed;
923 bp->duplex = bp->req_duplex;
924 return 0;
925 }
926 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
927 switch (speed) {
928 case MII_BNX2_GP_TOP_AN_SPEED_10:
929 bp->line_speed = SPEED_10;
930 break;
931 case MII_BNX2_GP_TOP_AN_SPEED_100:
932 bp->line_speed = SPEED_100;
933 break;
934 case MII_BNX2_GP_TOP_AN_SPEED_1G:
935 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
936 bp->line_speed = SPEED_1000;
937 break;
938 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
939 bp->line_speed = SPEED_2500;
940 break;
941 }
942 if (val & MII_BNX2_GP_TOP_AN_FD)
943 bp->duplex = DUPLEX_FULL;
944 else
945 bp->duplex = DUPLEX_HALF;
946 return 0;
947}
948
949static int
Michael Chan5b0c76a2005-11-04 08:45:49 -0800950bnx2_5708s_linkup(struct bnx2 *bp)
951{
952 u32 val;
953
954 bp->link_up = 1;
955 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
956 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
957 case BCM5708S_1000X_STAT1_SPEED_10:
958 bp->line_speed = SPEED_10;
959 break;
960 case BCM5708S_1000X_STAT1_SPEED_100:
961 bp->line_speed = SPEED_100;
962 break;
963 case BCM5708S_1000X_STAT1_SPEED_1G:
964 bp->line_speed = SPEED_1000;
965 break;
966 case BCM5708S_1000X_STAT1_SPEED_2G5:
967 bp->line_speed = SPEED_2500;
968 break;
969 }
970 if (val & BCM5708S_1000X_STAT1_FD)
971 bp->duplex = DUPLEX_FULL;
972 else
973 bp->duplex = DUPLEX_HALF;
974
975 return 0;
976}
977
978static int
979bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -0700980{
981 u32 bmcr, local_adv, remote_adv, common;
982
983 bp->link_up = 1;
984 bp->line_speed = SPEED_1000;
985
Michael Chanca58c3a2007-05-03 13:22:52 -0700986 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700987 if (bmcr & BMCR_FULLDPLX) {
988 bp->duplex = DUPLEX_FULL;
989 }
990 else {
991 bp->duplex = DUPLEX_HALF;
992 }
993
994 if (!(bmcr & BMCR_ANENABLE)) {
995 return 0;
996 }
997
Michael Chanca58c3a2007-05-03 13:22:52 -0700998 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
999 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001000
1001 common = local_adv & remote_adv;
1002 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1003
1004 if (common & ADVERTISE_1000XFULL) {
1005 bp->duplex = DUPLEX_FULL;
1006 }
1007 else {
1008 bp->duplex = DUPLEX_HALF;
1009 }
1010 }
1011
1012 return 0;
1013}
1014
1015static int
1016bnx2_copper_linkup(struct bnx2 *bp)
1017{
1018 u32 bmcr;
1019
Michael Chanca58c3a2007-05-03 13:22:52 -07001020 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001021 if (bmcr & BMCR_ANENABLE) {
1022 u32 local_adv, remote_adv, common;
1023
1024 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1025 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1026
1027 common = local_adv & (remote_adv >> 2);
1028 if (common & ADVERTISE_1000FULL) {
1029 bp->line_speed = SPEED_1000;
1030 bp->duplex = DUPLEX_FULL;
1031 }
1032 else if (common & ADVERTISE_1000HALF) {
1033 bp->line_speed = SPEED_1000;
1034 bp->duplex = DUPLEX_HALF;
1035 }
1036 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001037 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1038 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001039
1040 common = local_adv & remote_adv;
1041 if (common & ADVERTISE_100FULL) {
1042 bp->line_speed = SPEED_100;
1043 bp->duplex = DUPLEX_FULL;
1044 }
1045 else if (common & ADVERTISE_100HALF) {
1046 bp->line_speed = SPEED_100;
1047 bp->duplex = DUPLEX_HALF;
1048 }
1049 else if (common & ADVERTISE_10FULL) {
1050 bp->line_speed = SPEED_10;
1051 bp->duplex = DUPLEX_FULL;
1052 }
1053 else if (common & ADVERTISE_10HALF) {
1054 bp->line_speed = SPEED_10;
1055 bp->duplex = DUPLEX_HALF;
1056 }
1057 else {
1058 bp->line_speed = 0;
1059 bp->link_up = 0;
1060 }
1061 }
1062 }
1063 else {
1064 if (bmcr & BMCR_SPEED100) {
1065 bp->line_speed = SPEED_100;
1066 }
1067 else {
1068 bp->line_speed = SPEED_10;
1069 }
1070 if (bmcr & BMCR_FULLDPLX) {
1071 bp->duplex = DUPLEX_FULL;
1072 }
1073 else {
1074 bp->duplex = DUPLEX_HALF;
1075 }
1076 }
1077
1078 return 0;
1079}
1080
Michael Chan83e3fc82008-01-29 21:37:17 -08001081static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001082bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001083{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001084 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001085
1086 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1087 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1088 val |= 0x02 << 8;
1089
1090 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1091 u32 lo_water, hi_water;
1092
1093 if (bp->flow_ctrl & FLOW_CTRL_TX)
1094 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1095 else
1096 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1097 if (lo_water >= bp->rx_ring_size)
1098 lo_water = 0;
1099
1100 hi_water = bp->rx_ring_size / 4;
1101
1102 if (hi_water <= lo_water)
1103 lo_water = 0;
1104
1105 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1106 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1107
1108 if (hi_water > 0xf)
1109 hi_water = 0xf;
1110 else if (hi_water == 0)
1111 lo_water = 0;
1112 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1113 }
1114 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1115}
1116
Michael Chanbb4f98a2008-06-19 16:38:19 -07001117static void
1118bnx2_init_all_rx_contexts(struct bnx2 *bp)
1119{
1120 int i;
1121 u32 cid;
1122
1123 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1124 if (i == 1)
1125 cid = RX_RSS_CID;
1126 bnx2_init_rx_context(bp, cid);
1127 }
1128}
1129
Benjamin Li344478d2008-09-18 16:38:24 -07001130static void
Michael Chanb6016b72005-05-26 13:03:09 -07001131bnx2_set_mac_link(struct bnx2 *bp)
1132{
1133 u32 val;
1134
1135 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1136 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1137 (bp->duplex == DUPLEX_HALF)) {
1138 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1139 }
1140
1141 /* Configure the EMAC mode register. */
1142 val = REG_RD(bp, BNX2_EMAC_MODE);
1143
1144 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001145 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001146 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001147
1148 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001149 switch (bp->line_speed) {
1150 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001151 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1152 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001153 break;
1154 }
1155 /* fall through */
1156 case SPEED_100:
1157 val |= BNX2_EMAC_MODE_PORT_MII;
1158 break;
1159 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001160 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001161 /* fall through */
1162 case SPEED_1000:
1163 val |= BNX2_EMAC_MODE_PORT_GMII;
1164 break;
1165 }
Michael Chanb6016b72005-05-26 13:03:09 -07001166 }
1167 else {
1168 val |= BNX2_EMAC_MODE_PORT_GMII;
1169 }
1170
1171 /* Set the MAC to operate in the appropriate duplex mode. */
1172 if (bp->duplex == DUPLEX_HALF)
1173 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1174 REG_WR(bp, BNX2_EMAC_MODE, val);
1175
1176 /* Enable/disable rx PAUSE. */
1177 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1178
1179 if (bp->flow_ctrl & FLOW_CTRL_RX)
1180 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1181 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1182
1183 /* Enable/disable tx PAUSE. */
1184 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1185 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1186
1187 if (bp->flow_ctrl & FLOW_CTRL_TX)
1188 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1189 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1190
1191 /* Acknowledge the interrupt. */
1192 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1193
Michael Chan83e3fc82008-01-29 21:37:17 -08001194 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001195 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001196}
1197
Michael Chan27a005b2007-05-03 13:23:41 -07001198static void
1199bnx2_enable_bmsr1(struct bnx2 *bp)
1200{
Michael Chan583c28e2008-01-21 19:51:35 -08001201 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001202 (CHIP_NUM(bp) == CHIP_NUM_5709))
1203 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1204 MII_BNX2_BLK_ADDR_GP_STATUS);
1205}
1206
1207static void
1208bnx2_disable_bmsr1(struct bnx2 *bp)
1209{
Michael Chan583c28e2008-01-21 19:51:35 -08001210 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001211 (CHIP_NUM(bp) == CHIP_NUM_5709))
1212 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1213 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1214}
1215
Michael Chanb6016b72005-05-26 13:03:09 -07001216static int
Michael Chan605a9e22007-05-03 13:23:13 -07001217bnx2_test_and_enable_2g5(struct bnx2 *bp)
1218{
1219 u32 up1;
1220 int ret = 1;
1221
Michael Chan583c28e2008-01-21 19:51:35 -08001222 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001223 return 0;
1224
1225 if (bp->autoneg & AUTONEG_SPEED)
1226 bp->advertising |= ADVERTISED_2500baseX_Full;
1227
Michael Chan27a005b2007-05-03 13:23:41 -07001228 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1229 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1230
Michael Chan605a9e22007-05-03 13:23:13 -07001231 bnx2_read_phy(bp, bp->mii_up1, &up1);
1232 if (!(up1 & BCM5708S_UP1_2G5)) {
1233 up1 |= BCM5708S_UP1_2G5;
1234 bnx2_write_phy(bp, bp->mii_up1, up1);
1235 ret = 0;
1236 }
1237
Michael Chan27a005b2007-05-03 13:23:41 -07001238 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1239 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1240 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1241
Michael Chan605a9e22007-05-03 13:23:13 -07001242 return ret;
1243}
1244
1245static int
1246bnx2_test_and_disable_2g5(struct bnx2 *bp)
1247{
1248 u32 up1;
1249 int ret = 0;
1250
Michael Chan583c28e2008-01-21 19:51:35 -08001251 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001252 return 0;
1253
Michael Chan27a005b2007-05-03 13:23:41 -07001254 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1255 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1256
Michael Chan605a9e22007-05-03 13:23:13 -07001257 bnx2_read_phy(bp, bp->mii_up1, &up1);
1258 if (up1 & BCM5708S_UP1_2G5) {
1259 up1 &= ~BCM5708S_UP1_2G5;
1260 bnx2_write_phy(bp, bp->mii_up1, up1);
1261 ret = 1;
1262 }
1263
Michael Chan27a005b2007-05-03 13:23:41 -07001264 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1265 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1266 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1267
Michael Chan605a9e22007-05-03 13:23:13 -07001268 return ret;
1269}
1270
1271static void
1272bnx2_enable_forced_2g5(struct bnx2 *bp)
1273{
1274 u32 bmcr;
1275
Michael Chan583c28e2008-01-21 19:51:35 -08001276 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001277 return;
1278
Michael Chan27a005b2007-05-03 13:23:41 -07001279 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1280 u32 val;
1281
1282 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1283 MII_BNX2_BLK_ADDR_SERDES_DIG);
1284 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1285 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1286 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1287 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1288
1289 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1290 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1291 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1292
1293 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001294 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1295 bmcr |= BCM5708S_BMCR_FORCE_2500;
1296 }
1297
1298 if (bp->autoneg & AUTONEG_SPEED) {
1299 bmcr &= ~BMCR_ANENABLE;
1300 if (bp->req_duplex == DUPLEX_FULL)
1301 bmcr |= BMCR_FULLDPLX;
1302 }
1303 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1304}
1305
1306static void
1307bnx2_disable_forced_2g5(struct bnx2 *bp)
1308{
1309 u32 bmcr;
1310
Michael Chan583c28e2008-01-21 19:51:35 -08001311 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001312 return;
1313
Michael Chan27a005b2007-05-03 13:23:41 -07001314 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1315 u32 val;
1316
1317 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1318 MII_BNX2_BLK_ADDR_SERDES_DIG);
1319 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1320 val &= ~MII_BNX2_SD_MISC1_FORCE;
1321 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1322
1323 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1324 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1325 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1326
1327 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001328 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1329 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1330 }
1331
1332 if (bp->autoneg & AUTONEG_SPEED)
1333 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1334 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1335}
1336
Michael Chanb2fadea2008-01-21 17:07:06 -08001337static void
1338bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1339{
1340 u32 val;
1341
1342 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1343 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1344 if (start)
1345 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1346 else
1347 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1348}
1349
Michael Chan605a9e22007-05-03 13:23:13 -07001350static int
Michael Chanb6016b72005-05-26 13:03:09 -07001351bnx2_set_link(struct bnx2 *bp)
1352{
1353 u32 bmsr;
1354 u8 link_up;
1355
Michael Chan80be4432006-11-19 14:07:28 -08001356 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001357 bp->link_up = 1;
1358 return 0;
1359 }
1360
Michael Chan583c28e2008-01-21 19:51:35 -08001361 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001362 return 0;
1363
Michael Chanb6016b72005-05-26 13:03:09 -07001364 link_up = bp->link_up;
1365
Michael Chan27a005b2007-05-03 13:23:41 -07001366 bnx2_enable_bmsr1(bp);
1367 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1368 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1369 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001370
Michael Chan583c28e2008-01-21 19:51:35 -08001371 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001372 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001373 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001374
Michael Chan583c28e2008-01-21 19:51:35 -08001375 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001376 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001377 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001378 }
Michael Chanb6016b72005-05-26 13:03:09 -07001379 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001380
1381 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1382 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1383 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1384
1385 if ((val & BNX2_EMAC_STATUS_LINK) &&
1386 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001387 bmsr |= BMSR_LSTATUS;
1388 else
1389 bmsr &= ~BMSR_LSTATUS;
1390 }
1391
1392 if (bmsr & BMSR_LSTATUS) {
1393 bp->link_up = 1;
1394
Michael Chan583c28e2008-01-21 19:51:35 -08001395 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001396 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1397 bnx2_5706s_linkup(bp);
1398 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1399 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001400 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1401 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001402 }
1403 else {
1404 bnx2_copper_linkup(bp);
1405 }
1406 bnx2_resolve_flow_ctrl(bp);
1407 }
1408 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001409 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001410 (bp->autoneg & AUTONEG_SPEED))
1411 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001412
Michael Chan583c28e2008-01-21 19:51:35 -08001413 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001414 u32 bmcr;
1415
1416 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1417 bmcr |= BMCR_ANENABLE;
1418 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1419
Michael Chan583c28e2008-01-21 19:51:35 -08001420 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001421 }
Michael Chanb6016b72005-05-26 13:03:09 -07001422 bp->link_up = 0;
1423 }
1424
1425 if (bp->link_up != link_up) {
1426 bnx2_report_link(bp);
1427 }
1428
1429 bnx2_set_mac_link(bp);
1430
1431 return 0;
1432}
1433
1434static int
1435bnx2_reset_phy(struct bnx2 *bp)
1436{
1437 int i;
1438 u32 reg;
1439
Michael Chanca58c3a2007-05-03 13:22:52 -07001440 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001441
1442#define PHY_RESET_MAX_WAIT 100
1443 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1444 udelay(10);
1445
Michael Chanca58c3a2007-05-03 13:22:52 -07001446 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001447 if (!(reg & BMCR_RESET)) {
1448 udelay(20);
1449 break;
1450 }
1451 }
1452 if (i == PHY_RESET_MAX_WAIT) {
1453 return -EBUSY;
1454 }
1455 return 0;
1456}
1457
1458static u32
1459bnx2_phy_get_pause_adv(struct bnx2 *bp)
1460{
1461 u32 adv = 0;
1462
1463 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1464 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1465
Michael Chan583c28e2008-01-21 19:51:35 -08001466 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001467 adv = ADVERTISE_1000XPAUSE;
1468 }
1469 else {
1470 adv = ADVERTISE_PAUSE_CAP;
1471 }
1472 }
1473 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001474 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001475 adv = ADVERTISE_1000XPSE_ASYM;
1476 }
1477 else {
1478 adv = ADVERTISE_PAUSE_ASYM;
1479 }
1480 }
1481 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001482 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001483 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1484 }
1485 else {
1486 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1487 }
1488 }
1489 return adv;
1490}
1491
Michael Chana2f13892008-07-14 22:38:23 -07001492static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001493
Michael Chanb6016b72005-05-26 13:03:09 -07001494static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001495bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1496{
1497 u32 speed_arg = 0, pause_adv;
1498
1499 pause_adv = bnx2_phy_get_pause_adv(bp);
1500
1501 if (bp->autoneg & AUTONEG_SPEED) {
1502 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1503 if (bp->advertising & ADVERTISED_10baseT_Half)
1504 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1505 if (bp->advertising & ADVERTISED_10baseT_Full)
1506 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1507 if (bp->advertising & ADVERTISED_100baseT_Half)
1508 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1509 if (bp->advertising & ADVERTISED_100baseT_Full)
1510 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1511 if (bp->advertising & ADVERTISED_1000baseT_Full)
1512 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1513 if (bp->advertising & ADVERTISED_2500baseX_Full)
1514 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1515 } else {
1516 if (bp->req_line_speed == SPEED_2500)
1517 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1518 else if (bp->req_line_speed == SPEED_1000)
1519 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1520 else if (bp->req_line_speed == SPEED_100) {
1521 if (bp->req_duplex == DUPLEX_FULL)
1522 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1523 else
1524 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1525 } else if (bp->req_line_speed == SPEED_10) {
1526 if (bp->req_duplex == DUPLEX_FULL)
1527 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1528 else
1529 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1530 }
1531 }
1532
1533 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1534 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001535 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001536 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1537
1538 if (port == PORT_TP)
1539 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1540 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1541
Michael Chan2726d6e2008-01-29 21:35:05 -08001542 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001543
1544 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001545 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001546 spin_lock_bh(&bp->phy_lock);
1547
1548 return 0;
1549}
1550
1551static int
1552bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001553{
Michael Chan605a9e22007-05-03 13:23:13 -07001554 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001555 u32 new_adv = 0;
1556
Michael Chan583c28e2008-01-21 19:51:35 -08001557 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001558 return (bnx2_setup_remote_phy(bp, port));
1559
Michael Chanb6016b72005-05-26 13:03:09 -07001560 if (!(bp->autoneg & AUTONEG_SPEED)) {
1561 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001562 int force_link_down = 0;
1563
Michael Chan605a9e22007-05-03 13:23:13 -07001564 if (bp->req_line_speed == SPEED_2500) {
1565 if (!bnx2_test_and_enable_2g5(bp))
1566 force_link_down = 1;
1567 } else if (bp->req_line_speed == SPEED_1000) {
1568 if (bnx2_test_and_disable_2g5(bp))
1569 force_link_down = 1;
1570 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001571 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001572 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1573
Michael Chanca58c3a2007-05-03 13:22:52 -07001574 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001575 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001576 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001577
Michael Chan27a005b2007-05-03 13:23:41 -07001578 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1579 if (bp->req_line_speed == SPEED_2500)
1580 bnx2_enable_forced_2g5(bp);
1581 else if (bp->req_line_speed == SPEED_1000) {
1582 bnx2_disable_forced_2g5(bp);
1583 new_bmcr &= ~0x2000;
1584 }
1585
1586 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001587 if (bp->req_line_speed == SPEED_2500)
1588 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1589 else
1590 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001591 }
1592
Michael Chanb6016b72005-05-26 13:03:09 -07001593 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001594 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001595 new_bmcr |= BMCR_FULLDPLX;
1596 }
1597 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001598 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001599 new_bmcr &= ~BMCR_FULLDPLX;
1600 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001601 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001602 /* Force a link down visible on the other side */
1603 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001604 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001605 ~(ADVERTISE_1000XFULL |
1606 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001607 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001608 BMCR_ANRESTART | BMCR_ANENABLE);
1609
1610 bp->link_up = 0;
1611 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001612 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001613 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001614 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001615 bnx2_write_phy(bp, bp->mii_adv, adv);
1616 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001617 } else {
1618 bnx2_resolve_flow_ctrl(bp);
1619 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001620 }
1621 return 0;
1622 }
1623
Michael Chan605a9e22007-05-03 13:23:13 -07001624 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001625
Michael Chanb6016b72005-05-26 13:03:09 -07001626 if (bp->advertising & ADVERTISED_1000baseT_Full)
1627 new_adv |= ADVERTISE_1000XFULL;
1628
1629 new_adv |= bnx2_phy_get_pause_adv(bp);
1630
Michael Chanca58c3a2007-05-03 13:22:52 -07001631 bnx2_read_phy(bp, bp->mii_adv, &adv);
1632 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001633
1634 bp->serdes_an_pending = 0;
1635 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1636 /* Force a link down visible on the other side */
1637 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001638 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001639 spin_unlock_bh(&bp->phy_lock);
1640 msleep(20);
1641 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001642 }
1643
Michael Chanca58c3a2007-05-03 13:22:52 -07001644 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1645 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001646 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001647 /* Speed up link-up time when the link partner
1648 * does not autonegotiate which is very common
1649 * in blade servers. Some blade servers use
1650 * IPMI for kerboard input and it's important
1651 * to minimize link disruptions. Autoneg. involves
1652 * exchanging base pages plus 3 next pages and
1653 * normally completes in about 120 msec.
1654 */
1655 bp->current_interval = SERDES_AN_TIMEOUT;
1656 bp->serdes_an_pending = 1;
1657 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001658 } else {
1659 bnx2_resolve_flow_ctrl(bp);
1660 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001661 }
1662
1663 return 0;
1664}
1665
1666#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001667 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001668 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1669 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001670
1671#define ETHTOOL_ALL_COPPER_SPEED \
1672 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1673 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1674 ADVERTISED_1000baseT_Full)
1675
1676#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1677 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001678
Michael Chanb6016b72005-05-26 13:03:09 -07001679#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1680
Michael Chandeaf3912007-07-07 22:48:00 -07001681static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001682bnx2_set_default_remote_link(struct bnx2 *bp)
1683{
1684 u32 link;
1685
1686 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001687 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001688 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001689 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001690
1691 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1692 bp->req_line_speed = 0;
1693 bp->autoneg |= AUTONEG_SPEED;
1694 bp->advertising = ADVERTISED_Autoneg;
1695 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1696 bp->advertising |= ADVERTISED_10baseT_Half;
1697 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1698 bp->advertising |= ADVERTISED_10baseT_Full;
1699 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1700 bp->advertising |= ADVERTISED_100baseT_Half;
1701 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1702 bp->advertising |= ADVERTISED_100baseT_Full;
1703 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1704 bp->advertising |= ADVERTISED_1000baseT_Full;
1705 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1706 bp->advertising |= ADVERTISED_2500baseX_Full;
1707 } else {
1708 bp->autoneg = 0;
1709 bp->advertising = 0;
1710 bp->req_duplex = DUPLEX_FULL;
1711 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1712 bp->req_line_speed = SPEED_10;
1713 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1714 bp->req_duplex = DUPLEX_HALF;
1715 }
1716 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1717 bp->req_line_speed = SPEED_100;
1718 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1719 bp->req_duplex = DUPLEX_HALF;
1720 }
1721 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1722 bp->req_line_speed = SPEED_1000;
1723 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1724 bp->req_line_speed = SPEED_2500;
1725 }
1726}
1727
1728static void
Michael Chandeaf3912007-07-07 22:48:00 -07001729bnx2_set_default_link(struct bnx2 *bp)
1730{
Harvey Harrisonab598592008-05-01 02:47:38 -07001731 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1732 bnx2_set_default_remote_link(bp);
1733 return;
1734 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001735
Michael Chandeaf3912007-07-07 22:48:00 -07001736 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1737 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001738 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001739 u32 reg;
1740
1741 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1742
Michael Chan2726d6e2008-01-29 21:35:05 -08001743 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001744 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1745 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1746 bp->autoneg = 0;
1747 bp->req_line_speed = bp->line_speed = SPEED_1000;
1748 bp->req_duplex = DUPLEX_FULL;
1749 }
1750 } else
1751 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1752}
1753
Michael Chan0d8a6572007-07-07 22:49:43 -07001754static void
Michael Chandf149d72007-07-07 22:51:36 -07001755bnx2_send_heart_beat(struct bnx2 *bp)
1756{
1757 u32 msg;
1758 u32 addr;
1759
1760 spin_lock(&bp->indirect_lock);
1761 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1762 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1763 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1764 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1765 spin_unlock(&bp->indirect_lock);
1766}
1767
1768static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001769bnx2_remote_phy_event(struct bnx2 *bp)
1770{
1771 u32 msg;
1772 u8 link_up = bp->link_up;
1773 u8 old_port;
1774
Michael Chan2726d6e2008-01-29 21:35:05 -08001775 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001776
Michael Chandf149d72007-07-07 22:51:36 -07001777 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1778 bnx2_send_heart_beat(bp);
1779
1780 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1781
Michael Chan0d8a6572007-07-07 22:49:43 -07001782 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1783 bp->link_up = 0;
1784 else {
1785 u32 speed;
1786
1787 bp->link_up = 1;
1788 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1789 bp->duplex = DUPLEX_FULL;
1790 switch (speed) {
1791 case BNX2_LINK_STATUS_10HALF:
1792 bp->duplex = DUPLEX_HALF;
1793 case BNX2_LINK_STATUS_10FULL:
1794 bp->line_speed = SPEED_10;
1795 break;
1796 case BNX2_LINK_STATUS_100HALF:
1797 bp->duplex = DUPLEX_HALF;
1798 case BNX2_LINK_STATUS_100BASE_T4:
1799 case BNX2_LINK_STATUS_100FULL:
1800 bp->line_speed = SPEED_100;
1801 break;
1802 case BNX2_LINK_STATUS_1000HALF:
1803 bp->duplex = DUPLEX_HALF;
1804 case BNX2_LINK_STATUS_1000FULL:
1805 bp->line_speed = SPEED_1000;
1806 break;
1807 case BNX2_LINK_STATUS_2500HALF:
1808 bp->duplex = DUPLEX_HALF;
1809 case BNX2_LINK_STATUS_2500FULL:
1810 bp->line_speed = SPEED_2500;
1811 break;
1812 default:
1813 bp->line_speed = 0;
1814 break;
1815 }
1816
Michael Chan0d8a6572007-07-07 22:49:43 -07001817 bp->flow_ctrl = 0;
1818 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1819 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1820 if (bp->duplex == DUPLEX_FULL)
1821 bp->flow_ctrl = bp->req_flow_ctrl;
1822 } else {
1823 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1824 bp->flow_ctrl |= FLOW_CTRL_TX;
1825 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1826 bp->flow_ctrl |= FLOW_CTRL_RX;
1827 }
1828
1829 old_port = bp->phy_port;
1830 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1831 bp->phy_port = PORT_FIBRE;
1832 else
1833 bp->phy_port = PORT_TP;
1834
1835 if (old_port != bp->phy_port)
1836 bnx2_set_default_link(bp);
1837
Michael Chan0d8a6572007-07-07 22:49:43 -07001838 }
1839 if (bp->link_up != link_up)
1840 bnx2_report_link(bp);
1841
1842 bnx2_set_mac_link(bp);
1843}
1844
1845static int
1846bnx2_set_remote_link(struct bnx2 *bp)
1847{
1848 u32 evt_code;
1849
Michael Chan2726d6e2008-01-29 21:35:05 -08001850 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07001851 switch (evt_code) {
1852 case BNX2_FW_EVT_CODE_LINK_EVENT:
1853 bnx2_remote_phy_event(bp);
1854 break;
1855 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1856 default:
Michael Chandf149d72007-07-07 22:51:36 -07001857 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07001858 break;
1859 }
1860 return 0;
1861}
1862
Michael Chanb6016b72005-05-26 13:03:09 -07001863static int
1864bnx2_setup_copper_phy(struct bnx2 *bp)
1865{
1866 u32 bmcr;
1867 u32 new_bmcr;
1868
Michael Chanca58c3a2007-05-03 13:22:52 -07001869 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001870
1871 if (bp->autoneg & AUTONEG_SPEED) {
1872 u32 adv_reg, adv1000_reg;
1873 u32 new_adv_reg = 0;
1874 u32 new_adv1000_reg = 0;
1875
Michael Chanca58c3a2007-05-03 13:22:52 -07001876 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001877 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1878 ADVERTISE_PAUSE_ASYM);
1879
1880 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1881 adv1000_reg &= PHY_ALL_1000_SPEED;
1882
1883 if (bp->advertising & ADVERTISED_10baseT_Half)
1884 new_adv_reg |= ADVERTISE_10HALF;
1885 if (bp->advertising & ADVERTISED_10baseT_Full)
1886 new_adv_reg |= ADVERTISE_10FULL;
1887 if (bp->advertising & ADVERTISED_100baseT_Half)
1888 new_adv_reg |= ADVERTISE_100HALF;
1889 if (bp->advertising & ADVERTISED_100baseT_Full)
1890 new_adv_reg |= ADVERTISE_100FULL;
1891 if (bp->advertising & ADVERTISED_1000baseT_Full)
1892 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001893
Michael Chanb6016b72005-05-26 13:03:09 -07001894 new_adv_reg |= ADVERTISE_CSMA;
1895
1896 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1897
1898 if ((adv1000_reg != new_adv1000_reg) ||
1899 (adv_reg != new_adv_reg) ||
1900 ((bmcr & BMCR_ANENABLE) == 0)) {
1901
Michael Chanca58c3a2007-05-03 13:22:52 -07001902 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001903 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07001904 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001905 BMCR_ANENABLE);
1906 }
1907 else if (bp->link_up) {
1908 /* Flow ctrl may have changed from auto to forced */
1909 /* or vice-versa. */
1910
1911 bnx2_resolve_flow_ctrl(bp);
1912 bnx2_set_mac_link(bp);
1913 }
1914 return 0;
1915 }
1916
1917 new_bmcr = 0;
1918 if (bp->req_line_speed == SPEED_100) {
1919 new_bmcr |= BMCR_SPEED100;
1920 }
1921 if (bp->req_duplex == DUPLEX_FULL) {
1922 new_bmcr |= BMCR_FULLDPLX;
1923 }
1924 if (new_bmcr != bmcr) {
1925 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07001926
Michael Chanca58c3a2007-05-03 13:22:52 -07001927 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1928 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001929
Michael Chanb6016b72005-05-26 13:03:09 -07001930 if (bmsr & BMSR_LSTATUS) {
1931 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07001932 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08001933 spin_unlock_bh(&bp->phy_lock);
1934 msleep(50);
1935 spin_lock_bh(&bp->phy_lock);
1936
Michael Chanca58c3a2007-05-03 13:22:52 -07001937 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1938 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07001939 }
1940
Michael Chanca58c3a2007-05-03 13:22:52 -07001941 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001942
1943 /* Normally, the new speed is setup after the link has
1944 * gone down and up again. In some cases, link will not go
1945 * down so we need to set up the new speed here.
1946 */
1947 if (bmsr & BMSR_LSTATUS) {
1948 bp->line_speed = bp->req_line_speed;
1949 bp->duplex = bp->req_duplex;
1950 bnx2_resolve_flow_ctrl(bp);
1951 bnx2_set_mac_link(bp);
1952 }
Michael Chan27a005b2007-05-03 13:23:41 -07001953 } else {
1954 bnx2_resolve_flow_ctrl(bp);
1955 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001956 }
1957 return 0;
1958}
1959
1960static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001961bnx2_setup_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001962{
1963 if (bp->loopback == MAC_LOOPBACK)
1964 return 0;
1965
Michael Chan583c28e2008-01-21 19:51:35 -08001966 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07001967 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07001968 }
1969 else {
1970 return (bnx2_setup_copper_phy(bp));
1971 }
1972}
1973
1974static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001975bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07001976{
1977 u32 val;
1978
1979 bp->mii_bmcr = MII_BMCR + 0x10;
1980 bp->mii_bmsr = MII_BMSR + 0x10;
1981 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1982 bp->mii_adv = MII_ADVERTISE + 0x10;
1983 bp->mii_lpa = MII_LPA + 0x10;
1984 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1985
1986 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1987 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1988
1989 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07001990 if (reset_phy)
1991 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001992
1993 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1994
1995 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
1996 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
1997 val |= MII_BNX2_SD_1000XCTL1_FIBER;
1998 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
1999
2000 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2001 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002002 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002003 val |= BCM5708S_UP1_2G5;
2004 else
2005 val &= ~BCM5708S_UP1_2G5;
2006 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2007
2008 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2009 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2010 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2011 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2012
2013 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2014
2015 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2016 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2017 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2018
2019 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2020
2021 return 0;
2022}
2023
2024static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002025bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002026{
2027 u32 val;
2028
Michael Chan9a120bc2008-05-16 22:17:45 -07002029 if (reset_phy)
2030 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002031
2032 bp->mii_up1 = BCM5708S_UP1;
2033
Michael Chan5b0c76a2005-11-04 08:45:49 -08002034 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2035 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2036 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2037
2038 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2039 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2040 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2041
2042 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2043 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2044 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2045
Michael Chan583c28e2008-01-21 19:51:35 -08002046 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002047 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2048 val |= BCM5708S_UP1_2G5;
2049 bnx2_write_phy(bp, BCM5708S_UP1, val);
2050 }
2051
2052 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002053 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2054 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002055 /* increase tx signal amplitude */
2056 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2057 BCM5708S_BLK_ADDR_TX_MISC);
2058 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2059 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2060 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2061 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2062 }
2063
Michael Chan2726d6e2008-01-29 21:35:05 -08002064 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002065 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2066
2067 if (val) {
2068 u32 is_backplane;
2069
Michael Chan2726d6e2008-01-29 21:35:05 -08002070 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002071 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2072 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2073 BCM5708S_BLK_ADDR_TX_MISC);
2074 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2075 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2076 BCM5708S_BLK_ADDR_DIG);
2077 }
2078 }
2079 return 0;
2080}
2081
2082static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002083bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002084{
Michael Chan9a120bc2008-05-16 22:17:45 -07002085 if (reset_phy)
2086 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002087
Michael Chan583c28e2008-01-21 19:51:35 -08002088 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002089
Michael Chan59b47d82006-11-19 14:10:45 -08002090 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2091 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002092
2093 if (bp->dev->mtu > 1500) {
2094 u32 val;
2095
2096 /* Set extended packet length bit */
2097 bnx2_write_phy(bp, 0x18, 0x7);
2098 bnx2_read_phy(bp, 0x18, &val);
2099 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2100
2101 bnx2_write_phy(bp, 0x1c, 0x6c00);
2102 bnx2_read_phy(bp, 0x1c, &val);
2103 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2104 }
2105 else {
2106 u32 val;
2107
2108 bnx2_write_phy(bp, 0x18, 0x7);
2109 bnx2_read_phy(bp, 0x18, &val);
2110 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2111
2112 bnx2_write_phy(bp, 0x1c, 0x6c00);
2113 bnx2_read_phy(bp, 0x1c, &val);
2114 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2115 }
2116
2117 return 0;
2118}
2119
2120static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002121bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002122{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002123 u32 val;
2124
Michael Chan9a120bc2008-05-16 22:17:45 -07002125 if (reset_phy)
2126 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002127
Michael Chan583c28e2008-01-21 19:51:35 -08002128 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002129 bnx2_write_phy(bp, 0x18, 0x0c00);
2130 bnx2_write_phy(bp, 0x17, 0x000a);
2131 bnx2_write_phy(bp, 0x15, 0x310b);
2132 bnx2_write_phy(bp, 0x17, 0x201f);
2133 bnx2_write_phy(bp, 0x15, 0x9506);
2134 bnx2_write_phy(bp, 0x17, 0x401f);
2135 bnx2_write_phy(bp, 0x15, 0x14e2);
2136 bnx2_write_phy(bp, 0x18, 0x0400);
2137 }
2138
Michael Chan583c28e2008-01-21 19:51:35 -08002139 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002140 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2141 MII_BNX2_DSP_EXPAND_REG | 0x8);
2142 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2143 val &= ~(1 << 8);
2144 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2145 }
2146
Michael Chanb6016b72005-05-26 13:03:09 -07002147 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002148 /* Set extended packet length bit */
2149 bnx2_write_phy(bp, 0x18, 0x7);
2150 bnx2_read_phy(bp, 0x18, &val);
2151 bnx2_write_phy(bp, 0x18, val | 0x4000);
2152
2153 bnx2_read_phy(bp, 0x10, &val);
2154 bnx2_write_phy(bp, 0x10, val | 0x1);
2155 }
2156 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002157 bnx2_write_phy(bp, 0x18, 0x7);
2158 bnx2_read_phy(bp, 0x18, &val);
2159 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2160
2161 bnx2_read_phy(bp, 0x10, &val);
2162 bnx2_write_phy(bp, 0x10, val & ~0x1);
2163 }
2164
Michael Chan5b0c76a2005-11-04 08:45:49 -08002165 /* ethernet@wirespeed */
2166 bnx2_write_phy(bp, 0x18, 0x7007);
2167 bnx2_read_phy(bp, 0x18, &val);
2168 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002169 return 0;
2170}
2171
2172
2173static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002174bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002175{
2176 u32 val;
2177 int rc = 0;
2178
Michael Chan583c28e2008-01-21 19:51:35 -08002179 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2180 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002181
Michael Chanca58c3a2007-05-03 13:22:52 -07002182 bp->mii_bmcr = MII_BMCR;
2183 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002184 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002185 bp->mii_adv = MII_ADVERTISE;
2186 bp->mii_lpa = MII_LPA;
2187
Michael Chanb6016b72005-05-26 13:03:09 -07002188 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2189
Michael Chan583c28e2008-01-21 19:51:35 -08002190 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002191 goto setup_phy;
2192
Michael Chanb6016b72005-05-26 13:03:09 -07002193 bnx2_read_phy(bp, MII_PHYSID1, &val);
2194 bp->phy_id = val << 16;
2195 bnx2_read_phy(bp, MII_PHYSID2, &val);
2196 bp->phy_id |= val & 0xffff;
2197
Michael Chan583c28e2008-01-21 19:51:35 -08002198 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002199 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002200 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002201 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002202 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002203 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002204 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002205 }
2206 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002207 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002208 }
2209
Michael Chan0d8a6572007-07-07 22:49:43 -07002210setup_phy:
2211 if (!rc)
2212 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002213
2214 return rc;
2215}
2216
2217static int
2218bnx2_set_mac_loopback(struct bnx2 *bp)
2219{
2220 u32 mac_mode;
2221
2222 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2223 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2224 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2225 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2226 bp->link_up = 1;
2227 return 0;
2228}
2229
Michael Chanbc5a0692006-01-23 16:13:22 -08002230static int bnx2_test_link(struct bnx2 *);
2231
2232static int
2233bnx2_set_phy_loopback(struct bnx2 *bp)
2234{
2235 u32 mac_mode;
2236 int rc, i;
2237
2238 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002239 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002240 BMCR_SPEED1000);
2241 spin_unlock_bh(&bp->phy_lock);
2242 if (rc)
2243 return rc;
2244
2245 for (i = 0; i < 10; i++) {
2246 if (bnx2_test_link(bp) == 0)
2247 break;
Michael Chan80be4432006-11-19 14:07:28 -08002248 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002249 }
2250
2251 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2252 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2253 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002254 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002255
2256 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2257 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2258 bp->link_up = 1;
2259 return 0;
2260}
2261
Michael Chanb6016b72005-05-26 13:03:09 -07002262static int
Michael Chana2f13892008-07-14 22:38:23 -07002263bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002264{
2265 int i;
2266 u32 val;
2267
Michael Chanb6016b72005-05-26 13:03:09 -07002268 bp->fw_wr_seq++;
2269 msg_data |= bp->fw_wr_seq;
2270
Michael Chan2726d6e2008-01-29 21:35:05 -08002271 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002272
Michael Chana2f13892008-07-14 22:38:23 -07002273 if (!ack)
2274 return 0;
2275
Michael Chanb6016b72005-05-26 13:03:09 -07002276 /* wait for an acknowledgement. */
Michael Chanb090ae22006-01-23 16:07:10 -08002277 for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
2278 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002279
Michael Chan2726d6e2008-01-29 21:35:05 -08002280 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002281
2282 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2283 break;
2284 }
Michael Chanb090ae22006-01-23 16:07:10 -08002285 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2286 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002287
2288 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002289 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2290 if (!silent)
2291 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2292 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002293
2294 msg_data &= ~BNX2_DRV_MSG_CODE;
2295 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2296
Michael Chan2726d6e2008-01-29 21:35:05 -08002297 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002298
Michael Chanb6016b72005-05-26 13:03:09 -07002299 return -EBUSY;
2300 }
2301
Michael Chanb090ae22006-01-23 16:07:10 -08002302 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2303 return -EIO;
2304
Michael Chanb6016b72005-05-26 13:03:09 -07002305 return 0;
2306}
2307
Michael Chan59b47d82006-11-19 14:10:45 -08002308static int
2309bnx2_init_5709_context(struct bnx2 *bp)
2310{
2311 int i, ret = 0;
2312 u32 val;
2313
2314 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2315 val |= (BCM_PAGE_BITS - 8) << 16;
2316 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002317 for (i = 0; i < 10; i++) {
2318 val = REG_RD(bp, BNX2_CTX_COMMAND);
2319 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2320 break;
2321 udelay(2);
2322 }
2323 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2324 return -EBUSY;
2325
Michael Chan59b47d82006-11-19 14:10:45 -08002326 for (i = 0; i < bp->ctx_pages; i++) {
2327 int j;
2328
Michael Chan352f7682008-05-02 16:57:26 -07002329 if (bp->ctx_blk[i])
2330 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2331 else
2332 return -ENOMEM;
2333
Michael Chan59b47d82006-11-19 14:10:45 -08002334 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2335 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2336 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2337 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2338 (u64) bp->ctx_blk_mapping[i] >> 32);
2339 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2340 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2341 for (j = 0; j < 10; j++) {
2342
2343 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2344 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2345 break;
2346 udelay(5);
2347 }
2348 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2349 ret = -EBUSY;
2350 break;
2351 }
2352 }
2353 return ret;
2354}
2355
Michael Chanb6016b72005-05-26 13:03:09 -07002356static void
2357bnx2_init_context(struct bnx2 *bp)
2358{
2359 u32 vcid;
2360
2361 vcid = 96;
2362 while (vcid) {
2363 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002364 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002365
2366 vcid--;
2367
2368 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2369 u32 new_vcid;
2370
2371 vcid_addr = GET_PCID_ADDR(vcid);
2372 if (vcid & 0x8) {
2373 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2374 }
2375 else {
2376 new_vcid = vcid;
2377 }
2378 pcid_addr = GET_PCID_ADDR(new_vcid);
2379 }
2380 else {
2381 vcid_addr = GET_CID_ADDR(vcid);
2382 pcid_addr = vcid_addr;
2383 }
2384
Michael Chan7947b202007-06-04 21:17:10 -07002385 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2386 vcid_addr += (i << PHY_CTX_SHIFT);
2387 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002388
Michael Chan5d5d0012007-12-12 11:17:43 -08002389 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002390 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2391
2392 /* Zero out the context. */
2393 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002394 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002395 }
Michael Chanb6016b72005-05-26 13:03:09 -07002396 }
2397}
2398
2399static int
2400bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2401{
2402 u16 *good_mbuf;
2403 u32 good_mbuf_cnt;
2404 u32 val;
2405
2406 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2407 if (good_mbuf == NULL) {
2408 printk(KERN_ERR PFX "Failed to allocate memory in "
2409 "bnx2_alloc_bad_rbuf\n");
2410 return -ENOMEM;
2411 }
2412
2413 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2414 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2415
2416 good_mbuf_cnt = 0;
2417
2418 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002419 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002420 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002421 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2422 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002423
Michael Chan2726d6e2008-01-29 21:35:05 -08002424 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002425
2426 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2427
2428 /* The addresses with Bit 9 set are bad memory blocks. */
2429 if (!(val & (1 << 9))) {
2430 good_mbuf[good_mbuf_cnt] = (u16) val;
2431 good_mbuf_cnt++;
2432 }
2433
Michael Chan2726d6e2008-01-29 21:35:05 -08002434 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002435 }
2436
2437 /* Free the good ones back to the mbuf pool thus discarding
2438 * all the bad ones. */
2439 while (good_mbuf_cnt) {
2440 good_mbuf_cnt--;
2441
2442 val = good_mbuf[good_mbuf_cnt];
2443 val = (val << 9) | val | 1;
2444
Michael Chan2726d6e2008-01-29 21:35:05 -08002445 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002446 }
2447 kfree(good_mbuf);
2448 return 0;
2449}
2450
2451static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002452bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002453{
2454 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002455
2456 val = (mac_addr[0] << 8) | mac_addr[1];
2457
Benjamin Li5fcaed02008-07-14 22:39:52 -07002458 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002459
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002460 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002461 (mac_addr[4] << 8) | mac_addr[5];
2462
Benjamin Li5fcaed02008-07-14 22:39:52 -07002463 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002464}
2465
2466static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002467bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002468{
2469 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002470 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002471 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002472 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chan47bf4242007-12-12 11:19:12 -08002473 struct page *page = alloc_page(GFP_ATOMIC);
2474
2475 if (!page)
2476 return -ENOMEM;
2477 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2478 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002479 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2480 __free_page(page);
2481 return -EIO;
2482 }
2483
Michael Chan47bf4242007-12-12 11:19:12 -08002484 rx_pg->page = page;
2485 pci_unmap_addr_set(rx_pg, mapping, mapping);
2486 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2487 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2488 return 0;
2489}
2490
2491static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002492bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002493{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002494 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002495 struct page *page = rx_pg->page;
2496
2497 if (!page)
2498 return;
2499
2500 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2501 PCI_DMA_FROMDEVICE);
2502
2503 __free_page(page);
2504 rx_pg->page = NULL;
2505}
2506
2507static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002508bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002509{
2510 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002511 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002512 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002513 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002514 unsigned long align;
2515
Michael Chan932f3772006-08-15 01:39:36 -07002516 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002517 if (skb == NULL) {
2518 return -ENOMEM;
2519 }
2520
Michael Chan59b47d82006-11-19 14:10:45 -08002521 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2522 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002523
Michael Chanb6016b72005-05-26 13:03:09 -07002524 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2525 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002526 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2527 dev_kfree_skb(skb);
2528 return -EIO;
2529 }
Michael Chanb6016b72005-05-26 13:03:09 -07002530
2531 rx_buf->skb = skb;
2532 pci_unmap_addr_set(rx_buf, mapping, mapping);
2533
2534 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2535 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2536
Michael Chanbb4f98a2008-06-19 16:38:19 -07002537 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002538
2539 return 0;
2540}
2541
Michael Chanda3e4fb2007-05-03 13:24:23 -07002542static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002543bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002544{
Michael Chan43e80b82008-06-19 16:41:08 -07002545 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002546 u32 new_link_state, old_link_state;
2547 int is_set = 1;
2548
2549 new_link_state = sblk->status_attn_bits & event;
2550 old_link_state = sblk->status_attn_bits_ack & event;
2551 if (new_link_state != old_link_state) {
2552 if (new_link_state)
2553 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2554 else
2555 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2556 } else
2557 is_set = 0;
2558
2559 return is_set;
2560}
2561
Michael Chanb6016b72005-05-26 13:03:09 -07002562static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002563bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002564{
Michael Chan74ecc622008-05-02 16:56:16 -07002565 spin_lock(&bp->phy_lock);
2566
2567 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002568 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002569 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002570 bnx2_set_remote_link(bp);
2571
Michael Chan74ecc622008-05-02 16:56:16 -07002572 spin_unlock(&bp->phy_lock);
2573
Michael Chanb6016b72005-05-26 13:03:09 -07002574}
2575
Michael Chanead72702007-12-20 19:55:39 -08002576static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002577bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002578{
2579 u16 cons;
2580
Michael Chan43e80b82008-06-19 16:41:08 -07002581 /* Tell compiler that status block fields can change. */
2582 barrier();
2583 cons = *bnapi->hw_tx_cons_ptr;
Michael Chanead72702007-12-20 19:55:39 -08002584 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2585 cons++;
2586 return cons;
2587}
2588
Michael Chan57851d82007-12-20 20:01:44 -08002589static int
2590bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002591{
Michael Chan35e90102008-06-19 16:37:42 -07002592 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002593 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002594 int tx_pkt = 0, index;
2595 struct netdev_queue *txq;
2596
2597 index = (bnapi - bp->bnx2_napi);
2598 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002599
Michael Chan35efa7c2007-12-20 19:56:37 -08002600 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002601 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002602
2603 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002604 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002605 struct sk_buff *skb;
2606 int i, last;
2607
2608 sw_ring_cons = TX_RING_IDX(sw_cons);
2609
Michael Chan35e90102008-06-19 16:37:42 -07002610 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002611 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002612
Michael Chanb6016b72005-05-26 13:03:09 -07002613 /* partial BD completions possible with TSO packets */
Herbert Xu89114af2006-07-08 13:34:32 -07002614 if (skb_is_gso(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002615 u16 last_idx, last_ring_idx;
2616
2617 last_idx = sw_cons +
2618 skb_shinfo(skb)->nr_frags + 1;
2619 last_ring_idx = sw_ring_cons +
2620 skb_shinfo(skb)->nr_frags + 1;
2621 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2622 last_idx++;
2623 }
2624 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2625 break;
2626 }
2627 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002628
Benjamin Li3d16af82008-10-09 12:26:41 -07002629 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002630
2631 tx_buf->skb = NULL;
2632 last = skb_shinfo(skb)->nr_frags;
2633
2634 for (i = 0; i < last; i++) {
2635 sw_cons = NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002636 }
2637
2638 sw_cons = NEXT_TX_BD(sw_cons);
2639
Michael Chan745720e2006-06-29 12:37:41 -07002640 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002641 tx_pkt++;
2642 if (tx_pkt == budget)
2643 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002644
Michael Chan35efa7c2007-12-20 19:56:37 -08002645 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002646 }
2647
Michael Chan35e90102008-06-19 16:37:42 -07002648 txr->hw_tx_cons = hw_cons;
2649 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002650
Michael Chan2f8af122006-08-15 01:39:10 -07002651 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002652 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002653 * memory barrier, there is a small possibility that bnx2_start_xmit()
2654 * will miss it and cause the queue to be stopped forever.
2655 */
2656 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002657
Benjamin Li706bf242008-07-18 17:55:11 -07002658 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002659 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002660 __netif_tx_lock(txq, smp_processor_id());
2661 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002662 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002663 netif_tx_wake_queue(txq);
2664 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002665 }
Benjamin Li706bf242008-07-18 17:55:11 -07002666
Michael Chan57851d82007-12-20 20:01:44 -08002667 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002668}
2669
Michael Chan1db82f22007-12-12 11:19:35 -08002670static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002671bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002672 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002673{
2674 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2675 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002676 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002677 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002678 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002679
Benjamin Li3d16af82008-10-09 12:26:41 -07002680 cons_rx_pg = &rxr->rx_pg_ring[cons];
2681
2682 /* The caller was unable to allocate a new page to replace the
2683 * last one in the frags array, so we need to recycle that page
2684 * and then free the skb.
2685 */
2686 if (skb) {
2687 struct page *page;
2688 struct skb_shared_info *shinfo;
2689
2690 shinfo = skb_shinfo(skb);
2691 shinfo->nr_frags--;
2692 page = shinfo->frags[shinfo->nr_frags].page;
2693 shinfo->frags[shinfo->nr_frags].page = NULL;
2694
2695 cons_rx_pg->page = page;
2696 dev_kfree_skb(skb);
2697 }
2698
2699 hw_prod = rxr->rx_pg_prod;
2700
Michael Chan1db82f22007-12-12 11:19:35 -08002701 for (i = 0; i < count; i++) {
2702 prod = RX_PG_RING_IDX(hw_prod);
2703
Michael Chanbb4f98a2008-06-19 16:38:19 -07002704 prod_rx_pg = &rxr->rx_pg_ring[prod];
2705 cons_rx_pg = &rxr->rx_pg_ring[cons];
2706 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2707 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002708
Michael Chan1db82f22007-12-12 11:19:35 -08002709 if (prod != cons) {
2710 prod_rx_pg->page = cons_rx_pg->page;
2711 cons_rx_pg->page = NULL;
2712 pci_unmap_addr_set(prod_rx_pg, mapping,
2713 pci_unmap_addr(cons_rx_pg, mapping));
2714
2715 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2716 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2717
2718 }
2719 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2720 hw_prod = NEXT_RX_BD(hw_prod);
2721 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002722 rxr->rx_pg_prod = hw_prod;
2723 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002724}
2725
Michael Chanb6016b72005-05-26 13:03:09 -07002726static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002727bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2728 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002729{
Michael Chan236b6392006-03-20 17:49:02 -08002730 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2731 struct rx_bd *cons_bd, *prod_bd;
2732
Michael Chanbb4f98a2008-06-19 16:38:19 -07002733 cons_rx_buf = &rxr->rx_buf_ring[cons];
2734 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002735
2736 pci_dma_sync_single_for_device(bp->pdev,
2737 pci_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002738 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002739
Michael Chanbb4f98a2008-06-19 16:38:19 -07002740 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002741
2742 prod_rx_buf->skb = skb;
2743
2744 if (cons == prod)
2745 return;
2746
Michael Chanb6016b72005-05-26 13:03:09 -07002747 pci_unmap_addr_set(prod_rx_buf, mapping,
2748 pci_unmap_addr(cons_rx_buf, mapping));
2749
Michael Chanbb4f98a2008-06-19 16:38:19 -07002750 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2751 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002752 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2753 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002754}
2755
Michael Chan85833c62007-12-12 11:17:01 -08002756static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002757bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002758 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2759 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002760{
2761 int err;
2762 u16 prod = ring_idx & 0xffff;
2763
Michael Chanbb4f98a2008-06-19 16:38:19 -07002764 err = bnx2_alloc_rx_skb(bp, rxr, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002765 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002766 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002767 if (hdr_len) {
2768 unsigned int raw_len = len + 4;
2769 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2770
Michael Chanbb4f98a2008-06-19 16:38:19 -07002771 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002772 }
Michael Chan85833c62007-12-12 11:17:01 -08002773 return err;
2774 }
2775
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002776 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002777 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2778 PCI_DMA_FROMDEVICE);
2779
Michael Chan1db82f22007-12-12 11:19:35 -08002780 if (hdr_len == 0) {
2781 skb_put(skb, len);
2782 return 0;
2783 } else {
2784 unsigned int i, frag_len, frag_size, pages;
2785 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002786 u16 pg_cons = rxr->rx_pg_cons;
2787 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002788
2789 frag_size = len + 4 - hdr_len;
2790 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2791 skb_put(skb, hdr_len);
2792
2793 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002794 dma_addr_t mapping_old;
2795
Michael Chan1db82f22007-12-12 11:19:35 -08002796 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2797 if (unlikely(frag_len <= 4)) {
2798 unsigned int tail = 4 - frag_len;
2799
Michael Chanbb4f98a2008-06-19 16:38:19 -07002800 rxr->rx_pg_cons = pg_cons;
2801 rxr->rx_pg_prod = pg_prod;
2802 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08002803 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002804 skb->len -= tail;
2805 if (i == 0) {
2806 skb->tail -= tail;
2807 } else {
2808 skb_frag_t *frag =
2809 &skb_shinfo(skb)->frags[i - 1];
2810 frag->size -= tail;
2811 skb->data_len -= tail;
2812 skb->truesize -= tail;
2813 }
2814 return 0;
2815 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002816 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08002817
Benjamin Li3d16af82008-10-09 12:26:41 -07002818 /* Don't unmap yet. If we're unable to allocate a new
2819 * page, we need to recycle the page and the DMA addr.
2820 */
2821 mapping_old = pci_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08002822 if (i == pages - 1)
2823 frag_len -= 4;
2824
2825 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
2826 rx_pg->page = NULL;
2827
Michael Chanbb4f98a2008-06-19 16:38:19 -07002828 err = bnx2_alloc_rx_page(bp, rxr,
2829 RX_PG_RING_IDX(pg_prod));
Michael Chan1db82f22007-12-12 11:19:35 -08002830 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002831 rxr->rx_pg_cons = pg_cons;
2832 rxr->rx_pg_prod = pg_prod;
2833 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08002834 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002835 return err;
2836 }
2837
Benjamin Li3d16af82008-10-09 12:26:41 -07002838 pci_unmap_page(bp->pdev, mapping_old,
2839 PAGE_SIZE, PCI_DMA_FROMDEVICE);
2840
Michael Chan1db82f22007-12-12 11:19:35 -08002841 frag_size -= frag_len;
2842 skb->data_len += frag_len;
2843 skb->truesize += frag_len;
2844 skb->len += frag_len;
2845
2846 pg_prod = NEXT_RX_BD(pg_prod);
2847 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
2848 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002849 rxr->rx_pg_prod = pg_prod;
2850 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002851 }
Michael Chan85833c62007-12-12 11:17:01 -08002852 return 0;
2853}
2854
Michael Chanc09c2622007-12-10 17:18:37 -08002855static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002856bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08002857{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002858 u16 cons;
2859
Michael Chan43e80b82008-06-19 16:41:08 -07002860 /* Tell compiler that status block fields can change. */
2861 barrier();
2862 cons = *bnapi->hw_rx_cons_ptr;
Michael Chanc09c2622007-12-10 17:18:37 -08002863 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
2864 cons++;
2865 return cons;
2866}
2867
Michael Chanb6016b72005-05-26 13:03:09 -07002868static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002869bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002870{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002871 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002872 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2873 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08002874 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002875
Michael Chan35efa7c2007-12-20 19:56:37 -08002876 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07002877 sw_cons = rxr->rx_cons;
2878 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002879
2880 /* Memory barrier necessary as speculative reads of the rx
2881 * buffer can be ahead of the index in the status block
2882 */
2883 rmb();
2884 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08002885 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08002886 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07002887 struct sw_bd *rx_buf;
2888 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08002889 dma_addr_t dma_addr;
Michael Chanf22828e2008-08-14 15:30:14 -07002890 u16 vtag = 0;
2891 int hw_vlan __maybe_unused = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002892
2893 sw_ring_cons = RX_RING_IDX(sw_cons);
2894 sw_ring_prod = RX_RING_IDX(sw_prod);
2895
Michael Chanbb4f98a2008-06-19 16:38:19 -07002896 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002897 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08002898
2899 rx_buf->skb = NULL;
2900
2901 dma_addr = pci_unmap_addr(rx_buf, mapping);
2902
2903 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07002904 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
2905 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002906
2907 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08002908 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chanb6016b72005-05-26 13:03:09 -07002909
Michael Chanade2bfe2006-01-23 16:09:51 -08002910 if ((status = rx_hdr->l2_fhdr_status) &
Michael Chanb6016b72005-05-26 13:03:09 -07002911 (L2_FHDR_ERRORS_BAD_CRC |
2912 L2_FHDR_ERRORS_PHY_DECODE |
2913 L2_FHDR_ERRORS_ALIGNMENT |
2914 L2_FHDR_ERRORS_TOO_SHORT |
2915 L2_FHDR_ERRORS_GIANT_FRAME)) {
2916
Michael Chanbb4f98a2008-06-19 16:38:19 -07002917 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chana1f60192007-12-20 19:57:19 -08002918 sw_ring_prod);
Michael Chan85833c62007-12-12 11:17:01 -08002919 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002920 }
Michael Chan1db82f22007-12-12 11:19:35 -08002921 hdr_len = 0;
2922 if (status & L2_FHDR_STATUS_SPLIT) {
2923 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
2924 pg_ring_used = 1;
2925 } else if (len > bp->rx_jumbo_thresh) {
2926 hdr_len = bp->rx_jumbo_thresh;
2927 pg_ring_used = 1;
2928 }
2929
2930 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07002931
Michael Chan5d5d0012007-12-12 11:17:43 -08002932 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07002933 struct sk_buff *new_skb;
2934
Michael Chanf22828e2008-08-14 15:30:14 -07002935 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08002936 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002937 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08002938 sw_ring_prod);
2939 goto next_rx;
2940 }
Michael Chanb6016b72005-05-26 13:03:09 -07002941
2942 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002943 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07002944 BNX2_RX_OFFSET - 6,
2945 new_skb->data, len + 6);
2946 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07002947 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07002948
Michael Chanbb4f98a2008-06-19 16:38:19 -07002949 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002950 sw_ring_cons, sw_ring_prod);
2951
2952 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002953 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08002954 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07002955 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002956
Michael Chanf22828e2008-08-14 15:30:14 -07002957 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
2958 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
2959 vtag = rx_hdr->l2_fhdr_vlan_tag;
2960#ifdef BCM_VLAN
2961 if (bp->vlgrp)
2962 hw_vlan = 1;
2963 else
2964#endif
2965 {
2966 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
2967 __skb_push(skb, 4);
2968
2969 memmove(ve, skb->data + 4, ETH_ALEN * 2);
2970 ve->h_vlan_proto = htons(ETH_P_8021Q);
2971 ve->h_vlan_TCI = htons(vtag);
2972 len += 4;
2973 }
2974 }
2975
Michael Chanb6016b72005-05-26 13:03:09 -07002976 skb->protocol = eth_type_trans(skb, bp->dev);
2977
2978 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07002979 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002980
Michael Chan745720e2006-06-29 12:37:41 -07002981 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002982 goto next_rx;
2983
2984 }
2985
Michael Chanb6016b72005-05-26 13:03:09 -07002986 skb->ip_summed = CHECKSUM_NONE;
2987 if (bp->rx_csum &&
2988 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2989 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2990
Michael Chanade2bfe2006-01-23 16:09:51 -08002991 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2992 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07002993 skb->ip_summed = CHECKSUM_UNNECESSARY;
2994 }
2995
2996#ifdef BCM_VLAN
Michael Chanf22828e2008-08-14 15:30:14 -07002997 if (hw_vlan)
2998 vlan_hwaccel_receive_skb(skb, bp->vlgrp, vtag);
Michael Chanb6016b72005-05-26 13:03:09 -07002999 else
3000#endif
3001 netif_receive_skb(skb);
3002
3003 bp->dev->last_rx = jiffies;
3004 rx_pkt++;
3005
3006next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003007 sw_cons = NEXT_RX_BD(sw_cons);
3008 sw_prod = NEXT_RX_BD(sw_prod);
3009
3010 if ((rx_pkt == budget))
3011 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003012
3013 /* Refresh hw_cons to see if there is new work */
3014 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003015 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003016 rmb();
3017 }
Michael Chanb6016b72005-05-26 13:03:09 -07003018 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003019 rxr->rx_cons = sw_cons;
3020 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003021
Michael Chan1db82f22007-12-12 11:19:35 -08003022 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003023 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003024
Michael Chanbb4f98a2008-06-19 16:38:19 -07003025 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003026
Michael Chanbb4f98a2008-06-19 16:38:19 -07003027 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003028
3029 mmiowb();
3030
3031 return rx_pkt;
3032
3033}
3034
3035/* MSI ISR - The only difference between this and the INTx ISR
3036 * is that the MSI interrupt is always serviced.
3037 */
3038static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003039bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003040{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003041 struct bnx2_napi *bnapi = dev_instance;
3042 struct bnx2 *bp = bnapi->bp;
3043 struct net_device *dev = bp->dev;
Michael Chanb6016b72005-05-26 13:03:09 -07003044
Michael Chan43e80b82008-06-19 16:41:08 -07003045 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003046 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3047 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3048 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3049
3050 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003051 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3052 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003053
Michael Chan35efa7c2007-12-20 19:56:37 -08003054 netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003055
Michael Chan73eef4c2005-08-25 15:39:15 -07003056 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003057}
3058
3059static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003060bnx2_msi_1shot(int irq, void *dev_instance)
3061{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003062 struct bnx2_napi *bnapi = dev_instance;
3063 struct bnx2 *bp = bnapi->bp;
3064 struct net_device *dev = bp->dev;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003065
Michael Chan43e80b82008-06-19 16:41:08 -07003066 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003067
3068 /* Return here if interrupt is disabled. */
3069 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3070 return IRQ_HANDLED;
3071
Michael Chan35efa7c2007-12-20 19:56:37 -08003072 netif_rx_schedule(dev, &bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003073
3074 return IRQ_HANDLED;
3075}
3076
3077static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003078bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003079{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003080 struct bnx2_napi *bnapi = dev_instance;
3081 struct bnx2 *bp = bnapi->bp;
3082 struct net_device *dev = bp->dev;
Michael Chan43e80b82008-06-19 16:41:08 -07003083 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003084
3085 /* When using INTx, it is possible for the interrupt to arrive
3086 * at the CPU before the status block posted prior to the
3087 * interrupt. Reading a register will flush the status block.
3088 * When using MSI, the MSI message will always complete after
3089 * the status block write.
3090 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003091 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003092 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3093 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003094 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003095
3096 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3097 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3098 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3099
Michael Chanb8a7ce72007-07-07 22:51:03 -07003100 /* Read back to deassert IRQ immediately to avoid too many
3101 * spurious interrupts.
3102 */
3103 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3104
Michael Chanb6016b72005-05-26 13:03:09 -07003105 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003106 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3107 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003108
Michael Chan35efa7c2007-12-20 19:56:37 -08003109 if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
3110 bnapi->last_status_idx = sblk->status_idx;
3111 __netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003112 }
Michael Chanb6016b72005-05-26 13:03:09 -07003113
Michael Chan73eef4c2005-08-25 15:39:15 -07003114 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003115}
3116
Michael Chan43e80b82008-06-19 16:41:08 -07003117static inline int
3118bnx2_has_fast_work(struct bnx2_napi *bnapi)
3119{
3120 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3121 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3122
3123 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3124 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3125 return 1;
3126 return 0;
3127}
3128
Michael Chan0d8a6572007-07-07 22:49:43 -07003129#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3130 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003131
Michael Chanf4e418f2005-11-04 08:53:48 -08003132static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003133bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003134{
Michael Chan43e80b82008-06-19 16:41:08 -07003135 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003136
Michael Chan43e80b82008-06-19 16:41:08 -07003137 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003138 return 1;
3139
Michael Chanda3e4fb2007-05-03 13:24:23 -07003140 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3141 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003142 return 1;
3143
3144 return 0;
3145}
3146
Michael Chanefba0182008-12-03 00:36:15 -08003147static void
3148bnx2_chk_missed_msi(struct bnx2 *bp)
3149{
3150 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3151 u32 msi_ctrl;
3152
3153 if (bnx2_has_work(bnapi)) {
3154 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3155 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3156 return;
3157
3158 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3159 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3160 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3161 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3162 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3163 }
3164 }
3165
3166 bp->idle_chk_status_idx = bnapi->last_status_idx;
3167}
3168
Michael Chan43e80b82008-06-19 16:41:08 -07003169static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003170{
Michael Chan43e80b82008-06-19 16:41:08 -07003171 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003172 u32 status_attn_bits = sblk->status_attn_bits;
3173 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003174
Michael Chanda3e4fb2007-05-03 13:24:23 -07003175 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3176 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003177
Michael Chan35efa7c2007-12-20 19:56:37 -08003178 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003179
3180 /* This is needed to take care of transient status
3181 * during link changes.
3182 */
3183 REG_WR(bp, BNX2_HC_COMMAND,
3184 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3185 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003186 }
Michael Chan43e80b82008-06-19 16:41:08 -07003187}
3188
3189static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3190 int work_done, int budget)
3191{
3192 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3193 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003194
Michael Chan35e90102008-06-19 16:37:42 -07003195 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003196 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003197
Michael Chanbb4f98a2008-06-19 16:38:19 -07003198 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003199 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003200
David S. Miller6f535762007-10-11 18:08:29 -07003201 return work_done;
3202}
Michael Chanf4e418f2005-11-04 08:53:48 -08003203
Michael Chanf0ea2e62008-06-19 16:41:57 -07003204static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3205{
3206 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3207 struct bnx2 *bp = bnapi->bp;
3208 int work_done = 0;
3209 struct status_block_msix *sblk = bnapi->status_blk.msix;
3210
3211 while (1) {
3212 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3213 if (unlikely(work_done >= budget))
3214 break;
3215
3216 bnapi->last_status_idx = sblk->status_idx;
3217 /* status idx must be read before checking for more work. */
3218 rmb();
3219 if (likely(!bnx2_has_fast_work(bnapi))) {
3220
3221 netif_rx_complete(bp->dev, napi);
3222 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3223 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3224 bnapi->last_status_idx);
3225 break;
3226 }
3227 }
3228 return work_done;
3229}
3230
David S. Miller6f535762007-10-11 18:08:29 -07003231static int bnx2_poll(struct napi_struct *napi, int budget)
3232{
Michael Chan35efa7c2007-12-20 19:56:37 -08003233 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3234 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003235 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003236 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003237
3238 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003239 bnx2_poll_link(bp, bnapi);
3240
Michael Chan35efa7c2007-12-20 19:56:37 -08003241 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003242
Michael Chan35efa7c2007-12-20 19:56:37 -08003243 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003244 * much work has been processed, so we must read it before
3245 * checking for more work.
3246 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003247 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003248
3249 if (unlikely(work_done >= budget))
3250 break;
3251
Michael Chan6dee6422007-10-12 01:40:38 -07003252 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003253 if (likely(!bnx2_has_work(bnapi))) {
David S. Miller6f535762007-10-11 18:08:29 -07003254 netif_rx_complete(bp->dev, napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003255 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003256 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3257 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003258 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003259 break;
David S. Miller6f535762007-10-11 18:08:29 -07003260 }
3261 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3262 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3263 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003264 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003265
Michael Chan1269a8a2006-01-23 16:11:03 -08003266 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3267 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003268 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003269 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003270 }
Michael Chanb6016b72005-05-26 13:03:09 -07003271 }
3272
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003273 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003274}
3275
Herbert Xu932ff272006-06-09 12:20:56 -07003276/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003277 * from set_multicast.
3278 */
3279static void
3280bnx2_set_rx_mode(struct net_device *dev)
3281{
Michael Chan972ec0d2006-01-23 16:12:43 -08003282 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003283 u32 rx_mode, sort_mode;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003284 struct dev_addr_list *uc_ptr;
Michael Chanb6016b72005-05-26 13:03:09 -07003285 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003286
Michael Chan9f52b562008-10-09 12:21:46 -07003287 if (!netif_running(dev))
3288 return;
3289
Michael Chanc770a652005-08-25 15:38:39 -07003290 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003291
3292 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3293 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3294 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3295#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003296 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003297 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003298#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003299 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003300 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003301#endif
3302 if (dev->flags & IFF_PROMISC) {
3303 /* Promiscuous mode. */
3304 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003305 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3306 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003307 }
3308 else if (dev->flags & IFF_ALLMULTI) {
3309 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3310 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3311 0xffffffff);
3312 }
3313 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3314 }
3315 else {
3316 /* Accept one or more multicast(s). */
3317 struct dev_mc_list *mclist;
3318 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3319 u32 regidx;
3320 u32 bit;
3321 u32 crc;
3322
3323 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3324
3325 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3326 i++, mclist = mclist->next) {
3327
3328 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3329 bit = crc & 0xff;
3330 regidx = (bit & 0xe0) >> 5;
3331 bit &= 0x1f;
3332 mc_filter[regidx] |= (1 << bit);
3333 }
3334
3335 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3336 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3337 mc_filter[i]);
3338 }
3339
3340 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3341 }
3342
Benjamin Li5fcaed02008-07-14 22:39:52 -07003343 uc_ptr = NULL;
3344 if (dev->uc_count > BNX2_MAX_UNICAST_ADDRESSES) {
3345 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3346 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3347 BNX2_RPM_SORT_USER0_PROM_VLAN;
3348 } else if (!(dev->flags & IFF_PROMISC)) {
3349 uc_ptr = dev->uc_list;
3350
3351 /* Add all entries into to the match filter list */
3352 for (i = 0; i < dev->uc_count; i++) {
3353 bnx2_set_mac_addr(bp, uc_ptr->da_addr,
3354 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3355 sort_mode |= (1 <<
3356 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
3357 uc_ptr = uc_ptr->next;
3358 }
3359
3360 }
3361
Michael Chanb6016b72005-05-26 13:03:09 -07003362 if (rx_mode != bp->rx_mode) {
3363 bp->rx_mode = rx_mode;
3364 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3365 }
3366
3367 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3368 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3369 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3370
Michael Chanc770a652005-08-25 15:38:39 -07003371 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003372}
3373
3374static void
Al Virob491edd2007-12-22 19:44:51 +00003375load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
Michael Chanb6016b72005-05-26 13:03:09 -07003376 u32 rv2p_proc)
3377{
3378 int i;
3379 u32 val;
3380
Michael Chand25be1d2008-05-02 16:57:59 -07003381 if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
3382 val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
3383 val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
3384 val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
3385 rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
3386 }
Michael Chanb6016b72005-05-26 13:03:09 -07003387
3388 for (i = 0; i < rv2p_code_len; i += 8) {
Al Virob491edd2007-12-22 19:44:51 +00003389 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003390 rv2p_code++;
Al Virob491edd2007-12-22 19:44:51 +00003391 REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003392 rv2p_code++;
3393
3394 if (rv2p_proc == RV2P_PROC1) {
3395 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3396 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
3397 }
3398 else {
3399 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3400 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
3401 }
3402 }
3403
3404 /* Reset the processor, un-stall is done later. */
3405 if (rv2p_proc == RV2P_PROC1) {
3406 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3407 }
3408 else {
3409 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3410 }
3411}
3412
Michael Chanaf3ee512006-11-19 14:09:25 -08003413static int
Benjamin Li10343cc2008-05-16 22:20:27 -07003414load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg, struct fw_info *fw)
Michael Chanb6016b72005-05-26 13:03:09 -07003415{
3416 u32 offset;
3417 u32 val;
Michael Chanaf3ee512006-11-19 14:09:25 -08003418 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003419
3420 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003421 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003422 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003423 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3424 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003425
3426 /* Load the Text area. */
3427 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
Michael Chanaf3ee512006-11-19 14:09:25 -08003428 if (fw->gz_text) {
Michael Chanb6016b72005-05-26 13:03:09 -07003429 int j;
3430
Michael Chanea1f8d52007-10-02 16:27:35 -07003431 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
3432 fw->gz_text_len);
3433 if (rc < 0)
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003434 return rc;
Michael Chanea1f8d52007-10-02 16:27:35 -07003435
Michael Chanb6016b72005-05-26 13:03:09 -07003436 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003437 bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003438 }
3439 }
3440
3441 /* Load the Data area. */
3442 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
3443 if (fw->data) {
3444 int j;
3445
3446 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003447 bnx2_reg_wr_ind(bp, offset, fw->data[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003448 }
3449 }
3450
3451 /* Load the SBSS area. */
3452 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003453 if (fw->sbss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003454 int j;
3455
3456 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003457 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003458 }
3459 }
3460
3461 /* Load the BSS area. */
3462 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003463 if (fw->bss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003464 int j;
3465
3466 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003467 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003468 }
3469 }
3470
3471 /* Load the Read-Only area. */
3472 offset = cpu_reg->spad_base +
3473 (fw->rodata_addr - cpu_reg->mips_view_base);
3474 if (fw->rodata) {
3475 int j;
3476
3477 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003478 bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003479 }
3480 }
3481
3482 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003483 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
3484 bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003485
3486 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003487 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003488 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003489 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3490 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003491
3492 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003493}
3494
Michael Chanfba9fe92006-06-12 22:21:25 -07003495static int
Michael Chanb6016b72005-05-26 13:03:09 -07003496bnx2_init_cpus(struct bnx2 *bp)
3497{
Michael Chanaf3ee512006-11-19 14:09:25 -08003498 struct fw_info *fw;
Michael Chan110d0ef2007-12-12 11:18:34 -08003499 int rc, rv2p_len;
3500 void *text, *rv2p;
Michael Chanb6016b72005-05-26 13:03:09 -07003501
3502 /* Initialize the RV2P processor. */
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003503 text = vmalloc(FW_BUF_SIZE);
3504 if (!text)
3505 return -ENOMEM;
Michael Chan110d0ef2007-12-12 11:18:34 -08003506 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3507 rv2p = bnx2_xi_rv2p_proc1;
3508 rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
3509 } else {
3510 rv2p = bnx2_rv2p_proc1;
3511 rv2p_len = sizeof(bnx2_rv2p_proc1);
3512 }
3513 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003514 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003515 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003516
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003517 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
Michael Chanfba9fe92006-06-12 22:21:25 -07003518
Michael Chan110d0ef2007-12-12 11:18:34 -08003519 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3520 rv2p = bnx2_xi_rv2p_proc2;
3521 rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
3522 } else {
3523 rv2p = bnx2_rv2p_proc2;
3524 rv2p_len = sizeof(bnx2_rv2p_proc2);
3525 }
3526 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003527 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003528 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003529
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003530 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
Michael Chanb6016b72005-05-26 13:03:09 -07003531
3532 /* Initialize the RX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003533 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3534 fw = &bnx2_rxp_fw_09;
3535 else
3536 fw = &bnx2_rxp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003537
Michael Chanea1f8d52007-10-02 16:27:35 -07003538 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003539 rc = load_cpu_fw(bp, &cpu_reg_rxp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003540 if (rc)
3541 goto init_cpu_err;
3542
Michael Chanb6016b72005-05-26 13:03:09 -07003543 /* Initialize the TX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003544 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3545 fw = &bnx2_txp_fw_09;
3546 else
3547 fw = &bnx2_txp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003548
Michael Chanea1f8d52007-10-02 16:27:35 -07003549 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003550 rc = load_cpu_fw(bp, &cpu_reg_txp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003551 if (rc)
3552 goto init_cpu_err;
3553
Michael Chanb6016b72005-05-26 13:03:09 -07003554 /* Initialize the TX Patch-up Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003555 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3556 fw = &bnx2_tpat_fw_09;
3557 else
3558 fw = &bnx2_tpat_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003559
Michael Chanea1f8d52007-10-02 16:27:35 -07003560 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003561 rc = load_cpu_fw(bp, &cpu_reg_tpat, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003562 if (rc)
3563 goto init_cpu_err;
3564
Michael Chanb6016b72005-05-26 13:03:09 -07003565 /* Initialize the Completion Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003566 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3567 fw = &bnx2_com_fw_09;
3568 else
3569 fw = &bnx2_com_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003570
Michael Chanea1f8d52007-10-02 16:27:35 -07003571 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003572 rc = load_cpu_fw(bp, &cpu_reg_com, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003573 if (rc)
3574 goto init_cpu_err;
3575
Michael Chand43584c2006-11-19 14:14:35 -08003576 /* Initialize the Command Processor. */
Michael Chan110d0ef2007-12-12 11:18:34 -08003577 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chand43584c2006-11-19 14:14:35 -08003578 fw = &bnx2_cp_fw_09;
Michael Chan110d0ef2007-12-12 11:18:34 -08003579 else
3580 fw = &bnx2_cp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003581
Michael Chan110d0ef2007-12-12 11:18:34 -08003582 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003583 rc = load_cpu_fw(bp, &cpu_reg_cp, fw);
Michael Chan110d0ef2007-12-12 11:18:34 -08003584
Michael Chanfba9fe92006-06-12 22:21:25 -07003585init_cpu_err:
Michael Chanea1f8d52007-10-02 16:27:35 -07003586 vfree(text);
Michael Chanfba9fe92006-06-12 22:21:25 -07003587 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003588}
3589
3590static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003591bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003592{
3593 u16 pmcsr;
3594
3595 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3596
3597 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003598 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003599 u32 val;
3600
3601 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3602 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3603 PCI_PM_CTRL_PME_STATUS);
3604
3605 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3606 /* delay required during transition out of D3hot */
3607 msleep(20);
3608
3609 val = REG_RD(bp, BNX2_EMAC_MODE);
3610 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3611 val &= ~BNX2_EMAC_MODE_MPKT;
3612 REG_WR(bp, BNX2_EMAC_MODE, val);
3613
3614 val = REG_RD(bp, BNX2_RPM_CONFIG);
3615 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3616 REG_WR(bp, BNX2_RPM_CONFIG, val);
3617 break;
3618 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003619 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003620 int i;
3621 u32 val, wol_msg;
3622
3623 if (bp->wol) {
3624 u32 advertising;
3625 u8 autoneg;
3626
3627 autoneg = bp->autoneg;
3628 advertising = bp->advertising;
3629
Michael Chan239cd342007-10-17 19:26:15 -07003630 if (bp->phy_port == PORT_TP) {
3631 bp->autoneg = AUTONEG_SPEED;
3632 bp->advertising = ADVERTISED_10baseT_Half |
3633 ADVERTISED_10baseT_Full |
3634 ADVERTISED_100baseT_Half |
3635 ADVERTISED_100baseT_Full |
3636 ADVERTISED_Autoneg;
3637 }
Michael Chanb6016b72005-05-26 13:03:09 -07003638
Michael Chan239cd342007-10-17 19:26:15 -07003639 spin_lock_bh(&bp->phy_lock);
3640 bnx2_setup_phy(bp, bp->phy_port);
3641 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003642
3643 bp->autoneg = autoneg;
3644 bp->advertising = advertising;
3645
Benjamin Li5fcaed02008-07-14 22:39:52 -07003646 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003647
3648 val = REG_RD(bp, BNX2_EMAC_MODE);
3649
3650 /* Enable port mode. */
3651 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003652 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003653 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003654 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003655 if (bp->phy_port == PORT_TP)
3656 val |= BNX2_EMAC_MODE_PORT_MII;
3657 else {
3658 val |= BNX2_EMAC_MODE_PORT_GMII;
3659 if (bp->line_speed == SPEED_2500)
3660 val |= BNX2_EMAC_MODE_25G_MODE;
3661 }
Michael Chanb6016b72005-05-26 13:03:09 -07003662
3663 REG_WR(bp, BNX2_EMAC_MODE, val);
3664
3665 /* receive all multicast */
3666 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3667 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3668 0xffffffff);
3669 }
3670 REG_WR(bp, BNX2_EMAC_RX_MODE,
3671 BNX2_EMAC_RX_MODE_SORT_MODE);
3672
3673 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3674 BNX2_RPM_SORT_USER0_MC_EN;
3675 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3676 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3677 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3678 BNX2_RPM_SORT_USER0_ENA);
3679
3680 /* Need to enable EMAC and RPM for WOL. */
3681 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3682 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3683 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3684 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3685
3686 val = REG_RD(bp, BNX2_RPM_CONFIG);
3687 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3688 REG_WR(bp, BNX2_RPM_CONFIG, val);
3689
3690 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3691 }
3692 else {
3693 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3694 }
3695
David S. Millerf86e82f2008-01-21 17:15:40 -08003696 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07003697 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3698 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003699
3700 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3701 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3702 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3703
3704 if (bp->wol)
3705 pmcsr |= 3;
3706 }
3707 else {
3708 pmcsr |= 3;
3709 }
3710 if (bp->wol) {
3711 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3712 }
3713 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3714 pmcsr);
3715
3716 /* No more memory access after this point until
3717 * device is brought back to D0.
3718 */
3719 udelay(50);
3720 break;
3721 }
3722 default:
3723 return -EINVAL;
3724 }
3725 return 0;
3726}
3727
3728static int
3729bnx2_acquire_nvram_lock(struct bnx2 *bp)
3730{
3731 u32 val;
3732 int j;
3733
3734 /* Request access to the flash interface. */
3735 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3736 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3737 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3738 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3739 break;
3740
3741 udelay(5);
3742 }
3743
3744 if (j >= NVRAM_TIMEOUT_COUNT)
3745 return -EBUSY;
3746
3747 return 0;
3748}
3749
3750static int
3751bnx2_release_nvram_lock(struct bnx2 *bp)
3752{
3753 int j;
3754 u32 val;
3755
3756 /* Relinquish nvram interface. */
3757 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3758
3759 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3760 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3761 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3762 break;
3763
3764 udelay(5);
3765 }
3766
3767 if (j >= NVRAM_TIMEOUT_COUNT)
3768 return -EBUSY;
3769
3770 return 0;
3771}
3772
3773
3774static int
3775bnx2_enable_nvram_write(struct bnx2 *bp)
3776{
3777 u32 val;
3778
3779 val = REG_RD(bp, BNX2_MISC_CFG);
3780 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3781
Michael Chane30372c2007-07-16 18:26:23 -07003782 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07003783 int j;
3784
3785 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3786 REG_WR(bp, BNX2_NVM_COMMAND,
3787 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3788
3789 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3790 udelay(5);
3791
3792 val = REG_RD(bp, BNX2_NVM_COMMAND);
3793 if (val & BNX2_NVM_COMMAND_DONE)
3794 break;
3795 }
3796
3797 if (j >= NVRAM_TIMEOUT_COUNT)
3798 return -EBUSY;
3799 }
3800 return 0;
3801}
3802
3803static void
3804bnx2_disable_nvram_write(struct bnx2 *bp)
3805{
3806 u32 val;
3807
3808 val = REG_RD(bp, BNX2_MISC_CFG);
3809 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3810}
3811
3812
3813static void
3814bnx2_enable_nvram_access(struct bnx2 *bp)
3815{
3816 u32 val;
3817
3818 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3819 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003820 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003821 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3822}
3823
3824static void
3825bnx2_disable_nvram_access(struct bnx2 *bp)
3826{
3827 u32 val;
3828
3829 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3830 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003831 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003832 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3833 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3834}
3835
3836static int
3837bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3838{
3839 u32 cmd;
3840 int j;
3841
Michael Chane30372c2007-07-16 18:26:23 -07003842 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07003843 /* Buffered flash, no erase needed */
3844 return 0;
3845
3846 /* Build an erase command */
3847 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3848 BNX2_NVM_COMMAND_DOIT;
3849
3850 /* Need to clear DONE bit separately. */
3851 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3852
3853 /* Address of the NVRAM to read from. */
3854 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3855
3856 /* Issue an erase command. */
3857 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3858
3859 /* Wait for completion. */
3860 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3861 u32 val;
3862
3863 udelay(5);
3864
3865 val = REG_RD(bp, BNX2_NVM_COMMAND);
3866 if (val & BNX2_NVM_COMMAND_DONE)
3867 break;
3868 }
3869
3870 if (j >= NVRAM_TIMEOUT_COUNT)
3871 return -EBUSY;
3872
3873 return 0;
3874}
3875
3876static int
3877bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3878{
3879 u32 cmd;
3880 int j;
3881
3882 /* Build the command word. */
3883 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3884
Michael Chane30372c2007-07-16 18:26:23 -07003885 /* Calculate an offset of a buffered flash, not needed for 5709. */
3886 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003887 offset = ((offset / bp->flash_info->page_size) <<
3888 bp->flash_info->page_bits) +
3889 (offset % bp->flash_info->page_size);
3890 }
3891
3892 /* Need to clear DONE bit separately. */
3893 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3894
3895 /* Address of the NVRAM to read from. */
3896 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3897
3898 /* Issue a read command. */
3899 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3900
3901 /* Wait for completion. */
3902 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3903 u32 val;
3904
3905 udelay(5);
3906
3907 val = REG_RD(bp, BNX2_NVM_COMMAND);
3908 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00003909 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
3910 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003911 break;
3912 }
3913 }
3914 if (j >= NVRAM_TIMEOUT_COUNT)
3915 return -EBUSY;
3916
3917 return 0;
3918}
3919
3920
3921static int
3922bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3923{
Al Virob491edd2007-12-22 19:44:51 +00003924 u32 cmd;
3925 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07003926 int j;
3927
3928 /* Build the command word. */
3929 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3930
Michael Chane30372c2007-07-16 18:26:23 -07003931 /* Calculate an offset of a buffered flash, not needed for 5709. */
3932 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003933 offset = ((offset / bp->flash_info->page_size) <<
3934 bp->flash_info->page_bits) +
3935 (offset % bp->flash_info->page_size);
3936 }
3937
3938 /* Need to clear DONE bit separately. */
3939 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3940
3941 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003942
3943 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00003944 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07003945
3946 /* Address of the NVRAM to write to. */
3947 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3948
3949 /* Issue the write command. */
3950 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3951
3952 /* Wait for completion. */
3953 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3954 udelay(5);
3955
3956 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3957 break;
3958 }
3959 if (j >= NVRAM_TIMEOUT_COUNT)
3960 return -EBUSY;
3961
3962 return 0;
3963}
3964
3965static int
3966bnx2_init_nvram(struct bnx2 *bp)
3967{
3968 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07003969 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003970 struct flash_spec *flash;
3971
Michael Chane30372c2007-07-16 18:26:23 -07003972 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3973 bp->flash_info = &flash_5709;
3974 goto get_flash_size;
3975 }
3976
Michael Chanb6016b72005-05-26 13:03:09 -07003977 /* Determine the selected interface. */
3978 val = REG_RD(bp, BNX2_NVM_CFG1);
3979
Denis Chengff8ac602007-09-02 18:30:18 +08003980 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07003981
Michael Chanb6016b72005-05-26 13:03:09 -07003982 if (val & 0x40000000) {
3983
3984 /* Flash interface has been reconfigured */
3985 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08003986 j++, flash++) {
3987 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3988 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003989 bp->flash_info = flash;
3990 break;
3991 }
3992 }
3993 }
3994 else {
Michael Chan37137702005-11-04 08:49:17 -08003995 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07003996 /* Not yet been reconfigured */
3997
Michael Chan37137702005-11-04 08:49:17 -08003998 if (val & (1 << 23))
3999 mask = FLASH_BACKUP_STRAP_MASK;
4000 else
4001 mask = FLASH_STRAP_MASK;
4002
Michael Chanb6016b72005-05-26 13:03:09 -07004003 for (j = 0, flash = &flash_table[0]; j < entry_count;
4004 j++, flash++) {
4005
Michael Chan37137702005-11-04 08:49:17 -08004006 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004007 bp->flash_info = flash;
4008
4009 /* Request access to the flash interface. */
4010 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4011 return rc;
4012
4013 /* Enable access to flash interface */
4014 bnx2_enable_nvram_access(bp);
4015
4016 /* Reconfigure the flash interface */
4017 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4018 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4019 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4020 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4021
4022 /* Disable access to flash interface */
4023 bnx2_disable_nvram_access(bp);
4024 bnx2_release_nvram_lock(bp);
4025
4026 break;
4027 }
4028 }
4029 } /* if (val & 0x40000000) */
4030
4031 if (j == entry_count) {
4032 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08004033 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08004034 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004035 }
4036
Michael Chane30372c2007-07-16 18:26:23 -07004037get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004038 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004039 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4040 if (val)
4041 bp->flash_size = val;
4042 else
4043 bp->flash_size = bp->flash_info->total_size;
4044
Michael Chanb6016b72005-05-26 13:03:09 -07004045 return rc;
4046}
4047
4048static int
4049bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4050 int buf_size)
4051{
4052 int rc = 0;
4053 u32 cmd_flags, offset32, len32, extra;
4054
4055 if (buf_size == 0)
4056 return 0;
4057
4058 /* Request access to the flash interface. */
4059 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4060 return rc;
4061
4062 /* Enable access to flash interface */
4063 bnx2_enable_nvram_access(bp);
4064
4065 len32 = buf_size;
4066 offset32 = offset;
4067 extra = 0;
4068
4069 cmd_flags = 0;
4070
4071 if (offset32 & 3) {
4072 u8 buf[4];
4073 u32 pre_len;
4074
4075 offset32 &= ~3;
4076 pre_len = 4 - (offset & 3);
4077
4078 if (pre_len >= len32) {
4079 pre_len = len32;
4080 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4081 BNX2_NVM_COMMAND_LAST;
4082 }
4083 else {
4084 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4085 }
4086
4087 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4088
4089 if (rc)
4090 return rc;
4091
4092 memcpy(ret_buf, buf + (offset & 3), pre_len);
4093
4094 offset32 += 4;
4095 ret_buf += pre_len;
4096 len32 -= pre_len;
4097 }
4098 if (len32 & 3) {
4099 extra = 4 - (len32 & 3);
4100 len32 = (len32 + 4) & ~3;
4101 }
4102
4103 if (len32 == 4) {
4104 u8 buf[4];
4105
4106 if (cmd_flags)
4107 cmd_flags = BNX2_NVM_COMMAND_LAST;
4108 else
4109 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4110 BNX2_NVM_COMMAND_LAST;
4111
4112 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4113
4114 memcpy(ret_buf, buf, 4 - extra);
4115 }
4116 else if (len32 > 0) {
4117 u8 buf[4];
4118
4119 /* Read the first word. */
4120 if (cmd_flags)
4121 cmd_flags = 0;
4122 else
4123 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4124
4125 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4126
4127 /* Advance to the next dword. */
4128 offset32 += 4;
4129 ret_buf += 4;
4130 len32 -= 4;
4131
4132 while (len32 > 4 && rc == 0) {
4133 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4134
4135 /* Advance to the next dword. */
4136 offset32 += 4;
4137 ret_buf += 4;
4138 len32 -= 4;
4139 }
4140
4141 if (rc)
4142 return rc;
4143
4144 cmd_flags = BNX2_NVM_COMMAND_LAST;
4145 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4146
4147 memcpy(ret_buf, buf, 4 - extra);
4148 }
4149
4150 /* Disable access to flash interface */
4151 bnx2_disable_nvram_access(bp);
4152
4153 bnx2_release_nvram_lock(bp);
4154
4155 return rc;
4156}
4157
4158static int
4159bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4160 int buf_size)
4161{
4162 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004163 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004164 int rc = 0;
4165 int align_start, align_end;
4166
4167 buf = data_buf;
4168 offset32 = offset;
4169 len32 = buf_size;
4170 align_start = align_end = 0;
4171
4172 if ((align_start = (offset32 & 3))) {
4173 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004174 len32 += align_start;
4175 if (len32 < 4)
4176 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004177 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4178 return rc;
4179 }
4180
4181 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004182 align_end = 4 - (len32 & 3);
4183 len32 += align_end;
4184 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4185 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004186 }
4187
4188 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004189 align_buf = kmalloc(len32, GFP_KERNEL);
4190 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004191 return -ENOMEM;
4192 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004193 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004194 }
4195 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004196 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004197 }
Michael Chane6be7632007-01-08 19:56:13 -08004198 memcpy(align_buf + align_start, data_buf, buf_size);
4199 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004200 }
4201
Michael Chane30372c2007-07-16 18:26:23 -07004202 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004203 flash_buffer = kmalloc(264, GFP_KERNEL);
4204 if (flash_buffer == NULL) {
4205 rc = -ENOMEM;
4206 goto nvram_write_end;
4207 }
4208 }
4209
Michael Chanb6016b72005-05-26 13:03:09 -07004210 written = 0;
4211 while ((written < len32) && (rc == 0)) {
4212 u32 page_start, page_end, data_start, data_end;
4213 u32 addr, cmd_flags;
4214 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004215
4216 /* Find the page_start addr */
4217 page_start = offset32 + written;
4218 page_start -= (page_start % bp->flash_info->page_size);
4219 /* Find the page_end addr */
4220 page_end = page_start + bp->flash_info->page_size;
4221 /* Find the data_start addr */
4222 data_start = (written == 0) ? offset32 : page_start;
4223 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004224 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004225 (offset32 + len32) : page_end;
4226
4227 /* Request access to the flash interface. */
4228 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4229 goto nvram_write_end;
4230
4231 /* Enable access to flash interface */
4232 bnx2_enable_nvram_access(bp);
4233
4234 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004235 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004236 int j;
4237
4238 /* Read the whole page into the buffer
4239 * (non-buffer flash only) */
4240 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4241 if (j == (bp->flash_info->page_size - 4)) {
4242 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4243 }
4244 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004245 page_start + j,
4246 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004247 cmd_flags);
4248
4249 if (rc)
4250 goto nvram_write_end;
4251
4252 cmd_flags = 0;
4253 }
4254 }
4255
4256 /* Enable writes to flash interface (unlock write-protect) */
4257 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4258 goto nvram_write_end;
4259
Michael Chanb6016b72005-05-26 13:03:09 -07004260 /* Loop to write back the buffer data from page_start to
4261 * data_start */
4262 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004263 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004264 /* Erase the page */
4265 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4266 goto nvram_write_end;
4267
4268 /* Re-enable the write again for the actual write */
4269 bnx2_enable_nvram_write(bp);
4270
Michael Chanb6016b72005-05-26 13:03:09 -07004271 for (addr = page_start; addr < data_start;
4272 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004273
Michael Chanb6016b72005-05-26 13:03:09 -07004274 rc = bnx2_nvram_write_dword(bp, addr,
4275 &flash_buffer[i], cmd_flags);
4276
4277 if (rc != 0)
4278 goto nvram_write_end;
4279
4280 cmd_flags = 0;
4281 }
4282 }
4283
4284 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004285 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004286 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004287 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004288 (addr == data_end - 4))) {
4289
4290 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4291 }
4292 rc = bnx2_nvram_write_dword(bp, addr, buf,
4293 cmd_flags);
4294
4295 if (rc != 0)
4296 goto nvram_write_end;
4297
4298 cmd_flags = 0;
4299 buf += 4;
4300 }
4301
4302 /* Loop to write back the buffer data from data_end
4303 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004304 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004305 for (addr = data_end; addr < page_end;
4306 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004307
Michael Chanb6016b72005-05-26 13:03:09 -07004308 if (addr == page_end-4) {
4309 cmd_flags = BNX2_NVM_COMMAND_LAST;
4310 }
4311 rc = bnx2_nvram_write_dword(bp, addr,
4312 &flash_buffer[i], cmd_flags);
4313
4314 if (rc != 0)
4315 goto nvram_write_end;
4316
4317 cmd_flags = 0;
4318 }
4319 }
4320
4321 /* Disable writes to flash interface (lock write-protect) */
4322 bnx2_disable_nvram_write(bp);
4323
4324 /* Disable access to flash interface */
4325 bnx2_disable_nvram_access(bp);
4326 bnx2_release_nvram_lock(bp);
4327
4328 /* Increment written */
4329 written += data_end - data_start;
4330 }
4331
4332nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004333 kfree(flash_buffer);
4334 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004335 return rc;
4336}
4337
Michael Chan0d8a6572007-07-07 22:49:43 -07004338static void
Michael Chan7c62e832008-07-14 22:39:03 -07004339bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004340{
Michael Chan7c62e832008-07-14 22:39:03 -07004341 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004342
Michael Chan583c28e2008-01-21 19:51:35 -08004343 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004344 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4345
4346 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4347 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004348
Michael Chan2726d6e2008-01-29 21:35:05 -08004349 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004350 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4351 return;
4352
Michael Chan7c62e832008-07-14 22:39:03 -07004353 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4354 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4355 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4356 }
4357
4358 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4359 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4360 u32 link;
4361
Michael Chan583c28e2008-01-21 19:51:35 -08004362 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004363
Michael Chan7c62e832008-07-14 22:39:03 -07004364 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4365 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004366 bp->phy_port = PORT_FIBRE;
4367 else
4368 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004369
Michael Chan7c62e832008-07-14 22:39:03 -07004370 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4371 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004372 }
Michael Chan7c62e832008-07-14 22:39:03 -07004373
4374 if (netif_running(bp->dev) && sig)
4375 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004376}
4377
Michael Chanb4b36042007-12-20 19:59:30 -08004378static void
4379bnx2_setup_msix_tbl(struct bnx2 *bp)
4380{
4381 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4382
4383 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4384 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4385}
4386
Michael Chanb6016b72005-05-26 13:03:09 -07004387static int
4388bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4389{
4390 u32 val;
4391 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004392 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004393
4394 /* Wait for the current PCI transaction to complete before
4395 * issuing a reset. */
4396 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4397 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4398 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4399 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4400 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4401 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4402 udelay(5);
4403
Michael Chanb090ae22006-01-23 16:07:10 -08004404 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004405 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004406
Michael Chanb6016b72005-05-26 13:03:09 -07004407 /* Deposit a driver reset signature so the firmware knows that
4408 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004409 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4410 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004411
Michael Chanb6016b72005-05-26 13:03:09 -07004412 /* Do a dummy read to force the chip to complete all current transaction
4413 * before we issue a reset. */
4414 val = REG_RD(bp, BNX2_MISC_ID);
4415
Michael Chan234754d2006-11-19 14:11:41 -08004416 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4417 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4418 REG_RD(bp, BNX2_MISC_COMMAND);
4419 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004420
Michael Chan234754d2006-11-19 14:11:41 -08004421 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4422 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004423
Michael Chan234754d2006-11-19 14:11:41 -08004424 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004425
Michael Chan234754d2006-11-19 14:11:41 -08004426 } else {
4427 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4428 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4429 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4430
4431 /* Chip reset. */
4432 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4433
Michael Chan594a9df2007-08-28 15:39:42 -07004434 /* Reading back any register after chip reset will hang the
4435 * bus on 5706 A0 and A1. The msleep below provides plenty
4436 * of margin for write posting.
4437 */
Michael Chan234754d2006-11-19 14:11:41 -08004438 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004439 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4440 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004441
Michael Chan234754d2006-11-19 14:11:41 -08004442 /* Reset takes approximate 30 usec */
4443 for (i = 0; i < 10; i++) {
4444 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4445 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4446 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4447 break;
4448 udelay(10);
4449 }
4450
4451 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4452 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4453 printk(KERN_ERR PFX "Chip reset did not complete\n");
4454 return -EBUSY;
4455 }
Michael Chanb6016b72005-05-26 13:03:09 -07004456 }
4457
4458 /* Make sure byte swapping is properly configured. */
4459 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4460 if (val != 0x01020304) {
4461 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4462 return -ENODEV;
4463 }
4464
Michael Chanb6016b72005-05-26 13:03:09 -07004465 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004466 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004467 if (rc)
4468 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004469
Michael Chan0d8a6572007-07-07 22:49:43 -07004470 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004471 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004472 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004473 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4474 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004475 bnx2_set_default_remote_link(bp);
4476 spin_unlock_bh(&bp->phy_lock);
4477
Michael Chanb6016b72005-05-26 13:03:09 -07004478 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4479 /* Adjust the voltage regular to two steps lower. The default
4480 * of this register is 0x0000000e. */
4481 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4482
4483 /* Remove bad rbuf memory from the free pool. */
4484 rc = bnx2_alloc_bad_rbuf(bp);
4485 }
4486
David S. Millerf86e82f2008-01-21 17:15:40 -08004487 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004488 bnx2_setup_msix_tbl(bp);
4489
Michael Chanb6016b72005-05-26 13:03:09 -07004490 return rc;
4491}
4492
4493static int
4494bnx2_init_chip(struct bnx2 *bp)
4495{
4496 u32 val;
Michael Chanb4b36042007-12-20 19:59:30 -08004497 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004498
4499 /* Make sure the interrupt is not active. */
4500 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4501
4502 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4503 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4504#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004505 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004506#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004507 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004508 DMA_READ_CHANS << 12 |
4509 DMA_WRITE_CHANS << 16;
4510
4511 val |= (0x2 << 20) | (1 << 11);
4512
David S. Millerf86e82f2008-01-21 17:15:40 -08004513 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004514 val |= (1 << 23);
4515
4516 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004517 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004518 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4519
4520 REG_WR(bp, BNX2_DMA_CONFIG, val);
4521
4522 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4523 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4524 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4525 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4526 }
4527
David S. Millerf86e82f2008-01-21 17:15:40 -08004528 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004529 u16 val16;
4530
4531 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4532 &val16);
4533 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4534 val16 & ~PCI_X_CMD_ERO);
4535 }
4536
4537 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4538 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4539 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4540 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4541
4542 /* Initialize context mapping and zero out the quick contexts. The
4543 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004544 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4545 rc = bnx2_init_5709_context(bp);
4546 if (rc)
4547 return rc;
4548 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004549 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004550
Michael Chanfba9fe92006-06-12 22:21:25 -07004551 if ((rc = bnx2_init_cpus(bp)) != 0)
4552 return rc;
4553
Michael Chanb6016b72005-05-26 13:03:09 -07004554 bnx2_init_nvram(bp);
4555
Benjamin Li5fcaed02008-07-14 22:39:52 -07004556 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004557
4558 val = REG_RD(bp, BNX2_MQ_CONFIG);
4559 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4560 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan68c9f752007-04-24 15:35:53 -07004561 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
4562 val |= BNX2_MQ_CONFIG_HALT_DIS;
4563
Michael Chanb6016b72005-05-26 13:03:09 -07004564 REG_WR(bp, BNX2_MQ_CONFIG, val);
4565
4566 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4567 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4568 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4569
4570 val = (BCM_PAGE_BITS - 8) << 24;
4571 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4572
4573 /* Configure page size. */
4574 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4575 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4576 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4577 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4578
4579 val = bp->mac_addr[0] +
4580 (bp->mac_addr[1] << 8) +
4581 (bp->mac_addr[2] << 16) +
4582 bp->mac_addr[3] +
4583 (bp->mac_addr[4] << 8) +
4584 (bp->mac_addr[5] << 16);
4585 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4586
4587 /* Program the MTU. Also include 4 bytes for CRC32. */
4588 val = bp->dev->mtu + ETH_HLEN + 4;
4589 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4590 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4591 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4592
Michael Chanb4b36042007-12-20 19:59:30 -08004593 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4594 bp->bnx2_napi[i].last_status_idx = 0;
4595
Michael Chanefba0182008-12-03 00:36:15 -08004596 bp->idle_chk_status_idx = 0xffff;
4597
Michael Chanb6016b72005-05-26 13:03:09 -07004598 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4599
4600 /* Set up how to generate a link change interrupt. */
4601 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4602
4603 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4604 (u64) bp->status_blk_mapping & 0xffffffff);
4605 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4606
4607 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4608 (u64) bp->stats_blk_mapping & 0xffffffff);
4609 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4610 (u64) bp->stats_blk_mapping >> 32);
4611
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004612 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004613 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4614
4615 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4616 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4617
4618 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4619 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4620
4621 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4622
4623 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4624
4625 REG_WR(bp, BNX2_HC_COM_TICKS,
4626 (bp->com_ticks_int << 16) | bp->com_ticks);
4627
4628 REG_WR(bp, BNX2_HC_CMD_TICKS,
4629 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4630
Michael Chan02537b062007-06-04 21:24:07 -07004631 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4632 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4633 else
Michael Chan7ea69202007-07-16 18:27:10 -07004634 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004635 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4636
4637 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004638 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004639 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004640 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4641 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004642 }
4643
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004644 if (bp->irq_nvecs > 1) {
Michael Chanc76c0472007-12-20 20:01:19 -08004645 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4646 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4647
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004648 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4649 }
4650
4651 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
4652 val |= BNX2_HC_CONFIG_ONE_SHOT;
4653
4654 REG_WR(bp, BNX2_HC_CONFIG, val);
4655
4656 for (i = 1; i < bp->irq_nvecs; i++) {
4657 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4658 BNX2_HC_SB_CONFIG_1;
4659
Michael Chan6f743ca2008-01-29 21:34:08 -08004660 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004661 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004662 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004663 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4664
Michael Chan6f743ca2008-01-29 21:34:08 -08004665 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004666 (bp->tx_quick_cons_trip_int << 16) |
4667 bp->tx_quick_cons_trip);
4668
Michael Chan6f743ca2008-01-29 21:34:08 -08004669 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004670 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4671
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004672 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4673 (bp->rx_quick_cons_trip_int << 16) |
4674 bp->rx_quick_cons_trip);
4675
4676 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4677 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004678 }
4679
Michael Chanb6016b72005-05-26 13:03:09 -07004680 /* Clear internal stats counters. */
4681 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4682
Michael Chanda3e4fb2007-05-03 13:24:23 -07004683 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004684
4685 /* Initialize the receive filter. */
4686 bnx2_set_rx_mode(bp->dev);
4687
Michael Chan0aa38df2007-06-04 21:23:06 -07004688 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4689 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4690 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4691 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4692 }
Michael Chanb090ae22006-01-23 16:07:10 -08004693 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07004694 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004695
Michael Chandf149d72007-07-07 22:51:36 -07004696 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004697 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4698
4699 udelay(20);
4700
Michael Chanbf5295b2006-03-23 01:11:56 -08004701 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4702
Michael Chanb090ae22006-01-23 16:07:10 -08004703 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004704}
4705
Michael Chan59b47d82006-11-19 14:10:45 -08004706static void
Michael Chanc76c0472007-12-20 20:01:19 -08004707bnx2_clear_ring_states(struct bnx2 *bp)
4708{
4709 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004710 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004711 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08004712 int i;
4713
4714 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4715 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07004716 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004717 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08004718
Michael Chan35e90102008-06-19 16:37:42 -07004719 txr->tx_cons = 0;
4720 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004721 rxr->rx_prod_bseq = 0;
4722 rxr->rx_prod = 0;
4723 rxr->rx_cons = 0;
4724 rxr->rx_pg_prod = 0;
4725 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08004726 }
4727}
4728
4729static void
Michael Chan35e90102008-06-19 16:37:42 -07004730bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08004731{
4732 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08004733 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08004734
4735 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4736 offset0 = BNX2_L2CTX_TYPE_XI;
4737 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4738 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4739 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4740 } else {
4741 offset0 = BNX2_L2CTX_TYPE;
4742 offset1 = BNX2_L2CTX_CMD_TYPE;
4743 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4744 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4745 }
4746 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08004747 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004748
4749 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08004750 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004751
Michael Chan35e90102008-06-19 16:37:42 -07004752 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004753 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004754
Michael Chan35e90102008-06-19 16:37:42 -07004755 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004756 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004757}
Michael Chanb6016b72005-05-26 13:03:09 -07004758
4759static void
Michael Chan35e90102008-06-19 16:37:42 -07004760bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07004761{
4762 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08004763 u32 cid = TX_CID;
4764 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004765 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08004766
Michael Chan35e90102008-06-19 16:37:42 -07004767 bnapi = &bp->bnx2_napi[ring_num];
4768 txr = &bnapi->tx_ring;
4769
4770 if (ring_num == 0)
4771 cid = TX_CID;
4772 else
4773 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07004774
Michael Chan2f8af122006-08-15 01:39:10 -07004775 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4776
Michael Chan35e90102008-06-19 16:37:42 -07004777 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004778
Michael Chan35e90102008-06-19 16:37:42 -07004779 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
4780 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07004781
Michael Chan35e90102008-06-19 16:37:42 -07004782 txr->tx_prod = 0;
4783 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004784
Michael Chan35e90102008-06-19 16:37:42 -07004785 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4786 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07004787
Michael Chan35e90102008-06-19 16:37:42 -07004788 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07004789}
4790
4791static void
Michael Chan5d5d0012007-12-12 11:17:43 -08004792bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
4793 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07004794{
Michael Chanb6016b72005-05-26 13:03:09 -07004795 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08004796 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07004797
Michael Chan5d5d0012007-12-12 11:17:43 -08004798 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08004799 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004800
Michael Chan5d5d0012007-12-12 11:17:43 -08004801 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08004802 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08004803 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004804 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4805 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004806 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08004807 j = 0;
4808 else
4809 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08004810 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
4811 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08004812 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004813}
4814
4815static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07004816bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08004817{
4818 int i;
4819 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004820 u32 cid, rx_cid_addr, val;
4821 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
4822 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08004823
Michael Chanbb4f98a2008-06-19 16:38:19 -07004824 if (ring_num == 0)
4825 cid = RX_CID;
4826 else
4827 cid = RX_RSS_CID + ring_num - 1;
4828
4829 rx_cid_addr = GET_CID_ADDR(cid);
4830
4831 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08004832 bp->rx_buf_use_size, bp->rx_max_ring);
4833
Michael Chanbb4f98a2008-06-19 16:38:19 -07004834 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08004835
4836 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4837 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
4838 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
4839 }
4840
Michael Chan62a83132008-01-29 21:35:40 -08004841 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08004842 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004843 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
4844 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08004845 PAGE_SIZE, bp->rx_max_pg_ring);
4846 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08004847 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
4848 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004849 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08004850
Michael Chanbb4f98a2008-06-19 16:38:19 -07004851 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004852 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004853
Michael Chanbb4f98a2008-06-19 16:38:19 -07004854 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004855 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004856
4857 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4858 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
4859 }
Michael Chanb6016b72005-05-26 13:03:09 -07004860
Michael Chanbb4f98a2008-06-19 16:38:19 -07004861 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004862 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004863
Michael Chanbb4f98a2008-06-19 16:38:19 -07004864 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004865 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004866
Michael Chanbb4f98a2008-06-19 16:38:19 -07004867 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004868 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004869 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0)
Michael Chan47bf4242007-12-12 11:19:12 -08004870 break;
4871 prod = NEXT_RX_BD(prod);
4872 ring_prod = RX_PG_RING_IDX(prod);
4873 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004874 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004875
Michael Chanbb4f98a2008-06-19 16:38:19 -07004876 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08004877 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004878 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0)
Michael Chanb6016b72005-05-26 13:03:09 -07004879 break;
Michael Chanb6016b72005-05-26 13:03:09 -07004880 prod = NEXT_RX_BD(prod);
4881 ring_prod = RX_RING_IDX(prod);
4882 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004883 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07004884
Michael Chanbb4f98a2008-06-19 16:38:19 -07004885 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
4886 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
4887 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07004888
Michael Chanbb4f98a2008-06-19 16:38:19 -07004889 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
4890 REG_WR16(bp, rxr->rx_bidx_addr, prod);
4891
4892 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07004893}
4894
Michael Chan35e90102008-06-19 16:37:42 -07004895static void
4896bnx2_init_all_rings(struct bnx2 *bp)
4897{
4898 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004899 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07004900
4901 bnx2_clear_ring_states(bp);
4902
4903 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
4904 for (i = 0; i < bp->num_tx_rings; i++)
4905 bnx2_init_tx_ring(bp, i);
4906
4907 if (bp->num_tx_rings > 1)
4908 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
4909 (TX_TSS_CID << 7));
4910
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004911 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
4912 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
4913
Michael Chanbb4f98a2008-06-19 16:38:19 -07004914 for (i = 0; i < bp->num_rx_rings; i++)
4915 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004916
4917 if (bp->num_rx_rings > 1) {
4918 u32 tbl_32;
4919 u8 *tbl = (u8 *) &tbl_32;
4920
4921 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
4922 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
4923
4924 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
4925 tbl[i % 4] = i % (bp->num_rx_rings - 1);
4926 if ((i % 4) == 3)
4927 bnx2_reg_wr_ind(bp,
4928 BNX2_RXP_SCRATCH_RSS_TBL + i,
4929 cpu_to_be32(tbl_32));
4930 }
4931
4932 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
4933 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
4934
4935 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
4936
4937 }
Michael Chan35e90102008-06-19 16:37:42 -07004938}
4939
Michael Chan5d5d0012007-12-12 11:17:43 -08004940static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08004941{
Michael Chan5d5d0012007-12-12 11:17:43 -08004942 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08004943
Michael Chan5d5d0012007-12-12 11:17:43 -08004944 while (ring_size > MAX_RX_DESC_CNT) {
4945 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08004946 num_rings++;
4947 }
4948 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08004949 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004950 while ((max & num_rings) == 0)
4951 max >>= 1;
4952
4953 if (num_rings != max)
4954 max <<= 1;
4955
Michael Chan5d5d0012007-12-12 11:17:43 -08004956 return max;
4957}
4958
4959static void
4960bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4961{
Michael Chan84eaa182007-12-12 11:19:57 -08004962 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08004963
4964 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004965 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08004966
Michael Chan84eaa182007-12-12 11:19:57 -08004967 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
4968 sizeof(struct skb_shared_info);
4969
Benjamin Li601d3d12008-05-16 22:19:35 -07004970 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08004971 bp->rx_pg_ring_size = 0;
4972 bp->rx_max_pg_ring = 0;
4973 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004974 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08004975 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4976
4977 jumbo_size = size * pages;
4978 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
4979 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
4980
4981 bp->rx_pg_ring_size = jumbo_size;
4982 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
4983 MAX_RX_PG_RINGS);
4984 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07004985 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08004986 bp->rx_copy_thresh = 0;
4987 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004988
4989 bp->rx_buf_use_size = rx_size;
4990 /* hw alignment */
4991 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004992 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08004993 bp->rx_ring_size = size;
4994 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08004995 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
4996}
4997
4998static void
Michael Chanb6016b72005-05-26 13:03:09 -07004999bnx2_free_tx_skbs(struct bnx2 *bp)
5000{
5001 int i;
5002
Michael Chan35e90102008-06-19 16:37:42 -07005003 for (i = 0; i < bp->num_tx_rings; i++) {
5004 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5005 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5006 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005007
Michael Chan35e90102008-06-19 16:37:42 -07005008 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005009 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005010
Michael Chan35e90102008-06-19 16:37:42 -07005011 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005012 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005013 struct sk_buff *skb = tx_buf->skb;
Michael Chan35e90102008-06-19 16:37:42 -07005014
5015 if (skb == NULL) {
5016 j++;
5017 continue;
5018 }
5019
Benjamin Li3d16af82008-10-09 12:26:41 -07005020 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005021
Michael Chan35e90102008-06-19 16:37:42 -07005022 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005023
Benjamin Li3d16af82008-10-09 12:26:41 -07005024 j += skb_shinfo(skb)->nr_frags + 1;
Michael Chan35e90102008-06-19 16:37:42 -07005025 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005026 }
Michael Chanb6016b72005-05-26 13:03:09 -07005027 }
Michael Chanb6016b72005-05-26 13:03:09 -07005028}
5029
5030static void
5031bnx2_free_rx_skbs(struct bnx2 *bp)
5032{
5033 int i;
5034
Michael Chanbb4f98a2008-06-19 16:38:19 -07005035 for (i = 0; i < bp->num_rx_rings; i++) {
5036 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5037 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5038 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005039
Michael Chanbb4f98a2008-06-19 16:38:19 -07005040 if (rxr->rx_buf_ring == NULL)
5041 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005042
Michael Chanbb4f98a2008-06-19 16:38:19 -07005043 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5044 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5045 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005046
Michael Chanbb4f98a2008-06-19 16:38:19 -07005047 if (skb == NULL)
5048 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005049
Michael Chanbb4f98a2008-06-19 16:38:19 -07005050 pci_unmap_single(bp->pdev,
5051 pci_unmap_addr(rx_buf, mapping),
5052 bp->rx_buf_use_size,
5053 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005054
Michael Chanbb4f98a2008-06-19 16:38:19 -07005055 rx_buf->skb = NULL;
5056
5057 dev_kfree_skb(skb);
5058 }
5059 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5060 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005061 }
5062}
5063
5064static void
5065bnx2_free_skbs(struct bnx2 *bp)
5066{
5067 bnx2_free_tx_skbs(bp);
5068 bnx2_free_rx_skbs(bp);
5069}
5070
5071static int
5072bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5073{
5074 int rc;
5075
5076 rc = bnx2_reset_chip(bp, reset_code);
5077 bnx2_free_skbs(bp);
5078 if (rc)
5079 return rc;
5080
Michael Chanfba9fe92006-06-12 22:21:25 -07005081 if ((rc = bnx2_init_chip(bp)) != 0)
5082 return rc;
5083
Michael Chan35e90102008-06-19 16:37:42 -07005084 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005085 return 0;
5086}
5087
5088static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005089bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005090{
5091 int rc;
5092
5093 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5094 return rc;
5095
Michael Chan80be4432006-11-19 14:07:28 -08005096 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005097 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005098 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005099 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5100 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005101 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005102 return 0;
5103}
5104
5105static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005106bnx2_shutdown_chip(struct bnx2 *bp)
5107{
5108 u32 reset_code;
5109
5110 if (bp->flags & BNX2_FLAG_NO_WOL)
5111 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5112 else if (bp->wol)
5113 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5114 else
5115 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5116
5117 return bnx2_reset_chip(bp, reset_code);
5118}
5119
5120static int
Michael Chanb6016b72005-05-26 13:03:09 -07005121bnx2_test_registers(struct bnx2 *bp)
5122{
5123 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005124 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005125 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005126 u16 offset;
5127 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005128#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005129 u32 rw_mask;
5130 u32 ro_mask;
5131 } reg_tbl[] = {
5132 { 0x006c, 0, 0x00000000, 0x0000003f },
5133 { 0x0090, 0, 0xffffffff, 0x00000000 },
5134 { 0x0094, 0, 0x00000000, 0x00000000 },
5135
Michael Chan5bae30c2007-05-03 13:18:46 -07005136 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5137 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5138 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5139 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5140 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5141 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5142 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5143 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5144 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005145
Michael Chan5bae30c2007-05-03 13:18:46 -07005146 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5147 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5148 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5149 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5150 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5151 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005152
Michael Chan5bae30c2007-05-03 13:18:46 -07005153 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5154 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5155 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005156
5157 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005158 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005159
5160 { 0x1408, 0, 0x01c00800, 0x00000000 },
5161 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5162 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005163 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005164 { 0x14b0, 0, 0x00000002, 0x00000001 },
5165 { 0x14b8, 0, 0x00000000, 0x00000000 },
5166 { 0x14c0, 0, 0x00000000, 0x00000009 },
5167 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5168 { 0x14cc, 0, 0x00000000, 0x00000001 },
5169 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005170
5171 { 0x1800, 0, 0x00000000, 0x00000001 },
5172 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005173
5174 { 0x2800, 0, 0x00000000, 0x00000001 },
5175 { 0x2804, 0, 0x00000000, 0x00003f01 },
5176 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5177 { 0x2810, 0, 0xffff0000, 0x00000000 },
5178 { 0x2814, 0, 0xffff0000, 0x00000000 },
5179 { 0x2818, 0, 0xffff0000, 0x00000000 },
5180 { 0x281c, 0, 0xffff0000, 0x00000000 },
5181 { 0x2834, 0, 0xffffffff, 0x00000000 },
5182 { 0x2840, 0, 0x00000000, 0xffffffff },
5183 { 0x2844, 0, 0x00000000, 0xffffffff },
5184 { 0x2848, 0, 0xffffffff, 0x00000000 },
5185 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5186
5187 { 0x2c00, 0, 0x00000000, 0x00000011 },
5188 { 0x2c04, 0, 0x00000000, 0x00030007 },
5189
Michael Chanb6016b72005-05-26 13:03:09 -07005190 { 0x3c00, 0, 0x00000000, 0x00000001 },
5191 { 0x3c04, 0, 0x00000000, 0x00070000 },
5192 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5193 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5194 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5195 { 0x3c14, 0, 0x00000000, 0xffffffff },
5196 { 0x3c18, 0, 0x00000000, 0xffffffff },
5197 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5198 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005199
5200 { 0x5004, 0, 0x00000000, 0x0000007f },
5201 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005202
Michael Chanb6016b72005-05-26 13:03:09 -07005203 { 0x5c00, 0, 0x00000000, 0x00000001 },
5204 { 0x5c04, 0, 0x00000000, 0x0003000f },
5205 { 0x5c08, 0, 0x00000003, 0x00000000 },
5206 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5207 { 0x5c10, 0, 0x00000000, 0xffffffff },
5208 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5209 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5210 { 0x5c88, 0, 0x00000000, 0x00077373 },
5211 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5212
5213 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5214 { 0x680c, 0, 0xffffffff, 0x00000000 },
5215 { 0x6810, 0, 0xffffffff, 0x00000000 },
5216 { 0x6814, 0, 0xffffffff, 0x00000000 },
5217 { 0x6818, 0, 0xffffffff, 0x00000000 },
5218 { 0x681c, 0, 0xffffffff, 0x00000000 },
5219 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5220 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5221 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5222 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5223 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5224 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5225 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5226 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5227 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5228 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5229 { 0x684c, 0, 0xffffffff, 0x00000000 },
5230 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5231 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5232 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5233 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5234 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5235 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5236
5237 { 0xffff, 0, 0x00000000, 0x00000000 },
5238 };
5239
5240 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005241 is_5709 = 0;
5242 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5243 is_5709 = 1;
5244
Michael Chanb6016b72005-05-26 13:03:09 -07005245 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5246 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005247 u16 flags = reg_tbl[i].flags;
5248
5249 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5250 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005251
5252 offset = (u32) reg_tbl[i].offset;
5253 rw_mask = reg_tbl[i].rw_mask;
5254 ro_mask = reg_tbl[i].ro_mask;
5255
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005256 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005257
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005258 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005259
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005260 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005261 if ((val & rw_mask) != 0) {
5262 goto reg_test_err;
5263 }
5264
5265 if ((val & ro_mask) != (save_val & ro_mask)) {
5266 goto reg_test_err;
5267 }
5268
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005269 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005270
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005271 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005272 if ((val & rw_mask) != rw_mask) {
5273 goto reg_test_err;
5274 }
5275
5276 if ((val & ro_mask) != (save_val & ro_mask)) {
5277 goto reg_test_err;
5278 }
5279
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005280 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005281 continue;
5282
5283reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005284 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005285 ret = -ENODEV;
5286 break;
5287 }
5288 return ret;
5289}
5290
5291static int
5292bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5293{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005294 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005295 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5296 int i;
5297
5298 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5299 u32 offset;
5300
5301 for (offset = 0; offset < size; offset += 4) {
5302
Michael Chan2726d6e2008-01-29 21:35:05 -08005303 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005304
Michael Chan2726d6e2008-01-29 21:35:05 -08005305 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005306 test_pattern[i]) {
5307 return -ENODEV;
5308 }
5309 }
5310 }
5311 return 0;
5312}
5313
5314static int
5315bnx2_test_memory(struct bnx2 *bp)
5316{
5317 int ret = 0;
5318 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005319 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005320 u32 offset;
5321 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005322 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005323 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005324 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005325 { 0xe0000, 0x4000 },
5326 { 0x120000, 0x4000 },
5327 { 0x1a0000, 0x4000 },
5328 { 0x160000, 0x4000 },
5329 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005330 },
5331 mem_tbl_5709[] = {
5332 { 0x60000, 0x4000 },
5333 { 0xa0000, 0x3000 },
5334 { 0xe0000, 0x4000 },
5335 { 0x120000, 0x4000 },
5336 { 0x1a0000, 0x4000 },
5337 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005338 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005339 struct mem_entry *mem_tbl;
5340
5341 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5342 mem_tbl = mem_tbl_5709;
5343 else
5344 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005345
5346 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5347 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5348 mem_tbl[i].len)) != 0) {
5349 return ret;
5350 }
5351 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005352
Michael Chanb6016b72005-05-26 13:03:09 -07005353 return ret;
5354}
5355
Michael Chanbc5a0692006-01-23 16:13:22 -08005356#define BNX2_MAC_LOOPBACK 0
5357#define BNX2_PHY_LOOPBACK 1
5358
Michael Chanb6016b72005-05-26 13:03:09 -07005359static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005360bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005361{
5362 unsigned int pkt_size, num_pkts, i;
5363 struct sk_buff *skb, *rx_skb;
5364 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005365 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005366 dma_addr_t map;
5367 struct tx_bd *txbd;
5368 struct sw_bd *rx_buf;
5369 struct l2_fhdr *rx_hdr;
5370 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005371 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005372 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005373 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005374
5375 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005376
Michael Chan35e90102008-06-19 16:37:42 -07005377 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005378 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005379 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5380 bp->loopback = MAC_LOOPBACK;
5381 bnx2_set_mac_loopback(bp);
5382 }
5383 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005384 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005385 return 0;
5386
Michael Chan80be4432006-11-19 14:07:28 -08005387 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005388 bnx2_set_phy_loopback(bp);
5389 }
5390 else
5391 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005392
Michael Chan84eaa182007-12-12 11:19:57 -08005393 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005394 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005395 if (!skb)
5396 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005397 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005398 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005399 memset(packet + 6, 0x0, 8);
5400 for (i = 14; i < pkt_size; i++)
5401 packet[i] = (unsigned char) (i & 0xff);
5402
Benjamin Li3d16af82008-10-09 12:26:41 -07005403 if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
5404 dev_kfree_skb(skb);
5405 return -EIO;
5406 }
5407 map = skb_shinfo(skb)->dma_maps[0];
Michael Chanb6016b72005-05-26 13:03:09 -07005408
Michael Chanbf5295b2006-03-23 01:11:56 -08005409 REG_WR(bp, BNX2_HC_COMMAND,
5410 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5411
Michael Chanb6016b72005-05-26 13:03:09 -07005412 REG_RD(bp, BNX2_HC_COMMAND);
5413
5414 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005415 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005416
Michael Chanb6016b72005-05-26 13:03:09 -07005417 num_pkts = 0;
5418
Michael Chan35e90102008-06-19 16:37:42 -07005419 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005420
5421 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5422 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5423 txbd->tx_bd_mss_nbytes = pkt_size;
5424 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5425
5426 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005427 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5428 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005429
Michael Chan35e90102008-06-19 16:37:42 -07005430 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5431 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005432
5433 udelay(100);
5434
Michael Chanbf5295b2006-03-23 01:11:56 -08005435 REG_WR(bp, BNX2_HC_COMMAND,
5436 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5437
Michael Chanb6016b72005-05-26 13:03:09 -07005438 REG_RD(bp, BNX2_HC_COMMAND);
5439
5440 udelay(5);
5441
Benjamin Li3d16af82008-10-09 12:26:41 -07005442 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005443 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005444
Michael Chan35e90102008-06-19 16:37:42 -07005445 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005446 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005447
Michael Chan35efa7c2007-12-20 19:56:37 -08005448 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005449 if (rx_idx != rx_start_idx + num_pkts) {
5450 goto loopback_test_done;
5451 }
5452
Michael Chanbb4f98a2008-06-19 16:38:19 -07005453 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005454 rx_skb = rx_buf->skb;
5455
5456 rx_hdr = (struct l2_fhdr *) rx_skb->data;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005457 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005458
5459 pci_dma_sync_single_for_cpu(bp->pdev,
5460 pci_unmap_addr(rx_buf, mapping),
5461 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5462
Michael Chanade2bfe2006-01-23 16:09:51 -08005463 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005464 (L2_FHDR_ERRORS_BAD_CRC |
5465 L2_FHDR_ERRORS_PHY_DECODE |
5466 L2_FHDR_ERRORS_ALIGNMENT |
5467 L2_FHDR_ERRORS_TOO_SHORT |
5468 L2_FHDR_ERRORS_GIANT_FRAME)) {
5469
5470 goto loopback_test_done;
5471 }
5472
5473 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5474 goto loopback_test_done;
5475 }
5476
5477 for (i = 14; i < pkt_size; i++) {
5478 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5479 goto loopback_test_done;
5480 }
5481 }
5482
5483 ret = 0;
5484
5485loopback_test_done:
5486 bp->loopback = 0;
5487 return ret;
5488}
5489
Michael Chanbc5a0692006-01-23 16:13:22 -08005490#define BNX2_MAC_LOOPBACK_FAILED 1
5491#define BNX2_PHY_LOOPBACK_FAILED 2
5492#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5493 BNX2_PHY_LOOPBACK_FAILED)
5494
5495static int
5496bnx2_test_loopback(struct bnx2 *bp)
5497{
5498 int rc = 0;
5499
5500 if (!netif_running(bp->dev))
5501 return BNX2_LOOPBACK_FAILED;
5502
5503 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5504 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005505 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005506 spin_unlock_bh(&bp->phy_lock);
5507 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5508 rc |= BNX2_MAC_LOOPBACK_FAILED;
5509 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5510 rc |= BNX2_PHY_LOOPBACK_FAILED;
5511 return rc;
5512}
5513
Michael Chanb6016b72005-05-26 13:03:09 -07005514#define NVRAM_SIZE 0x200
5515#define CRC32_RESIDUAL 0xdebb20e3
5516
5517static int
5518bnx2_test_nvram(struct bnx2 *bp)
5519{
Al Virob491edd2007-12-22 19:44:51 +00005520 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005521 u8 *data = (u8 *) buf;
5522 int rc = 0;
5523 u32 magic, csum;
5524
5525 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5526 goto test_nvram_done;
5527
5528 magic = be32_to_cpu(buf[0]);
5529 if (magic != 0x669955aa) {
5530 rc = -ENODEV;
5531 goto test_nvram_done;
5532 }
5533
5534 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5535 goto test_nvram_done;
5536
5537 csum = ether_crc_le(0x100, data);
5538 if (csum != CRC32_RESIDUAL) {
5539 rc = -ENODEV;
5540 goto test_nvram_done;
5541 }
5542
5543 csum = ether_crc_le(0x100, data + 0x100);
5544 if (csum != CRC32_RESIDUAL) {
5545 rc = -ENODEV;
5546 }
5547
5548test_nvram_done:
5549 return rc;
5550}
5551
5552static int
5553bnx2_test_link(struct bnx2 *bp)
5554{
5555 u32 bmsr;
5556
Michael Chan9f52b562008-10-09 12:21:46 -07005557 if (!netif_running(bp->dev))
5558 return -ENODEV;
5559
Michael Chan583c28e2008-01-21 19:51:35 -08005560 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005561 if (bp->link_up)
5562 return 0;
5563 return -ENODEV;
5564 }
Michael Chanc770a652005-08-25 15:38:39 -07005565 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005566 bnx2_enable_bmsr1(bp);
5567 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5568 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5569 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005570 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005571
Michael Chanb6016b72005-05-26 13:03:09 -07005572 if (bmsr & BMSR_LSTATUS) {
5573 return 0;
5574 }
5575 return -ENODEV;
5576}
5577
5578static int
5579bnx2_test_intr(struct bnx2 *bp)
5580{
5581 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005582 u16 status_idx;
5583
5584 if (!netif_running(bp->dev))
5585 return -ENODEV;
5586
5587 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5588
5589 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005590 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005591 REG_RD(bp, BNX2_HC_COMMAND);
5592
5593 for (i = 0; i < 10; i++) {
5594 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5595 status_idx) {
5596
5597 break;
5598 }
5599
5600 msleep_interruptible(10);
5601 }
5602 if (i < 10)
5603 return 0;
5604
5605 return -ENODEV;
5606}
5607
Michael Chan38ea3682008-02-23 19:48:57 -08005608/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005609static int
5610bnx2_5706_serdes_has_link(struct bnx2 *bp)
5611{
5612 u32 mode_ctl, an_dbg, exp;
5613
Michael Chan38ea3682008-02-23 19:48:57 -08005614 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5615 return 0;
5616
Michael Chanb2fadea2008-01-21 17:07:06 -08005617 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5618 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5619
5620 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5621 return 0;
5622
5623 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5624 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5625 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5626
Michael Chanf3014c02008-01-29 21:33:03 -08005627 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005628 return 0;
5629
5630 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5631 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5632 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5633
5634 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5635 return 0;
5636
5637 return 1;
5638}
5639
Michael Chanb6016b72005-05-26 13:03:09 -07005640static void
Michael Chan48b01e22006-11-19 14:08:00 -08005641bnx2_5706_serdes_timer(struct bnx2 *bp)
5642{
Michael Chanb2fadea2008-01-21 17:07:06 -08005643 int check_link = 1;
5644
Michael Chan48b01e22006-11-19 14:08:00 -08005645 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005646 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005647 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005648 check_link = 0;
5649 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005650 u32 bmcr;
5651
Benjamin Liac392ab2008-09-18 16:40:49 -07005652 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005653
Michael Chanca58c3a2007-05-03 13:22:52 -07005654 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005655
5656 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005657 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005658 bmcr &= ~BMCR_ANENABLE;
5659 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005660 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005661 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005662 }
5663 }
5664 }
5665 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005666 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005667 u32 phy2;
5668
5669 bnx2_write_phy(bp, 0x17, 0x0f01);
5670 bnx2_read_phy(bp, 0x15, &phy2);
5671 if (phy2 & 0x20) {
5672 u32 bmcr;
5673
Michael Chanca58c3a2007-05-03 13:22:52 -07005674 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005675 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005676 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005677
Michael Chan583c28e2008-01-21 19:51:35 -08005678 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005679 }
5680 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07005681 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005682
Michael Chana2724e22008-02-23 19:47:44 -08005683 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005684 u32 val;
5685
5686 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5687 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5688 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5689
Michael Chana2724e22008-02-23 19:47:44 -08005690 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5691 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5692 bnx2_5706s_force_link_dn(bp, 1);
5693 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5694 } else
5695 bnx2_set_link(bp);
5696 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5697 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08005698 }
Michael Chan48b01e22006-11-19 14:08:00 -08005699 spin_unlock(&bp->phy_lock);
5700}
5701
5702static void
Michael Chanf8dd0642006-11-19 14:08:29 -08005703bnx2_5708_serdes_timer(struct bnx2 *bp)
5704{
Michael Chan583c28e2008-01-21 19:51:35 -08005705 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07005706 return;
5707
Michael Chan583c28e2008-01-21 19:51:35 -08005708 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005709 bp->serdes_an_pending = 0;
5710 return;
5711 }
5712
5713 spin_lock(&bp->phy_lock);
5714 if (bp->serdes_an_pending)
5715 bp->serdes_an_pending--;
5716 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5717 u32 bmcr;
5718
Michael Chanca58c3a2007-05-03 13:22:52 -07005719 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08005720 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07005721 bnx2_enable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005722 bp->current_interval = SERDES_FORCED_TIMEOUT;
5723 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07005724 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005725 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07005726 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08005727 }
5728
5729 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07005730 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08005731
5732 spin_unlock(&bp->phy_lock);
5733}
5734
5735static void
Michael Chanb6016b72005-05-26 13:03:09 -07005736bnx2_timer(unsigned long data)
5737{
5738 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07005739
Michael Chancd339a02005-08-25 15:35:24 -07005740 if (!netif_running(bp->dev))
5741 return;
5742
Michael Chanb6016b72005-05-26 13:03:09 -07005743 if (atomic_read(&bp->intr_sem) != 0)
5744 goto bnx2_restart_timer;
5745
Michael Chanefba0182008-12-03 00:36:15 -08005746 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
5747 BNX2_FLAG_USING_MSI)
5748 bnx2_chk_missed_msi(bp);
5749
Michael Chandf149d72007-07-07 22:51:36 -07005750 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005751
Michael Chan2726d6e2008-01-29 21:35:05 -08005752 bp->stats_blk->stat_FwRxDrop =
5753 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07005754
Michael Chan02537b062007-06-04 21:24:07 -07005755 /* workaround occasional corrupted counters */
5756 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
5757 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
5758 BNX2_HC_COMMAND_STATS_NOW);
5759
Michael Chan583c28e2008-01-21 19:51:35 -08005760 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005761 if (CHIP_NUM(bp) == CHIP_NUM_5706)
5762 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07005763 else
Michael Chanf8dd0642006-11-19 14:08:29 -08005764 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005765 }
5766
5767bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07005768 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005769}
5770
Michael Chan8e6a72c2007-05-03 13:24:48 -07005771static int
5772bnx2_request_irq(struct bnx2 *bp)
5773{
Michael Chan6d866ff2007-12-20 19:56:09 -08005774 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08005775 struct bnx2_irq *irq;
5776 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005777
David S. Millerf86e82f2008-01-21 17:15:40 -08005778 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08005779 flags = 0;
5780 else
5781 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08005782
5783 for (i = 0; i < bp->irq_nvecs; i++) {
5784 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08005785 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07005786 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08005787 if (rc)
5788 break;
5789 irq->requested = 1;
5790 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005791 return rc;
5792}
5793
5794static void
5795bnx2_free_irq(struct bnx2 *bp)
5796{
Michael Chanb4b36042007-12-20 19:59:30 -08005797 struct bnx2_irq *irq;
5798 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005799
Michael Chanb4b36042007-12-20 19:59:30 -08005800 for (i = 0; i < bp->irq_nvecs; i++) {
5801 irq = &bp->irq_tbl[i];
5802 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07005803 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08005804 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08005805 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005806 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08005807 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08005808 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08005809 pci_disable_msix(bp->pdev);
5810
David S. Millerf86e82f2008-01-21 17:15:40 -08005811 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08005812}
5813
5814static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005815bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08005816{
Michael Chan57851d82007-12-20 20:01:44 -08005817 int i, rc;
5818 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
5819
Michael Chanb4b36042007-12-20 19:59:30 -08005820 bnx2_setup_msix_tbl(bp);
5821 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
5822 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
5823 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08005824
5825 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5826 msix_ent[i].entry = i;
5827 msix_ent[i].vector = 0;
Michael Chan35e90102008-06-19 16:37:42 -07005828
5829 strcpy(bp->irq_tbl[i].name, bp->dev->name);
Michael Chanf0ea2e62008-06-19 16:41:57 -07005830 bp->irq_tbl[i].handler = bnx2_msi_1shot;
Michael Chan57851d82007-12-20 20:01:44 -08005831 }
5832
5833 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
5834 if (rc != 0)
5835 return;
5836
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005837 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08005838 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan57851d82007-12-20 20:01:44 -08005839 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5840 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan6d866ff2007-12-20 19:56:09 -08005841}
5842
5843static void
5844bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
5845{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005846 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07005847 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005848
Michael Chan6d866ff2007-12-20 19:56:09 -08005849 bp->irq_tbl[0].handler = bnx2_interrupt;
5850 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08005851 bp->irq_nvecs = 1;
5852 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005853
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005854 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi && cpus > 1)
5855 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08005856
David S. Millerf86e82f2008-01-21 17:15:40 -08005857 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
5858 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08005859 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005860 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005861 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005862 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005863 bp->irq_tbl[0].handler = bnx2_msi_1shot;
5864 } else
5865 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08005866
5867 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005868 }
5869 }
Benjamin Li706bf242008-07-18 17:55:11 -07005870
5871 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
5872 bp->dev->real_num_tx_queues = bp->num_tx_rings;
5873
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005874 bp->num_rx_rings = bp->irq_nvecs;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005875}
5876
Michael Chanb6016b72005-05-26 13:03:09 -07005877/* Called with rtnl_lock */
5878static int
5879bnx2_open(struct net_device *dev)
5880{
Michael Chan972ec0d2006-01-23 16:12:43 -08005881 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005882 int rc;
5883
Michael Chan1b2f9222007-05-03 13:20:19 -07005884 netif_carrier_off(dev);
5885
Pavel Machek829ca9a2005-09-03 15:56:56 -07005886 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07005887 bnx2_disable_int(bp);
5888
Michael Chan6d866ff2007-12-20 19:56:09 -08005889 bnx2_setup_int_mode(bp, disable_msi);
Michael Chan35efa7c2007-12-20 19:56:37 -08005890 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07005891 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07005892 if (rc)
5893 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07005894
Michael Chan8e6a72c2007-05-03 13:24:48 -07005895 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07005896 if (rc)
5897 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07005898
Michael Chan9a120bc2008-05-16 22:17:45 -07005899 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07005900 if (rc)
5901 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005902
Michael Chancd339a02005-08-25 15:35:24 -07005903 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005904
5905 atomic_set(&bp->intr_sem, 0);
5906
5907 bnx2_enable_int(bp);
5908
David S. Millerf86e82f2008-01-21 17:15:40 -08005909 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07005910 /* Test MSI to make sure it is working
5911 * If MSI test fails, go back to INTx mode
5912 */
5913 if (bnx2_test_intr(bp) != 0) {
5914 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5915 " using MSI, switching to INTx mode. Please"
5916 " report this failure to the PCI maintainer"
5917 " and include system chipset information.\n",
5918 bp->dev->name);
5919
5920 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005921 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005922
Michael Chan6d866ff2007-12-20 19:56:09 -08005923 bnx2_setup_int_mode(bp, 1);
5924
Michael Chan9a120bc2008-05-16 22:17:45 -07005925 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005926
Michael Chan8e6a72c2007-05-03 13:24:48 -07005927 if (!rc)
5928 rc = bnx2_request_irq(bp);
5929
Michael Chanb6016b72005-05-26 13:03:09 -07005930 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07005931 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07005932 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07005933 }
5934 bnx2_enable_int(bp);
5935 }
5936 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005937 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb6016b72005-05-26 13:03:09 -07005938 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
David S. Millerf86e82f2008-01-21 17:15:40 -08005939 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chan57851d82007-12-20 20:01:44 -08005940 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
Michael Chanb6016b72005-05-26 13:03:09 -07005941
Benjamin Li706bf242008-07-18 17:55:11 -07005942 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005943
5944 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07005945
5946open_err:
5947 bnx2_napi_disable(bp);
5948 bnx2_free_skbs(bp);
5949 bnx2_free_irq(bp);
5950 bnx2_free_mem(bp);
5951 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005952}
5953
5954static void
David Howellsc4028952006-11-22 14:57:56 +00005955bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07005956{
David Howellsc4028952006-11-22 14:57:56 +00005957 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07005958
Michael Chanafdc08b2005-08-25 15:34:29 -07005959 if (!netif_running(bp->dev))
5960 return;
5961
Michael Chanb6016b72005-05-26 13:03:09 -07005962 bnx2_netif_stop(bp);
5963
Michael Chan9a120bc2008-05-16 22:17:45 -07005964 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005965
5966 atomic_set(&bp->intr_sem, 1);
5967 bnx2_netif_start(bp);
5968}
5969
5970static void
5971bnx2_tx_timeout(struct net_device *dev)
5972{
Michael Chan972ec0d2006-01-23 16:12:43 -08005973 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005974
5975 /* This allows the netif to be shutdown gracefully before resetting */
5976 schedule_work(&bp->reset_task);
5977}
5978
5979#ifdef BCM_VLAN
5980/* Called with rtnl_lock */
5981static void
5982bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5983{
Michael Chan972ec0d2006-01-23 16:12:43 -08005984 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005985
5986 bnx2_netif_stop(bp);
5987
5988 bp->vlgrp = vlgrp;
5989 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07005990 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
5991 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005992
5993 bnx2_netif_start(bp);
5994}
Michael Chanb6016b72005-05-26 13:03:09 -07005995#endif
5996
Herbert Xu932ff272006-06-09 12:20:56 -07005997/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07005998 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
5999 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006000 */
6001static int
6002bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6003{
Michael Chan972ec0d2006-01-23 16:12:43 -08006004 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006005 dma_addr_t mapping;
6006 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006007 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006008 u32 len, vlan_tag_flags, last_frag, mss;
6009 u16 prod, ring_prod;
6010 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006011 struct bnx2_napi *bnapi;
6012 struct bnx2_tx_ring_info *txr;
6013 struct netdev_queue *txq;
Benjamin Li3d16af82008-10-09 12:26:41 -07006014 struct skb_shared_info *sp;
Benjamin Li706bf242008-07-18 17:55:11 -07006015
6016 /* Determine which tx ring we will be placed on */
6017 i = skb_get_queue_mapping(skb);
6018 bnapi = &bp->bnx2_napi[i];
6019 txr = &bnapi->tx_ring;
6020 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006021
Michael Chan35e90102008-06-19 16:37:42 -07006022 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006023 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006024 netif_tx_stop_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006025 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
6026 dev->name);
6027
6028 return NETDEV_TX_BUSY;
6029 }
6030 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006031 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006032 ring_prod = TX_RING_IDX(prod);
6033
6034 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006035 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006036 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6037 }
6038
Michael Chan729b85c2008-08-14 15:29:39 -07006039#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08006040 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006041 vlan_tag_flags |=
6042 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6043 }
Michael Chan729b85c2008-08-14 15:29:39 -07006044#endif
Michael Chanfde82052007-05-03 17:23:35 -07006045 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006046 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006047 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006048
Michael Chanb6016b72005-05-26 13:03:09 -07006049 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6050
Michael Chan4666f872007-05-03 13:22:28 -07006051 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006052
Michael Chan4666f872007-05-03 13:22:28 -07006053 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6054 u32 tcp_off = skb_transport_offset(skb) -
6055 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006056
Michael Chan4666f872007-05-03 13:22:28 -07006057 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6058 TX_BD_FLAGS_SW_FLAGS;
6059 if (likely(tcp_off == 0))
6060 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6061 else {
6062 tcp_off >>= 3;
6063 vlan_tag_flags |= ((tcp_off & 0x3) <<
6064 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6065 ((tcp_off & 0x10) <<
6066 TX_BD_FLAGS_TCP6_OFF4_SHL);
6067 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6068 }
6069 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006070 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006071 if (tcp_opt_len || (iph->ihl > 5)) {
6072 vlan_tag_flags |= ((iph->ihl - 5) +
6073 (tcp_opt_len >> 2)) << 8;
6074 }
Michael Chanb6016b72005-05-26 13:03:09 -07006075 }
Michael Chan4666f872007-05-03 13:22:28 -07006076 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006077 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006078
Benjamin Li3d16af82008-10-09 12:26:41 -07006079 if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
6080 dev_kfree_skb(skb);
6081 return NETDEV_TX_OK;
6082 }
6083
6084 sp = skb_shinfo(skb);
6085 mapping = sp->dma_maps[0];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006086
Michael Chan35e90102008-06-19 16:37:42 -07006087 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006088 tx_buf->skb = skb;
Michael Chanb6016b72005-05-26 13:03:09 -07006089
Michael Chan35e90102008-06-19 16:37:42 -07006090 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006091
6092 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6093 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6094 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6095 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6096
6097 last_frag = skb_shinfo(skb)->nr_frags;
6098
6099 for (i = 0; i < last_frag; i++) {
6100 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6101
6102 prod = NEXT_TX_BD(prod);
6103 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006104 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006105
6106 len = frag->size;
Benjamin Li3d16af82008-10-09 12:26:41 -07006107 mapping = sp->dma_maps[i + 1];
Michael Chanb6016b72005-05-26 13:03:09 -07006108
6109 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6110 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6111 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6112 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6113
6114 }
6115 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6116
6117 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006118 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006119
Michael Chan35e90102008-06-19 16:37:42 -07006120 REG_WR16(bp, txr->tx_bidx_addr, prod);
6121 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006122
6123 mmiowb();
6124
Michael Chan35e90102008-06-19 16:37:42 -07006125 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006126 dev->trans_start = jiffies;
6127
Michael Chan35e90102008-06-19 16:37:42 -07006128 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006129 netif_tx_stop_queue(txq);
Michael Chan35e90102008-06-19 16:37:42 -07006130 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006131 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006132 }
6133
6134 return NETDEV_TX_OK;
6135}
6136
6137/* Called with rtnl_lock */
6138static int
6139bnx2_close(struct net_device *dev)
6140{
Michael Chan972ec0d2006-01-23 16:12:43 -08006141 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006142
David S. Miller4bb073c2008-06-12 02:22:02 -07006143 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006144
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006145 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006146 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006147 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006148 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006149 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006150 bnx2_free_skbs(bp);
6151 bnx2_free_mem(bp);
6152 bp->link_up = 0;
6153 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006154 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006155 return 0;
6156}
6157
6158#define GET_NET_STATS64(ctr) \
6159 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6160 (unsigned long) (ctr##_lo)
6161
6162#define GET_NET_STATS32(ctr) \
6163 (ctr##_lo)
6164
6165#if (BITS_PER_LONG == 64)
6166#define GET_NET_STATS GET_NET_STATS64
6167#else
6168#define GET_NET_STATS GET_NET_STATS32
6169#endif
6170
6171static struct net_device_stats *
6172bnx2_get_stats(struct net_device *dev)
6173{
Michael Chan972ec0d2006-01-23 16:12:43 -08006174 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006175 struct statistics_block *stats_blk = bp->stats_blk;
6176 struct net_device_stats *net_stats = &bp->net_stats;
6177
6178 if (bp->stats_blk == NULL) {
6179 return net_stats;
6180 }
6181 net_stats->rx_packets =
6182 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
6183 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
6184 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
6185
6186 net_stats->tx_packets =
6187 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
6188 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
6189 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
6190
6191 net_stats->rx_bytes =
6192 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
6193
6194 net_stats->tx_bytes =
6195 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
6196
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006197 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07006198 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
6199
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006200 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07006201 (unsigned long) stats_blk->stat_EtherStatsCollisions;
6202
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006203 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006204 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
6205 stats_blk->stat_EtherStatsOverrsizePkts);
6206
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006207 net_stats->rx_over_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006208 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
6209
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006210 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006211 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
6212
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006213 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006214 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
6215
6216 net_stats->rx_errors = net_stats->rx_length_errors +
6217 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6218 net_stats->rx_crc_errors;
6219
6220 net_stats->tx_aborted_errors =
6221 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
6222 stats_blk->stat_Dot3StatsLateCollisions);
6223
Michael Chan5b0c76a2005-11-04 08:45:49 -08006224 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6225 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006226 net_stats->tx_carrier_errors = 0;
6227 else {
6228 net_stats->tx_carrier_errors =
6229 (unsigned long)
6230 stats_blk->stat_Dot3StatsCarrierSenseErrors;
6231 }
6232
6233 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006234 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07006235 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
6236 +
6237 net_stats->tx_aborted_errors +
6238 net_stats->tx_carrier_errors;
6239
Michael Chancea94db2006-06-12 22:16:13 -07006240 net_stats->rx_missed_errors =
6241 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
6242 stats_blk->stat_FwRxDrop);
6243
Michael Chanb6016b72005-05-26 13:03:09 -07006244 return net_stats;
6245}
6246
6247/* All ethtool functions called with rtnl_lock */
6248
6249static int
6250bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6251{
Michael Chan972ec0d2006-01-23 16:12:43 -08006252 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006253 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006254
6255 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006256 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006257 support_serdes = 1;
6258 support_copper = 1;
6259 } else if (bp->phy_port == PORT_FIBRE)
6260 support_serdes = 1;
6261 else
6262 support_copper = 1;
6263
6264 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006265 cmd->supported |= SUPPORTED_1000baseT_Full |
6266 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006267 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006268 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006269
Michael Chanb6016b72005-05-26 13:03:09 -07006270 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006271 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006272 cmd->supported |= SUPPORTED_10baseT_Half |
6273 SUPPORTED_10baseT_Full |
6274 SUPPORTED_100baseT_Half |
6275 SUPPORTED_100baseT_Full |
6276 SUPPORTED_1000baseT_Full |
6277 SUPPORTED_TP;
6278
Michael Chanb6016b72005-05-26 13:03:09 -07006279 }
6280
Michael Chan7b6b8342007-07-07 22:50:15 -07006281 spin_lock_bh(&bp->phy_lock);
6282 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006283 cmd->advertising = bp->advertising;
6284
6285 if (bp->autoneg & AUTONEG_SPEED) {
6286 cmd->autoneg = AUTONEG_ENABLE;
6287 }
6288 else {
6289 cmd->autoneg = AUTONEG_DISABLE;
6290 }
6291
6292 if (netif_carrier_ok(dev)) {
6293 cmd->speed = bp->line_speed;
6294 cmd->duplex = bp->duplex;
6295 }
6296 else {
6297 cmd->speed = -1;
6298 cmd->duplex = -1;
6299 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006300 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006301
6302 cmd->transceiver = XCVR_INTERNAL;
6303 cmd->phy_address = bp->phy_addr;
6304
6305 return 0;
6306}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006307
Michael Chanb6016b72005-05-26 13:03:09 -07006308static int
6309bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6310{
Michael Chan972ec0d2006-01-23 16:12:43 -08006311 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006312 u8 autoneg = bp->autoneg;
6313 u8 req_duplex = bp->req_duplex;
6314 u16 req_line_speed = bp->req_line_speed;
6315 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006316 int err = -EINVAL;
6317
6318 spin_lock_bh(&bp->phy_lock);
6319
6320 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6321 goto err_out_unlock;
6322
Michael Chan583c28e2008-01-21 19:51:35 -08006323 if (cmd->port != bp->phy_port &&
6324 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006325 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006326
Michael Chand6b14482008-07-14 22:37:21 -07006327 /* If device is down, we can store the settings only if the user
6328 * is setting the currently active port.
6329 */
6330 if (!netif_running(dev) && cmd->port != bp->phy_port)
6331 goto err_out_unlock;
6332
Michael Chanb6016b72005-05-26 13:03:09 -07006333 if (cmd->autoneg == AUTONEG_ENABLE) {
6334 autoneg |= AUTONEG_SPEED;
6335
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006336 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006337
6338 /* allow advertising 1 speed */
6339 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6340 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6341 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6342 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6343
Michael Chan7b6b8342007-07-07 22:50:15 -07006344 if (cmd->port == PORT_FIBRE)
6345 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006346
6347 advertising = cmd->advertising;
6348
Michael Chan27a005b2007-05-03 13:23:41 -07006349 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan583c28e2008-01-21 19:51:35 -08006350 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
Michael Chan7b6b8342007-07-07 22:50:15 -07006351 (cmd->port == PORT_TP))
6352 goto err_out_unlock;
6353 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07006354 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006355 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6356 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006357 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006358 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07006359 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07006360 else
Michael Chanb6016b72005-05-26 13:03:09 -07006361 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006362 }
6363 advertising |= ADVERTISED_Autoneg;
6364 }
6365 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006366 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006367 if ((cmd->speed != SPEED_1000 &&
6368 cmd->speed != SPEED_2500) ||
6369 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006370 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006371
6372 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006373 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006374 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006375 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006376 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6377 goto err_out_unlock;
6378
Michael Chanb6016b72005-05-26 13:03:09 -07006379 autoneg &= ~AUTONEG_SPEED;
6380 req_line_speed = cmd->speed;
6381 req_duplex = cmd->duplex;
6382 advertising = 0;
6383 }
6384
6385 bp->autoneg = autoneg;
6386 bp->advertising = advertising;
6387 bp->req_line_speed = req_line_speed;
6388 bp->req_duplex = req_duplex;
6389
Michael Chand6b14482008-07-14 22:37:21 -07006390 err = 0;
6391 /* If device is down, the new settings will be picked up when it is
6392 * brought up.
6393 */
6394 if (netif_running(dev))
6395 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006396
Michael Chan7b6b8342007-07-07 22:50:15 -07006397err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006398 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006399
Michael Chan7b6b8342007-07-07 22:50:15 -07006400 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006401}
6402
6403static void
6404bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6405{
Michael Chan972ec0d2006-01-23 16:12:43 -08006406 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006407
6408 strcpy(info->driver, DRV_MODULE_NAME);
6409 strcpy(info->version, DRV_MODULE_VERSION);
6410 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006411 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006412}
6413
Michael Chan244ac4f2006-03-20 17:48:46 -08006414#define BNX2_REGDUMP_LEN (32 * 1024)
6415
6416static int
6417bnx2_get_regs_len(struct net_device *dev)
6418{
6419 return BNX2_REGDUMP_LEN;
6420}
6421
6422static void
6423bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6424{
6425 u32 *p = _p, i, offset;
6426 u8 *orig_p = _p;
6427 struct bnx2 *bp = netdev_priv(dev);
6428 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6429 0x0800, 0x0880, 0x0c00, 0x0c10,
6430 0x0c30, 0x0d08, 0x1000, 0x101c,
6431 0x1040, 0x1048, 0x1080, 0x10a4,
6432 0x1400, 0x1490, 0x1498, 0x14f0,
6433 0x1500, 0x155c, 0x1580, 0x15dc,
6434 0x1600, 0x1658, 0x1680, 0x16d8,
6435 0x1800, 0x1820, 0x1840, 0x1854,
6436 0x1880, 0x1894, 0x1900, 0x1984,
6437 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6438 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6439 0x2000, 0x2030, 0x23c0, 0x2400,
6440 0x2800, 0x2820, 0x2830, 0x2850,
6441 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6442 0x3c00, 0x3c94, 0x4000, 0x4010,
6443 0x4080, 0x4090, 0x43c0, 0x4458,
6444 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6445 0x4fc0, 0x5010, 0x53c0, 0x5444,
6446 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6447 0x5fc0, 0x6000, 0x6400, 0x6428,
6448 0x6800, 0x6848, 0x684c, 0x6860,
6449 0x6888, 0x6910, 0x8000 };
6450
6451 regs->version = 0;
6452
6453 memset(p, 0, BNX2_REGDUMP_LEN);
6454
6455 if (!netif_running(bp->dev))
6456 return;
6457
6458 i = 0;
6459 offset = reg_boundaries[0];
6460 p += offset;
6461 while (offset < BNX2_REGDUMP_LEN) {
6462 *p++ = REG_RD(bp, offset);
6463 offset += 4;
6464 if (offset == reg_boundaries[i + 1]) {
6465 offset = reg_boundaries[i + 2];
6466 p = (u32 *) (orig_p + offset);
6467 i += 2;
6468 }
6469 }
6470}
6471
Michael Chanb6016b72005-05-26 13:03:09 -07006472static void
6473bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6474{
Michael Chan972ec0d2006-01-23 16:12:43 -08006475 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006476
David S. Millerf86e82f2008-01-21 17:15:40 -08006477 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006478 wol->supported = 0;
6479 wol->wolopts = 0;
6480 }
6481 else {
6482 wol->supported = WAKE_MAGIC;
6483 if (bp->wol)
6484 wol->wolopts = WAKE_MAGIC;
6485 else
6486 wol->wolopts = 0;
6487 }
6488 memset(&wol->sopass, 0, sizeof(wol->sopass));
6489}
6490
6491static int
6492bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6493{
Michael Chan972ec0d2006-01-23 16:12:43 -08006494 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006495
6496 if (wol->wolopts & ~WAKE_MAGIC)
6497 return -EINVAL;
6498
6499 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006500 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006501 return -EINVAL;
6502
6503 bp->wol = 1;
6504 }
6505 else {
6506 bp->wol = 0;
6507 }
6508 return 0;
6509}
6510
6511static int
6512bnx2_nway_reset(struct net_device *dev)
6513{
Michael Chan972ec0d2006-01-23 16:12:43 -08006514 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006515 u32 bmcr;
6516
Michael Chan9f52b562008-10-09 12:21:46 -07006517 if (!netif_running(dev))
6518 return -EAGAIN;
6519
Michael Chanb6016b72005-05-26 13:03:09 -07006520 if (!(bp->autoneg & AUTONEG_SPEED)) {
6521 return -EINVAL;
6522 }
6523
Michael Chanc770a652005-08-25 15:38:39 -07006524 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006525
Michael Chan583c28e2008-01-21 19:51:35 -08006526 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006527 int rc;
6528
6529 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6530 spin_unlock_bh(&bp->phy_lock);
6531 return rc;
6532 }
6533
Michael Chanb6016b72005-05-26 13:03:09 -07006534 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006535 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006536 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006537 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006538
6539 msleep(20);
6540
Michael Chanc770a652005-08-25 15:38:39 -07006541 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006542
6543 bp->current_interval = SERDES_AN_TIMEOUT;
6544 bp->serdes_an_pending = 1;
6545 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006546 }
6547
Michael Chanca58c3a2007-05-03 13:22:52 -07006548 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006549 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006550 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006551
Michael Chanc770a652005-08-25 15:38:39 -07006552 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006553
6554 return 0;
6555}
6556
6557static int
6558bnx2_get_eeprom_len(struct net_device *dev)
6559{
Michael Chan972ec0d2006-01-23 16:12:43 -08006560 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006561
Michael Chan1122db72006-01-23 16:11:42 -08006562 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006563 return 0;
6564
Michael Chan1122db72006-01-23 16:11:42 -08006565 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006566}
6567
6568static int
6569bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6570 u8 *eebuf)
6571{
Michael Chan972ec0d2006-01-23 16:12:43 -08006572 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006573 int rc;
6574
Michael Chan9f52b562008-10-09 12:21:46 -07006575 if (!netif_running(dev))
6576 return -EAGAIN;
6577
John W. Linville1064e942005-11-10 12:58:24 -08006578 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006579
6580 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6581
6582 return rc;
6583}
6584
6585static int
6586bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6587 u8 *eebuf)
6588{
Michael Chan972ec0d2006-01-23 16:12:43 -08006589 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006590 int rc;
6591
Michael Chan9f52b562008-10-09 12:21:46 -07006592 if (!netif_running(dev))
6593 return -EAGAIN;
6594
John W. Linville1064e942005-11-10 12:58:24 -08006595 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006596
6597 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6598
6599 return rc;
6600}
6601
6602static int
6603bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6604{
Michael Chan972ec0d2006-01-23 16:12:43 -08006605 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006606
6607 memset(coal, 0, sizeof(struct ethtool_coalesce));
6608
6609 coal->rx_coalesce_usecs = bp->rx_ticks;
6610 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6611 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6612 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6613
6614 coal->tx_coalesce_usecs = bp->tx_ticks;
6615 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6616 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6617 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6618
6619 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6620
6621 return 0;
6622}
6623
6624static int
6625bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6626{
Michael Chan972ec0d2006-01-23 16:12:43 -08006627 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006628
6629 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6630 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6631
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006632 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07006633 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6634
6635 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6636 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6637
6638 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6639 if (bp->rx_quick_cons_trip_int > 0xff)
6640 bp->rx_quick_cons_trip_int = 0xff;
6641
6642 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6643 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6644
6645 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6646 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6647
6648 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6649 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6650
6651 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6652 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6653 0xff;
6654
6655 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan02537b062007-06-04 21:24:07 -07006656 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
6657 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6658 bp->stats_ticks = USEC_PER_SEC;
6659 }
Michael Chan7ea69202007-07-16 18:27:10 -07006660 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6661 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6662 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006663
6664 if (netif_running(bp->dev)) {
6665 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07006666 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006667 bnx2_netif_start(bp);
6668 }
6669
6670 return 0;
6671}
6672
6673static void
6674bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6675{
Michael Chan972ec0d2006-01-23 16:12:43 -08006676 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006677
Michael Chan13daffa2006-03-20 17:49:20 -08006678 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006679 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006680 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006681
6682 ering->rx_pending = bp->rx_ring_size;
6683 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006684 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006685
6686 ering->tx_max_pending = MAX_TX_DESC_CNT;
6687 ering->tx_pending = bp->tx_ring_size;
6688}
6689
6690static int
Michael Chan5d5d0012007-12-12 11:17:43 -08006691bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07006692{
Michael Chan13daffa2006-03-20 17:49:20 -08006693 if (netif_running(bp->dev)) {
6694 bnx2_netif_stop(bp);
6695 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6696 bnx2_free_skbs(bp);
6697 bnx2_free_mem(bp);
6698 }
6699
Michael Chan5d5d0012007-12-12 11:17:43 -08006700 bnx2_set_rx_ring_size(bp, rx);
6701 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07006702
6703 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08006704 int rc;
6705
6706 rc = bnx2_alloc_mem(bp);
6707 if (rc)
6708 return rc;
Michael Chan9a120bc2008-05-16 22:17:45 -07006709 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006710 bnx2_netif_start(bp);
6711 }
Michael Chanb6016b72005-05-26 13:03:09 -07006712 return 0;
6713}
6714
Michael Chan5d5d0012007-12-12 11:17:43 -08006715static int
6716bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6717{
6718 struct bnx2 *bp = netdev_priv(dev);
6719 int rc;
6720
6721 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
6722 (ering->tx_pending > MAX_TX_DESC_CNT) ||
6723 (ering->tx_pending <= MAX_SKB_FRAGS)) {
6724
6725 return -EINVAL;
6726 }
6727 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
6728 return rc;
6729}
6730
Michael Chanb6016b72005-05-26 13:03:09 -07006731static void
6732bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6733{
Michael Chan972ec0d2006-01-23 16:12:43 -08006734 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006735
6736 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
6737 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
6738 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
6739}
6740
6741static int
6742bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6743{
Michael Chan972ec0d2006-01-23 16:12:43 -08006744 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006745
6746 bp->req_flow_ctrl = 0;
6747 if (epause->rx_pause)
6748 bp->req_flow_ctrl |= FLOW_CTRL_RX;
6749 if (epause->tx_pause)
6750 bp->req_flow_ctrl |= FLOW_CTRL_TX;
6751
6752 if (epause->autoneg) {
6753 bp->autoneg |= AUTONEG_FLOW_CTRL;
6754 }
6755 else {
6756 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
6757 }
6758
Michael Chan9f52b562008-10-09 12:21:46 -07006759 if (netif_running(dev)) {
6760 spin_lock_bh(&bp->phy_lock);
6761 bnx2_setup_phy(bp, bp->phy_port);
6762 spin_unlock_bh(&bp->phy_lock);
6763 }
Michael Chanb6016b72005-05-26 13:03:09 -07006764
6765 return 0;
6766}
6767
6768static u32
6769bnx2_get_rx_csum(struct net_device *dev)
6770{
Michael Chan972ec0d2006-01-23 16:12:43 -08006771 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006772
6773 return bp->rx_csum;
6774}
6775
6776static int
6777bnx2_set_rx_csum(struct net_device *dev, u32 data)
6778{
Michael Chan972ec0d2006-01-23 16:12:43 -08006779 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006780
6781 bp->rx_csum = data;
6782 return 0;
6783}
6784
Michael Chanb11d6212006-06-29 12:31:21 -07006785static int
6786bnx2_set_tso(struct net_device *dev, u32 data)
6787{
Michael Chan4666f872007-05-03 13:22:28 -07006788 struct bnx2 *bp = netdev_priv(dev);
6789
6790 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07006791 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07006792 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6793 dev->features |= NETIF_F_TSO6;
6794 } else
6795 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
6796 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07006797 return 0;
6798}
6799
Michael Chancea94db2006-06-12 22:16:13 -07006800#define BNX2_NUM_STATS 46
Michael Chanb6016b72005-05-26 13:03:09 -07006801
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006802static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006803 char string[ETH_GSTRING_LEN];
6804} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
6805 { "rx_bytes" },
6806 { "rx_error_bytes" },
6807 { "tx_bytes" },
6808 { "tx_error_bytes" },
6809 { "rx_ucast_packets" },
6810 { "rx_mcast_packets" },
6811 { "rx_bcast_packets" },
6812 { "tx_ucast_packets" },
6813 { "tx_mcast_packets" },
6814 { "tx_bcast_packets" },
6815 { "tx_mac_errors" },
6816 { "tx_carrier_errors" },
6817 { "rx_crc_errors" },
6818 { "rx_align_errors" },
6819 { "tx_single_collisions" },
6820 { "tx_multi_collisions" },
6821 { "tx_deferred" },
6822 { "tx_excess_collisions" },
6823 { "tx_late_collisions" },
6824 { "tx_total_collisions" },
6825 { "rx_fragments" },
6826 { "rx_jabbers" },
6827 { "rx_undersize_packets" },
6828 { "rx_oversize_packets" },
6829 { "rx_64_byte_packets" },
6830 { "rx_65_to_127_byte_packets" },
6831 { "rx_128_to_255_byte_packets" },
6832 { "rx_256_to_511_byte_packets" },
6833 { "rx_512_to_1023_byte_packets" },
6834 { "rx_1024_to_1522_byte_packets" },
6835 { "rx_1523_to_9022_byte_packets" },
6836 { "tx_64_byte_packets" },
6837 { "tx_65_to_127_byte_packets" },
6838 { "tx_128_to_255_byte_packets" },
6839 { "tx_256_to_511_byte_packets" },
6840 { "tx_512_to_1023_byte_packets" },
6841 { "tx_1024_to_1522_byte_packets" },
6842 { "tx_1523_to_9022_byte_packets" },
6843 { "rx_xon_frames" },
6844 { "rx_xoff_frames" },
6845 { "tx_xon_frames" },
6846 { "tx_xoff_frames" },
6847 { "rx_mac_ctrl_frames" },
6848 { "rx_filtered_packets" },
6849 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07006850 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07006851};
6852
6853#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
6854
Arjan van de Venf71e1302006-03-03 21:33:57 -05006855static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006856 STATS_OFFSET32(stat_IfHCInOctets_hi),
6857 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
6858 STATS_OFFSET32(stat_IfHCOutOctets_hi),
6859 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
6860 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
6861 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
6862 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
6863 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
6864 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
6865 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
6866 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006867 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
6868 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
6869 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
6870 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
6871 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
6872 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
6873 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
6874 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
6875 STATS_OFFSET32(stat_EtherStatsCollisions),
6876 STATS_OFFSET32(stat_EtherStatsFragments),
6877 STATS_OFFSET32(stat_EtherStatsJabbers),
6878 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
6879 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
6880 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
6881 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
6882 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
6883 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
6884 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
6885 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
6886 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
6887 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
6888 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
6889 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
6890 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
6891 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
6892 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
6893 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
6894 STATS_OFFSET32(stat_XonPauseFramesReceived),
6895 STATS_OFFSET32(stat_XoffPauseFramesReceived),
6896 STATS_OFFSET32(stat_OutXonSent),
6897 STATS_OFFSET32(stat_OutXoffSent),
6898 STATS_OFFSET32(stat_MacControlFramesReceived),
6899 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
6900 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07006901 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07006902};
6903
6904/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
6905 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006906 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006907static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006908 8,0,8,8,8,8,8,8,8,8,
6909 4,0,4,4,4,4,4,4,4,4,
6910 4,4,4,4,4,4,4,4,4,4,
6911 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006912 4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07006913};
6914
Michael Chan5b0c76a2005-11-04 08:45:49 -08006915static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
6916 8,0,8,8,8,8,8,8,8,8,
6917 4,4,4,4,4,4,4,4,4,4,
6918 4,4,4,4,4,4,4,4,4,4,
6919 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006920 4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08006921};
6922
Michael Chanb6016b72005-05-26 13:03:09 -07006923#define BNX2_NUM_TESTS 6
6924
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006925static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006926 char string[ETH_GSTRING_LEN];
6927} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
6928 { "register_test (offline)" },
6929 { "memory_test (offline)" },
6930 { "loopback_test (offline)" },
6931 { "nvram_test (online)" },
6932 { "interrupt_test (online)" },
6933 { "link_test (online)" },
6934};
6935
6936static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006937bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07006938{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006939 switch (sset) {
6940 case ETH_SS_TEST:
6941 return BNX2_NUM_TESTS;
6942 case ETH_SS_STATS:
6943 return BNX2_NUM_STATS;
6944 default:
6945 return -EOPNOTSUPP;
6946 }
Michael Chanb6016b72005-05-26 13:03:09 -07006947}
6948
6949static void
6950bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6951{
Michael Chan972ec0d2006-01-23 16:12:43 -08006952 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006953
Michael Chan9f52b562008-10-09 12:21:46 -07006954 bnx2_set_power_state(bp, PCI_D0);
6955
Michael Chanb6016b72005-05-26 13:03:09 -07006956 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6957 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08006958 int i;
6959
Michael Chanb6016b72005-05-26 13:03:09 -07006960 bnx2_netif_stop(bp);
6961 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6962 bnx2_free_skbs(bp);
6963
6964 if (bnx2_test_registers(bp) != 0) {
6965 buf[0] = 1;
6966 etest->flags |= ETH_TEST_FL_FAILED;
6967 }
6968 if (bnx2_test_memory(bp) != 0) {
6969 buf[1] = 1;
6970 etest->flags |= ETH_TEST_FL_FAILED;
6971 }
Michael Chanbc5a0692006-01-23 16:13:22 -08006972 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07006973 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07006974
Michael Chan9f52b562008-10-09 12:21:46 -07006975 if (!netif_running(bp->dev))
6976 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006977 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07006978 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006979 bnx2_netif_start(bp);
6980 }
6981
6982 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08006983 for (i = 0; i < 7; i++) {
6984 if (bp->link_up)
6985 break;
6986 msleep_interruptible(1000);
6987 }
Michael Chanb6016b72005-05-26 13:03:09 -07006988 }
6989
6990 if (bnx2_test_nvram(bp) != 0) {
6991 buf[3] = 1;
6992 etest->flags |= ETH_TEST_FL_FAILED;
6993 }
6994 if (bnx2_test_intr(bp) != 0) {
6995 buf[4] = 1;
6996 etest->flags |= ETH_TEST_FL_FAILED;
6997 }
6998
6999 if (bnx2_test_link(bp) != 0) {
7000 buf[5] = 1;
7001 etest->flags |= ETH_TEST_FL_FAILED;
7002
7003 }
Michael Chan9f52b562008-10-09 12:21:46 -07007004 if (!netif_running(bp->dev))
7005 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007006}
7007
7008static void
7009bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7010{
7011 switch (stringset) {
7012 case ETH_SS_STATS:
7013 memcpy(buf, bnx2_stats_str_arr,
7014 sizeof(bnx2_stats_str_arr));
7015 break;
7016 case ETH_SS_TEST:
7017 memcpy(buf, bnx2_tests_str_arr,
7018 sizeof(bnx2_tests_str_arr));
7019 break;
7020 }
7021}
7022
Michael Chanb6016b72005-05-26 13:03:09 -07007023static void
7024bnx2_get_ethtool_stats(struct net_device *dev,
7025 struct ethtool_stats *stats, u64 *buf)
7026{
Michael Chan972ec0d2006-01-23 16:12:43 -08007027 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007028 int i;
7029 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007030 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007031
7032 if (hw_stats == NULL) {
7033 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7034 return;
7035 }
7036
Michael Chan5b0c76a2005-11-04 08:45:49 -08007037 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7038 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7039 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7040 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007041 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007042 else
7043 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007044
7045 for (i = 0; i < BNX2_NUM_STATS; i++) {
7046 if (stats_len_arr[i] == 0) {
7047 /* skip this counter */
7048 buf[i] = 0;
7049 continue;
7050 }
7051 if (stats_len_arr[i] == 4) {
7052 /* 4-byte counter */
7053 buf[i] = (u64)
7054 *(hw_stats + bnx2_stats_offset_arr[i]);
7055 continue;
7056 }
7057 /* 8-byte counter */
7058 buf[i] = (((u64) *(hw_stats +
7059 bnx2_stats_offset_arr[i])) << 32) +
7060 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
7061 }
7062}
7063
7064static int
7065bnx2_phys_id(struct net_device *dev, u32 data)
7066{
Michael Chan972ec0d2006-01-23 16:12:43 -08007067 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007068 int i;
7069 u32 save;
7070
Michael Chan9f52b562008-10-09 12:21:46 -07007071 bnx2_set_power_state(bp, PCI_D0);
7072
Michael Chanb6016b72005-05-26 13:03:09 -07007073 if (data == 0)
7074 data = 2;
7075
7076 save = REG_RD(bp, BNX2_MISC_CFG);
7077 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7078
7079 for (i = 0; i < (data * 2); i++) {
7080 if ((i % 2) == 0) {
7081 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7082 }
7083 else {
7084 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7085 BNX2_EMAC_LED_1000MB_OVERRIDE |
7086 BNX2_EMAC_LED_100MB_OVERRIDE |
7087 BNX2_EMAC_LED_10MB_OVERRIDE |
7088 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7089 BNX2_EMAC_LED_TRAFFIC);
7090 }
7091 msleep_interruptible(500);
7092 if (signal_pending(current))
7093 break;
7094 }
7095 REG_WR(bp, BNX2_EMAC_LED, 0);
7096 REG_WR(bp, BNX2_MISC_CFG, save);
Michael Chan9f52b562008-10-09 12:21:46 -07007097
7098 if (!netif_running(dev))
7099 bnx2_set_power_state(bp, PCI_D3hot);
7100
Michael Chanb6016b72005-05-26 13:03:09 -07007101 return 0;
7102}
7103
Michael Chan4666f872007-05-03 13:22:28 -07007104static int
7105bnx2_set_tx_csum(struct net_device *dev, u32 data)
7106{
7107 struct bnx2 *bp = netdev_priv(dev);
7108
7109 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07007110 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07007111 else
7112 return (ethtool_op_set_tx_csum(dev, data));
7113}
7114
Jeff Garzik7282d492006-09-13 14:30:00 -04007115static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007116 .get_settings = bnx2_get_settings,
7117 .set_settings = bnx2_set_settings,
7118 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007119 .get_regs_len = bnx2_get_regs_len,
7120 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007121 .get_wol = bnx2_get_wol,
7122 .set_wol = bnx2_set_wol,
7123 .nway_reset = bnx2_nway_reset,
7124 .get_link = ethtool_op_get_link,
7125 .get_eeprom_len = bnx2_get_eeprom_len,
7126 .get_eeprom = bnx2_get_eeprom,
7127 .set_eeprom = bnx2_set_eeprom,
7128 .get_coalesce = bnx2_get_coalesce,
7129 .set_coalesce = bnx2_set_coalesce,
7130 .get_ringparam = bnx2_get_ringparam,
7131 .set_ringparam = bnx2_set_ringparam,
7132 .get_pauseparam = bnx2_get_pauseparam,
7133 .set_pauseparam = bnx2_set_pauseparam,
7134 .get_rx_csum = bnx2_get_rx_csum,
7135 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007136 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007137 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007138 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007139 .self_test = bnx2_self_test,
7140 .get_strings = bnx2_get_strings,
7141 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007142 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007143 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07007144};
7145
7146/* Called with rtnl_lock */
7147static int
7148bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7149{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007150 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007151 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007152 int err;
7153
7154 switch(cmd) {
7155 case SIOCGMIIPHY:
7156 data->phy_id = bp->phy_addr;
7157
7158 /* fallthru */
7159 case SIOCGMIIREG: {
7160 u32 mii_regval;
7161
Michael Chan583c28e2008-01-21 19:51:35 -08007162 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007163 return -EOPNOTSUPP;
7164
Michael Chandad3e452007-05-03 13:18:03 -07007165 if (!netif_running(dev))
7166 return -EAGAIN;
7167
Michael Chanc770a652005-08-25 15:38:39 -07007168 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007169 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007170 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007171
7172 data->val_out = mii_regval;
7173
7174 return err;
7175 }
7176
7177 case SIOCSMIIREG:
7178 if (!capable(CAP_NET_ADMIN))
7179 return -EPERM;
7180
Michael Chan583c28e2008-01-21 19:51:35 -08007181 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007182 return -EOPNOTSUPP;
7183
Michael Chandad3e452007-05-03 13:18:03 -07007184 if (!netif_running(dev))
7185 return -EAGAIN;
7186
Michael Chanc770a652005-08-25 15:38:39 -07007187 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007188 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007189 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007190
7191 return err;
7192
7193 default:
7194 /* do nothing */
7195 break;
7196 }
7197 return -EOPNOTSUPP;
7198}
7199
7200/* Called with rtnl_lock */
7201static int
7202bnx2_change_mac_addr(struct net_device *dev, void *p)
7203{
7204 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007205 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007206
Michael Chan73eef4c2005-08-25 15:39:15 -07007207 if (!is_valid_ether_addr(addr->sa_data))
7208 return -EINVAL;
7209
Michael Chanb6016b72005-05-26 13:03:09 -07007210 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7211 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007212 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007213
7214 return 0;
7215}
7216
7217/* Called with rtnl_lock */
7218static int
7219bnx2_change_mtu(struct net_device *dev, int new_mtu)
7220{
Michael Chan972ec0d2006-01-23 16:12:43 -08007221 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007222
7223 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7224 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7225 return -EINVAL;
7226
7227 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007228 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007229}
7230
7231#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7232static void
7233poll_bnx2(struct net_device *dev)
7234{
Michael Chan972ec0d2006-01-23 16:12:43 -08007235 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007236 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007237
Neil Hormanb2af2c12008-11-12 16:23:44 -08007238 for (i = 0; i < bp->irq_nvecs; i++) {
7239 disable_irq(bp->irq_tbl[i].vector);
7240 bnx2_interrupt(bp->irq_tbl[i].vector, &bp->bnx2_napi[i]);
7241 enable_irq(bp->irq_tbl[i].vector);
7242 }
Michael Chanb6016b72005-05-26 13:03:09 -07007243}
7244#endif
7245
Michael Chan253c8b72007-01-08 19:56:01 -08007246static void __devinit
7247bnx2_get_5709_media(struct bnx2 *bp)
7248{
7249 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7250 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7251 u32 strap;
7252
7253 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7254 return;
7255 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007256 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007257 return;
7258 }
7259
7260 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7261 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7262 else
7263 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7264
7265 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7266 switch (strap) {
7267 case 0x4:
7268 case 0x5:
7269 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007270 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007271 return;
7272 }
7273 } else {
7274 switch (strap) {
7275 case 0x1:
7276 case 0x2:
7277 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007278 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007279 return;
7280 }
7281 }
7282}
7283
Michael Chan883e5152007-05-03 13:25:11 -07007284static void __devinit
7285bnx2_get_pci_speed(struct bnx2 *bp)
7286{
7287 u32 reg;
7288
7289 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7290 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7291 u32 clkreg;
7292
David S. Millerf86e82f2008-01-21 17:15:40 -08007293 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007294
7295 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7296
7297 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7298 switch (clkreg) {
7299 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7300 bp->bus_speed_mhz = 133;
7301 break;
7302
7303 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7304 bp->bus_speed_mhz = 100;
7305 break;
7306
7307 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7308 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7309 bp->bus_speed_mhz = 66;
7310 break;
7311
7312 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7313 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7314 bp->bus_speed_mhz = 50;
7315 break;
7316
7317 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7318 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7319 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7320 bp->bus_speed_mhz = 33;
7321 break;
7322 }
7323 }
7324 else {
7325 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7326 bp->bus_speed_mhz = 66;
7327 else
7328 bp->bus_speed_mhz = 33;
7329 }
7330
7331 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007332 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007333
7334}
7335
Michael Chanb6016b72005-05-26 13:03:09 -07007336static int __devinit
7337bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7338{
7339 struct bnx2 *bp;
7340 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007341 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007342 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007343 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007344
Michael Chanb6016b72005-05-26 13:03:09 -07007345 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007346 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007347
7348 bp->flags = 0;
7349 bp->phy_flags = 0;
7350
7351 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7352 rc = pci_enable_device(pdev);
7353 if (rc) {
Joe Perches898eb712007-10-18 03:06:30 -07007354 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007355 goto err_out;
7356 }
7357
7358 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007359 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007360 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007361 rc = -ENODEV;
7362 goto err_out_disable;
7363 }
7364
7365 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7366 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007367 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007368 goto err_out_disable;
7369 }
7370
7371 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007372 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007373
7374 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7375 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007376 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007377 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007378 rc = -EIO;
7379 goto err_out_release;
7380 }
7381
Michael Chanb6016b72005-05-26 13:03:09 -07007382 bp->dev = dev;
7383 bp->pdev = pdev;
7384
7385 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007386 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00007387 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007388
7389 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Benjamin Li706bf242008-07-18 17:55:11 -07007390 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07007391 dev->mem_end = dev->mem_start + mem_len;
7392 dev->irq = pdev->irq;
7393
7394 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7395
7396 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007397 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007398 rc = -ENOMEM;
7399 goto err_out_release;
7400 }
7401
7402 /* Configure byte swap and enable write to the reg_window registers.
7403 * Rely on CPU to do target byte swapping on big endian systems
7404 * The chip's target access swapping will not swap all accesses
7405 */
7406 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7407 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7408 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7409
Pavel Machek829ca9a2005-09-03 15:56:56 -07007410 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007411
7412 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7413
Michael Chan883e5152007-05-03 13:25:11 -07007414 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7415 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7416 dev_err(&pdev->dev,
7417 "Cannot find PCIE capability, aborting.\n");
7418 rc = -EIO;
7419 goto err_out_unmap;
7420 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007421 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007422 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007423 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007424 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007425 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7426 if (bp->pcix_cap == 0) {
7427 dev_err(&pdev->dev,
7428 "Cannot find PCIX capability, aborting.\n");
7429 rc = -EIO;
7430 goto err_out_unmap;
7431 }
7432 }
7433
Michael Chanb4b36042007-12-20 19:59:30 -08007434 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7435 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007436 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007437 }
7438
Michael Chan8e6a72c2007-05-03 13:24:48 -07007439 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7440 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007441 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007442 }
7443
Michael Chan40453c82007-05-03 13:19:18 -07007444 /* 5708 cannot support DMA addresses > 40-bit. */
7445 if (CHIP_NUM(bp) == CHIP_NUM_5708)
7446 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
7447 else
7448 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
7449
7450 /* Configure DMA attributes. */
7451 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7452 dev->features |= NETIF_F_HIGHDMA;
7453 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7454 if (rc) {
7455 dev_err(&pdev->dev,
7456 "pci_set_consistent_dma_mask failed, aborting.\n");
7457 goto err_out_unmap;
7458 }
7459 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
7460 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7461 goto err_out_unmap;
7462 }
7463
David S. Millerf86e82f2008-01-21 17:15:40 -08007464 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007465 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007466
7467 /* 5706A0 may falsely detect SERR and PERR. */
7468 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7469 reg = REG_RD(bp, PCI_COMMAND);
7470 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7471 REG_WR(bp, PCI_COMMAND, reg);
7472 }
7473 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007474 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007475
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007476 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007477 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007478 goto err_out_unmap;
7479 }
7480
7481 bnx2_init_nvram(bp);
7482
Michael Chan2726d6e2008-01-29 21:35:05 -08007483 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007484
7485 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007486 BNX2_SHM_HDR_SIGNATURE_SIG) {
7487 u32 off = PCI_FUNC(pdev->devfn) << 2;
7488
Michael Chan2726d6e2008-01-29 21:35:05 -08007489 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007490 } else
Michael Chane3648b32005-11-04 08:51:21 -08007491 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7492
Michael Chanb6016b72005-05-26 13:03:09 -07007493 /* Get the permanent MAC address. First we need to make sure the
7494 * firmware is actually running.
7495 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007496 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007497
7498 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7499 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007500 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007501 rc = -ENODEV;
7502 goto err_out_unmap;
7503 }
7504
Michael Chan2726d6e2008-01-29 21:35:05 -08007505 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007506 for (i = 0, j = 0; i < 3; i++) {
7507 u8 num, k, skip0;
7508
7509 num = (u8) (reg >> (24 - (i * 8)));
7510 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7511 if (num >= k || !skip0 || k == 1) {
7512 bp->fw_version[j++] = (num / k) + '0';
7513 skip0 = 0;
7514 }
7515 }
7516 if (i != 2)
7517 bp->fw_version[j++] = '.';
7518 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007519 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07007520 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7521 bp->wol = 1;
7522
7523 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007524 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07007525
7526 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007527 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07007528 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7529 break;
7530 msleep(10);
7531 }
7532 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007533 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007534 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7535 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7536 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007537 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007538
7539 bp->fw_version[j++] = ' ';
7540 for (i = 0; i < 3; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007541 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007542 reg = swab32(reg);
7543 memcpy(&bp->fw_version[j], &reg, 4);
7544 j += 4;
7545 }
7546 }
Michael Chanb6016b72005-05-26 13:03:09 -07007547
Michael Chan2726d6e2008-01-29 21:35:05 -08007548 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07007549 bp->mac_addr[0] = (u8) (reg >> 8);
7550 bp->mac_addr[1] = (u8) reg;
7551
Michael Chan2726d6e2008-01-29 21:35:05 -08007552 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07007553 bp->mac_addr[2] = (u8) (reg >> 24);
7554 bp->mac_addr[3] = (u8) (reg >> 16);
7555 bp->mac_addr[4] = (u8) (reg >> 8);
7556 bp->mac_addr[5] = (u8) reg;
7557
7558 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07007559 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07007560
7561 bp->rx_csum = 1;
7562
Michael Chanb6016b72005-05-26 13:03:09 -07007563 bp->tx_quick_cons_trip_int = 20;
7564 bp->tx_quick_cons_trip = 20;
7565 bp->tx_ticks_int = 80;
7566 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007567
Michael Chanb6016b72005-05-26 13:03:09 -07007568 bp->rx_quick_cons_trip_int = 6;
7569 bp->rx_quick_cons_trip = 6;
7570 bp->rx_ticks_int = 18;
7571 bp->rx_ticks = 18;
7572
Michael Chan7ea69202007-07-16 18:27:10 -07007573 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007574
Benjamin Liac392ab2008-09-18 16:40:49 -07007575 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07007576
Michael Chan5b0c76a2005-11-04 08:45:49 -08007577 bp->phy_addr = 1;
7578
Michael Chanb6016b72005-05-26 13:03:09 -07007579 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08007580 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7581 bnx2_get_5709_media(bp);
7582 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08007583 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08007584
Michael Chan0d8a6572007-07-07 22:49:43 -07007585 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08007586 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07007587 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08007588 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07007589 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007590 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007591 bp->wol = 0;
7592 }
Michael Chan38ea3682008-02-23 19:48:57 -08007593 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7594 /* Don't do parallel detect on this board because of
7595 * some board problems. The link will not go down
7596 * if we do parallel detect.
7597 */
7598 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7599 pdev->subsystem_device == 0x310c)
7600 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7601 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08007602 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007603 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08007604 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007605 }
Michael Chan261dd5c2007-01-08 19:55:46 -08007606 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7607 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08007608 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08007609 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7610 (CHIP_REV(bp) == CHIP_REV_Ax ||
7611 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08007612 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07007613
Michael Chan7c62e832008-07-14 22:39:03 -07007614 bnx2_init_fw_cap(bp);
7615
Michael Chan16088272006-06-12 22:16:43 -07007616 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7617 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan846f5c62007-10-10 16:16:51 -07007618 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007619 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007620 bp->wol = 0;
7621 }
Michael Chandda1e392006-01-23 16:08:14 -08007622
Michael Chanb6016b72005-05-26 13:03:09 -07007623 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7624 bp->tx_quick_cons_trip_int =
7625 bp->tx_quick_cons_trip;
7626 bp->tx_ticks_int = bp->tx_ticks;
7627 bp->rx_quick_cons_trip_int =
7628 bp->rx_quick_cons_trip;
7629 bp->rx_ticks_int = bp->rx_ticks;
7630 bp->comp_prod_trip_int = bp->comp_prod_trip;
7631 bp->com_ticks_int = bp->com_ticks;
7632 bp->cmd_ticks_int = bp->cmd_ticks;
7633 }
7634
Michael Chanf9317a42006-09-29 17:06:23 -07007635 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7636 *
7637 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7638 * with byte enables disabled on the unused 32-bit word. This is legal
7639 * but causes problems on the AMD 8132 which will eventually stop
7640 * responding after a while.
7641 *
7642 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11007643 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07007644 */
7645 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7646 struct pci_dev *amd_8132 = NULL;
7647
7648 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7649 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7650 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07007651
Auke Kok44c10132007-06-08 15:46:36 -07007652 if (amd_8132->revision >= 0x10 &&
7653 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07007654 disable_msi = 1;
7655 pci_dev_put(amd_8132);
7656 break;
7657 }
7658 }
7659 }
7660
Michael Chandeaf3912007-07-07 22:48:00 -07007661 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007662 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7663
Michael Chancd339a02005-08-25 15:35:24 -07007664 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07007665 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07007666 bp->timer.data = (unsigned long) bp;
7667 bp->timer.function = bnx2_timer;
7668
Michael Chanb6016b72005-05-26 13:03:09 -07007669 return 0;
7670
7671err_out_unmap:
7672 if (bp->regview) {
7673 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07007674 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007675 }
7676
7677err_out_release:
7678 pci_release_regions(pdev);
7679
7680err_out_disable:
7681 pci_disable_device(pdev);
7682 pci_set_drvdata(pdev, NULL);
7683
7684err_out:
7685 return rc;
7686}
7687
Michael Chan883e5152007-05-03 13:25:11 -07007688static char * __devinit
7689bnx2_bus_string(struct bnx2 *bp, char *str)
7690{
7691 char *s = str;
7692
David S. Millerf86e82f2008-01-21 17:15:40 -08007693 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07007694 s += sprintf(s, "PCI Express");
7695 } else {
7696 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08007697 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07007698 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08007699 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07007700 s += sprintf(s, " 32-bit");
7701 else
7702 s += sprintf(s, " 64-bit");
7703 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
7704 }
7705 return str;
7706}
7707
Michael Chan2ba582b2007-12-21 15:04:49 -08007708static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08007709bnx2_init_napi(struct bnx2 *bp)
7710{
Michael Chanb4b36042007-12-20 19:59:30 -08007711 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08007712
Michael Chanb4b36042007-12-20 19:59:30 -08007713 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07007714 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
7715 int (*poll)(struct napi_struct *, int);
7716
7717 if (i == 0)
7718 poll = bnx2_poll;
7719 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07007720 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07007721
7722 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08007723 bnapi->bp = bp;
7724 }
Michael Chan35efa7c2007-12-20 19:56:37 -08007725}
7726
7727static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07007728bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7729{
7730 static int version_printed = 0;
7731 struct net_device *dev = NULL;
7732 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07007733 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07007734 char str[40];
Joe Perches0795af52007-10-03 17:59:30 -07007735 DECLARE_MAC_BUF(mac);
Michael Chanb6016b72005-05-26 13:03:09 -07007736
7737 if (version_printed++ == 0)
7738 printk(KERN_INFO "%s", version);
7739
7740 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07007741 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07007742
7743 if (!dev)
7744 return -ENOMEM;
7745
7746 rc = bnx2_init_board(pdev, dev);
7747 if (rc < 0) {
7748 free_netdev(dev);
7749 return rc;
7750 }
7751
7752 dev->open = bnx2_open;
7753 dev->hard_start_xmit = bnx2_start_xmit;
7754 dev->stop = bnx2_close;
7755 dev->get_stats = bnx2_get_stats;
Benjamin Li5fcaed02008-07-14 22:39:52 -07007756 dev->set_rx_mode = bnx2_set_rx_mode;
Michael Chanb6016b72005-05-26 13:03:09 -07007757 dev->do_ioctl = bnx2_ioctl;
7758 dev->set_mac_address = bnx2_change_mac_addr;
7759 dev->change_mtu = bnx2_change_mtu;
7760 dev->tx_timeout = bnx2_tx_timeout;
7761 dev->watchdog_timeo = TX_TIMEOUT;
7762#ifdef BCM_VLAN
7763 dev->vlan_rx_register = bnx2_vlan_rx_register;
Michael Chanb6016b72005-05-26 13:03:09 -07007764#endif
Michael Chanb6016b72005-05-26 13:03:09 -07007765 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07007766
Michael Chan972ec0d2006-01-23 16:12:43 -08007767 bp = netdev_priv(dev);
Michael Chan35efa7c2007-12-20 19:56:37 -08007768 bnx2_init_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007769
7770#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7771 dev->poll_controller = poll_bnx2;
7772#endif
7773
Michael Chan1b2f9222007-05-03 13:20:19 -07007774 pci_set_drvdata(pdev, dev);
7775
7776 memcpy(dev->dev_addr, bp->mac_addr, 6);
7777 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07007778
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007779 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Michael Chan4666f872007-05-03 13:22:28 -07007780 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007781 dev->features |= NETIF_F_IPV6_CSUM;
7782
Michael Chan1b2f9222007-05-03 13:20:19 -07007783#ifdef BCM_VLAN
7784 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7785#endif
7786 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007787 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7788 dev->features |= NETIF_F_TSO6;
Michael Chan1b2f9222007-05-03 13:20:19 -07007789
Michael Chanb6016b72005-05-26 13:03:09 -07007790 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007791 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007792 if (bp->regview)
7793 iounmap(bp->regview);
7794 pci_release_regions(pdev);
7795 pci_disable_device(pdev);
7796 pci_set_drvdata(pdev, NULL);
7797 free_netdev(dev);
7798 return rc;
7799 }
7800
Michael Chan883e5152007-05-03 13:25:11 -07007801 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Joe Perches0795af52007-10-03 17:59:30 -07007802 "IRQ %d, node addr %s\n",
Michael Chanb6016b72005-05-26 13:03:09 -07007803 dev->name,
Benjamin Lifbbf68b2008-09-18 16:40:03 -07007804 board_info[ent->driver_data].name,
Michael Chanb6016b72005-05-26 13:03:09 -07007805 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
7806 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07007807 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07007808 dev->base_addr,
Joe Perches0795af52007-10-03 17:59:30 -07007809 bp->pdev->irq, print_mac(mac, dev->dev_addr));
Michael Chanb6016b72005-05-26 13:03:09 -07007810
Michael Chanb6016b72005-05-26 13:03:09 -07007811 return 0;
7812}
7813
7814static void __devexit
7815bnx2_remove_one(struct pci_dev *pdev)
7816{
7817 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007818 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007819
Michael Chanafdc08b2005-08-25 15:34:29 -07007820 flush_scheduled_work();
7821
Michael Chanb6016b72005-05-26 13:03:09 -07007822 unregister_netdev(dev);
7823
7824 if (bp->regview)
7825 iounmap(bp->regview);
7826
7827 free_netdev(dev);
7828 pci_release_regions(pdev);
7829 pci_disable_device(pdev);
7830 pci_set_drvdata(pdev, NULL);
7831}
7832
7833static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07007834bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07007835{
7836 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007837 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007838
Michael Chan6caebb02007-08-03 20:57:25 -07007839 /* PCI register 4 needs to be saved whether netif_running() or not.
7840 * MSI address and data need to be saved if using MSI and
7841 * netif_running().
7842 */
7843 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007844 if (!netif_running(dev))
7845 return 0;
7846
Michael Chan1d60290f2006-03-20 17:50:08 -08007847 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07007848 bnx2_netif_stop(bp);
7849 netif_device_detach(dev);
7850 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07007851 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007852 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07007853 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07007854 return 0;
7855}
7856
7857static int
7858bnx2_resume(struct pci_dev *pdev)
7859{
7860 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007861 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007862
Michael Chan6caebb02007-08-03 20:57:25 -07007863 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007864 if (!netif_running(dev))
7865 return 0;
7866
Pavel Machek829ca9a2005-09-03 15:56:56 -07007867 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007868 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07007869 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007870 bnx2_netif_start(bp);
7871 return 0;
7872}
7873
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007874/**
7875 * bnx2_io_error_detected - called when PCI error is detected
7876 * @pdev: Pointer to PCI device
7877 * @state: The current pci connection state
7878 *
7879 * This function is called after a PCI bus error affecting
7880 * this device has been detected.
7881 */
7882static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
7883 pci_channel_state_t state)
7884{
7885 struct net_device *dev = pci_get_drvdata(pdev);
7886 struct bnx2 *bp = netdev_priv(dev);
7887
7888 rtnl_lock();
7889 netif_device_detach(dev);
7890
7891 if (netif_running(dev)) {
7892 bnx2_netif_stop(bp);
7893 del_timer_sync(&bp->timer);
7894 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
7895 }
7896
7897 pci_disable_device(pdev);
7898 rtnl_unlock();
7899
7900 /* Request a slot slot reset. */
7901 return PCI_ERS_RESULT_NEED_RESET;
7902}
7903
7904/**
7905 * bnx2_io_slot_reset - called after the pci bus has been reset.
7906 * @pdev: Pointer to PCI device
7907 *
7908 * Restart the card from scratch, as if from a cold-boot.
7909 */
7910static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
7911{
7912 struct net_device *dev = pci_get_drvdata(pdev);
7913 struct bnx2 *bp = netdev_priv(dev);
7914
7915 rtnl_lock();
7916 if (pci_enable_device(pdev)) {
7917 dev_err(&pdev->dev,
7918 "Cannot re-enable PCI device after reset.\n");
7919 rtnl_unlock();
7920 return PCI_ERS_RESULT_DISCONNECT;
7921 }
7922 pci_set_master(pdev);
7923 pci_restore_state(pdev);
7924
7925 if (netif_running(dev)) {
7926 bnx2_set_power_state(bp, PCI_D0);
7927 bnx2_init_nic(bp, 1);
7928 }
7929
7930 rtnl_unlock();
7931 return PCI_ERS_RESULT_RECOVERED;
7932}
7933
7934/**
7935 * bnx2_io_resume - called when traffic can start flowing again.
7936 * @pdev: Pointer to PCI device
7937 *
7938 * This callback is called when the error recovery driver tells us that
7939 * its OK to resume normal operation.
7940 */
7941static void bnx2_io_resume(struct pci_dev *pdev)
7942{
7943 struct net_device *dev = pci_get_drvdata(pdev);
7944 struct bnx2 *bp = netdev_priv(dev);
7945
7946 rtnl_lock();
7947 if (netif_running(dev))
7948 bnx2_netif_start(bp);
7949
7950 netif_device_attach(dev);
7951 rtnl_unlock();
7952}
7953
7954static struct pci_error_handlers bnx2_err_handler = {
7955 .error_detected = bnx2_io_error_detected,
7956 .slot_reset = bnx2_io_slot_reset,
7957 .resume = bnx2_io_resume,
7958};
7959
Michael Chanb6016b72005-05-26 13:03:09 -07007960static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007961 .name = DRV_MODULE_NAME,
7962 .id_table = bnx2_pci_tbl,
7963 .probe = bnx2_init_one,
7964 .remove = __devexit_p(bnx2_remove_one),
7965 .suspend = bnx2_suspend,
7966 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007967 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07007968};
7969
7970static int __init bnx2_init(void)
7971{
Jeff Garzik29917622006-08-19 17:48:59 -04007972 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07007973}
7974
7975static void __exit bnx2_cleanup(void)
7976{
7977 pci_unregister_driver(&bnx2_pci_driver);
7978}
7979
7980module_init(bnx2_init);
7981module_exit(bnx2_cleanup);
7982
7983
7984