blob: 80bed69fe5b7436c6ae7496d312c0101651b274d [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010030#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040032#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010033#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010034#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010036#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000037#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050039#include "i915_drv.h"
40
41#define DRM_I915_RING_DEBUG 1
42
43
44#if defined(CONFIG_DEBUG_FS)
45
Chris Wilsonf13d3f72010-09-20 17:36:15 +010046enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010047 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010048 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010049 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010050};
Ben Gamari433e12f2009-02-17 20:08:51 -050051
Chris Wilson70d39fe2010-08-25 16:03:34 +010052static const char *yesno(int v)
53{
54 return v ? "yes" : "no";
55}
56
57static int i915_capabilities(struct seq_file *m, void *data)
58{
59 struct drm_info_node *node = (struct drm_info_node *) m->private;
60 struct drm_device *dev = node->minor->dev;
61 const struct intel_device_info *info = INTEL_INFO(dev);
62
63 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030064 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010065#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
66#define SEP_SEMICOLON ;
67 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
68#undef PRINT_FLAG
69#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010070
71 return 0;
72}
Ben Gamari433e12f2009-02-17 20:08:51 -050073
Chris Wilson05394f32010-11-08 19:18:58 +000074static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000075{
Chris Wilson05394f32010-11-08 19:18:58 +000076 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000077 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +000078 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000079 return "p";
80 else
81 return " ";
82}
83
Chris Wilson05394f32010-11-08 19:18:58 +000084static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000085{
Akshay Joshi0206e352011-08-16 15:34:10 -040086 switch (obj->tiling_mode) {
87 default:
88 case I915_TILING_NONE: return " ";
89 case I915_TILING_X: return "X";
90 case I915_TILING_Y: return "Y";
91 }
Chris Wilsona6172a82009-02-11 14:26:38 +000092}
93
Ben Widawsky1d693bc2013-07-31 17:00:00 -070094static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
95{
96 return obj->has_global_gtt_mapping ? "g" : " ";
97}
98
Chris Wilson37811fc2010-08-25 22:45:57 +010099static void
100describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
101{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700102 struct i915_vma *vma;
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300103 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100104 &obj->base,
105 get_pin_flag(obj),
106 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700107 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800108 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100109 obj->base.read_domains,
110 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100111 obj->last_read_seqno,
112 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000113 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300114 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100115 obj->dirty ? " dirty" : "",
116 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
117 if (obj->base.name)
118 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100119 if (obj->pin_count)
120 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100121 if (obj->pin_display)
122 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100123 if (obj->fence_reg != I915_FENCE_REG_NONE)
124 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 list_for_each_entry(vma, &obj->vma_list, vma_link) {
126 if (!i915_is_ggtt(vma->vm))
127 seq_puts(m, " (pp");
128 else
129 seq_puts(m, " (g");
130 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
131 vma->node.start, vma->node.size);
132 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000133 if (obj->stolen)
134 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000135 if (obj->pin_mappable || obj->fault_mappable) {
136 char s[3], *t = s;
137 if (obj->pin_mappable)
138 *t++ = 'p';
139 if (obj->fault_mappable)
140 *t++ = 'f';
141 *t = '\0';
142 seq_printf(m, " (%s mappable)", s);
143 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100144 if (obj->ring != NULL)
145 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100146}
147
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700148static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
149{
150 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
151 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
152 seq_putc(m, ' ');
153}
154
Ben Gamari433e12f2009-02-17 20:08:51 -0500155static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500156{
157 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500158 uintptr_t list = (uintptr_t) node->info_ent->data;
159 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500160 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700161 struct drm_i915_private *dev_priv = dev->dev_private;
162 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700163 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100164 size_t total_obj_size, total_gtt_size;
165 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100166
167 ret = mutex_lock_interruptible(&dev->struct_mutex);
168 if (ret)
169 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500170
Ben Widawskyca191b12013-07-31 17:00:14 -0700171 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500172 switch (list) {
173 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100174 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700175 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500176 break;
177 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100178 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700179 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500180 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500181 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100182 mutex_unlock(&dev->struct_mutex);
183 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500184 }
185
Chris Wilson8f2480f2010-09-26 11:44:19 +0100186 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700187 list_for_each_entry(vma, head, mm_list) {
188 seq_printf(m, " ");
189 describe_obj(m, vma->obj);
190 seq_printf(m, "\n");
191 total_obj_size += vma->obj->base.size;
192 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100193 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500194 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100195 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700196
Chris Wilson8f2480f2010-09-26 11:44:19 +0100197 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
198 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500199 return 0;
200}
201
Chris Wilson6d2b8882013-08-07 18:30:54 +0100202static int obj_rank_by_stolen(void *priv,
203 struct list_head *A, struct list_head *B)
204{
205 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200206 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100207 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200208 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100209
210 return a->stolen->start - b->stolen->start;
211}
212
213static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
214{
215 struct drm_info_node *node = (struct drm_info_node *) m->private;
216 struct drm_device *dev = node->minor->dev;
217 struct drm_i915_private *dev_priv = dev->dev_private;
218 struct drm_i915_gem_object *obj;
219 size_t total_obj_size, total_gtt_size;
220 LIST_HEAD(stolen);
221 int count, ret;
222
223 ret = mutex_lock_interruptible(&dev->struct_mutex);
224 if (ret)
225 return ret;
226
227 total_obj_size = total_gtt_size = count = 0;
228 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
229 if (obj->stolen == NULL)
230 continue;
231
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200232 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100233
234 total_obj_size += obj->base.size;
235 total_gtt_size += i915_gem_obj_ggtt_size(obj);
236 count++;
237 }
238 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
239 if (obj->stolen == NULL)
240 continue;
241
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200242 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100243
244 total_obj_size += obj->base.size;
245 count++;
246 }
247 list_sort(NULL, &stolen, obj_rank_by_stolen);
248 seq_puts(m, "Stolen:\n");
249 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200250 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100251 seq_puts(m, " ");
252 describe_obj(m, obj);
253 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200254 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100255 }
256 mutex_unlock(&dev->struct_mutex);
257
258 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
259 count, total_obj_size, total_gtt_size);
260 return 0;
261}
262
Chris Wilson6299f992010-11-24 12:23:44 +0000263#define count_objects(list, member) do { \
264 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700265 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000266 ++count; \
267 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700268 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000269 ++mappable_count; \
270 } \
271 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400272} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000273
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100274struct file_stats {
275 int count;
276 size_t total, active, inactive, unbound;
277};
278
279static int per_file_stats(int id, void *ptr, void *data)
280{
281 struct drm_i915_gem_object *obj = ptr;
282 struct file_stats *stats = data;
283
284 stats->count++;
285 stats->total += obj->base.size;
286
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700287 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100288 if (!list_empty(&obj->ring_list))
289 stats->active += obj->base.size;
290 else
291 stats->inactive += obj->base.size;
292 } else {
293 if (!list_empty(&obj->global_list))
294 stats->unbound += obj->base.size;
295 }
296
297 return 0;
298}
299
Ben Widawskyca191b12013-07-31 17:00:14 -0700300#define count_vmas(list, member) do { \
301 list_for_each_entry(vma, list, member) { \
302 size += i915_gem_obj_ggtt_size(vma->obj); \
303 ++count; \
304 if (vma->obj->map_and_fenceable) { \
305 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
306 ++mappable_count; \
307 } \
308 } \
309} while (0)
310
311static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100312{
313 struct drm_info_node *node = (struct drm_info_node *) m->private;
314 struct drm_device *dev = node->minor->dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200316 u32 count, mappable_count, purgeable_count;
317 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000318 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700319 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100320 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700321 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100322 int ret;
323
324 ret = mutex_lock_interruptible(&dev->struct_mutex);
325 if (ret)
326 return ret;
327
Chris Wilson6299f992010-11-24 12:23:44 +0000328 seq_printf(m, "%u objects, %zu bytes\n",
329 dev_priv->mm.object_count,
330 dev_priv->mm.object_memory);
331
332 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700333 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000334 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
335 count, mappable_count, size, mappable_size);
336
337 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700338 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000339 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
340 count, mappable_count, size, mappable_size);
341
342 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700343 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000344 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
345 count, mappable_count, size, mappable_size);
346
Chris Wilsonb7abb712012-08-20 11:33:30 +0200347 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700348 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200349 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200350 if (obj->madv == I915_MADV_DONTNEED)
351 purgeable_size += obj->base.size, ++purgeable_count;
352 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200353 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
354
Chris Wilson6299f992010-11-24 12:23:44 +0000355 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700356 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000357 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700358 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000359 ++count;
360 }
361 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700362 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000363 ++mappable_count;
364 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200365 if (obj->madv == I915_MADV_DONTNEED) {
366 purgeable_size += obj->base.size;
367 ++purgeable_count;
368 }
Chris Wilson6299f992010-11-24 12:23:44 +0000369 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200370 seq_printf(m, "%u purgeable objects, %zu bytes\n",
371 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000372 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
373 mappable_count, mappable_size);
374 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
375 count, size);
376
Ben Widawsky93d18792013-01-17 12:45:17 -0800377 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700378 dev_priv->gtt.base.total,
379 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100380
Damien Lespiau267f0c92013-06-24 22:59:48 +0100381 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100382 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
383 struct file_stats stats;
384
385 memset(&stats, 0, sizeof(stats));
386 idr_for_each(&file->object_idr, per_file_stats, &stats);
387 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
388 get_pid_task(file->pid, PIDTYPE_PID)->comm,
389 stats.count,
390 stats.total,
391 stats.active,
392 stats.inactive,
393 stats.unbound);
394 }
395
Chris Wilson73aa8082010-09-30 11:46:12 +0100396 mutex_unlock(&dev->struct_mutex);
397
398 return 0;
399}
400
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100401static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000402{
403 struct drm_info_node *node = (struct drm_info_node *) m->private;
404 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100405 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000406 struct drm_i915_private *dev_priv = dev->dev_private;
407 struct drm_i915_gem_object *obj;
408 size_t total_obj_size, total_gtt_size;
409 int count, ret;
410
411 ret = mutex_lock_interruptible(&dev->struct_mutex);
412 if (ret)
413 return ret;
414
415 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700416 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100417 if (list == PINNED_LIST && obj->pin_count == 0)
418 continue;
419
Damien Lespiau267f0c92013-06-24 22:59:48 +0100420 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000421 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100422 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000423 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700424 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000425 count++;
426 }
427
428 mutex_unlock(&dev->struct_mutex);
429
430 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
431 count, total_obj_size, total_gtt_size);
432
433 return 0;
434}
435
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100436static int i915_gem_pageflip_info(struct seq_file *m, void *data)
437{
438 struct drm_info_node *node = (struct drm_info_node *) m->private;
439 struct drm_device *dev = node->minor->dev;
440 unsigned long flags;
441 struct intel_crtc *crtc;
442
443 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800444 const char pipe = pipe_name(crtc->pipe);
445 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100446 struct intel_unpin_work *work;
447
448 spin_lock_irqsave(&dev->event_lock, flags);
449 work = crtc->unpin_work;
450 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800451 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100452 pipe, plane);
453 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000454 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800455 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100456 pipe, plane);
457 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800458 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100459 pipe, plane);
460 }
461 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100462 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100463 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100464 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000465 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100466
467 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000468 struct drm_i915_gem_object *obj = work->old_fb_obj;
469 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700470 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
471 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100472 }
473 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000474 struct drm_i915_gem_object *obj = work->pending_flip_obj;
475 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700476 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
477 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100478 }
479 }
480 spin_unlock_irqrestore(&dev->event_lock, flags);
481 }
482
483 return 0;
484}
485
Ben Gamari20172632009-02-17 20:08:50 -0500486static int i915_gem_request_info(struct seq_file *m, void *data)
487{
488 struct drm_info_node *node = (struct drm_info_node *) m->private;
489 struct drm_device *dev = node->minor->dev;
490 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100491 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500492 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100493 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100494
495 ret = mutex_lock_interruptible(&dev->struct_mutex);
496 if (ret)
497 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500498
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100499 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100500 for_each_ring(ring, dev_priv, i) {
501 if (list_empty(&ring->request_list))
502 continue;
503
504 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100505 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100506 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100507 list) {
508 seq_printf(m, " %d @ %d\n",
509 gem_request->seqno,
510 (int) (jiffies - gem_request->emitted_jiffies));
511 }
512 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500513 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100514 mutex_unlock(&dev->struct_mutex);
515
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100516 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100517 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100518
Ben Gamari20172632009-02-17 20:08:50 -0500519 return 0;
520}
521
Chris Wilsonb2223492010-10-27 15:27:33 +0100522static void i915_ring_seqno_info(struct seq_file *m,
523 struct intel_ring_buffer *ring)
524{
525 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200526 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100527 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100528 }
529}
530
Ben Gamari20172632009-02-17 20:08:50 -0500531static int i915_gem_seqno_info(struct seq_file *m, void *data)
532{
533 struct drm_info_node *node = (struct drm_info_node *) m->private;
534 struct drm_device *dev = node->minor->dev;
535 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100536 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000537 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100538
539 ret = mutex_lock_interruptible(&dev->struct_mutex);
540 if (ret)
541 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500542
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100543 for_each_ring(ring, dev_priv, i)
544 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100545
546 mutex_unlock(&dev->struct_mutex);
547
Ben Gamari20172632009-02-17 20:08:50 -0500548 return 0;
549}
550
551
552static int i915_interrupt_info(struct seq_file *m, void *data)
553{
554 struct drm_info_node *node = (struct drm_info_node *) m->private;
555 struct drm_device *dev = node->minor->dev;
556 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100557 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800558 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100559
560 ret = mutex_lock_interruptible(&dev->struct_mutex);
561 if (ret)
562 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500563
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700564 if (IS_VALLEYVIEW(dev)) {
565 seq_printf(m, "Display IER:\t%08x\n",
566 I915_READ(VLV_IER));
567 seq_printf(m, "Display IIR:\t%08x\n",
568 I915_READ(VLV_IIR));
569 seq_printf(m, "Display IIR_RW:\t%08x\n",
570 I915_READ(VLV_IIR_RW));
571 seq_printf(m, "Display IMR:\t%08x\n",
572 I915_READ(VLV_IMR));
573 for_each_pipe(pipe)
574 seq_printf(m, "Pipe %c stat:\t%08x\n",
575 pipe_name(pipe),
576 I915_READ(PIPESTAT(pipe)));
577
578 seq_printf(m, "Master IER:\t%08x\n",
579 I915_READ(VLV_MASTER_IER));
580
581 seq_printf(m, "Render IER:\t%08x\n",
582 I915_READ(GTIER));
583 seq_printf(m, "Render IIR:\t%08x\n",
584 I915_READ(GTIIR));
585 seq_printf(m, "Render IMR:\t%08x\n",
586 I915_READ(GTIMR));
587
588 seq_printf(m, "PM IER:\t\t%08x\n",
589 I915_READ(GEN6_PMIER));
590 seq_printf(m, "PM IIR:\t\t%08x\n",
591 I915_READ(GEN6_PMIIR));
592 seq_printf(m, "PM IMR:\t\t%08x\n",
593 I915_READ(GEN6_PMIMR));
594
595 seq_printf(m, "Port hotplug:\t%08x\n",
596 I915_READ(PORT_HOTPLUG_EN));
597 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
598 I915_READ(VLV_DPFLIPSTAT));
599 seq_printf(m, "DPINVGTT:\t%08x\n",
600 I915_READ(DPINVGTT));
601
602 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800603 seq_printf(m, "Interrupt enable: %08x\n",
604 I915_READ(IER));
605 seq_printf(m, "Interrupt identity: %08x\n",
606 I915_READ(IIR));
607 seq_printf(m, "Interrupt mask: %08x\n",
608 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800609 for_each_pipe(pipe)
610 seq_printf(m, "Pipe %c stat: %08x\n",
611 pipe_name(pipe),
612 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800613 } else {
614 seq_printf(m, "North Display Interrupt enable: %08x\n",
615 I915_READ(DEIER));
616 seq_printf(m, "North Display Interrupt identity: %08x\n",
617 I915_READ(DEIIR));
618 seq_printf(m, "North Display Interrupt mask: %08x\n",
619 I915_READ(DEIMR));
620 seq_printf(m, "South Display Interrupt enable: %08x\n",
621 I915_READ(SDEIER));
622 seq_printf(m, "South Display Interrupt identity: %08x\n",
623 I915_READ(SDEIIR));
624 seq_printf(m, "South Display Interrupt mask: %08x\n",
625 I915_READ(SDEIMR));
626 seq_printf(m, "Graphics Interrupt enable: %08x\n",
627 I915_READ(GTIER));
628 seq_printf(m, "Graphics Interrupt identity: %08x\n",
629 I915_READ(GTIIR));
630 seq_printf(m, "Graphics Interrupt mask: %08x\n",
631 I915_READ(GTIMR));
632 }
Ben Gamari20172632009-02-17 20:08:50 -0500633 seq_printf(m, "Interrupts received: %d\n",
634 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100635 for_each_ring(ring, dev_priv, i) {
Jesse Barnesda64c6f2011-08-09 09:17:46 -0700636 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100637 seq_printf(m,
638 "Graphics Interrupt mask (%s): %08x\n",
639 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000640 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100641 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000642 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100643 mutex_unlock(&dev->struct_mutex);
644
Ben Gamari20172632009-02-17 20:08:50 -0500645 return 0;
646}
647
Chris Wilsona6172a82009-02-11 14:26:38 +0000648static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
649{
650 struct drm_info_node *node = (struct drm_info_node *) m->private;
651 struct drm_device *dev = node->minor->dev;
652 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100653 int i, ret;
654
655 ret = mutex_lock_interruptible(&dev->struct_mutex);
656 if (ret)
657 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000658
659 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
660 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
661 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000662 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000663
Chris Wilson6c085a72012-08-20 11:40:46 +0200664 seq_printf(m, "Fence %d, pin count = %d, object = ",
665 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100666 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100667 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100668 else
Chris Wilson05394f32010-11-08 19:18:58 +0000669 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100670 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000671 }
672
Chris Wilson05394f32010-11-08 19:18:58 +0000673 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000674 return 0;
675}
676
Ben Gamari20172632009-02-17 20:08:50 -0500677static int i915_hws_info(struct seq_file *m, void *data)
678{
679 struct drm_info_node *node = (struct drm_info_node *) m->private;
680 struct drm_device *dev = node->minor->dev;
681 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100682 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100683 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100684 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500685
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000686 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100687 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500688 if (hws == NULL)
689 return 0;
690
691 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
692 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
693 i * 4,
694 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
695 }
696 return 0;
697}
698
Daniel Vetterd5442302012-04-27 15:17:40 +0200699static ssize_t
700i915_error_state_write(struct file *filp,
701 const char __user *ubuf,
702 size_t cnt,
703 loff_t *ppos)
704{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300705 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200706 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200707 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200708
709 DRM_DEBUG_DRIVER("Resetting error state\n");
710
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200711 ret = mutex_lock_interruptible(&dev->struct_mutex);
712 if (ret)
713 return ret;
714
Daniel Vetterd5442302012-04-27 15:17:40 +0200715 i915_destroy_error_state(dev);
716 mutex_unlock(&dev->struct_mutex);
717
718 return cnt;
719}
720
721static int i915_error_state_open(struct inode *inode, struct file *file)
722{
723 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200724 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200725
726 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
727 if (!error_priv)
728 return -ENOMEM;
729
730 error_priv->dev = dev;
731
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300732 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200733
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300734 file->private_data = error_priv;
735
736 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200737}
738
739static int i915_error_state_release(struct inode *inode, struct file *file)
740{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300741 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200742
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300743 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200744 kfree(error_priv);
745
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300746 return 0;
747}
748
749static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
750 size_t count, loff_t *pos)
751{
752 struct i915_error_state_file_priv *error_priv = file->private_data;
753 struct drm_i915_error_state_buf error_str;
754 loff_t tmp_pos = 0;
755 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300756 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300757
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300758 ret = i915_error_state_buf_init(&error_str, count, *pos);
759 if (ret)
760 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300761
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300762 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300763 if (ret)
764 goto out;
765
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300766 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
767 error_str.buf,
768 error_str.bytes);
769
770 if (ret_count < 0)
771 ret = ret_count;
772 else
773 *pos = error_str.start + ret_count;
774out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300775 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300776 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200777}
778
779static const struct file_operations i915_error_state_fops = {
780 .owner = THIS_MODULE,
781 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300782 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200783 .write = i915_error_state_write,
784 .llseek = default_llseek,
785 .release = i915_error_state_release,
786};
787
Kees Cook647416f2013-03-10 14:10:06 -0700788static int
789i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200790{
Kees Cook647416f2013-03-10 14:10:06 -0700791 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200792 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200793 int ret;
794
795 ret = mutex_lock_interruptible(&dev->struct_mutex);
796 if (ret)
797 return ret;
798
Kees Cook647416f2013-03-10 14:10:06 -0700799 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200800 mutex_unlock(&dev->struct_mutex);
801
Kees Cook647416f2013-03-10 14:10:06 -0700802 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200803}
804
Kees Cook647416f2013-03-10 14:10:06 -0700805static int
806i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200807{
Kees Cook647416f2013-03-10 14:10:06 -0700808 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200809 int ret;
810
Mika Kuoppala40633212012-12-04 15:12:00 +0200811 ret = mutex_lock_interruptible(&dev->struct_mutex);
812 if (ret)
813 return ret;
814
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200815 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200816 mutex_unlock(&dev->struct_mutex);
817
Kees Cook647416f2013-03-10 14:10:06 -0700818 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200819}
820
Kees Cook647416f2013-03-10 14:10:06 -0700821DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
822 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300823 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200824
Jesse Barnesf97108d2010-01-29 11:27:07 -0800825static int i915_rstdby_delays(struct seq_file *m, void *unused)
826{
827 struct drm_info_node *node = (struct drm_info_node *) m->private;
828 struct drm_device *dev = node->minor->dev;
829 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700830 u16 crstanddelay;
831 int ret;
832
833 ret = mutex_lock_interruptible(&dev->struct_mutex);
834 if (ret)
835 return ret;
836
837 crstanddelay = I915_READ16(CRSTANDVID);
838
839 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800840
841 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
842
843 return 0;
844}
845
846static int i915_cur_delayinfo(struct seq_file *m, void *unused)
847{
848 struct drm_info_node *node = (struct drm_info_node *) m->private;
849 struct drm_device *dev = node->minor->dev;
850 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100851 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800852
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800853 if (IS_GEN5(dev)) {
854 u16 rgvswctl = I915_READ16(MEMSWCTL);
855 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
856
857 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
858 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
859 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
860 MEMSTAT_VID_SHIFT);
861 seq_printf(m, "Current P-state: %d\n",
862 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700863 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800864 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
865 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
866 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300867 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800868 u32 rpupei, rpcurup, rpprevup;
869 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800870 int max_freq;
871
872 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100873 ret = mutex_lock_interruptible(&dev->struct_mutex);
874 if (ret)
875 return ret;
876
Ben Widawskyfcca7922011-04-25 11:23:07 -0700877 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800878
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300879 reqf = I915_READ(GEN6_RPNSWREQ);
880 reqf &= ~GEN6_TURBO_DISABLE;
881 if (IS_HASWELL(dev))
882 reqf >>= 24;
883 else
884 reqf >>= 25;
885 reqf *= GT_FREQUENCY_MULTIPLIER;
886
Jesse Barnesccab5c82011-01-18 15:49:25 -0800887 rpstat = I915_READ(GEN6_RPSTAT1);
888 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
889 rpcurup = I915_READ(GEN6_RP_CUR_UP);
890 rpprevup = I915_READ(GEN6_RP_PREV_UP);
891 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
892 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
893 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800894 if (IS_HASWELL(dev))
895 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
896 else
897 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
898 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800899
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100900 gen6_gt_force_wake_put(dev_priv);
901 mutex_unlock(&dev->struct_mutex);
902
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800903 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800904 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800905 seq_printf(m, "Render p-state ratio: %d\n",
906 (gt_perf_status & 0xff00) >> 8);
907 seq_printf(m, "Render p-state VID: %d\n",
908 gt_perf_status & 0xff);
909 seq_printf(m, "Render p-state limit: %d\n",
910 rp_state_limits & 0xff);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300911 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800912 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800913 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
914 GEN6_CURICONT_MASK);
915 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
916 GEN6_CURBSYTAVG_MASK);
917 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
918 GEN6_CURBSYTAVG_MASK);
919 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
920 GEN6_CURIAVG_MASK);
921 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
922 GEN6_CURBSYTAVG_MASK);
923 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
924 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800925
926 max_freq = (rp_state_cap & 0xff0000) >> 16;
927 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700928 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800929
930 max_freq = (rp_state_cap & 0xff00) >> 8;
931 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700932 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800933
934 max_freq = rp_state_cap & 0xff;
935 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700936 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -0700937
938 seq_printf(m, "Max overclocked frequency: %dMHz\n",
939 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700940 } else if (IS_VALLEYVIEW(dev)) {
941 u32 freq_sts, val;
942
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700943 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +0300944 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700945 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
946 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
947
Jani Nikula64936252013-05-22 15:36:20 +0300948 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700949 seq_printf(m, "max GPU freq: %d MHz\n",
950 vlv_gpu_freq(dev_priv->mem_freq, val));
951
Jani Nikula64936252013-05-22 15:36:20 +0300952 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700953 seq_printf(m, "min GPU freq: %d MHz\n",
954 vlv_gpu_freq(dev_priv->mem_freq, val));
955
956 seq_printf(m, "current GPU freq: %d MHz\n",
957 vlv_gpu_freq(dev_priv->mem_freq,
958 (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700959 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800960 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +0100961 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800962 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800963
964 return 0;
965}
966
967static int i915_delayfreq_table(struct seq_file *m, void *unused)
968{
969 struct drm_info_node *node = (struct drm_info_node *) m->private;
970 struct drm_device *dev = node->minor->dev;
971 drm_i915_private_t *dev_priv = dev->dev_private;
972 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700973 int ret, i;
974
975 ret = mutex_lock_interruptible(&dev->struct_mutex);
976 if (ret)
977 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800978
979 for (i = 0; i < 16; i++) {
980 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700981 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
982 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800983 }
984
Ben Widawsky616fdb52011-10-05 11:44:54 -0700985 mutex_unlock(&dev->struct_mutex);
986
Jesse Barnesf97108d2010-01-29 11:27:07 -0800987 return 0;
988}
989
990static inline int MAP_TO_MV(int map)
991{
992 return 1250 - (map * 25);
993}
994
995static int i915_inttoext_table(struct seq_file *m, void *unused)
996{
997 struct drm_info_node *node = (struct drm_info_node *) m->private;
998 struct drm_device *dev = node->minor->dev;
999 drm_i915_private_t *dev_priv = dev->dev_private;
1000 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001001 int ret, i;
1002
1003 ret = mutex_lock_interruptible(&dev->struct_mutex);
1004 if (ret)
1005 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001006
1007 for (i = 1; i <= 32; i++) {
1008 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1009 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1010 }
1011
Ben Widawsky616fdb52011-10-05 11:44:54 -07001012 mutex_unlock(&dev->struct_mutex);
1013
Jesse Barnesf97108d2010-01-29 11:27:07 -08001014 return 0;
1015}
1016
Ben Widawsky4d855292011-12-12 19:34:16 -08001017static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001018{
1019 struct drm_info_node *node = (struct drm_info_node *) m->private;
1020 struct drm_device *dev = node->minor->dev;
1021 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001022 u32 rgvmodectl, rstdbyctl;
1023 u16 crstandvid;
1024 int ret;
1025
1026 ret = mutex_lock_interruptible(&dev->struct_mutex);
1027 if (ret)
1028 return ret;
1029
1030 rgvmodectl = I915_READ(MEMMODECTL);
1031 rstdbyctl = I915_READ(RSTDBYCTL);
1032 crstandvid = I915_READ16(CRSTANDVID);
1033
1034 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001035
1036 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1037 "yes" : "no");
1038 seq_printf(m, "Boost freq: %d\n",
1039 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1040 MEMMODE_BOOST_FREQ_SHIFT);
1041 seq_printf(m, "HW control enabled: %s\n",
1042 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1043 seq_printf(m, "SW control enabled: %s\n",
1044 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1045 seq_printf(m, "Gated voltage change: %s\n",
1046 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1047 seq_printf(m, "Starting frequency: P%d\n",
1048 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001049 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001050 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001051 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1052 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1053 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1054 seq_printf(m, "Render standby enabled: %s\n",
1055 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001056 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001057 switch (rstdbyctl & RSX_STATUS_MASK) {
1058 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001059 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001060 break;
1061 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001062 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001063 break;
1064 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001065 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001066 break;
1067 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001068 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001069 break;
1070 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001071 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001072 break;
1073 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001074 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001075 break;
1076 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001077 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001078 break;
1079 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001080
1081 return 0;
1082}
1083
Ben Widawsky4d855292011-12-12 19:34:16 -08001084static int gen6_drpc_info(struct seq_file *m)
1085{
1086
1087 struct drm_info_node *node = (struct drm_info_node *) m->private;
1088 struct drm_device *dev = node->minor->dev;
1089 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001090 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001091 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001092 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001093
1094 ret = mutex_lock_interruptible(&dev->struct_mutex);
1095 if (ret)
1096 return ret;
1097
Chris Wilson907b28c2013-07-19 20:36:52 +01001098 spin_lock_irq(&dev_priv->uncore.lock);
1099 forcewake_count = dev_priv->uncore.forcewake_count;
1100 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001101
1102 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001103 seq_puts(m, "RC information inaccurate because somebody "
1104 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001105 } else {
1106 /* NB: we cannot use forcewake, else we read the wrong values */
1107 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1108 udelay(10);
1109 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1110 }
1111
1112 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001113 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001114
1115 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1116 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1117 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001118 mutex_lock(&dev_priv->rps.hw_lock);
1119 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1120 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001121
1122 seq_printf(m, "Video Turbo Mode: %s\n",
1123 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1124 seq_printf(m, "HW control enabled: %s\n",
1125 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1126 seq_printf(m, "SW control enabled: %s\n",
1127 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1128 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001129 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001130 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1131 seq_printf(m, "RC6 Enabled: %s\n",
1132 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1133 seq_printf(m, "Deep RC6 Enabled: %s\n",
1134 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1135 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1136 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001137 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001138 switch (gt_core_status & GEN6_RCn_MASK) {
1139 case GEN6_RC0:
1140 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001141 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001142 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001143 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001144 break;
1145 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001146 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001147 break;
1148 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001149 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001150 break;
1151 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001152 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001153 break;
1154 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001155 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001156 break;
1157 }
1158
1159 seq_printf(m, "Core Power Down: %s\n",
1160 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001161
1162 /* Not exactly sure what this is */
1163 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1164 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1165 seq_printf(m, "RC6 residency since boot: %u\n",
1166 I915_READ(GEN6_GT_GFX_RC6));
1167 seq_printf(m, "RC6+ residency since boot: %u\n",
1168 I915_READ(GEN6_GT_GFX_RC6p));
1169 seq_printf(m, "RC6++ residency since boot: %u\n",
1170 I915_READ(GEN6_GT_GFX_RC6pp));
1171
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001172 seq_printf(m, "RC6 voltage: %dmV\n",
1173 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1174 seq_printf(m, "RC6+ voltage: %dmV\n",
1175 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1176 seq_printf(m, "RC6++ voltage: %dmV\n",
1177 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001178 return 0;
1179}
1180
1181static int i915_drpc_info(struct seq_file *m, void *unused)
1182{
1183 struct drm_info_node *node = (struct drm_info_node *) m->private;
1184 struct drm_device *dev = node->minor->dev;
1185
1186 if (IS_GEN6(dev) || IS_GEN7(dev))
1187 return gen6_drpc_info(m);
1188 else
1189 return ironlake_drpc_info(m);
1190}
1191
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001192static int i915_fbc_status(struct seq_file *m, void *unused)
1193{
1194 struct drm_info_node *node = (struct drm_info_node *) m->private;
1195 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001196 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001197
Adam Jacksonee5382a2010-04-23 11:17:39 -04001198 if (!I915_HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001199 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001200 return 0;
1201 }
1202
Adam Jacksonee5382a2010-04-23 11:17:39 -04001203 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001204 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001205 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001206 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001207 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001208 case FBC_OK:
1209 seq_puts(m, "FBC actived, but currently disabled in hardware");
1210 break;
1211 case FBC_UNSUPPORTED:
1212 seq_puts(m, "unsupported by this chipset");
1213 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001214 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001215 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001216 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001217 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001218 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001219 break;
1220 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001221 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001222 break;
1223 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001224 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001225 break;
1226 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001227 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001228 break;
1229 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001230 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001231 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001232 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001233 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001234 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001235 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001236 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001237 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001238 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001239 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001240 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001241 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001242 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001243 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001244 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001245 }
1246 return 0;
1247}
1248
Paulo Zanoni92d44622013-05-31 16:33:24 -03001249static int i915_ips_status(struct seq_file *m, void *unused)
1250{
1251 struct drm_info_node *node = (struct drm_info_node *) m->private;
1252 struct drm_device *dev = node->minor->dev;
1253 struct drm_i915_private *dev_priv = dev->dev_private;
1254
Damien Lespiauf5adf942013-06-24 18:29:34 +01001255 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001256 seq_puts(m, "not supported\n");
1257 return 0;
1258 }
1259
1260 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1261 seq_puts(m, "enabled\n");
1262 else
1263 seq_puts(m, "disabled\n");
1264
1265 return 0;
1266}
1267
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001268static int i915_sr_status(struct seq_file *m, void *unused)
1269{
1270 struct drm_info_node *node = (struct drm_info_node *) m->private;
1271 struct drm_device *dev = node->minor->dev;
1272 drm_i915_private_t *dev_priv = dev->dev_private;
1273 bool sr_enabled = false;
1274
Yuanhan Liu13982612010-12-15 15:42:31 +08001275 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001276 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001277 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001278 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1279 else if (IS_I915GM(dev))
1280 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1281 else if (IS_PINEVIEW(dev))
1282 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1283
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001284 seq_printf(m, "self-refresh: %s\n",
1285 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001286
1287 return 0;
1288}
1289
Jesse Barnes7648fa92010-05-20 14:28:11 -07001290static int i915_emon_status(struct seq_file *m, void *unused)
1291{
1292 struct drm_info_node *node = (struct drm_info_node *) m->private;
1293 struct drm_device *dev = node->minor->dev;
1294 drm_i915_private_t *dev_priv = dev->dev_private;
1295 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001296 int ret;
1297
Chris Wilson582be6b2012-04-30 19:35:02 +01001298 if (!IS_GEN5(dev))
1299 return -ENODEV;
1300
Chris Wilsonde227ef2010-07-03 07:58:38 +01001301 ret = mutex_lock_interruptible(&dev->struct_mutex);
1302 if (ret)
1303 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001304
1305 temp = i915_mch_val(dev_priv);
1306 chipset = i915_chipset_val(dev_priv);
1307 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001308 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001309
1310 seq_printf(m, "GMCH temp: %ld\n", temp);
1311 seq_printf(m, "Chipset power: %ld\n", chipset);
1312 seq_printf(m, "GFX power: %ld\n", gfx);
1313 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1314
1315 return 0;
1316}
1317
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001318static int i915_ring_freq_table(struct seq_file *m, void *unused)
1319{
1320 struct drm_info_node *node = (struct drm_info_node *) m->private;
1321 struct drm_device *dev = node->minor->dev;
1322 drm_i915_private_t *dev_priv = dev->dev_private;
1323 int ret;
1324 int gpu_freq, ia_freq;
1325
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001326 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001327 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001328 return 0;
1329 }
1330
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001331 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001332 if (ret)
1333 return ret;
1334
Damien Lespiau267f0c92013-06-24 22:59:48 +01001335 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001336
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001337 for (gpu_freq = dev_priv->rps.min_delay;
1338 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001339 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001340 ia_freq = gpu_freq;
1341 sandybridge_pcode_read(dev_priv,
1342 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1343 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001344 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1345 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1346 ((ia_freq >> 0) & 0xff) * 100,
1347 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001348 }
1349
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001350 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001351
1352 return 0;
1353}
1354
Jesse Barnes7648fa92010-05-20 14:28:11 -07001355static int i915_gfxec(struct seq_file *m, void *unused)
1356{
1357 struct drm_info_node *node = (struct drm_info_node *) m->private;
1358 struct drm_device *dev = node->minor->dev;
1359 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001360 int ret;
1361
1362 ret = mutex_lock_interruptible(&dev->struct_mutex);
1363 if (ret)
1364 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001365
1366 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1367
Ben Widawsky616fdb52011-10-05 11:44:54 -07001368 mutex_unlock(&dev->struct_mutex);
1369
Jesse Barnes7648fa92010-05-20 14:28:11 -07001370 return 0;
1371}
1372
Chris Wilson44834a62010-08-19 16:09:23 +01001373static int i915_opregion(struct seq_file *m, void *unused)
1374{
1375 struct drm_info_node *node = (struct drm_info_node *) m->private;
1376 struct drm_device *dev = node->minor->dev;
1377 drm_i915_private_t *dev_priv = dev->dev_private;
1378 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001379 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001380 int ret;
1381
Daniel Vetter0d38f002012-04-21 22:49:10 +02001382 if (data == NULL)
1383 return -ENOMEM;
1384
Chris Wilson44834a62010-08-19 16:09:23 +01001385 ret = mutex_lock_interruptible(&dev->struct_mutex);
1386 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001387 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001388
Daniel Vetter0d38f002012-04-21 22:49:10 +02001389 if (opregion->header) {
1390 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1391 seq_write(m, data, OPREGION_SIZE);
1392 }
Chris Wilson44834a62010-08-19 16:09:23 +01001393
1394 mutex_unlock(&dev->struct_mutex);
1395
Daniel Vetter0d38f002012-04-21 22:49:10 +02001396out:
1397 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001398 return 0;
1399}
1400
Chris Wilson37811fc2010-08-25 22:45:57 +01001401static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1402{
1403 struct drm_info_node *node = (struct drm_info_node *) m->private;
1404 struct drm_device *dev = node->minor->dev;
1405 drm_i915_private_t *dev_priv = dev->dev_private;
1406 struct intel_fbdev *ifbdev;
1407 struct intel_framebuffer *fb;
1408 int ret;
1409
1410 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1411 if (ret)
1412 return ret;
1413
1414 ifbdev = dev_priv->fbdev;
1415 fb = to_intel_framebuffer(ifbdev->helper.fb);
1416
Daniel Vetter623f9782012-12-11 16:21:38 +01001417 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001418 fb->base.width,
1419 fb->base.height,
1420 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001421 fb->base.bits_per_pixel,
1422 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001423 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001424 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001425 mutex_unlock(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001426
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001427 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001428 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1429 if (&fb->base == ifbdev->helper.fb)
1430 continue;
1431
Daniel Vetter623f9782012-12-11 16:21:38 +01001432 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001433 fb->base.width,
1434 fb->base.height,
1435 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001436 fb->base.bits_per_pixel,
1437 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001438 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001439 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001440 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001441 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001442
1443 return 0;
1444}
1445
Ben Widawskye76d3632011-03-19 18:14:29 -07001446static int i915_context_status(struct seq_file *m, void *unused)
1447{
1448 struct drm_info_node *node = (struct drm_info_node *) m->private;
1449 struct drm_device *dev = node->minor->dev;
1450 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001451 struct intel_ring_buffer *ring;
Ben Widawskya33afea2013-09-17 21:12:45 -07001452 struct i915_hw_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001453 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001454
1455 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1456 if (ret)
1457 return ret;
1458
Daniel Vetter3e373942012-11-02 19:55:04 +01001459 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001460 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001461 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001462 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001463 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001464
Daniel Vetter3e373942012-11-02 19:55:04 +01001465 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001466 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001467 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001468 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001469 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001470
Ben Widawskya33afea2013-09-17 21:12:45 -07001471 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1472 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001473 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001474 for_each_ring(ring, dev_priv, i)
1475 if (ring->default_context == ctx)
1476 seq_printf(m, "(default context %s) ", ring->name);
1477
1478 describe_obj(m, ctx->obj);
1479 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001480 }
1481
Ben Widawskye76d3632011-03-19 18:14:29 -07001482 mutex_unlock(&dev->mode_config.mutex);
1483
1484 return 0;
1485}
1486
Ben Widawsky6d794d42011-04-25 11:25:56 -07001487static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1488{
1489 struct drm_info_node *node = (struct drm_info_node *) m->private;
1490 struct drm_device *dev = node->minor->dev;
1491 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001492 unsigned forcewake_count;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001493
Chris Wilson907b28c2013-07-19 20:36:52 +01001494 spin_lock_irq(&dev_priv->uncore.lock);
1495 forcewake_count = dev_priv->uncore.forcewake_count;
1496 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001497
1498 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001499
1500 return 0;
1501}
1502
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001503static const char *swizzle_string(unsigned swizzle)
1504{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001505 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001506 case I915_BIT_6_SWIZZLE_NONE:
1507 return "none";
1508 case I915_BIT_6_SWIZZLE_9:
1509 return "bit9";
1510 case I915_BIT_6_SWIZZLE_9_10:
1511 return "bit9/bit10";
1512 case I915_BIT_6_SWIZZLE_9_11:
1513 return "bit9/bit11";
1514 case I915_BIT_6_SWIZZLE_9_10_11:
1515 return "bit9/bit10/bit11";
1516 case I915_BIT_6_SWIZZLE_9_17:
1517 return "bit9/bit17";
1518 case I915_BIT_6_SWIZZLE_9_10_17:
1519 return "bit9/bit10/bit17";
1520 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001521 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001522 }
1523
1524 return "bug";
1525}
1526
1527static int i915_swizzle_info(struct seq_file *m, void *data)
1528{
1529 struct drm_info_node *node = (struct drm_info_node *) m->private;
1530 struct drm_device *dev = node->minor->dev;
1531 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001532 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001533
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001534 ret = mutex_lock_interruptible(&dev->struct_mutex);
1535 if (ret)
1536 return ret;
1537
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001538 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1539 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1540 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1541 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1542
1543 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1544 seq_printf(m, "DDC = 0x%08x\n",
1545 I915_READ(DCC));
1546 seq_printf(m, "C0DRB3 = 0x%04x\n",
1547 I915_READ16(C0DRB3));
1548 seq_printf(m, "C1DRB3 = 0x%04x\n",
1549 I915_READ16(C1DRB3));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001550 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1551 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1552 I915_READ(MAD_DIMM_C0));
1553 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1554 I915_READ(MAD_DIMM_C1));
1555 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1556 I915_READ(MAD_DIMM_C2));
1557 seq_printf(m, "TILECTL = 0x%08x\n",
1558 I915_READ(TILECTL));
1559 seq_printf(m, "ARB_MODE = 0x%08x\n",
1560 I915_READ(ARB_MODE));
1561 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1562 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001563 }
1564 mutex_unlock(&dev->struct_mutex);
1565
1566 return 0;
1567}
1568
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001569static int i915_ppgtt_info(struct seq_file *m, void *data)
1570{
1571 struct drm_info_node *node = (struct drm_info_node *) m->private;
1572 struct drm_device *dev = node->minor->dev;
1573 struct drm_i915_private *dev_priv = dev->dev_private;
1574 struct intel_ring_buffer *ring;
1575 int i, ret;
1576
1577
1578 ret = mutex_lock_interruptible(&dev->struct_mutex);
1579 if (ret)
1580 return ret;
1581 if (INTEL_INFO(dev)->gen == 6)
1582 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1583
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001584 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001585 seq_printf(m, "%s\n", ring->name);
1586 if (INTEL_INFO(dev)->gen == 7)
1587 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1588 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1589 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1590 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1591 }
1592 if (dev_priv->mm.aliasing_ppgtt) {
1593 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1594
Damien Lespiau267f0c92013-06-24 22:59:48 +01001595 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001596 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1597 }
1598 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1599 mutex_unlock(&dev->struct_mutex);
1600
1601 return 0;
1602}
1603
Jesse Barnes57f350b2012-03-28 13:39:25 -07001604static int i915_dpio_info(struct seq_file *m, void *data)
1605{
1606 struct drm_info_node *node = (struct drm_info_node *) m->private;
1607 struct drm_device *dev = node->minor->dev;
1608 struct drm_i915_private *dev_priv = dev->dev_private;
1609 int ret;
1610
1611
1612 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001613 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001614 return 0;
1615 }
1616
Daniel Vetter09153002012-12-12 14:06:44 +01001617 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001618 if (ret)
1619 return ret;
1620
1621 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1622
1623 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001624 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001625 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001626 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001627
1628 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001629 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001630 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001631 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001632
1633 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001634 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001635 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001636 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001637
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03001638 seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001639 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03001640 seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001641 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001642
1643 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001644 vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001645
Daniel Vetter09153002012-12-12 14:06:44 +01001646 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001647
1648 return 0;
1649}
1650
Ben Widawsky63573eb2013-07-04 11:02:07 -07001651static int i915_llc(struct seq_file *m, void *data)
1652{
1653 struct drm_info_node *node = (struct drm_info_node *) m->private;
1654 struct drm_device *dev = node->minor->dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656
1657 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1658 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1659 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1660
1661 return 0;
1662}
1663
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001664static int i915_edp_psr_status(struct seq_file *m, void *data)
1665{
1666 struct drm_info_node *node = m->private;
1667 struct drm_device *dev = node->minor->dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001669 u32 psrstat, psrperf;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001670
1671 if (!IS_HASWELL(dev)) {
1672 seq_puts(m, "PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001673 } else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
1674 seq_puts(m, "PSR enabled\n");
1675 } else {
1676 seq_puts(m, "PSR disabled: ");
1677 switch (dev_priv->no_psr_reason) {
1678 case PSR_NO_SOURCE:
1679 seq_puts(m, "not supported on this platform");
1680 break;
1681 case PSR_NO_SINK:
1682 seq_puts(m, "not supported by panel");
1683 break;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001684 case PSR_MODULE_PARAM:
1685 seq_puts(m, "disabled by flag");
1686 break;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001687 case PSR_CRTC_NOT_ACTIVE:
1688 seq_puts(m, "crtc not active");
1689 break;
1690 case PSR_PWR_WELL_ENABLED:
1691 seq_puts(m, "power well enabled");
1692 break;
1693 case PSR_NOT_TILED:
1694 seq_puts(m, "not tiled");
1695 break;
1696 case PSR_SPRITE_ENABLED:
1697 seq_puts(m, "sprite enabled");
1698 break;
1699 case PSR_S3D_ENABLED:
1700 seq_puts(m, "stereo 3d enabled");
1701 break;
1702 case PSR_INTERLACED_ENABLED:
1703 seq_puts(m, "interlaced enabled");
1704 break;
1705 case PSR_HSW_NOT_DDIA:
1706 seq_puts(m, "HSW ties PSR to DDI A (eDP)");
1707 break;
1708 default:
1709 seq_puts(m, "unknown reason");
1710 }
1711 seq_puts(m, "\n");
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001712 return 0;
1713 }
1714
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001715 psrstat = I915_READ(EDP_PSR_STATUS_CTL);
1716
1717 seq_puts(m, "PSR Current State: ");
1718 switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
1719 case EDP_PSR_STATUS_STATE_IDLE:
1720 seq_puts(m, "Reset state\n");
1721 break;
1722 case EDP_PSR_STATUS_STATE_SRDONACK:
1723 seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
1724 break;
1725 case EDP_PSR_STATUS_STATE_SRDENT:
1726 seq_puts(m, "SRD entry\n");
1727 break;
1728 case EDP_PSR_STATUS_STATE_BUFOFF:
1729 seq_puts(m, "Wait for buffer turn off\n");
1730 break;
1731 case EDP_PSR_STATUS_STATE_BUFON:
1732 seq_puts(m, "Wait for buffer turn on\n");
1733 break;
1734 case EDP_PSR_STATUS_STATE_AUXACK:
1735 seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
1736 break;
1737 case EDP_PSR_STATUS_STATE_SRDOFFACK:
1738 seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
1739 break;
1740 default:
1741 seq_puts(m, "Unknown\n");
1742 break;
1743 }
1744
1745 seq_puts(m, "Link Status: ");
1746 switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
1747 case EDP_PSR_STATUS_LINK_FULL_OFF:
1748 seq_puts(m, "Link is fully off\n");
1749 break;
1750 case EDP_PSR_STATUS_LINK_FULL_ON:
1751 seq_puts(m, "Link is fully on\n");
1752 break;
1753 case EDP_PSR_STATUS_LINK_STANDBY:
1754 seq_puts(m, "Link is in standby\n");
1755 break;
1756 default:
1757 seq_puts(m, "Unknown\n");
1758 break;
1759 }
1760
1761 seq_printf(m, "PSR Entry Count: %u\n",
1762 psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
1763 EDP_PSR_STATUS_COUNT_MASK);
1764
1765 seq_printf(m, "Max Sleep Timer Counter: %u\n",
1766 psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
1767 EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);
1768
1769 seq_printf(m, "Had AUX error: %s\n",
1770 yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));
1771
1772 seq_printf(m, "Sending AUX: %s\n",
1773 yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));
1774
1775 seq_printf(m, "Sending Idle: %s\n",
1776 yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));
1777
1778 seq_printf(m, "Sending TP2 TP3: %s\n",
1779 yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));
1780
1781 seq_printf(m, "Sending TP1: %s\n",
1782 yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));
1783
1784 seq_printf(m, "Idle Count: %u\n",
1785 psrstat & EDP_PSR_STATUS_IDLE_MASK);
1786
1787 psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
1788 seq_printf(m, "Performance Counter: %u\n", psrperf);
1789
1790 return 0;
1791}
1792
Jesse Barnesec013e72013-08-20 10:29:23 +01001793static int i915_energy_uJ(struct seq_file *m, void *data)
1794{
1795 struct drm_info_node *node = m->private;
1796 struct drm_device *dev = node->minor->dev;
1797 struct drm_i915_private *dev_priv = dev->dev_private;
1798 u64 power;
1799 u32 units;
1800
1801 if (INTEL_INFO(dev)->gen < 6)
1802 return -ENODEV;
1803
1804 rdmsrl(MSR_RAPL_POWER_UNIT, power);
1805 power = (power & 0x1f00) >> 8;
1806 units = 1000000 / (1 << power); /* convert to uJ */
1807 power = I915_READ(MCH_SECP_NRG_STTS);
1808 power *= units;
1809
1810 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03001811
1812 return 0;
1813}
1814
1815static int i915_pc8_status(struct seq_file *m, void *unused)
1816{
1817 struct drm_info_node *node = (struct drm_info_node *) m->private;
1818 struct drm_device *dev = node->minor->dev;
1819 struct drm_i915_private *dev_priv = dev->dev_private;
1820
1821 if (!IS_HASWELL(dev)) {
1822 seq_puts(m, "not supported\n");
1823 return 0;
1824 }
1825
1826 mutex_lock(&dev_priv->pc8.lock);
1827 seq_printf(m, "Requirements met: %s\n",
1828 yesno(dev_priv->pc8.requirements_met));
1829 seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
1830 seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
1831 seq_printf(m, "IRQs disabled: %s\n",
1832 yesno(dev_priv->pc8.irqs_disabled));
1833 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
1834 mutex_unlock(&dev_priv->pc8.lock);
1835
Jesse Barnesec013e72013-08-20 10:29:23 +01001836 return 0;
1837}
1838
Kees Cook647416f2013-03-10 14:10:06 -07001839static int
1840i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001841{
Kees Cook647416f2013-03-10 14:10:06 -07001842 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001843 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001844
Kees Cook647416f2013-03-10 14:10:06 -07001845 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001846
Kees Cook647416f2013-03-10 14:10:06 -07001847 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001848}
1849
Kees Cook647416f2013-03-10 14:10:06 -07001850static int
1851i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001852{
Kees Cook647416f2013-03-10 14:10:06 -07001853 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001854
Kees Cook647416f2013-03-10 14:10:06 -07001855 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00001856 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001857
Kees Cook647416f2013-03-10 14:10:06 -07001858 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001859}
1860
Kees Cook647416f2013-03-10 14:10:06 -07001861DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1862 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001863 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001864
Kees Cook647416f2013-03-10 14:10:06 -07001865static int
1866i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001867{
Kees Cook647416f2013-03-10 14:10:06 -07001868 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001869 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001870
Kees Cook647416f2013-03-10 14:10:06 -07001871 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001872
Kees Cook647416f2013-03-10 14:10:06 -07001873 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001874}
1875
Kees Cook647416f2013-03-10 14:10:06 -07001876static int
1877i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001878{
Kees Cook647416f2013-03-10 14:10:06 -07001879 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001880 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001881 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001882
Kees Cook647416f2013-03-10 14:10:06 -07001883 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001884
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001885 ret = mutex_lock_interruptible(&dev->struct_mutex);
1886 if (ret)
1887 return ret;
1888
Daniel Vetter99584db2012-11-14 17:14:04 +01001889 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001890 mutex_unlock(&dev->struct_mutex);
1891
Kees Cook647416f2013-03-10 14:10:06 -07001892 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001893}
1894
Kees Cook647416f2013-03-10 14:10:06 -07001895DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1896 i915_ring_stop_get, i915_ring_stop_set,
1897 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02001898
Chris Wilsondd624af2013-01-15 12:39:35 +00001899#define DROP_UNBOUND 0x1
1900#define DROP_BOUND 0x2
1901#define DROP_RETIRE 0x4
1902#define DROP_ACTIVE 0x8
1903#define DROP_ALL (DROP_UNBOUND | \
1904 DROP_BOUND | \
1905 DROP_RETIRE | \
1906 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07001907static int
1908i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001909{
Kees Cook647416f2013-03-10 14:10:06 -07001910 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00001911
Kees Cook647416f2013-03-10 14:10:06 -07001912 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00001913}
1914
Kees Cook647416f2013-03-10 14:10:06 -07001915static int
1916i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001917{
Kees Cook647416f2013-03-10 14:10:06 -07001918 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00001919 struct drm_i915_private *dev_priv = dev->dev_private;
1920 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07001921 struct i915_address_space *vm;
1922 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07001923 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001924
Kees Cook647416f2013-03-10 14:10:06 -07001925 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00001926
1927 /* No need to check and wait for gpu resets, only libdrm auto-restarts
1928 * on ioctls on -EAGAIN. */
1929 ret = mutex_lock_interruptible(&dev->struct_mutex);
1930 if (ret)
1931 return ret;
1932
1933 if (val & DROP_ACTIVE) {
1934 ret = i915_gpu_idle(dev);
1935 if (ret)
1936 goto unlock;
1937 }
1938
1939 if (val & (DROP_RETIRE | DROP_ACTIVE))
1940 i915_gem_retire_requests(dev);
1941
1942 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07001943 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1944 list_for_each_entry_safe(vma, x, &vm->inactive_list,
1945 mm_list) {
1946 if (vma->obj->pin_count)
1947 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07001948
Ben Widawskyca191b12013-07-31 17:00:14 -07001949 ret = i915_vma_unbind(vma);
1950 if (ret)
1951 goto unlock;
1952 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07001953 }
Chris Wilsondd624af2013-01-15 12:39:35 +00001954 }
1955
1956 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07001957 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1958 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00001959 if (obj->pages_pin_count == 0) {
1960 ret = i915_gem_object_put_pages(obj);
1961 if (ret)
1962 goto unlock;
1963 }
1964 }
1965
1966unlock:
1967 mutex_unlock(&dev->struct_mutex);
1968
Kees Cook647416f2013-03-10 14:10:06 -07001969 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001970}
1971
Kees Cook647416f2013-03-10 14:10:06 -07001972DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
1973 i915_drop_caches_get, i915_drop_caches_set,
1974 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00001975
Kees Cook647416f2013-03-10 14:10:06 -07001976static int
1977i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001978{
Kees Cook647416f2013-03-10 14:10:06 -07001979 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001980 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001981 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001982
1983 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1984 return -ENODEV;
1985
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001986 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001987 if (ret)
1988 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07001989
Jesse Barnes0a073b82013-04-17 15:54:58 -07001990 if (IS_VALLEYVIEW(dev))
1991 *val = vlv_gpu_freq(dev_priv->mem_freq,
1992 dev_priv->rps.max_delay);
1993 else
1994 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001995 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07001996
Kees Cook647416f2013-03-10 14:10:06 -07001997 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07001998}
1999
Kees Cook647416f2013-03-10 14:10:06 -07002000static int
2001i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002002{
Kees Cook647416f2013-03-10 14:10:06 -07002003 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002004 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002005 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002006
2007 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2008 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07002009
Kees Cook647416f2013-03-10 14:10:06 -07002010 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07002011
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002012 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002013 if (ret)
2014 return ret;
2015
Jesse Barnes358733e2011-07-27 11:53:01 -07002016 /*
2017 * Turbo will still be enabled, but won't go above the set value.
2018 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002019 if (IS_VALLEYVIEW(dev)) {
2020 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2021 dev_priv->rps.max_delay = val;
2022 gen6_set_rps(dev, val);
2023 } else {
2024 do_div(val, GT_FREQUENCY_MULTIPLIER);
2025 dev_priv->rps.max_delay = val;
2026 gen6_set_rps(dev, val);
2027 }
2028
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002029 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002030
Kees Cook647416f2013-03-10 14:10:06 -07002031 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002032}
2033
Kees Cook647416f2013-03-10 14:10:06 -07002034DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2035 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002036 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07002037
Kees Cook647416f2013-03-10 14:10:06 -07002038static int
2039i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002040{
Kees Cook647416f2013-03-10 14:10:06 -07002041 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002042 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002043 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002044
2045 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2046 return -ENODEV;
2047
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002048 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002049 if (ret)
2050 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07002051
Jesse Barnes0a073b82013-04-17 15:54:58 -07002052 if (IS_VALLEYVIEW(dev))
2053 *val = vlv_gpu_freq(dev_priv->mem_freq,
2054 dev_priv->rps.min_delay);
2055 else
2056 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002057 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002058
Kees Cook647416f2013-03-10 14:10:06 -07002059 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002060}
2061
Kees Cook647416f2013-03-10 14:10:06 -07002062static int
2063i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002064{
Kees Cook647416f2013-03-10 14:10:06 -07002065 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002066 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002067 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002068
2069 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2070 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07002071
Kees Cook647416f2013-03-10 14:10:06 -07002072 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07002073
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002074 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002075 if (ret)
2076 return ret;
2077
Jesse Barnes1523c312012-05-25 12:34:54 -07002078 /*
2079 * Turbo will still be enabled, but won't go below the set value.
2080 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002081 if (IS_VALLEYVIEW(dev)) {
2082 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2083 dev_priv->rps.min_delay = val;
2084 valleyview_set_rps(dev, val);
2085 } else {
2086 do_div(val, GT_FREQUENCY_MULTIPLIER);
2087 dev_priv->rps.min_delay = val;
2088 gen6_set_rps(dev, val);
2089 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002090 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002091
Kees Cook647416f2013-03-10 14:10:06 -07002092 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002093}
2094
Kees Cook647416f2013-03-10 14:10:06 -07002095DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2096 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002097 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07002098
Kees Cook647416f2013-03-10 14:10:06 -07002099static int
2100i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002101{
Kees Cook647416f2013-03-10 14:10:06 -07002102 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002103 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002104 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07002105 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002106
Daniel Vetter004777c2012-08-09 15:07:01 +02002107 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2108 return -ENODEV;
2109
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002110 ret = mutex_lock_interruptible(&dev->struct_mutex);
2111 if (ret)
2112 return ret;
2113
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002114 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2115 mutex_unlock(&dev_priv->dev->struct_mutex);
2116
Kees Cook647416f2013-03-10 14:10:06 -07002117 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002118
Kees Cook647416f2013-03-10 14:10:06 -07002119 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002120}
2121
Kees Cook647416f2013-03-10 14:10:06 -07002122static int
2123i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002124{
Kees Cook647416f2013-03-10 14:10:06 -07002125 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002126 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002127 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002128
Daniel Vetter004777c2012-08-09 15:07:01 +02002129 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2130 return -ENODEV;
2131
Kees Cook647416f2013-03-10 14:10:06 -07002132 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002133 return -EINVAL;
2134
Kees Cook647416f2013-03-10 14:10:06 -07002135 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002136
2137 /* Update the cache sharing policy here as well */
2138 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2139 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2140 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2141 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2142
Kees Cook647416f2013-03-10 14:10:06 -07002143 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002144}
2145
Kees Cook647416f2013-03-10 14:10:06 -07002146DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2147 i915_cache_sharing_get, i915_cache_sharing_set,
2148 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002149
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002150/* As the drm_debugfs_init() routines are called before dev->dev_private is
2151 * allocated we need to hook into the minor for release. */
2152static int
2153drm_add_fake_info_node(struct drm_minor *minor,
2154 struct dentry *ent,
2155 const void *key)
2156{
2157 struct drm_info_node *node;
2158
2159 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
2160 if (node == NULL) {
2161 debugfs_remove(ent);
2162 return -ENOMEM;
2163 }
2164
2165 node->minor = minor;
2166 node->dent = ent;
2167 node->info_ent = (void *) key;
Marcin Slusarzb3e067c2011-11-09 22:20:35 +01002168
2169 mutex_lock(&minor->debugfs_lock);
2170 list_add(&node->list, &minor->debugfs_list);
2171 mutex_unlock(&minor->debugfs_lock);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002172
2173 return 0;
2174}
2175
Ben Widawsky6d794d42011-04-25 11:25:56 -07002176static int i915_forcewake_open(struct inode *inode, struct file *file)
2177{
2178 struct drm_device *dev = inode->i_private;
2179 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07002180
Daniel Vetter075edca2012-01-24 09:44:28 +01002181 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002182 return 0;
2183
Ben Widawsky6d794d42011-04-25 11:25:56 -07002184 gen6_gt_force_wake_get(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002185
2186 return 0;
2187}
2188
Ben Widawskyc43b5632012-04-16 14:07:40 -07002189static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002190{
2191 struct drm_device *dev = inode->i_private;
2192 struct drm_i915_private *dev_priv = dev->dev_private;
2193
Daniel Vetter075edca2012-01-24 09:44:28 +01002194 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002195 return 0;
2196
Ben Widawsky6d794d42011-04-25 11:25:56 -07002197 gen6_gt_force_wake_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002198
2199 return 0;
2200}
2201
2202static const struct file_operations i915_forcewake_fops = {
2203 .owner = THIS_MODULE,
2204 .open = i915_forcewake_open,
2205 .release = i915_forcewake_release,
2206};
2207
2208static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2209{
2210 struct drm_device *dev = minor->dev;
2211 struct dentry *ent;
2212
2213 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07002214 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07002215 root, dev,
2216 &i915_forcewake_fops);
2217 if (IS_ERR(ent))
2218 return PTR_ERR(ent);
2219
Ben Widawsky8eb57292011-05-11 15:10:58 -07002220 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002221}
2222
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002223static int i915_debugfs_create(struct dentry *root,
2224 struct drm_minor *minor,
2225 const char *name,
2226 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07002227{
2228 struct drm_device *dev = minor->dev;
2229 struct dentry *ent;
2230
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002231 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07002232 S_IRUGO | S_IWUSR,
2233 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002234 fops);
Jesse Barnes358733e2011-07-27 11:53:01 -07002235 if (IS_ERR(ent))
2236 return PTR_ERR(ent);
2237
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002238 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002239}
2240
Ben Gamari27c202a2009-07-01 22:26:52 -04002241static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00002242 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01002243 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00002244 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01002245 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002246 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002247 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01002248 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002249 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002250 {"i915_gem_request", i915_gem_request_info, 0},
2251 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00002252 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002253 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002254 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2255 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2256 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07002257 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08002258 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2259 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2260 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2261 {"i915_inttoext_table", i915_inttoext_table, 0},
2262 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002263 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07002264 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002265 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002266 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03002267 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08002268 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01002269 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01002270 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07002271 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07002272 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002273 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002274 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07002275 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07002276 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002277 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01002278 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03002279 {"i915_pc8_status", i915_pc8_status, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002280};
Ben Gamari27c202a2009-07-01 22:26:52 -04002281#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05002282
Ville Syrjälä2b4bd0e2013-08-07 15:11:52 +03002283static struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02002284 const char *name;
2285 const struct file_operations *fops;
2286} i915_debugfs_files[] = {
2287 {"i915_wedged", &i915_wedged_fops},
2288 {"i915_max_freq", &i915_max_freq_fops},
2289 {"i915_min_freq", &i915_min_freq_fops},
2290 {"i915_cache_sharing", &i915_cache_sharing_fops},
2291 {"i915_ring_stop", &i915_ring_stop_fops},
2292 {"i915_gem_drop_caches", &i915_drop_caches_fops},
2293 {"i915_error_state", &i915_error_state_fops},
2294 {"i915_next_seqno", &i915_next_seqno_fops},
2295};
2296
Ben Gamari27c202a2009-07-01 22:26:52 -04002297int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002298{
Daniel Vetter34b96742013-07-04 20:49:44 +02002299 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002300
Ben Widawsky6d794d42011-04-25 11:25:56 -07002301 ret = i915_forcewake_create(minor->debugfs_root, minor);
2302 if (ret)
2303 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002304
Daniel Vetter34b96742013-07-04 20:49:44 +02002305 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2306 ret = i915_debugfs_create(minor->debugfs_root, minor,
2307 i915_debugfs_files[i].name,
2308 i915_debugfs_files[i].fops);
2309 if (ret)
2310 return ret;
2311 }
Mika Kuoppala40633212012-12-04 15:12:00 +02002312
Ben Gamari27c202a2009-07-01 22:26:52 -04002313 return drm_debugfs_create_files(i915_debugfs_list,
2314 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05002315 minor->debugfs_root, minor);
2316}
2317
Ben Gamari27c202a2009-07-01 22:26:52 -04002318void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002319{
Daniel Vetter34b96742013-07-04 20:49:44 +02002320 int i;
2321
Ben Gamari27c202a2009-07-01 22:26:52 -04002322 drm_debugfs_remove_files(i915_debugfs_list,
2323 I915_DEBUGFS_ENTRIES, minor);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002324 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2325 1, minor);
Daniel Vetter34b96742013-07-04 20:49:44 +02002326 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2327 struct drm_info_list *info_list =
2328 (struct drm_info_list *) i915_debugfs_files[i].fops;
2329
2330 drm_debugfs_remove_files(info_list, 1, minor);
2331 }
Ben Gamari20172632009-02-17 20:08:50 -05002332}
2333
2334#endif /* CONFIG_DEBUG_FS */