blob: 2b6722024fbda2c91c0561d1f6482ce743e01b16 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
30#include <sound/core.h>
31#include <sound/pcm.h>
32#include <sound/pcm_params.h>
33#include <sound/initval.h>
34#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020035#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040036
37#include "davinci-pcm.h"
38#include "davinci-mcasp.h"
39
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030040#define MCASP_MAX_AFIFO_DEPTH 64
41
Peter Ujfalusi790bb942014-02-03 14:51:52 +020042struct davinci_mcasp_context {
43 u32 txfmtctl;
44 u32 rxfmtctl;
45 u32 txfmt;
46 u32 rxfmt;
47 u32 aclkxctl;
48 u32 aclkrctl;
49 u32 pdir;
50};
51
Peter Ujfalusi70091a32013-11-14 11:35:29 +020052struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020053 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020054 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020055 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020056 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020057 struct device *dev;
58
59 /* McASP specific data */
60 int tdm_slots;
61 u8 op_mode;
62 u8 num_serializer;
63 u8 *serial_dir;
64 u8 version;
65 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020066 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020067
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020068 int sysclk_freq;
69 bool bclk_master;
70
Peter Ujfalusi21400a72013-11-14 11:35:26 +020071 /* McASP FIFO related */
72 u8 txnumevt;
73 u8 rxnumevt;
74
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020075 bool dat_port;
76
Peter Ujfalusi21400a72013-11-14 11:35:26 +020077#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020078 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020079#endif
80};
81
Peter Ujfalusif68205a2013-11-14 11:35:36 +020082static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
83 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040084{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020085 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040086 __raw_writel(__raw_readl(reg) | val, reg);
87}
88
Peter Ujfalusif68205a2013-11-14 11:35:36 +020089static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
90 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040091{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020092 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040093 __raw_writel((__raw_readl(reg) & ~(val)), reg);
94}
95
Peter Ujfalusif68205a2013-11-14 11:35:36 +020096static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
97 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040098{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020099 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
101}
102
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200103static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
104 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200106 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107}
108
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200109static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400110{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200111 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112}
113
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200114static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400115{
116 int i = 0;
117
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200118 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119
120 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
121 /* loop count is to avoid the lock-up */
122 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200123 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400124 break;
125 }
126
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128 printk(KERN_ERR "GBLCTL write error\n");
129}
130
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200131static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
132{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200133 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
134 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200135
136 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
137}
138
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200139static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200141 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
142 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200143
144 /*
145 * When ASYNC == 0 the transmit and receive sections operate
146 * synchronously from the transmit clock and frame sync. We need to make
147 * sure that the TX signlas are enabled when starting reception.
148 */
149 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200150 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
151 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200152 }
153
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
155 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400156
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200157 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
159 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400160
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200161 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
162 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200163
164 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200165 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400166}
167
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200168static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400169{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400170 u8 offset = 0, i;
171 u32 cnt;
172
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
174 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
175 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
176 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400177
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
179 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
180 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200181 for (i = 0; i < mcasp->num_serializer; i++) {
182 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400183 offset = i;
184 break;
185 }
186 }
187
188 /* wait for TX ready */
189 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200190 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400191 TXSTATE) && (cnt < 100000))
192 cnt++;
193
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200194 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400195}
196
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200197static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400198{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200199 u32 reg;
200
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200201 mcasp->streams++;
202
Chaithrika U S539d3d82009-09-23 10:12:08 -0400203 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200204 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200205 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200206 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
207 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530208 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200209 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400210 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200211 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200212 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200213 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
214 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530215 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200216 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400217 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400218}
219
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200220static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400221{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200222 /*
223 * In synchronous mode stop the TX clocks if no other stream is
224 * running
225 */
226 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200227 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200228
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200229 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
230 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400231}
232
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200233static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400234{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200235 u32 val = 0;
236
237 /*
238 * In synchronous mode keep TX clocks running if the capture stream is
239 * still running.
240 */
241 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
242 val = TXHCLKRST | TXCLKRST | TXFSRST;
243
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200244 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
245 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400246}
247
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400249{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200250 u32 reg;
251
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200252 mcasp->streams--;
253
Chaithrika U S539d3d82009-09-23 10:12:08 -0400254 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200255 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200256 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200257 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530258 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200259 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400260 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200261 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200262 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200263 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530264 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200265 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400266 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400267}
268
269static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
270 unsigned int fmt)
271{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200272 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200273 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300274 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300275 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300276 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400277
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200278 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200279 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300280 case SND_SOC_DAIFMT_DSP_A:
281 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
282 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
283
284 /* 1st data bit occur one ACLK cycle after the frame sync */
285 data_delay = 1;
286 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200287 case SND_SOC_DAIFMT_DSP_B:
288 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200289 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
290 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300291
292 /* No delay after FS */
293 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200294 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300295 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200296 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200297 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
298 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200299
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300300 /* 1st data bit occur one ACLK cycle after the frame sync */
301 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300302 /* FS need to be inverted */
303 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200304 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300305 case SND_SOC_DAIFMT_LEFT_J:
306 /* configure a full-word SYNC pulse (LRCLK) */
307 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
308 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
309 /* No delay after FS */
310 data_delay = 0;
311 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300312 default:
313 ret = -EINVAL;
314 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200315 }
316
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300317 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
318 FSXDLY(3));
319 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
320 FSRDLY(3));
321
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400322 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
323 case SND_SOC_DAIFMT_CBS_CFS:
324 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200325 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
326 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400327
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200328 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
329 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400330
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200331 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
332 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200333 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400334 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400335 case SND_SOC_DAIFMT_CBM_CFS:
336 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200337 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
338 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400339
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200340 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
341 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400342
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200343 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
344 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200345 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400346 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400347 case SND_SOC_DAIFMT_CBM_CFM:
348 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200349 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
350 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400351
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200352 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
353 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400354
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200355 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
356 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200357 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400358 break;
359
360 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200361 ret = -EINVAL;
362 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400363 }
364
365 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
366 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200367 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300368 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300369 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400370 break;
371
372 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200373 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300374 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300375 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400376 break;
377
378 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200379 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300380 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300381 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400382 break;
383
384 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200385 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200386 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300387 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400388 break;
389
390 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200391 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300392 goto out;
393 }
394
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300395 if (inv_fs)
396 fs_pol_rising = !fs_pol_rising;
397
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300398 if (fs_pol_rising) {
399 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
400 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
401 } else {
402 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
403 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400404 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200405out:
406 pm_runtime_put_sync(mcasp->dev);
407 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400408}
409
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200410static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
411{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200412 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200413
414 switch (div_id) {
415 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200416 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200417 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200418 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200419 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
420 break;
421
422 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200423 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200424 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200425 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200426 ACLKRDIV(div - 1), ACLKRDIV_MASK);
427 break;
428
Daniel Mack1b3bc062012-12-05 18:20:38 +0100429 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200430 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100431 break;
432
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200433 default:
434 return -EINVAL;
435 }
436
437 return 0;
438}
439
Daniel Mack5b66aa22012-10-04 15:08:41 +0200440static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
441 unsigned int freq, int dir)
442{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200443 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200444
445 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200446 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
447 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
448 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200449 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200450 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
451 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
452 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200453 }
454
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200455 mcasp->sysclk_freq = freq;
456
Daniel Mack5b66aa22012-10-04 15:08:41 +0200457 return 0;
458}
459
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200460static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100461 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400462{
Daniel Mackba764b32012-12-05 18:20:37 +0100463 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200464 u32 tx_rotate = (word_length / 4) & 0x7;
465 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100466 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400467
Daniel Mack1b3bc062012-12-05 18:20:38 +0100468 /*
469 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
470 * callback, take it into account here. That allows us to for example
471 * send 32 bits per channel to the codec, while only 16 of them carry
472 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200473 * The clock ratio is given for a full period of data (for I2S format
474 * both left and right channels), so it has to be divided by number of
475 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100476 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200477 if (mcasp->bclk_lrclk_ratio)
478 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100479
Daniel Mackba764b32012-12-05 18:20:37 +0100480 /* mapping of the XSSZ bit-field as described in the datasheet */
481 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400482
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200483 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200484 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
485 RXSSZ(0x0F));
486 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
487 TXSSZ(0x0F));
488 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
489 TXROT(7));
490 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
491 RXROT(7));
492 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200493 }
494
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200495 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400496
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400497 return 0;
498}
499
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200500static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300501 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400502{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300503 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
504 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400505 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400506 u8 tx_ser = 0;
507 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200508 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100509 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300510 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200511 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400512 /* Default configuration */
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200513 if (mcasp->version != MCASP_VERSION_4)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200514 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400515
516 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200517 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400518
519 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200520 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
521 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400522 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200523 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
524 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400525 }
526
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200527 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200528 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
529 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200530 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100531 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200532 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400533 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200534 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100535 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200536 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400537 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100538 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200539 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
540 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400541 }
542 }
543
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300544 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
545 active_serializers = tx_ser;
546 numevt = mcasp->txnumevt;
547 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
548 } else {
549 active_serializers = rx_ser;
550 numevt = mcasp->rxnumevt;
551 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
552 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100553
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300554 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200555 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300556 "enabled in mcasp (%d)\n", channels,
557 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100558 return -EINVAL;
559 }
560
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300561 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300562 if (!numevt) {
563 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300564 if (active_serializers > 1) {
565 /*
566 * If more than one serializers are in use we have one
567 * DMA request to provide data for all serializers.
568 * For example if three serializers are enabled the DMA
569 * need to transfer three words per DMA request.
570 */
571 dma_params->fifo_level = active_serializers;
572 dma_data->maxburst = active_serializers;
573 } else {
574 dma_params->fifo_level = 0;
575 dma_data->maxburst = 0;
576 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300577 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300578 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400579
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300580 if (period_words % active_serializers) {
581 dev_err(mcasp->dev, "Invalid combination of period words and "
582 "active serializers: %d, %d\n", period_words,
583 active_serializers);
584 return -EINVAL;
585 }
586
587 /*
588 * Calculate the optimal AFIFO depth for platform side:
589 * The number of words for numevt need to be in steps of active
590 * serializers.
591 */
592 n = numevt % active_serializers;
593 if (n)
594 numevt += (active_serializers - n);
595 while (period_words % numevt && numevt > 0)
596 numevt -= active_serializers;
597 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300598 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400599
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300600 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
601 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100602
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300603 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300604 if (numevt == 1)
605 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300606 dma_params->fifo_level = numevt;
607 dma_data->maxburst = numevt;
608
Michal Bachraty2952b272013-02-28 16:07:08 +0100609 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400610}
611
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200612static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400613{
614 int i, active_slots;
615 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200616 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400617
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200618 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
619 dev_err(mcasp->dev, "tdm slot %d not supported\n",
620 mcasp->tdm_slots);
621 return -EINVAL;
622 }
623
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200624 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400625 for (i = 0; i < active_slots; i++)
626 mask |= (1 << i);
627
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200628 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400629
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200630 if (!mcasp->dat_port)
631 busel = TXSEL;
632
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200633 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
634 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
635 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
636 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400637
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200638 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
639 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
640 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
641 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400642
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200643 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400644}
645
646/* S/PDIF */
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200647static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400648{
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400649 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
650 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200651 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400652
653 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200654 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400655
656 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200657 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400658
659 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200660 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400661
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200662 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400663
664 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200665 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400666
667 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200668 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200669
670 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400671}
672
673static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
674 struct snd_pcm_hw_params *params,
675 struct snd_soc_dai *cpu_dai)
676{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200677 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400678 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200679 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400680 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200681 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300682 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200683 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200684
685 /* If mcasp is BCLK master we need to set BCLK divider */
686 if (mcasp->bclk_master) {
687 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
688 if (mcasp->sysclk_freq % bclk_freq != 0) {
Peter Ujfalusif5b02b42014-04-01 15:55:08 +0300689 dev_err(mcasp->dev, "Can't produce required BCLK\n");
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200690 return -EINVAL;
691 }
692 davinci_mcasp_set_clkdiv(
693 cpu_dai, 1, mcasp->sysclk_freq / bclk_freq);
694 }
695
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300696 ret = mcasp_common_hw_param(mcasp, substream->stream,
697 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200698 if (ret)
699 return ret;
700
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200701 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200702 ret = mcasp_dit_hw_param(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400703 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200704 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
705
706 if (ret)
707 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400708
709 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400710 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400711 case SNDRV_PCM_FORMAT_S8:
712 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100713 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400714 break;
715
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400716 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400717 case SNDRV_PCM_FORMAT_S16_LE:
718 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100719 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400720 break;
721
Daniel Mack21eb24d2012-10-09 09:35:16 +0200722 case SNDRV_PCM_FORMAT_U24_3LE:
723 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200724 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100725 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200726 break;
727
Daniel Mack6b7fa012012-10-09 11:56:40 +0200728 case SNDRV_PCM_FORMAT_U24_LE:
729 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400730 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400731 case SNDRV_PCM_FORMAT_S32_LE:
732 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100733 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400734 break;
735
736 default:
737 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
738 return -EINVAL;
739 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400740
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300741 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400742 dma_params->acnt = 4;
743 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400744 dma_params->acnt = dma_params->data_type;
745
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200746 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400747
748 return 0;
749}
750
751static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
752 int cmd, struct snd_soc_dai *cpu_dai)
753{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200754 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400755 int ret = 0;
756
757 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400758 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530759 case SNDRV_PCM_TRIGGER_START:
760 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200761 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400762 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400763 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530764 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400765 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200766 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400767 break;
768
769 default:
770 ret = -EINVAL;
771 }
772
773 return ret;
774}
775
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100776static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400777 .trigger = davinci_mcasp_trigger,
778 .hw_params = davinci_mcasp_hw_params,
779 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200780 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200781 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400782};
783
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300784static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
785{
786 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
787
788 if (mcasp->version == MCASP_VERSION_4) {
789 /* Using dmaengine PCM */
790 dai->playback_dma_data =
791 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
792 dai->capture_dma_data =
793 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
794 } else {
795 /* Using davinci-pcm */
796 dai->playback_dma_data = mcasp->dma_params;
797 dai->capture_dma_data = mcasp->dma_params;
798 }
799
800 return 0;
801}
802
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200803#ifdef CONFIG_PM_SLEEP
804static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
805{
806 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200807 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200808
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200809 context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
810 context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
811 context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
812 context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
813 context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
814 context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
815 context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200816
817 return 0;
818}
819
820static int davinci_mcasp_resume(struct snd_soc_dai *dai)
821{
822 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200823 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200824
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200825 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
826 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
827 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
828 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
829 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
830 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
831 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200832
833 return 0;
834}
835#else
836#define davinci_mcasp_suspend NULL
837#define davinci_mcasp_resume NULL
838#endif
839
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200840#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
841
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400842#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
843 SNDRV_PCM_FMTBIT_U8 | \
844 SNDRV_PCM_FMTBIT_S16_LE | \
845 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200846 SNDRV_PCM_FMTBIT_S24_LE | \
847 SNDRV_PCM_FMTBIT_U24_LE | \
848 SNDRV_PCM_FMTBIT_S24_3LE | \
849 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400850 SNDRV_PCM_FMTBIT_S32_LE | \
851 SNDRV_PCM_FMTBIT_U32_LE)
852
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000853static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400854 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000855 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300856 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200857 .suspend = davinci_mcasp_suspend,
858 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400859 .playback = {
860 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100861 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400862 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400863 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400864 },
865 .capture = {
866 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100867 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400868 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400869 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400870 },
871 .ops = &davinci_mcasp_dai_ops,
872
873 },
874 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200875 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300876 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400877 .playback = {
878 .channels_min = 1,
879 .channels_max = 384,
880 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400881 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400882 },
883 .ops = &davinci_mcasp_dai_ops,
884 },
885
886};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400887
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700888static const struct snd_soc_component_driver davinci_mcasp_component = {
889 .name = "davinci-mcasp",
890};
891
Jyri Sarha256ba182013-10-18 18:37:42 +0300892/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200893static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300894 .tx_dma_offset = 0x400,
895 .rx_dma_offset = 0x400,
896 .asp_chan_q = EVENTQ_0,
897 .version = MCASP_VERSION_1,
898};
899
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200900static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300901 .tx_dma_offset = 0x2000,
902 .rx_dma_offset = 0x2000,
903 .asp_chan_q = EVENTQ_0,
904 .version = MCASP_VERSION_2,
905};
906
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200907static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300908 .tx_dma_offset = 0,
909 .rx_dma_offset = 0,
910 .asp_chan_q = EVENTQ_0,
911 .version = MCASP_VERSION_3,
912};
913
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200914static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200915 .tx_dma_offset = 0x200,
916 .rx_dma_offset = 0x284,
917 .asp_chan_q = EVENTQ_0,
918 .version = MCASP_VERSION_4,
919};
920
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530921static const struct of_device_id mcasp_dt_ids[] = {
922 {
923 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300924 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530925 },
926 {
927 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300928 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530929 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530930 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300931 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200932 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530933 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200934 {
935 .compatible = "ti,dra7-mcasp-audio",
936 .data = &dra7_mcasp_pdata,
937 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530938 { /* sentinel */ }
939};
940MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
941
Peter Ujfalusiae726e92013-11-14 11:35:35 +0200942static int mcasp_reparent_fck(struct platform_device *pdev)
943{
944 struct device_node *node = pdev->dev.of_node;
945 struct clk *gfclk, *parent_clk;
946 const char *parent_name;
947 int ret;
948
949 if (!node)
950 return 0;
951
952 parent_name = of_get_property(node, "fck_parent", NULL);
953 if (!parent_name)
954 return 0;
955
956 gfclk = clk_get(&pdev->dev, "fck");
957 if (IS_ERR(gfclk)) {
958 dev_err(&pdev->dev, "failed to get fck\n");
959 return PTR_ERR(gfclk);
960 }
961
962 parent_clk = clk_get(NULL, parent_name);
963 if (IS_ERR(parent_clk)) {
964 dev_err(&pdev->dev, "failed to get parent clock\n");
965 ret = PTR_ERR(parent_clk);
966 goto err1;
967 }
968
969 ret = clk_set_parent(gfclk, parent_clk);
970 if (ret) {
971 dev_err(&pdev->dev, "failed to reparent fck\n");
972 goto err2;
973 }
974
975err2:
976 clk_put(parent_clk);
977err1:
978 clk_put(gfclk);
979 return ret;
980}
981
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200982static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530983 struct platform_device *pdev)
984{
985 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200986 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530987 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +0530988 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +0300989 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530990
991 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530992 u32 val;
993 int i, ret = 0;
994
995 if (pdev->dev.platform_data) {
996 pdata = pdev->dev.platform_data;
997 return pdata;
998 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200999 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301000 } else {
1001 /* control shouldn't reach here. something is wrong */
1002 ret = -EINVAL;
1003 goto nodata;
1004 }
1005
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301006 ret = of_property_read_u32(np, "op-mode", &val);
1007 if (ret >= 0)
1008 pdata->op_mode = val;
1009
1010 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001011 if (ret >= 0) {
1012 if (val < 2 || val > 32) {
1013 dev_err(&pdev->dev,
1014 "tdm-slots must be in rage [2-32]\n");
1015 ret = -EINVAL;
1016 goto nodata;
1017 }
1018
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301019 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001020 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301021
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301022 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1023 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301024 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001025 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1026 (sizeof(*of_serial_dir) * val),
1027 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301028 if (!of_serial_dir) {
1029 ret = -ENOMEM;
1030 goto nodata;
1031 }
1032
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001033 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301034 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1035
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001036 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301037 pdata->serial_dir = of_serial_dir;
1038 }
1039
Jyri Sarha4023fe62013-10-18 18:37:43 +03001040 ret = of_property_match_string(np, "dma-names", "tx");
1041 if (ret < 0)
1042 goto nodata;
1043
1044 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1045 &dma_spec);
1046 if (ret < 0)
1047 goto nodata;
1048
1049 pdata->tx_dma_channel = dma_spec.args[0];
1050
1051 ret = of_property_match_string(np, "dma-names", "rx");
1052 if (ret < 0)
1053 goto nodata;
1054
1055 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1056 &dma_spec);
1057 if (ret < 0)
1058 goto nodata;
1059
1060 pdata->rx_dma_channel = dma_spec.args[0];
1061
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301062 ret = of_property_read_u32(np, "tx-num-evt", &val);
1063 if (ret >= 0)
1064 pdata->txnumevt = val;
1065
1066 ret = of_property_read_u32(np, "rx-num-evt", &val);
1067 if (ret >= 0)
1068 pdata->rxnumevt = val;
1069
1070 ret = of_property_read_u32(np, "sram-size-playback", &val);
1071 if (ret >= 0)
1072 pdata->sram_size_playback = val;
1073
1074 ret = of_property_read_u32(np, "sram-size-capture", &val);
1075 if (ret >= 0)
1076 pdata->sram_size_capture = val;
1077
1078 return pdata;
1079
1080nodata:
1081 if (ret < 0) {
1082 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1083 ret);
1084 pdata = NULL;
1085 }
1086 return pdata;
1087}
1088
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001089static int davinci_mcasp_probe(struct platform_device *pdev)
1090{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001091 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001092 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001093 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001094 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001095 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001096 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001097
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301098 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1099 dev_err(&pdev->dev, "No platform data supplied\n");
1100 return -EINVAL;
1101 }
1102
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001103 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001104 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001105 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001106 return -ENOMEM;
1107
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301108 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1109 if (!pdata) {
1110 dev_err(&pdev->dev, "no platform data\n");
1111 return -EINVAL;
1112 }
1113
Jyri Sarha256ba182013-10-18 18:37:42 +03001114 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001115 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001116 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001117 "\"mpu\" mem resource not found, using index 0\n");
1118 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1119 if (!mem) {
1120 dev_err(&pdev->dev, "no mem resource?\n");
1121 return -ENODEV;
1122 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001123 }
1124
Julia Lawall96d31e22011-12-29 17:51:21 +01001125 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301126 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001127 if (!ioarea) {
1128 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001129 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001130 }
1131
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301132 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001133
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301134 ret = pm_runtime_get_sync(&pdev->dev);
1135 if (IS_ERR_VALUE(ret)) {
1136 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1137 return ret;
1138 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001139
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001140 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1141 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301142 dev_err(&pdev->dev, "ioremap failed\n");
1143 ret = -ENOMEM;
1144 goto err_release_clk;
1145 }
1146
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001147 mcasp->op_mode = pdata->op_mode;
1148 mcasp->tdm_slots = pdata->tdm_slots;
1149 mcasp->num_serializer = pdata->num_serializer;
1150 mcasp->serial_dir = pdata->serial_dir;
1151 mcasp->version = pdata->version;
1152 mcasp->txnumevt = pdata->txnumevt;
1153 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001154
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001155 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001156
Jyri Sarha256ba182013-10-18 18:37:42 +03001157 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001158 if (dat)
1159 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001160
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001161 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001162 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001163 dma_params->asp_chan_q = pdata->asp_chan_q;
1164 dma_params->ram_chan_q = pdata->ram_chan_q;
1165 dma_params->sram_pool = pdata->sram_pool;
1166 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001167 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001168 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001169 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001170 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001171
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001172 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001173 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001174
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001175 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001176 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001177 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001178 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001179 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001180
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001181 /* dmaengine filter data for DT and non-DT boot */
1182 if (pdev->dev.of_node)
1183 dma_data->filter_data = "tx";
1184 else
1185 dma_data->filter_data = &dma_params->channel;
1186
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001187 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001188 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001189 dma_params->asp_chan_q = pdata->asp_chan_q;
1190 dma_params->ram_chan_q = pdata->ram_chan_q;
1191 dma_params->sram_pool = pdata->sram_pool;
1192 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001193 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001194 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001195 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001196 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001197
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001198 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001199 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001200
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001201 if (mcasp->version < MCASP_VERSION_3) {
1202 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001203 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001204 mcasp->dat_port = true;
1205 } else {
1206 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1207 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001208
1209 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001210 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001211 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001212 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001213 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001214
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001215 /* dmaengine filter data for DT and non-DT boot */
1216 if (pdev->dev.of_node)
1217 dma_data->filter_data = "rx";
1218 else
1219 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001220
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001221 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001222
1223 mcasp_reparent_fck(pdev);
1224
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001225 ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
1226 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001227
1228 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001229 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301230
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001231 if (mcasp->version != MCASP_VERSION_4) {
1232 ret = davinci_soc_platform_register(&pdev->dev);
1233 if (ret) {
1234 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1235 goto err_unregister_component;
1236 }
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301237 }
1238
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001239 return 0;
1240
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001241err_unregister_component:
1242 snd_soc_unregister_component(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301243err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301244 pm_runtime_put_sync(&pdev->dev);
1245 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001246 return ret;
1247}
1248
1249static int davinci_mcasp_remove(struct platform_device *pdev)
1250{
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001251 struct davinci_mcasp *mcasp = dev_get_drvdata(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001252
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001253 snd_soc_unregister_component(&pdev->dev);
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001254 if (mcasp->version != MCASP_VERSION_4)
1255 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301256
1257 pm_runtime_put_sync(&pdev->dev);
1258 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001259
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001260 return 0;
1261}
1262
1263static struct platform_driver davinci_mcasp_driver = {
1264 .probe = davinci_mcasp_probe,
1265 .remove = davinci_mcasp_remove,
1266 .driver = {
1267 .name = "davinci-mcasp",
1268 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301269 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001270 },
1271};
1272
Axel Linf9b8a512011-11-25 10:09:27 +08001273module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001274
1275MODULE_AUTHOR("Steve Chen");
1276MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1277MODULE_LICENSE("GPL");