blob: a7bdbeb469041849b8d60265243bb20308b362c0 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Daniel Vetter2c642b02015-04-14 17:35:26 +0200195static gen8_pde_t gen8_pde_encode(struct drm_device *dev,
196 dma_addr_t addr,
197 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800198{
Michel Thierry07749ef2015-03-16 16:00:54 +0000199 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800200 pde |= addr;
201 if (level != I915_CACHE_NONE)
202 pde |= PPAT_CACHED_PDE_INDEX;
203 else
204 pde |= PPAT_UNCACHED_INDEX;
205 return pde;
206}
207
Michel Thierry07749ef2015-03-16 16:00:54 +0000208static gen6_pte_t snb_pte_encode(dma_addr_t addr,
209 enum i915_cache_level level,
210 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700211{
Michel Thierry07749ef2015-03-16 16:00:54 +0000212 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700214
215 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100216 case I915_CACHE_L3_LLC:
217 case I915_CACHE_LLC:
218 pte |= GEN6_PTE_CACHE_LLC;
219 break;
220 case I915_CACHE_NONE:
221 pte |= GEN6_PTE_UNCACHED;
222 break;
223 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100224 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100225 }
226
227 return pte;
228}
229
Michel Thierry07749ef2015-03-16 16:00:54 +0000230static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
231 enum i915_cache_level level,
232 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100233{
Michel Thierry07749ef2015-03-16 16:00:54 +0000234 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100235 pte |= GEN6_PTE_ADDR_ENCODE(addr);
236
237 switch (level) {
238 case I915_CACHE_L3_LLC:
239 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700240 break;
241 case I915_CACHE_LLC:
242 pte |= GEN6_PTE_CACHE_LLC;
243 break;
244 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700245 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700246 break;
247 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100248 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700249 }
250
Ben Widawsky54d12522012-09-24 16:44:32 -0700251 return pte;
252}
253
Michel Thierry07749ef2015-03-16 16:00:54 +0000254static gen6_pte_t byt_pte_encode(dma_addr_t addr,
255 enum i915_cache_level level,
256 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700257{
Michel Thierry07749ef2015-03-16 16:00:54 +0000258 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700259 pte |= GEN6_PTE_ADDR_ENCODE(addr);
260
Akash Goel24f3a8c2014-06-17 10:59:42 +0530261 if (!(flags & PTE_READ_ONLY))
262 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700263
264 if (level != I915_CACHE_NONE)
265 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
266
267 return pte;
268}
269
Michel Thierry07749ef2015-03-16 16:00:54 +0000270static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
271 enum i915_cache_level level,
272 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700273{
Michel Thierry07749ef2015-03-16 16:00:54 +0000274 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700275 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700276
277 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700278 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700279
280 return pte;
281}
282
Michel Thierry07749ef2015-03-16 16:00:54 +0000283static gen6_pte_t iris_pte_encode(dma_addr_t addr,
284 enum i915_cache_level level,
285 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700286{
Michel Thierry07749ef2015-03-16 16:00:54 +0000287 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700288 pte |= HSW_PTE_ADDR_ENCODE(addr);
289
Chris Wilson651d7942013-08-08 14:41:10 +0100290 switch (level) {
291 case I915_CACHE_NONE:
292 break;
293 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000294 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100295 break;
296 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000297 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100298 break;
299 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700300
301 return pte;
302}
303
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300304static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000305{
306 struct device *device = &dev->pdev->dev;
307
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300308 p->page = alloc_page(GFP_KERNEL);
309 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000310 return -ENOMEM;
311
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 p->daddr = dma_map_page(device,
313 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314
315 if (dma_mapping_error(device, p->daddr)) {
316 __free_page(p->page);
317 return -EINVAL;
318 }
319
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300323static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
324{
325 if (WARN_ON(!p->page))
326 return;
327
328 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
329 __free_page(p->page);
330 memset(p, 0, sizeof(*p));
331}
332
Michel Thierryec565b32015-04-08 12:13:23 +0100333static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000334 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000335{
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300336 cleanup_page_dma(dev, &pt->base);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000337 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000338 kfree(pt);
339}
340
Michel Thierry5a8e9942015-04-08 12:13:25 +0100341static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100342 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100343{
344 gen8_pte_t *pt_vaddr, scratch_pte;
345 int i;
346
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300347 pt_vaddr = kmap_atomic(pt->base.page);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100348 scratch_pte = gen8_pte_encode(vm->scratch.addr,
349 I915_CACHE_LLC, true);
350
351 for (i = 0; i < GEN8_PTES; i++)
352 pt_vaddr[i] = scratch_pte;
353
354 if (!HAS_LLC(vm->dev))
355 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
356 kunmap_atomic(pt_vaddr);
357}
358
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300359static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000360{
Michel Thierryec565b32015-04-08 12:13:23 +0100361 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000362 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
363 GEN8_PTES : GEN6_PTES;
364 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000365
366 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
367 if (!pt)
368 return ERR_PTR(-ENOMEM);
369
Ben Widawsky678d96f2015-03-16 16:00:56 +0000370 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
371 GFP_KERNEL);
372
373 if (!pt->used_ptes)
374 goto fail_bitmap;
375
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300376 ret = setup_page_dma(dev, &pt->base);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000377 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300378 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000379
380 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000381
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300382fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000383 kfree(pt->used_ptes);
384fail_bitmap:
385 kfree(pt);
386
387 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000388}
389
Michel Thierrye5815a22015-04-08 12:13:32 +0100390static void unmap_and_free_pd(struct i915_page_directory *pd,
391 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000392{
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300393 if (pd->base.page) {
394 cleanup_page_dma(dev, &pd->base);
Michel Thierry33c88192015-04-08 12:13:33 +0100395 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000396 kfree(pd);
397 }
398}
399
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300400static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000401{
Michel Thierryec565b32015-04-08 12:13:23 +0100402 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100403 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000404
405 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
406 if (!pd)
407 return ERR_PTR(-ENOMEM);
408
Michel Thierry33c88192015-04-08 12:13:33 +0100409 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
410 sizeof(*pd->used_pdes), GFP_KERNEL);
411 if (!pd->used_pdes)
412 goto free_pd;
413
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300414 ret = setup_page_dma(dev, &pd->base);
Michel Thierry33c88192015-04-08 12:13:33 +0100415 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300416 goto free_bitmap;
Michel Thierrye5815a22015-04-08 12:13:32 +0100417
Ben Widawsky06fda602015-02-24 16:22:36 +0000418 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100419
Michel Thierry33c88192015-04-08 12:13:33 +0100420free_bitmap:
421 kfree(pd->used_pdes);
422free_pd:
423 kfree(pd);
424
425 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000426}
427
Ben Widawsky94e409c2013-11-04 22:29:36 -0800428/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100429static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100430 unsigned entry,
431 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800432{
John Harrisone85b26d2015-05-29 17:43:56 +0100433 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800434 int ret;
435
436 BUG_ON(entry >= 4);
437
John Harrison5fb9de12015-05-29 17:44:07 +0100438 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800439 if (ret)
440 return ret;
441
442 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
443 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100444 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800445 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
446 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100447 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800448 intel_ring_advance(ring);
449
450 return 0;
451}
452
Ben Widawskyeeb94882013-12-06 14:11:10 -0800453static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100454 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800455{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800456 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800457
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100458 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300459 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
460
John Harrisone85b26d2015-05-29 17:43:56 +0100461 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800462 if (ret)
463 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800464 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800465
Ben Widawskyeeb94882013-12-06 14:11:10 -0800466 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800467}
468
Ben Widawsky459108b2013-11-02 21:07:23 -0700469static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800470 uint64_t start,
471 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700472 bool use_scratch)
473{
474 struct i915_hw_ppgtt *ppgtt =
475 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000476 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800477 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
478 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
479 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800480 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700481 unsigned last_pte, i;
482
483 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
484 I915_CACHE_LLC, use_scratch);
485
486 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100487 struct i915_page_directory *pd;
488 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000489 struct page *page_table;
490
491 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
492 continue;
493
494 pd = ppgtt->pdp.page_directory[pdpe];
495
496 if (WARN_ON(!pd->page_table[pde]))
497 continue;
498
499 pt = pd->page_table[pde];
500
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300501 if (WARN_ON(!pt->base.page))
Ben Widawsky06fda602015-02-24 16:22:36 +0000502 continue;
503
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300504 page_table = pt->base.page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700505
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800506 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000507 if (last_pte > GEN8_PTES)
508 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700509
510 pt_vaddr = kmap_atomic(page_table);
511
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800512 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700513 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800514 num_entries--;
515 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700516
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300517 if (!HAS_LLC(ppgtt->base.dev))
518 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700519 kunmap_atomic(pt_vaddr);
520
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800521 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000522 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800523 pdpe++;
524 pde = 0;
525 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700526 }
527}
528
Ben Widawsky9df15b42013-11-02 21:07:24 -0700529static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
530 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800531 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530532 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700533{
534 struct i915_hw_ppgtt *ppgtt =
535 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000536 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800537 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
538 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
539 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700540 struct sg_page_iter sg_iter;
541
Chris Wilson6f1cc992013-12-31 15:50:31 +0000542 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700543
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800544 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000545 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800546 break;
547
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000548 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100549 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
550 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300551 struct page *page_table = pt->base.page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000552
553 pt_vaddr = kmap_atomic(page_table);
554 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800555
556 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000557 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
558 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000559 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300560 if (!HAS_LLC(ppgtt->base.dev))
561 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700562 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000563 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000564 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800565 pdpe++;
566 pde = 0;
567 }
568 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700569 }
570 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300571 if (pt_vaddr) {
572 if (!HAS_LLC(ppgtt->base.dev))
573 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000574 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300575 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700576}
577
Michel Thierry69876be2015-04-08 12:13:27 +0100578static void __gen8_do_map_pt(gen8_pde_t * const pde,
579 struct i915_page_table *pt,
580 struct drm_device *dev)
581{
582 gen8_pde_t entry =
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300583 gen8_pde_encode(dev, pt->base.daddr, I915_CACHE_LLC);
Michel Thierry69876be2015-04-08 12:13:27 +0100584 *pde = entry;
585}
586
587static void gen8_initialize_pd(struct i915_address_space *vm,
588 struct i915_page_directory *pd)
589{
590 struct i915_hw_ppgtt *ppgtt =
591 container_of(vm, struct i915_hw_ppgtt, base);
592 gen8_pde_t *page_directory;
593 struct i915_page_table *pt;
594 int i;
595
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300596 page_directory = kmap_atomic(pd->base.page);
Michel Thierry69876be2015-04-08 12:13:27 +0100597 pt = ppgtt->scratch_pt;
598 for (i = 0; i < I915_PDES; i++)
599 /* Map the PDE to the page table */
600 __gen8_do_map_pt(page_directory + i, pt, vm->dev);
601
602 if (!HAS_LLC(vm->dev))
603 drm_clflush_virt_range(page_directory, PAGE_SIZE);
Michel Thierrye5815a22015-04-08 12:13:32 +0100604 kunmap_atomic(page_directory);
605}
606
Michel Thierryec565b32015-04-08 12:13:23 +0100607static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800608{
609 int i;
610
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300611 if (!pd->base.page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800612 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800613
Michel Thierry33c88192015-04-08 12:13:33 +0100614 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000615 if (WARN_ON(!pd->page_table[i]))
616 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800617
Michel Thierry06dc68d2015-02-24 16:22:37 +0000618 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000619 pd->page_table[i] = NULL;
620 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000621}
622
Daniel Vetter061dd492015-04-14 17:35:13 +0200623static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800624{
Daniel Vetter061dd492015-04-14 17:35:13 +0200625 struct i915_hw_ppgtt *ppgtt =
626 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800627 int i;
628
Michel Thierry33c88192015-04-08 12:13:33 +0100629 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000630 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
631 continue;
632
Michel Thierry06dc68d2015-02-24 16:22:37 +0000633 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +0100634 unmap_and_free_pd(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800635 }
Michel Thierry69876be2015-04-08 12:13:27 +0100636
Michel Thierrye5815a22015-04-08 12:13:32 +0100637 unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100638 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800639}
640
Michel Thierryd7b26332015-04-08 12:13:34 +0100641/**
642 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
643 * @ppgtt: Master ppgtt structure.
644 * @pd: Page directory for this address range.
645 * @start: Starting virtual address to begin allocations.
646 * @length Size of the allocations.
647 * @new_pts: Bitmap set by function with new allocations. Likely used by the
648 * caller to free on error.
649 *
650 * Allocate the required number of page tables. Extremely similar to
651 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
652 * the page directory boundary (instead of the page directory pointer). That
653 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
654 * possible, and likely that the caller will need to use multiple calls of this
655 * function to achieve the appropriate allocation.
656 *
657 * Return: 0 if success; negative error code otherwise.
658 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100659static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
660 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100661 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100662 uint64_t length,
663 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000664{
Michel Thierrye5815a22015-04-08 12:13:32 +0100665 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100666 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100667 uint64_t temp;
668 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000669
Michel Thierryd7b26332015-04-08 12:13:34 +0100670 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
671 /* Don't reallocate page tables */
672 if (pt) {
673 /* Scratch is never allocated this way */
674 WARN_ON(pt == ppgtt->scratch_pt);
675 continue;
676 }
677
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300678 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100679 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000680 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100681
Michel Thierryd7b26332015-04-08 12:13:34 +0100682 gen8_initialize_pt(&ppgtt->base, pt);
683 pd->page_table[pde] = pt;
684 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000685 }
686
687 return 0;
688
689unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100690 for_each_set_bit(pde, new_pts, I915_PDES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100691 unmap_and_free_pt(pd->page_table[pde], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000692
693 return -ENOMEM;
694}
695
Michel Thierryd7b26332015-04-08 12:13:34 +0100696/**
697 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
698 * @ppgtt: Master ppgtt structure.
699 * @pdp: Page directory pointer for this address range.
700 * @start: Starting virtual address to begin allocations.
701 * @length Size of the allocations.
702 * @new_pds Bitmap set by function with new allocations. Likely used by the
703 * caller to free on error.
704 *
705 * Allocate the required number of page directories starting at the pde index of
706 * @start, and ending at the pde index @start + @length. This function will skip
707 * over already allocated page directories within the range, and only allocate
708 * new ones, setting the appropriate pointer within the pdp as well as the
709 * correct position in the bitmap @new_pds.
710 *
711 * The function will only allocate the pages within the range for a give page
712 * directory pointer. In other words, if @start + @length straddles a virtually
713 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
714 * required by the caller, This is not currently possible, and the BUG in the
715 * code will prevent it.
716 *
717 * Return: 0 if success; negative error code otherwise.
718 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100719static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
720 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100721 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100722 uint64_t length,
723 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800724{
Michel Thierrye5815a22015-04-08 12:13:32 +0100725 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100726 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100727 uint64_t temp;
728 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800729
Michel Thierryd7b26332015-04-08 12:13:34 +0100730 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
731
Michel Thierryd7b26332015-04-08 12:13:34 +0100732 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
733 if (pd)
734 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100735
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300736 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100737 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000738 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100739
Michel Thierryd7b26332015-04-08 12:13:34 +0100740 gen8_initialize_pd(&ppgtt->base, pd);
741 pdp->page_directory[pdpe] = pd;
742 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000743 }
744
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800745 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000746
747unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100748 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100749 unmap_and_free_pd(pdp->page_directory[pdpe], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000750
751 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800752}
753
Michel Thierryd7b26332015-04-08 12:13:34 +0100754static void
755free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
756{
757 int i;
758
759 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
760 kfree(new_pts[i]);
761 kfree(new_pts);
762 kfree(new_pds);
763}
764
765/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
766 * of these are based on the number of PDPEs in the system.
767 */
768static
769int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
770 unsigned long ***new_pts)
771{
772 int i;
773 unsigned long *pds;
774 unsigned long **pts;
775
776 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
777 if (!pds)
778 return -ENOMEM;
779
780 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
781 if (!pts) {
782 kfree(pds);
783 return -ENOMEM;
784 }
785
786 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
787 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
788 sizeof(unsigned long), GFP_KERNEL);
789 if (!pts[i])
790 goto err_out;
791 }
792
793 *new_pds = pds;
794 *new_pts = pts;
795
796 return 0;
797
798err_out:
799 free_gen8_temp_bitmaps(pds, pts);
800 return -ENOMEM;
801}
802
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300803/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
804 * the page table structures, we mark them dirty so that
805 * context switching/execlist queuing code takes extra steps
806 * to ensure that tlbs are flushed.
807 */
808static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
809{
810 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
811}
812
Michel Thierrye5815a22015-04-08 12:13:32 +0100813static int gen8_alloc_va_range(struct i915_address_space *vm,
814 uint64_t start,
815 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800816{
Michel Thierrye5815a22015-04-08 12:13:32 +0100817 struct i915_hw_ppgtt *ppgtt =
818 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100819 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100820 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100821 const uint64_t orig_start = start;
822 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100823 uint64_t temp;
824 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800825 int ret;
826
Michel Thierryd7b26332015-04-08 12:13:34 +0100827 /* Wrap is never okay since we can only represent 48b, and we don't
828 * actually use the other side of the canonical address space.
829 */
830 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300831 return -ENODEV;
832
833 if (WARN_ON(start + length > ppgtt->base.total))
834 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +0100835
836 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800837 if (ret)
838 return ret;
839
Michel Thierryd7b26332015-04-08 12:13:34 +0100840 /* Do the allocations first so we can easily bail out */
841 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
842 new_page_dirs);
843 if (ret) {
844 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
845 return ret;
846 }
847
848 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100849 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100850 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
851 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100852 if (ret)
853 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100854 }
855
Michel Thierry33c88192015-04-08 12:13:33 +0100856 start = orig_start;
857 length = orig_length;
858
Michel Thierryd7b26332015-04-08 12:13:34 +0100859 /* Allocations have completed successfully, so set the bitmaps, and do
860 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100861 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300862 gen8_pde_t *const page_directory = kmap_atomic(pd->base.page);
Michel Thierry33c88192015-04-08 12:13:33 +0100863 struct i915_page_table *pt;
864 uint64_t pd_len = gen8_clamp_pd(start, length);
865 uint64_t pd_start = start;
866 uint32_t pde;
867
Michel Thierryd7b26332015-04-08 12:13:34 +0100868 /* Every pd should be allocated, we just did that above. */
869 WARN_ON(!pd);
870
871 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
872 /* Same reasoning as pd */
873 WARN_ON(!pt);
874 WARN_ON(!pd_len);
875 WARN_ON(!gen8_pte_count(pd_start, pd_len));
876
877 /* Set our used ptes within the page table */
878 bitmap_set(pt->used_ptes,
879 gen8_pte_index(pd_start),
880 gen8_pte_count(pd_start, pd_len));
881
882 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100883 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100884
885 /* Map the PDE to the page table */
886 __gen8_do_map_pt(page_directory + pde, pt, vm->dev);
887
888 /* NB: We haven't yet mapped ptes to pages. At this
889 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100890 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100891
892 if (!HAS_LLC(vm->dev))
893 drm_clflush_virt_range(page_directory, PAGE_SIZE);
894
895 kunmap_atomic(page_directory);
896
Michel Thierry33c88192015-04-08 12:13:33 +0100897 set_bit(pdpe, ppgtt->pdp.used_pdpes);
898 }
899
Michel Thierryd7b26332015-04-08 12:13:34 +0100900 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300901 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000902 return 0;
903
904err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100905 while (pdpe--) {
906 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
907 unmap_and_free_pt(ppgtt->pdp.page_directory[pdpe]->page_table[temp], vm->dev);
908 }
909
910 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
911 unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe], vm->dev);
912
913 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300914 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800915 return ret;
916}
917
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100918/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800919 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
920 * with a net effect resembling a 2-level page table in normal x86 terms. Each
921 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
922 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800923 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800924 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200925static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -0800926{
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300927 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100928 if (IS_ERR(ppgtt->scratch_pt))
929 return PTR_ERR(ppgtt->scratch_pt);
930
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300931 ppgtt->scratch_pd = alloc_pd(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100932 if (IS_ERR(ppgtt->scratch_pd))
933 return PTR_ERR(ppgtt->scratch_pd);
934
Michel Thierry69876be2015-04-08 12:13:27 +0100935 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100936 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100937
Michel Thierryd7b26332015-04-08 12:13:34 +0100938 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200939 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +0100940 if (IS_ENABLED(CONFIG_X86_32))
941 /* While we have a proliferation of size_t variables
942 * we cannot represent the full ppgtt size on 32bit,
943 * so limit it to the same size as the GGTT (currently
944 * 2GiB).
945 */
946 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +0100947 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200948 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100949 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200950 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200951 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
952 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +0100953
954 ppgtt->switch_mm = gen8_mm_switch;
955
956 return 0;
957}
958
Ben Widawsky87d60b62013-12-06 14:11:29 -0800959static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
960{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800961 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100962 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000963 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800964 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100965 uint32_t pte, pde, temp;
966 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800967
Akash Goel24f3a8c2014-06-17 10:59:42 +0530968 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800969
Michel Thierry09942c62015-04-08 12:13:30 +0100970 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800971 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000972 gen6_pte_t *pt_vaddr;
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300973 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->base.daddr;
Michel Thierry09942c62015-04-08 12:13:30 +0100974 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800975 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
976
977 if (pd_entry != expected)
978 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
979 pde,
980 pd_entry,
981 expected);
982 seq_printf(m, "\tPDE: %x\n", pd_entry);
983
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300984 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->base.page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000985 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800986 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +0000987 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -0800988 (pte * PAGE_SIZE);
989 int i;
990 bool found = false;
991 for (i = 0; i < 4; i++)
992 if (pt_vaddr[pte + i] != scratch_pte)
993 found = true;
994 if (!found)
995 continue;
996
997 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
998 for (i = 0; i < 4; i++) {
999 if (pt_vaddr[pte + i] != scratch_pte)
1000 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1001 else
1002 seq_puts(m, " SCRATCH ");
1003 }
1004 seq_puts(m, "\n");
1005 }
1006 kunmap_atomic(pt_vaddr);
1007 }
1008}
1009
Ben Widawsky678d96f2015-03-16 16:00:56 +00001010/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001011static void gen6_write_pde(struct i915_page_directory *pd,
1012 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001013{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001014 /* Caller needs to make sure the write completes if necessary */
1015 struct i915_hw_ppgtt *ppgtt =
1016 container_of(pd, struct i915_hw_ppgtt, pd);
1017 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001018
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001019 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->base.daddr);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001020 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001021
Ben Widawsky678d96f2015-03-16 16:00:56 +00001022 writel(pd_entry, ppgtt->pd_addr + pde);
1023}
Ben Widawsky61973492013-04-08 18:43:54 -07001024
Ben Widawsky678d96f2015-03-16 16:00:56 +00001025/* Write all the page tables found in the ppgtt structure to incrementing page
1026 * directories. */
1027static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001028 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001029 uint32_t start, uint32_t length)
1030{
Michel Thierryec565b32015-04-08 12:13:23 +01001031 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001032 uint32_t pde, temp;
1033
1034 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1035 gen6_write_pde(pd, pde, pt);
1036
1037 /* Make sure write is complete before other code can use this page
1038 * table. Also require for WC mapped PTEs */
1039 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001040}
1041
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001042static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001043{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001044 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001045
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001046 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001047}
Ben Widawsky61973492013-04-08 18:43:54 -07001048
Ben Widawsky90252e52013-12-06 14:11:12 -08001049static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001050 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001051{
John Harrisone85b26d2015-05-29 17:43:56 +01001052 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001053 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001054
Ben Widawsky90252e52013-12-06 14:11:12 -08001055 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001056 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001057 if (ret)
1058 return ret;
1059
John Harrison5fb9de12015-05-29 17:44:07 +01001060 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001061 if (ret)
1062 return ret;
1063
1064 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1065 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1066 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1067 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1068 intel_ring_emit(ring, get_pd_offset(ppgtt));
1069 intel_ring_emit(ring, MI_NOOP);
1070 intel_ring_advance(ring);
1071
1072 return 0;
1073}
1074
Yu Zhang71ba2d62015-02-10 19:05:54 +08001075static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001076 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001077{
John Harrisone85b26d2015-05-29 17:43:56 +01001078 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001079 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1080
1081 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1082 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1083 return 0;
1084}
1085
Ben Widawsky48a10382013-12-06 14:11:11 -08001086static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001087 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001088{
John Harrisone85b26d2015-05-29 17:43:56 +01001089 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001090 int ret;
1091
Ben Widawsky48a10382013-12-06 14:11:11 -08001092 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001093 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001094 if (ret)
1095 return ret;
1096
John Harrison5fb9de12015-05-29 17:44:07 +01001097 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001098 if (ret)
1099 return ret;
1100
1101 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1102 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1103 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1104 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1105 intel_ring_emit(ring, get_pd_offset(ppgtt));
1106 intel_ring_emit(ring, MI_NOOP);
1107 intel_ring_advance(ring);
1108
Ben Widawsky90252e52013-12-06 14:11:12 -08001109 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1110 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001111 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001112 if (ret)
1113 return ret;
1114 }
1115
Ben Widawsky48a10382013-12-06 14:11:11 -08001116 return 0;
1117}
1118
Ben Widawskyeeb94882013-12-06 14:11:10 -08001119static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001120 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001121{
John Harrisone85b26d2015-05-29 17:43:56 +01001122 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001123 struct drm_device *dev = ppgtt->base.dev;
1124 struct drm_i915_private *dev_priv = dev->dev_private;
1125
Ben Widawsky48a10382013-12-06 14:11:11 -08001126
Ben Widawskyeeb94882013-12-06 14:11:10 -08001127 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1128 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1129
1130 POSTING_READ(RING_PP_DIR_DCLV(ring));
1131
1132 return 0;
1133}
1134
Daniel Vetter82460d92014-08-06 20:19:53 +02001135static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001136{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001137 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001138 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001139 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001140
1141 for_each_ring(ring, dev_priv, j) {
1142 I915_WRITE(RING_MODE_GEN7(ring),
1143 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001144 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001145}
1146
Daniel Vetter82460d92014-08-06 20:19:53 +02001147static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001148{
Jani Nikula50227e12014-03-31 14:27:21 +03001149 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001150 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001151 uint32_t ecochk, ecobits;
1152 int i;
1153
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001154 ecobits = I915_READ(GAC_ECO_BITS);
1155 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1156
1157 ecochk = I915_READ(GAM_ECOCHK);
1158 if (IS_HASWELL(dev)) {
1159 ecochk |= ECOCHK_PPGTT_WB_HSW;
1160 } else {
1161 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1162 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1163 }
1164 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001165
Ben Widawsky61973492013-04-08 18:43:54 -07001166 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001167 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001168 I915_WRITE(RING_MODE_GEN7(ring),
1169 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001170 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001171}
1172
Daniel Vetter82460d92014-08-06 20:19:53 +02001173static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001174{
Jani Nikula50227e12014-03-31 14:27:21 +03001175 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001176 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001177
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001178 ecobits = I915_READ(GAC_ECO_BITS);
1179 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1180 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001181
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001182 gab_ctl = I915_READ(GAB_CTL);
1183 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001184
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001185 ecochk = I915_READ(GAM_ECOCHK);
1186 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001187
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001188 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001189}
1190
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001191/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001192static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001193 uint64_t start,
1194 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001195 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001196{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001197 struct i915_hw_ppgtt *ppgtt =
1198 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001199 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001200 unsigned first_entry = start >> PAGE_SHIFT;
1201 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001202 unsigned act_pt = first_entry / GEN6_PTES;
1203 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001204 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001205
Akash Goel24f3a8c2014-06-17 10:59:42 +05301206 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001207
Daniel Vetter7bddb012012-02-09 17:15:47 +01001208 while (num_entries) {
1209 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001210 if (last_pte > GEN6_PTES)
1211 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001212
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001213 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->base.page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001214
1215 for (i = first_pte; i < last_pte; i++)
1216 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001217
1218 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001219
Daniel Vetter7bddb012012-02-09 17:15:47 +01001220 num_entries -= last_pte - first_pte;
1221 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001222 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001223 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001224}
1225
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001226static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001227 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001228 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301229 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001230{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001231 struct i915_hw_ppgtt *ppgtt =
1232 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001233 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001234 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001235 unsigned act_pt = first_entry / GEN6_PTES;
1236 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001237 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001238
Chris Wilsoncc797142013-12-31 15:50:30 +00001239 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001240 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001241 if (pt_vaddr == NULL)
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001242 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->base.page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001243
Chris Wilsoncc797142013-12-31 15:50:30 +00001244 pt_vaddr[act_pte] =
1245 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301246 cache_level, true, flags);
1247
Michel Thierry07749ef2015-03-16 16:00:54 +00001248 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001249 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001250 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001251 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001252 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001253 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001254 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001255 if (pt_vaddr)
1256 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001257}
1258
Michel Thierry4933d512015-03-24 15:46:22 +00001259static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001260 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001261{
1262 gen6_pte_t *pt_vaddr, scratch_pte;
1263 int i;
1264
1265 WARN_ON(vm->scratch.addr == 0);
1266
1267 scratch_pte = vm->pte_encode(vm->scratch.addr,
1268 I915_CACHE_LLC, true, 0);
1269
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001270 pt_vaddr = kmap_atomic(pt->base.page);
Michel Thierry4933d512015-03-24 15:46:22 +00001271
1272 for (i = 0; i < GEN6_PTES; i++)
1273 pt_vaddr[i] = scratch_pte;
1274
1275 kunmap_atomic(pt_vaddr);
1276}
1277
Ben Widawsky678d96f2015-03-16 16:00:56 +00001278static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001279 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001280{
Michel Thierry4933d512015-03-24 15:46:22 +00001281 DECLARE_BITMAP(new_page_tables, I915_PDES);
1282 struct drm_device *dev = vm->dev;
1283 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001284 struct i915_hw_ppgtt *ppgtt =
1285 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001286 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001287 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001288 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001289 int ret;
1290
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001291 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1292 return -ENODEV;
1293
1294 start = start_save = start_in;
1295 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001296
1297 bitmap_zero(new_page_tables, I915_PDES);
1298
1299 /* The allocation is done in two stages so that we can bail out with
1300 * minimal amount of pain. The first stage finds new page tables that
1301 * need allocation. The second stage marks use ptes within the page
1302 * tables.
1303 */
1304 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1305 if (pt != ppgtt->scratch_pt) {
1306 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1307 continue;
1308 }
1309
1310 /* We've already allocated a page table */
1311 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1312
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001313 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001314 if (IS_ERR(pt)) {
1315 ret = PTR_ERR(pt);
1316 goto unwind_out;
1317 }
1318
1319 gen6_initialize_pt(vm, pt);
1320
1321 ppgtt->pd.page_table[pde] = pt;
1322 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001323 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001324 }
1325
1326 start = start_save;
1327 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001328
1329 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1330 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1331
1332 bitmap_zero(tmp_bitmap, GEN6_PTES);
1333 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1334 gen6_pte_count(start, length));
1335
Michel Thierry4933d512015-03-24 15:46:22 +00001336 if (test_and_clear_bit(pde, new_page_tables))
1337 gen6_write_pde(&ppgtt->pd, pde, pt);
1338
Michel Thierry72744cb2015-03-24 15:46:23 +00001339 trace_i915_page_table_entry_map(vm, pde, pt,
1340 gen6_pte_index(start),
1341 gen6_pte_count(start, length),
1342 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001343 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001344 GEN6_PTES);
1345 }
1346
Michel Thierry4933d512015-03-24 15:46:22 +00001347 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1348
1349 /* Make sure write is complete before other code can use this page
1350 * table. Also require for WC mapped PTEs */
1351 readl(dev_priv->gtt.gsm);
1352
Ben Widawsky563222a2015-03-19 12:53:28 +00001353 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001354 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001355
1356unwind_out:
1357 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001358 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001359
1360 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1361 unmap_and_free_pt(pt, vm->dev);
1362 }
1363
1364 mark_tlbs_dirty(ppgtt);
1365 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001366}
1367
Daniel Vetter061dd492015-04-14 17:35:13 +02001368static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001369{
Daniel Vetter061dd492015-04-14 17:35:13 +02001370 struct i915_hw_ppgtt *ppgtt =
1371 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001372 struct i915_page_table *pt;
1373 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001374
Daniel Vetter061dd492015-04-14 17:35:13 +02001375
1376 drm_mm_remove_node(&ppgtt->node);
1377
Michel Thierry09942c62015-04-08 12:13:30 +01001378 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001379 if (pt != ppgtt->scratch_pt)
Michel Thierry09942c62015-04-08 12:13:30 +01001380 unmap_and_free_pt(pt, ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001381 }
1382
1383 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +01001384 unmap_and_free_pd(&ppgtt->pd, ppgtt->base.dev);
Daniel Vetter3440d262013-01-24 13:49:56 -08001385}
1386
Ben Widawskyb1465202014-02-19 22:05:49 -08001387static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001388{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001389 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001390 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001391 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001392 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001393
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001394 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1395 * allocator works in address space sizes, so it's multiplied by page
1396 * size. We allocate at the top of the GTT to avoid fragmentation.
1397 */
1398 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001399 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001400 if (IS_ERR(ppgtt->scratch_pt))
1401 return PTR_ERR(ppgtt->scratch_pt);
1402
1403 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1404
Ben Widawskye3cc1992013-12-06 14:11:08 -08001405alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001406 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1407 &ppgtt->node, GEN6_PD_SIZE,
1408 GEN6_PD_ALIGN, 0,
1409 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001410 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001411 if (ret == -ENOSPC && !retried) {
1412 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1413 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001414 I915_CACHE_NONE,
1415 0, dev_priv->gtt.base.total,
1416 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001417 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001418 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001419
1420 retried = true;
1421 goto alloc;
1422 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001423
Ben Widawskyc8c26622015-01-22 17:01:25 +00001424 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001425 goto err_out;
1426
Ben Widawskyc8c26622015-01-22 17:01:25 +00001427
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001428 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1429 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001430
Ben Widawskyc8c26622015-01-22 17:01:25 +00001431 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001432
1433err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001434 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001435 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001436}
1437
Ben Widawskyb1465202014-02-19 22:05:49 -08001438static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1439{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001440 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001441}
1442
Michel Thierry4933d512015-03-24 15:46:22 +00001443static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1444 uint64_t start, uint64_t length)
1445{
Michel Thierryec565b32015-04-08 12:13:23 +01001446 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001447 uint32_t pde, temp;
1448
1449 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1450 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1451}
1452
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001453static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001454{
1455 struct drm_device *dev = ppgtt->base.dev;
1456 struct drm_i915_private *dev_priv = dev->dev_private;
1457 int ret;
1458
1459 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001460 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001461 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001462 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001463 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001464 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001465 ppgtt->switch_mm = gen7_mm_switch;
1466 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001467 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001468
Yu Zhang71ba2d62015-02-10 19:05:54 +08001469 if (intel_vgpu_active(dev))
1470 ppgtt->switch_mm = vgpu_mm_switch;
1471
Ben Widawskyb1465202014-02-19 22:05:49 -08001472 ret = gen6_ppgtt_alloc(ppgtt);
1473 if (ret)
1474 return ret;
1475
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001476 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001477 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1478 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001479 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1480 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001481 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001482 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001483 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001484 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001485
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001486 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001487 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001488
Ben Widawsky678d96f2015-03-16 16:00:56 +00001489 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001490 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001491
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001492 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001493
Ben Widawsky678d96f2015-03-16 16:00:56 +00001494 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1495
Thierry Reding440fd522015-01-23 09:05:06 +01001496 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001497 ppgtt->node.size >> 20,
1498 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001499
Daniel Vetterfa76da32014-08-06 20:19:54 +02001500 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001501 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001502
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001503 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001504}
1505
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001506static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001507{
1508 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001509
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001510 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001511 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001512
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001513 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001514 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001515 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001516 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001517}
1518int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1519{
1520 struct drm_i915_private *dev_priv = dev->dev_private;
1521 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001522
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001523 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001524 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001525 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001526 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1527 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001528 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001529 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001530
1531 return ret;
1532}
1533
Daniel Vetter82460d92014-08-06 20:19:53 +02001534int i915_ppgtt_init_hw(struct drm_device *dev)
1535{
Thomas Daniel671b50132014-08-20 16:24:50 +01001536 /* In the case of execlists, PPGTT is enabled by the context descriptor
1537 * and the PDPs are contained within the context itself. We don't
1538 * need to do anything here. */
1539 if (i915.enable_execlists)
1540 return 0;
1541
Daniel Vetter82460d92014-08-06 20:19:53 +02001542 if (!USES_PPGTT(dev))
1543 return 0;
1544
1545 if (IS_GEN6(dev))
1546 gen6_ppgtt_enable(dev);
1547 else if (IS_GEN7(dev))
1548 gen7_ppgtt_enable(dev);
1549 else if (INTEL_INFO(dev)->gen >= 8)
1550 gen8_ppgtt_enable(dev);
1551 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001552 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001553
John Harrison4ad2fd82015-06-18 13:11:20 +01001554 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001555}
John Harrison4ad2fd82015-06-18 13:11:20 +01001556
John Harrisonb3dd6b92015-05-29 17:43:40 +01001557int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001558{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001559 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001560 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1561
1562 if (i915.enable_execlists)
1563 return 0;
1564
1565 if (!ppgtt)
1566 return 0;
1567
John Harrisone85b26d2015-05-29 17:43:56 +01001568 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001569}
1570
Daniel Vetter4d884702014-08-06 15:04:47 +02001571struct i915_hw_ppgtt *
1572i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1573{
1574 struct i915_hw_ppgtt *ppgtt;
1575 int ret;
1576
1577 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1578 if (!ppgtt)
1579 return ERR_PTR(-ENOMEM);
1580
1581 ret = i915_ppgtt_init(dev, ppgtt);
1582 if (ret) {
1583 kfree(ppgtt);
1584 return ERR_PTR(ret);
1585 }
1586
1587 ppgtt->file_priv = fpriv;
1588
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001589 trace_i915_ppgtt_create(&ppgtt->base);
1590
Daniel Vetter4d884702014-08-06 15:04:47 +02001591 return ppgtt;
1592}
1593
Daniel Vetteree960be2014-08-06 15:04:45 +02001594void i915_ppgtt_release(struct kref *kref)
1595{
1596 struct i915_hw_ppgtt *ppgtt =
1597 container_of(kref, struct i915_hw_ppgtt, ref);
1598
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001599 trace_i915_ppgtt_release(&ppgtt->base);
1600
Daniel Vetteree960be2014-08-06 15:04:45 +02001601 /* vmas should already be unbound */
1602 WARN_ON(!list_empty(&ppgtt->base.active_list));
1603 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1604
Daniel Vetter19dd1202014-08-06 15:04:55 +02001605 list_del(&ppgtt->base.global_link);
1606 drm_mm_takedown(&ppgtt->base.mm);
1607
Daniel Vetteree960be2014-08-06 15:04:45 +02001608 ppgtt->base.cleanup(&ppgtt->base);
1609 kfree(ppgtt);
1610}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001611
Ben Widawskya81cc002013-01-18 12:30:31 -08001612extern int intel_iommu_gfx_mapped;
1613/* Certain Gen5 chipsets require require idling the GPU before
1614 * unmapping anything from the GTT when VT-d is enabled.
1615 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001616static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001617{
1618#ifdef CONFIG_INTEL_IOMMU
1619 /* Query intel_iommu to see if we need the workaround. Presumably that
1620 * was loaded first.
1621 */
1622 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1623 return true;
1624#endif
1625 return false;
1626}
1627
Ben Widawsky5c042282011-10-17 15:51:55 -07001628static bool do_idling(struct drm_i915_private *dev_priv)
1629{
1630 bool ret = dev_priv->mm.interruptible;
1631
Ben Widawskya81cc002013-01-18 12:30:31 -08001632 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001633 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001634 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001635 DRM_ERROR("Couldn't idle GPU\n");
1636 /* Wait a bit, in hopes it avoids the hang */
1637 udelay(10);
1638 }
1639 }
1640
1641 return ret;
1642}
1643
1644static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1645{
Ben Widawskya81cc002013-01-18 12:30:31 -08001646 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001647 dev_priv->mm.interruptible = interruptible;
1648}
1649
Ben Widawsky828c7902013-10-16 09:21:30 -07001650void i915_check_and_clear_faults(struct drm_device *dev)
1651{
1652 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001653 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001654 int i;
1655
1656 if (INTEL_INFO(dev)->gen < 6)
1657 return;
1658
1659 for_each_ring(ring, dev_priv, i) {
1660 u32 fault_reg;
1661 fault_reg = I915_READ(RING_FAULT_REG(ring));
1662 if (fault_reg & RING_FAULT_VALID) {
1663 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001664 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001665 "\tAddress space: %s\n"
1666 "\tSource ID: %d\n"
1667 "\tType: %d\n",
1668 fault_reg & PAGE_MASK,
1669 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1670 RING_FAULT_SRCID(fault_reg),
1671 RING_FAULT_FAULT_TYPE(fault_reg));
1672 I915_WRITE(RING_FAULT_REG(ring),
1673 fault_reg & ~RING_FAULT_VALID);
1674 }
1675 }
1676 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1677}
1678
Chris Wilson91e56492014-09-25 10:13:12 +01001679static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1680{
1681 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1682 intel_gtt_chipset_flush();
1683 } else {
1684 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1685 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1686 }
1687}
1688
Ben Widawsky828c7902013-10-16 09:21:30 -07001689void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1690{
1691 struct drm_i915_private *dev_priv = dev->dev_private;
1692
1693 /* Don't bother messing with faults pre GEN6 as we have little
1694 * documentation supporting that it's a good idea.
1695 */
1696 if (INTEL_INFO(dev)->gen < 6)
1697 return;
1698
1699 i915_check_and_clear_faults(dev);
1700
1701 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001702 dev_priv->gtt.base.start,
1703 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001704 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001705
1706 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001707}
1708
Daniel Vetter74163902012-02-15 23:50:21 +01001709int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001710{
Chris Wilson9da3da62012-06-01 15:20:22 +01001711 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001712 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001713
1714 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1715 obj->pages->sgl, obj->pages->nents,
1716 PCI_DMA_BIDIRECTIONAL))
1717 return -ENOSPC;
1718
1719 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001720}
1721
Daniel Vetter2c642b02015-04-14 17:35:26 +02001722static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001723{
1724#ifdef writeq
1725 writeq(pte, addr);
1726#else
1727 iowrite32((u32)pte, addr);
1728 iowrite32(pte >> 32, addr + 4);
1729#endif
1730}
1731
1732static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1733 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001734 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301735 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001736{
1737 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001738 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001739 gen8_pte_t __iomem *gtt_entries =
1740 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001741 int i = 0;
1742 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001743 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001744
1745 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1746 addr = sg_dma_address(sg_iter.sg) +
1747 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1748 gen8_set_pte(&gtt_entries[i],
1749 gen8_pte_encode(addr, level, true));
1750 i++;
1751 }
1752
1753 /*
1754 * XXX: This serves as a posting read to make sure that the PTE has
1755 * actually been updated. There is some concern that even though
1756 * registers and PTEs are within the same BAR that they are potentially
1757 * of NUMA access patterns. Therefore, even with the way we assume
1758 * hardware should work, we must keep this posting read for paranoia.
1759 */
1760 if (i != 0)
1761 WARN_ON(readq(&gtt_entries[i-1])
1762 != gen8_pte_encode(addr, level, true));
1763
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001764 /* This next bit makes the above posting read even more important. We
1765 * want to flush the TLBs only after we're certain all the PTE updates
1766 * have finished.
1767 */
1768 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1769 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001770}
1771
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001772/*
1773 * Binds an object into the global gtt with the specified cache level. The object
1774 * will be accessible to the GPU via commands whose operands reference offsets
1775 * within the global GTT as well as accessible by the GPU through the GMADR
1776 * mapped BAR (dev_priv->mm.gtt->gtt).
1777 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001778static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001779 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001780 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301781 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001782{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001783 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001784 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001785 gen6_pte_t __iomem *gtt_entries =
1786 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001787 int i = 0;
1788 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001789 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001790
Imre Deak6e995e22013-02-18 19:28:04 +02001791 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001792 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301793 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001794 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001795 }
1796
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001797 /* XXX: This serves as a posting read to make sure that the PTE has
1798 * actually been updated. There is some concern that even though
1799 * registers and PTEs are within the same BAR that they are potentially
1800 * of NUMA access patterns. Therefore, even with the way we assume
1801 * hardware should work, we must keep this posting read for paranoia.
1802 */
Pavel Machek57007df2014-07-28 13:20:58 +02001803 if (i != 0) {
1804 unsigned long gtt = readl(&gtt_entries[i-1]);
1805 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1806 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001807
1808 /* This next bit makes the above posting read even more important. We
1809 * want to flush the TLBs only after we're certain all the PTE updates
1810 * have finished.
1811 */
1812 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1813 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001814}
1815
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001816static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001817 uint64_t start,
1818 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001819 bool use_scratch)
1820{
1821 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001822 unsigned first_entry = start >> PAGE_SHIFT;
1823 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001824 gen8_pte_t scratch_pte, __iomem *gtt_base =
1825 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001826 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1827 int i;
1828
1829 if (WARN(num_entries > max_entries,
1830 "First entry = %d; Num entries = %d (max=%d)\n",
1831 first_entry, num_entries, max_entries))
1832 num_entries = max_entries;
1833
1834 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1835 I915_CACHE_LLC,
1836 use_scratch);
1837 for (i = 0; i < num_entries; i++)
1838 gen8_set_pte(&gtt_base[i], scratch_pte);
1839 readl(gtt_base);
1840}
1841
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001842static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001843 uint64_t start,
1844 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001845 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001846{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001847 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001848 unsigned first_entry = start >> PAGE_SHIFT;
1849 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001850 gen6_pte_t scratch_pte, __iomem *gtt_base =
1851 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001852 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001853 int i;
1854
1855 if (WARN(num_entries > max_entries,
1856 "First entry = %d; Num entries = %d (max=%d)\n",
1857 first_entry, num_entries, max_entries))
1858 num_entries = max_entries;
1859
Akash Goel24f3a8c2014-06-17 10:59:42 +05301860 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001861
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001862 for (i = 0; i < num_entries; i++)
1863 iowrite32(scratch_pte, &gtt_base[i]);
1864 readl(gtt_base);
1865}
1866
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001867static void i915_ggtt_insert_entries(struct i915_address_space *vm,
1868 struct sg_table *pages,
1869 uint64_t start,
1870 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001871{
1872 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1873 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1874
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001875 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001876
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001877}
1878
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001879static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001880 uint64_t start,
1881 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001882 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001883{
Ben Widawsky782f1492014-02-20 11:50:33 -08001884 unsigned first_entry = start >> PAGE_SHIFT;
1885 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001886 intel_gtt_clear_range(first_entry, num_entries);
1887}
1888
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001889static int ggtt_bind_vma(struct i915_vma *vma,
1890 enum i915_cache_level cache_level,
1891 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001892{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001893 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001894 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001895 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001896 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001897 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001898 int ret;
1899
1900 ret = i915_get_ggtt_vma_pages(vma);
1901 if (ret)
1902 return ret;
1903 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001904
Akash Goel24f3a8c2014-06-17 10:59:42 +05301905 /* Currently applicable only to VLV */
1906 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001907 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301908
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001909
Ben Widawsky6f65e292013-12-06 14:10:56 -08001910 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07001911 vma->vm->insert_entries(vma->vm, pages,
1912 vma->node.start,
1913 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001914 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001915
Daniel Vetter08755462015-04-20 09:04:05 -07001916 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001917 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001918 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001919 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001920 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001921 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001922
1923 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001924}
1925
1926static void ggtt_unbind_vma(struct i915_vma *vma)
1927{
1928 struct drm_device *dev = vma->vm->dev;
1929 struct drm_i915_private *dev_priv = dev->dev_private;
1930 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001931 const uint64_t size = min_t(uint64_t,
1932 obj->base.size,
1933 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001934
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001935 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001936 vma->vm->clear_range(vma->vm,
1937 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001938 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001939 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001940 }
1941
Daniel Vetter08755462015-04-20 09:04:05 -07001942 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001943 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001944
Ben Widawsky6f65e292013-12-06 14:10:56 -08001945 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001946 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001947 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001948 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001949 }
Daniel Vetter74163902012-02-15 23:50:21 +01001950}
1951
1952void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1953{
Ben Widawsky5c042282011-10-17 15:51:55 -07001954 struct drm_device *dev = obj->base.dev;
1955 struct drm_i915_private *dev_priv = dev->dev_private;
1956 bool interruptible;
1957
1958 interruptible = do_idling(dev_priv);
1959
Chris Wilson9da3da62012-06-01 15:20:22 +01001960 if (!obj->has_dma_mapping)
1961 dma_unmap_sg(&dev->pdev->dev,
1962 obj->pages->sgl, obj->pages->nents,
1963 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001964
1965 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001966}
Daniel Vetter644ec022012-03-26 09:45:40 +02001967
Chris Wilson42d6ab42012-07-26 11:49:32 +01001968static void i915_gtt_color_adjust(struct drm_mm_node *node,
1969 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001970 u64 *start,
1971 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001972{
1973 if (node->color != color)
1974 *start += 4096;
1975
1976 if (!list_empty(&node->node_list)) {
1977 node = list_entry(node->node_list.next,
1978 struct drm_mm_node,
1979 node_list);
1980 if (node->allocated && node->color != color)
1981 *end -= 4096;
1982 }
1983}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001984
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001985static int i915_gem_setup_global_gtt(struct drm_device *dev,
1986 unsigned long start,
1987 unsigned long mappable_end,
1988 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001989{
Ben Widawskye78891c2013-01-25 16:41:04 -08001990 /* Let GEM Manage all of the aperture.
1991 *
1992 * However, leave one page at the end still bound to the scratch page.
1993 * There are a number of places where the hardware apparently prefetches
1994 * past the end of the object, and we've seen multiple hangs with the
1995 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1996 * aperture. One page should be enough to keep any prefetching inside
1997 * of the aperture.
1998 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001999 struct drm_i915_private *dev_priv = dev->dev_private;
2000 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002001 struct drm_mm_node *entry;
2002 struct drm_i915_gem_object *obj;
2003 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002004 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002005
Ben Widawsky35451cb2013-01-17 12:45:13 -08002006 BUG_ON(mappable_end > end);
2007
Chris Wilsoned2f3452012-11-15 11:32:19 +00002008 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002009 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002010
2011 dev_priv->gtt.base.start = start;
2012 dev_priv->gtt.base.total = end - start;
2013
2014 if (intel_vgpu_active(dev)) {
2015 ret = intel_vgt_balloon(dev);
2016 if (ret)
2017 return ret;
2018 }
2019
Chris Wilson42d6ab42012-07-26 11:49:32 +01002020 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002021 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002022
Chris Wilsoned2f3452012-11-15 11:32:19 +00002023 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002024 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002025 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002026
Ben Widawskyedd41a82013-07-05 14:41:05 -07002027 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002028 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002029
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002030 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002031 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002032 if (ret) {
2033 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2034 return ret;
2035 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002036 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002037 }
2038
Chris Wilsoned2f3452012-11-15 11:32:19 +00002039 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002040 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002041 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2042 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002043 ggtt_vm->clear_range(ggtt_vm, hole_start,
2044 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002045 }
2046
2047 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002048 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002049
Daniel Vetterfa76da32014-08-06 20:19:54 +02002050 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2051 struct i915_hw_ppgtt *ppgtt;
2052
2053 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2054 if (!ppgtt)
2055 return -ENOMEM;
2056
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002057 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002058 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002059 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002060 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002061 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002062 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002063
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002064 if (ppgtt->base.allocate_va_range)
2065 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2066 ppgtt->base.total);
2067 if (ret) {
2068 ppgtt->base.cleanup(&ppgtt->base);
2069 kfree(ppgtt);
2070 return ret;
2071 }
2072
2073 ppgtt->base.clear_range(&ppgtt->base,
2074 ppgtt->base.start,
2075 ppgtt->base.total,
2076 true);
2077
Daniel Vetterfa76da32014-08-06 20:19:54 +02002078 dev_priv->mm.aliasing_ppgtt = ppgtt;
2079 }
2080
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002081 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002082}
2083
Ben Widawskyd7e50082012-12-18 10:31:25 -08002084void i915_gem_init_global_gtt(struct drm_device *dev)
2085{
2086 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002087 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002088
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002089 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002090 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002091
Ben Widawskye78891c2013-01-25 16:41:04 -08002092 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002093}
2094
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002095void i915_global_gtt_cleanup(struct drm_device *dev)
2096{
2097 struct drm_i915_private *dev_priv = dev->dev_private;
2098 struct i915_address_space *vm = &dev_priv->gtt.base;
2099
Daniel Vetter70e32542014-08-06 15:04:57 +02002100 if (dev_priv->mm.aliasing_ppgtt) {
2101 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2102
2103 ppgtt->base.cleanup(&ppgtt->base);
2104 }
2105
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002106 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002107 if (intel_vgpu_active(dev))
2108 intel_vgt_deballoon();
2109
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002110 drm_mm_takedown(&vm->mm);
2111 list_del(&vm->global_link);
2112 }
2113
2114 vm->cleanup(vm);
2115}
Daniel Vetter70e32542014-08-06 15:04:57 +02002116
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002117static int setup_scratch_page(struct drm_device *dev)
2118{
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 struct page *page;
2121 dma_addr_t dma_addr;
2122
2123 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2124 if (page == NULL)
2125 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002126 set_pages_uc(page, 1);
2127
2128#ifdef CONFIG_INTEL_IOMMU
2129 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2130 PCI_DMA_BIDIRECTIONAL);
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002131 if (pci_dma_mapping_error(dev->pdev, dma_addr)) {
2132 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002133 return -EINVAL;
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002134 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002135#else
2136 dma_addr = page_to_phys(page);
2137#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002138 dev_priv->gtt.base.scratch.page = page;
2139 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002140
2141 return 0;
2142}
2143
2144static void teardown_scratch_page(struct drm_device *dev)
2145{
2146 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002147 struct page *page = dev_priv->gtt.base.scratch.page;
2148
2149 set_pages_wb(page, 1);
2150 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002151 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002152 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002153}
2154
Daniel Vetter2c642b02015-04-14 17:35:26 +02002155static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002156{
2157 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2158 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2159 return snb_gmch_ctl << 20;
2160}
2161
Daniel Vetter2c642b02015-04-14 17:35:26 +02002162static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002163{
2164 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2165 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2166 if (bdw_gmch_ctl)
2167 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002168
2169#ifdef CONFIG_X86_32
2170 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2171 if (bdw_gmch_ctl > 4)
2172 bdw_gmch_ctl = 4;
2173#endif
2174
Ben Widawsky9459d252013-11-03 16:53:55 -08002175 return bdw_gmch_ctl << 20;
2176}
2177
Daniel Vetter2c642b02015-04-14 17:35:26 +02002178static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002179{
2180 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2181 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2182
2183 if (gmch_ctrl)
2184 return 1 << (20 + gmch_ctrl);
2185
2186 return 0;
2187}
2188
Daniel Vetter2c642b02015-04-14 17:35:26 +02002189static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002190{
2191 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2192 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2193 return snb_gmch_ctl << 25; /* 32 MB units */
2194}
2195
Daniel Vetter2c642b02015-04-14 17:35:26 +02002196static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002197{
2198 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2199 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2200 return bdw_gmch_ctl << 25; /* 32 MB units */
2201}
2202
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002203static size_t chv_get_stolen_size(u16 gmch_ctrl)
2204{
2205 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2206 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2207
2208 /*
2209 * 0x0 to 0x10: 32MB increments starting at 0MB
2210 * 0x11 to 0x16: 4MB increments starting at 8MB
2211 * 0x17 to 0x1d: 4MB increments start at 36MB
2212 */
2213 if (gmch_ctrl < 0x11)
2214 return gmch_ctrl << 25;
2215 else if (gmch_ctrl < 0x17)
2216 return (gmch_ctrl - 0x11 + 2) << 22;
2217 else
2218 return (gmch_ctrl - 0x17 + 9) << 22;
2219}
2220
Damien Lespiau66375012014-01-09 18:02:46 +00002221static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2222{
2223 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2224 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2225
2226 if (gen9_gmch_ctl < 0xf0)
2227 return gen9_gmch_ctl << 25; /* 32 MB units */
2228 else
2229 /* 4MB increments starting at 0xf0 for 4MB */
2230 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2231}
2232
Ben Widawsky63340132013-11-04 19:32:22 -08002233static int ggtt_probe_common(struct drm_device *dev,
2234 size_t gtt_size)
2235{
2236 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002237 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002238 int ret;
2239
2240 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002241 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002242 (pci_resource_len(dev->pdev, 0) / 2);
2243
Imre Deak2a073f892015-03-27 13:07:33 +02002244 /*
2245 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2246 * dropped. For WC mappings in general we have 64 byte burst writes
2247 * when the WC buffer is flushed, so we can't use it, but have to
2248 * resort to an uncached mapping. The WC issue is easily caught by the
2249 * readback check when writing GTT PTE entries.
2250 */
2251 if (IS_BROXTON(dev))
2252 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2253 else
2254 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002255 if (!dev_priv->gtt.gsm) {
2256 DRM_ERROR("Failed to map the gtt page table\n");
2257 return -ENOMEM;
2258 }
2259
2260 ret = setup_scratch_page(dev);
2261 if (ret) {
2262 DRM_ERROR("Scratch setup failed\n");
2263 /* iounmap will also get called at remove, but meh */
2264 iounmap(dev_priv->gtt.gsm);
2265 }
2266
2267 return ret;
2268}
2269
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002270/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2271 * bits. When using advanced contexts each context stores its own PAT, but
2272 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002273static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002274{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002275 uint64_t pat;
2276
2277 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2278 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2279 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2280 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2281 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2282 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2283 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2284 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2285
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002286 if (!USES_PPGTT(dev_priv->dev))
2287 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2288 * so RTL will always use the value corresponding to
2289 * pat_sel = 000".
2290 * So let's disable cache for GGTT to avoid screen corruptions.
2291 * MOCS still can be used though.
2292 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2293 * before this patch, i.e. the same uncached + snooping access
2294 * like on gen6/7 seems to be in effect.
2295 * - So this just fixes blitter/render access. Again it looks
2296 * like it's not just uncached access, but uncached + snooping.
2297 * So we can still hold onto all our assumptions wrt cpu
2298 * clflushing on LLC machines.
2299 */
2300 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2301
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002302 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2303 * write would work. */
2304 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2305 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2306}
2307
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002308static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2309{
2310 uint64_t pat;
2311
2312 /*
2313 * Map WB on BDW to snooped on CHV.
2314 *
2315 * Only the snoop bit has meaning for CHV, the rest is
2316 * ignored.
2317 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002318 * The hardware will never snoop for certain types of accesses:
2319 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2320 * - PPGTT page tables
2321 * - some other special cycles
2322 *
2323 * As with BDW, we also need to consider the following for GT accesses:
2324 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2325 * so RTL will always use the value corresponding to
2326 * pat_sel = 000".
2327 * Which means we must set the snoop bit in PAT entry 0
2328 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002329 */
2330 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2331 GEN8_PPAT(1, 0) |
2332 GEN8_PPAT(2, 0) |
2333 GEN8_PPAT(3, 0) |
2334 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2335 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2336 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2337 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2338
2339 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2340 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2341}
2342
Ben Widawsky63340132013-11-04 19:32:22 -08002343static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002344 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002345 size_t *stolen,
2346 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002347 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002348{
2349 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002350 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002351 u16 snb_gmch_ctl;
2352 int ret;
2353
2354 /* TODO: We're not aware of mappable constraints on gen8 yet */
2355 *mappable_base = pci_resource_start(dev->pdev, 2);
2356 *mappable_end = pci_resource_len(dev->pdev, 2);
2357
2358 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2359 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2360
2361 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2362
Damien Lespiau66375012014-01-09 18:02:46 +00002363 if (INTEL_INFO(dev)->gen >= 9) {
2364 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2365 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2366 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002367 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2368 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2369 } else {
2370 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2371 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2372 }
Ben Widawsky63340132013-11-04 19:32:22 -08002373
Michel Thierry07749ef2015-03-16 16:00:54 +00002374 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002375
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002376 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002377 chv_setup_private_ppat(dev_priv);
2378 else
2379 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002380
Ben Widawsky63340132013-11-04 19:32:22 -08002381 ret = ggtt_probe_common(dev, gtt_size);
2382
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002383 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2384 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002385 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2386 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002387
2388 return ret;
2389}
2390
Ben Widawskybaa09f52013-01-24 13:49:57 -08002391static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002392 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002393 size_t *stolen,
2394 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002395 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002396{
2397 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002398 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002399 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002400 int ret;
2401
Ben Widawsky41907dd2013-02-08 11:32:47 -08002402 *mappable_base = pci_resource_start(dev->pdev, 2);
2403 *mappable_end = pci_resource_len(dev->pdev, 2);
2404
Ben Widawskybaa09f52013-01-24 13:49:57 -08002405 /* 64/512MB is the current min/max we actually know of, but this is just
2406 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002407 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002408 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002409 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002410 dev_priv->gtt.mappable_end);
2411 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002412 }
2413
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002414 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2415 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002416 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002417
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002418 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002419
Ben Widawsky63340132013-11-04 19:32:22 -08002420 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002421 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002422
Ben Widawsky63340132013-11-04 19:32:22 -08002423 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002424
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002425 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2426 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002427 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2428 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002429
2430 return ret;
2431}
2432
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002433static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002434{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002435
2436 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002437
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002438 iounmap(gtt->gsm);
2439 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002440}
2441
2442static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002443 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002444 size_t *stolen,
2445 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002446 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002447{
2448 struct drm_i915_private *dev_priv = dev->dev_private;
2449 int ret;
2450
Ben Widawskybaa09f52013-01-24 13:49:57 -08002451 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2452 if (!ret) {
2453 DRM_ERROR("failed to set up gmch\n");
2454 return -EIO;
2455 }
2456
Ben Widawsky41907dd2013-02-08 11:32:47 -08002457 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002458
2459 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002460 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002461 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002462 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2463 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002464
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002465 if (unlikely(dev_priv->gtt.do_idle_maps))
2466 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2467
Ben Widawskybaa09f52013-01-24 13:49:57 -08002468 return 0;
2469}
2470
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002471static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002472{
2473 intel_gmch_remove();
2474}
2475
2476int i915_gem_gtt_init(struct drm_device *dev)
2477{
2478 struct drm_i915_private *dev_priv = dev->dev_private;
2479 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002480 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002481
Ben Widawskybaa09f52013-01-24 13:49:57 -08002482 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002483 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002484 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002485 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002486 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002487 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002488 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002489 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002490 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002491 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002492 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002493 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002494 else if (INTEL_INFO(dev)->gen >= 7)
2495 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002496 else
Chris Wilson350ec882013-08-06 13:17:02 +01002497 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002498 } else {
2499 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2500 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002501 }
2502
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002503 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002504 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002505 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002506 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002507
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002508 gtt->base.dev = dev;
2509
Ben Widawskybaa09f52013-01-24 13:49:57 -08002510 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002511 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002512 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002513 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002514 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002515#ifdef CONFIG_INTEL_IOMMU
2516 if (intel_iommu_gfx_mapped)
2517 DRM_INFO("VT-d active for gfx access\n");
2518#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002519 /*
2520 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2521 * user's requested state against the hardware/driver capabilities. We
2522 * do this now so that we can print out any log messages once rather
2523 * than every time we check intel_enable_ppgtt().
2524 */
2525 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2526 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002527
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002528 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002529}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002530
Daniel Vetterfa423312015-04-14 17:35:23 +02002531void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2532{
2533 struct drm_i915_private *dev_priv = dev->dev_private;
2534 struct drm_i915_gem_object *obj;
2535 struct i915_address_space *vm;
2536
2537 i915_check_and_clear_faults(dev);
2538
2539 /* First fill our portion of the GTT with scratch pages */
2540 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2541 dev_priv->gtt.base.start,
2542 dev_priv->gtt.base.total,
2543 true);
2544
2545 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2546 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
2547 &dev_priv->gtt.base);
2548 if (!vma)
2549 continue;
2550
2551 i915_gem_clflush_object(obj, obj->pin_display);
2552 WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
2553 }
2554
2555
2556 if (INTEL_INFO(dev)->gen >= 8) {
2557 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2558 chv_setup_private_ppat(dev_priv);
2559 else
2560 bdw_setup_private_ppat(dev_priv);
2561
2562 return;
2563 }
2564
2565 if (USES_PPGTT(dev)) {
2566 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2567 /* TODO: Perhaps it shouldn't be gen6 specific */
2568
2569 struct i915_hw_ppgtt *ppgtt =
2570 container_of(vm, struct i915_hw_ppgtt,
2571 base);
2572
2573 if (i915_is_ggtt(vm))
2574 ppgtt = dev_priv->mm.aliasing_ppgtt;
2575
2576 gen6_write_page_range(dev_priv, &ppgtt->pd,
2577 0, ppgtt->base.total);
2578 }
2579 }
2580
2581 i915_ggtt_flush(dev_priv);
2582}
2583
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002584static struct i915_vma *
2585__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2586 struct i915_address_space *vm,
2587 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002588{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002589 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002590
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002591 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2592 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002593
2594 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002595 if (vma == NULL)
2596 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002597
Ben Widawsky6f65e292013-12-06 14:10:56 -08002598 INIT_LIST_HEAD(&vma->vma_link);
2599 INIT_LIST_HEAD(&vma->mm_list);
2600 INIT_LIST_HEAD(&vma->exec_list);
2601 vma->vm = vm;
2602 vma->obj = obj;
2603
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002604 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002605 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002606
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002607 list_add_tail(&vma->vma_link, &obj->vma_list);
2608 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002609 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002610
2611 return vma;
2612}
2613
2614struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002615i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2616 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002617{
2618 struct i915_vma *vma;
2619
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002620 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002621 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002622 vma = __i915_gem_vma_create(obj, vm,
2623 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002624
2625 return vma;
2626}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002627
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002628struct i915_vma *
2629i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2630 const struct i915_ggtt_view *view)
2631{
2632 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2633 struct i915_vma *vma;
2634
2635 if (WARN_ON(!view))
2636 return ERR_PTR(-EINVAL);
2637
2638 vma = i915_gem_obj_to_ggtt_view(obj, view);
2639
2640 if (IS_ERR(vma))
2641 return vma;
2642
2643 if (!vma)
2644 vma = __i915_gem_vma_create(obj, ggtt, view);
2645
2646 return vma;
2647
2648}
2649
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002650static void
2651rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2652 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002653{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002654 unsigned int column, row;
2655 unsigned int src_idx;
2656 struct scatterlist *sg = st->sgl;
2657
2658 st->nents = 0;
2659
2660 for (column = 0; column < width; column++) {
2661 src_idx = width * (height - 1) + column;
2662 for (row = 0; row < height; row++) {
2663 st->nents++;
2664 /* We don't need the pages, but need to initialize
2665 * the entries so the sg list can be happily traversed.
2666 * The only thing we need are DMA addresses.
2667 */
2668 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2669 sg_dma_address(sg) = in[src_idx];
2670 sg_dma_len(sg) = PAGE_SIZE;
2671 sg = sg_next(sg);
2672 src_idx -= width;
2673 }
2674 }
2675}
2676
2677static struct sg_table *
2678intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2679 struct drm_i915_gem_object *obj)
2680{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002681 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002682 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002683 struct sg_page_iter sg_iter;
2684 unsigned long i;
2685 dma_addr_t *page_addr_list;
2686 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002687 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002688
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002689 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002690 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2691 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002692 if (!page_addr_list)
2693 return ERR_PTR(ret);
2694
2695 /* Allocate target SG list. */
2696 st = kmalloc(sizeof(*st), GFP_KERNEL);
2697 if (!st)
2698 goto err_st_alloc;
2699
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002700 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002701 if (ret)
2702 goto err_sg_alloc;
2703
2704 /* Populate source page list from the object. */
2705 i = 0;
2706 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2707 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2708 i++;
2709 }
2710
2711 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002712 rotate_pages(page_addr_list,
2713 rot_info->width_pages, rot_info->height_pages,
2714 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002715
2716 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002717 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002718 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002719 rot_info->pixel_format, rot_info->width_pages,
2720 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002721
2722 drm_free_large(page_addr_list);
2723
2724 return st;
2725
2726err_sg_alloc:
2727 kfree(st);
2728err_st_alloc:
2729 drm_free_large(page_addr_list);
2730
2731 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002732 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002733 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002734 rot_info->pixel_format, rot_info->width_pages,
2735 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002736 return ERR_PTR(ret);
2737}
2738
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002739static struct sg_table *
2740intel_partial_pages(const struct i915_ggtt_view *view,
2741 struct drm_i915_gem_object *obj)
2742{
2743 struct sg_table *st;
2744 struct scatterlist *sg;
2745 struct sg_page_iter obj_sg_iter;
2746 int ret = -ENOMEM;
2747
2748 st = kmalloc(sizeof(*st), GFP_KERNEL);
2749 if (!st)
2750 goto err_st_alloc;
2751
2752 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2753 if (ret)
2754 goto err_sg_alloc;
2755
2756 sg = st->sgl;
2757 st->nents = 0;
2758 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2759 view->params.partial.offset)
2760 {
2761 if (st->nents >= view->params.partial.size)
2762 break;
2763
2764 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2765 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2766 sg_dma_len(sg) = PAGE_SIZE;
2767
2768 sg = sg_next(sg);
2769 st->nents++;
2770 }
2771
2772 return st;
2773
2774err_sg_alloc:
2775 kfree(st);
2776err_st_alloc:
2777 return ERR_PTR(ret);
2778}
2779
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002780static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002781i915_get_ggtt_vma_pages(struct i915_vma *vma)
2782{
2783 int ret = 0;
2784
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002785 if (vma->ggtt_view.pages)
2786 return 0;
2787
2788 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2789 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002790 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2791 vma->ggtt_view.pages =
2792 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002793 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2794 vma->ggtt_view.pages =
2795 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002796 else
2797 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2798 vma->ggtt_view.type);
2799
2800 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002801 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002802 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002803 ret = -EINVAL;
2804 } else if (IS_ERR(vma->ggtt_view.pages)) {
2805 ret = PTR_ERR(vma->ggtt_view.pages);
2806 vma->ggtt_view.pages = NULL;
2807 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2808 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002809 }
2810
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002811 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002812}
2813
2814/**
2815 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2816 * @vma: VMA to map
2817 * @cache_level: mapping cache level
2818 * @flags: flags like global or local mapping
2819 *
2820 * DMA addresses are taken from the scatter-gather table of this object (or of
2821 * this VMA in case of non-default GGTT views) and PTE entries set up.
2822 * Note that DMA addresses are also the only part of the SG table we care about.
2823 */
2824int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2825 u32 flags)
2826{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002827 int ret;
2828 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002829
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002830 if (WARN_ON(flags == 0))
2831 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002832
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002833 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002834 if (flags & PIN_GLOBAL)
2835 bind_flags |= GLOBAL_BIND;
2836 if (flags & PIN_USER)
2837 bind_flags |= LOCAL_BIND;
2838
2839 if (flags & PIN_UPDATE)
2840 bind_flags |= vma->bound;
2841 else
2842 bind_flags &= ~vma->bound;
2843
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002844 if (bind_flags == 0)
2845 return 0;
2846
2847 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2848 trace_i915_va_alloc(vma->vm,
2849 vma->node.start,
2850 vma->node.size,
2851 VM_TO_TRACE_NAME(vma->vm));
2852
2853 ret = vma->vm->allocate_va_range(vma->vm,
2854 vma->node.start,
2855 vma->node.size);
2856 if (ret)
2857 return ret;
2858 }
2859
2860 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002861 if (ret)
2862 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002863
2864 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002865
2866 return 0;
2867}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002868
2869/**
2870 * i915_ggtt_view_size - Get the size of a GGTT view.
2871 * @obj: Object the view is of.
2872 * @view: The view in question.
2873 *
2874 * @return The size of the GGTT view in bytes.
2875 */
2876size_t
2877i915_ggtt_view_size(struct drm_i915_gem_object *obj,
2878 const struct i915_ggtt_view *view)
2879{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002880 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002881 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002882 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
2883 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002884 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
2885 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002886 } else {
2887 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
2888 return obj->base.size;
2889 }
2890}