blob: f66e2a50158b4225a17e5182e7936e31d7b68664 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Jeff Garzik8bc3fc42007-05-21 20:26:38 -040049#define DRV_VERSION "2.2"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
Jens Axboebe5d8212007-05-22 09:45:39 +020057 AHCI_USE_CLUSTERING = 1,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo648a88b2006-11-09 15:08:40 +090080 board_ahci_pi = 1,
81 board_ahci_vt8251 = 2,
82 board_ahci_ign_iferr = 3,
Conke Hu55a61602007-03-27 18:33:05 +080083 board_ahci_sb600 = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090098 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090099 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900100 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo979db802006-05-15 21:03:52 +0900101 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900102 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104 /* registers for each SATA port */
105 PORT_LST_ADDR = 0x00, /* command list DMA addr */
106 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
107 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
108 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
109 PORT_IRQ_STAT = 0x10, /* interrupt status */
110 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
111 PORT_CMD = 0x18, /* port command */
112 PORT_TFDATA = 0x20, /* taskfile data */
113 PORT_SIG = 0x24, /* device TF signature */
114 PORT_CMD_ISSUE = 0x38, /* command issue */
115 PORT_SCR = 0x28, /* SATA phy register block */
116 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
117 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
118 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
119 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
120
121 /* PORT_IRQ_{STAT,MASK} bits */
122 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
123 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
124 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
125 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
126 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
127 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
128 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
129 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
130
131 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
132 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
133 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
134 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
135 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
136 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
137 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
138 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
139 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
140
Tejun Heo78cd52d2006-05-15 20:58:29 +0900141 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
142 PORT_IRQ_IF_ERR |
143 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900144 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900145 PORT_IRQ_UNK_FIS,
146 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
147 PORT_IRQ_TF_ERR |
148 PORT_IRQ_HBUS_DATA_ERR,
149 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
150 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
151 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500154 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
156 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
157 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900158 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
160 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
161 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
162
Tejun Heo0be0aa92006-07-26 15:59:26 +0900163 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
165 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
166 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400167
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200168 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900169 AHCI_FLAG_NO_NCQ = (1 << 24),
170 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Tejun Heo648a88b2006-11-09 15:08:40 +0900171 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
Conke Hu55a61602007-03-27 18:33:05 +0800172 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
Tejun Heoc7a42152007-05-18 16:23:19 +0200173 AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900174
175 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
176 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo3cadbcc2007-05-15 03:28:15 +0900177 ATA_FLAG_SKIP_D2H_BSY |
178 ATA_FLAG_ACPI_SATA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179};
180
181struct ahci_cmd_hdr {
182 u32 opts;
183 u32 status;
184 u32 tbl_addr;
185 u32 tbl_addr_hi;
186 u32 reserved[4];
187};
188
189struct ahci_sg {
190 u32 addr;
191 u32 addr_hi;
192 u32 reserved;
193 u32 flags_size;
194};
195
196struct ahci_host_priv {
Tejun Heod447df12007-03-18 22:15:33 +0900197 u32 cap; /* cap to use */
198 u32 port_map; /* port map to use */
199 u32 saved_cap; /* saved initial cap */
200 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
202
203struct ahci_port_priv {
204 struct ahci_cmd_hdr *cmd_slot;
205 dma_addr_t cmd_slot_dma;
206 void *cmd_tbl;
207 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 void *rx_fis;
209 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900210 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900211 unsigned int ncq_saw_d2h:1;
212 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900213 unsigned int ncq_saw_sdb:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214};
215
216static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
217static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
218static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900219static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221static int ahci_port_start(struct ata_port *ap);
222static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
224static void ahci_qc_prep(struct ata_queued_cmd *qc);
225static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900226static void ahci_freeze(struct ata_port *ap);
227static void ahci_thaw(struct ata_port *ap);
228static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900229static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900230static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400231static int ahci_port_resume(struct ata_port *ap);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400232static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
233static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
234 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900235#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900236static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900237static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
238static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900239#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
Jeff Garzik193515d2005-11-07 00:59:37 -0500241static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 .module = THIS_MODULE,
243 .name = DRV_NAME,
244 .ioctl = ata_scsi_ioctl,
245 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900246 .change_queue_depth = ata_scsi_change_queue_depth,
247 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 .this_id = ATA_SHT_THIS_ID,
249 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
251 .emulated = ATA_SHT_EMULATED,
252 .use_clustering = AHCI_USE_CLUSTERING,
253 .proc_name = DRV_NAME,
254 .dma_boundary = AHCI_DMA_BOUNDARY,
255 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900256 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258};
259
Jeff Garzik057ace52005-10-22 14:27:05 -0400260static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 .port_disable = ata_port_disable,
262
263 .check_status = ahci_check_status,
264 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 .dev_select = ata_noop_dev_select,
266
267 .tf_read = ahci_tf_read,
268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 .qc_prep = ahci_qc_prep,
270 .qc_issue = ahci_qc_issue,
271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900273 .irq_on = ata_dummy_irq_on,
274 .irq_ack = ata_dummy_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
276 .scr_read = ahci_scr_read,
277 .scr_write = ahci_scr_write,
278
Tejun Heo78cd52d2006-05-15 20:58:29 +0900279 .freeze = ahci_freeze,
280 .thaw = ahci_thaw,
281
282 .error_handler = ahci_error_handler,
283 .post_internal_cmd = ahci_post_internal_cmd,
284
Tejun Heo438ac6d2007-03-02 17:31:26 +0900285#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900286 .port_suspend = ahci_port_suspend,
287 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900288#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900289
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 .port_start = ahci_port_start,
291 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292};
293
Tejun Heoad616ff2006-11-01 18:00:24 +0900294static const struct ata_port_operations ahci_vt8251_ops = {
295 .port_disable = ata_port_disable,
296
297 .check_status = ahci_check_status,
298 .check_altstatus = ahci_check_status,
299 .dev_select = ata_noop_dev_select,
300
301 .tf_read = ahci_tf_read,
302
303 .qc_prep = ahci_qc_prep,
304 .qc_issue = ahci_qc_issue,
305
Tejun Heoad616ff2006-11-01 18:00:24 +0900306 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900307 .irq_on = ata_dummy_irq_on,
308 .irq_ack = ata_dummy_irq_ack,
Tejun Heoad616ff2006-11-01 18:00:24 +0900309
310 .scr_read = ahci_scr_read,
311 .scr_write = ahci_scr_write,
312
313 .freeze = ahci_freeze,
314 .thaw = ahci_thaw,
315
316 .error_handler = ahci_vt8251_error_handler,
317 .post_internal_cmd = ahci_post_internal_cmd,
318
Tejun Heo438ac6d2007-03-02 17:31:26 +0900319#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900320 .port_suspend = ahci_port_suspend,
321 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900322#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900323
324 .port_start = ahci_port_start,
325 .port_stop = ahci_port_stop,
326};
327
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100328static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 /* board_ahci */
330 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900331 .flags = AHCI_FLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400332 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400333 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 .port_ops = &ahci_ops,
335 },
Tejun Heo648a88b2006-11-09 15:08:40 +0900336 /* board_ahci_pi */
337 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900338 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
Tejun Heo648a88b2006-11-09 15:08:40 +0900339 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400340 .udma_mask = ATA_UDMA6,
Tejun Heo648a88b2006-11-09 15:08:40 +0900341 .port_ops = &ahci_ops,
342 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200343 /* board_ahci_vt8251 */
344 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900345 .flags = AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME |
346 AHCI_FLAG_NO_NCQ,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200347 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400348 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900349 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200350 },
Tejun Heo41669552006-11-29 11:33:14 +0900351 /* board_ahci_ign_iferr */
352 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900353 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
Tejun Heo41669552006-11-29 11:33:14 +0900354 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400355 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900356 .port_ops = &ahci_ops,
357 },
Conke Hu55a61602007-03-27 18:33:05 +0800358 /* board_ahci_sb600 */
359 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900360 .flags = AHCI_FLAG_COMMON |
Tejun Heoc7a42152007-05-18 16:23:19 +0200361 AHCI_FLAG_IGN_SERR_INTERNAL |
362 AHCI_FLAG_32BIT_ONLY,
Conke Hu55a61602007-03-27 18:33:05 +0800363 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400364 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800365 .port_ops = &ahci_ops,
366 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367};
368
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500369static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400370 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400371 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
372 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
373 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
374 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
375 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900376 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400377 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
378 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
379 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
380 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo648a88b2006-11-09 15:08:40 +0900381 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
382 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
383 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
384 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
385 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
386 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
387 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
388 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
389 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
390 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
391 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
392 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
393 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
Jason Gaston8af12cd2007-03-02 17:39:46 -0800394 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
Tejun Heo648a88b2006-11-09 15:08:40 +0900395 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
396 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
397 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400398
Tejun Heoe34bb372007-02-26 20:24:03 +0900399 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
400 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
401 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400402
403 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800404 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Henry Su2bcfdde2007-05-10 22:48:51 -0700405 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400406
407 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400408 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900409 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400410
411 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400412 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
413 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
414 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
415 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500416 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
417 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
418 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
419 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
420 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
421 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
422 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
423 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500424 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
425 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
426 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
427 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
428 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
429 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
430 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
431 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800432 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
433 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
434 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
435 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
436 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
437 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
438 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
439 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
440 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
441 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
442 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
443 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
444 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
445 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
446 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
447 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
448 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
449 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
450 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
451 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
452 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
453 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
454 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
455 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400456
Jeff Garzik95916ed2006-07-29 04:10:14 -0400457 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400458 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
459 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
460 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400461
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500462 /* Generic, PCI class code for AHCI */
463 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500464 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500465
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 { } /* terminate list */
467};
468
469
470static struct pci_driver ahci_pci_driver = {
471 .name = DRV_NAME,
472 .id_table = ahci_pci_tbl,
473 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900474 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900475#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900476 .suspend = ahci_pci_device_suspend,
477 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900478#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479};
480
481
Tejun Heo98fa4b62006-11-02 12:17:23 +0900482static inline int ahci_nr_ports(u32 cap)
483{
484 return (cap & 0x1f) + 1;
485}
486
Jeff Garzikdab632e2007-05-28 08:33:01 -0400487static inline void __iomem *__ahci_port_base(struct ata_host *host,
488 unsigned int port_no)
489{
490 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
491
492 return mmio + 0x100 + (port_no * 0x80);
493}
494
Tejun Heo4447d352007-04-17 23:44:08 +0900495static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400497 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498}
499
Tejun Heod447df12007-03-18 22:15:33 +0900500/**
501 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900502 * @pdev: target PCI device
503 * @pi: associated ATA port info
504 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900505 *
506 * Some registers containing configuration info might be setup by
507 * BIOS and might be cleared on reset. This function saves the
508 * initial values of those registers into @hpriv such that they
509 * can be restored after controller reset.
510 *
511 * If inconsistent, config values are fixed up by this function.
512 *
513 * LOCKING:
514 * None.
515 */
Tejun Heo4447d352007-04-17 23:44:08 +0900516static void ahci_save_initial_config(struct pci_dev *pdev,
517 const struct ata_port_info *pi,
518 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900519{
Tejun Heo4447d352007-04-17 23:44:08 +0900520 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900521 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900522 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900523
524 /* Values prefixed with saved_ are written back to host after
525 * reset. Values without are used for driver operation.
526 */
527 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
528 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
529
Tejun Heoc7a42152007-05-18 16:23:19 +0200530 /* some chips lie about 64bit support */
531 if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
532 dev_printk(KERN_INFO, &pdev->dev,
533 "controller can't do 64bit DMA, forcing 32bit\n");
534 cap &= ~HOST_CAP_64;
535 }
536
Tejun Heod447df12007-03-18 22:15:33 +0900537 /* fixup zero port_map */
538 if (!port_map) {
Tejun Heoa3d2cc52007-06-19 18:52:56 +0900539 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo4447d352007-04-17 23:44:08 +0900540 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heod447df12007-03-18 22:15:33 +0900541 "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
542
543 /* write the fixed up value to the PI register */
544 hpriv->saved_port_map = port_map;
545 }
546
Tejun Heo17199b12007-03-18 22:26:53 +0900547 /* cross check port_map and cap.n_ports */
Tejun Heo4447d352007-04-17 23:44:08 +0900548 if (pi->flags & AHCI_FLAG_HONOR_PI) {
Tejun Heo17199b12007-03-18 22:26:53 +0900549 u32 tmp_port_map = port_map;
550 int n_ports = ahci_nr_ports(cap);
551
552 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
553 if (tmp_port_map & (1 << i)) {
554 n_ports--;
555 tmp_port_map &= ~(1 << i);
556 }
557 }
558
559 /* Whine if inconsistent. No need to update cap.
560 * port_map is used to determine number of ports.
561 */
562 if (n_ports || tmp_port_map)
Tejun Heo4447d352007-04-17 23:44:08 +0900563 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo17199b12007-03-18 22:26:53 +0900564 "nr_ports (%u) and implemented port map "
565 "(0x%x) don't match\n",
566 ahci_nr_ports(cap), port_map);
567 } else {
568 /* fabricate port_map from cap.nr_ports */
569 port_map = (1 << ahci_nr_ports(cap)) - 1;
570 }
571
Tejun Heod447df12007-03-18 22:15:33 +0900572 /* record values to use during operation */
573 hpriv->cap = cap;
574 hpriv->port_map = port_map;
575}
576
577/**
578 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900579 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900580 *
581 * Restore initial config stored by ahci_save_initial_config().
582 *
583 * LOCKING:
584 * None.
585 */
Tejun Heo4447d352007-04-17 23:44:08 +0900586static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900587{
Tejun Heo4447d352007-04-17 23:44:08 +0900588 struct ahci_host_priv *hpriv = host->private_data;
589 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
590
Tejun Heod447df12007-03-18 22:15:33 +0900591 writel(hpriv->saved_cap, mmio + HOST_CAP);
592 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
593 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
594}
595
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
597{
598 unsigned int sc_reg;
599
600 switch (sc_reg_in) {
601 case SCR_STATUS: sc_reg = 0; break;
602 case SCR_CONTROL: sc_reg = 1; break;
603 case SCR_ERROR: sc_reg = 2; break;
604 case SCR_ACTIVE: sc_reg = 3; break;
605 default:
606 return 0xffffffffU;
607 }
608
Tejun Heo0d5ff562007-02-01 15:06:36 +0900609 return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610}
611
612
613static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
614 u32 val)
615{
616 unsigned int sc_reg;
617
618 switch (sc_reg_in) {
619 case SCR_STATUS: sc_reg = 0; break;
620 case SCR_CONTROL: sc_reg = 1; break;
621 case SCR_ERROR: sc_reg = 2; break;
622 case SCR_ACTIVE: sc_reg = 3; break;
623 default:
624 return;
625 }
626
Tejun Heo0d5ff562007-02-01 15:06:36 +0900627 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628}
629
Tejun Heo4447d352007-04-17 23:44:08 +0900630static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900631{
Tejun Heo4447d352007-04-17 23:44:08 +0900632 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900633 u32 tmp;
634
Tejun Heod8fcd112006-07-26 15:59:25 +0900635 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900636 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900637 tmp |= PORT_CMD_START;
638 writel(tmp, port_mmio + PORT_CMD);
639 readl(port_mmio + PORT_CMD); /* flush */
640}
641
Tejun Heo4447d352007-04-17 23:44:08 +0900642static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900643{
Tejun Heo4447d352007-04-17 23:44:08 +0900644 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900645 u32 tmp;
646
647 tmp = readl(port_mmio + PORT_CMD);
648
Tejun Heod8fcd112006-07-26 15:59:25 +0900649 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900650 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
651 return 0;
652
Tejun Heod8fcd112006-07-26 15:59:25 +0900653 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900654 tmp &= ~PORT_CMD_START;
655 writel(tmp, port_mmio + PORT_CMD);
656
Tejun Heod8fcd112006-07-26 15:59:25 +0900657 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900658 tmp = ata_wait_register(port_mmio + PORT_CMD,
659 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900660 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900661 return -EIO;
662
663 return 0;
664}
665
Tejun Heo4447d352007-04-17 23:44:08 +0900666static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900667{
Tejun Heo4447d352007-04-17 23:44:08 +0900668 void __iomem *port_mmio = ahci_port_base(ap);
669 struct ahci_host_priv *hpriv = ap->host->private_data;
670 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900671 u32 tmp;
672
673 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900674 if (hpriv->cap & HOST_CAP_64)
675 writel((pp->cmd_slot_dma >> 16) >> 16,
676 port_mmio + PORT_LST_ADDR_HI);
677 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900678
Tejun Heo4447d352007-04-17 23:44:08 +0900679 if (hpriv->cap & HOST_CAP_64)
680 writel((pp->rx_fis_dma >> 16) >> 16,
681 port_mmio + PORT_FIS_ADDR_HI);
682 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900683
684 /* enable FIS reception */
685 tmp = readl(port_mmio + PORT_CMD);
686 tmp |= PORT_CMD_FIS_RX;
687 writel(tmp, port_mmio + PORT_CMD);
688
689 /* flush */
690 readl(port_mmio + PORT_CMD);
691}
692
Tejun Heo4447d352007-04-17 23:44:08 +0900693static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900694{
Tejun Heo4447d352007-04-17 23:44:08 +0900695 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900696 u32 tmp;
697
698 /* disable FIS reception */
699 tmp = readl(port_mmio + PORT_CMD);
700 tmp &= ~PORT_CMD_FIS_RX;
701 writel(tmp, port_mmio + PORT_CMD);
702
703 /* wait for completion, spec says 500ms, give it 1000 */
704 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
705 PORT_CMD_FIS_ON, 10, 1000);
706 if (tmp & PORT_CMD_FIS_ON)
707 return -EBUSY;
708
709 return 0;
710}
711
Tejun Heo4447d352007-04-17 23:44:08 +0900712static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900713{
Tejun Heo4447d352007-04-17 23:44:08 +0900714 struct ahci_host_priv *hpriv = ap->host->private_data;
715 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900716 u32 cmd;
717
718 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
719
720 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900721 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900722 cmd |= PORT_CMD_SPIN_UP;
723 writel(cmd, port_mmio + PORT_CMD);
724 }
725
726 /* wake up link */
727 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
728}
729
Tejun Heo438ac6d2007-03-02 17:31:26 +0900730#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900731static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900732{
Tejun Heo4447d352007-04-17 23:44:08 +0900733 struct ahci_host_priv *hpriv = ap->host->private_data;
734 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900735 u32 cmd, scontrol;
736
Tejun Heo4447d352007-04-17 23:44:08 +0900737 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900738 return;
739
740 /* put device into listen mode, first set PxSCTL.DET to 0 */
741 scontrol = readl(port_mmio + PORT_SCR_CTL);
742 scontrol &= ~0xf;
743 writel(scontrol, port_mmio + PORT_SCR_CTL);
744
745 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900746 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900747 cmd &= ~PORT_CMD_SPIN_UP;
748 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900749}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900750#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900751
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400752static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900753{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900754 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900755 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900756
757 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900758 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900759}
760
Tejun Heo4447d352007-04-17 23:44:08 +0900761static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900762{
763 int rc;
764
765 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900766 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900767 if (rc) {
768 *emsg = "failed to stop engine";
769 return rc;
770 }
771
772 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900773 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900774 if (rc) {
775 *emsg = "failed stop FIS RX";
776 return rc;
777 }
778
Tejun Heo0be0aa92006-07-26 15:59:26 +0900779 return 0;
780}
781
Tejun Heo4447d352007-04-17 23:44:08 +0900782static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900783{
Tejun Heo4447d352007-04-17 23:44:08 +0900784 struct pci_dev *pdev = to_pci_dev(host->dev);
785 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900786 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900787
788 /* global controller reset */
789 tmp = readl(mmio + HOST_CTL);
790 if ((tmp & HOST_RESET) == 0) {
791 writel(tmp | HOST_RESET, mmio + HOST_CTL);
792 readl(mmio + HOST_CTL); /* flush */
793 }
794
795 /* reset must complete within 1 second, or
796 * the hardware should be considered fried.
797 */
798 ssleep(1);
799
800 tmp = readl(mmio + HOST_CTL);
801 if (tmp & HOST_RESET) {
Tejun Heo4447d352007-04-17 23:44:08 +0900802 dev_printk(KERN_ERR, host->dev,
Tejun Heod91542c2006-07-26 15:59:26 +0900803 "controller reset failed (0x%x)\n", tmp);
804 return -EIO;
805 }
806
Tejun Heo98fa4b62006-11-02 12:17:23 +0900807 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900808 writel(HOST_AHCI_EN, mmio + HOST_CTL);
809 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900810
Tejun Heod447df12007-03-18 22:15:33 +0900811 /* some registers might be cleared on reset. restore initial values */
Tejun Heo4447d352007-04-17 23:44:08 +0900812 ahci_restore_initial_config(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900813
814 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
815 u16 tmp16;
816
817 /* configure PCS */
818 pci_read_config_word(pdev, 0x92, &tmp16);
819 tmp16 |= 0xf;
820 pci_write_config_word(pdev, 0x92, tmp16);
821 }
822
823 return 0;
824}
825
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400826static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
827 int port_no, void __iomem *mmio,
828 void __iomem *port_mmio)
829{
830 const char *emsg = NULL;
831 int rc;
832 u32 tmp;
833
834 /* make sure port is not active */
835 rc = ahci_deinit_port(ap, &emsg);
836 if (rc)
837 dev_printk(KERN_WARNING, &pdev->dev,
838 "%s (%d)\n", emsg, rc);
839
840 /* clear SError */
841 tmp = readl(port_mmio + PORT_SCR_ERR);
842 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
843 writel(tmp, port_mmio + PORT_SCR_ERR);
844
845 /* clear port IRQ */
846 tmp = readl(port_mmio + PORT_IRQ_STAT);
847 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
848 if (tmp)
849 writel(tmp, port_mmio + PORT_IRQ_STAT);
850
851 writel(1 << port_no, mmio + HOST_IRQ_STAT);
852}
853
Tejun Heo4447d352007-04-17 23:44:08 +0900854static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900855{
Tejun Heo4447d352007-04-17 23:44:08 +0900856 struct pci_dev *pdev = to_pci_dev(host->dev);
857 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400858 int i;
Tejun Heod91542c2006-07-26 15:59:26 +0900859 u32 tmp;
860
Tejun Heo4447d352007-04-17 23:44:08 +0900861 for (i = 0; i < host->n_ports; i++) {
862 struct ata_port *ap = host->ports[i];
863 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heod91542c2006-07-26 15:59:26 +0900864
Tejun Heo4447d352007-04-17 23:44:08 +0900865 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +0900866 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900867
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400868 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +0900869 }
870
871 tmp = readl(mmio + HOST_CTL);
872 VPRINTK("HOST_CTL 0x%x\n", tmp);
873 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
874 tmp = readl(mmio + HOST_CTL);
875 VPRINTK("HOST_CTL 0x%x\n", tmp);
876}
877
Tejun Heo422b7592005-12-19 22:37:17 +0900878static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879{
Tejun Heo4447d352007-04-17 23:44:08 +0900880 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900882 u32 tmp;
883
884 tmp = readl(port_mmio + PORT_SIG);
885 tf.lbah = (tmp >> 24) & 0xff;
886 tf.lbam = (tmp >> 16) & 0xff;
887 tf.lbal = (tmp >> 8) & 0xff;
888 tf.nsect = (tmp) & 0xff;
889
890 return ata_dev_classify(&tf);
891}
892
Tejun Heo12fad3f2006-05-15 21:03:55 +0900893static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
894 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900895{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900896 dma_addr_t cmd_tbl_dma;
897
898 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
899
900 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
901 pp->cmd_slot[tag].status = 0;
902 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
903 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900904}
905
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200906static int ahci_clo(struct ata_port *ap)
907{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900908 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400909 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200910 u32 tmp;
911
912 if (!(hpriv->cap & HOST_CAP_CLO))
913 return -EOPNOTSUPP;
914
915 tmp = readl(port_mmio + PORT_CMD);
916 tmp |= PORT_CMD_CLO;
917 writel(tmp, port_mmio + PORT_CMD);
918
919 tmp = ata_wait_register(port_mmio + PORT_CMD,
920 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
921 if (tmp & PORT_CMD_CLO)
922 return -EIO;
923
924 return 0;
925}
926
Tejun Heod4b2bab2007-02-02 16:50:52 +0900927static int ahci_softreset(struct ata_port *ap, unsigned int *class,
928 unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +0900929{
Tejun Heo4658f792006-03-22 21:07:03 +0900930 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +0900931 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4658f792006-03-22 21:07:03 +0900932 const u32 cmd_fis_len = 5; /* five dwords */
933 const char *reason = NULL;
934 struct ata_taskfile tf;
Tejun Heo75fe1802006-04-11 22:22:29 +0900935 u32 tmp;
Tejun Heo4658f792006-03-22 21:07:03 +0900936 u8 *fis;
937 int rc;
938
939 DPRINTK("ENTER\n");
940
Tejun Heo81952c52006-05-15 20:57:47 +0900941 if (ata_port_offline(ap)) {
Tejun Heoc2a65852006-04-03 01:58:06 +0900942 DPRINTK("PHY reports no device\n");
943 *class = ATA_DEV_NONE;
944 return 0;
945 }
946
Tejun Heo4658f792006-03-22 21:07:03 +0900947 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heo4447d352007-04-17 23:44:08 +0900948 rc = ahci_stop_engine(ap);
Tejun Heo4658f792006-03-22 21:07:03 +0900949 if (rc) {
950 reason = "failed to stop engine";
951 goto fail_restart;
952 }
953
954 /* check BUSY/DRQ, perform Command List Override if necessary */
Tejun Heo1244a192006-11-01 17:19:18 +0900955 if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200956 rc = ahci_clo(ap);
957
958 if (rc == -EOPNOTSUPP) {
959 reason = "port busy but CLO unavailable";
Tejun Heo4658f792006-03-22 21:07:03 +0900960 goto fail_restart;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200961 } else if (rc) {
962 reason = "port busy but CLO failed";
Tejun Heo4658f792006-03-22 21:07:03 +0900963 goto fail_restart;
964 }
965 }
966
967 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +0900968 ahci_start_engine(ap);
Tejun Heo4658f792006-03-22 21:07:03 +0900969
Tejun Heo3373efd2006-05-15 20:57:53 +0900970 ata_tf_init(ap->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +0900971 fis = pp->cmd_tbl;
972
973 /* issue the first D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900974 ahci_fill_cmd_slot(pp, 0,
975 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
Tejun Heo4658f792006-03-22 21:07:03 +0900976
977 tf.ctl |= ATA_SRST;
978 ata_tf_to_fis(&tf, fis, 0);
979 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
980
981 writel(1, port_mmio + PORT_CMD_ISSUE);
Tejun Heo4658f792006-03-22 21:07:03 +0900982
Tejun Heo75fe1802006-04-11 22:22:29 +0900983 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
984 if (tmp & 0x1) {
Tejun Heo4658f792006-03-22 21:07:03 +0900985 rc = -EIO;
986 reason = "1st FIS failed";
987 goto fail;
988 }
989
990 /* spec says at least 5us, but be generous and sleep for 1ms */
991 msleep(1);
992
993 /* issue the second D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900994 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
Tejun Heo4658f792006-03-22 21:07:03 +0900995
996 tf.ctl &= ~ATA_SRST;
997 ata_tf_to_fis(&tf, fis, 0);
998 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
999
1000 writel(1, port_mmio + PORT_CMD_ISSUE);
1001 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1002
1003 /* spec mandates ">= 2ms" before checking status.
1004 * We wait 150ms, because that was the magic delay used for
1005 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
1006 * between when the ATA command register is written, and then
1007 * status is checked. Because waiting for "a while" before
1008 * checking status is fine, post SRST, we perform this magic
1009 * delay here as well.
1010 */
1011 msleep(150);
1012
Tejun Heo9b893912007-02-02 16:50:52 +09001013 rc = ata_wait_ready(ap, deadline);
1014 /* link occupied, -ENODEV too is an error */
1015 if (rc) {
1016 reason = "device not ready";
1017 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001018 }
Tejun Heo9b893912007-02-02 16:50:52 +09001019 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001020
1021 DPRINTK("EXIT, class=%u\n", *class);
1022 return 0;
1023
1024 fail_restart:
Tejun Heo4447d352007-04-17 23:44:08 +09001025 ahci_start_engine(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001026 fail:
Tejun Heof15a1da2006-05-15 20:57:56 +09001027 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001028 return rc;
1029}
1030
Tejun Heod4b2bab2007-02-02 16:50:52 +09001031static int ahci_hardreset(struct ata_port *ap, unsigned int *class,
1032 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001033{
Tejun Heo42969712006-05-31 18:28:18 +09001034 struct ahci_port_priv *pp = ap->private_data;
1035 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1036 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001037 int rc;
1038
1039 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
Tejun Heo4447d352007-04-17 23:44:08 +09001041 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001042
1043 /* clear D2H reception area to properly wait for D2H FIS */
1044 ata_tf_init(ap->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001045 tf.command = 0x80;
Tejun Heo42969712006-05-31 18:28:18 +09001046 ata_tf_to_fis(&tf, d2h_fis, 0);
1047
Tejun Heod4b2bab2007-02-02 16:50:52 +09001048 rc = sata_std_hardreset(ap, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001049
Tejun Heo4447d352007-04-17 23:44:08 +09001050 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
Tejun Heo81952c52006-05-15 20:57:47 +09001052 if (rc == 0 && ata_port_online(ap))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001053 *class = ahci_dev_classify(ap);
1054 if (*class == ATA_DEV_UNKNOWN)
1055 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
Tejun Heo4bd00f62006-02-11 16:26:02 +09001057 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1058 return rc;
1059}
1060
Tejun Heod4b2bab2007-02-02 16:50:52 +09001061static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class,
1062 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001063{
Tejun Heoad616ff2006-11-01 18:00:24 +09001064 int rc;
1065
1066 DPRINTK("ENTER\n");
1067
Tejun Heo4447d352007-04-17 23:44:08 +09001068 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001069
Tejun Heod4b2bab2007-02-02 16:50:52 +09001070 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context),
1071 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001072
1073 /* vt8251 needs SError cleared for the port to operate */
1074 ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
1075
Tejun Heo4447d352007-04-17 23:44:08 +09001076 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001077
1078 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1079
1080 /* vt8251 doesn't clear BSY on signature FIS reception,
1081 * request follow-up softreset.
1082 */
1083 return rc ?: -EAGAIN;
1084}
1085
Tejun Heo4bd00f62006-02-11 16:26:02 +09001086static void ahci_postreset(struct ata_port *ap, unsigned int *class)
1087{
Tejun Heo4447d352007-04-17 23:44:08 +09001088 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001089 u32 new_tmp, tmp;
1090
1091 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001092
1093 /* Make sure port's ATAPI bit is set appropriately */
1094 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001095 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001096 new_tmp |= PORT_CMD_ATAPI;
1097 else
1098 new_tmp &= ~PORT_CMD_ATAPI;
1099 if (new_tmp != tmp) {
1100 writel(new_tmp, port_mmio + PORT_CMD);
1101 readl(port_mmio + PORT_CMD); /* flush */
1102 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103}
1104
1105static u8 ahci_check_status(struct ata_port *ap)
1106{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001107 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
1109 return readl(mmio + PORT_TFDATA) & 0xFF;
1110}
1111
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1113{
1114 struct ahci_port_priv *pp = ap->private_data;
1115 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1116
1117 ata_tf_from_fis(d2h_fis, tf);
1118}
1119
Tejun Heo12fad3f2006-05-15 21:03:55 +09001120static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001122 struct scatterlist *sg;
1123 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001124 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
1126 VPRINTK("ENTER\n");
1127
1128 /*
1129 * Next, the S/G list.
1130 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001131 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001132 ata_for_each_sg(sg, qc) {
1133 dma_addr_t addr = sg_dma_address(sg);
1134 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001136 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1137 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1138 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001139
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001140 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001141 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001143
1144 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145}
1146
1147static void ahci_qc_prep(struct ata_queued_cmd *qc)
1148{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001149 struct ata_port *ap = qc->ap;
1150 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001151 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001152 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 u32 opts;
1154 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001155 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156
1157 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 * Fill in command table information. First, the header,
1159 * a SATA Register - Host to Device command FIS.
1160 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001161 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1162
1163 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
Tejun Heocc9278e2006-02-10 17:25:47 +09001164 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001165 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1166 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001167 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
Tejun Heocc9278e2006-02-10 17:25:47 +09001169 n_elem = 0;
1170 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001171 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Tejun Heocc9278e2006-02-10 17:25:47 +09001173 /*
1174 * Fill in command slot information.
1175 */
1176 opts = cmd_fis_len | n_elem << 16;
1177 if (qc->tf.flags & ATA_TFLAG_WRITE)
1178 opts |= AHCI_CMD_WRITE;
1179 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001180 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001181
Tejun Heo12fad3f2006-05-15 21:03:55 +09001182 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183}
1184
Tejun Heo78cd52d2006-05-15 20:58:29 +09001185static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001187 struct ahci_port_priv *pp = ap->private_data;
1188 struct ata_eh_info *ehi = &ap->eh_info;
1189 unsigned int err_mask = 0, action = 0;
1190 struct ata_queued_cmd *qc;
1191 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Tejun Heo78cd52d2006-05-15 20:58:29 +09001193 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001194
Tejun Heo78cd52d2006-05-15 20:58:29 +09001195 /* AHCI needs SError cleared; otherwise, it might lock up */
1196 serror = ahci_scr_read(ap, SCR_ERROR);
1197 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Tejun Heo78cd52d2006-05-15 20:58:29 +09001199 /* analyze @irq_stat */
1200 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
Tejun Heo41669552006-11-29 11:33:14 +09001202 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1203 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1204 irq_stat &= ~PORT_IRQ_IF_ERR;
1205
Conke Hu55a61602007-03-27 18:33:05 +08001206 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001207 err_mask |= AC_ERR_DEV;
Conke Hu55a61602007-03-27 18:33:05 +08001208 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
1209 serror &= ~SERR_INTERNAL;
1210 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001211
1212 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1213 err_mask |= AC_ERR_HOST_BUS;
1214 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 }
1216
Tejun Heo78cd52d2006-05-15 20:58:29 +09001217 if (irq_stat & PORT_IRQ_IF_ERR) {
1218 err_mask |= AC_ERR_ATA_BUS;
1219 action |= ATA_EH_SOFTRESET;
1220 ata_ehi_push_desc(ehi, ", interface fatal error");
1221 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222
Tejun Heo78cd52d2006-05-15 20:58:29 +09001223 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001224 ata_ehi_hotplugged(ehi);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001225 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1226 "connection status changed" : "PHY RDY changed");
1227 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
Tejun Heo78cd52d2006-05-15 20:58:29 +09001229 if (irq_stat & PORT_IRQ_UNK_FIS) {
1230 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
Tejun Heo78cd52d2006-05-15 20:58:29 +09001232 err_mask |= AC_ERR_HSM;
1233 action |= ATA_EH_SOFTRESET;
1234 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1235 unk[0], unk[1], unk[2], unk[3]);
1236 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001237
Tejun Heo78cd52d2006-05-15 20:58:29 +09001238 /* okay, let's hand over to EH */
1239 ehi->serror |= serror;
1240 ehi->action |= action;
1241
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001243 if (qc)
1244 qc->err_mask |= err_mask;
1245 else
1246 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
Tejun Heo78cd52d2006-05-15 20:58:29 +09001248 if (irq_stat & PORT_IRQ_FREEZE)
1249 ata_port_freeze(ap);
1250 else
1251 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252}
1253
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001254static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255{
Tejun Heo4447d352007-04-17 23:44:08 +09001256 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001257 struct ata_eh_info *ehi = &ap->eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001258 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001259 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001260 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
1262 status = readl(port_mmio + PORT_IRQ_STAT);
1263 writel(status, port_mmio + PORT_IRQ_STAT);
1264
Tejun Heo78cd52d2006-05-15 20:58:29 +09001265 if (unlikely(status & PORT_IRQ_ERROR)) {
1266 ahci_error_intr(ap, status);
1267 return;
1268 }
1269
Tejun Heo12fad3f2006-05-15 21:03:55 +09001270 if (ap->sactive)
1271 qc_active = readl(port_mmio + PORT_SCR_ACT);
1272 else
1273 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1274
1275 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1276 if (rc > 0)
1277 return;
1278 if (rc < 0) {
1279 ehi->err_mask |= AC_ERR_HSM;
1280 ehi->action |= ATA_EH_SOFTRESET;
1281 ata_port_freeze(ap);
1282 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 }
1284
Tejun Heo2a3917a2006-05-15 20:58:30 +09001285 /* hmmm... a spurious interupt */
1286
Tejun Heo0291f952007-01-25 19:16:28 +09001287 /* if !NCQ, ignore. No modern ATA device has broken HSM
1288 * implementation for non-NCQ commands.
1289 */
1290 if (!ap->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001291 return;
1292
Tejun Heo0291f952007-01-25 19:16:28 +09001293 if (status & PORT_IRQ_D2H_REG_FIS) {
1294 if (!pp->ncq_saw_d2h)
1295 ata_port_printk(ap, KERN_INFO,
1296 "D2H reg with I during NCQ, "
1297 "this message won't be printed again\n");
1298 pp->ncq_saw_d2h = 1;
1299 known_irq = 1;
1300 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001301
Tejun Heo0291f952007-01-25 19:16:28 +09001302 if (status & PORT_IRQ_DMAS_FIS) {
1303 if (!pp->ncq_saw_dmas)
1304 ata_port_printk(ap, KERN_INFO,
1305 "DMAS FIS during NCQ, "
1306 "this message won't be printed again\n");
1307 pp->ncq_saw_dmas = 1;
1308 known_irq = 1;
1309 }
1310
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001311 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001312 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001313
Tejun Heoafb2d552007-02-27 13:24:19 +09001314 if (le32_to_cpu(f[1])) {
1315 /* SDB FIS containing spurious completions
1316 * might be dangerous, whine and fail commands
1317 * with HSM violation. EH will turn off NCQ
1318 * after several such failures.
1319 */
1320 ata_ehi_push_desc(ehi,
1321 "spurious completions during NCQ "
1322 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1323 readl(port_mmio + PORT_CMD_ISSUE),
1324 readl(port_mmio + PORT_SCR_ACT),
1325 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1326 ehi->err_mask |= AC_ERR_HSM;
1327 ehi->action |= ATA_EH_SOFTRESET;
1328 ata_port_freeze(ap);
1329 } else {
1330 if (!pp->ncq_saw_sdb)
1331 ata_port_printk(ap, KERN_INFO,
1332 "spurious SDB FIS %08x:%08x during NCQ, "
1333 "this message won't be printed again\n",
1334 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1335 pp->ncq_saw_sdb = 1;
1336 }
Tejun Heo0291f952007-01-25 19:16:28 +09001337 known_irq = 1;
1338 }
1339
1340 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001341 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001342 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo12fad3f2006-05-15 21:03:55 +09001343 status, ap->active_tag, ap->sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344}
1345
1346static void ahci_irq_clear(struct ata_port *ap)
1347{
1348 /* TODO */
1349}
1350
David Howells7d12e782006-10-05 14:55:46 +01001351static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352{
Jeff Garzikcca39742006-08-24 03:19:22 -04001353 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 struct ahci_host_priv *hpriv;
1355 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001356 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 u32 irq_stat, irq_ack = 0;
1358
1359 VPRINTK("ENTER\n");
1360
Jeff Garzikcca39742006-08-24 03:19:22 -04001361 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001362 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
1364 /* sigh. 0xffffffff is a valid return from h/w */
1365 irq_stat = readl(mmio + HOST_IRQ_STAT);
1366 irq_stat &= hpriv->port_map;
1367 if (!irq_stat)
1368 return IRQ_NONE;
1369
Jeff Garzikcca39742006-08-24 03:19:22 -04001370 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Jeff Garzikcca39742006-08-24 03:19:22 -04001372 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
Jeff Garzik67846b32005-10-05 02:58:32 -04001375 if (!(irq_stat & (1 << i)))
1376 continue;
1377
Jeff Garzikcca39742006-08-24 03:19:22 -04001378 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001379 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001380 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001381 VPRINTK("port %u\n", i);
1382 } else {
1383 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001384 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001385 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001386 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001388
1389 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 }
1391
1392 if (irq_ack) {
1393 writel(irq_ack, mmio + HOST_IRQ_STAT);
1394 handled = 1;
1395 }
1396
Jeff Garzikcca39742006-08-24 03:19:22 -04001397 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
1399 VPRINTK("EXIT\n");
1400
1401 return IRQ_RETVAL(handled);
1402}
1403
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001404static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405{
1406 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001407 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
Tejun Heo12fad3f2006-05-15 21:03:55 +09001409 if (qc->tf.protocol == ATA_PROT_NCQ)
1410 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1411 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1413
1414 return 0;
1415}
1416
Tejun Heo78cd52d2006-05-15 20:58:29 +09001417static void ahci_freeze(struct ata_port *ap)
1418{
Tejun Heo4447d352007-04-17 23:44:08 +09001419 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001420
1421 /* turn IRQ off */
1422 writel(0, port_mmio + PORT_IRQ_MASK);
1423}
1424
1425static void ahci_thaw(struct ata_port *ap)
1426{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001427 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001428 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001429 u32 tmp;
1430
1431 /* clear IRQ */
1432 tmp = readl(port_mmio + PORT_IRQ_STAT);
1433 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001434 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001435
1436 /* turn IRQ back on */
1437 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1438}
1439
1440static void ahci_error_handler(struct ata_port *ap)
1441{
Tejun Heob51e9e52006-06-29 01:29:30 +09001442 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001443 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001444 ahci_stop_engine(ap);
1445 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001446 }
1447
1448 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001449 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001450 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001451}
1452
Tejun Heoad616ff2006-11-01 18:00:24 +09001453static void ahci_vt8251_error_handler(struct ata_port *ap)
1454{
Tejun Heoad616ff2006-11-01 18:00:24 +09001455 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1456 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001457 ahci_stop_engine(ap);
1458 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001459 }
1460
1461 /* perform recovery */
1462 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1463 ahci_postreset);
1464}
1465
Tejun Heo78cd52d2006-05-15 20:58:29 +09001466static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1467{
1468 struct ata_port *ap = qc->ap;
1469
Tejun Heoa51d6442007-03-20 15:24:11 +09001470 if (qc->flags & ATA_QCFLAG_FAILED) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001471 /* make DMA engine forget about the failed command */
Tejun Heo4447d352007-04-17 23:44:08 +09001472 ahci_stop_engine(ap);
1473 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001474 }
1475}
1476
Tejun Heo438ac6d2007-03-02 17:31:26 +09001477#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001478static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1479{
Tejun Heoc1332872006-07-26 15:59:26 +09001480 const char *emsg = NULL;
1481 int rc;
1482
Tejun Heo4447d352007-04-17 23:44:08 +09001483 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001484 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001485 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001486 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001487 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001488 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001489 }
1490
1491 return rc;
1492}
1493
1494static int ahci_port_resume(struct ata_port *ap)
1495{
Tejun Heo4447d352007-04-17 23:44:08 +09001496 ahci_power_up(ap);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001497 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001498
1499 return 0;
1500}
1501
1502static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1503{
Jeff Garzikcca39742006-08-24 03:19:22 -04001504 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001505 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001506 u32 ctl;
1507
1508 if (mesg.event == PM_EVENT_SUSPEND) {
1509 /* AHCI spec rev1.1 section 8.3.3:
1510 * Software must disable interrupts prior to requesting a
1511 * transition of the HBA to D3 state.
1512 */
1513 ctl = readl(mmio + HOST_CTL);
1514 ctl &= ~HOST_IRQ_EN;
1515 writel(ctl, mmio + HOST_CTL);
1516 readl(mmio + HOST_CTL); /* flush */
1517 }
1518
1519 return ata_pci_device_suspend(pdev, mesg);
1520}
1521
1522static int ahci_pci_device_resume(struct pci_dev *pdev)
1523{
Jeff Garzikcca39742006-08-24 03:19:22 -04001524 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001525 int rc;
1526
Tejun Heo553c4aa2006-12-26 19:39:50 +09001527 rc = ata_pci_device_do_resume(pdev);
1528 if (rc)
1529 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001530
1531 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001532 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001533 if (rc)
1534 return rc;
1535
Tejun Heo4447d352007-04-17 23:44:08 +09001536 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001537 }
1538
Jeff Garzikcca39742006-08-24 03:19:22 -04001539 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001540
1541 return 0;
1542}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001543#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001544
Tejun Heo254950c2006-07-26 15:59:25 +09001545static int ahci_port_start(struct ata_port *ap)
1546{
Jeff Garzikcca39742006-08-24 03:19:22 -04001547 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001548 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001549 void *mem;
1550 dma_addr_t mem_dma;
1551 int rc;
1552
Tejun Heo24dc5f32007-01-20 16:00:28 +09001553 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001554 if (!pp)
1555 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001556
1557 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001558 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001559 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001560
Tejun Heo24dc5f32007-01-20 16:00:28 +09001561 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1562 GFP_KERNEL);
1563 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001564 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001565 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1566
1567 /*
1568 * First item in chunk of DMA memory: 32-slot command table,
1569 * 32 bytes each in size
1570 */
1571 pp->cmd_slot = mem;
1572 pp->cmd_slot_dma = mem_dma;
1573
1574 mem += AHCI_CMD_SLOT_SZ;
1575 mem_dma += AHCI_CMD_SLOT_SZ;
1576
1577 /*
1578 * Second item: Received-FIS area
1579 */
1580 pp->rx_fis = mem;
1581 pp->rx_fis_dma = mem_dma;
1582
1583 mem += AHCI_RX_FIS_SZ;
1584 mem_dma += AHCI_RX_FIS_SZ;
1585
1586 /*
1587 * Third item: data area for storing a single command
1588 * and its scatter-gather table
1589 */
1590 pp->cmd_tbl = mem;
1591 pp->cmd_tbl_dma = mem_dma;
1592
1593 ap->private_data = pp;
1594
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001595 /* engage engines, captain */
1596 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001597}
1598
1599static void ahci_port_stop(struct ata_port *ap)
1600{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001601 const char *emsg = NULL;
1602 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001603
Tejun Heo0be0aa92006-07-26 15:59:26 +09001604 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09001605 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001606 if (rc)
1607 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001608}
1609
Tejun Heo4447d352007-04-17 23:44:08 +09001610static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 if (using_dac &&
1615 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1616 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1617 if (rc) {
1618 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1619 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001620 dev_printk(KERN_ERR, &pdev->dev,
1621 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 return rc;
1623 }
1624 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 } else {
1626 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1627 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001628 dev_printk(KERN_ERR, &pdev->dev,
1629 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630 return rc;
1631 }
1632 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1633 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001634 dev_printk(KERN_ERR, &pdev->dev,
1635 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 return rc;
1637 }
1638 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 return 0;
1640}
1641
Tejun Heo4447d352007-04-17 23:44:08 +09001642static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643{
Tejun Heo4447d352007-04-17 23:44:08 +09001644 struct ahci_host_priv *hpriv = host->private_data;
1645 struct pci_dev *pdev = to_pci_dev(host->dev);
1646 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 u32 vers, cap, impl, speed;
1648 const char *speed_s;
1649 u16 cc;
1650 const char *scc_s;
1651
1652 vers = readl(mmio + HOST_VERSION);
1653 cap = hpriv->cap;
1654 impl = hpriv->port_map;
1655
1656 speed = (cap >> 20) & 0xf;
1657 if (speed == 1)
1658 speed_s = "1.5";
1659 else if (speed == 2)
1660 speed_s = "3";
1661 else
1662 speed_s = "?";
1663
1664 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001665 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001667 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001669 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 scc_s = "RAID";
1671 else
1672 scc_s = "unknown";
1673
Jeff Garzika9524a72005-10-30 14:39:11 -05001674 dev_printk(KERN_INFO, &pdev->dev,
1675 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1677 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
1679 (vers >> 24) & 0xff,
1680 (vers >> 16) & 0xff,
1681 (vers >> 8) & 0xff,
1682 vers & 0xff,
1683
1684 ((cap >> 8) & 0x1f) + 1,
1685 (cap & 0x1f) + 1,
1686 speed_s,
1687 impl,
1688 scc_s);
1689
Jeff Garzika9524a72005-10-30 14:39:11 -05001690 dev_printk(KERN_INFO, &pdev->dev,
1691 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 "%s%s%s%s%s%s"
1693 "%s%s%s%s%s%s%s\n"
1694 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
1696 cap & (1 << 31) ? "64bit " : "",
1697 cap & (1 << 30) ? "ncq " : "",
1698 cap & (1 << 28) ? "ilck " : "",
1699 cap & (1 << 27) ? "stag " : "",
1700 cap & (1 << 26) ? "pm " : "",
1701 cap & (1 << 25) ? "led " : "",
1702
1703 cap & (1 << 24) ? "clo " : "",
1704 cap & (1 << 19) ? "nz " : "",
1705 cap & (1 << 18) ? "only " : "",
1706 cap & (1 << 17) ? "pmp " : "",
1707 cap & (1 << 15) ? "pio " : "",
1708 cap & (1 << 14) ? "slum " : "",
1709 cap & (1 << 13) ? "part " : ""
1710 );
1711}
1712
Tejun Heo24dc5f32007-01-20 16:00:28 +09001713static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714{
1715 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001716 struct ata_port_info pi = ahci_port_info[ent->driver_data];
1717 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001718 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001720 struct ata_host *host;
1721 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
1723 VPRINTK("ENTER\n");
1724
Tejun Heo12fad3f2006-05-15 21:03:55 +09001725 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1726
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001728 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
Tejun Heo4447d352007-04-17 23:44:08 +09001730 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001731 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 if (rc)
1733 return rc;
1734
Tejun Heo0d5ff562007-02-01 15:06:36 +09001735 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1736 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001737 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001738 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001739 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740
Tejun Heo24dc5f32007-01-20 16:00:28 +09001741 if (pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001742 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Tejun Heo24dc5f32007-01-20 16:00:28 +09001744 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1745 if (!hpriv)
1746 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
Tejun Heo4447d352007-04-17 23:44:08 +09001748 /* save initial config */
1749 ahci_save_initial_config(pdev, &pi, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750
Tejun Heo4447d352007-04-17 23:44:08 +09001751 /* prepare host */
1752 if (!(pi.flags & AHCI_FLAG_NO_NCQ) && (hpriv->cap & HOST_CAP_NCQ))
1753 pi.flags |= ATA_FLAG_NCQ;
1754
1755 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
1756 if (!host)
1757 return -ENOMEM;
1758 host->iomap = pcim_iomap_table(pdev);
1759 host->private_data = hpriv;
1760
1761 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001762 struct ata_port *ap = host->ports[i];
1763 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001764
Jeff Garzikdab632e2007-05-28 08:33:01 -04001765 /* standard SATA port setup */
1766 if (hpriv->port_map & (1 << i)) {
Tejun Heo4447d352007-04-17 23:44:08 +09001767 ap->ioaddr.cmd_addr = port_mmio;
1768 ap->ioaddr.scr_addr = port_mmio + PORT_SCR;
Jeff Garzikdab632e2007-05-28 08:33:01 -04001769 }
1770
1771 /* disabled/not-implemented port */
1772 else
1773 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001774 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775
1776 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001777 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001779 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780
Tejun Heo4447d352007-04-17 23:44:08 +09001781 rc = ahci_reset_controller(host);
1782 if (rc)
1783 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001784
Tejun Heo4447d352007-04-17 23:44:08 +09001785 ahci_init_controller(host);
1786 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
Tejun Heo4447d352007-04-17 23:44:08 +09001788 pci_set_master(pdev);
1789 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1790 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001791}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
1793static int __init ahci_init(void)
1794{
Pavel Roskinb7887192006-08-10 18:13:18 +09001795 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796}
1797
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798static void __exit ahci_exit(void)
1799{
1800 pci_unregister_driver(&ahci_pci_driver);
1801}
1802
1803
1804MODULE_AUTHOR("Jeff Garzik");
1805MODULE_DESCRIPTION("AHCI SATA low-level driver");
1806MODULE_LICENSE("GPL");
1807MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001808MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
1810module_init(ahci_init);
1811module_exit(ahci_exit);