blob: 56f8a30507513563135b62b51d17f0169b3c672e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
Takashi Iwai5aba4f82008-01-07 15:16:37 +010052static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
53static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
54static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
55static char *model[SNDRV_CARDS];
56static int position_fix[SNDRV_CARDS];
57static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010058static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010059static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Takashi Iwai5aba4f82008-01-07 15:16:37 +010061module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(enable, bool, NULL, 0444);
66MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
67module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020070MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
71 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010073MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010074module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020075MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
76 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010078MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010079
Takashi Iwaidee1b662007-08-13 16:10:30 +020080#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020081/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Takashi Iwaidee1b662007-08-13 16:10:30 +020083/* reset the HD-audio controller in power save mode.
84 * this may give more power-saving, but will take longer time to
85 * wake up.
86 */
87static int power_save_controller = 1;
88module_param(power_save_controller, bool, 0644);
89MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
90#endif
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_LICENSE("GPL");
93MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
94 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070095 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020096 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010097 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +010098 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +010099 "{Intel, ICH10},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100100 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200101 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200102 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200103 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200104 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200105 "{ATI, RS780},"
106 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100107 "{ATI, RV630},"
108 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100109 "{ATI, RV670},"
110 "{ATI, RV635},"
111 "{ATI, RV620},"
112 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200113 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200114 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200115 "{SiS, SIS966},"
116 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117MODULE_DESCRIPTION("Intel HDA driver");
118
119#define SFX "hda-intel: "
120
Takashi Iwaicb53c622007-08-10 17:21:45 +0200121
122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 * registers
124 */
125#define ICH6_REG_GCAP 0x00
126#define ICH6_REG_VMIN 0x02
127#define ICH6_REG_VMAJ 0x03
128#define ICH6_REG_OUTPAY 0x04
129#define ICH6_REG_INPAY 0x06
130#define ICH6_REG_GCTL 0x08
131#define ICH6_REG_WAKEEN 0x0c
132#define ICH6_REG_STATESTS 0x0e
133#define ICH6_REG_GSTS 0x10
134#define ICH6_REG_INTCTL 0x20
135#define ICH6_REG_INTSTS 0x24
136#define ICH6_REG_WALCLK 0x30
137#define ICH6_REG_SYNC 0x34
138#define ICH6_REG_CORBLBASE 0x40
139#define ICH6_REG_CORBUBASE 0x44
140#define ICH6_REG_CORBWP 0x48
141#define ICH6_REG_CORBRP 0x4A
142#define ICH6_REG_CORBCTL 0x4c
143#define ICH6_REG_CORBSTS 0x4d
144#define ICH6_REG_CORBSIZE 0x4e
145
146#define ICH6_REG_RIRBLBASE 0x50
147#define ICH6_REG_RIRBUBASE 0x54
148#define ICH6_REG_RIRBWP 0x58
149#define ICH6_REG_RINTCNT 0x5a
150#define ICH6_REG_RIRBCTL 0x5c
151#define ICH6_REG_RIRBSTS 0x5d
152#define ICH6_REG_RIRBSIZE 0x5e
153
154#define ICH6_REG_IC 0x60
155#define ICH6_REG_IR 0x64
156#define ICH6_REG_IRS 0x68
157#define ICH6_IRS_VALID (1<<1)
158#define ICH6_IRS_BUSY (1<<0)
159
160#define ICH6_REG_DPLBASE 0x70
161#define ICH6_REG_DPUBASE 0x74
162#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
163
164/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
165enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
166
167/* stream register offsets from stream base */
168#define ICH6_REG_SD_CTL 0x00
169#define ICH6_REG_SD_STS 0x03
170#define ICH6_REG_SD_LPIB 0x04
171#define ICH6_REG_SD_CBL 0x08
172#define ICH6_REG_SD_LVI 0x0c
173#define ICH6_REG_SD_FIFOW 0x0e
174#define ICH6_REG_SD_FIFOSIZE 0x10
175#define ICH6_REG_SD_FORMAT 0x12
176#define ICH6_REG_SD_BDLPL 0x18
177#define ICH6_REG_SD_BDLPU 0x1c
178
179/* PCI space */
180#define ICH6_PCIREG_TCSEL 0x44
181
182/*
183 * other constants
184 */
185
186/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200187/* ICH, ATI and VIA have 4 playback and 4 capture */
188#define ICH6_CAPTURE_INDEX 0
189#define ICH6_NUM_CAPTURE 4
190#define ICH6_PLAYBACK_INDEX 4
191#define ICH6_NUM_PLAYBACK 4
192
193/* ULI has 6 playback and 5 capture */
194#define ULI_CAPTURE_INDEX 0
195#define ULI_NUM_CAPTURE 5
196#define ULI_PLAYBACK_INDEX 5
197#define ULI_NUM_PLAYBACK 6
198
Felix Kuehling778b6e12006-05-17 11:22:21 +0200199/* ATI HDMI has 1 playback and 0 capture */
200#define ATIHDMI_CAPTURE_INDEX 0
201#define ATIHDMI_NUM_CAPTURE 0
202#define ATIHDMI_PLAYBACK_INDEX 0
203#define ATIHDMI_NUM_PLAYBACK 1
204
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200205/* this number is statically defined for simplicity */
206#define MAX_AZX_DEV 16
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200209#define BDL_SIZE PAGE_ALIGN(8192)
210#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211/* max buffer size - no h/w limit, you can increase as you like */
212#define AZX_MAX_BUF_SIZE (1024*1024*1024)
213/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200214#define AZX_MAX_AUDIO_PCMS 6
215#define AZX_MAX_MODEM_PCMS 2
216#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218/* RIRB int mask: overrun[2], response[0] */
219#define RIRB_INT_RESPONSE 0x01
220#define RIRB_INT_OVERRUN 0x04
221#define RIRB_INT_MASK 0x05
222
223/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100224#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227/* SD_CTL bits */
228#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
229#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
230#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
231#define SD_CTL_STREAM_TAG_SHIFT 20
232
233/* SD_CTL and SD_STS */
234#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
235#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
236#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200237#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
238 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
240/* SD_STS */
241#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
242
243/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200244#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
245#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
246#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
Matt41e2fce2005-07-04 17:49:55 +0200248/* GCTL unsolicited response enable bit */
249#define ICH6_GCTL_UREN (1<<8)
250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251/* GCTL reset bit */
252#define ICH6_GCTL_RESET (1<<0)
253
254/* CORB/RIRB control, read/write pointer */
255#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
256#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
257#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
258/* below are so far hardcoded - should read registers in future */
259#define ICH6_MAX_CORB_ENTRIES 256
260#define ICH6_MAX_RIRB_ENTRIES 256
261
Takashi Iwaic74db862005-05-12 14:26:27 +0200262/* position fix mode */
263enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200264 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200265 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200266 POS_FIX_POSBUF,
267 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200268};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Frederick Lif5d40b32005-05-12 14:55:20 +0200270/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200271#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
272#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
273
Vinod Gda3fca22005-09-13 18:49:12 +0200274/* Defines for Nvidia HDA support */
275#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
276#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200277
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 */
280
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100281struct azx_dev {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200282 u32 *bdl; /* virtual address of the BDL */
283 dma_addr_t bdl_addr; /* physical address of the BDL */
284 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Takashi Iwaid01ce992007-07-27 16:52:19 +0200286 unsigned int bufsize; /* size of the play buffer in bytes */
287 unsigned int fragsize; /* size of each period in bytes */
288 unsigned int frags; /* number for period in the play buffer */
289 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Takashi Iwaid01ce992007-07-27 16:52:19 +0200291 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Takashi Iwaid01ce992007-07-27 16:52:19 +0200293 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200296 struct snd_pcm_substream *substream; /* assigned substream,
297 * set in PCM open
298 */
299 unsigned int format_val; /* format value to be set in the
300 * controller and the codec
301 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 unsigned char stream_tag; /* assigned stream */
303 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100304 /* for sanity check of position buffer */
305 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Pavel Machek927fc862006-08-31 17:03:43 +0200307 unsigned int opened :1;
308 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309};
310
311/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100312struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 u32 *buf; /* CORB/RIRB buffer
314 * Each CORB entry is 4byte, RIRB is 8byte
315 */
316 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
317 /* for RIRB */
318 unsigned short rp, wp; /* read/write pointers */
319 int cmds; /* number of pending requests */
320 u32 res; /* last read value */
321};
322
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100323struct azx {
324 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 struct pci_dev *pci;
326
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200327 /* chip type specific */
328 int driver_type;
329 int playback_streams;
330 int playback_index_offset;
331 int capture_streams;
332 int capture_index_offset;
333 int num_streams;
334
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 /* pci resources */
336 unsigned long addr;
337 void __iomem *remap_addr;
338 int irq;
339
340 /* locks */
341 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100342 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200344 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100345 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
347 /* PCM */
348 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100349 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351 /* HD codec */
352 unsigned short codec_mask;
353 struct hda_bus *bus;
354
355 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100356 struct azx_rb corb;
357 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
359 /* BDL, CORB/RIRB and position buffers */
360 struct snd_dma_buffer bdl;
361 struct snd_dma_buffer rb;
362 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200363
364 /* flags */
365 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200366 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200367 unsigned int initialized :1;
368 unsigned int single_cmd :1;
369 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200370 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200371
372 /* for debugging */
373 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374};
375
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200376/* driver types */
377enum {
378 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100379 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200380 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200381 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200382 AZX_DRIVER_VIA,
383 AZX_DRIVER_SIS,
384 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200385 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200386};
387
388static char *driver_short_names[] __devinitdata = {
389 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100390 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200391 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200392 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200393 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
394 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200395 [AZX_DRIVER_ULI] = "HDA ULI M5461",
396 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200397};
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399/*
400 * macros for easy use
401 */
402#define azx_writel(chip,reg,value) \
403 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
404#define azx_readl(chip,reg) \
405 readl((chip)->remap_addr + ICH6_REG_##reg)
406#define azx_writew(chip,reg,value) \
407 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
408#define azx_readw(chip,reg) \
409 readw((chip)->remap_addr + ICH6_REG_##reg)
410#define azx_writeb(chip,reg,value) \
411 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
412#define azx_readb(chip,reg) \
413 readb((chip)->remap_addr + ICH6_REG_##reg)
414
415#define azx_sd_writel(dev,reg,value) \
416 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
417#define azx_sd_readl(dev,reg) \
418 readl((dev)->sd_addr + ICH6_REG_##reg)
419#define azx_sd_writew(dev,reg,value) \
420 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
421#define azx_sd_readw(dev,reg) \
422 readw((dev)->sd_addr + ICH6_REG_##reg)
423#define azx_sd_writeb(dev,reg,value) \
424 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
425#define azx_sd_readb(dev,reg) \
426 readb((dev)->sd_addr + ICH6_REG_##reg)
427
428/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100429#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
431/* Get the upper 32bit of the given dma_addr_t
432 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
433 */
434#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
435
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200436static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
438/*
439 * Interface for HD codec
440 */
441
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442/*
443 * CORB / RIRB interface
444 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100445static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
447 int err;
448
449 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200450 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
451 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 PAGE_SIZE, &chip->rb);
453 if (err < 0) {
454 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
455 return err;
456 }
457 return 0;
458}
459
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100460static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461{
462 /* CORB set up */
463 chip->corb.addr = chip->rb.addr;
464 chip->corb.buf = (u32 *)chip->rb.area;
465 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
466 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
467
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200468 /* set the corb size to 256 entries (ULI requires explicitly) */
469 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 /* set the corb write pointer to 0 */
471 azx_writew(chip, CORBWP, 0);
472 /* reset the corb hw read pointer */
473 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
474 /* enable corb dma */
475 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
476
477 /* RIRB set up */
478 chip->rirb.addr = chip->rb.addr + 2048;
479 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
480 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
481 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
482
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200483 /* set the rirb size to 256 entries (ULI requires explicitly) */
484 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 /* reset the rirb hw write pointer */
486 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
487 /* set N=1, get RIRB response interrupt for new entry */
488 azx_writew(chip, RINTCNT, 1);
489 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 chip->rirb.rp = chip->rirb.cmds = 0;
492}
493
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100494static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495{
496 /* disable ringbuffer DMAs */
497 azx_writeb(chip, RIRBCTL, 0);
498 azx_writeb(chip, CORBCTL, 0);
499}
500
501/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200502static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100504 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
507 /* add command to corb */
508 wp = azx_readb(chip, CORBWP);
509 wp++;
510 wp %= ICH6_MAX_CORB_ENTRIES;
511
512 spin_lock_irq(&chip->reg_lock);
513 chip->rirb.cmds++;
514 chip->corb.buf[wp] = cpu_to_le32(val);
515 azx_writel(chip, CORBWP, wp);
516 spin_unlock_irq(&chip->reg_lock);
517
518 return 0;
519}
520
521#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
522
523/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100524static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525{
526 unsigned int rp, wp;
527 u32 res, res_ex;
528
529 wp = azx_readb(chip, RIRBWP);
530 if (wp == chip->rirb.wp)
531 return;
532 chip->rirb.wp = wp;
533
534 while (chip->rirb.rp != wp) {
535 chip->rirb.rp++;
536 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
537
538 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
539 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
540 res = le32_to_cpu(chip->rirb.buf[rp]);
541 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
542 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
543 else if (chip->rirb.cmds) {
544 chip->rirb.cmds--;
545 chip->rirb.res = res;
546 }
547 }
548}
549
550/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100551static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100553 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200554 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200556 again:
557 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100558 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200559 if (chip->polling_mode) {
560 spin_lock_irq(&chip->reg_lock);
561 azx_update_rirb(chip);
562 spin_unlock_irq(&chip->reg_lock);
563 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200564 if (!chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200565 return chip->rirb.res; /* the last value */
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100566 if (time_after(jiffies, timeout))
567 break;
Takashi Iwai52987652008-01-16 16:09:47 +0100568 if (codec->bus->needs_damn_long_delay)
569 msleep(2); /* temporary workaround */
570 else {
571 udelay(10);
572 cond_resched();
573 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100574 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200575
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200576 if (chip->msi) {
577 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200578 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200579 free_irq(chip->irq, chip);
580 chip->irq = -1;
581 pci_disable_msi(chip->pci);
582 chip->msi = 0;
583 if (azx_acquire_irq(chip, 1) < 0)
584 return -1;
585 goto again;
586 }
587
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200588 if (!chip->polling_mode) {
589 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200590 "switching to polling mode: last cmd=0x%08x\n",
591 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200592 chip->polling_mode = 1;
593 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200595
596 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200597 "switching to single_cmd mode: last cmd=0x%08x\n",
598 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200599 chip->rirb.rp = azx_readb(chip, RIRBWP);
600 chip->rirb.cmds = 0;
601 /* switch to single_cmd mode */
602 chip->single_cmd = 1;
603 azx_free_cmd_io(chip);
604 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605}
606
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607/*
608 * Use the single immediate command instead of CORB/RIRB for simplicity
609 *
610 * Note: according to Intel, this is not preferred use. The command was
611 * intended for the BIOS only, and may get confused with unsolicited
612 * responses. So, we shouldn't use it for normal operation from the
613 * driver.
614 * I left the codes, however, for debugging/testing purposes.
615 */
616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200618static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100620 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 int timeout = 50;
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 while (timeout--) {
624 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200625 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200627 azx_writew(chip, IRS, azx_readw(chip, IRS) |
628 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200630 azx_writew(chip, IRS, azx_readw(chip, IRS) |
631 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 return 0;
633 }
634 udelay(1);
635 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100636 if (printk_ratelimit())
637 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
638 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 return -EIO;
640}
641
642/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100643static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100645 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 int timeout = 50;
647
648 while (timeout--) {
649 /* check IRV busy bit */
650 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
651 return azx_readl(chip, IR);
652 udelay(1);
653 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100654 if (printk_ratelimit())
655 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
656 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 return (unsigned int)-1;
658}
659
Takashi Iwai111d3af2006-02-16 18:17:58 +0100660/*
661 * The below are the main callbacks from hda_codec.
662 *
663 * They are just the skeleton to call sub-callbacks according to the
664 * current setting of chip->single_cmd.
665 */
666
667/* send a command */
668static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
669 int direct, unsigned int verb,
670 unsigned int para)
671{
672 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200673 u32 val;
674
675 val = (u32)(codec->addr & 0x0f) << 28;
676 val |= (u32)direct << 27;
677 val |= (u32)nid << 20;
678 val |= verb << 8;
679 val |= para;
680 chip->last_cmd = val;
681
Takashi Iwai111d3af2006-02-16 18:17:58 +0100682 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200683 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100684 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200685 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100686}
687
688/* get a response */
689static unsigned int azx_get_response(struct hda_codec *codec)
690{
691 struct azx *chip = codec->bus->private_data;
692 if (chip->single_cmd)
693 return azx_single_get_response(codec);
694 else
695 return azx_rirb_get_response(codec);
696}
697
Takashi Iwaicb53c622007-08-10 17:21:45 +0200698#ifdef CONFIG_SND_HDA_POWER_SAVE
699static void azx_power_notify(struct hda_codec *codec);
700#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100701
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100703static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
705 int count;
706
Danny Tholene8a7f132007-09-11 21:41:56 +0200707 /* clear STATESTS */
708 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 /* reset controller */
711 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
712
713 count = 50;
714 while (azx_readb(chip, GCTL) && --count)
715 msleep(1);
716
717 /* delay for >= 100us for codec PLL to settle per spec
718 * Rev 0.9 section 5.5.1
719 */
720 msleep(1);
721
722 /* Bring controller out of reset */
723 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
724
725 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200726 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 msleep(1);
728
Pavel Machek927fc862006-08-31 17:03:43 +0200729 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 msleep(1);
731
732 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200733 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 snd_printd("azx_reset: controller not ready!\n");
735 return -EBUSY;
736 }
737
Matt41e2fce2005-07-04 17:49:55 +0200738 /* Accept unsolicited responses */
739 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
740
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200742 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 chip->codec_mask = azx_readw(chip, STATESTS);
744 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
745 }
746
747 return 0;
748}
749
750
751/*
752 * Lowlevel interface
753 */
754
755/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100756static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757{
758 /* enable controller CIE and GIE */
759 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
760 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
761}
762
763/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100764static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765{
766 int i;
767
768 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200769 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100770 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 azx_sd_writeb(azx_dev, SD_CTL,
772 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
773 }
774
775 /* disable SIE for all streams */
776 azx_writeb(chip, INTCTL, 0);
777
778 /* disable controller CIE and GIE */
779 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
780 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
781}
782
783/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100784static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
786 int i;
787
788 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200789 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100790 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
792 }
793
794 /* clear STATESTS */
795 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
796
797 /* clear rirb status */
798 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
799
800 /* clear int status */
801 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
802}
803
804/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100805static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806{
807 /* enable SIE */
808 azx_writeb(chip, INTCTL,
809 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
810 /* set DMA start and interrupt mask */
811 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
812 SD_CTL_DMA_START | SD_INT_MASK);
813}
814
815/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100816static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817{
818 /* stop DMA */
819 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
820 ~(SD_CTL_DMA_START | SD_INT_MASK));
821 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
822 /* disable SIE */
823 azx_writeb(chip, INTCTL,
824 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
825}
826
827
828/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200829 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100831static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200833 if (chip->initialized)
834 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
836 /* reset controller */
837 azx_reset(chip);
838
839 /* initialize interrupts */
840 azx_int_clear(chip);
841 azx_int_enable(chip);
842
843 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200844 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100845 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200847 /* program the position buffer */
848 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
849 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200850
Takashi Iwaicb53c622007-08-10 17:21:45 +0200851 chip->initialized = 1;
852}
853
854/*
855 * initialize the PCI registers
856 */
857/* update bits in a PCI register byte */
858static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
859 unsigned char mask, unsigned char val)
860{
861 unsigned char data;
862
863 pci_read_config_byte(pci, reg, &data);
864 data &= ~mask;
865 data |= (val & mask);
866 pci_write_config_byte(pci, reg, data);
867}
868
869static void azx_init_pci(struct azx *chip)
870{
871 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
872 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
873 * Ensuring these bits are 0 clears playback static on some HD Audio
874 * codecs
875 */
876 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
877
Vinod Gda3fca22005-09-13 18:49:12 +0200878 switch (chip->driver_type) {
879 case AZX_DRIVER_ATI:
880 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200881 update_pci_byte(chip->pci,
882 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
883 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200884 break;
885 case AZX_DRIVER_NVIDIA:
886 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200887 update_pci_byte(chip->pci,
888 NVIDIA_HDA_TRANSREG_ADDR,
889 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200890 break;
891 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892}
893
894
895/*
896 * interrupt handler
897 */
David Howells7d12e782006-10-05 14:55:46 +0100898static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100900 struct azx *chip = dev_id;
901 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 u32 status;
903 int i;
904
905 spin_lock(&chip->reg_lock);
906
907 status = azx_readl(chip, INTSTS);
908 if (status == 0) {
909 spin_unlock(&chip->reg_lock);
910 return IRQ_NONE;
911 }
912
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200913 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 azx_dev = &chip->azx_dev[i];
915 if (status & azx_dev->sd_int_sta_mask) {
916 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
917 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100918 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 spin_unlock(&chip->reg_lock);
920 snd_pcm_period_elapsed(azx_dev->substream);
921 spin_lock(&chip->reg_lock);
922 }
923 }
924 }
925
926 /* clear rirb int */
927 status = azx_readb(chip, RIRBSTS);
928 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200929 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 azx_update_rirb(chip);
931 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
932 }
933
934#if 0
935 /* clear state status int */
936 if (azx_readb(chip, STATESTS) & 0x04)
937 azx_writeb(chip, STATESTS, 0x04);
938#endif
939 spin_unlock(&chip->reg_lock);
940
941 return IRQ_HANDLED;
942}
943
944
945/*
946 * set up BDL entries
947 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100948static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949{
950 u32 *bdl = azx_dev->bdl;
951 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
952 int idx;
953
954 /* reset BDL address */
955 azx_sd_writel(azx_dev, SD_BDLPL, 0);
956 azx_sd_writel(azx_dev, SD_BDLPU, 0);
957
958 /* program the initial BDL entries */
959 for (idx = 0; idx < azx_dev->frags; idx++) {
960 unsigned int off = idx << 2; /* 4 dword step */
961 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
962 /* program the address field of the BDL entry */
963 bdl[off] = cpu_to_le32((u32)addr);
964 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
965
966 /* program the size field of the BDL entry */
967 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
968
969 /* program the IOC to enable interrupt when buffer completes */
970 bdl[off+3] = cpu_to_le32(0x01);
971 }
972}
973
974/*
975 * set up the SD for streaming
976 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100977static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978{
979 unsigned char val;
980 int timeout;
981
982 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200983 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
984 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200986 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
987 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 udelay(3);
989 timeout = 300;
990 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
991 --timeout)
992 ;
993 val &= ~SD_CTL_STREAM_RESET;
994 azx_sd_writeb(azx_dev, SD_CTL, val);
995 udelay(3);
996
997 timeout = 300;
998 /* waiting for hardware to report that the stream is out of reset */
999 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1000 --timeout)
1001 ;
1002
1003 /* program the stream_tag */
1004 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001005 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1007
1008 /* program the length of samples in cyclic buffer */
1009 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1010
1011 /* program the stream format */
1012 /* this value needs to be the same as the one programmed */
1013 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1014
1015 /* program the stream LVI (last valid index) of the BDL */
1016 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1017
1018 /* program the BDL address */
1019 /* lower BDL address */
1020 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
1021 /* upper BDL address */
1022 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
1023
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001024 /* enable the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001025 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1026 azx_writel(chip, DPLBASE,
1027 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +02001028
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001030 azx_sd_writel(azx_dev, SD_CTL,
1031 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
1033 return 0;
1034}
1035
1036
1037/*
1038 * Codec initialization
1039 */
1040
Takashi Iwaia9995a32007-03-12 21:30:46 +01001041static unsigned int azx_max_codecs[] __devinitdata = {
1042 [AZX_DRIVER_ICH] = 3,
1043 [AZX_DRIVER_ATI] = 4,
1044 [AZX_DRIVER_ATIHDMI] = 4,
1045 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1046 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1047 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1048 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1049};
1050
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001051static int __devinit azx_codec_create(struct azx *chip, const char *model,
1052 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053{
1054 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001055 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
1057 memset(&bus_temp, 0, sizeof(bus_temp));
1058 bus_temp.private_data = chip;
1059 bus_temp.modelname = model;
1060 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001061 bus_temp.ops.command = azx_send_cmd;
1062 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001063#ifdef CONFIG_SND_HDA_POWER_SAVE
1064 bus_temp.ops.pm_notify = azx_power_notify;
1065#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Takashi Iwaid01ce992007-07-27 16:52:19 +02001067 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1068 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 return err;
1070
Takashi Iwaibccad142007-04-24 12:23:53 +02001071 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001072 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001073 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001074 struct hda_codec *codec;
1075 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 if (err < 0)
1077 continue;
1078 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001079 if (codec->afg)
1080 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 }
1082 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001083 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001084 /* probe additional slots if no codec is found */
1085 for (; c < azx_max_codecs[chip->driver_type]; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001086 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001087 err = snd_hda_codec_new(chip->bus, c, NULL);
1088 if (err < 0)
1089 continue;
1090 codecs++;
1091 }
1092 }
1093 }
1094 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1096 return -ENXIO;
1097 }
1098
1099 return 0;
1100}
1101
1102
1103/*
1104 * PCM support
1105 */
1106
1107/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001108static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001110 int dev, i, nums;
1111 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1112 dev = chip->playback_index_offset;
1113 nums = chip->playback_streams;
1114 } else {
1115 dev = chip->capture_index_offset;
1116 nums = chip->capture_streams;
1117 }
1118 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001119 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 chip->azx_dev[dev].opened = 1;
1121 return &chip->azx_dev[dev];
1122 }
1123 return NULL;
1124}
1125
1126/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001127static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128{
1129 azx_dev->opened = 0;
1130}
1131
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001132static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001133 .info = (SNDRV_PCM_INFO_MMAP |
1134 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1136 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001137 /* No full-resume yet implemented */
1138 /* SNDRV_PCM_INFO_RESUME |*/
1139 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1141 .rates = SNDRV_PCM_RATE_48000,
1142 .rate_min = 48000,
1143 .rate_max = 48000,
1144 .channels_min = 2,
1145 .channels_max = 2,
1146 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1147 .period_bytes_min = 128,
1148 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1149 .periods_min = 2,
1150 .periods_max = AZX_MAX_FRAG,
1151 .fifo_size = 0,
1152};
1153
1154struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001155 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 struct hda_codec *codec;
1157 struct hda_pcm_stream *hinfo[2];
1158};
1159
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001160static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161{
1162 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1163 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001164 struct azx *chip = apcm->chip;
1165 struct azx_dev *azx_dev;
1166 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 unsigned long flags;
1168 int err;
1169
Ingo Molnar62932df2006-01-16 16:34:20 +01001170 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 azx_dev = azx_assign_device(chip, substream->stream);
1172 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001173 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 return -EBUSY;
1175 }
1176 runtime->hw = azx_pcm_hw;
1177 runtime->hw.channels_min = hinfo->channels_min;
1178 runtime->hw.channels_max = hinfo->channels_max;
1179 runtime->hw.formats = hinfo->formats;
1180 runtime->hw.rates = hinfo->rates;
1181 snd_pcm_limit_hw_rates(runtime);
1182 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001183 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1184 128);
1185 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1186 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001187 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001188 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1189 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001191 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001192 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 return err;
1194 }
1195 spin_lock_irqsave(&chip->reg_lock, flags);
1196 azx_dev->substream = substream;
1197 azx_dev->running = 0;
1198 spin_unlock_irqrestore(&chip->reg_lock, flags);
1199
1200 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001201 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 return 0;
1203}
1204
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001205static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206{
1207 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1208 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001209 struct azx *chip = apcm->chip;
1210 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 unsigned long flags;
1212
Ingo Molnar62932df2006-01-16 16:34:20 +01001213 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 spin_lock_irqsave(&chip->reg_lock, flags);
1215 azx_dev->substream = NULL;
1216 azx_dev->running = 0;
1217 spin_unlock_irqrestore(&chip->reg_lock, flags);
1218 azx_release_device(azx_dev);
1219 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001220 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001221 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 return 0;
1223}
1224
Takashi Iwaid01ce992007-07-27 16:52:19 +02001225static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1226 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001228 return snd_pcm_lib_malloc_pages(substream,
1229 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230}
1231
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001232static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233{
1234 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001235 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1237
1238 /* reset BDL address */
1239 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1240 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1241 azx_sd_writel(azx_dev, SD_CTL, 0);
1242
1243 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1244
1245 return snd_pcm_lib_free_pages(substream);
1246}
1247
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001248static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249{
1250 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001251 struct azx *chip = apcm->chip;
1252 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001254 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255
1256 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1257 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1258 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1259 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1260 runtime->channels,
1261 runtime->format,
1262 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001263 if (!azx_dev->format_val) {
1264 snd_printk(KERN_ERR SFX
1265 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 runtime->rate, runtime->channels, runtime->format);
1267 return -EINVAL;
1268 }
1269
Takashi Iwaid01ce992007-07-27 16:52:19 +02001270 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1271 "format=0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1273 azx_setup_periods(azx_dev);
1274 azx_setup_controller(chip, azx_dev);
1275 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1276 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1277 else
1278 azx_dev->fifo_size = 0;
1279
1280 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1281 azx_dev->format_val, substream);
1282}
1283
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001284static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285{
1286 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001287 struct azx_dev *azx_dev = get_azx_dev(substream);
1288 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 int err = 0;
1290
1291 spin_lock(&chip->reg_lock);
1292 switch (cmd) {
1293 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1294 case SNDRV_PCM_TRIGGER_RESUME:
1295 case SNDRV_PCM_TRIGGER_START:
1296 azx_stream_start(chip, azx_dev);
1297 azx_dev->running = 1;
1298 break;
1299 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001300 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 case SNDRV_PCM_TRIGGER_STOP:
1302 azx_stream_stop(chip, azx_dev);
1303 azx_dev->running = 0;
1304 break;
1305 default:
1306 err = -EINVAL;
1307 }
1308 spin_unlock(&chip->reg_lock);
1309 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001310 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 cmd == SNDRV_PCM_TRIGGER_STOP) {
1312 int timeout = 5000;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001313 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1314 --timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 ;
1316 }
1317 return err;
1318}
1319
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001320static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321{
Takashi Iwaic74db862005-05-12 14:26:27 +02001322 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001323 struct azx *chip = apcm->chip;
1324 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 unsigned int pos;
1326
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001327 if (chip->position_fix == POS_FIX_POSBUF ||
1328 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001329 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001330 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001331 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001332 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001333 printk(KERN_WARNING
1334 "hda-intel: Invalid position buffer, "
1335 "using LPIB read method instead.\n");
1336 chip->position_fix = POS_FIX_NONE;
1337 goto read_lpib;
1338 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001339 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001340 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001341 /* read LPIB */
1342 pos = azx_sd_readl(azx_dev, SD_LPIB);
1343 if (chip->position_fix == POS_FIX_FIFO)
1344 pos += azx_dev->fifo_size;
1345 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 if (pos >= azx_dev->bufsize)
1347 pos = 0;
1348 return bytes_to_frames(substream->runtime, pos);
1349}
1350
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001351static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 .open = azx_pcm_open,
1353 .close = azx_pcm_close,
1354 .ioctl = snd_pcm_lib_ioctl,
1355 .hw_params = azx_pcm_hw_params,
1356 .hw_free = azx_pcm_hw_free,
1357 .prepare = azx_pcm_prepare,
1358 .trigger = azx_pcm_trigger,
1359 .pointer = azx_pcm_pointer,
1360};
1361
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001362static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363{
1364 kfree(pcm->private_data);
1365}
1366
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001367static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 struct hda_pcm *cpcm, int pcm_dev)
1369{
1370 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001371 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 struct azx_pcm *apcm;
1373
Takashi Iwaie08a0072006-09-07 17:52:14 +02001374 /* if no substreams are defined for both playback and capture,
1375 * it's just a placeholder. ignore it.
1376 */
1377 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1378 return 0;
1379
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 snd_assert(cpcm->name, return -EINVAL);
1381
1382 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001383 cpcm->stream[0].substreams,
1384 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 &pcm);
1386 if (err < 0)
1387 return err;
1388 strcpy(pcm->name, cpcm->name);
1389 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1390 if (apcm == NULL)
1391 return -ENOMEM;
1392 apcm->chip = chip;
1393 apcm->codec = codec;
1394 apcm->hinfo[0] = &cpcm->stream[0];
1395 apcm->hinfo[1] = &cpcm->stream[1];
1396 pcm->private_data = apcm;
1397 pcm->private_free = azx_pcm_free;
1398 if (cpcm->stream[0].substreams)
1399 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1400 if (cpcm->stream[1].substreams)
1401 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1402 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1403 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001404 1024 * 64, 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 chip->pcm[pcm_dev] = pcm;
Takashi Iwaie08a0072006-09-07 17:52:14 +02001406 if (chip->pcm_devs < pcm_dev + 1)
1407 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
1409 return 0;
1410}
1411
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001412static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 struct hda_codec *codec;
1415 int c, err;
1416 int pcm_dev;
1417
Takashi Iwaid01ce992007-07-27 16:52:19 +02001418 err = snd_hda_build_pcms(chip->bus);
1419 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 return err;
1421
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001422 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 pcm_dev = 0;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001424 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001426 if (codec->pcm_info[c].is_modem)
1427 continue; /* create later */
1428 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001429 snd_printk(KERN_ERR SFX
1430 "Too many audio PCMs\n");
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001431 return -EINVAL;
1432 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001433 err = create_codec_pcm(chip, codec,
1434 &codec->pcm_info[c], pcm_dev);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001435 if (err < 0)
1436 return err;
1437 pcm_dev++;
1438 }
1439 }
1440
1441 /* create modem PCMs */
1442 pcm_dev = AZX_MAX_AUDIO_PCMS;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001443 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001444 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001445 if (!codec->pcm_info[c].is_modem)
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001446 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001447 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001448 snd_printk(KERN_ERR SFX
1449 "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 return -EINVAL;
1451 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001452 err = create_codec_pcm(chip, codec,
1453 &codec->pcm_info[c], pcm_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 if (err < 0)
1455 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001456 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 pcm_dev++;
1458 }
1459 }
1460 return 0;
1461}
1462
1463/*
1464 * mixer creation - all stuff is implemented in hda module
1465 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001466static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467{
1468 return snd_hda_build_controls(chip->bus);
1469}
1470
1471
1472/*
1473 * initialize SD streams
1474 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001475static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476{
1477 int i;
1478
1479 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001480 * assign the starting bdl address to each stream (device)
1481 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001483 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001485 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1487 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001488 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1490 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1491 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1492 azx_dev->sd_int_sta_mask = 1 << i;
1493 /* stream tag: must be non-zero and unique */
1494 azx_dev->index = i;
1495 azx_dev->stream_tag = i + 1;
1496 }
1497
1498 return 0;
1499}
1500
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001501static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1502{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001503 if (request_irq(chip->pci->irq, azx_interrupt,
1504 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001505 "HDA Intel", chip)) {
1506 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1507 "disabling device\n", chip->pci->irq);
1508 if (do_disconnect)
1509 snd_card_disconnect(chip->card);
1510 return -1;
1511 }
1512 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001513 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001514 return 0;
1515}
1516
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
Takashi Iwaicb53c622007-08-10 17:21:45 +02001518static void azx_stop_chip(struct azx *chip)
1519{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001520 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001521 return;
1522
1523 /* disable interrupts */
1524 azx_int_disable(chip);
1525 azx_int_clear(chip);
1526
1527 /* disable CORB/RIRB */
1528 azx_free_cmd_io(chip);
1529
1530 /* disable position buffer */
1531 azx_writel(chip, DPLBASE, 0);
1532 azx_writel(chip, DPUBASE, 0);
1533
1534 chip->initialized = 0;
1535}
1536
1537#ifdef CONFIG_SND_HDA_POWER_SAVE
1538/* power-up/down the controller */
1539static void azx_power_notify(struct hda_codec *codec)
1540{
1541 struct azx *chip = codec->bus->private_data;
1542 struct hda_codec *c;
1543 int power_on = 0;
1544
1545 list_for_each_entry(c, &codec->bus->codec_list, list) {
1546 if (c->power_on) {
1547 power_on = 1;
1548 break;
1549 }
1550 }
1551 if (power_on)
1552 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001553 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001554 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001555}
1556#endif /* CONFIG_SND_HDA_POWER_SAVE */
1557
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558#ifdef CONFIG_PM
1559/*
1560 * power management
1561 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001562static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563{
Takashi Iwai421a1252005-11-17 16:11:09 +01001564 struct snd_card *card = pci_get_drvdata(pci);
1565 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 int i;
1567
Takashi Iwai421a1252005-11-17 16:11:09 +01001568 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001570 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001571 if (chip->initialized)
1572 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001573 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001574 if (chip->irq >= 0) {
1575 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001576 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001577 chip->irq = -1;
1578 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001579 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001580 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001581 pci_disable_device(pci);
1582 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001583 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 return 0;
1585}
1586
Takashi Iwai421a1252005-11-17 16:11:09 +01001587static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588{
Takashi Iwai421a1252005-11-17 16:11:09 +01001589 struct snd_card *card = pci_get_drvdata(pci);
1590 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591
Takashi Iwai30b35392006-10-11 18:52:53 +02001592 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001593 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001594 if (pci_enable_device(pci) < 0) {
1595 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1596 "disabling device\n");
1597 snd_card_disconnect(card);
1598 return -EIO;
1599 }
1600 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001601 if (chip->msi)
1602 if (pci_enable_msi(pci) < 0)
1603 chip->msi = 0;
1604 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001605 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001606 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001607
1608 if (snd_hda_codecs_inuse(chip->bus))
1609 azx_init_chip(chip);
1610
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001612 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 return 0;
1614}
1615#endif /* CONFIG_PM */
1616
1617
1618/*
1619 * destructor
1620 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001621static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001623 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 int i;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001625 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001627 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 }
1629
Stephen Hemminger7376d012006-08-21 19:17:46 +02001630 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001631 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001633 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001634 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001635 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001636 if (chip->remap_addr)
1637 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638
1639 if (chip->bdl.area)
1640 snd_dma_free_pages(&chip->bdl);
1641 if (chip->rb.area)
1642 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 if (chip->posbuf.area)
1644 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 pci_release_regions(chip->pci);
1646 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001647 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 kfree(chip);
1649
1650 return 0;
1651}
1652
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001653static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654{
1655 return azx_free(device->device_data);
1656}
1657
1658/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001659 * white/black-listing for position_fix
1660 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001661static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001662 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
Takashi Iwai0cb65f22007-08-16 12:32:45 +02001663 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
Takashi Iwai3372a152007-02-01 15:46:50 +01001664 {}
1665};
1666
1667static int __devinit check_position_fix(struct azx *chip, int fix)
1668{
1669 const struct snd_pci_quirk *q;
1670
1671 if (fix == POS_FIX_AUTO) {
1672 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1673 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001674 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001675 "hda_intel: position_fix set to %d "
1676 "for device %04x:%04x\n",
1677 q->value, q->subvendor, q->subdevice);
1678 return q->value;
1679 }
1680 }
1681 return fix;
1682}
1683
1684/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001685 * black-lists for probe_mask
1686 */
1687static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1688 /* Thinkpad often breaks the controller communication when accessing
1689 * to the non-working (or non-existing) modem codec slot.
1690 */
1691 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1692 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1693 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1694 {}
1695};
1696
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001697static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001698{
1699 const struct snd_pci_quirk *q;
1700
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001701 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001702 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1703 if (q) {
1704 printk(KERN_INFO
1705 "hda_intel: probe_mask set to 0x%x "
1706 "for device %04x:%04x\n",
1707 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001708 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001709 }
1710 }
1711}
1712
1713
1714/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 * constructor
1716 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001717static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001718 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001719 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001721 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001722 int err;
Tobin Davisbcd72002008-01-15 11:23:55 +01001723 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001724 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 .dev_free = azx_dev_free,
1726 };
1727
1728 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001729
Pavel Machek927fc862006-08-31 17:03:43 +02001730 err = pci_enable_device(pci);
1731 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 return err;
1733
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001734 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001735 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1737 pci_disable_device(pci);
1738 return -ENOMEM;
1739 }
1740
1741 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001742 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 chip->card = card;
1744 chip->pci = pci;
1745 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001746 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001747 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001749 chip->position_fix = check_position_fix(chip, position_fix[dev]);
1750 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001751
Takashi Iwai27346162006-01-12 18:28:44 +01001752 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001753
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001754#if BITS_PER_LONG != 64
1755 /* Fix up base address on ULI M5461 */
1756 if (chip->driver_type == AZX_DRIVER_ULI) {
1757 u16 tmp3;
1758 pci_read_config_word(pci, 0x40, &tmp3);
1759 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1760 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1761 }
1762#endif
1763
Pavel Machek927fc862006-08-31 17:03:43 +02001764 err = pci_request_regions(pci, "ICH HD audio");
1765 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 kfree(chip);
1767 pci_disable_device(pci);
1768 return err;
1769 }
1770
Pavel Machek927fc862006-08-31 17:03:43 +02001771 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1773 if (chip->remap_addr == NULL) {
1774 snd_printk(KERN_ERR SFX "ioremap error\n");
1775 err = -ENXIO;
1776 goto errout;
1777 }
1778
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001779 if (chip->msi)
1780 if (pci_enable_msi(pci) < 0)
1781 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001782
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001783 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 err = -EBUSY;
1785 goto errout;
1786 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
1788 pci_set_master(pci);
1789 synchronize_irq(chip->irq);
1790
Tobin Davisbcd72002008-01-15 11:23:55 +01001791 gcap = azx_readw(chip, GCAP);
1792 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
1793
1794 if (gcap) {
1795 /* read number of streams from GCAP register instead of using
1796 * hardcoded value
1797 */
1798 chip->playback_streams = (gcap & (0xF << 12)) >> 12;
1799 chip->capture_streams = (gcap & (0xF << 8)) >> 8;
1800 chip->playback_index_offset = (gcap & (0xF << 12)) >> 12;
1801 chip->capture_index_offset = 0;
1802 } else {
1803 /* gcap didn't give any info, switching to old method */
1804
1805 switch (chip->driver_type) {
1806 case AZX_DRIVER_ULI:
1807 chip->playback_streams = ULI_NUM_PLAYBACK;
1808 chip->capture_streams = ULI_NUM_CAPTURE;
1809 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1810 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1811 break;
1812 case AZX_DRIVER_ATIHDMI:
1813 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1814 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1815 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1816 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1817 break;
1818 default:
1819 chip->playback_streams = ICH6_NUM_PLAYBACK;
1820 chip->capture_streams = ICH6_NUM_CAPTURE;
1821 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1822 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1823 break;
1824 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001825 }
1826 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001827 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1828 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001829 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001830 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1831 goto errout;
1832 }
1833
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 /* allocate memory for the BDL for each stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001835 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1836 snd_dma_pci_data(chip->pci),
1837 BDL_SIZE, &chip->bdl);
1838 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1840 goto errout;
1841 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001842 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001843 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1844 snd_dma_pci_data(chip->pci),
1845 chip->num_streams * 8, &chip->posbuf);
1846 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001847 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1848 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001851 if (!chip->single_cmd) {
1852 err = azx_alloc_cmd_io(chip);
1853 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001854 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001855 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856
1857 /* initialize streams */
1858 azx_init_stream(chip);
1859
1860 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001861 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 azx_init_chip(chip);
1863
1864 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001865 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 snd_printk(KERN_ERR SFX "no codecs found!\n");
1867 err = -ENODEV;
1868 goto errout;
1869 }
1870
Takashi Iwaid01ce992007-07-27 16:52:19 +02001871 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1872 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1874 goto errout;
1875 }
1876
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001877 strcpy(card->driver, "HDA-Intel");
1878 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001879 sprintf(card->longname, "%s at 0x%lx irq %i",
1880 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001881
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 *rchip = chip;
1883 return 0;
1884
1885 errout:
1886 azx_free(chip);
1887 return err;
1888}
1889
Takashi Iwaicb53c622007-08-10 17:21:45 +02001890static void power_down_all_codecs(struct azx *chip)
1891{
1892#ifdef CONFIG_SND_HDA_POWER_SAVE
1893 /* The codecs were powered up in snd_hda_codec_new().
1894 * Now all initialization done, so turn them down if possible
1895 */
1896 struct hda_codec *codec;
1897 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1898 snd_hda_power_down(codec);
1899 }
1900#endif
1901}
1902
Takashi Iwaid01ce992007-07-27 16:52:19 +02001903static int __devinit azx_probe(struct pci_dev *pci,
1904 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001906 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001907 struct snd_card *card;
1908 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001909 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001911 if (dev >= SNDRV_CARDS)
1912 return -ENODEV;
1913 if (!enable[dev]) {
1914 dev++;
1915 return -ENOENT;
1916 }
1917
1918 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001919 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 snd_printk(KERN_ERR SFX "Error creating card!\n");
1921 return -ENOMEM;
1922 }
1923
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001924 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02001925 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 snd_card_free(card);
1927 return err;
1928 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001929 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001932 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001933 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 snd_card_free(card);
1935 return err;
1936 }
1937
1938 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001939 err = azx_pcm_create(chip);
1940 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941 snd_card_free(card);
1942 return err;
1943 }
1944
1945 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001946 err = azx_mixer_create(chip);
1947 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 snd_card_free(card);
1949 return err;
1950 }
1951
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 snd_card_set_dev(card, &pci->dev);
1953
Takashi Iwaid01ce992007-07-27 16:52:19 +02001954 err = snd_card_register(card);
1955 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 snd_card_free(card);
1957 return err;
1958 }
1959
1960 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001961 chip->running = 1;
1962 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01001964 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 return err;
1966}
1967
1968static void __devexit azx_remove(struct pci_dev *pci)
1969{
1970 snd_card_free(pci_get_drvdata(pci));
1971 pci_set_drvdata(pci, NULL);
1972}
1973
1974/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02001975static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001976 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1977 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1978 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01001979 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01001980 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
1981 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Jason Gastonc34f5a02008-01-29 12:38:49 +01001982 { 0x8086, 0x3a3e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
1983 { 0x8086, 0x3a6e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
Tobin Davis4979bca2008-01-30 08:13:55 +01001984 { 0x8086, 0x811b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SCH }, /* SCH*/
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001985 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02001986 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02001987 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02001988 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01001989 { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02001990 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +01001991 { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
1992 { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01001993 { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
1994 { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
1995 { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
1996 { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001997 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1998 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1999 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01002000 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
2001 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
2002 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
2003 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
2004 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
2005 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
2006 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
2007 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Peer Chen15cc4452007-06-08 13:55:10 +02002008 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
2009 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
2010 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2011 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2012 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2013 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
Peer Chenc1071062007-09-21 18:20:25 +02002014 { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2015 { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2016 { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2017 { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018 { 0, }
2019};
2020MODULE_DEVICE_TABLE(pci, azx_ids);
2021
2022/* pci_driver definition */
2023static struct pci_driver driver = {
2024 .name = "HDA Intel",
2025 .id_table = azx_ids,
2026 .probe = azx_probe,
2027 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002028#ifdef CONFIG_PM
2029 .suspend = azx_suspend,
2030 .resume = azx_resume,
2031#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032};
2033
2034static int __init alsa_card_azx_init(void)
2035{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002036 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037}
2038
2039static void __exit alsa_card_azx_exit(void)
2040{
2041 pci_unregister_driver(&driver);
2042}
2043
2044module_init(alsa_card_azx_init)
2045module_exit(alsa_card_azx_exit)