blob: f04244bba76e9693f175a5209c18fcb384b397d2 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053037#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053038#include <linux/debugfs.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041#include <plat/clock.h>
42
43#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053044#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020045
46/*#define VERBOSE_IRQ*/
47#define DSI_CATCH_MISSING_TE
48
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049struct dsi_reg { u16 idx; };
50
51#define DSI_REG(idx) ((const struct dsi_reg) { idx })
52
53#define DSI_SZ_REGS SZ_1K
54/* DSI Protocol Engine */
55
56#define DSI_REVISION DSI_REG(0x0000)
57#define DSI_SYSCONFIG DSI_REG(0x0010)
58#define DSI_SYSSTATUS DSI_REG(0x0014)
59#define DSI_IRQSTATUS DSI_REG(0x0018)
60#define DSI_IRQENABLE DSI_REG(0x001C)
61#define DSI_CTRL DSI_REG(0x0040)
62#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
63#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
64#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
65#define DSI_CLK_CTRL DSI_REG(0x0054)
66#define DSI_TIMING1 DSI_REG(0x0058)
67#define DSI_TIMING2 DSI_REG(0x005C)
68#define DSI_VM_TIMING1 DSI_REG(0x0060)
69#define DSI_VM_TIMING2 DSI_REG(0x0064)
70#define DSI_VM_TIMING3 DSI_REG(0x0068)
71#define DSI_CLK_TIMING DSI_REG(0x006C)
72#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
73#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
74#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
75#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
76#define DSI_VM_TIMING4 DSI_REG(0x0080)
77#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
78#define DSI_VM_TIMING5 DSI_REG(0x0088)
79#define DSI_VM_TIMING6 DSI_REG(0x008C)
80#define DSI_VM_TIMING7 DSI_REG(0x0090)
81#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
82#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
83#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
84#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
85#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
86#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
87#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
88#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
89
90/* DSIPHY_SCP */
91
92#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
93#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
94#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
95#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030096#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020097
98/* DSI_PLL_CTRL_SCP */
99
100#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
101#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
102#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
103#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
104#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
105
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530106#define REG_GET(dsidev, idx, start, end) \
107 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200108
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530109#define REG_FLD_MOD(dsidev, idx, val, start, end) \
110 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200111
112/* Global interrupts */
113#define DSI_IRQ_VC0 (1 << 0)
114#define DSI_IRQ_VC1 (1 << 1)
115#define DSI_IRQ_VC2 (1 << 2)
116#define DSI_IRQ_VC3 (1 << 3)
117#define DSI_IRQ_WAKEUP (1 << 4)
118#define DSI_IRQ_RESYNC (1 << 5)
119#define DSI_IRQ_PLL_LOCK (1 << 7)
120#define DSI_IRQ_PLL_UNLOCK (1 << 8)
121#define DSI_IRQ_PLL_RECALL (1 << 9)
122#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
123#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
124#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
125#define DSI_IRQ_TE_TRIGGER (1 << 16)
126#define DSI_IRQ_ACK_TRIGGER (1 << 17)
127#define DSI_IRQ_SYNC_LOST (1 << 18)
128#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
129#define DSI_IRQ_TA_TIMEOUT (1 << 20)
130#define DSI_IRQ_ERROR_MASK \
131 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
132 DSI_IRQ_TA_TIMEOUT)
133#define DSI_IRQ_CHANNEL_MASK 0xf
134
135/* Virtual channel interrupts */
136#define DSI_VC_IRQ_CS (1 << 0)
137#define DSI_VC_IRQ_ECC_CORR (1 << 1)
138#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
139#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
140#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
141#define DSI_VC_IRQ_BTA (1 << 5)
142#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
143#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
144#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
145#define DSI_VC_IRQ_ERROR_MASK \
146 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
147 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
148 DSI_VC_IRQ_FIFO_TX_UDF)
149
150/* ComplexIO interrupts */
151#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
152#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
153#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200154#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
155#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200156#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
157#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
158#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200159#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
160#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200161#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
162#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
163#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200164#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
165#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200166#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
167#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
168#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200169#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
170#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200171#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
172#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200181#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
182#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300183#define DSI_CIO_IRQ_ERROR_MASK \
184 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200185 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
186 DSI_CIO_IRQ_ERRSYNCESC5 | \
187 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
188 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
189 DSI_CIO_IRQ_ERRESC5 | \
190 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
191 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
192 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300193 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
194 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200195 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
197 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200198
199#define DSI_DT_DCS_SHORT_WRITE_0 0x05
200#define DSI_DT_DCS_SHORT_WRITE_1 0x15
201#define DSI_DT_DCS_READ 0x06
202#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
203#define DSI_DT_NULL_PACKET 0x09
204#define DSI_DT_DCS_LONG_WRITE 0x39
205
206#define DSI_DT_RX_ACK_WITH_ERR 0x02
207#define DSI_DT_RX_DCS_LONG_READ 0x1c
208#define DSI_DT_RX_SHORT_READ_1 0x21
209#define DSI_DT_RX_SHORT_READ_2 0x22
210
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200211typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
212
213#define DSI_MAX_NR_ISRS 2
214
215struct dsi_isr_data {
216 omap_dsi_isr_t isr;
217 void *arg;
218 u32 mask;
219};
220
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200221enum fifo_size {
222 DSI_FIFO_SIZE_0 = 0,
223 DSI_FIFO_SIZE_32 = 1,
224 DSI_FIFO_SIZE_64 = 2,
225 DSI_FIFO_SIZE_96 = 3,
226 DSI_FIFO_SIZE_128 = 4,
227};
228
229enum dsi_vc_mode {
230 DSI_VC_MODE_L4 = 0,
231 DSI_VC_MODE_VP,
232};
233
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300234enum dsi_lane {
235 DSI_CLK_P = 1 << 0,
236 DSI_CLK_N = 1 << 1,
237 DSI_DATA1_P = 1 << 2,
238 DSI_DATA1_N = 1 << 3,
239 DSI_DATA2_P = 1 << 4,
240 DSI_DATA2_N = 1 << 5,
241};
242
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200243struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200244 u16 x, y, w, h;
245 struct omap_dss_device *device;
246};
247
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200248struct dsi_irq_stats {
249 unsigned long last_reset;
250 unsigned irq_count;
251 unsigned dsi_irqs[32];
252 unsigned vc_irqs[4][32];
253 unsigned cio_irqs[32];
254};
255
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200256struct dsi_isr_tables {
257 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
258 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
259 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
260};
261
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530262struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000263 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200264 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +0000265 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200266
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300267 void (*dsi_mux_pads)(bool enable);
268
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200269 struct dsi_clock_info current_cinfo;
270
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300271 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 struct regulator *vdds_dsi_reg;
273
274 struct {
275 enum dsi_vc_mode mode;
276 struct omap_dss_device *dssdev;
277 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530278 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279 } vc[4];
280
281 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200282 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200283
284 unsigned pll_locked;
285
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200286 spinlock_t irq_lock;
287 struct dsi_isr_tables isr_tables;
288 /* space for a copy used by the interrupt handler */
289 struct dsi_isr_tables isr_tables_copy;
290
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200291 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300295 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200296
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200297 void (*framedone_callback)(int, void *);
298 void *framedone_data;
299
300 struct delayed_work framedone_timeout_work;
301
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200302#ifdef DSI_CATCH_MISSING_TE
303 struct timer_list te_timer;
304#endif
305
306 unsigned long cache_req_pck;
307 unsigned long cache_clk_freq;
308 struct dsi_clock_info cache_cinfo;
309
310 u32 errors;
311 spinlock_t errors_lock;
312#ifdef DEBUG
313 ktime_t perf_setup_time;
314 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200315#endif
316 int debug_read;
317 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200318
319#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
320 spinlock_t irq_stats_lock;
321 struct dsi_irq_stats irq_stats;
322#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500323 /* DSI PLL Parameter Ranges */
324 unsigned long regm_max, regn_max;
325 unsigned long regm_dispc_max, regm_dsi_max;
326 unsigned long fint_min, fint_max;
327 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300328
329 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530330};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200331
Archit Taneja2e868db2011-05-12 17:26:28 +0530332struct dsi_packet_sent_handler_data {
333 struct platform_device *dsidev;
334 struct completion *completion;
335};
336
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530337static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
338
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200339#ifdef DEBUG
340static unsigned int dsi_perf;
341module_param_named(dsi_perf, dsi_perf, bool, 0644);
342#endif
343
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530344static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
345{
346 return dev_get_drvdata(&dsidev->dev);
347}
348
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530349static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
350{
351 return dsi_pdev_map[dssdev->phy.dsi.module];
352}
353
354struct platform_device *dsi_get_dsidev_from_id(int module)
355{
356 return dsi_pdev_map[module];
357}
358
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530359static int dsi_get_dsidev_id(struct platform_device *dsidev)
360{
361 /* TEMP: Pass 0 as the dsi module index till the time the dsi platform
362 * device names aren't changed to the form "omapdss_dsi.0",
363 * "omapdss_dsi.1" and so on */
364 BUG_ON(dsidev->id != -1);
365
366 return 0;
367}
368
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530369static inline void dsi_write_reg(struct platform_device *dsidev,
370 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200371{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530372 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
373
374 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200375}
376
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530377static inline u32 dsi_read_reg(struct platform_device *dsidev,
378 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200379{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530380 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
381
382 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383}
384
385
386void dsi_save_context(void)
387{
388}
389
390void dsi_restore_context(void)
391{
392}
393
Archit Taneja1ffefe72011-05-12 17:26:24 +0530394void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200395{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530396 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
397 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
398
399 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400}
401EXPORT_SYMBOL(dsi_bus_lock);
402
Archit Taneja1ffefe72011-05-12 17:26:24 +0530403void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200404{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530405 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
406 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
407
408 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200409}
410EXPORT_SYMBOL(dsi_bus_unlock);
411
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530412static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200413{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530414 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
415
416 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200417}
418
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200419static void dsi_completion_handler(void *data, u32 mask)
420{
421 complete((struct completion *)data);
422}
423
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530424static inline int wait_for_bit_change(struct platform_device *dsidev,
425 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200426{
427 int t = 100000;
428
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530429 while (REG_GET(dsidev, idx, bitnum, bitnum) != value) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200430 if (--t == 0)
431 return !value;
432 }
433
434 return value;
435}
436
437#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530438static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200439{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530440 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
441 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200442}
443
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530444static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200445{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530446 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
447 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200448}
449
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530450static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200451{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530452 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200453 ktime_t t, setup_time, trans_time;
454 u32 total_bytes;
455 u32 setup_us, trans_us, total_us;
456
457 if (!dsi_perf)
458 return;
459
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460 t = ktime_get();
461
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530462 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463 setup_us = (u32)ktime_to_us(setup_time);
464 if (setup_us == 0)
465 setup_us = 1;
466
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530467 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200468 trans_us = (u32)ktime_to_us(trans_time);
469 if (trans_us == 0)
470 trans_us = 1;
471
472 total_us = setup_us + trans_us;
473
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530474 total_bytes = dsi->update_region.w *
475 dsi->update_region.h *
476 dsi->update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200477
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200478 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
479 "%u bytes, %u kbytes/sec\n",
480 name,
481 setup_us,
482 trans_us,
483 total_us,
484 1000*1000 / total_us,
485 total_bytes,
486 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487}
488#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530489#define dsi_perf_mark_setup(x)
490#define dsi_perf_mark_start(x)
491#define dsi_perf_show(x, y)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200492#endif
493
494static void print_irq_status(u32 status)
495{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200496 if (status == 0)
497 return;
498
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200499#ifndef VERBOSE_IRQ
500 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
501 return;
502#endif
503 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
504
505#define PIS(x) \
506 if (status & DSI_IRQ_##x) \
507 printk(#x " ");
508#ifdef VERBOSE_IRQ
509 PIS(VC0);
510 PIS(VC1);
511 PIS(VC2);
512 PIS(VC3);
513#endif
514 PIS(WAKEUP);
515 PIS(RESYNC);
516 PIS(PLL_LOCK);
517 PIS(PLL_UNLOCK);
518 PIS(PLL_RECALL);
519 PIS(COMPLEXIO_ERR);
520 PIS(HS_TX_TIMEOUT);
521 PIS(LP_RX_TIMEOUT);
522 PIS(TE_TRIGGER);
523 PIS(ACK_TRIGGER);
524 PIS(SYNC_LOST);
525 PIS(LDO_POWER_GOOD);
526 PIS(TA_TIMEOUT);
527#undef PIS
528
529 printk("\n");
530}
531
532static void print_irq_status_vc(int channel, u32 status)
533{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200534 if (status == 0)
535 return;
536
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200537#ifndef VERBOSE_IRQ
538 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
539 return;
540#endif
541 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
542
543#define PIS(x) \
544 if (status & DSI_VC_IRQ_##x) \
545 printk(#x " ");
546 PIS(CS);
547 PIS(ECC_CORR);
548#ifdef VERBOSE_IRQ
549 PIS(PACKET_SENT);
550#endif
551 PIS(FIFO_TX_OVF);
552 PIS(FIFO_RX_OVF);
553 PIS(BTA);
554 PIS(ECC_NO_CORR);
555 PIS(FIFO_TX_UDF);
556 PIS(PP_BUSY_CHANGE);
557#undef PIS
558 printk("\n");
559}
560
561static void print_irq_status_cio(u32 status)
562{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200563 if (status == 0)
564 return;
565
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200566 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
567
568#define PIS(x) \
569 if (status & DSI_CIO_IRQ_##x) \
570 printk(#x " ");
571 PIS(ERRSYNCESC1);
572 PIS(ERRSYNCESC2);
573 PIS(ERRSYNCESC3);
574 PIS(ERRESC1);
575 PIS(ERRESC2);
576 PIS(ERRESC3);
577 PIS(ERRCONTROL1);
578 PIS(ERRCONTROL2);
579 PIS(ERRCONTROL3);
580 PIS(STATEULPS1);
581 PIS(STATEULPS2);
582 PIS(STATEULPS3);
583 PIS(ERRCONTENTIONLP0_1);
584 PIS(ERRCONTENTIONLP1_1);
585 PIS(ERRCONTENTIONLP0_2);
586 PIS(ERRCONTENTIONLP1_2);
587 PIS(ERRCONTENTIONLP0_3);
588 PIS(ERRCONTENTIONLP1_3);
589 PIS(ULPSACTIVENOT_ALL0);
590 PIS(ULPSACTIVENOT_ALL1);
591#undef PIS
592
593 printk("\n");
594}
595
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200596#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530597static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
598 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200599{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530600 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200601 int i;
602
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530603 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200604
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530605 dsi->irq_stats.irq_count++;
606 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200607
608 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530609 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200610
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530611 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200612
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530613 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200614}
615#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530616#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200617#endif
618
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200619static int debug_irq;
620
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530621static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
622 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200623{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530624 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200625 int i;
626
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200627 if (irqstatus & DSI_IRQ_ERROR_MASK) {
628 DSSERR("DSI error, irqstatus %x\n", irqstatus);
629 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530630 spin_lock(&dsi->errors_lock);
631 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
632 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200633 } else if (debug_irq) {
634 print_irq_status(irqstatus);
635 }
636
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200637 for (i = 0; i < 4; ++i) {
638 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
639 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
640 i, vcstatus[i]);
641 print_irq_status_vc(i, vcstatus[i]);
642 } else if (debug_irq) {
643 print_irq_status_vc(i, vcstatus[i]);
644 }
645 }
646
647 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
648 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
649 print_irq_status_cio(ciostatus);
650 } else if (debug_irq) {
651 print_irq_status_cio(ciostatus);
652 }
653}
654
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200655static void dsi_call_isrs(struct dsi_isr_data *isr_array,
656 unsigned isr_array_size, u32 irqstatus)
657{
658 struct dsi_isr_data *isr_data;
659 int i;
660
661 for (i = 0; i < isr_array_size; i++) {
662 isr_data = &isr_array[i];
663 if (isr_data->isr && isr_data->mask & irqstatus)
664 isr_data->isr(isr_data->arg, irqstatus);
665 }
666}
667
668static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
669 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
670{
671 int i;
672
673 dsi_call_isrs(isr_tables->isr_table,
674 ARRAY_SIZE(isr_tables->isr_table),
675 irqstatus);
676
677 for (i = 0; i < 4; ++i) {
678 if (vcstatus[i] == 0)
679 continue;
680 dsi_call_isrs(isr_tables->isr_table_vc[i],
681 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
682 vcstatus[i]);
683 }
684
685 if (ciostatus != 0)
686 dsi_call_isrs(isr_tables->isr_table_cio,
687 ARRAY_SIZE(isr_tables->isr_table_cio),
688 ciostatus);
689}
690
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200691static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
692{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530693 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530694 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200695 u32 irqstatus, vcstatus[4], ciostatus;
696 int i;
697
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530698 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530699 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530700
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530701 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200702
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530703 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200704
705 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200706 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530707 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200708 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200709 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200710
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530711 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200712 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530713 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200714
715 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200716 if ((irqstatus & (1 << i)) == 0) {
717 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200718 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300719 }
720
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200722
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530723 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200724 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530725 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200726 }
727
728 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530729 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200730
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530731 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530733 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200734 } else {
735 ciostatus = 0;
736 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200737
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738#ifdef DSI_CATCH_MISSING_TE
739 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530740 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200741#endif
742
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200743 /* make a copy and unlock, so that isrs can unregister
744 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530745 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
746 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200747
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530748 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200749
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530750 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200751
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200753
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530754 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200755
archit tanejaaffe3602011-02-23 08:41:03 +0000756 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200757}
758
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530759/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530760static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
761 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200762 unsigned isr_array_size, u32 default_mask,
763 const struct dsi_reg enable_reg,
764 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200766 struct dsi_isr_data *isr_data;
767 u32 mask;
768 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200769 int i;
770
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200771 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200772
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200773 for (i = 0; i < isr_array_size; i++) {
774 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200775
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200776 if (isr_data->isr == NULL)
777 continue;
778
779 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200780 }
781
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530782 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200783 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530784 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
785 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200786
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200787 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530788 dsi_read_reg(dsidev, enable_reg);
789 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790}
791
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530792/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530793static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530795 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200796 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200798 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200799#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530800 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
801 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200802 DSI_IRQENABLE, DSI_IRQSTATUS);
803}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530805/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530806static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200807{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530808 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
809
810 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
811 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812 DSI_VC_IRQ_ERROR_MASK,
813 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
814}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200815
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530816/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530817static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530819 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
820
821 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
822 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200823 DSI_CIO_IRQ_ERROR_MASK,
824 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
825}
826
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530827static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530829 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 unsigned long flags;
831 int vc;
832
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530833 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200834
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530835 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200836
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530837 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200838 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530839 _omap_dsi_set_irqs_vc(dsidev, vc);
840 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530842 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200843}
844
845static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
846 struct dsi_isr_data *isr_array, unsigned isr_array_size)
847{
848 struct dsi_isr_data *isr_data;
849 int free_idx;
850 int i;
851
852 BUG_ON(isr == NULL);
853
854 /* check for duplicate entry and find a free slot */
855 free_idx = -1;
856 for (i = 0; i < isr_array_size; i++) {
857 isr_data = &isr_array[i];
858
859 if (isr_data->isr == isr && isr_data->arg == arg &&
860 isr_data->mask == mask) {
861 return -EINVAL;
862 }
863
864 if (isr_data->isr == NULL && free_idx == -1)
865 free_idx = i;
866 }
867
868 if (free_idx == -1)
869 return -EBUSY;
870
871 isr_data = &isr_array[free_idx];
872 isr_data->isr = isr;
873 isr_data->arg = arg;
874 isr_data->mask = mask;
875
876 return 0;
877}
878
879static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
880 struct dsi_isr_data *isr_array, unsigned isr_array_size)
881{
882 struct dsi_isr_data *isr_data;
883 int i;
884
885 for (i = 0; i < isr_array_size; i++) {
886 isr_data = &isr_array[i];
887 if (isr_data->isr != isr || isr_data->arg != arg ||
888 isr_data->mask != mask)
889 continue;
890
891 isr_data->isr = NULL;
892 isr_data->arg = NULL;
893 isr_data->mask = 0;
894
895 return 0;
896 }
897
898 return -EINVAL;
899}
900
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530901static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
902 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200903{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530904 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200905 unsigned long flags;
906 int r;
907
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530908 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200909
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530910 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
911 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200912
913 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530914 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200915
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530916 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200917
918 return r;
919}
920
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530921static int dsi_unregister_isr(struct platform_device *dsidev,
922 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200923{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530924 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200925 unsigned long flags;
926 int r;
927
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530928 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200929
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530930 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
931 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200932
933 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530934 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937
938 return r;
939}
940
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530941static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
942 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945 unsigned long flags;
946 int r;
947
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530948 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949
950 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530951 dsi->isr_tables.isr_table_vc[channel],
952 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953
954 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530955 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200956
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530957 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200958
959 return r;
960}
961
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
963 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530965 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200966 unsigned long flags;
967 int r;
968
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530969 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200970
971 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 dsi->isr_tables.isr_table_vc[channel],
973 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200974
975 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530976 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530978 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200979
980 return r;
981}
982
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530983static int dsi_register_isr_cio(struct platform_device *dsidev,
984 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200985{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530986 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200987 unsigned long flags;
988 int r;
989
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530990 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200991
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530992 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
993 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994
995 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530996 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200997
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530998 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200999
1000 return r;
1001}
1002
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301003static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1004 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007 unsigned long flags;
1008 int r;
1009
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1013 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014
1015 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301016 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
1020 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001021}
1022
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301023static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001024{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301025 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001026 unsigned long flags;
1027 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301028 spin_lock_irqsave(&dsi->errors_lock, flags);
1029 e = dsi->errors;
1030 dsi->errors = 0;
1031 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001032 return e;
1033}
1034
Archit Taneja1bb47832011-02-24 14:17:30 +05301035/* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001036static inline void enable_clocks(bool enable)
1037{
1038 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +00001039 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001040 else
Archit Taneja6af9cd12011-01-31 16:27:44 +00001041 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001042}
1043
1044/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301045static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1046 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001047{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301048 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1049
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001050 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +00001051 dss_clk_enable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052 else
Archit Taneja6af9cd12011-01-31 16:27:44 +00001053 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001054
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301055 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301056 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001057 DSSERR("cannot lock PLL when enabling clocks\n");
1058 }
1059}
1060
1061#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301062static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001063{
1064 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001065 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001066
1067 if (!dss_debug)
1068 return;
1069
1070 /* A dummy read using the SCP interface to any DSIPHY register is
1071 * required after DSIPHY reset to complete the reset of the DSI complex
1072 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301073 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001074
1075 printk(KERN_DEBUG "DSI resets: ");
1076
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301077 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001078 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1079
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301080 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001081 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1082
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001083 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1084 b0 = 28;
1085 b1 = 27;
1086 b2 = 26;
1087 } else {
1088 b0 = 24;
1089 b1 = 25;
1090 b2 = 26;
1091 }
1092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301093 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001094 printk("PHY (%x%x%x, %d, %d, %d)\n",
1095 FLD_GET(l, b0, b0),
1096 FLD_GET(l, b1, b1),
1097 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001098 FLD_GET(l, 29, 29),
1099 FLD_GET(l, 30, 30),
1100 FLD_GET(l, 31, 31));
1101}
1102#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301103#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001104#endif
1105
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301106static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001107{
1108 DSSDBG("dsi_if_enable(%d)\n", enable);
1109
1110 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301111 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301113 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001114 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1115 return -EIO;
1116 }
1117
1118 return 0;
1119}
1120
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301121unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001122{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301123 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1124
1125 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001126}
1127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301128static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001129{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301130 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1131
1132 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001133}
1134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001136{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301137 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1138
1139 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140}
1141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301142static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001143{
1144 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301145 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146
Archit Taneja5a8b5722011-05-12 17:26:29 +05301147 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301148 /* DSI FCLK source is DSS_CLK_FCK */
Archit Taneja6af9cd12011-01-31 16:27:44 +00001149 r = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301151 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301152 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153 }
1154
1155 return r;
1156}
1157
1158static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1159{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301160 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301161 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001162 unsigned long dsi_fclk;
1163 unsigned lp_clk_div;
1164 unsigned long lp_clk;
1165
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001166 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001167
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301168 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001169 return -EINVAL;
1170
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301171 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172
1173 lp_clk = dsi_fclk / 2 / lp_clk_div;
1174
1175 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301176 dsi->current_cinfo.lp_clk = lp_clk;
1177 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301179 /* LP_CLK_DIVISOR */
1180 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001181
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301182 /* LP_RX_SYNCHRO_ENABLE */
1183 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001184
1185 return 0;
1186}
1187
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301188static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001189{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301190 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1191
1192 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301193 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001194}
1195
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301196static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001197{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301198 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1199
1200 WARN_ON(dsi->scp_clk_refcount == 0);
1201 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301202 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001203}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204
1205enum dsi_pll_power_state {
1206 DSI_PLL_POWER_OFF = 0x0,
1207 DSI_PLL_POWER_ON_HSCLK = 0x1,
1208 DSI_PLL_POWER_ON_ALL = 0x2,
1209 DSI_PLL_POWER_ON_DIV = 0x3,
1210};
1211
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301212static int dsi_pll_power(struct platform_device *dsidev,
1213 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214{
1215 int t = 0;
1216
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001217 /* DSI-PLL power command 0x3 is not working */
1218 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1219 state == DSI_PLL_POWER_ON_DIV)
1220 state = DSI_PLL_POWER_ON_ALL;
1221
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222 /* PLL_PWR_CMD */
1223 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224
1225 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301226 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001227 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001228 DSSERR("Failed to set DSI PLL power mode to %d\n",
1229 state);
1230 return -ENODEV;
1231 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001232 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001233 }
1234
1235 return 0;
1236}
1237
1238/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001239static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1240 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001241{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301242 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1243 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1244
1245 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001246 return -EINVAL;
1247
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301248 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249 return -EINVAL;
1250
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301251 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001252 return -EINVAL;
1253
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301254 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001255 return -EINVAL;
1256
Archit Taneja1bb47832011-02-24 14:17:30 +05301257 if (cinfo->use_sys_clk) {
Archit Taneja6af9cd12011-01-31 16:27:44 +00001258 cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001259 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301260 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001261 cinfo->highfreq = 0;
1262 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001263 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001264
1265 if (cinfo->clkin < 32000000)
1266 cinfo->highfreq = 0;
1267 else
1268 cinfo->highfreq = 1;
1269 }
1270
1271 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1272
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301273 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001274 return -EINVAL;
1275
1276 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1277
1278 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1279 return -EINVAL;
1280
Archit Taneja1bb47832011-02-24 14:17:30 +05301281 if (cinfo->regm_dispc > 0)
1282 cinfo->dsi_pll_hsdiv_dispc_clk =
1283 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301285 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001286
Archit Taneja1bb47832011-02-24 14:17:30 +05301287 if (cinfo->regm_dsi > 0)
1288 cinfo->dsi_pll_hsdiv_dsi_clk =
1289 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301291 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001292
1293 return 0;
1294}
1295
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301296int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1297 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001298 struct dispc_clock_info *dispc_cinfo)
1299{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301300 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301 struct dsi_clock_info cur, best;
1302 struct dispc_clock_info best_dispc;
1303 int min_fck_per_pck;
1304 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301305 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306
Archit Taneja1bb47832011-02-24 14:17:30 +05301307 dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308
Taneja, Archit31ef8232011-03-14 23:28:22 -05001309 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301310
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301311 if (req_pck == dsi->cache_req_pck &&
1312 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301314 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301315 dispc_find_clk_divs(is_tft, req_pck,
1316 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001317 return 0;
1318 }
1319
1320 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1321
1322 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301323 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324 DSSERR("Requested pixel clock not possible with the current "
1325 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1326 "the constraint off.\n");
1327 min_fck_per_pck = 0;
1328 }
1329
1330 DSSDBG("dsi_pll_calc\n");
1331
1332retry:
1333 memset(&best, 0, sizeof(best));
1334 memset(&best_dispc, 0, sizeof(best_dispc));
1335
1336 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301337 cur.clkin = dss_sys_clk;
1338 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001339 cur.highfreq = 0;
1340
1341 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1342 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1343 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301344 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345 if (cur.highfreq == 0)
1346 cur.fint = cur.clkin / cur.regn;
1347 else
1348 cur.fint = cur.clkin / (2 * cur.regn);
1349
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301350 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001351 continue;
1352
1353 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301354 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001355 unsigned long a, b;
1356
1357 a = 2 * cur.regm * (cur.clkin/1000);
1358 b = cur.regn * (cur.highfreq + 1);
1359 cur.clkin4ddr = a / b * 1000;
1360
1361 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1362 break;
1363
Archit Taneja1bb47832011-02-24 14:17:30 +05301364 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1365 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301366 for (cur.regm_dispc = 1; cur.regm_dispc <
1367 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301369 cur.dsi_pll_hsdiv_dispc_clk =
1370 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371
1372 /* this will narrow down the search a bit,
1373 * but still give pixclocks below what was
1374 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301375 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001376 break;
1377
Archit Taneja1bb47832011-02-24 14:17:30 +05301378 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001379 continue;
1380
1381 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301382 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001383 req_pck * min_fck_per_pck)
1384 continue;
1385
1386 match = 1;
1387
1388 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301389 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390 &cur_dispc);
1391
1392 if (abs(cur_dispc.pck - req_pck) <
1393 abs(best_dispc.pck - req_pck)) {
1394 best = cur;
1395 best_dispc = cur_dispc;
1396
1397 if (cur_dispc.pck == req_pck)
1398 goto found;
1399 }
1400 }
1401 }
1402 }
1403found:
1404 if (!match) {
1405 if (min_fck_per_pck) {
1406 DSSERR("Could not find suitable clock settings.\n"
1407 "Turning FCK/PCK constraint off and"
1408 "trying again.\n");
1409 min_fck_per_pck = 0;
1410 goto retry;
1411 }
1412
1413 DSSERR("Could not find suitable clock settings.\n");
1414
1415 return -EINVAL;
1416 }
1417
Archit Taneja1bb47832011-02-24 14:17:30 +05301418 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1419 best.regm_dsi = 0;
1420 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001421
1422 if (dsi_cinfo)
1423 *dsi_cinfo = best;
1424 if (dispc_cinfo)
1425 *dispc_cinfo = best_dispc;
1426
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301427 dsi->cache_req_pck = req_pck;
1428 dsi->cache_clk_freq = 0;
1429 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001430
1431 return 0;
1432}
1433
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301434int dsi_pll_set_clock_div(struct platform_device *dsidev,
1435 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001436{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301437 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001438 int r = 0;
1439 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001440 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001441 u8 regn_start, regn_end, regm_start, regm_end;
1442 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443
1444 DSSDBGF();
1445
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301446 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1447 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001448
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301449 dsi->current_cinfo.fint = cinfo->fint;
1450 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1451 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301452 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301453 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301454 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001455
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301456 dsi->current_cinfo.regn = cinfo->regn;
1457 dsi->current_cinfo.regm = cinfo->regm;
1458 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1459 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001460
1461 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1462
1463 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301464 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001465 cinfo->clkin,
1466 cinfo->highfreq);
1467
1468 /* DSIPHY == CLKIN4DDR */
1469 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1470 cinfo->regm,
1471 cinfo->regn,
1472 cinfo->clkin,
1473 cinfo->highfreq + 1,
1474 cinfo->clkin4ddr);
1475
1476 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1477 cinfo->clkin4ddr / 1000 / 1000 / 2);
1478
1479 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1480
Archit Taneja1bb47832011-02-24 14:17:30 +05301481 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301482 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1483 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301484 cinfo->dsi_pll_hsdiv_dispc_clk);
1485 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301486 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1487 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301488 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001489
Taneja, Archit49641112011-03-14 23:28:23 -05001490 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1491 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1492 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1493 &regm_dispc_end);
1494 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1495 &regm_dsi_end);
1496
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301497 /* DSI_PLL_AUTOMODE = manual */
1498 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301500 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001501 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001502 /* DSI_PLL_REGN */
1503 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1504 /* DSI_PLL_REGM */
1505 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1506 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301507 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001508 regm_dispc_start, regm_dispc_end);
1509 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301510 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001511 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301512 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001513
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301514 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001515
1516 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1517 f = cinfo->fint < 1000000 ? 0x3 :
1518 cinfo->fint < 1250000 ? 0x4 :
1519 cinfo->fint < 1500000 ? 0x5 :
1520 cinfo->fint < 1750000 ? 0x6 :
1521 0x7;
1522 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001523
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301524 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001525
1526 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1527 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301528 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001529 11, 11); /* DSI_PLL_CLKSEL */
1530 l = FLD_MOD(l, cinfo->highfreq,
1531 12, 12); /* DSI_PLL_HIGHFREQ */
1532 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1533 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1534 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301535 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001536
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301537 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001538
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301539 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001540 DSSERR("dsi pll go bit not going down.\n");
1541 r = -EIO;
1542 goto err;
1543 }
1544
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301545 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001546 DSSERR("cannot lock PLL\n");
1547 r = -EIO;
1548 goto err;
1549 }
1550
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301551 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301553 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001554 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1555 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1556 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1557 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1558 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1559 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1560 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1561 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1562 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1563 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1564 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1565 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1566 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1567 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301568 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001569
1570 DSSDBG("PLL config done\n");
1571err:
1572 return r;
1573}
1574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301575int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1576 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001577{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301578 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001579 int r = 0;
1580 enum dsi_pll_power_state pwstate;
1581
1582 DSSDBG("PLL init\n");
1583
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301584 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001585 struct regulator *vdds_dsi;
1586
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301587 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001588
1589 if (IS_ERR(vdds_dsi)) {
1590 DSSERR("can't get VDDS_DSI regulator\n");
1591 return PTR_ERR(vdds_dsi);
1592 }
1593
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301594 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001595 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001596
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001597 enable_clocks(1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301598 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001599 /*
1600 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1601 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301602 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001603
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301604 if (!dsi->vdds_dsi_enabled) {
1605 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001606 if (r)
1607 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301608 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001609 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001610
1611 /* XXX PLL does not come out of reset without this... */
1612 dispc_pck_free_enable(1);
1613
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301614 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001615 DSSERR("PLL not coming out of reset.\n");
1616 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001617 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001618 goto err1;
1619 }
1620
1621 /* XXX ... but if left on, we get problems when planes do not
1622 * fill the whole display. No idea about this */
1623 dispc_pck_free_enable(0);
1624
1625 if (enable_hsclk && enable_hsdiv)
1626 pwstate = DSI_PLL_POWER_ON_ALL;
1627 else if (enable_hsclk)
1628 pwstate = DSI_PLL_POWER_ON_HSCLK;
1629 else if (enable_hsdiv)
1630 pwstate = DSI_PLL_POWER_ON_DIV;
1631 else
1632 pwstate = DSI_PLL_POWER_OFF;
1633
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301634 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001635
1636 if (r)
1637 goto err1;
1638
1639 DSSDBG("PLL init done\n");
1640
1641 return 0;
1642err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301643 if (dsi->vdds_dsi_enabled) {
1644 regulator_disable(dsi->vdds_dsi_reg);
1645 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001646 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001647err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301648 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001649 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301650 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001651 return r;
1652}
1653
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301654void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001655{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301656 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1657
1658 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301659 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001660 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301661 WARN_ON(!dsi->vdds_dsi_enabled);
1662 regulator_disable(dsi->vdds_dsi_reg);
1663 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001664 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001665
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301666 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001667 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301668 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001669
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001670 DSSDBG("PLL uninit done\n");
1671}
1672
Archit Taneja5a8b5722011-05-12 17:26:29 +05301673static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1674 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001675{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301676 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1677 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301678 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301679 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301680
1681 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301682 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001683
1684 enable_clocks(1);
1685
Archit Taneja5a8b5722011-05-12 17:26:29 +05301686 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001687
1688 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001689 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001690
1691 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1692
1693 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1694 cinfo->clkin4ddr, cinfo->regm);
1695
Archit Taneja1bb47832011-02-24 14:17:30 +05301696 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301697 dss_get_generic_clk_source_name(dispc_clk_src),
1698 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301699 cinfo->dsi_pll_hsdiv_dispc_clk,
1700 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301701 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001702 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001703
Archit Taneja1bb47832011-02-24 14:17:30 +05301704 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301705 dss_get_generic_clk_source_name(dsi_clk_src),
1706 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301707 cinfo->dsi_pll_hsdiv_dsi_clk,
1708 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301709 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001710 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001711
Archit Taneja5a8b5722011-05-12 17:26:29 +05301712 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001713
Archit Taneja067a57e2011-03-02 11:57:25 +05301714 seq_printf(s, "dsi fclk source = %s (%s)\n",
1715 dss_get_generic_clk_source_name(dsi_clk_src),
1716 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001717
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301718 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001719
1720 seq_printf(s, "DDR_CLK\t\t%lu\n",
1721 cinfo->clkin4ddr / 4);
1722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301723 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001724
1725 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1726
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001727 enable_clocks(0);
1728}
1729
Archit Taneja5a8b5722011-05-12 17:26:29 +05301730void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001731{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301732 struct platform_device *dsidev;
1733 int i;
1734
1735 for (i = 0; i < MAX_NUM_DSI; i++) {
1736 dsidev = dsi_get_dsidev_from_id(i);
1737 if (dsidev)
1738 dsi_dump_dsidev_clocks(dsidev, s);
1739 }
1740}
1741
1742#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1743static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1744 struct seq_file *s)
1745{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301746 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001747 unsigned long flags;
1748 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301749 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001750
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301751 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001752
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301753 stats = dsi->irq_stats;
1754 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1755 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001756
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301757 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001758
1759 seq_printf(s, "period %u ms\n",
1760 jiffies_to_msecs(jiffies - stats.last_reset));
1761
1762 seq_printf(s, "irqs %d\n", stats.irq_count);
1763#define PIS(x) \
1764 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1765
Archit Taneja5a8b5722011-05-12 17:26:29 +05301766 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001767 PIS(VC0);
1768 PIS(VC1);
1769 PIS(VC2);
1770 PIS(VC3);
1771 PIS(WAKEUP);
1772 PIS(RESYNC);
1773 PIS(PLL_LOCK);
1774 PIS(PLL_UNLOCK);
1775 PIS(PLL_RECALL);
1776 PIS(COMPLEXIO_ERR);
1777 PIS(HS_TX_TIMEOUT);
1778 PIS(LP_RX_TIMEOUT);
1779 PIS(TE_TRIGGER);
1780 PIS(ACK_TRIGGER);
1781 PIS(SYNC_LOST);
1782 PIS(LDO_POWER_GOOD);
1783 PIS(TA_TIMEOUT);
1784#undef PIS
1785
1786#define PIS(x) \
1787 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1788 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1789 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1790 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1791 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1792
1793 seq_printf(s, "-- VC interrupts --\n");
1794 PIS(CS);
1795 PIS(ECC_CORR);
1796 PIS(PACKET_SENT);
1797 PIS(FIFO_TX_OVF);
1798 PIS(FIFO_RX_OVF);
1799 PIS(BTA);
1800 PIS(ECC_NO_CORR);
1801 PIS(FIFO_TX_UDF);
1802 PIS(PP_BUSY_CHANGE);
1803#undef PIS
1804
1805#define PIS(x) \
1806 seq_printf(s, "%-20s %10d\n", #x, \
1807 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1808
1809 seq_printf(s, "-- CIO interrupts --\n");
1810 PIS(ERRSYNCESC1);
1811 PIS(ERRSYNCESC2);
1812 PIS(ERRSYNCESC3);
1813 PIS(ERRESC1);
1814 PIS(ERRESC2);
1815 PIS(ERRESC3);
1816 PIS(ERRCONTROL1);
1817 PIS(ERRCONTROL2);
1818 PIS(ERRCONTROL3);
1819 PIS(STATEULPS1);
1820 PIS(STATEULPS2);
1821 PIS(STATEULPS3);
1822 PIS(ERRCONTENTIONLP0_1);
1823 PIS(ERRCONTENTIONLP1_1);
1824 PIS(ERRCONTENTIONLP0_2);
1825 PIS(ERRCONTENTIONLP1_2);
1826 PIS(ERRCONTENTIONLP0_3);
1827 PIS(ERRCONTENTIONLP1_3);
1828 PIS(ULPSACTIVENOT_ALL0);
1829 PIS(ULPSACTIVENOT_ALL1);
1830#undef PIS
1831}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001832
Archit Taneja5a8b5722011-05-12 17:26:29 +05301833static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001834{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301835 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1836
Archit Taneja5a8b5722011-05-12 17:26:29 +05301837 dsi_dump_dsidev_irqs(dsidev, s);
1838}
1839
1840static void dsi2_dump_irqs(struct seq_file *s)
1841{
1842 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1843
1844 dsi_dump_dsidev_irqs(dsidev, s);
1845}
1846
1847void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1848 const struct file_operations *debug_fops)
1849{
1850 struct platform_device *dsidev;
1851
1852 dsidev = dsi_get_dsidev_from_id(0);
1853 if (dsidev)
1854 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1855 &dsi1_dump_irqs, debug_fops);
1856
1857 dsidev = dsi_get_dsidev_from_id(1);
1858 if (dsidev)
1859 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1860 &dsi2_dump_irqs, debug_fops);
1861}
1862#endif
1863
1864static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1865 struct seq_file *s)
1866{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301867#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001868
Archit Taneja6af9cd12011-01-31 16:27:44 +00001869 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301870 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001871
1872 DUMPREG(DSI_REVISION);
1873 DUMPREG(DSI_SYSCONFIG);
1874 DUMPREG(DSI_SYSSTATUS);
1875 DUMPREG(DSI_IRQSTATUS);
1876 DUMPREG(DSI_IRQENABLE);
1877 DUMPREG(DSI_CTRL);
1878 DUMPREG(DSI_COMPLEXIO_CFG1);
1879 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1880 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1881 DUMPREG(DSI_CLK_CTRL);
1882 DUMPREG(DSI_TIMING1);
1883 DUMPREG(DSI_TIMING2);
1884 DUMPREG(DSI_VM_TIMING1);
1885 DUMPREG(DSI_VM_TIMING2);
1886 DUMPREG(DSI_VM_TIMING3);
1887 DUMPREG(DSI_CLK_TIMING);
1888 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1889 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1890 DUMPREG(DSI_COMPLEXIO_CFG2);
1891 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1892 DUMPREG(DSI_VM_TIMING4);
1893 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1894 DUMPREG(DSI_VM_TIMING5);
1895 DUMPREG(DSI_VM_TIMING6);
1896 DUMPREG(DSI_VM_TIMING7);
1897 DUMPREG(DSI_STOPCLK_TIMING);
1898
1899 DUMPREG(DSI_VC_CTRL(0));
1900 DUMPREG(DSI_VC_TE(0));
1901 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1902 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1903 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1904 DUMPREG(DSI_VC_IRQSTATUS(0));
1905 DUMPREG(DSI_VC_IRQENABLE(0));
1906
1907 DUMPREG(DSI_VC_CTRL(1));
1908 DUMPREG(DSI_VC_TE(1));
1909 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1910 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1911 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1912 DUMPREG(DSI_VC_IRQSTATUS(1));
1913 DUMPREG(DSI_VC_IRQENABLE(1));
1914
1915 DUMPREG(DSI_VC_CTRL(2));
1916 DUMPREG(DSI_VC_TE(2));
1917 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1918 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1919 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1920 DUMPREG(DSI_VC_IRQSTATUS(2));
1921 DUMPREG(DSI_VC_IRQENABLE(2));
1922
1923 DUMPREG(DSI_VC_CTRL(3));
1924 DUMPREG(DSI_VC_TE(3));
1925 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1926 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1927 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1928 DUMPREG(DSI_VC_IRQSTATUS(3));
1929 DUMPREG(DSI_VC_IRQENABLE(3));
1930
1931 DUMPREG(DSI_DSIPHY_CFG0);
1932 DUMPREG(DSI_DSIPHY_CFG1);
1933 DUMPREG(DSI_DSIPHY_CFG2);
1934 DUMPREG(DSI_DSIPHY_CFG5);
1935
1936 DUMPREG(DSI_PLL_CONTROL);
1937 DUMPREG(DSI_PLL_STATUS);
1938 DUMPREG(DSI_PLL_GO);
1939 DUMPREG(DSI_PLL_CONFIGURATION1);
1940 DUMPREG(DSI_PLL_CONFIGURATION2);
1941
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301942 dsi_disable_scp_clk(dsidev);
Archit Taneja6af9cd12011-01-31 16:27:44 +00001943 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001944#undef DUMPREG
1945}
1946
Archit Taneja5a8b5722011-05-12 17:26:29 +05301947static void dsi1_dump_regs(struct seq_file *s)
1948{
1949 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1950
1951 dsi_dump_dsidev_regs(dsidev, s);
1952}
1953
1954static void dsi2_dump_regs(struct seq_file *s)
1955{
1956 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1957
1958 dsi_dump_dsidev_regs(dsidev, s);
1959}
1960
1961void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
1962 const struct file_operations *debug_fops)
1963{
1964 struct platform_device *dsidev;
1965
1966 dsidev = dsi_get_dsidev_from_id(0);
1967 if (dsidev)
1968 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
1969 &dsi1_dump_regs, debug_fops);
1970
1971 dsidev = dsi_get_dsidev_from_id(1);
1972 if (dsidev)
1973 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
1974 &dsi2_dump_regs, debug_fops);
1975}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001976enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001977 DSI_COMPLEXIO_POWER_OFF = 0x0,
1978 DSI_COMPLEXIO_POWER_ON = 0x1,
1979 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1980};
1981
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301982static int dsi_cio_power(struct platform_device *dsidev,
1983 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001984{
1985 int t = 0;
1986
1987 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301988 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001989
1990 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301991 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1992 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001993 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001994 DSSERR("failed to set complexio power state to "
1995 "%d\n", state);
1996 return -ENODEV;
1997 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001998 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001999 }
2000
2001 return 0;
2002}
2003
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002004static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002005{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302006 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002007 u32 r;
2008
2009 int clk_lane = dssdev->phy.dsi.clk_lane;
2010 int data1_lane = dssdev->phy.dsi.data1_lane;
2011 int data2_lane = dssdev->phy.dsi.data2_lane;
2012 int clk_pol = dssdev->phy.dsi.clk_pol;
2013 int data1_pol = dssdev->phy.dsi.data1_pol;
2014 int data2_pol = dssdev->phy.dsi.data2_pol;
2015
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302016 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002017 r = FLD_MOD(r, clk_lane, 2, 0);
2018 r = FLD_MOD(r, clk_pol, 3, 3);
2019 r = FLD_MOD(r, data1_lane, 6, 4);
2020 r = FLD_MOD(r, data1_pol, 7, 7);
2021 r = FLD_MOD(r, data2_lane, 10, 8);
2022 r = FLD_MOD(r, data2_pol, 11, 11);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302023 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002024
2025 /* The configuration of the DSI complex I/O (number of data lanes,
2026 position, differential order) should not be changed while
2027 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
2028 the hardware to take into account a new configuration of the complex
2029 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
2030 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
2031 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
2032 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
2033 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
2034 DSI complex I/O configuration is unknown. */
2035
2036 /*
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302037 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
2038 REG_FLD_MOD(dsidev, DSI_CTRL, 0, 0, 0);
2039 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20);
2040 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002041 */
2042}
2043
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302044static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002045{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302046 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002048 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302049 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002050 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2051}
2052
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302053static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002054{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302055 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2056
2057 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002058 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2059}
2060
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302061static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002062{
2063 u32 r;
2064 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2065 u32 tlpx_half, tclk_trail, tclk_zero;
2066 u32 tclk_prepare;
2067
2068 /* calculate timings */
2069
2070 /* 1 * DDR_CLK = 2 * UI */
2071
2072 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302073 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002074
2075 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302076 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002077
2078 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302079 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002080
2081 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302082 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002083
2084 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302085 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002086
2087 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302088 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002089
2090 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302091 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002092
2093 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302094 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002095
2096 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302097 ths_prepare, ddr2ns(dsidev, ths_prepare),
2098 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002099 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302100 ths_trail, ddr2ns(dsidev, ths_trail),
2101 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002102
2103 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2104 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302105 tlpx_half, ddr2ns(dsidev, tlpx_half),
2106 tclk_trail, ddr2ns(dsidev, tclk_trail),
2107 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002108 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302109 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002110
2111 /* program timings */
2112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302113 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002114 r = FLD_MOD(r, ths_prepare, 31, 24);
2115 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2116 r = FLD_MOD(r, ths_trail, 15, 8);
2117 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302118 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302120 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002121 r = FLD_MOD(r, tlpx_half, 22, 16);
2122 r = FLD_MOD(r, tclk_trail, 15, 8);
2123 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302124 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302126 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002127 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302128 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002129}
2130
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002131static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002132 enum dsi_lane lanes)
2133{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302134 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002135 int clk_lane = dssdev->phy.dsi.clk_lane;
2136 int data1_lane = dssdev->phy.dsi.data1_lane;
2137 int data2_lane = dssdev->phy.dsi.data2_lane;
2138 int clk_pol = dssdev->phy.dsi.clk_pol;
2139 int data1_pol = dssdev->phy.dsi.data1_pol;
2140 int data2_pol = dssdev->phy.dsi.data2_pol;
2141
2142 u32 l = 0;
2143
2144 if (lanes & DSI_CLK_P)
2145 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
2146 if (lanes & DSI_CLK_N)
2147 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
2148
2149 if (lanes & DSI_DATA1_P)
2150 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
2151 if (lanes & DSI_DATA1_N)
2152 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
2153
2154 if (lanes & DSI_DATA2_P)
2155 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
2156 if (lanes & DSI_DATA2_N)
2157 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
2158
2159 /*
2160 * Bits in REGLPTXSCPDAT4TO0DXDY:
2161 * 17: DY0 18: DX0
2162 * 19: DY1 20: DX1
2163 * 21: DY2 22: DX2
2164 */
2165
2166 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302167
2168 /* REGLPTXSCPDAT4TO0DXDY */
2169 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002170
2171 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172
2173 /* ENLPTXSCPDAT */
2174 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002175}
2176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302177static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002178{
2179 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302180 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002181 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302182 /* REGLPTXSCPDAT4TO0DXDY */
2183 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002184}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002186static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2187{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302188 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002189 int t;
2190 int bits[3];
2191 bool in_use[3];
2192
2193 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
2194 bits[0] = 28;
2195 bits[1] = 27;
2196 bits[2] = 26;
2197 } else {
2198 bits[0] = 24;
2199 bits[1] = 25;
2200 bits[2] = 26;
2201 }
2202
2203 in_use[0] = false;
2204 in_use[1] = false;
2205 in_use[2] = false;
2206
2207 if (dssdev->phy.dsi.clk_lane != 0)
2208 in_use[dssdev->phy.dsi.clk_lane - 1] = true;
2209 if (dssdev->phy.dsi.data1_lane != 0)
2210 in_use[dssdev->phy.dsi.data1_lane - 1] = true;
2211 if (dssdev->phy.dsi.data2_lane != 0)
2212 in_use[dssdev->phy.dsi.data2_lane - 1] = true;
2213
2214 t = 100000;
2215 while (true) {
2216 u32 l;
2217 int i;
2218 int ok;
2219
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302220 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002221
2222 ok = 0;
2223 for (i = 0; i < 3; ++i) {
2224 if (!in_use[i] || (l & (1 << bits[i])))
2225 ok++;
2226 }
2227
2228 if (ok == 3)
2229 break;
2230
2231 if (--t == 0) {
2232 for (i = 0; i < 3; ++i) {
2233 if (!in_use[i] || (l & (1 << bits[i])))
2234 continue;
2235
2236 DSSERR("CIO TXCLKESC%d domain not coming " \
2237 "out of reset\n", i);
2238 }
2239 return -EIO;
2240 }
2241 }
2242
2243 return 0;
2244}
2245
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002246static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002247{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302248 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302249 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002250 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002251 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002252
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002253 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002254
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302255 if (dsi->dsi_mux_pads)
2256 dsi->dsi_mux_pads(true);
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002257
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302258 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002259
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002260 /* A dummy read using the SCP interface to any DSIPHY register is
2261 * required after DSIPHY reset to complete the reset of the DSI complex
2262 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302263 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002266 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2267 r = -EIO;
2268 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269 }
2270
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002271 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002272
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002273 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302274 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002275 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2276 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2277 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2278 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302279 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002280
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302281 if (dsi->ulps_enabled) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002282 DSSDBG("manual ulps exit\n");
2283
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002284 /* ULPS is exited by Mark-1 state for 1ms, followed by
2285 * stop state. DSS HW cannot do this via the normal
2286 * ULPS exit sequence, as after reset the DSS HW thinks
2287 * that we are not in ULPS mode, and refuses to send the
2288 * sequence. So we need to send the ULPS exit sequence
2289 * manually.
2290 */
2291
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002292 dsi_cio_enable_lane_override(dssdev,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002293 DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P);
2294 }
2295
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002297 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002298 goto err_cio_pwr;
2299
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302300 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002301 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2302 r = -ENODEV;
2303 goto err_cio_pwr_dom;
2304 }
2305
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302306 dsi_if_enable(dsidev, true);
2307 dsi_if_enable(dsidev, false);
2308 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002309
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002310 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2311 if (r)
2312 goto err_tx_clk_esc_rst;
2313
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302314 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002315 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2316 ktime_t wait = ns_to_ktime(1000 * 1000);
2317 set_current_state(TASK_UNINTERRUPTIBLE);
2318 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2319
2320 /* Disable the override. The lanes should be set to Mark-11
2321 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302322 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002323 }
2324
2325 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302326 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002327
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302328 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002329
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302330 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002331
2332 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002333
2334 return 0;
2335
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002336err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302337 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002338err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302339 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002340err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302341 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302342 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002343err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302344 dsi_disable_scp_clk(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302345 if (dsi->dsi_mux_pads)
2346 dsi->dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002347 return r;
2348}
2349
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302350static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002351{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302352 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2353
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302354 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2355 dsi_disable_scp_clk(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302356 if (dsi->dsi_mux_pads)
2357 dsi->dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002358}
2359
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302360static int _dsi_wait_reset(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002361{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002362 int t = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002363
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302364 while (REG_GET(dsidev, DSI_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002365 if (++t > 5) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002366 DSSERR("soft reset failed\n");
2367 return -ENODEV;
2368 }
2369 udelay(1);
2370 }
2371
2372 return 0;
2373}
2374
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302375static int _dsi_reset(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002376{
2377 /* Soft reset */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302378 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 1, 1);
2379 return _dsi_wait_reset(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002380}
2381
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302382static void dsi_config_tx_fifo(struct platform_device *dsidev,
2383 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002384 enum fifo_size size3, enum fifo_size size4)
2385{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302386 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002387 u32 r = 0;
2388 int add = 0;
2389 int i;
2390
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302391 dsi->vc[0].fifo_size = size1;
2392 dsi->vc[1].fifo_size = size2;
2393 dsi->vc[2].fifo_size = size3;
2394 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002395
2396 for (i = 0; i < 4; i++) {
2397 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302398 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002399
2400 if (add + size > 4) {
2401 DSSERR("Illegal FIFO configuration\n");
2402 BUG();
2403 }
2404
2405 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2406 r |= v << (8 * i);
2407 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2408 add += size;
2409 }
2410
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302411 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002412}
2413
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302414static void dsi_config_rx_fifo(struct platform_device *dsidev,
2415 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002416 enum fifo_size size3, enum fifo_size size4)
2417{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302418 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002419 u32 r = 0;
2420 int add = 0;
2421 int i;
2422
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302423 dsi->vc[0].fifo_size = size1;
2424 dsi->vc[1].fifo_size = size2;
2425 dsi->vc[2].fifo_size = size3;
2426 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002427
2428 for (i = 0; i < 4; i++) {
2429 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302430 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002431
2432 if (add + size > 4) {
2433 DSSERR("Illegal FIFO configuration\n");
2434 BUG();
2435 }
2436
2437 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2438 r |= v << (8 * i);
2439 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2440 add += size;
2441 }
2442
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302443 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444}
2445
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302446static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002447{
2448 u32 r;
2449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302450 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302452 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002453
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302454 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002455 DSSERR("TX_STOP bit not going down\n");
2456 return -EIO;
2457 }
2458
2459 return 0;
2460}
2461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002463{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302464 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002465}
2466
2467static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2468{
Archit Taneja2e868db2011-05-12 17:26:28 +05302469 struct dsi_packet_sent_handler_data *vp_data =
2470 (struct dsi_packet_sent_handler_data *) data;
2471 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302472 const int channel = dsi->update_channel;
2473 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002474
Archit Taneja2e868db2011-05-12 17:26:28 +05302475 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2476 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002477}
2478
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302479static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002480{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302481 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302482 DECLARE_COMPLETION_ONSTACK(completion);
2483 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002484 int r = 0;
2485 u8 bit;
2486
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302487 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002488
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302489 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302490 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002491 if (r)
2492 goto err0;
2493
2494 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302495 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002496 if (wait_for_completion_timeout(&completion,
2497 msecs_to_jiffies(10)) == 0) {
2498 DSSERR("Failed to complete previous frame transfer\n");
2499 r = -EIO;
2500 goto err1;
2501 }
2502 }
2503
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302505 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002506
2507 return 0;
2508err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302509 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302510 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002511err0:
2512 return r;
2513}
2514
2515static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2516{
Archit Taneja2e868db2011-05-12 17:26:28 +05302517 struct dsi_packet_sent_handler_data *l4_data =
2518 (struct dsi_packet_sent_handler_data *) data;
2519 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302520 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002521
Archit Taneja2e868db2011-05-12 17:26:28 +05302522 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2523 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002524}
2525
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302526static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002527{
Archit Taneja2e868db2011-05-12 17:26:28 +05302528 DECLARE_COMPLETION_ONSTACK(completion);
2529 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002530 int r = 0;
2531
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302532 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302533 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002534 if (r)
2535 goto err0;
2536
2537 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302538 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002539 if (wait_for_completion_timeout(&completion,
2540 msecs_to_jiffies(10)) == 0) {
2541 DSSERR("Failed to complete previous l4 transfer\n");
2542 r = -EIO;
2543 goto err1;
2544 }
2545 }
2546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302547 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302548 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002549
2550 return 0;
2551err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302552 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302553 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002554err0:
2555 return r;
2556}
2557
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302558static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002559{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302560 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2561
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302562 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002563
2564 WARN_ON(in_interrupt());
2565
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302566 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002567 return 0;
2568
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302569 switch (dsi->vc[channel].mode) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002570 case DSI_VC_MODE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002572 case DSI_VC_MODE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302573 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002574 default:
2575 BUG();
2576 }
2577}
2578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302579static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2580 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002581{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002582 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2583 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002584
2585 enable = enable ? 1 : 0;
2586
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302587 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002588
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302589 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2590 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002591 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2592 return -EIO;
2593 }
2594
2595 return 0;
2596}
2597
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302598static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002599{
2600 u32 r;
2601
2602 DSSDBGF("%d", channel);
2603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002605
2606 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2607 DSSERR("VC(%d) busy when trying to configure it!\n",
2608 channel);
2609
2610 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2611 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2612 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2613 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2614 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2615 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2616 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002617 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2618 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002619
2620 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2621 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2622
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302623 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002624}
2625
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302626static int dsi_vc_config_l4(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002627{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302628 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2629
2630 if (dsi->vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002631 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002632
2633 DSSDBGF("%d", channel);
2634
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302635 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302637 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002638
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002639 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302640 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002641 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002642 return -EIO;
2643 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002646
Archit Taneja9613c022011-03-22 06:33:36 -05002647 /* DCS_CMD_ENABLE */
2648 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302649 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002650
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302651 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002652
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302653 dsi->vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002654
2655 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002656}
2657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302658static int dsi_vc_config_vp(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302660 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2661
2662 if (dsi->vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002663 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002664
2665 DSSDBGF("%d", channel);
2666
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302667 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002668
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302669 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002670
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002671 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302672 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002673 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002674 return -EIO;
2675 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302677 /* SOURCE, 1 = video port */
2678 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679
Archit Taneja9613c022011-03-22 06:33:36 -05002680 /* DCS_CMD_ENABLE */
2681 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302682 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002683
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302684 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002685
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302686 dsi->vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002687
2688 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002689}
2690
2691
Archit Taneja1ffefe72011-05-12 17:26:24 +05302692void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2693 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002694{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302695 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2696
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002697 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302699 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302701 dsi_vc_enable(dsidev, channel, 0);
2702 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302704 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302706 dsi_vc_enable(dsidev, channel, 1);
2707 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002708
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302709 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002710}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002711EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302713static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002714{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302715 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002716 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302717 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002718 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2719 (val >> 0) & 0xff,
2720 (val >> 8) & 0xff,
2721 (val >> 16) & 0xff,
2722 (val >> 24) & 0xff);
2723 }
2724}
2725
2726static void dsi_show_rx_ack_with_err(u16 err)
2727{
2728 DSSERR("\tACK with ERROR (%#x):\n", err);
2729 if (err & (1 << 0))
2730 DSSERR("\t\tSoT Error\n");
2731 if (err & (1 << 1))
2732 DSSERR("\t\tSoT Sync Error\n");
2733 if (err & (1 << 2))
2734 DSSERR("\t\tEoT Sync Error\n");
2735 if (err & (1 << 3))
2736 DSSERR("\t\tEscape Mode Entry Command Error\n");
2737 if (err & (1 << 4))
2738 DSSERR("\t\tLP Transmit Sync Error\n");
2739 if (err & (1 << 5))
2740 DSSERR("\t\tHS Receive Timeout Error\n");
2741 if (err & (1 << 6))
2742 DSSERR("\t\tFalse Control Error\n");
2743 if (err & (1 << 7))
2744 DSSERR("\t\t(reserved7)\n");
2745 if (err & (1 << 8))
2746 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2747 if (err & (1 << 9))
2748 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2749 if (err & (1 << 10))
2750 DSSERR("\t\tChecksum Error\n");
2751 if (err & (1 << 11))
2752 DSSERR("\t\tData type not recognized\n");
2753 if (err & (1 << 12))
2754 DSSERR("\t\tInvalid VC ID\n");
2755 if (err & (1 << 13))
2756 DSSERR("\t\tInvalid Transmission Length\n");
2757 if (err & (1 << 14))
2758 DSSERR("\t\t(reserved14)\n");
2759 if (err & (1 << 15))
2760 DSSERR("\t\tDSI Protocol Violation\n");
2761}
2762
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302763static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2764 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002765{
2766 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302767 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002768 u32 val;
2769 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302770 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002771 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772 dt = FLD_GET(val, 5, 0);
2773 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2774 u16 err = FLD_GET(val, 23, 8);
2775 dsi_show_rx_ack_with_err(err);
2776 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002777 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778 FLD_GET(val, 23, 8));
2779 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002780 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781 FLD_GET(val, 23, 8));
2782 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002783 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002784 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302785 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786 } else {
2787 DSSERR("\tunknown datatype 0x%02x\n", dt);
2788 }
2789 }
2790 return 0;
2791}
2792
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302793static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002794{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302795 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2796
2797 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798 DSSDBG("dsi_vc_send_bta %d\n", channel);
2799
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302800 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 /* RX_FIFO_NOT_EMPTY */
2803 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002804 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302805 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806 }
2807
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302808 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002809
2810 return 0;
2811}
2812
Archit Taneja1ffefe72011-05-12 17:26:24 +05302813int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302815 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002816 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002817 int r = 0;
2818 u32 err;
2819
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302820 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002821 &completion, DSI_VC_IRQ_BTA);
2822 if (r)
2823 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002824
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302825 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002826 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002828 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002829
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302830 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002831 if (r)
2832 goto err2;
2833
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002834 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002835 msecs_to_jiffies(500)) == 0) {
2836 DSSERR("Failed to receive BTA\n");
2837 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002838 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839 }
2840
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302841 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002842 if (err) {
2843 DSSERR("Error while sending BTA: %x\n", err);
2844 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002845 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002847err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302848 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002849 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002850err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302851 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002852 &completion, DSI_VC_IRQ_BTA);
2853err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002854 return r;
2855}
2856EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2857
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302858static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2859 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302861 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002862 u32 val;
2863 u8 data_id;
2864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302865 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302867 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868
2869 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2870 FLD_VAL(ecc, 31, 24);
2871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873}
2874
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302875static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2876 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002877{
2878 u32 val;
2879
2880 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2881
2882/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2883 b1, b2, b3, b4, val); */
2884
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886}
2887
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302888static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2889 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890{
2891 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302892 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002893 int i;
2894 u8 *p;
2895 int r = 0;
2896 u8 b1, b2, b3, b4;
2897
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302898 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2900
2901 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302902 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002903 DSSERR("unable to send long packet: packet too long.\n");
2904 return -EINVAL;
2905 }
2906
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302907 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002908
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302909 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002910
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911 p = data;
2912 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302913 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002915
2916 b1 = *p++;
2917 b2 = *p++;
2918 b3 = *p++;
2919 b4 = *p++;
2920
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302921 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922 }
2923
2924 i = len % 4;
2925 if (i) {
2926 b1 = 0; b2 = 0; b3 = 0;
2927
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302928 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929 DSSDBG("\tsending remainder bytes %d\n", i);
2930
2931 switch (i) {
2932 case 3:
2933 b1 = *p++;
2934 b2 = *p++;
2935 b3 = *p++;
2936 break;
2937 case 2:
2938 b1 = *p++;
2939 b2 = *p++;
2940 break;
2941 case 1:
2942 b1 = *p++;
2943 break;
2944 }
2945
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302946 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002947 }
2948
2949 return r;
2950}
2951
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302952static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2953 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002954{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302955 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956 u32 r;
2957 u8 data_id;
2958
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302959 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002960
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302961 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2963 channel,
2964 data_type, data & 0xff, (data >> 8) & 0xff);
2965
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302966 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002967
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302968 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2970 return -EINVAL;
2971 }
2972
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302973 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974
2975 r = (data_id << 0) | (data << 8) | (ecc << 24);
2976
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302977 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978
2979 return 0;
2980}
2981
Archit Taneja1ffefe72011-05-12 17:26:24 +05302982int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002983{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302984 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985 u8 nullpkg[] = {0, 0, 0, 0};
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302986
2987 return dsi_vc_send_long(dsidev, channel, DSI_DT_NULL_PACKET, nullpkg,
2988 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989}
2990EXPORT_SYMBOL(dsi_vc_send_null);
2991
Archit Taneja1ffefe72011-05-12 17:26:24 +05302992int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
2993 u8 *data, int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002994{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302995 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002996 int r;
2997
2998 BUG_ON(len == 0);
2999
3000 if (len == 1) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303001 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_0,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003002 data[0], 0);
3003 } else if (len == 2) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303004 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003005 data[0] | (data[1] << 8), 0);
3006 } else {
3007 /* 0x39 = DCS Long Write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303008 r = dsi_vc_send_long(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 data, len, 0);
3010 }
3011
3012 return r;
3013}
3014EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3015
Archit Taneja1ffefe72011-05-12 17:26:24 +05303016int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3017 int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303019 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020 int r;
3021
Archit Taneja1ffefe72011-05-12 17:26:24 +05303022 r = dsi_vc_dcs_write_nosync(dssdev, channel, data, len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003023 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003024 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025
Archit Taneja1ffefe72011-05-12 17:26:24 +05303026 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003027 if (r)
3028 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003029
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303030 /* RX_FIFO_NOT_EMPTY */
3031 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003032 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303033 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003034 r = -EIO;
3035 goto err;
3036 }
3037
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003038 return 0;
3039err:
3040 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
3041 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042 return r;
3043}
3044EXPORT_SYMBOL(dsi_vc_dcs_write);
3045
Archit Taneja1ffefe72011-05-12 17:26:24 +05303046int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003047{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303048 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003049}
3050EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3051
Archit Taneja1ffefe72011-05-12 17:26:24 +05303052int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3053 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003054{
3055 u8 buf[2];
3056 buf[0] = dcs_cmd;
3057 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303058 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003059}
3060EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3061
Archit Taneja1ffefe72011-05-12 17:26:24 +05303062int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3063 u8 *buf, int buflen)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303065 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003067 u32 val;
3068 u8 dt;
3069 int r;
3070
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303071 if (dsi->debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02003072 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303074 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_READ, dcs_cmd, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003076 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077
Archit Taneja1ffefe72011-05-12 17:26:24 +05303078 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003079 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003080 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081
3082 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303083 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003084 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003085 r = -EIO;
3086 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003087 }
3088
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303089 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303090 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003091 DSSDBG("\theader: %08x\n", val);
3092 dt = FLD_GET(val, 5, 0);
3093 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
3094 u16 err = FLD_GET(val, 23, 8);
3095 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003096 r = -EIO;
3097 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003098
3099 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
3100 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303101 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003102 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
3103
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003104 if (buflen < 1) {
3105 r = -EIO;
3106 goto err;
3107 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003108
3109 buf[0] = data;
3110
3111 return 1;
3112 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
3113 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303114 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003115 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
3116
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003117 if (buflen < 2) {
3118 r = -EIO;
3119 goto err;
3120 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003121
3122 buf[0] = data & 0xff;
3123 buf[1] = (data >> 8) & 0xff;
3124
3125 return 2;
3126 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
3127 int w;
3128 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303129 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003130 DSSDBG("\tDCS long response, len %d\n", len);
3131
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003132 if (len > buflen) {
3133 r = -EIO;
3134 goto err;
3135 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003136
3137 /* two byte checksum ends the packet, not included in len */
3138 for (w = 0; w < len + 2;) {
3139 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303140 val = dsi_read_reg(dsidev,
3141 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303142 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003143 DSSDBG("\t\t%02x %02x %02x %02x\n",
3144 (val >> 0) & 0xff,
3145 (val >> 8) & 0xff,
3146 (val >> 16) & 0xff,
3147 (val >> 24) & 0xff);
3148
3149 for (b = 0; b < 4; ++b) {
3150 if (w < len)
3151 buf[w] = (val >> (b * 8)) & 0xff;
3152 /* we discard the 2 byte checksum */
3153 ++w;
3154 }
3155 }
3156
3157 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003158 } else {
3159 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003160 r = -EIO;
3161 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003162 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003163
3164 BUG();
3165err:
3166 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
3167 channel, dcs_cmd);
3168 return r;
3169
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003170}
3171EXPORT_SYMBOL(dsi_vc_dcs_read);
3172
Archit Taneja1ffefe72011-05-12 17:26:24 +05303173int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3174 u8 *data)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003175{
3176 int r;
3177
Archit Taneja1ffefe72011-05-12 17:26:24 +05303178 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, data, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003179
3180 if (r < 0)
3181 return r;
3182
3183 if (r != 1)
3184 return -EIO;
3185
3186 return 0;
3187}
3188EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003189
Archit Taneja1ffefe72011-05-12 17:26:24 +05303190int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3191 u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003192{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003193 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003194 int r;
3195
Archit Taneja1ffefe72011-05-12 17:26:24 +05303196 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003197
3198 if (r < 0)
3199 return r;
3200
3201 if (r != 2)
3202 return -EIO;
3203
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003204 *data1 = buf[0];
3205 *data2 = buf[1];
3206
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003207 return 0;
3208}
3209EXPORT_SYMBOL(dsi_vc_dcs_read_2);
3210
Archit Taneja1ffefe72011-05-12 17:26:24 +05303211int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3212 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003213{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303214 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3215
3216 return dsi_vc_send_short(dsidev, channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003217 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218}
3219EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3220
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303221static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003222{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303223 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003224 DECLARE_COMPLETION_ONSTACK(completion);
3225 int r;
3226
3227 DSSDBGF();
3228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303229 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003230
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303231 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003232
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303233 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003234 return 0;
3235
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303236 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003237 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
3238 return -EIO;
3239 }
3240
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303241 dsi_sync_vc(dsidev, 0);
3242 dsi_sync_vc(dsidev, 1);
3243 dsi_sync_vc(dsidev, 2);
3244 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003245
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303246 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003247
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303248 dsi_vc_enable(dsidev, 0, false);
3249 dsi_vc_enable(dsidev, 1, false);
3250 dsi_vc_enable(dsidev, 2, false);
3251 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003252
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303253 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003254 DSSERR("HS busy when enabling ULPS\n");
3255 return -EIO;
3256 }
3257
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303258 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003259 DSSERR("LP busy when enabling ULPS\n");
3260 return -EIO;
3261 }
3262
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303263 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003264 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3265 if (r)
3266 return r;
3267
3268 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3269 /* LANEx_ULPS_SIG2 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303270 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2),
3271 7, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003272
3273 if (wait_for_completion_timeout(&completion,
3274 msecs_to_jiffies(1000)) == 0) {
3275 DSSERR("ULPS enable timeout\n");
3276 r = -EIO;
3277 goto err;
3278 }
3279
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303280 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003281 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3282
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303283 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003284
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303285 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003286
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303287 dsi->ulps_enabled = true;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003288
3289 return 0;
3290
3291err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303292 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003293 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3294 return r;
3295}
3296
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303297static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3298 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003299{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003300 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003301 unsigned long total_ticks;
3302 u32 r;
3303
3304 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003305
3306 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303307 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003308
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303309 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003310 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003311 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3312 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003313 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303314 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003315
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003316 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3317
3318 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3319 total_ticks,
3320 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3321 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003322}
3323
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303324static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3325 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003326{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003327 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003328 unsigned long total_ticks;
3329 u32 r;
3330
3331 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003332
3333 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303334 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003335
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303336 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003337 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003338 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3339 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003340 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303341 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003342
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003343 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3344
3345 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3346 total_ticks,
3347 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3348 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003349}
3350
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303351static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3352 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003353{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003354 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003355 unsigned long total_ticks;
3356 u32 r;
3357
3358 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003359
3360 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303361 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003362
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303363 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003364 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003365 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3366 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003367 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303368 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003369
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003370 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3371
3372 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3373 total_ticks,
3374 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3375 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003376}
3377
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303378static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3379 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003381 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003382 unsigned long total_ticks;
3383 u32 r;
3384
3385 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003386
3387 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303388 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003389
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303390 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003391 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003392 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3393 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003394 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303395 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003396
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003397 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3398
3399 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3400 total_ticks,
3401 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3402 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003403}
3404static int dsi_proto_config(struct omap_dss_device *dssdev)
3405{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303406 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003407 u32 r;
3408 int buswidth = 0;
3409
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303410 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003411 DSI_FIFO_SIZE_32,
3412 DSI_FIFO_SIZE_32,
3413 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003414
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303415 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003416 DSI_FIFO_SIZE_32,
3417 DSI_FIFO_SIZE_32,
3418 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003419
3420 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303421 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3422 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3423 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3424 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003425
3426 switch (dssdev->ctrl.pixel_size) {
3427 case 16:
3428 buswidth = 0;
3429 break;
3430 case 18:
3431 buswidth = 1;
3432 break;
3433 case 24:
3434 buswidth = 2;
3435 break;
3436 default:
3437 BUG();
3438 }
3439
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303440 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003441 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3442 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3443 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3444 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3445 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3446 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3447 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3448 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3449 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003450 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3451 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3452 /* DCS_CMD_CODE, 1=start, 0=continue */
3453 r = FLD_MOD(r, 0, 25, 25);
3454 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003455
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303456 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003457
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303458 dsi_vc_initial_config(dsidev, 0);
3459 dsi_vc_initial_config(dsidev, 1);
3460 dsi_vc_initial_config(dsidev, 2);
3461 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003462
3463 return 0;
3464}
3465
3466static void dsi_proto_timings(struct omap_dss_device *dssdev)
3467{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303468 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003469 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3470 unsigned tclk_pre, tclk_post;
3471 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3472 unsigned ths_trail, ths_exit;
3473 unsigned ddr_clk_pre, ddr_clk_post;
3474 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3475 unsigned ths_eot;
3476 u32 r;
3477
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303478 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003479 ths_prepare = FLD_GET(r, 31, 24);
3480 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3481 ths_zero = ths_prepare_ths_zero - ths_prepare;
3482 ths_trail = FLD_GET(r, 15, 8);
3483 ths_exit = FLD_GET(r, 7, 0);
3484
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303485 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003486 tlpx = FLD_GET(r, 22, 16) * 2;
3487 tclk_trail = FLD_GET(r, 15, 8);
3488 tclk_zero = FLD_GET(r, 7, 0);
3489
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303490 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003491 tclk_prepare = FLD_GET(r, 7, 0);
3492
3493 /* min 8*UI */
3494 tclk_pre = 20;
3495 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303496 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003497
3498 /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
3499 if (dssdev->phy.dsi.data1_lane != 0 &&
3500 dssdev->phy.dsi.data2_lane != 0)
3501 ths_eot = 2;
3502 else
3503 ths_eot = 4;
3504
3505 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3506 4);
3507 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3508
3509 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3510 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3511
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303512 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003513 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3514 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303515 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516
3517 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3518 ddr_clk_pre,
3519 ddr_clk_post);
3520
3521 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3522 DIV_ROUND_UP(ths_prepare, 4) +
3523 DIV_ROUND_UP(ths_zero + 3, 4);
3524
3525 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3526
3527 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3528 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303529 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530
3531 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3532 enter_hs_mode_lat, exit_hs_mode_lat);
3533}
3534
3535
3536#define DSI_DECL_VARS \
3537 int __dsi_cb = 0; u32 __dsi_cv = 0;
3538
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303539#define DSI_FLUSH(dsidev, ch) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003540 if (__dsi_cb > 0) { \
3541 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303542 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003543 __dsi_cb = __dsi_cv = 0; \
3544 }
3545
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303546#define DSI_PUSH(dsidev, ch, data) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003547 do { \
3548 __dsi_cv |= (data) << (__dsi_cb * 8); \
3549 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3550 if (++__dsi_cb > 3) \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303551 DSI_FLUSH(dsidev, ch); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003552 } while (0)
3553
3554static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3555 int x, int y, int w, int h)
3556{
3557 /* Note: supports only 24bit colors in 32bit container */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303558 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303559 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003560 int first = 1;
3561 int fifo_stalls = 0;
3562 int max_dsi_packet_size;
3563 int max_data_per_packet;
3564 int max_pixels_per_packet;
3565 int pixels_left;
3566 int bytespp = dssdev->ctrl.pixel_size / 8;
3567 int scr_width;
3568 u32 __iomem *data;
3569 int start_offset;
3570 int horiz_inc;
3571 int current_x;
3572 struct omap_overlay *ovl;
3573
3574 debug_irq = 0;
3575
3576 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3577 x, y, w, h);
3578
3579 ovl = dssdev->manager->overlays[0];
3580
3581 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3582 return -EINVAL;
3583
3584 if (dssdev->ctrl.pixel_size != 24)
3585 return -EINVAL;
3586
3587 scr_width = ovl->info.screen_width;
3588 data = ovl->info.vaddr;
3589
3590 start_offset = scr_width * y + x;
3591 horiz_inc = scr_width - w;
3592 current_x = x;
3593
3594 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3595 * in fifo */
3596
3597 /* When using CPU, max long packet size is TX buffer size */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303598 max_dsi_packet_size = dsi->vc[0].fifo_size * 32 * 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003599
3600 /* we seem to get better perf if we divide the tx fifo to half,
3601 and while the other half is being sent, we fill the other half
3602 max_dsi_packet_size /= 2; */
3603
3604 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3605
3606 max_pixels_per_packet = max_data_per_packet / bytespp;
3607
3608 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3609
3610 pixels_left = w * h;
3611
3612 DSSDBG("total pixels %d\n", pixels_left);
3613
3614 data += start_offset;
3615
3616 while (pixels_left > 0) {
3617 /* 0x2c = write_memory_start */
3618 /* 0x3c = write_memory_continue */
3619 u8 dcs_cmd = first ? 0x2c : 0x3c;
3620 int pixels;
3621 DSI_DECL_VARS;
3622 first = 0;
3623
3624#if 1
3625 /* using fifo not empty */
3626 /* TX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303627 while (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003628 fifo_stalls++;
3629 if (fifo_stalls > 0xfffff) {
3630 DSSERR("fifo stalls overflow, pixels left %d\n",
3631 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303632 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003633 return -EIO;
3634 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003635 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003636 }
3637#elif 1
3638 /* using fifo emptiness */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303639 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003640 max_dsi_packet_size) {
3641 fifo_stalls++;
3642 if (fifo_stalls > 0xfffff) {
3643 DSSERR("fifo stalls overflow, pixels left %d\n",
3644 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303645 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003646 return -EIO;
3647 }
3648 }
3649#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303650 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS,
3651 7, 0) + 1) * 4 == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003652 fifo_stalls++;
3653 if (fifo_stalls > 0xfffff) {
3654 DSSERR("fifo stalls overflow, pixels left %d\n",
3655 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303656 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003657 return -EIO;
3658 }
3659 }
3660#endif
3661 pixels = min(max_pixels_per_packet, pixels_left);
3662
3663 pixels_left -= pixels;
3664
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303665 dsi_vc_write_long_header(dsidev, 0, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003666 1 + pixels * bytespp, 0);
3667
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303668 DSI_PUSH(dsidev, 0, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669
3670 while (pixels-- > 0) {
3671 u32 pix = __raw_readl(data++);
3672
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303673 DSI_PUSH(dsidev, 0, (pix >> 16) & 0xff);
3674 DSI_PUSH(dsidev, 0, (pix >> 8) & 0xff);
3675 DSI_PUSH(dsidev, 0, (pix >> 0) & 0xff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003676
3677 current_x++;
3678 if (current_x == x+w) {
3679 current_x = x;
3680 data += horiz_inc;
3681 }
3682 }
3683
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303684 DSI_FLUSH(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003685 }
3686
3687 return 0;
3688}
3689
3690static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3691 u16 x, u16 y, u16 w, u16 h)
3692{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303693 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303694 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003695 unsigned bytespp;
3696 unsigned bytespl;
3697 unsigned bytespf;
3698 unsigned total_len;
3699 unsigned packet_payload;
3700 unsigned packet_len;
3701 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003702 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303703 const unsigned channel = dsi->update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003704 /* line buffer is 1024 x 24bits */
3705 /* XXX: for some reason using full buffer size causes considerable TX
3706 * slowdown with update sizes that fill the whole buffer */
3707 const unsigned line_buf_size = 1023 * 3;
3708
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003709 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3710 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003711
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303712 dsi_vc_config_vp(dsidev, channel);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003713
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003714 bytespp = dssdev->ctrl.pixel_size / 8;
3715 bytespl = w * bytespp;
3716 bytespf = bytespl * h;
3717
3718 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3719 * number of lines in a packet. See errata about VP_CLK_RATIO */
3720
3721 if (bytespf < line_buf_size)
3722 packet_payload = bytespf;
3723 else
3724 packet_payload = (line_buf_size) / bytespl * bytespl;
3725
3726 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3727 total_len = (bytespf / packet_payload) * packet_len;
3728
3729 if (bytespf % packet_payload)
3730 total_len += (bytespf % packet_payload) + 1;
3731
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003732 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303733 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303735 dsi_vc_write_long_header(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
3736 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003737
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303738 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003739 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3740 else
3741 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303742 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003743
3744 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3745 * because DSS interrupts are not capable of waking up the CPU and the
3746 * framedone interrupt could be delayed for quite a long time. I think
3747 * the same goes for any DSS interrupts, but for some reason I have not
3748 * seen the problem anywhere else than here.
3749 */
3750 dispc_disable_sidle();
3751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303752 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003753
Archit Taneja49dbf582011-05-16 15:17:07 +05303754 r = schedule_delayed_work(&dsi->framedone_timeout_work,
3755 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003756 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003757
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003758 dss_start_update(dssdev);
3759
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303760 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003761 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3762 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303763 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303765 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003766
3767#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303768 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003769#endif
3770 }
3771}
3772
3773#ifdef DSI_CATCH_MISSING_TE
3774static void dsi_te_timeout(unsigned long arg)
3775{
3776 DSSERR("TE not received for 250ms!\n");
3777}
3778#endif
3779
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303780static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003781{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303782 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3783
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003784 /* SIDLEMODE back to smart-idle */
3785 dispc_enable_sidle();
3786
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303787 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003788 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303789 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003790 }
3791
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303792 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003793
3794 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303795 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003796}
3797
3798static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3799{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303800 struct dsi_data *dsi = container_of(work, struct dsi_data,
3801 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003802 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3803 * 250ms which would conflict with this timeout work. What should be
3804 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003805 * possibly scheduled framedone work. However, cancelling the transfer
3806 * on the HW is buggy, and would probably require resetting the whole
3807 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003808
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003809 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003810
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303811 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003812}
3813
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003814static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003815{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303816 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
3817 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303818 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3819
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003820 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3821 * turns itself off. However, DSI still has the pixels in its buffers,
3822 * and is sending the data.
3823 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003824
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303825 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003826
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303827 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003828
Archit Tanejacf398fb2011-03-23 09:59:34 +00003829#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3830 dispc_fake_vsync_irq();
3831#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003832}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003833
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003834int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003835 u16 *x, u16 *y, u16 *w, u16 *h,
3836 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003837{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303838 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003839 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003840
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003841 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003842
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003843 if (*x > dw || *y > dh)
3844 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003845
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003846 if (*x + *w > dw)
3847 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003848
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003849 if (*y + *h > dh)
3850 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003851
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003852 if (*w == 1)
3853 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003854
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003855 if (*w == 0 || *h == 0)
3856 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003857
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303858 dsi_perf_mark_setup(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003859
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003860 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003861 dss_setup_partial_planes(dssdev, x, y, w, h,
3862 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003863 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003864 }
3865
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003866 return 0;
3867}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003868EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003869
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003870int omap_dsi_update(struct omap_dss_device *dssdev,
3871 int channel,
3872 u16 x, u16 y, u16 w, u16 h,
3873 void (*callback)(int, void *), void *data)
3874{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303875 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303876 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303877
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303878 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003879
Tomi Valkeinena6027712010-05-25 17:01:28 +03003880 /* OMAP DSS cannot send updates of odd widths.
3881 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3882 * here to make sure we catch erroneous updates. Otherwise we'll only
3883 * see rather obscure HW error happening, as DSS halts. */
3884 BUG_ON(x % 2 == 1);
3885
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003886 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303887 dsi->framedone_callback = callback;
3888 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003889
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303890 dsi->update_region.x = x;
3891 dsi->update_region.y = y;
3892 dsi->update_region.w = w;
3893 dsi->update_region.h = h;
3894 dsi->update_region.device = dssdev;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003895
3896 dsi_update_screen_dispc(dssdev, x, y, w, h);
3897 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02003898 int r;
3899
3900 r = dsi_update_screen_l4(dssdev, x, y, w, h);
3901 if (r)
3902 return r;
3903
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303904 dsi_perf_show(dsidev, "L4");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003905 callback(0, data);
3906 }
3907
3908 return 0;
3909}
3910EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003911
3912/* Display funcs */
3913
3914static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
3915{
3916 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303917 u32 irq;
3918
3919 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
3920 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003921
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303922 r = omap_dispc_register_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05303923 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924 if (r) {
3925 DSSERR("can't get FRAMEDONE irq\n");
3926 return r;
3927 }
3928
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003929 dispc_set_lcd_display_type(dssdev->manager->id,
3930 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003931
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003932 dispc_set_parallel_interface_mode(dssdev->manager->id,
3933 OMAP_DSS_PARALLELMODE_DSI);
3934 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003935
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003936 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003937
3938 {
3939 struct omap_video_timings timings = {
3940 .hsw = 1,
3941 .hfp = 1,
3942 .hbp = 1,
3943 .vsw = 1,
3944 .vfp = 0,
3945 .vbp = 0,
3946 };
3947
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003948 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003949 }
3950
3951 return 0;
3952}
3953
3954static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
3955{
Archit Taneja5a8b5722011-05-12 17:26:29 +05303956 u32 irq;
3957
3958 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
3959 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
3960
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303961 omap_dispc_unregister_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05303962 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003963}
3964
3965static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
3966{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303967 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003968 struct dsi_clock_info cinfo;
3969 int r;
3970
Archit Taneja1bb47832011-02-24 14:17:30 +05303971 /* we always use DSS_CLK_SYSCK as input clock */
3972 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02003973 cinfo.regn = dssdev->clocks.dsi.regn;
3974 cinfo.regm = dssdev->clocks.dsi.regm;
3975 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
3976 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003977 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003978 if (r) {
3979 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003980 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003981 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003982
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303983 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003984 if (r) {
3985 DSSERR("Failed to set dsi clocks\n");
3986 return r;
3987 }
3988
3989 return 0;
3990}
3991
3992static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
3993{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303994 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003995 struct dispc_clock_info dispc_cinfo;
3996 int r;
3997 unsigned long long fck;
3998
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303999 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004000
Archit Tanejae8881662011-04-12 13:52:24 +05304001 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4002 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004003
4004 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4005 if (r) {
4006 DSSERR("Failed to calc dispc clocks\n");
4007 return r;
4008 }
4009
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004010 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004011 if (r) {
4012 DSSERR("Failed to set dispc clocks\n");
4013 return r;
4014 }
4015
4016 return 0;
4017}
4018
4019static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4020{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304021 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304022 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004023 int r;
4024
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304025 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004026 if (r)
4027 goto err0;
4028
4029 r = dsi_configure_dsi_clocks(dssdev);
4030 if (r)
4031 goto err1;
4032
Archit Tanejae8881662011-04-12 13:52:24 +05304033 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304034 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004035 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304036 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004037
4038 DSSDBG("PLL OK\n");
4039
4040 r = dsi_configure_dispc_clocks(dssdev);
4041 if (r)
4042 goto err2;
4043
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004044 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004045 if (r)
4046 goto err2;
4047
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304048 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004049
4050 dsi_proto_timings(dssdev);
4051 dsi_set_lp_clk_divisor(dssdev);
4052
4053 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304054 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004055
4056 r = dsi_proto_config(dssdev);
4057 if (r)
4058 goto err3;
4059
4060 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304061 dsi_vc_enable(dsidev, 0, 1);
4062 dsi_vc_enable(dsidev, 1, 1);
4063 dsi_vc_enable(dsidev, 2, 1);
4064 dsi_vc_enable(dsidev, 3, 1);
4065 dsi_if_enable(dsidev, 1);
4066 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004067
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004068 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004069err3:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304070 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004071err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304072 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304073 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004074err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304075 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004076err0:
4077 return r;
4078}
4079
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004080static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004081 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004082{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304083 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304084 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304085 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304086
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304087 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304088 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004089
Ville Syrjäläd7370102010-04-22 22:50:09 +02004090 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304091 dsi_if_enable(dsidev, 0);
4092 dsi_vc_enable(dsidev, 0, 0);
4093 dsi_vc_enable(dsidev, 1, 0);
4094 dsi_vc_enable(dsidev, 2, 0);
4095 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004096
Archit Taneja89a35e52011-04-12 13:52:23 +05304097 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304098 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304099 dsi_cio_uninit(dsidev);
4100 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004101}
4102
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304103static int dsi_core_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004104{
4105 /* Autoidle */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304106 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004107
4108 /* ENWAKEUP */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304109 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 2, 2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004110
4111 /* SIDLEMODE smart-idle */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304112 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 2, 4, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304114 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004115
4116 return 0;
4117}
4118
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004119int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004120{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304121 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304122 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004123 int r = 0;
4124
4125 DSSDBG("dsi_display_enable\n");
4126
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304127 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004128
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304129 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004130
4131 r = omap_dss_start_device(dssdev);
4132 if (r) {
4133 DSSERR("failed to start device\n");
4134 goto err0;
4135 }
4136
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004137 enable_clocks(1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304138 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004139
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304140 r = _dsi_reset(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004141 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004142 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004143
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304144 dsi_core_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004145
4146 r = dsi_display_init_dispc(dssdev);
4147 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004148 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004149
4150 r = dsi_display_init_dsi(dssdev);
4151 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004152 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004153
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304154 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004155
4156 return 0;
4157
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004158err2:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004159 dsi_display_uninit_dispc(dssdev);
4160err1:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004161 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304162 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004163 omap_dss_stop_device(dssdev);
4164err0:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304165 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004166 DSSDBG("dsi_display_enable FAILED\n");
4167 return r;
4168}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004169EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004170
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004171void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004172 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004173{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304174 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304175 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304176
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004177 DSSDBG("dsi_display_disable\n");
4178
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304179 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004180
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304181 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004182
4183 dsi_display_uninit_dispc(dssdev);
4184
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004185 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004186
4187 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304188 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004189
4190 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004191
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304192 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004193}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004194EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004195
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004196int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004197{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304198 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4199 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4200
4201 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004202 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004203}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004204EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004205
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004206void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
4207 u32 fifo_size, enum omap_burst_size *burst_size,
4208 u32 *fifo_low, u32 *fifo_high)
4209{
4210 unsigned burst_size_bytes;
4211
4212 *burst_size = OMAP_DSS_BURST_16x32;
4213 burst_size_bytes = 16 * 32 / 8;
4214
4215 *fifo_high = fifo_size - burst_size_bytes;
Tomi Valkeinen36194b42010-05-18 13:35:37 +03004216 *fifo_low = fifo_size - burst_size_bytes * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004217}
4218
4219int dsi_init_display(struct omap_dss_device *dssdev)
4220{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304221 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4222 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4223
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004224 DSSDBG("DSI init\n");
4225
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004226 /* XXX these should be figured out dynamically */
4227 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4228 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4229
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304230 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004231 struct regulator *vdds_dsi;
4232
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304233 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004234
4235 if (IS_ERR(vdds_dsi)) {
4236 DSSERR("can't get VDDS_DSI regulator\n");
4237 return PTR_ERR(vdds_dsi);
4238 }
4239
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304240 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004241 }
4242
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004243 return 0;
4244}
4245
Archit Taneja5ee3c142011-03-02 12:35:53 +05304246int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4247{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304248 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4249 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304250 int i;
4251
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304252 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4253 if (!dsi->vc[i].dssdev) {
4254 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304255 *channel = i;
4256 return 0;
4257 }
4258 }
4259
4260 DSSERR("cannot get VC for display %s", dssdev->name);
4261 return -ENOSPC;
4262}
4263EXPORT_SYMBOL(omap_dsi_request_vc);
4264
4265int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4266{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304267 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4268 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4269
Archit Taneja5ee3c142011-03-02 12:35:53 +05304270 if (vc_id < 0 || vc_id > 3) {
4271 DSSERR("VC ID out of range\n");
4272 return -EINVAL;
4273 }
4274
4275 if (channel < 0 || channel > 3) {
4276 DSSERR("Virtual Channel out of range\n");
4277 return -EINVAL;
4278 }
4279
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304280 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304281 DSSERR("Virtual Channel not allocated to display %s\n",
4282 dssdev->name);
4283 return -EINVAL;
4284 }
4285
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304286 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304287
4288 return 0;
4289}
4290EXPORT_SYMBOL(omap_dsi_set_vc_id);
4291
4292void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4293{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304294 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4295 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4296
Archit Taneja5ee3c142011-03-02 12:35:53 +05304297 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304298 dsi->vc[channel].dssdev == dssdev) {
4299 dsi->vc[channel].dssdev = NULL;
4300 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304301 }
4302}
4303EXPORT_SYMBOL(omap_dsi_release_vc);
4304
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304305void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004306{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304307 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304308 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304309 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4310 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004311}
4312
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304313void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004314{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304315 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304316 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304317 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4318 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004319}
4320
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304321static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004322{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4324
4325 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4326 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4327 dsi->regm_dispc_max =
4328 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4329 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4330 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4331 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4332 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004333}
4334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304335static int dsi_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004336{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004337 struct omap_display_platform_data *dss_plat_data;
4338 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004339 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304340 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004341 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304342 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004343
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304344 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL);
4345 if (!dsi) {
4346 r = -ENOMEM;
4347 goto err0;
4348 }
4349
4350 dsi->pdev = dsidev;
4351 dsi_pdev_map[dsi_module] = dsidev;
4352 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304353
4354 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004355 board_info = dss_plat_data->board_data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304356 dsi->dsi_mux_pads = board_info->dsi_mux_pads;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004357
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304358 spin_lock_init(&dsi->irq_lock);
4359 spin_lock_init(&dsi->errors_lock);
4360 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004361
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004362#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304363 spin_lock_init(&dsi->irq_stats_lock);
4364 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004365#endif
4366
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304367 mutex_init(&dsi->lock);
4368 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004369
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304370 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4371 dsi_framedone_timeout_work_callback);
4372
4373#ifdef DSI_CATCH_MISSING_TE
4374 init_timer(&dsi->te_timer);
4375 dsi->te_timer.function = dsi_te_timeout;
4376 dsi->te_timer.data = 0;
4377#endif
4378 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4379 if (!dsi_mem) {
4380 DSSERR("can't get IORESOURCE_MEM DSI\n");
4381 r = -EINVAL;
Archit Taneja49dbf582011-05-16 15:17:07 +05304382 goto err1;
archit tanejaaffe3602011-02-23 08:41:03 +00004383 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304384 dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem));
4385 if (!dsi->base) {
4386 DSSERR("can't ioremap DSI\n");
4387 r = -ENOMEM;
Archit Taneja49dbf582011-05-16 15:17:07 +05304388 goto err1;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304389 }
4390 dsi->irq = platform_get_irq(dsi->pdev, 0);
4391 if (dsi->irq < 0) {
4392 DSSERR("platform_get_irq failed\n");
4393 r = -ENODEV;
Archit Taneja49dbf582011-05-16 15:17:07 +05304394 goto err2;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304395 }
archit tanejaaffe3602011-02-23 08:41:03 +00004396
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304397 r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED,
4398 dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004399 if (r < 0) {
4400 DSSERR("request_irq failed\n");
Archit Taneja49dbf582011-05-16 15:17:07 +05304401 goto err2;
archit tanejaaffe3602011-02-23 08:41:03 +00004402 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004403
Archit Taneja5ee3c142011-03-02 12:35:53 +05304404 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304405 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4406 dsi->vc[i].mode = DSI_VC_MODE_L4;
4407 dsi->vc[i].dssdev = NULL;
4408 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304409 }
4410
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304411 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004412
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004413 enable_clocks(1);
4414
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304415 rev = dsi_read_reg(dsidev, DSI_REVISION);
4416 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004417 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4418
4419 enable_clocks(0);
4420
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004421 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00004422err2:
Archit Taneja49dbf582011-05-16 15:17:07 +05304423 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004424err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304425 kfree(dsi);
4426err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004427 return r;
4428}
4429
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304430static void dsi_exit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004431{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304432 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4433
4434 if (dsi->vdds_dsi_reg != NULL) {
4435 if (dsi->vdds_dsi_enabled) {
4436 regulator_disable(dsi->vdds_dsi_reg);
4437 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004438 }
4439
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304440 regulator_put(dsi->vdds_dsi_reg);
4441 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004442 }
4443
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304444 free_irq(dsi->irq, dsi->pdev);
4445 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004446
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304447 kfree(dsi);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004448
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004449 DSSDBG("omap_dsi_exit\n");
4450}
4451
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004452/* DSI1 HW IP initialisation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304453static int omap_dsi1hw_probe(struct platform_device *dsidev)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004454{
4455 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304456
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304457 r = dsi_init(dsidev);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004458 if (r) {
4459 DSSERR("Failed to initialize DSI\n");
4460 goto err_dsi;
4461 }
4462err_dsi:
4463 return r;
4464}
4465
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304466static int omap_dsi1hw_remove(struct platform_device *dsidev)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004467{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304468 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4469
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304470 dsi_exit(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304471 WARN_ON(dsi->scp_clk_refcount > 0);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004472 return 0;
4473}
4474
4475static struct platform_driver omap_dsi1hw_driver = {
4476 .probe = omap_dsi1hw_probe,
4477 .remove = omap_dsi1hw_remove,
4478 .driver = {
4479 .name = "omapdss_dsi1",
4480 .owner = THIS_MODULE,
4481 },
4482};
4483
4484int dsi_init_platform_driver(void)
4485{
4486 return platform_driver_register(&omap_dsi1hw_driver);
4487}
4488
4489void dsi_uninit_platform_driver(void)
4490{
4491 return platform_driver_unregister(&omap_dsi1hw_driver);
4492}