Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2011 Freescale Semiconductor, Inc. |
| 3 | * Copyright 2011 Linaro Ltd. |
| 4 | * |
| 5 | * The code contained herein is licensed under the GNU General Public |
| 6 | * License. You may obtain a copy of the GNU General Public License |
| 7 | * Version 2 or later at the following locations: |
| 8 | * |
| 9 | * http://www.opensource.org/licenses/gpl-license.html |
| 10 | * http://www.gnu.org/copyleft/gpl.html |
| 11 | */ |
| 12 | |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 13 | #include <dt-bindings/clock/imx6qdl-clock.h> |
Lucas Stach | 07134a3 | 2014-03-05 14:25:50 +0100 | [diff] [blame] | 14 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
| 15 | |
Shawn Guo | 36dffd8 | 2013-04-07 10:49:34 +0800 | [diff] [blame] | 16 | #include "skeleton.dtsi" |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 17 | |
| 18 | / { |
| 19 | aliases { |
Marek Vasut | 2297007 | 2014-02-28 12:58:41 +0100 | [diff] [blame] | 20 | ethernet0 = &fec; |
Lothar Waßmann | 5f8fbc2 | 2013-12-12 14:27:57 +0100 | [diff] [blame] | 21 | can0 = &can1; |
| 22 | can1 = &can2; |
Shawn Guo | 5230f8f | 2012-08-05 14:01:28 +0800 | [diff] [blame] | 23 | gpio0 = &gpio1; |
| 24 | gpio1 = &gpio2; |
| 25 | gpio2 = &gpio3; |
| 26 | gpio3 = &gpio4; |
| 27 | gpio4 = &gpio5; |
| 28 | gpio5 = &gpio6; |
| 29 | gpio6 = &gpio7; |
Sascha Hauer | 80fa058 | 2013-06-25 15:51:57 +0200 | [diff] [blame] | 30 | i2c0 = &i2c1; |
| 31 | i2c1 = &i2c2; |
| 32 | i2c2 = &i2c3; |
Sascha Hauer | fb06d65 | 2014-01-16 13:44:20 +0100 | [diff] [blame] | 33 | mmc0 = &usdhc1; |
| 34 | mmc1 = &usdhc2; |
| 35 | mmc2 = &usdhc3; |
| 36 | mmc3 = &usdhc4; |
Sascha Hauer | 80fa058 | 2013-06-25 15:51:57 +0200 | [diff] [blame] | 37 | serial0 = &uart1; |
| 38 | serial1 = &uart2; |
| 39 | serial2 = &uart3; |
| 40 | serial3 = &uart4; |
| 41 | serial4 = &uart5; |
| 42 | spi0 = &ecspi1; |
| 43 | spi1 = &ecspi2; |
| 44 | spi2 = &ecspi3; |
| 45 | spi3 = &ecspi4; |
Peter Chen | 8189c51 | 2013-12-20 15:52:05 +0800 | [diff] [blame] | 46 | usbphy0 = &usbphy1; |
| 47 | usbphy1 = &usbphy2; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 48 | }; |
| 49 | |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 50 | intc: interrupt-controller@00a01000 { |
| 51 | compatible = "arm,cortex-a9-gic"; |
| 52 | #interrupt-cells = <3>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 53 | interrupt-controller; |
| 54 | reg = <0x00a01000 0x1000>, |
| 55 | <0x00a00100 0x100>; |
| 56 | }; |
| 57 | |
| 58 | clocks { |
| 59 | #address-cells = <1>; |
| 60 | #size-cells = <0>; |
| 61 | |
| 62 | ckil { |
| 63 | compatible = "fsl,imx-ckil", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 64 | #clock-cells = <0>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 65 | clock-frequency = <32768>; |
| 66 | }; |
| 67 | |
| 68 | ckih1 { |
| 69 | compatible = "fsl,imx-ckih1", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 70 | #clock-cells = <0>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 71 | clock-frequency = <0>; |
| 72 | }; |
| 73 | |
| 74 | osc { |
| 75 | compatible = "fsl,imx-osc", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 76 | #clock-cells = <0>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 77 | clock-frequency = <24000000>; |
| 78 | }; |
| 79 | }; |
| 80 | |
| 81 | soc { |
| 82 | #address-cells = <1>; |
| 83 | #size-cells = <1>; |
| 84 | compatible = "simple-bus"; |
| 85 | interrupt-parent = <&intc>; |
| 86 | ranges; |
| 87 | |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 88 | dma_apbh: dma-apbh@00110000 { |
Huang Shijie | e5d0f9f | 2012-06-06 21:22:57 -0400 | [diff] [blame] | 89 | compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh"; |
| 90 | reg = <0x00110000 0x2000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 91 | interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>, |
| 92 | <0 13 IRQ_TYPE_LEVEL_HIGH>, |
| 93 | <0 13 IRQ_TYPE_LEVEL_HIGH>, |
| 94 | <0 13 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 95 | interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3"; |
| 96 | #dma-cells = <1>; |
| 97 | dma-channels = <4>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 98 | clocks = <&clks IMX6QDL_CLK_APBH_DMA>; |
Huang Shijie | e5d0f9f | 2012-06-06 21:22:57 -0400 | [diff] [blame] | 99 | }; |
| 100 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 101 | gpmi: gpmi-nand@00112000 { |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 102 | compatible = "fsl,imx6q-gpmi-nand"; |
| 103 | #address-cells = <1>; |
| 104 | #size-cells = <1>; |
| 105 | reg = <0x00112000 0x2000>, <0x00114000 0x2000>; |
| 106 | reg-names = "gpmi-nand", "bch"; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 107 | interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | c7aa12a | 2013-07-16 17:13:00 +0800 | [diff] [blame] | 108 | interrupt-names = "bch"; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 109 | clocks = <&clks IMX6QDL_CLK_GPMI_IO>, |
| 110 | <&clks IMX6QDL_CLK_GPMI_APB>, |
| 111 | <&clks IMX6QDL_CLK_GPMI_BCH>, |
| 112 | <&clks IMX6QDL_CLK_GPMI_BCH_APB>, |
| 113 | <&clks IMX6QDL_CLK_PER1_BCH>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 114 | clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch", |
| 115 | "gpmi_bch_apb", "per1_bch"; |
Shawn Guo | f30fb03 | 2013-02-25 21:56:56 +0800 | [diff] [blame] | 116 | dmas = <&dma_apbh 0>; |
| 117 | dma-names = "rx-tx"; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 118 | status = "disabled"; |
Huang Shijie | cf922fa | 2012-07-01 23:38:46 -0400 | [diff] [blame] | 119 | }; |
| 120 | |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 121 | timer@00a00600 { |
Marc Zyngier | 58458e0 | 2012-01-10 19:44:19 +0000 | [diff] [blame] | 122 | compatible = "arm,cortex-a9-twd-timer"; |
| 123 | reg = <0x00a00600 0x20>; |
| 124 | interrupts = <1 13 0xf01>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 125 | clocks = <&clks IMX6QDL_CLK_TWD>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 126 | }; |
| 127 | |
| 128 | L2: l2-cache@00a02000 { |
| 129 | compatible = "arm,pl310-cache"; |
| 130 | reg = <0x00a02000 0x1000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 131 | interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 132 | cache-unified; |
| 133 | cache-level = <2>; |
Dirk Behme | 5a5ca56 | 2013-04-26 10:13:55 +0200 | [diff] [blame] | 134 | arm,tag-latency = <4 2 3>; |
| 135 | arm,data-latency = <4 2 3>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 136 | }; |
| 137 | |
Sean Cross | 3a57291 | 2013-09-26 10:51:09 +0800 | [diff] [blame] | 138 | pcie: pcie@0x01000000 { |
| 139 | compatible = "fsl,imx6q-pcie", "snps,dw-pcie"; |
| 140 | reg = <0x01ffc000 0x4000>; /* DBI */ |
| 141 | #address-cells = <3>; |
| 142 | #size-cells = <2>; |
| 143 | device_type = "pci"; |
| 144 | ranges = <0x00000800 0 0x01f00000 0x01f00000 0 0x00080000 /* configuration space */ |
| 145 | 0x81000000 0 0 0x01f80000 0 0x00010000 /* downstream I/O */ |
| 146 | 0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */ |
| 147 | num-lanes = <1>; |
Lucas Stach | 92a7eb7 | 2014-04-30 13:58:15 +0800 | [diff] [blame] | 148 | interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; |
| 149 | interrupt-names = "msi"; |
Lucas Stach | 07134a3 | 2014-03-05 14:25:50 +0100 | [diff] [blame] | 150 | #interrupt-cells = <1>; |
| 151 | interrupt-map-mask = <0 0 0 0x7>; |
| 152 | interrupt-map = <0 0 0 1 &intc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, |
| 153 | <0 0 0 2 &intc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, |
| 154 | <0 0 0 3 &intc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, |
| 155 | <0 0 0 4 &intc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 156 | clocks = <&clks IMX6QDL_CLK_PCIE_AXI>, |
| 157 | <&clks IMX6QDL_CLK_LVDS1_GATE>, |
| 158 | <&clks IMX6QDL_CLK_PCIE_REF_125M>; |
Lucas Stach | 92a7eb7 | 2014-04-30 13:58:15 +0800 | [diff] [blame] | 159 | clock-names = "pcie", "pcie_bus", "pcie_phy"; |
Sean Cross | 3a57291 | 2013-09-26 10:51:09 +0800 | [diff] [blame] | 160 | status = "disabled"; |
| 161 | }; |
| 162 | |
Dirk Behme | 218abe6 | 2013-02-15 15:10:01 +0100 | [diff] [blame] | 163 | pmu { |
| 164 | compatible = "arm,cortex-a9-pmu"; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 165 | interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>; |
Dirk Behme | 218abe6 | 2013-02-15 15:10:01 +0100 | [diff] [blame] | 166 | }; |
| 167 | |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 168 | aips-bus@02000000 { /* AIPS1 */ |
| 169 | compatible = "fsl,aips-bus", "simple-bus"; |
| 170 | #address-cells = <1>; |
| 171 | #size-cells = <1>; |
| 172 | reg = <0x02000000 0x100000>; |
| 173 | ranges; |
| 174 | |
| 175 | spba-bus@02000000 { |
| 176 | compatible = "fsl,spba-bus", "simple-bus"; |
| 177 | #address-cells = <1>; |
| 178 | #size-cells = <1>; |
| 179 | reg = <0x02000000 0x40000>; |
| 180 | ranges; |
| 181 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 182 | spdif: spdif@02004000 { |
Fabio Estevam | c9d96df | 2013-09-02 23:51:41 -0300 | [diff] [blame] | 183 | compatible = "fsl,imx35-spdif"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 184 | reg = <0x02004000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 185 | interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>; |
Fabio Estevam | c9d96df | 2013-09-02 23:51:41 -0300 | [diff] [blame] | 186 | dmas = <&sdma 14 18 0>, |
| 187 | <&sdma 15 18 0>; |
| 188 | dma-names = "rx", "tx"; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 189 | clocks = <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_OSC>, |
| 190 | <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_DUMMY>, |
| 191 | <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_DUMMY>, |
| 192 | <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_DUMMY>, |
| 193 | <&clks IMX6QDL_CLK_DUMMY>; |
Fabio Estevam | c9d96df | 2013-09-02 23:51:41 -0300 | [diff] [blame] | 194 | clock-names = "core", "rxtx0", |
| 195 | "rxtx1", "rxtx2", |
| 196 | "rxtx3", "rxtx4", |
| 197 | "rxtx5", "rxtx6", |
| 198 | "rxtx7"; |
| 199 | status = "disabled"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 200 | }; |
| 201 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 202 | ecspi1: ecspi@02008000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 203 | #address-cells = <1>; |
| 204 | #size-cells = <0>; |
| 205 | compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi"; |
| 206 | reg = <0x02008000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 207 | interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 208 | clocks = <&clks IMX6QDL_CLK_ECSPI1>, |
| 209 | <&clks IMX6QDL_CLK_ECSPI1>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 210 | clock-names = "ipg", "per"; |
Frank Li | b3810c3 | 2014-01-04 06:53:52 +0800 | [diff] [blame] | 211 | dmas = <&sdma 3 7 1>, <&sdma 4 7 2>; |
| 212 | dma-names = "rx", "tx"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 213 | status = "disabled"; |
| 214 | }; |
| 215 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 216 | ecspi2: ecspi@0200c000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 217 | #address-cells = <1>; |
| 218 | #size-cells = <0>; |
| 219 | compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi"; |
| 220 | reg = <0x0200c000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 221 | interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 222 | clocks = <&clks IMX6QDL_CLK_ECSPI2>, |
| 223 | <&clks IMX6QDL_CLK_ECSPI2>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 224 | clock-names = "ipg", "per"; |
Frank Li | b3810c3 | 2014-01-04 06:53:52 +0800 | [diff] [blame] | 225 | dmas = <&sdma 5 7 1>, <&sdma 6 7 2>; |
| 226 | dma-names = "rx", "tx"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 227 | status = "disabled"; |
| 228 | }; |
| 229 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 230 | ecspi3: ecspi@02010000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 231 | #address-cells = <1>; |
| 232 | #size-cells = <0>; |
| 233 | compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi"; |
| 234 | reg = <0x02010000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 235 | interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 236 | clocks = <&clks IMX6QDL_CLK_ECSPI3>, |
| 237 | <&clks IMX6QDL_CLK_ECSPI3>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 238 | clock-names = "ipg", "per"; |
Frank Li | b3810c3 | 2014-01-04 06:53:52 +0800 | [diff] [blame] | 239 | dmas = <&sdma 7 7 1>, <&sdma 8 7 2>; |
| 240 | dma-names = "rx", "tx"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 241 | status = "disabled"; |
| 242 | }; |
| 243 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 244 | ecspi4: ecspi@02014000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 245 | #address-cells = <1>; |
| 246 | #size-cells = <0>; |
| 247 | compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi"; |
| 248 | reg = <0x02014000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 249 | interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 250 | clocks = <&clks IMX6QDL_CLK_ECSPI4>, |
| 251 | <&clks IMX6QDL_CLK_ECSPI4>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 252 | clock-names = "ipg", "per"; |
Frank Li | b3810c3 | 2014-01-04 06:53:52 +0800 | [diff] [blame] | 253 | dmas = <&sdma 9 7 1>, <&sdma 10 7 2>; |
| 254 | dma-names = "rx", "tx"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 255 | status = "disabled"; |
| 256 | }; |
| 257 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 258 | uart1: serial@02020000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 259 | compatible = "fsl,imx6q-uart", "fsl,imx21-uart"; |
| 260 | reg = <0x02020000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 261 | interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 262 | clocks = <&clks IMX6QDL_CLK_UART_IPG>, |
| 263 | <&clks IMX6QDL_CLK_UART_SERIAL>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 264 | clock-names = "ipg", "per"; |
Huang Shijie | 72a5ceb | 2013-07-12 18:02:09 +0800 | [diff] [blame] | 265 | dmas = <&sdma 25 4 0>, <&sdma 26 4 0>; |
| 266 | dma-names = "rx", "tx"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 267 | status = "disabled"; |
| 268 | }; |
| 269 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 270 | esai: esai@02024000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 271 | reg = <0x02024000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 272 | interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 273 | }; |
| 274 | |
Richard Zhao | b1a5da8 | 2012-05-02 10:29:10 +0800 | [diff] [blame] | 275 | ssi1: ssi@02028000 { |
Markus Pargmann | 98ea6ad | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 276 | compatible = "fsl,imx6q-ssi", |
| 277 | "fsl,imx51-ssi", |
| 278 | "fsl,imx21-ssi"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 279 | reg = <0x02028000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 280 | interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 281 | clocks = <&clks IMX6QDL_CLK_SSI1_IPG>; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 282 | dmas = <&sdma 37 1 0>, |
| 283 | <&sdma 38 1 0>; |
| 284 | dma-names = "rx", "tx"; |
Richard Zhao | b1a5da8 | 2012-05-02 10:29:10 +0800 | [diff] [blame] | 285 | fsl,fifo-depth = <15>; |
Richard Zhao | b1a5da8 | 2012-05-02 10:29:10 +0800 | [diff] [blame] | 286 | status = "disabled"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 287 | }; |
| 288 | |
Richard Zhao | b1a5da8 | 2012-05-02 10:29:10 +0800 | [diff] [blame] | 289 | ssi2: ssi@0202c000 { |
Markus Pargmann | 98ea6ad | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 290 | compatible = "fsl,imx6q-ssi", |
| 291 | "fsl,imx51-ssi", |
| 292 | "fsl,imx21-ssi"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 293 | reg = <0x0202c000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 294 | interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 295 | clocks = <&clks IMX6QDL_CLK_SSI2_IPG>; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 296 | dmas = <&sdma 41 1 0>, |
| 297 | <&sdma 42 1 0>; |
| 298 | dma-names = "rx", "tx"; |
Richard Zhao | b1a5da8 | 2012-05-02 10:29:10 +0800 | [diff] [blame] | 299 | fsl,fifo-depth = <15>; |
Richard Zhao | b1a5da8 | 2012-05-02 10:29:10 +0800 | [diff] [blame] | 300 | status = "disabled"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 301 | }; |
| 302 | |
Richard Zhao | b1a5da8 | 2012-05-02 10:29:10 +0800 | [diff] [blame] | 303 | ssi3: ssi@02030000 { |
Markus Pargmann | 98ea6ad | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 304 | compatible = "fsl,imx6q-ssi", |
| 305 | "fsl,imx51-ssi", |
| 306 | "fsl,imx21-ssi"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 307 | reg = <0x02030000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 308 | interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 309 | clocks = <&clks IMX6QDL_CLK_SSI3_IPG>; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 310 | dmas = <&sdma 45 1 0>, |
| 311 | <&sdma 46 1 0>; |
| 312 | dma-names = "rx", "tx"; |
Richard Zhao | b1a5da8 | 2012-05-02 10:29:10 +0800 | [diff] [blame] | 313 | fsl,fifo-depth = <15>; |
Richard Zhao | b1a5da8 | 2012-05-02 10:29:10 +0800 | [diff] [blame] | 314 | status = "disabled"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 315 | }; |
| 316 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 317 | asrc: asrc@02034000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 318 | reg = <0x02034000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 319 | interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 320 | }; |
| 321 | |
| 322 | spba@0203c000 { |
| 323 | reg = <0x0203c000 0x4000>; |
| 324 | }; |
| 325 | }; |
| 326 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 327 | vpu: vpu@02040000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 328 | reg = <0x02040000 0x3c000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 329 | interrupts = <0 3 IRQ_TYPE_LEVEL_HIGH>, |
| 330 | <0 12 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 331 | }; |
| 332 | |
| 333 | aipstz@0207c000 { /* AIPSTZ1 */ |
| 334 | reg = <0x0207c000 0x4000>; |
| 335 | }; |
| 336 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 337 | pwm1: pwm@02080000 { |
Sascha Hauer | 33b3858 | 2012-11-21 12:18:28 +0100 | [diff] [blame] | 338 | #pwm-cells = <2>; |
| 339 | compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 340 | reg = <0x02080000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 341 | interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 342 | clocks = <&clks IMX6QDL_CLK_IPG>, |
| 343 | <&clks IMX6QDL_CLK_PWM1>; |
Sascha Hauer | 33b3858 | 2012-11-21 12:18:28 +0100 | [diff] [blame] | 344 | clock-names = "ipg", "per"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 345 | }; |
| 346 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 347 | pwm2: pwm@02084000 { |
Sascha Hauer | 33b3858 | 2012-11-21 12:18:28 +0100 | [diff] [blame] | 348 | #pwm-cells = <2>; |
| 349 | compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 350 | reg = <0x02084000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 351 | interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 352 | clocks = <&clks IMX6QDL_CLK_IPG>, |
| 353 | <&clks IMX6QDL_CLK_PWM2>; |
Sascha Hauer | 33b3858 | 2012-11-21 12:18:28 +0100 | [diff] [blame] | 354 | clock-names = "ipg", "per"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 355 | }; |
| 356 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 357 | pwm3: pwm@02088000 { |
Sascha Hauer | 33b3858 | 2012-11-21 12:18:28 +0100 | [diff] [blame] | 358 | #pwm-cells = <2>; |
| 359 | compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 360 | reg = <0x02088000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 361 | interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 362 | clocks = <&clks IMX6QDL_CLK_IPG>, |
| 363 | <&clks IMX6QDL_CLK_PWM3>; |
Sascha Hauer | 33b3858 | 2012-11-21 12:18:28 +0100 | [diff] [blame] | 364 | clock-names = "ipg", "per"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 365 | }; |
| 366 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 367 | pwm4: pwm@0208c000 { |
Sascha Hauer | 33b3858 | 2012-11-21 12:18:28 +0100 | [diff] [blame] | 368 | #pwm-cells = <2>; |
| 369 | compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 370 | reg = <0x0208c000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 371 | interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 372 | clocks = <&clks IMX6QDL_CLK_IPG>, |
| 373 | <&clks IMX6QDL_CLK_PWM4>; |
Sascha Hauer | 33b3858 | 2012-11-21 12:18:28 +0100 | [diff] [blame] | 374 | clock-names = "ipg", "per"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 375 | }; |
| 376 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 377 | can1: flexcan@02090000 { |
Sascha Hauer | 0f22521 | 2013-06-25 15:51:46 +0200 | [diff] [blame] | 378 | compatible = "fsl,imx6q-flexcan"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 379 | reg = <0x02090000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 380 | interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 381 | clocks = <&clks IMX6QDL_CLK_CAN1_IPG>, |
| 382 | <&clks IMX6QDL_CLK_CAN1_SERIAL>; |
Sascha Hauer | 0f22521 | 2013-06-25 15:51:46 +0200 | [diff] [blame] | 383 | clock-names = "ipg", "per"; |
Tim Harvey | a113533 | 2013-10-22 21:51:27 -0700 | [diff] [blame] | 384 | status = "disabled"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 385 | }; |
| 386 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 387 | can2: flexcan@02094000 { |
Sascha Hauer | 0f22521 | 2013-06-25 15:51:46 +0200 | [diff] [blame] | 388 | compatible = "fsl,imx6q-flexcan"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 389 | reg = <0x02094000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 390 | interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 391 | clocks = <&clks IMX6QDL_CLK_CAN2_IPG>, |
| 392 | <&clks IMX6QDL_CLK_CAN2_SERIAL>; |
Sascha Hauer | 0f22521 | 2013-06-25 15:51:46 +0200 | [diff] [blame] | 393 | clock-names = "ipg", "per"; |
Tim Harvey | a113533 | 2013-10-22 21:51:27 -0700 | [diff] [blame] | 394 | status = "disabled"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 395 | }; |
| 396 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 397 | gpt: gpt@02098000 { |
Sascha Hauer | 97b108f | 2013-06-25 15:51:47 +0200 | [diff] [blame] | 398 | compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 399 | reg = <0x02098000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 400 | interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 401 | clocks = <&clks IMX6QDL_CLK_GPT_IPG>, |
| 402 | <&clks IMX6QDL_CLK_GPT_IPG_PER>; |
Sascha Hauer | 4efccad | 2013-03-14 13:09:01 +0100 | [diff] [blame] | 403 | clock-names = "ipg", "per"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 404 | }; |
| 405 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 406 | gpio1: gpio@0209c000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 407 | compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 408 | reg = <0x0209c000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 409 | interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>, |
| 410 | <0 67 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 411 | gpio-controller; |
| 412 | #gpio-cells = <2>; |
| 413 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 414 | #interrupt-cells = <2>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 415 | }; |
| 416 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 417 | gpio2: gpio@020a0000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 418 | compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 419 | reg = <0x020a0000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 420 | interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>, |
| 421 | <0 69 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 422 | gpio-controller; |
| 423 | #gpio-cells = <2>; |
| 424 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 425 | #interrupt-cells = <2>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 426 | }; |
| 427 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 428 | gpio3: gpio@020a4000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 429 | compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 430 | reg = <0x020a4000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 431 | interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>, |
| 432 | <0 71 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 433 | gpio-controller; |
| 434 | #gpio-cells = <2>; |
| 435 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 436 | #interrupt-cells = <2>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 437 | }; |
| 438 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 439 | gpio4: gpio@020a8000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 440 | compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 441 | reg = <0x020a8000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 442 | interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>, |
| 443 | <0 73 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 444 | gpio-controller; |
| 445 | #gpio-cells = <2>; |
| 446 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 447 | #interrupt-cells = <2>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 448 | }; |
| 449 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 450 | gpio5: gpio@020ac000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 451 | compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 452 | reg = <0x020ac000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 453 | interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>, |
| 454 | <0 75 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 455 | gpio-controller; |
| 456 | #gpio-cells = <2>; |
| 457 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 458 | #interrupt-cells = <2>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 459 | }; |
| 460 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 461 | gpio6: gpio@020b0000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 462 | compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 463 | reg = <0x020b0000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 464 | interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>, |
| 465 | <0 77 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 466 | gpio-controller; |
| 467 | #gpio-cells = <2>; |
| 468 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 469 | #interrupt-cells = <2>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 470 | }; |
| 471 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 472 | gpio7: gpio@020b4000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 473 | compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 474 | reg = <0x020b4000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 475 | interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>, |
| 476 | <0 79 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 477 | gpio-controller; |
| 478 | #gpio-cells = <2>; |
| 479 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 480 | #interrupt-cells = <2>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 481 | }; |
| 482 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 483 | kpp: kpp@020b8000 { |
Lothar Waßmann | 36d3a8f | 2014-06-06 13:02:59 +0200 | [diff] [blame] | 484 | compatible = "fsl,imx6q-kpp", "fsl,imx21-kpp"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 485 | reg = <0x020b8000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 486 | interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 487 | clocks = <&clks IMX6QDL_CLK_IPG>; |
Fabio Estevam | 1b6f236 | 2014-06-24 21:13:44 -0300 | [diff] [blame] | 488 | status = "disabled"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 489 | }; |
| 490 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 491 | wdog1: wdog@020bc000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 492 | compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt"; |
| 493 | reg = <0x020bc000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 494 | interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 495 | clocks = <&clks IMX6QDL_CLK_DUMMY>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 496 | }; |
| 497 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 498 | wdog2: wdog@020c0000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 499 | compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt"; |
| 500 | reg = <0x020c0000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 501 | interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 502 | clocks = <&clks IMX6QDL_CLK_DUMMY>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 503 | status = "disabled"; |
| 504 | }; |
| 505 | |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 506 | clks: ccm@020c4000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 507 | compatible = "fsl,imx6q-ccm"; |
| 508 | reg = <0x020c4000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 509 | interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>, |
| 510 | <0 88 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 511 | #clock-cells = <1>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 512 | }; |
| 513 | |
Dong Aisheng | baa6415 | 2012-09-05 10:57:15 +0800 | [diff] [blame] | 514 | anatop: anatop@020c8000 { |
| 515 | compatible = "fsl,imx6q-anatop", "syscon", "simple-bus"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 516 | reg = <0x020c8000 0x1000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 517 | interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>, |
| 518 | <0 54 IRQ_TYPE_LEVEL_HIGH>, |
| 519 | <0 127 IRQ_TYPE_LEVEL_HIGH>; |
Ying-Chun Liu (PaulLiu) | a1e327e | 2012-03-30 21:46:53 +0800 | [diff] [blame] | 520 | |
| 521 | regulator-1p1@110 { |
| 522 | compatible = "fsl,anatop-regulator"; |
| 523 | regulator-name = "vdd1p1"; |
| 524 | regulator-min-microvolt = <800000>; |
| 525 | regulator-max-microvolt = <1375000>; |
| 526 | regulator-always-on; |
| 527 | anatop-reg-offset = <0x110>; |
| 528 | anatop-vol-bit-shift = <8>; |
| 529 | anatop-vol-bit-width = <5>; |
| 530 | anatop-min-bit-val = <4>; |
| 531 | anatop-min-voltage = <800000>; |
| 532 | anatop-max-voltage = <1375000>; |
| 533 | }; |
| 534 | |
| 535 | regulator-3p0@120 { |
| 536 | compatible = "fsl,anatop-regulator"; |
| 537 | regulator-name = "vdd3p0"; |
| 538 | regulator-min-microvolt = <2800000>; |
| 539 | regulator-max-microvolt = <3150000>; |
| 540 | regulator-always-on; |
| 541 | anatop-reg-offset = <0x120>; |
| 542 | anatop-vol-bit-shift = <8>; |
| 543 | anatop-vol-bit-width = <5>; |
| 544 | anatop-min-bit-val = <0>; |
| 545 | anatop-min-voltage = <2625000>; |
| 546 | anatop-max-voltage = <3400000>; |
| 547 | }; |
| 548 | |
| 549 | regulator-2p5@130 { |
| 550 | compatible = "fsl,anatop-regulator"; |
| 551 | regulator-name = "vdd2p5"; |
| 552 | regulator-min-microvolt = <2000000>; |
| 553 | regulator-max-microvolt = <2750000>; |
| 554 | regulator-always-on; |
| 555 | anatop-reg-offset = <0x130>; |
| 556 | anatop-vol-bit-shift = <8>; |
| 557 | anatop-vol-bit-width = <5>; |
| 558 | anatop-min-bit-val = <0>; |
| 559 | anatop-min-voltage = <2000000>; |
| 560 | anatop-max-voltage = <2750000>; |
| 561 | }; |
| 562 | |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 563 | reg_arm: regulator-vddcore@140 { |
Ying-Chun Liu (PaulLiu) | a1e327e | 2012-03-30 21:46:53 +0800 | [diff] [blame] | 564 | compatible = "fsl,anatop-regulator"; |
Fabio Estevam | 118c98a | 2013-12-19 21:08:52 -0200 | [diff] [blame] | 565 | regulator-name = "vddarm"; |
Ying-Chun Liu (PaulLiu) | a1e327e | 2012-03-30 21:46:53 +0800 | [diff] [blame] | 566 | regulator-min-microvolt = <725000>; |
| 567 | regulator-max-microvolt = <1450000>; |
| 568 | regulator-always-on; |
| 569 | anatop-reg-offset = <0x140>; |
| 570 | anatop-vol-bit-shift = <0>; |
| 571 | anatop-vol-bit-width = <5>; |
Anson Huang | 46743dd | 2013-01-30 17:33:44 -0500 | [diff] [blame] | 572 | anatop-delay-reg-offset = <0x170>; |
| 573 | anatop-delay-bit-shift = <24>; |
| 574 | anatop-delay-bit-width = <2>; |
Ying-Chun Liu (PaulLiu) | a1e327e | 2012-03-30 21:46:53 +0800 | [diff] [blame] | 575 | anatop-min-bit-val = <1>; |
| 576 | anatop-min-voltage = <725000>; |
| 577 | anatop-max-voltage = <1450000>; |
| 578 | }; |
| 579 | |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 580 | reg_pu: regulator-vddpu@140 { |
Ying-Chun Liu (PaulLiu) | a1e327e | 2012-03-30 21:46:53 +0800 | [diff] [blame] | 581 | compatible = "fsl,anatop-regulator"; |
| 582 | regulator-name = "vddpu"; |
| 583 | regulator-min-microvolt = <725000>; |
| 584 | regulator-max-microvolt = <1450000>; |
| 585 | regulator-always-on; |
| 586 | anatop-reg-offset = <0x140>; |
| 587 | anatop-vol-bit-shift = <9>; |
| 588 | anatop-vol-bit-width = <5>; |
Anson Huang | 46743dd | 2013-01-30 17:33:44 -0500 | [diff] [blame] | 589 | anatop-delay-reg-offset = <0x170>; |
| 590 | anatop-delay-bit-shift = <26>; |
| 591 | anatop-delay-bit-width = <2>; |
Ying-Chun Liu (PaulLiu) | a1e327e | 2012-03-30 21:46:53 +0800 | [diff] [blame] | 592 | anatop-min-bit-val = <1>; |
| 593 | anatop-min-voltage = <725000>; |
| 594 | anatop-max-voltage = <1450000>; |
| 595 | }; |
| 596 | |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 597 | reg_soc: regulator-vddsoc@140 { |
Ying-Chun Liu (PaulLiu) | a1e327e | 2012-03-30 21:46:53 +0800 | [diff] [blame] | 598 | compatible = "fsl,anatop-regulator"; |
| 599 | regulator-name = "vddsoc"; |
| 600 | regulator-min-microvolt = <725000>; |
| 601 | regulator-max-microvolt = <1450000>; |
| 602 | regulator-always-on; |
| 603 | anatop-reg-offset = <0x140>; |
| 604 | anatop-vol-bit-shift = <18>; |
| 605 | anatop-vol-bit-width = <5>; |
Anson Huang | 46743dd | 2013-01-30 17:33:44 -0500 | [diff] [blame] | 606 | anatop-delay-reg-offset = <0x170>; |
| 607 | anatop-delay-bit-shift = <28>; |
| 608 | anatop-delay-bit-width = <2>; |
Ying-Chun Liu (PaulLiu) | a1e327e | 2012-03-30 21:46:53 +0800 | [diff] [blame] | 609 | anatop-min-bit-val = <1>; |
| 610 | anatop-min-voltage = <725000>; |
| 611 | anatop-max-voltage = <1450000>; |
| 612 | }; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 613 | }; |
| 614 | |
Shawn Guo | 3fe6373 | 2013-07-16 21:16:36 +0800 | [diff] [blame] | 615 | tempmon: tempmon { |
| 616 | compatible = "fsl,imx6q-tempmon"; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 617 | interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 3fe6373 | 2013-07-16 21:16:36 +0800 | [diff] [blame] | 618 | fsl,tempmon = <&anatop>; |
| 619 | fsl,tempmon-data = <&ocotp>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 620 | clocks = <&clks IMX6QDL_CLK_PLL3_USB_OTG>; |
Shawn Guo | 3fe6373 | 2013-07-16 21:16:36 +0800 | [diff] [blame] | 621 | }; |
| 622 | |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 623 | usbphy1: usbphy@020c9000 { |
| 624 | compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 625 | reg = <0x020c9000 0x1000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 626 | interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 627 | clocks = <&clks IMX6QDL_CLK_USBPHY1>; |
Peter Chen | 76a3885 | 2013-12-20 15:52:01 +0800 | [diff] [blame] | 628 | fsl,anatop = <&anatop>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 629 | }; |
| 630 | |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 631 | usbphy2: usbphy@020ca000 { |
| 632 | compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 633 | reg = <0x020ca000 0x1000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 634 | interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 635 | clocks = <&clks IMX6QDL_CLK_USBPHY2>; |
Peter Chen | 76a3885 | 2013-12-20 15:52:01 +0800 | [diff] [blame] | 636 | fsl,anatop = <&anatop>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 637 | }; |
| 638 | |
| 639 | snvs@020cc000 { |
Shawn Guo | c925038 | 2012-07-02 20:13:03 +0800 | [diff] [blame] | 640 | compatible = "fsl,sec-v4.0-mon", "simple-bus"; |
| 641 | #address-cells = <1>; |
| 642 | #size-cells = <1>; |
| 643 | ranges = <0 0x020cc000 0x4000>; |
| 644 | |
| 645 | snvs-rtc-lp@34 { |
| 646 | compatible = "fsl,sec-v4.0-mon-rtc-lp"; |
| 647 | reg = <0x34 0x58>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 648 | interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>, |
| 649 | <0 20 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | c925038 | 2012-07-02 20:13:03 +0800 | [diff] [blame] | 650 | }; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 651 | }; |
| 652 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 653 | epit1: epit@020d0000 { /* EPIT1 */ |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 654 | reg = <0x020d0000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 655 | interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 656 | }; |
| 657 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 658 | epit2: epit@020d4000 { /* EPIT2 */ |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 659 | reg = <0x020d4000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 660 | interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 661 | }; |
| 662 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 663 | src: src@020d8000 { |
Philipp Zabel | bd3d924 | 2013-03-28 17:35:22 +0100 | [diff] [blame] | 664 | compatible = "fsl,imx6q-src", "fsl,imx51-src"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 665 | reg = <0x020d8000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 666 | interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>, |
| 667 | <0 96 IRQ_TYPE_LEVEL_HIGH>; |
Philipp Zabel | 09ebf36 | 2013-03-28 17:35:20 +0100 | [diff] [blame] | 668 | #reset-cells = <1>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 669 | }; |
| 670 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 671 | gpc: gpc@020dc000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 672 | compatible = "fsl,imx6q-gpc"; |
| 673 | reg = <0x020dc000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 674 | interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>, |
| 675 | <0 90 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 676 | }; |
| 677 | |
Dong Aisheng | df37e0c | 2012-09-05 10:57:14 +0800 | [diff] [blame] | 678 | gpr: iomuxc-gpr@020e0000 { |
| 679 | compatible = "fsl,imx6q-iomuxc-gpr", "syscon"; |
| 680 | reg = <0x020e0000 0x38>; |
| 681 | }; |
| 682 | |
Shawn Guo | c56009b2f | 2013-07-11 13:58:36 +0800 | [diff] [blame] | 683 | iomuxc: iomuxc@020e0000 { |
| 684 | compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc"; |
| 685 | reg = <0x020e0000 0x4000>; |
Shawn Guo | c56009b2f | 2013-07-11 13:58:36 +0800 | [diff] [blame] | 686 | }; |
| 687 | |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 688 | ldb: ldb@020e0008 { |
| 689 | #address-cells = <1>; |
| 690 | #size-cells = <0>; |
| 691 | compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb"; |
| 692 | gpr = <&gpr>; |
| 693 | status = "disabled"; |
| 694 | |
| 695 | lvds-channel@0 { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 696 | #address-cells = <1>; |
| 697 | #size-cells = <0>; |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 698 | reg = <0>; |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 699 | status = "disabled"; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 700 | |
| 701 | port@0 { |
| 702 | reg = <0>; |
| 703 | |
| 704 | lvds0_mux_0: endpoint { |
| 705 | remote-endpoint = <&ipu1_di0_lvds0>; |
| 706 | }; |
| 707 | }; |
| 708 | |
| 709 | port@1 { |
| 710 | reg = <1>; |
| 711 | |
| 712 | lvds0_mux_1: endpoint { |
| 713 | remote-endpoint = <&ipu1_di1_lvds0>; |
| 714 | }; |
| 715 | }; |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 716 | }; |
| 717 | |
| 718 | lvds-channel@1 { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 719 | #address-cells = <1>; |
| 720 | #size-cells = <0>; |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 721 | reg = <1>; |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 722 | status = "disabled"; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 723 | |
| 724 | port@0 { |
| 725 | reg = <0>; |
| 726 | |
| 727 | lvds1_mux_0: endpoint { |
| 728 | remote-endpoint = <&ipu1_di0_lvds1>; |
| 729 | }; |
| 730 | }; |
| 731 | |
| 732 | port@1 { |
| 733 | reg = <1>; |
| 734 | |
| 735 | lvds1_mux_1: endpoint { |
| 736 | remote-endpoint = <&ipu1_di1_lvds1>; |
| 737 | }; |
| 738 | }; |
Steffen Trumtrar | 41c0434 | 2013-03-28 16:23:35 +0100 | [diff] [blame] | 739 | }; |
| 740 | }; |
| 741 | |
Russell King | 04cec1a | 2013-10-16 10:19:00 +0100 | [diff] [blame] | 742 | hdmi: hdmi@0120000 { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 743 | #address-cells = <1>; |
| 744 | #size-cells = <0>; |
Russell King | 04cec1a | 2013-10-16 10:19:00 +0100 | [diff] [blame] | 745 | reg = <0x00120000 0x9000>; |
| 746 | interrupts = <0 115 0x04>; |
| 747 | gpr = <&gpr>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 748 | clocks = <&clks IMX6QDL_CLK_HDMI_IAHB>, |
| 749 | <&clks IMX6QDL_CLK_HDMI_ISFR>; |
Russell King | 04cec1a | 2013-10-16 10:19:00 +0100 | [diff] [blame] | 750 | clock-names = "iahb", "isfr"; |
| 751 | status = "disabled"; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 752 | |
| 753 | port@0 { |
| 754 | reg = <0>; |
| 755 | |
| 756 | hdmi_mux_0: endpoint { |
| 757 | remote-endpoint = <&ipu1_di0_hdmi>; |
| 758 | }; |
| 759 | }; |
| 760 | |
| 761 | port@1 { |
| 762 | reg = <1>; |
| 763 | |
| 764 | hdmi_mux_1: endpoint { |
| 765 | remote-endpoint = <&ipu1_di1_hdmi>; |
| 766 | }; |
| 767 | }; |
Russell King | 04cec1a | 2013-10-16 10:19:00 +0100 | [diff] [blame] | 768 | }; |
| 769 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 770 | dcic1: dcic@020e4000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 771 | reg = <0x020e4000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 772 | interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 773 | }; |
| 774 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 775 | dcic2: dcic@020e8000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 776 | reg = <0x020e8000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 777 | interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 778 | }; |
| 779 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 780 | sdma: sdma@020ec000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 781 | compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma"; |
| 782 | reg = <0x020ec000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 783 | interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 784 | clocks = <&clks IMX6QDL_CLK_SDMA>, |
| 785 | <&clks IMX6QDL_CLK_SDMA>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 786 | clock-names = "ipg", "ahb"; |
Huang Shijie | fb72bb2 | 2013-07-02 10:15:29 +0800 | [diff] [blame] | 787 | #dma-cells = <3>; |
Fabio Estevam | d6b9c59 | 2013-01-17 12:13:25 -0200 | [diff] [blame] | 788 | fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 789 | }; |
| 790 | }; |
| 791 | |
| 792 | aips-bus@02100000 { /* AIPS2 */ |
| 793 | compatible = "fsl,aips-bus", "simple-bus"; |
| 794 | #address-cells = <1>; |
| 795 | #size-cells = <1>; |
| 796 | reg = <0x02100000 0x100000>; |
| 797 | ranges; |
| 798 | |
| 799 | caam@02100000 { |
| 800 | reg = <0x02100000 0x40000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 801 | interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>, |
| 802 | <0 106 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 803 | }; |
| 804 | |
| 805 | aipstz@0217c000 { /* AIPSTZ2 */ |
| 806 | reg = <0x0217c000 0x4000>; |
| 807 | }; |
| 808 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 809 | usbotg: usb@02184000 { |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 810 | compatible = "fsl,imx6q-usb", "fsl,imx27-usb"; |
| 811 | reg = <0x02184000 0x200>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 812 | interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 813 | clocks = <&clks IMX6QDL_CLK_USBOH3>; |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 814 | fsl,usbphy = <&usbphy1>; |
Richard Zhao | 28342c6 | 2012-09-14 14:42:45 +0800 | [diff] [blame] | 815 | fsl,usbmisc = <&usbmisc 0>; |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 816 | status = "disabled"; |
| 817 | }; |
| 818 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 819 | usbh1: usb@02184200 { |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 820 | compatible = "fsl,imx6q-usb", "fsl,imx27-usb"; |
| 821 | reg = <0x02184200 0x200>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 822 | interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 823 | clocks = <&clks IMX6QDL_CLK_USBOH3>; |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 824 | fsl,usbphy = <&usbphy2>; |
Richard Zhao | 28342c6 | 2012-09-14 14:42:45 +0800 | [diff] [blame] | 825 | fsl,usbmisc = <&usbmisc 1>; |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 826 | status = "disabled"; |
| 827 | }; |
| 828 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 829 | usbh2: usb@02184400 { |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 830 | compatible = "fsl,imx6q-usb", "fsl,imx27-usb"; |
| 831 | reg = <0x02184400 0x200>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 832 | interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 833 | clocks = <&clks IMX6QDL_CLK_USBOH3>; |
Richard Zhao | 28342c6 | 2012-09-14 14:42:45 +0800 | [diff] [blame] | 834 | fsl,usbmisc = <&usbmisc 2>; |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 835 | status = "disabled"; |
| 836 | }; |
| 837 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 838 | usbh3: usb@02184600 { |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 839 | compatible = "fsl,imx6q-usb", "fsl,imx27-usb"; |
| 840 | reg = <0x02184600 0x200>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 841 | interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 842 | clocks = <&clks IMX6QDL_CLK_USBOH3>; |
Richard Zhao | 28342c6 | 2012-09-14 14:42:45 +0800 | [diff] [blame] | 843 | fsl,usbmisc = <&usbmisc 3>; |
Richard Zhao | 74bd88f | 2012-07-12 14:21:41 +0800 | [diff] [blame] | 844 | status = "disabled"; |
| 845 | }; |
| 846 | |
Shawn Guo | 60984bd | 2013-04-28 09:59:54 +0800 | [diff] [blame] | 847 | usbmisc: usbmisc@02184800 { |
Richard Zhao | 28342c6 | 2012-09-14 14:42:45 +0800 | [diff] [blame] | 848 | #index-cells = <1>; |
| 849 | compatible = "fsl,imx6q-usbmisc"; |
| 850 | reg = <0x02184800 0x200>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 851 | clocks = <&clks IMX6QDL_CLK_USBOH3>; |
Richard Zhao | 28342c6 | 2012-09-14 14:42:45 +0800 | [diff] [blame] | 852 | }; |
| 853 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 854 | fec: ethernet@02188000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 855 | compatible = "fsl,imx6q-fec"; |
| 856 | reg = <0x02188000 0x4000>; |
Troy Kisky | 454cf8f | 2013-12-20 11:47:10 -0700 | [diff] [blame] | 857 | interrupts-extended = |
| 858 | <&intc 0 118 IRQ_TYPE_LEVEL_HIGH>, |
| 859 | <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 860 | clocks = <&clks IMX6QDL_CLK_ENET>, |
| 861 | <&clks IMX6QDL_CLK_ENET>, |
| 862 | <&clks IMX6QDL_CLK_ENET_REF>; |
Frank Li | 7629838 | 2012-10-30 18:24:57 +0000 | [diff] [blame] | 863 | clock-names = "ipg", "ahb", "ptp"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 864 | status = "disabled"; |
| 865 | }; |
| 866 | |
| 867 | mlb@0218c000 { |
| 868 | reg = <0x0218c000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 869 | interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>, |
| 870 | <0 117 IRQ_TYPE_LEVEL_HIGH>, |
| 871 | <0 126 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 872 | }; |
| 873 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 874 | usdhc1: usdhc@02190000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 875 | compatible = "fsl,imx6q-usdhc"; |
| 876 | reg = <0x02190000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 877 | interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 878 | clocks = <&clks IMX6QDL_CLK_USDHC1>, |
| 879 | <&clks IMX6QDL_CLK_USDHC1>, |
| 880 | <&clks IMX6QDL_CLK_USDHC1>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 881 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 882 | bus-width = <4>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 883 | status = "disabled"; |
| 884 | }; |
| 885 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 886 | usdhc2: usdhc@02194000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 887 | compatible = "fsl,imx6q-usdhc"; |
| 888 | reg = <0x02194000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 889 | interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 890 | clocks = <&clks IMX6QDL_CLK_USDHC2>, |
| 891 | <&clks IMX6QDL_CLK_USDHC2>, |
| 892 | <&clks IMX6QDL_CLK_USDHC2>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 893 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 894 | bus-width = <4>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 895 | status = "disabled"; |
| 896 | }; |
| 897 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 898 | usdhc3: usdhc@02198000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 899 | compatible = "fsl,imx6q-usdhc"; |
| 900 | reg = <0x02198000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 901 | interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 902 | clocks = <&clks IMX6QDL_CLK_USDHC3>, |
| 903 | <&clks IMX6QDL_CLK_USDHC3>, |
| 904 | <&clks IMX6QDL_CLK_USDHC3>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 905 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 906 | bus-width = <4>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 907 | status = "disabled"; |
| 908 | }; |
| 909 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 910 | usdhc4: usdhc@0219c000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 911 | compatible = "fsl,imx6q-usdhc"; |
| 912 | reg = <0x0219c000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 913 | interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 914 | clocks = <&clks IMX6QDL_CLK_USDHC4>, |
| 915 | <&clks IMX6QDL_CLK_USDHC4>, |
| 916 | <&clks IMX6QDL_CLK_USDHC4>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 917 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 918 | bus-width = <4>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 919 | status = "disabled"; |
| 920 | }; |
| 921 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 922 | i2c1: i2c@021a0000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 923 | #address-cells = <1>; |
| 924 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 925 | compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 926 | reg = <0x021a0000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 927 | interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 928 | clocks = <&clks IMX6QDL_CLK_I2C1>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 929 | status = "disabled"; |
| 930 | }; |
| 931 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 932 | i2c2: i2c@021a4000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 933 | #address-cells = <1>; |
| 934 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 935 | compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 936 | reg = <0x021a4000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 937 | interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 938 | clocks = <&clks IMX6QDL_CLK_I2C2>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 939 | status = "disabled"; |
| 940 | }; |
| 941 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 942 | i2c3: i2c@021a8000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 943 | #address-cells = <1>; |
| 944 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 945 | compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 946 | reg = <0x021a8000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 947 | interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 948 | clocks = <&clks IMX6QDL_CLK_I2C3>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 949 | status = "disabled"; |
| 950 | }; |
| 951 | |
| 952 | romcp@021ac000 { |
| 953 | reg = <0x021ac000 0x4000>; |
| 954 | }; |
| 955 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 956 | mmdc0: mmdc@021b0000 { /* MMDC0 */ |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 957 | compatible = "fsl,imx6q-mmdc"; |
| 958 | reg = <0x021b0000 0x4000>; |
| 959 | }; |
| 960 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 961 | mmdc1: mmdc@021b4000 { /* MMDC1 */ |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 962 | reg = <0x021b4000 0x4000>; |
| 963 | }; |
| 964 | |
Huang Shijie | 05e3f8e | 2013-05-28 14:20:09 +0800 | [diff] [blame] | 965 | weim: weim@021b8000 { |
| 966 | compatible = "fsl,imx6q-weim"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 967 | reg = <0x021b8000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 968 | interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 969 | clocks = <&clks IMX6QDL_CLK_EIM_SLOW>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 970 | }; |
| 971 | |
Shawn Guo | 3fe6373 | 2013-07-16 21:16:36 +0800 | [diff] [blame] | 972 | ocotp: ocotp@021bc000 { |
| 973 | compatible = "fsl,imx6q-ocotp", "syscon"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 974 | reg = <0x021bc000 0x4000>; |
| 975 | }; |
| 976 | |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 977 | tzasc@021d0000 { /* TZASC1 */ |
| 978 | reg = <0x021d0000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 979 | interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 980 | }; |
| 981 | |
| 982 | tzasc@021d4000 { /* TZASC2 */ |
| 983 | reg = <0x021d4000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 984 | interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 985 | }; |
| 986 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 987 | audmux: audmux@021d8000 { |
Richard Zhao | f965cd5 | 2012-05-02 10:32:26 +0800 | [diff] [blame] | 988 | compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 989 | reg = <0x021d8000 0x4000>; |
Richard Zhao | f965cd5 | 2012-05-02 10:32:26 +0800 | [diff] [blame] | 990 | status = "disabled"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 991 | }; |
| 992 | |
Troy Kisky | 5e0c7cd | 2013-11-14 14:02:08 -0700 | [diff] [blame] | 993 | mipi_csi: mipi@021dc000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 994 | reg = <0x021dc000 0x4000>; |
| 995 | }; |
| 996 | |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 997 | mipi_dsi: mipi@021e0000 { |
| 998 | #address-cells = <1>; |
| 999 | #size-cells = <0>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1000 | reg = <0x021e0000 0x4000>; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 1001 | status = "disabled"; |
| 1002 | |
| 1003 | port@0 { |
| 1004 | reg = <0>; |
| 1005 | |
| 1006 | mipi_mux_0: endpoint { |
| 1007 | remote-endpoint = <&ipu1_di0_mipi>; |
| 1008 | }; |
| 1009 | }; |
| 1010 | |
| 1011 | port@1 { |
| 1012 | reg = <1>; |
| 1013 | |
| 1014 | mipi_mux_1: endpoint { |
| 1015 | remote-endpoint = <&ipu1_di1_mipi>; |
| 1016 | }; |
| 1017 | }; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1018 | }; |
| 1019 | |
| 1020 | vdoa@021e4000 { |
| 1021 | reg = <0x021e4000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 1022 | interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1023 | }; |
| 1024 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 1025 | uart2: serial@021e8000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1026 | compatible = "fsl,imx6q-uart", "fsl,imx21-uart"; |
| 1027 | reg = <0x021e8000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 1028 | interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 1029 | clocks = <&clks IMX6QDL_CLK_UART_IPG>, |
| 1030 | <&clks IMX6QDL_CLK_UART_SERIAL>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 1031 | clock-names = "ipg", "per"; |
Huang Shijie | 72a5ceb | 2013-07-12 18:02:09 +0800 | [diff] [blame] | 1032 | dmas = <&sdma 27 4 0>, <&sdma 28 4 0>; |
| 1033 | dma-names = "rx", "tx"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1034 | status = "disabled"; |
| 1035 | }; |
| 1036 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 1037 | uart3: serial@021ec000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1038 | compatible = "fsl,imx6q-uart", "fsl,imx21-uart"; |
| 1039 | reg = <0x021ec000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 1040 | interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 1041 | clocks = <&clks IMX6QDL_CLK_UART_IPG>, |
| 1042 | <&clks IMX6QDL_CLK_UART_SERIAL>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 1043 | clock-names = "ipg", "per"; |
Huang Shijie | 72a5ceb | 2013-07-12 18:02:09 +0800 | [diff] [blame] | 1044 | dmas = <&sdma 29 4 0>, <&sdma 30 4 0>; |
| 1045 | dma-names = "rx", "tx"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1046 | status = "disabled"; |
| 1047 | }; |
| 1048 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 1049 | uart4: serial@021f0000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1050 | compatible = "fsl,imx6q-uart", "fsl,imx21-uart"; |
| 1051 | reg = <0x021f0000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 1052 | interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 1053 | clocks = <&clks IMX6QDL_CLK_UART_IPG>, |
| 1054 | <&clks IMX6QDL_CLK_UART_SERIAL>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 1055 | clock-names = "ipg", "per"; |
Huang Shijie | 72a5ceb | 2013-07-12 18:02:09 +0800 | [diff] [blame] | 1056 | dmas = <&sdma 31 4 0>, <&sdma 32 4 0>; |
| 1057 | dma-names = "rx", "tx"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1058 | status = "disabled"; |
| 1059 | }; |
| 1060 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 1061 | uart5: serial@021f4000 { |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1062 | compatible = "fsl,imx6q-uart", "fsl,imx21-uart"; |
| 1063 | reg = <0x021f4000 0x4000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 1064 | interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 1065 | clocks = <&clks IMX6QDL_CLK_UART_IPG>, |
| 1066 | <&clks IMX6QDL_CLK_UART_SERIAL>; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 1067 | clock-names = "ipg", "per"; |
Huang Shijie | 72a5ceb | 2013-07-12 18:02:09 +0800 | [diff] [blame] | 1068 | dmas = <&sdma 33 4 0>, <&sdma 34 4 0>; |
| 1069 | dma-names = "rx", "tx"; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1070 | status = "disabled"; |
| 1071 | }; |
| 1072 | }; |
Sascha Hauer | 91660d7 | 2012-11-12 15:52:21 +0100 | [diff] [blame] | 1073 | |
| 1074 | ipu1: ipu@02400000 { |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 1075 | #address-cells = <1>; |
| 1076 | #size-cells = <0>; |
Sascha Hauer | 91660d7 | 2012-11-12 15:52:21 +0100 | [diff] [blame] | 1077 | compatible = "fsl,imx6q-ipu"; |
| 1078 | reg = <0x02400000 0x400000>; |
Troy Kisky | 275c08b | 2013-11-14 14:02:13 -0700 | [diff] [blame] | 1079 | interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>, |
| 1080 | <0 5 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | 8888f65 | 2014-06-15 20:36:50 +0800 | [diff] [blame] | 1081 | clocks = <&clks IMX6QDL_CLK_IPU1>, |
| 1082 | <&clks IMX6QDL_CLK_IPU1_DI0>, |
| 1083 | <&clks IMX6QDL_CLK_IPU1_DI1>; |
Sascha Hauer | 91660d7 | 2012-11-12 15:52:21 +0100 | [diff] [blame] | 1084 | clock-names = "bus", "di0", "di1"; |
Philipp Zabel | 09ebf36 | 2013-03-28 17:35:20 +0100 | [diff] [blame] | 1085 | resets = <&src 2>; |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 1086 | |
Philipp Zabel | c0470c3 | 2014-05-27 17:26:37 +0200 | [diff] [blame] | 1087 | ipu1_csi0: port@0 { |
| 1088 | reg = <0>; |
| 1089 | }; |
| 1090 | |
| 1091 | ipu1_csi1: port@1 { |
| 1092 | reg = <1>; |
| 1093 | }; |
| 1094 | |
Philipp Zabel | 4520e69 | 2014-03-05 10:21:01 +0100 | [diff] [blame] | 1095 | ipu1_di0: port@2 { |
| 1096 | #address-cells = <1>; |
| 1097 | #size-cells = <0>; |
| 1098 | reg = <2>; |
| 1099 | |
| 1100 | ipu1_di0_disp0: endpoint@0 { |
| 1101 | }; |
| 1102 | |
| 1103 | ipu1_di0_hdmi: endpoint@1 { |
| 1104 | remote-endpoint = <&hdmi_mux_0>; |
| 1105 | }; |
| 1106 | |
| 1107 | ipu1_di0_mipi: endpoint@2 { |
| 1108 | remote-endpoint = <&mipi_mux_0>; |
| 1109 | }; |
| 1110 | |
| 1111 | ipu1_di0_lvds0: endpoint@3 { |
| 1112 | remote-endpoint = <&lvds0_mux_0>; |
| 1113 | }; |
| 1114 | |
| 1115 | ipu1_di0_lvds1: endpoint@4 { |
| 1116 | remote-endpoint = <&lvds1_mux_0>; |
| 1117 | }; |
| 1118 | }; |
| 1119 | |
| 1120 | ipu1_di1: port@3 { |
| 1121 | #address-cells = <1>; |
| 1122 | #size-cells = <0>; |
| 1123 | reg = <3>; |
| 1124 | |
| 1125 | ipu1_di0_disp1: endpoint@0 { |
| 1126 | }; |
| 1127 | |
| 1128 | ipu1_di1_hdmi: endpoint@1 { |
| 1129 | remote-endpoint = <&hdmi_mux_1>; |
| 1130 | }; |
| 1131 | |
| 1132 | ipu1_di1_mipi: endpoint@2 { |
| 1133 | remote-endpoint = <&mipi_mux_1>; |
| 1134 | }; |
| 1135 | |
| 1136 | ipu1_di1_lvds0: endpoint@3 { |
| 1137 | remote-endpoint = <&lvds0_mux_1>; |
| 1138 | }; |
| 1139 | |
| 1140 | ipu1_di1_lvds1: endpoint@4 { |
| 1141 | remote-endpoint = <&lvds1_mux_1>; |
| 1142 | }; |
| 1143 | }; |
Sascha Hauer | 91660d7 | 2012-11-12 15:52:21 +0100 | [diff] [blame] | 1144 | }; |
Shawn Guo | 7d740f8 | 2011-09-06 13:53:26 +0800 | [diff] [blame] | 1145 | }; |
| 1146 | }; |