| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright © 2012 Intel Corporation | 
|  | 3 | * | 
|  | 4 | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 5 | * copy of this software and associated documentation files (the "Software"), | 
|  | 6 | * to deal in the Software without restriction, including without limitation | 
|  | 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | 8 | * and/or sell copies of the Software, and to permit persons to whom the | 
|  | 9 | * Software is furnished to do so, subject to the following conditions: | 
|  | 10 | * | 
|  | 11 | * The above copyright notice and this permission notice (including the next | 
|  | 12 | * paragraph) shall be included in all copies or substantial portions of the | 
|  | 13 | * Software. | 
|  | 14 | * | 
|  | 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
|  | 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | 
|  | 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS | 
|  | 21 | * IN THE SOFTWARE. | 
|  | 22 | * | 
|  | 23 | * Authors: | 
|  | 24 | *    Eugeni Dodonov <eugeni.dodonov@intel.com> | 
|  | 25 | * | 
|  | 26 | */ | 
|  | 27 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 28 | #include <linux/cpufreq.h> | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 29 | #include "i915_drv.h" | 
|  | 30 | #include "intel_drv.h" | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 31 | #include "../../../platform/x86/intel_ips.h" | 
|  | 32 | #include <linux/module.h> | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 33 |  | 
| Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 34 | /** | 
|  | 35 | * RC6 is a special power stage which allows the GPU to enter an very | 
|  | 36 | * low-voltage mode when idle, using down to 0V while at this stage.  This | 
|  | 37 | * stage is entered automatically when the GPU is idle when RC6 support is | 
|  | 38 | * enabled, and as soon as new workload arises GPU wakes up automatically as well. | 
|  | 39 | * | 
|  | 40 | * There are different RC6 modes available in Intel GPU, which differentiate | 
|  | 41 | * among each other with the latency required to enter and leave RC6 and | 
|  | 42 | * voltage consumed by the GPU in different states. | 
|  | 43 | * | 
|  | 44 | * The combination of the following flags define which states GPU is allowed | 
|  | 45 | * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and | 
|  | 46 | * RC6pp is deepest RC6. Their support by hardware varies according to the | 
|  | 47 | * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one | 
|  | 48 | * which brings the most power savings; deeper states save more power, but | 
|  | 49 | * require higher latency to switch to and wake up. | 
|  | 50 | */ | 
|  | 51 | #define INTEL_RC6_ENABLE			(1<<0) | 
|  | 52 | #define INTEL_RC6p_ENABLE			(1<<1) | 
|  | 53 | #define INTEL_RC6pp_ENABLE			(1<<2) | 
|  | 54 |  | 
| Eugeni Dodonov | f6750b3 | 2012-04-18 11:51:14 -0300 | [diff] [blame] | 55 | /* FBC, or Frame Buffer Compression, is a technique employed to compress the | 
|  | 56 | * framebuffer contents in-memory, aiming at reducing the required bandwidth | 
|  | 57 | * during in-memory transfers and, therefore, reduce the power packet. | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 58 | * | 
| Eugeni Dodonov | f6750b3 | 2012-04-18 11:51:14 -0300 | [diff] [blame] | 59 | * The benefits of FBC are mostly visible with solid backgrounds and | 
|  | 60 | * variation-less patterns. | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 61 | * | 
| Eugeni Dodonov | f6750b3 | 2012-04-18 11:51:14 -0300 | [diff] [blame] | 62 | * FBC-related functionality can be enabled by the means of the | 
|  | 63 | * i915.i915_enable_fbc parameter | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 64 | */ | 
|  | 65 |  | 
| Damien Lespiau | da2078c | 2013-02-13 15:27:27 +0000 | [diff] [blame] | 66 | static void gen9_init_clock_gating(struct drm_device *dev) | 
|  | 67 | { | 
| Damien Lespiau | acd5c34 | 2014-03-26 16:55:46 +0000 | [diff] [blame] | 68 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 69 |  | 
|  | 70 | /* | 
|  | 71 | * WaDisableSDEUnitClockGating:skl | 
|  | 72 | * This seems to be a pre-production w/a. | 
|  | 73 | */ | 
|  | 74 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | | 
|  | 75 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); | 
| Damien Lespiau | 91e41d1 | 2014-03-26 17:42:50 +0000 | [diff] [blame] | 76 |  | 
| Damien Lespiau | 3ca5da4 | 2014-03-26 18:18:01 +0000 | [diff] [blame] | 77 | /* | 
|  | 78 | * WaDisableDgMirrorFixInHalfSliceChicken5:skl | 
|  | 79 | * This is a pre-production w/a. | 
|  | 80 | */ | 
|  | 81 | I915_WRITE(GEN9_HALF_SLICE_CHICKEN5, | 
|  | 82 | I915_READ(GEN9_HALF_SLICE_CHICKEN5) & | 
|  | 83 | ~GEN9_DG_MIRROR_FIX_ENABLE); | 
|  | 84 |  | 
| Damien Lespiau | 91e41d1 | 2014-03-26 17:42:50 +0000 | [diff] [blame] | 85 | /* Wa4x4STCOptimizationDisable:skl */ | 
|  | 86 | I915_WRITE(CACHE_MODE_1, | 
|  | 87 | _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE)); | 
| Damien Lespiau | da2078c | 2013-02-13 15:27:27 +0000 | [diff] [blame] | 88 | } | 
|  | 89 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 90 | static void i8xx_disable_fbc(struct drm_device *dev) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 91 | { | 
|  | 92 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 93 | u32 fbc_ctl; | 
|  | 94 |  | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 95 | dev_priv->fbc.enabled = false; | 
|  | 96 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 97 | /* Disable compression */ | 
|  | 98 | fbc_ctl = I915_READ(FBC_CONTROL); | 
|  | 99 | if ((fbc_ctl & FBC_CTL_EN) == 0) | 
|  | 100 | return; | 
|  | 101 |  | 
|  | 102 | fbc_ctl &= ~FBC_CTL_EN; | 
|  | 103 | I915_WRITE(FBC_CONTROL, fbc_ctl); | 
|  | 104 |  | 
|  | 105 | /* Wait for compressing bit to clear */ | 
|  | 106 | if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) { | 
|  | 107 | DRM_DEBUG_KMS("FBC idle timed out\n"); | 
|  | 108 | return; | 
|  | 109 | } | 
|  | 110 |  | 
|  | 111 | DRM_DEBUG_KMS("disabled FBC\n"); | 
|  | 112 | } | 
|  | 113 |  | 
| Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 114 | static void i8xx_enable_fbc(struct drm_crtc *crtc) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 115 | { | 
|  | 116 | struct drm_device *dev = crtc->dev; | 
|  | 117 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 118 | struct drm_framebuffer *fb = crtc->primary->fb; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 119 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 120 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 121 | int cfb_pitch; | 
| Ville Syrjälä | 7f2cf22 | 2014-01-23 16:49:11 +0200 | [diff] [blame] | 122 | int i; | 
| Ville Syrjälä | 159f987 | 2013-11-28 17:29:57 +0200 | [diff] [blame] | 123 | u32 fbc_ctl; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 124 |  | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 125 | dev_priv->fbc.enabled = true; | 
|  | 126 |  | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 127 | cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 128 | if (fb->pitches[0] < cfb_pitch) | 
|  | 129 | cfb_pitch = fb->pitches[0]; | 
|  | 130 |  | 
| Ville Syrjälä | 42a430f | 2013-11-28 17:29:56 +0200 | [diff] [blame] | 131 | /* FBC_CTL wants 32B or 64B units */ | 
|  | 132 | if (IS_GEN2(dev)) | 
|  | 133 | cfb_pitch = (cfb_pitch / 32) - 1; | 
|  | 134 | else | 
|  | 135 | cfb_pitch = (cfb_pitch / 64) - 1; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 136 |  | 
|  | 137 | /* Clear old tags */ | 
|  | 138 | for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++) | 
|  | 139 | I915_WRITE(FBC_TAG + (i * 4), 0); | 
|  | 140 |  | 
| Ville Syrjälä | 159f987 | 2013-11-28 17:29:57 +0200 | [diff] [blame] | 141 | if (IS_GEN4(dev)) { | 
|  | 142 | u32 fbc_ctl2; | 
|  | 143 |  | 
|  | 144 | /* Set it up... */ | 
|  | 145 | fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE; | 
| Ville Syrjälä | 7f2cf22 | 2014-01-23 16:49:11 +0200 | [diff] [blame] | 146 | fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane); | 
| Ville Syrjälä | 159f987 | 2013-11-28 17:29:57 +0200 | [diff] [blame] | 147 | I915_WRITE(FBC_CONTROL2, fbc_ctl2); | 
|  | 148 | I915_WRITE(FBC_FENCE_OFF, crtc->y); | 
|  | 149 | } | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 150 |  | 
|  | 151 | /* enable it... */ | 
| Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 152 | fbc_ctl = I915_READ(FBC_CONTROL); | 
|  | 153 | fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT; | 
|  | 154 | fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 155 | if (IS_I945GM(dev)) | 
|  | 156 | fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */ | 
|  | 157 | fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 158 | fbc_ctl |= obj->fence_reg; | 
|  | 159 | I915_WRITE(FBC_CONTROL, fbc_ctl); | 
|  | 160 |  | 
| Ville Syrjälä | 5cd5410 | 2014-01-23 16:49:16 +0200 | [diff] [blame] | 161 | DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n", | 
| Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 162 | cfb_pitch, crtc->y, plane_name(intel_crtc->plane)); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 163 | } | 
|  | 164 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 165 | static bool i8xx_fbc_enabled(struct drm_device *dev) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 166 | { | 
|  | 167 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 168 |  | 
|  | 169 | return I915_READ(FBC_CONTROL) & FBC_CTL_EN; | 
|  | 170 | } | 
|  | 171 |  | 
| Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 172 | static void g4x_enable_fbc(struct drm_crtc *crtc) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 173 | { | 
|  | 174 | struct drm_device *dev = crtc->dev; | 
|  | 175 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 176 | struct drm_framebuffer *fb = crtc->primary->fb; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 177 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 178 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 179 | u32 dpfc_ctl; | 
|  | 180 |  | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 181 | dev_priv->fbc.enabled = true; | 
|  | 182 |  | 
| Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 183 | dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN; | 
|  | 184 | if (drm_format_plane_cpp(fb->pixel_format, 0) == 2) | 
|  | 185 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; | 
|  | 186 | else | 
|  | 187 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 188 | dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 189 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 190 | I915_WRITE(DPFC_FENCE_YOFF, crtc->y); | 
|  | 191 |  | 
|  | 192 | /* enable it... */ | 
| Ville Syrjälä | fe74c1a | 2014-01-23 16:49:13 +0200 | [diff] [blame] | 193 | I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 194 |  | 
| Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 195 | DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane)); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 196 | } | 
|  | 197 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 198 | static void g4x_disable_fbc(struct drm_device *dev) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 199 | { | 
|  | 200 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 201 | u32 dpfc_ctl; | 
|  | 202 |  | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 203 | dev_priv->fbc.enabled = false; | 
|  | 204 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 205 | /* Disable compression */ | 
|  | 206 | dpfc_ctl = I915_READ(DPFC_CONTROL); | 
|  | 207 | if (dpfc_ctl & DPFC_CTL_EN) { | 
|  | 208 | dpfc_ctl &= ~DPFC_CTL_EN; | 
|  | 209 | I915_WRITE(DPFC_CONTROL, dpfc_ctl); | 
|  | 210 |  | 
|  | 211 | DRM_DEBUG_KMS("disabled FBC\n"); | 
|  | 212 | } | 
|  | 213 | } | 
|  | 214 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 215 | static bool g4x_fbc_enabled(struct drm_device *dev) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 216 | { | 
|  | 217 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 218 |  | 
|  | 219 | return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN; | 
|  | 220 | } | 
|  | 221 |  | 
|  | 222 | static void sandybridge_blit_fbc_update(struct drm_device *dev) | 
|  | 223 | { | 
|  | 224 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 225 | u32 blt_ecoskpd; | 
|  | 226 |  | 
|  | 227 | /* Make sure blitter notifies FBC of writes */ | 
| Deepak S | 940aece | 2013-11-23 14:55:43 +0530 | [diff] [blame] | 228 |  | 
|  | 229 | /* Blitter is part of Media powerwell on VLV. No impact of | 
|  | 230 | * his param in other platforms for now */ | 
|  | 231 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA); | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 232 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 233 | blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD); | 
|  | 234 | blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY << | 
|  | 235 | GEN6_BLITTER_LOCK_SHIFT; | 
|  | 236 | I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd); | 
|  | 237 | blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY; | 
|  | 238 | I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd); | 
|  | 239 | blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY << | 
|  | 240 | GEN6_BLITTER_LOCK_SHIFT); | 
|  | 241 | I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd); | 
|  | 242 | POSTING_READ(GEN6_BLITTER_ECOSKPD); | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 243 |  | 
| Deepak S | 940aece | 2013-11-23 14:55:43 +0530 | [diff] [blame] | 244 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 245 | } | 
|  | 246 |  | 
| Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 247 | static void ironlake_enable_fbc(struct drm_crtc *crtc) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 248 | { | 
|  | 249 | struct drm_device *dev = crtc->dev; | 
|  | 250 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 251 | struct drm_framebuffer *fb = crtc->primary->fb; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 252 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 253 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 254 | u32 dpfc_ctl; | 
|  | 255 |  | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 256 | dev_priv->fbc.enabled = true; | 
|  | 257 |  | 
| Ville Syrjälä | 46f3dab | 2014-01-23 16:49:14 +0200 | [diff] [blame] | 258 | dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane); | 
| Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 259 | if (drm_format_plane_cpp(fb->pixel_format, 0) == 2) | 
| Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 260 | dev_priv->fbc.threshold++; | 
|  | 261 |  | 
|  | 262 | switch (dev_priv->fbc.threshold) { | 
|  | 263 | case 4: | 
|  | 264 | case 3: | 
|  | 265 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; | 
|  | 266 | break; | 
|  | 267 | case 2: | 
| Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 268 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; | 
| Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 269 | break; | 
|  | 270 | case 1: | 
| Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 271 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; | 
| Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 272 | break; | 
|  | 273 | } | 
| Ville Syrjälä | d629336 | 2013-11-21 21:29:45 +0200 | [diff] [blame] | 274 | dpfc_ctl |= DPFC_CTL_FENCE_EN; | 
|  | 275 | if (IS_GEN5(dev)) | 
|  | 276 | dpfc_ctl |= obj->fence_reg; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 277 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 278 | I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y); | 
| Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 279 | I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 280 | /* enable it... */ | 
|  | 281 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); | 
|  | 282 |  | 
|  | 283 | if (IS_GEN6(dev)) { | 
|  | 284 | I915_WRITE(SNB_DPFC_CTL_SA, | 
|  | 285 | SNB_CPU_FENCE_ENABLE | obj->fence_reg); | 
|  | 286 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y); | 
|  | 287 | sandybridge_blit_fbc_update(dev); | 
|  | 288 | } | 
|  | 289 |  | 
| Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 290 | DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane)); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 291 | } | 
|  | 292 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 293 | static void ironlake_disable_fbc(struct drm_device *dev) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 294 | { | 
|  | 295 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 296 | u32 dpfc_ctl; | 
|  | 297 |  | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 298 | dev_priv->fbc.enabled = false; | 
|  | 299 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 300 | /* Disable compression */ | 
|  | 301 | dpfc_ctl = I915_READ(ILK_DPFC_CONTROL); | 
|  | 302 | if (dpfc_ctl & DPFC_CTL_EN) { | 
|  | 303 | dpfc_ctl &= ~DPFC_CTL_EN; | 
|  | 304 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl); | 
|  | 305 |  | 
|  | 306 | DRM_DEBUG_KMS("disabled FBC\n"); | 
|  | 307 | } | 
|  | 308 | } | 
|  | 309 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 310 | static bool ironlake_fbc_enabled(struct drm_device *dev) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 311 | { | 
|  | 312 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 313 |  | 
|  | 314 | return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN; | 
|  | 315 | } | 
|  | 316 |  | 
| Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 317 | static void gen7_enable_fbc(struct drm_crtc *crtc) | 
| Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 318 | { | 
|  | 319 | struct drm_device *dev = crtc->dev; | 
|  | 320 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 321 | struct drm_framebuffer *fb = crtc->primary->fb; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 322 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); | 
| Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 323 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 324 | u32 dpfc_ctl; | 
| Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 325 |  | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 326 | dev_priv->fbc.enabled = true; | 
|  | 327 |  | 
| Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 328 | dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane); | 
|  | 329 | if (drm_format_plane_cpp(fb->pixel_format, 0) == 2) | 
| Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 330 | dev_priv->fbc.threshold++; | 
|  | 331 |  | 
|  | 332 | switch (dev_priv->fbc.threshold) { | 
|  | 333 | case 4: | 
|  | 334 | case 3: | 
|  | 335 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; | 
|  | 336 | break; | 
|  | 337 | case 2: | 
| Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 338 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; | 
| Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 339 | break; | 
|  | 340 | case 1: | 
| Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 341 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; | 
| Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 342 | break; | 
|  | 343 | } | 
|  | 344 |  | 
| Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 345 | dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN; | 
|  | 346 |  | 
| Rodrigo Vivi | da46f93 | 2014-08-01 02:04:45 -0700 | [diff] [blame] | 347 | if (dev_priv->fbc.false_color) | 
|  | 348 | dpfc_ctl |= FBC_CTL_FALSE_COLOR; | 
|  | 349 |  | 
| Ville Syrjälä | 3fa2e0e | 2014-01-23 16:49:12 +0200 | [diff] [blame] | 350 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); | 
| Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 351 |  | 
| Rodrigo Vivi | 891348b | 2013-05-06 19:37:36 -0300 | [diff] [blame] | 352 | if (IS_IVYBRIDGE(dev)) { | 
| Damien Lespiau | 7dd23ba | 2013-05-10 14:33:17 +0100 | [diff] [blame] | 353 | /* WaFbcAsynchFlipDisableFbcQueue:ivb */ | 
| Ville Syrjälä | 2adb6db | 2014-03-05 13:05:46 +0200 | [diff] [blame] | 354 | I915_WRITE(ILK_DISPLAY_CHICKEN1, | 
|  | 355 | I915_READ(ILK_DISPLAY_CHICKEN1) | | 
|  | 356 | ILK_FBCQ_DIS); | 
| Rodrigo Vivi | 2855416 | 2013-05-06 19:37:37 -0300 | [diff] [blame] | 357 | } else { | 
| Ville Syrjälä | 2adb6db | 2014-03-05 13:05:46 +0200 | [diff] [blame] | 358 | /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */ | 
| Ville Syrjälä | 8f670bb | 2014-03-05 13:05:47 +0200 | [diff] [blame] | 359 | I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe), | 
|  | 360 | I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) | | 
|  | 361 | HSW_FBCQ_DIS); | 
| Rodrigo Vivi | 891348b | 2013-05-06 19:37:36 -0300 | [diff] [blame] | 362 | } | 
| Rodrigo Vivi | b74ea10 | 2013-05-09 14:08:38 -0300 | [diff] [blame] | 363 |  | 
| Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 364 | I915_WRITE(SNB_DPFC_CTL_SA, | 
|  | 365 | SNB_CPU_FENCE_ENABLE | obj->fence_reg); | 
|  | 366 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y); | 
|  | 367 |  | 
|  | 368 | sandybridge_blit_fbc_update(dev); | 
|  | 369 |  | 
| Ville Syrjälä | b19870e | 2013-11-06 23:02:25 +0200 | [diff] [blame] | 370 | DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane)); | 
| Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 371 | } | 
|  | 372 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 373 | bool intel_fbc_enabled(struct drm_device *dev) | 
|  | 374 | { | 
|  | 375 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 376 |  | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 377 | return dev_priv->fbc.enabled; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 378 | } | 
|  | 379 |  | 
| Rodrigo Vivi | 1d73c2a | 2014-09-24 19:50:59 -0400 | [diff] [blame] | 380 | void bdw_fbc_sw_flush(struct drm_device *dev, u32 value) | 
| Rodrigo Vivi | c5ad011 | 2014-08-04 03:51:38 -0700 | [diff] [blame] | 381 | { | 
|  | 382 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 383 |  | 
|  | 384 | if (!IS_GEN8(dev)) | 
|  | 385 | return; | 
|  | 386 |  | 
| Rodrigo Vivi | 01d06e9 | 2014-09-05 16:57:20 -0400 | [diff] [blame] | 387 | if (!intel_fbc_enabled(dev)) | 
|  | 388 | return; | 
|  | 389 |  | 
| Rodrigo Vivi | c5ad011 | 2014-08-04 03:51:38 -0700 | [diff] [blame] | 390 | I915_WRITE(MSG_FBC_REND_STATE, value); | 
|  | 391 | } | 
|  | 392 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 393 | static void intel_fbc_work_fn(struct work_struct *__work) | 
|  | 394 | { | 
|  | 395 | struct intel_fbc_work *work = | 
|  | 396 | container_of(to_delayed_work(__work), | 
|  | 397 | struct intel_fbc_work, work); | 
|  | 398 | struct drm_device *dev = work->crtc->dev; | 
|  | 399 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 400 |  | 
|  | 401 | mutex_lock(&dev->struct_mutex); | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 402 | if (work == dev_priv->fbc.fbc_work) { | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 403 | /* Double check that we haven't switched fb without cancelling | 
|  | 404 | * the prior work. | 
|  | 405 | */ | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 406 | if (work->crtc->primary->fb == work->fb) { | 
| Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 407 | dev_priv->display.enable_fbc(work->crtc); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 408 |  | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 409 | dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 410 | dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id; | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 411 | dev_priv->fbc.y = work->crtc->y; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 412 | } | 
|  | 413 |  | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 414 | dev_priv->fbc.fbc_work = NULL; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 415 | } | 
|  | 416 | mutex_unlock(&dev->struct_mutex); | 
|  | 417 |  | 
|  | 418 | kfree(work); | 
|  | 419 | } | 
|  | 420 |  | 
|  | 421 | static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv) | 
|  | 422 | { | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 423 | if (dev_priv->fbc.fbc_work == NULL) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 424 | return; | 
|  | 425 |  | 
|  | 426 | DRM_DEBUG_KMS("cancelling pending FBC enable\n"); | 
|  | 427 |  | 
|  | 428 | /* Synchronisation is provided by struct_mutex and checking of | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 429 | * dev_priv->fbc.fbc_work, so we can perform the cancellation | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 430 | * entirely asynchronously. | 
|  | 431 | */ | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 432 | if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work)) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 433 | /* tasklet was killed before being run, clean up */ | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 434 | kfree(dev_priv->fbc.fbc_work); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 435 |  | 
|  | 436 | /* Mark the work as no longer wanted so that if it does | 
|  | 437 | * wake-up (because the work was already running and waiting | 
|  | 438 | * for our mutex), it will discover that is no longer | 
|  | 439 | * necessary to run. | 
|  | 440 | */ | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 441 | dev_priv->fbc.fbc_work = NULL; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 442 | } | 
|  | 443 |  | 
| Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 444 | static void intel_enable_fbc(struct drm_crtc *crtc) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 445 | { | 
|  | 446 | struct intel_fbc_work *work; | 
|  | 447 | struct drm_device *dev = crtc->dev; | 
|  | 448 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 449 |  | 
|  | 450 | if (!dev_priv->display.enable_fbc) | 
|  | 451 | return; | 
|  | 452 |  | 
|  | 453 | intel_cancel_fbc_work(dev_priv); | 
|  | 454 |  | 
| Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 455 | work = kzalloc(sizeof(*work), GFP_KERNEL); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 456 | if (work == NULL) { | 
| Paulo Zanoni | 6cdcb5e | 2013-06-12 17:27:29 -0300 | [diff] [blame] | 457 | DRM_ERROR("Failed to allocate FBC work structure\n"); | 
| Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 458 | dev_priv->display.enable_fbc(crtc); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 459 | return; | 
|  | 460 | } | 
|  | 461 |  | 
|  | 462 | work->crtc = crtc; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 463 | work->fb = crtc->primary->fb; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 464 | INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn); | 
|  | 465 |  | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 466 | dev_priv->fbc.fbc_work = work; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 467 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 468 | /* Delay the actual enabling to let pageflipping cease and the | 
|  | 469 | * display to settle before starting the compression. Note that | 
|  | 470 | * this delay also serves a second purpose: it allows for a | 
|  | 471 | * vblank to pass after disabling the FBC before we attempt | 
|  | 472 | * to modify the control registers. | 
|  | 473 | * | 
|  | 474 | * A more complicated solution would involve tracking vblanks | 
|  | 475 | * following the termination of the page-flipping sequence | 
|  | 476 | * and indeed performing the enable as a co-routine and not | 
|  | 477 | * waiting synchronously upon the vblank. | 
| Damien Lespiau | 7457d61 | 2013-06-07 17:41:07 +0100 | [diff] [blame] | 478 | * | 
|  | 479 | * WaFbcWaitForVBlankBeforeEnable:ilk,snb | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 480 | */ | 
|  | 481 | schedule_delayed_work(&work->work, msecs_to_jiffies(50)); | 
|  | 482 | } | 
|  | 483 |  | 
|  | 484 | void intel_disable_fbc(struct drm_device *dev) | 
|  | 485 | { | 
|  | 486 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 487 |  | 
|  | 488 | intel_cancel_fbc_work(dev_priv); | 
|  | 489 |  | 
|  | 490 | if (!dev_priv->display.disable_fbc) | 
|  | 491 | return; | 
|  | 492 |  | 
|  | 493 | dev_priv->display.disable_fbc(dev); | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 494 | dev_priv->fbc.plane = -1; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 495 | } | 
|  | 496 |  | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 497 | static bool set_no_fbc_reason(struct drm_i915_private *dev_priv, | 
|  | 498 | enum no_fbc_reason reason) | 
|  | 499 | { | 
|  | 500 | if (dev_priv->fbc.no_fbc_reason == reason) | 
|  | 501 | return false; | 
|  | 502 |  | 
|  | 503 | dev_priv->fbc.no_fbc_reason = reason; | 
|  | 504 | return true; | 
|  | 505 | } | 
|  | 506 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 507 | /** | 
|  | 508 | * intel_update_fbc - enable/disable FBC as needed | 
|  | 509 | * @dev: the drm_device | 
|  | 510 | * | 
|  | 511 | * Set up the framebuffer compression hardware at mode set time.  We | 
|  | 512 | * enable it if possible: | 
|  | 513 | *   - plane A only (on pre-965) | 
|  | 514 | *   - no pixel mulitply/line duplication | 
|  | 515 | *   - no alpha buffer discard | 
|  | 516 | *   - no dual wide | 
| Paulo Zanoni | f85da86 | 2013-06-04 16:53:39 -0300 | [diff] [blame] | 517 | *   - framebuffer <= max_hdisplay in width, max_vdisplay in height | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 518 | * | 
|  | 519 | * We can't assume that any compression will take place (worst case), | 
|  | 520 | * so the compressed buffer has to be the same size as the uncompressed | 
|  | 521 | * one.  It also must reside (along with the line length buffer) in | 
|  | 522 | * stolen memory. | 
|  | 523 | * | 
|  | 524 | * We need to enable/disable FBC on a global basis. | 
|  | 525 | */ | 
|  | 526 | void intel_update_fbc(struct drm_device *dev) | 
|  | 527 | { | 
|  | 528 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 529 | struct drm_crtc *crtc = NULL, *tmp_crtc; | 
|  | 530 | struct intel_crtc *intel_crtc; | 
|  | 531 | struct drm_framebuffer *fb; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 532 | struct drm_i915_gem_object *obj; | 
| Ville Syrjälä | ef644fd | 2013-09-04 18:25:21 +0300 | [diff] [blame] | 533 | const struct drm_display_mode *adjusted_mode; | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 534 | unsigned int max_width, max_height; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 535 |  | 
| Daniel Vetter | 3a77c4c | 2014-01-10 08:50:12 +0100 | [diff] [blame] | 536 | if (!HAS_FBC(dev)) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 537 | set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 538 | return; | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 539 | } | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 540 |  | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 541 | if (!i915.powersave) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 542 | if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM)) | 
|  | 543 | DRM_DEBUG_KMS("fbc disabled per module param\n"); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 544 | return; | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 545 | } | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 546 |  | 
|  | 547 | /* | 
|  | 548 | * If FBC is already on, we just have to verify that we can | 
|  | 549 | * keep it that way... | 
|  | 550 | * Need to disable if: | 
|  | 551 | *   - more than one pipe is active | 
|  | 552 | *   - changing FBC params (stride, fence, mode) | 
|  | 553 | *   - new fb is too large to fit in compressed buffer | 
|  | 554 | *   - going to an unsupported config (interlace, pixel multiply, etc.) | 
|  | 555 | */ | 
| Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 556 | for_each_crtc(dev, tmp_crtc) { | 
| Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 557 | if (intel_crtc_active(tmp_crtc) && | 
| Ville Syrjälä | 4c445e0 | 2013-10-09 17:24:58 +0300 | [diff] [blame] | 558 | to_intel_crtc(tmp_crtc)->primary_enabled) { | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 559 | if (crtc) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 560 | if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES)) | 
|  | 561 | DRM_DEBUG_KMS("more than one pipe active, disabling compression\n"); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 562 | goto out_disable; | 
|  | 563 | } | 
|  | 564 | crtc = tmp_crtc; | 
|  | 565 | } | 
|  | 566 | } | 
|  | 567 |  | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 568 | if (!crtc || crtc->primary->fb == NULL) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 569 | if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT)) | 
|  | 570 | DRM_DEBUG_KMS("no output, disabling\n"); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 571 | goto out_disable; | 
|  | 572 | } | 
|  | 573 |  | 
|  | 574 | intel_crtc = to_intel_crtc(crtc); | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 575 | fb = crtc->primary->fb; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 576 | obj = intel_fb_obj(fb); | 
| Ville Syrjälä | ef644fd | 2013-09-04 18:25:21 +0300 | [diff] [blame] | 577 | adjusted_mode = &intel_crtc->config.adjusted_mode; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 578 |  | 
| Chris Wilson | 0368920 | 2014-06-06 10:37:11 +0100 | [diff] [blame] | 579 | if (i915.enable_fbc < 0) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 580 | if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT)) | 
|  | 581 | DRM_DEBUG_KMS("disabled per chip default\n"); | 
| Damien Lespiau | 8a5729a | 2013-06-24 16:22:02 +0100 | [diff] [blame] | 582 | goto out_disable; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 583 | } | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 584 | if (!i915.enable_fbc) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 585 | if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM)) | 
|  | 586 | DRM_DEBUG_KMS("fbc disabled per module param\n"); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 587 | goto out_disable; | 
|  | 588 | } | 
| Ville Syrjälä | ef644fd | 2013-09-04 18:25:21 +0300 | [diff] [blame] | 589 | if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) || | 
|  | 590 | (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 591 | if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE)) | 
|  | 592 | DRM_DEBUG_KMS("mode incompatible with compression, " | 
|  | 593 | "disabling\n"); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 594 | goto out_disable; | 
|  | 595 | } | 
| Paulo Zanoni | f85da86 | 2013-06-04 16:53:39 -0300 | [diff] [blame] | 596 |  | 
| Daisy Sun | 032843a | 2014-06-16 15:48:18 -0700 | [diff] [blame] | 597 | if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) { | 
|  | 598 | max_width = 4096; | 
|  | 599 | max_height = 4096; | 
|  | 600 | } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 601 | max_width = 4096; | 
|  | 602 | max_height = 2048; | 
| Paulo Zanoni | f85da86 | 2013-06-04 16:53:39 -0300 | [diff] [blame] | 603 | } else { | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 604 | max_width = 2048; | 
|  | 605 | max_height = 1536; | 
| Paulo Zanoni | f85da86 | 2013-06-04 16:53:39 -0300 | [diff] [blame] | 606 | } | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 607 | if (intel_crtc->config.pipe_src_w > max_width || | 
|  | 608 | intel_crtc->config.pipe_src_h > max_height) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 609 | if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE)) | 
|  | 610 | DRM_DEBUG_KMS("mode too large for compression, disabling\n"); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 611 | goto out_disable; | 
|  | 612 | } | 
| Ben Widawsky | 8f94d24 | 2014-02-20 16:01:20 -0800 | [diff] [blame] | 613 | if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) && | 
| Ville Syrjälä | c5a44aa | 2013-11-28 17:29:58 +0200 | [diff] [blame] | 614 | intel_crtc->plane != PLANE_A) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 615 | if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE)) | 
| Ville Syrjälä | c5a44aa | 2013-11-28 17:29:58 +0200 | [diff] [blame] | 616 | DRM_DEBUG_KMS("plane not A, disabling compression\n"); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 617 | goto out_disable; | 
|  | 618 | } | 
|  | 619 |  | 
|  | 620 | /* The use of a CPU fence is mandatory in order to detect writes | 
|  | 621 | * by the CPU to the scanout and trigger updates to the FBC. | 
|  | 622 | */ | 
|  | 623 | if (obj->tiling_mode != I915_TILING_X || | 
|  | 624 | obj->fence_reg == I915_FENCE_REG_NONE) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 625 | if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED)) | 
|  | 626 | DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n"); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 627 | goto out_disable; | 
|  | 628 | } | 
| Sonika Jindal | 48404c1 | 2014-08-22 14:06:04 +0530 | [diff] [blame] | 629 | if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) && | 
|  | 630 | to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) { | 
|  | 631 | if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE)) | 
|  | 632 | DRM_DEBUG_KMS("Rotation unsupported, disabling\n"); | 
|  | 633 | goto out_disable; | 
|  | 634 | } | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 635 |  | 
|  | 636 | /* If the kernel debugger is active, always disable compression */ | 
|  | 637 | if (in_dbg_master()) | 
|  | 638 | goto out_disable; | 
|  | 639 |  | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 640 | if (i915_gem_stolen_setup_compression(dev, obj->base.size, | 
| Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 641 | drm_format_plane_cpp(fb->pixel_format, 0))) { | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 642 | if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL)) | 
|  | 643 | DRM_DEBUG_KMS("framebuffer too large, disabling compression\n"); | 
| Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 644 | goto out_disable; | 
|  | 645 | } | 
|  | 646 |  | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 647 | /* If the scanout has not changed, don't modify the FBC settings. | 
|  | 648 | * Note that we make the fundamental assumption that the fb->obj | 
|  | 649 | * cannot be unpinned (and have its GTT offset and fence revoked) | 
|  | 650 | * without first being decoupled from the scanout and FBC disabled. | 
|  | 651 | */ | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 652 | if (dev_priv->fbc.plane == intel_crtc->plane && | 
|  | 653 | dev_priv->fbc.fb_id == fb->base.id && | 
|  | 654 | dev_priv->fbc.y == crtc->y) | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 655 | return; | 
|  | 656 |  | 
|  | 657 | if (intel_fbc_enabled(dev)) { | 
|  | 658 | /* We update FBC along two paths, after changing fb/crtc | 
|  | 659 | * configuration (modeswitching) and after page-flipping | 
|  | 660 | * finishes. For the latter, we know that not only did | 
|  | 661 | * we disable the FBC at the start of the page-flip | 
|  | 662 | * sequence, but also more than one vblank has passed. | 
|  | 663 | * | 
|  | 664 | * For the former case of modeswitching, it is possible | 
|  | 665 | * to switch between two FBC valid configurations | 
|  | 666 | * instantaneously so we do need to disable the FBC | 
|  | 667 | * before we can modify its control registers. We also | 
|  | 668 | * have to wait for the next vblank for that to take | 
|  | 669 | * effect. However, since we delay enabling FBC we can | 
|  | 670 | * assume that a vblank has passed since disabling and | 
|  | 671 | * that we can safely alter the registers in the deferred | 
|  | 672 | * callback. | 
|  | 673 | * | 
|  | 674 | * In the scenario that we go from a valid to invalid | 
|  | 675 | * and then back to valid FBC configuration we have | 
|  | 676 | * no strict enforcement that a vblank occurred since | 
|  | 677 | * disabling the FBC. However, along all current pipe | 
|  | 678 | * disabling paths we do need to wait for a vblank at | 
|  | 679 | * some point. And we wait before enabling FBC anyway. | 
|  | 680 | */ | 
|  | 681 | DRM_DEBUG_KMS("disabling active FBC for update\n"); | 
|  | 682 | intel_disable_fbc(dev); | 
|  | 683 | } | 
|  | 684 |  | 
| Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 685 | intel_enable_fbc(crtc); | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 686 | dev_priv->fbc.no_fbc_reason = FBC_OK; | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 687 | return; | 
|  | 688 |  | 
|  | 689 | out_disable: | 
|  | 690 | /* Multiple disables should be harmless */ | 
|  | 691 | if (intel_fbc_enabled(dev)) { | 
|  | 692 | DRM_DEBUG_KMS("unsupported config, disabling FBC\n"); | 
|  | 693 | intel_disable_fbc(dev); | 
|  | 694 | } | 
| Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 695 | i915_gem_stolen_cleanup_compression(dev); | 
| Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 696 | } | 
|  | 697 |  | 
| Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 698 | static void i915_pineview_get_mem_freq(struct drm_device *dev) | 
|  | 699 | { | 
| Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 700 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 701 | u32 tmp; | 
|  | 702 |  | 
|  | 703 | tmp = I915_READ(CLKCFG); | 
|  | 704 |  | 
|  | 705 | switch (tmp & CLKCFG_FSB_MASK) { | 
|  | 706 | case CLKCFG_FSB_533: | 
|  | 707 | dev_priv->fsb_freq = 533; /* 133*4 */ | 
|  | 708 | break; | 
|  | 709 | case CLKCFG_FSB_800: | 
|  | 710 | dev_priv->fsb_freq = 800; /* 200*4 */ | 
|  | 711 | break; | 
|  | 712 | case CLKCFG_FSB_667: | 
|  | 713 | dev_priv->fsb_freq =  667; /* 167*4 */ | 
|  | 714 | break; | 
|  | 715 | case CLKCFG_FSB_400: | 
|  | 716 | dev_priv->fsb_freq = 400; /* 100*4 */ | 
|  | 717 | break; | 
|  | 718 | } | 
|  | 719 |  | 
|  | 720 | switch (tmp & CLKCFG_MEM_MASK) { | 
|  | 721 | case CLKCFG_MEM_533: | 
|  | 722 | dev_priv->mem_freq = 533; | 
|  | 723 | break; | 
|  | 724 | case CLKCFG_MEM_667: | 
|  | 725 | dev_priv->mem_freq = 667; | 
|  | 726 | break; | 
|  | 727 | case CLKCFG_MEM_800: | 
|  | 728 | dev_priv->mem_freq = 800; | 
|  | 729 | break; | 
|  | 730 | } | 
|  | 731 |  | 
|  | 732 | /* detect pineview DDR3 setting */ | 
|  | 733 | tmp = I915_READ(CSHRDDR3CTL); | 
|  | 734 | dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0; | 
|  | 735 | } | 
|  | 736 |  | 
|  | 737 | static void i915_ironlake_get_mem_freq(struct drm_device *dev) | 
|  | 738 | { | 
| Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 739 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 740 | u16 ddrpll, csipll; | 
|  | 741 |  | 
|  | 742 | ddrpll = I915_READ16(DDRMPLL1); | 
|  | 743 | csipll = I915_READ16(CSIPLL0); | 
|  | 744 |  | 
|  | 745 | switch (ddrpll & 0xff) { | 
|  | 746 | case 0xc: | 
|  | 747 | dev_priv->mem_freq = 800; | 
|  | 748 | break; | 
|  | 749 | case 0x10: | 
|  | 750 | dev_priv->mem_freq = 1066; | 
|  | 751 | break; | 
|  | 752 | case 0x14: | 
|  | 753 | dev_priv->mem_freq = 1333; | 
|  | 754 | break; | 
|  | 755 | case 0x18: | 
|  | 756 | dev_priv->mem_freq = 1600; | 
|  | 757 | break; | 
|  | 758 | default: | 
|  | 759 | DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n", | 
|  | 760 | ddrpll & 0xff); | 
|  | 761 | dev_priv->mem_freq = 0; | 
|  | 762 | break; | 
|  | 763 | } | 
|  | 764 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 765 | dev_priv->ips.r_t = dev_priv->mem_freq; | 
| Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 766 |  | 
|  | 767 | switch (csipll & 0x3ff) { | 
|  | 768 | case 0x00c: | 
|  | 769 | dev_priv->fsb_freq = 3200; | 
|  | 770 | break; | 
|  | 771 | case 0x00e: | 
|  | 772 | dev_priv->fsb_freq = 3733; | 
|  | 773 | break; | 
|  | 774 | case 0x010: | 
|  | 775 | dev_priv->fsb_freq = 4266; | 
|  | 776 | break; | 
|  | 777 | case 0x012: | 
|  | 778 | dev_priv->fsb_freq = 4800; | 
|  | 779 | break; | 
|  | 780 | case 0x014: | 
|  | 781 | dev_priv->fsb_freq = 5333; | 
|  | 782 | break; | 
|  | 783 | case 0x016: | 
|  | 784 | dev_priv->fsb_freq = 5866; | 
|  | 785 | break; | 
|  | 786 | case 0x018: | 
|  | 787 | dev_priv->fsb_freq = 6400; | 
|  | 788 | break; | 
|  | 789 | default: | 
|  | 790 | DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n", | 
|  | 791 | csipll & 0x3ff); | 
|  | 792 | dev_priv->fsb_freq = 0; | 
|  | 793 | break; | 
|  | 794 | } | 
|  | 795 |  | 
|  | 796 | if (dev_priv->fsb_freq == 3200) { | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 797 | dev_priv->ips.c_m = 0; | 
| Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 798 | } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) { | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 799 | dev_priv->ips.c_m = 1; | 
| Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 800 | } else { | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 801 | dev_priv->ips.c_m = 2; | 
| Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 802 | } | 
|  | 803 | } | 
|  | 804 |  | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 805 | static const struct cxsr_latency cxsr_latency_table[] = { | 
|  | 806 | {1, 0, 800, 400, 3382, 33382, 3983, 33983},    /* DDR2-400 SC */ | 
|  | 807 | {1, 0, 800, 667, 3354, 33354, 3807, 33807},    /* DDR2-667 SC */ | 
|  | 808 | {1, 0, 800, 800, 3347, 33347, 3763, 33763},    /* DDR2-800 SC */ | 
|  | 809 | {1, 1, 800, 667, 6420, 36420, 6873, 36873},    /* DDR3-667 SC */ | 
|  | 810 | {1, 1, 800, 800, 5902, 35902, 6318, 36318},    /* DDR3-800 SC */ | 
|  | 811 |  | 
|  | 812 | {1, 0, 667, 400, 3400, 33400, 4021, 34021},    /* DDR2-400 SC */ | 
|  | 813 | {1, 0, 667, 667, 3372, 33372, 3845, 33845},    /* DDR2-667 SC */ | 
|  | 814 | {1, 0, 667, 800, 3386, 33386, 3822, 33822},    /* DDR2-800 SC */ | 
|  | 815 | {1, 1, 667, 667, 6438, 36438, 6911, 36911},    /* DDR3-667 SC */ | 
|  | 816 | {1, 1, 667, 800, 5941, 35941, 6377, 36377},    /* DDR3-800 SC */ | 
|  | 817 |  | 
|  | 818 | {1, 0, 400, 400, 3472, 33472, 4173, 34173},    /* DDR2-400 SC */ | 
|  | 819 | {1, 0, 400, 667, 3443, 33443, 3996, 33996},    /* DDR2-667 SC */ | 
|  | 820 | {1, 0, 400, 800, 3430, 33430, 3946, 33946},    /* DDR2-800 SC */ | 
|  | 821 | {1, 1, 400, 667, 6509, 36509, 7062, 37062},    /* DDR3-667 SC */ | 
|  | 822 | {1, 1, 400, 800, 5985, 35985, 6501, 36501},    /* DDR3-800 SC */ | 
|  | 823 |  | 
|  | 824 | {0, 0, 800, 400, 3438, 33438, 4065, 34065},    /* DDR2-400 SC */ | 
|  | 825 | {0, 0, 800, 667, 3410, 33410, 3889, 33889},    /* DDR2-667 SC */ | 
|  | 826 | {0, 0, 800, 800, 3403, 33403, 3845, 33845},    /* DDR2-800 SC */ | 
|  | 827 | {0, 1, 800, 667, 6476, 36476, 6955, 36955},    /* DDR3-667 SC */ | 
|  | 828 | {0, 1, 800, 800, 5958, 35958, 6400, 36400},    /* DDR3-800 SC */ | 
|  | 829 |  | 
|  | 830 | {0, 0, 667, 400, 3456, 33456, 4103, 34106},    /* DDR2-400 SC */ | 
|  | 831 | {0, 0, 667, 667, 3428, 33428, 3927, 33927},    /* DDR2-667 SC */ | 
|  | 832 | {0, 0, 667, 800, 3443, 33443, 3905, 33905},    /* DDR2-800 SC */ | 
|  | 833 | {0, 1, 667, 667, 6494, 36494, 6993, 36993},    /* DDR3-667 SC */ | 
|  | 834 | {0, 1, 667, 800, 5998, 35998, 6460, 36460},    /* DDR3-800 SC */ | 
|  | 835 |  | 
|  | 836 | {0, 0, 400, 400, 3528, 33528, 4255, 34255},    /* DDR2-400 SC */ | 
|  | 837 | {0, 0, 400, 667, 3500, 33500, 4079, 34079},    /* DDR2-667 SC */ | 
|  | 838 | {0, 0, 400, 800, 3487, 33487, 4029, 34029},    /* DDR2-800 SC */ | 
|  | 839 | {0, 1, 400, 667, 6566, 36566, 7145, 37145},    /* DDR3-667 SC */ | 
|  | 840 | {0, 1, 400, 800, 6042, 36042, 6584, 36584},    /* DDR3-800 SC */ | 
|  | 841 | }; | 
|  | 842 |  | 
| Daniel Vetter | 63c6227 | 2012-04-21 23:17:55 +0200 | [diff] [blame] | 843 | static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 844 | int is_ddr3, | 
|  | 845 | int fsb, | 
|  | 846 | int mem) | 
|  | 847 | { | 
|  | 848 | const struct cxsr_latency *latency; | 
|  | 849 | int i; | 
|  | 850 |  | 
|  | 851 | if (fsb == 0 || mem == 0) | 
|  | 852 | return NULL; | 
|  | 853 |  | 
|  | 854 | for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) { | 
|  | 855 | latency = &cxsr_latency_table[i]; | 
|  | 856 | if (is_desktop == latency->is_desktop && | 
|  | 857 | is_ddr3 == latency->is_ddr3 && | 
|  | 858 | fsb == latency->fsb_freq && mem == latency->mem_freq) | 
|  | 859 | return latency; | 
|  | 860 | } | 
|  | 861 |  | 
|  | 862 | DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n"); | 
|  | 863 |  | 
|  | 864 | return NULL; | 
|  | 865 | } | 
|  | 866 |  | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 867 | void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 868 | { | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 869 | struct drm_device *dev = dev_priv->dev; | 
|  | 870 | u32 val; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 871 |  | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 872 | if (IS_VALLEYVIEW(dev)) { | 
|  | 873 | I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0); | 
|  | 874 | } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) { | 
|  | 875 | I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0); | 
|  | 876 | } else if (IS_PINEVIEW(dev)) { | 
|  | 877 | val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN; | 
|  | 878 | val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0; | 
|  | 879 | I915_WRITE(DSPFW3, val); | 
|  | 880 | } else if (IS_I945G(dev) || IS_I945GM(dev)) { | 
|  | 881 | val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) : | 
|  | 882 | _MASKED_BIT_DISABLE(FW_BLC_SELF_EN); | 
|  | 883 | I915_WRITE(FW_BLC_SELF, val); | 
|  | 884 | } else if (IS_I915GM(dev)) { | 
|  | 885 | val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) : | 
|  | 886 | _MASKED_BIT_DISABLE(INSTPM_SELF_EN); | 
|  | 887 | I915_WRITE(INSTPM, val); | 
|  | 888 | } else { | 
|  | 889 | return; | 
|  | 890 | } | 
|  | 891 |  | 
|  | 892 | DRM_DEBUG_KMS("memory self-refresh is %s\n", | 
|  | 893 | enable ? "enabled" : "disabled"); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 894 | } | 
|  | 895 |  | 
|  | 896 | /* | 
|  | 897 | * Latency for FIFO fetches is dependent on several factors: | 
|  | 898 | *   - memory configuration (speed, channels) | 
|  | 899 | *   - chipset | 
|  | 900 | *   - current MCH state | 
|  | 901 | * It can be fairly high in some situations, so here we assume a fairly | 
|  | 902 | * pessimal value.  It's a tradeoff between extra memory fetches (if we | 
|  | 903 | * set this value too high, the FIFO will fetch frequently to stay full) | 
|  | 904 | * and power consumption (set it too low to save power and we might see | 
|  | 905 | * FIFO underruns and display "flicker"). | 
|  | 906 | * | 
|  | 907 | * A value of 5us seems to be a good balance; safe for very low end | 
|  | 908 | * platforms but not overly aggressive on lower latency configs. | 
|  | 909 | */ | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 910 | static const int pessimal_latency_ns = 5000; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 911 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 912 | static int i9xx_get_fifo_size(struct drm_device *dev, int plane) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 913 | { | 
|  | 914 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 915 | uint32_t dsparb = I915_READ(DSPARB); | 
|  | 916 | int size; | 
|  | 917 |  | 
|  | 918 | size = dsparb & 0x7f; | 
|  | 919 | if (plane) | 
|  | 920 | size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size; | 
|  | 921 |  | 
|  | 922 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, | 
|  | 923 | plane ? "B" : "A", size); | 
|  | 924 |  | 
|  | 925 | return size; | 
|  | 926 | } | 
|  | 927 |  | 
| Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 928 | static int i830_get_fifo_size(struct drm_device *dev, int plane) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 929 | { | 
|  | 930 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 931 | uint32_t dsparb = I915_READ(DSPARB); | 
|  | 932 | int size; | 
|  | 933 |  | 
|  | 934 | size = dsparb & 0x1ff; | 
|  | 935 | if (plane) | 
|  | 936 | size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size; | 
|  | 937 | size >>= 1; /* Convert to cachelines */ | 
|  | 938 |  | 
|  | 939 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, | 
|  | 940 | plane ? "B" : "A", size); | 
|  | 941 |  | 
|  | 942 | return size; | 
|  | 943 | } | 
|  | 944 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 945 | static int i845_get_fifo_size(struct drm_device *dev, int plane) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 946 | { | 
|  | 947 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 948 | uint32_t dsparb = I915_READ(DSPARB); | 
|  | 949 | int size; | 
|  | 950 |  | 
|  | 951 | size = dsparb & 0x7f; | 
|  | 952 | size >>= 2; /* Convert to cachelines */ | 
|  | 953 |  | 
|  | 954 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, | 
|  | 955 | plane ? "B" : "A", | 
|  | 956 | size); | 
|  | 957 |  | 
|  | 958 | return size; | 
|  | 959 | } | 
|  | 960 |  | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 961 | /* Pineview has different values for various configs */ | 
|  | 962 | static const struct intel_watermark_params pineview_display_wm = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 963 | .fifo_size = PINEVIEW_DISPLAY_FIFO, | 
|  | 964 | .max_wm = PINEVIEW_MAX_WM, | 
|  | 965 | .default_wm = PINEVIEW_DFT_WM, | 
|  | 966 | .guard_size = PINEVIEW_GUARD_WM, | 
|  | 967 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 968 | }; | 
|  | 969 | static const struct intel_watermark_params pineview_display_hplloff_wm = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 970 | .fifo_size = PINEVIEW_DISPLAY_FIFO, | 
|  | 971 | .max_wm = PINEVIEW_MAX_WM, | 
|  | 972 | .default_wm = PINEVIEW_DFT_HPLLOFF_WM, | 
|  | 973 | .guard_size = PINEVIEW_GUARD_WM, | 
|  | 974 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 975 | }; | 
|  | 976 | static const struct intel_watermark_params pineview_cursor_wm = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 977 | .fifo_size = PINEVIEW_CURSOR_FIFO, | 
|  | 978 | .max_wm = PINEVIEW_CURSOR_MAX_WM, | 
|  | 979 | .default_wm = PINEVIEW_CURSOR_DFT_WM, | 
|  | 980 | .guard_size = PINEVIEW_CURSOR_GUARD_WM, | 
|  | 981 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 982 | }; | 
|  | 983 | static const struct intel_watermark_params pineview_cursor_hplloff_wm = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 984 | .fifo_size = PINEVIEW_CURSOR_FIFO, | 
|  | 985 | .max_wm = PINEVIEW_CURSOR_MAX_WM, | 
|  | 986 | .default_wm = PINEVIEW_CURSOR_DFT_WM, | 
|  | 987 | .guard_size = PINEVIEW_CURSOR_GUARD_WM, | 
|  | 988 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 989 | }; | 
|  | 990 | static const struct intel_watermark_params g4x_wm_info = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 991 | .fifo_size = G4X_FIFO_SIZE, | 
|  | 992 | .max_wm = G4X_MAX_WM, | 
|  | 993 | .default_wm = G4X_MAX_WM, | 
|  | 994 | .guard_size = 2, | 
|  | 995 | .cacheline_size = G4X_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 996 | }; | 
|  | 997 | static const struct intel_watermark_params g4x_cursor_wm_info = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 998 | .fifo_size = I965_CURSOR_FIFO, | 
|  | 999 | .max_wm = I965_CURSOR_MAX_WM, | 
|  | 1000 | .default_wm = I965_CURSOR_DFT_WM, | 
|  | 1001 | .guard_size = 2, | 
|  | 1002 | .cacheline_size = G4X_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1003 | }; | 
|  | 1004 | static const struct intel_watermark_params valleyview_wm_info = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 1005 | .fifo_size = VALLEYVIEW_FIFO_SIZE, | 
|  | 1006 | .max_wm = VALLEYVIEW_MAX_WM, | 
|  | 1007 | .default_wm = VALLEYVIEW_MAX_WM, | 
|  | 1008 | .guard_size = 2, | 
|  | 1009 | .cacheline_size = G4X_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1010 | }; | 
|  | 1011 | static const struct intel_watermark_params valleyview_cursor_wm_info = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 1012 | .fifo_size = I965_CURSOR_FIFO, | 
|  | 1013 | .max_wm = VALLEYVIEW_CURSOR_MAX_WM, | 
|  | 1014 | .default_wm = I965_CURSOR_DFT_WM, | 
|  | 1015 | .guard_size = 2, | 
|  | 1016 | .cacheline_size = G4X_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1017 | }; | 
|  | 1018 | static const struct intel_watermark_params i965_cursor_wm_info = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 1019 | .fifo_size = I965_CURSOR_FIFO, | 
|  | 1020 | .max_wm = I965_CURSOR_MAX_WM, | 
|  | 1021 | .default_wm = I965_CURSOR_DFT_WM, | 
|  | 1022 | .guard_size = 2, | 
|  | 1023 | .cacheline_size = I915_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1024 | }; | 
|  | 1025 | static const struct intel_watermark_params i945_wm_info = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 1026 | .fifo_size = I945_FIFO_SIZE, | 
|  | 1027 | .max_wm = I915_MAX_WM, | 
|  | 1028 | .default_wm = 1, | 
|  | 1029 | .guard_size = 2, | 
|  | 1030 | .cacheline_size = I915_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1031 | }; | 
|  | 1032 | static const struct intel_watermark_params i915_wm_info = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 1033 | .fifo_size = I915_FIFO_SIZE, | 
|  | 1034 | .max_wm = I915_MAX_WM, | 
|  | 1035 | .default_wm = 1, | 
|  | 1036 | .guard_size = 2, | 
|  | 1037 | .cacheline_size = I915_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1038 | }; | 
| Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1039 | static const struct intel_watermark_params i830_a_wm_info = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 1040 | .fifo_size = I855GM_FIFO_SIZE, | 
|  | 1041 | .max_wm = I915_MAX_WM, | 
|  | 1042 | .default_wm = 1, | 
|  | 1043 | .guard_size = 2, | 
|  | 1044 | .cacheline_size = I830_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1045 | }; | 
| Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1046 | static const struct intel_watermark_params i830_bc_wm_info = { | 
|  | 1047 | .fifo_size = I855GM_FIFO_SIZE, | 
|  | 1048 | .max_wm = I915_MAX_WM/2, | 
|  | 1049 | .default_wm = 1, | 
|  | 1050 | .guard_size = 2, | 
|  | 1051 | .cacheline_size = I830_FIFO_LINE_SIZE, | 
|  | 1052 | }; | 
| Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 1053 | static const struct intel_watermark_params i845_wm_info = { | 
| Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 1054 | .fifo_size = I830_FIFO_SIZE, | 
|  | 1055 | .max_wm = I915_MAX_WM, | 
|  | 1056 | .default_wm = 1, | 
|  | 1057 | .guard_size = 2, | 
|  | 1058 | .cacheline_size = I830_FIFO_LINE_SIZE, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1059 | }; | 
|  | 1060 |  | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1061 | /** | 
|  | 1062 | * intel_calculate_wm - calculate watermark level | 
|  | 1063 | * @clock_in_khz: pixel clock | 
|  | 1064 | * @wm: chip FIFO params | 
|  | 1065 | * @pixel_size: display pixel size | 
|  | 1066 | * @latency_ns: memory latency for the platform | 
|  | 1067 | * | 
|  | 1068 | * Calculate the watermark level (the level at which the display plane will | 
|  | 1069 | * start fetching from memory again).  Each chip has a different display | 
|  | 1070 | * FIFO size and allocation, so the caller needs to figure that out and pass | 
|  | 1071 | * in the correct intel_watermark_params structure. | 
|  | 1072 | * | 
|  | 1073 | * As the pixel clock runs, the FIFO will be drained at a rate that depends | 
|  | 1074 | * on the pixel size.  When it reaches the watermark level, it'll start | 
|  | 1075 | * fetching FIFO line sized based chunks from memory until the FIFO fills | 
|  | 1076 | * past the watermark point.  If the FIFO drains completely, a FIFO underrun | 
|  | 1077 | * will occur, and a display engine hang could result. | 
|  | 1078 | */ | 
|  | 1079 | static unsigned long intel_calculate_wm(unsigned long clock_in_khz, | 
|  | 1080 | const struct intel_watermark_params *wm, | 
|  | 1081 | int fifo_size, | 
|  | 1082 | int pixel_size, | 
|  | 1083 | unsigned long latency_ns) | 
|  | 1084 | { | 
|  | 1085 | long entries_required, wm_size; | 
|  | 1086 |  | 
|  | 1087 | /* | 
|  | 1088 | * Note: we need to make sure we don't overflow for various clock & | 
|  | 1089 | * latency values. | 
|  | 1090 | * clocks go from a few thousand to several hundred thousand. | 
|  | 1091 | * latency is usually a few thousand | 
|  | 1092 | */ | 
|  | 1093 | entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) / | 
|  | 1094 | 1000; | 
|  | 1095 | entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size); | 
|  | 1096 |  | 
|  | 1097 | DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required); | 
|  | 1098 |  | 
|  | 1099 | wm_size = fifo_size - (entries_required + wm->guard_size); | 
|  | 1100 |  | 
|  | 1101 | DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size); | 
|  | 1102 |  | 
|  | 1103 | /* Don't promote wm_size to unsigned... */ | 
|  | 1104 | if (wm_size > (long)wm->max_wm) | 
|  | 1105 | wm_size = wm->max_wm; | 
|  | 1106 | if (wm_size <= 0) | 
|  | 1107 | wm_size = wm->default_wm; | 
| Ville Syrjälä | d6feb19 | 2014-09-05 21:54:13 +0300 | [diff] [blame] | 1108 |  | 
|  | 1109 | /* | 
|  | 1110 | * Bspec seems to indicate that the value shouldn't be lower than | 
|  | 1111 | * 'burst size + 1'. Certainly 830 is quite unhappy with low values. | 
|  | 1112 | * Lets go for 8 which is the burst size since certain platforms | 
|  | 1113 | * already use a hardcoded 8 (which is what the spec says should be | 
|  | 1114 | * done). | 
|  | 1115 | */ | 
|  | 1116 | if (wm_size <= 8) | 
|  | 1117 | wm_size = 8; | 
|  | 1118 |  | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1119 | return wm_size; | 
|  | 1120 | } | 
|  | 1121 |  | 
|  | 1122 | static struct drm_crtc *single_enabled_crtc(struct drm_device *dev) | 
|  | 1123 | { | 
|  | 1124 | struct drm_crtc *crtc, *enabled = NULL; | 
|  | 1125 |  | 
| Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 1126 | for_each_crtc(dev, crtc) { | 
| Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 1127 | if (intel_crtc_active(crtc)) { | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1128 | if (enabled) | 
|  | 1129 | return NULL; | 
|  | 1130 | enabled = crtc; | 
|  | 1131 | } | 
|  | 1132 | } | 
|  | 1133 |  | 
|  | 1134 | return enabled; | 
|  | 1135 | } | 
|  | 1136 |  | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1137 | static void pineview_update_wm(struct drm_crtc *unused_crtc) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1138 | { | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1139 | struct drm_device *dev = unused_crtc->dev; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1140 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1141 | struct drm_crtc *crtc; | 
|  | 1142 | const struct cxsr_latency *latency; | 
|  | 1143 | u32 reg; | 
|  | 1144 | unsigned long wm; | 
|  | 1145 |  | 
|  | 1146 | latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3, | 
|  | 1147 | dev_priv->fsb_freq, dev_priv->mem_freq); | 
|  | 1148 | if (!latency) { | 
|  | 1149 | DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n"); | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1150 | intel_set_memory_cxsr(dev_priv, false); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1151 | return; | 
|  | 1152 | } | 
|  | 1153 |  | 
|  | 1154 | crtc = single_enabled_crtc(dev); | 
|  | 1155 | if (crtc) { | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1156 | const struct drm_display_mode *adjusted_mode; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1157 | int pixel_size = crtc->primary->fb->bits_per_pixel / 8; | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1158 | int clock; | 
|  | 1159 |  | 
|  | 1160 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; | 
|  | 1161 | clock = adjusted_mode->crtc_clock; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1162 |  | 
|  | 1163 | /* Display SR */ | 
|  | 1164 | wm = intel_calculate_wm(clock, &pineview_display_wm, | 
|  | 1165 | pineview_display_wm.fifo_size, | 
|  | 1166 | pixel_size, latency->display_sr); | 
|  | 1167 | reg = I915_READ(DSPFW1); | 
|  | 1168 | reg &= ~DSPFW_SR_MASK; | 
|  | 1169 | reg |= wm << DSPFW_SR_SHIFT; | 
|  | 1170 | I915_WRITE(DSPFW1, reg); | 
|  | 1171 | DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg); | 
|  | 1172 |  | 
|  | 1173 | /* cursor SR */ | 
|  | 1174 | wm = intel_calculate_wm(clock, &pineview_cursor_wm, | 
|  | 1175 | pineview_display_wm.fifo_size, | 
|  | 1176 | pixel_size, latency->cursor_sr); | 
|  | 1177 | reg = I915_READ(DSPFW3); | 
|  | 1178 | reg &= ~DSPFW_CURSOR_SR_MASK; | 
|  | 1179 | reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT; | 
|  | 1180 | I915_WRITE(DSPFW3, reg); | 
|  | 1181 |  | 
|  | 1182 | /* Display HPLL off SR */ | 
|  | 1183 | wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm, | 
|  | 1184 | pineview_display_hplloff_wm.fifo_size, | 
|  | 1185 | pixel_size, latency->display_hpll_disable); | 
|  | 1186 | reg = I915_READ(DSPFW3); | 
|  | 1187 | reg &= ~DSPFW_HPLL_SR_MASK; | 
|  | 1188 | reg |= wm & DSPFW_HPLL_SR_MASK; | 
|  | 1189 | I915_WRITE(DSPFW3, reg); | 
|  | 1190 |  | 
|  | 1191 | /* cursor HPLL off SR */ | 
|  | 1192 | wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm, | 
|  | 1193 | pineview_display_hplloff_wm.fifo_size, | 
|  | 1194 | pixel_size, latency->cursor_hpll_disable); | 
|  | 1195 | reg = I915_READ(DSPFW3); | 
|  | 1196 | reg &= ~DSPFW_HPLL_CURSOR_MASK; | 
|  | 1197 | reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT; | 
|  | 1198 | I915_WRITE(DSPFW3, reg); | 
|  | 1199 | DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg); | 
|  | 1200 |  | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1201 | intel_set_memory_cxsr(dev_priv, true); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1202 | } else { | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1203 | intel_set_memory_cxsr(dev_priv, false); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1204 | } | 
|  | 1205 | } | 
|  | 1206 |  | 
|  | 1207 | static bool g4x_compute_wm0(struct drm_device *dev, | 
|  | 1208 | int plane, | 
|  | 1209 | const struct intel_watermark_params *display, | 
|  | 1210 | int display_latency_ns, | 
|  | 1211 | const struct intel_watermark_params *cursor, | 
|  | 1212 | int cursor_latency_ns, | 
|  | 1213 | int *plane_wm, | 
|  | 1214 | int *cursor_wm) | 
|  | 1215 | { | 
|  | 1216 | struct drm_crtc *crtc; | 
| Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1217 | const struct drm_display_mode *adjusted_mode; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1218 | int htotal, hdisplay, clock, pixel_size; | 
|  | 1219 | int line_time_us, line_count; | 
|  | 1220 | int entries, tlb_miss; | 
|  | 1221 |  | 
|  | 1222 | crtc = intel_get_crtc_for_plane(dev, plane); | 
| Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 1223 | if (!intel_crtc_active(crtc)) { | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1224 | *cursor_wm = cursor->guard_size; | 
|  | 1225 | *plane_wm = display->guard_size; | 
|  | 1226 | return false; | 
|  | 1227 | } | 
|  | 1228 |  | 
| Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1229 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1230 | clock = adjusted_mode->crtc_clock; | 
| Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1231 | htotal = adjusted_mode->crtc_htotal; | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 1232 | hdisplay = to_intel_crtc(crtc)->config.pipe_src_w; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1233 | pixel_size = crtc->primary->fb->bits_per_pixel / 8; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1234 |  | 
|  | 1235 | /* Use the small buffer method to calculate plane watermark */ | 
|  | 1236 | entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000; | 
|  | 1237 | tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8; | 
|  | 1238 | if (tlb_miss > 0) | 
|  | 1239 | entries += tlb_miss; | 
|  | 1240 | entries = DIV_ROUND_UP(entries, display->cacheline_size); | 
|  | 1241 | *plane_wm = entries + display->guard_size; | 
|  | 1242 | if (*plane_wm > (int)display->max_wm) | 
|  | 1243 | *plane_wm = display->max_wm; | 
|  | 1244 |  | 
|  | 1245 | /* Use the large buffer method to calculate cursor watermark */ | 
| Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1246 | line_time_us = max(htotal * 1000 / clock, 1); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1247 | line_count = (cursor_latency_ns / line_time_us + 1000) / 1000; | 
| Chris Wilson | 7bb836d | 2014-03-26 12:38:14 +0000 | [diff] [blame] | 1248 | entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1249 | tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8; | 
|  | 1250 | if (tlb_miss > 0) | 
|  | 1251 | entries += tlb_miss; | 
|  | 1252 | entries = DIV_ROUND_UP(entries, cursor->cacheline_size); | 
|  | 1253 | *cursor_wm = entries + cursor->guard_size; | 
|  | 1254 | if (*cursor_wm > (int)cursor->max_wm) | 
|  | 1255 | *cursor_wm = (int)cursor->max_wm; | 
|  | 1256 |  | 
|  | 1257 | return true; | 
|  | 1258 | } | 
|  | 1259 |  | 
|  | 1260 | /* | 
|  | 1261 | * Check the wm result. | 
|  | 1262 | * | 
|  | 1263 | * If any calculated watermark values is larger than the maximum value that | 
|  | 1264 | * can be programmed into the associated watermark register, that watermark | 
|  | 1265 | * must be disabled. | 
|  | 1266 | */ | 
|  | 1267 | static bool g4x_check_srwm(struct drm_device *dev, | 
|  | 1268 | int display_wm, int cursor_wm, | 
|  | 1269 | const struct intel_watermark_params *display, | 
|  | 1270 | const struct intel_watermark_params *cursor) | 
|  | 1271 | { | 
|  | 1272 | DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n", | 
|  | 1273 | display_wm, cursor_wm); | 
|  | 1274 |  | 
|  | 1275 | if (display_wm > display->max_wm) { | 
|  | 1276 | DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n", | 
|  | 1277 | display_wm, display->max_wm); | 
|  | 1278 | return false; | 
|  | 1279 | } | 
|  | 1280 |  | 
|  | 1281 | if (cursor_wm > cursor->max_wm) { | 
|  | 1282 | DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n", | 
|  | 1283 | cursor_wm, cursor->max_wm); | 
|  | 1284 | return false; | 
|  | 1285 | } | 
|  | 1286 |  | 
|  | 1287 | if (!(display_wm || cursor_wm)) { | 
|  | 1288 | DRM_DEBUG_KMS("SR latency is 0, disabling\n"); | 
|  | 1289 | return false; | 
|  | 1290 | } | 
|  | 1291 |  | 
|  | 1292 | return true; | 
|  | 1293 | } | 
|  | 1294 |  | 
|  | 1295 | static bool g4x_compute_srwm(struct drm_device *dev, | 
|  | 1296 | int plane, | 
|  | 1297 | int latency_ns, | 
|  | 1298 | const struct intel_watermark_params *display, | 
|  | 1299 | const struct intel_watermark_params *cursor, | 
|  | 1300 | int *display_wm, int *cursor_wm) | 
|  | 1301 | { | 
|  | 1302 | struct drm_crtc *crtc; | 
| Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1303 | const struct drm_display_mode *adjusted_mode; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1304 | int hdisplay, htotal, pixel_size, clock; | 
|  | 1305 | unsigned long line_time_us; | 
|  | 1306 | int line_count, line_size; | 
|  | 1307 | int small, large; | 
|  | 1308 | int entries; | 
|  | 1309 |  | 
|  | 1310 | if (!latency_ns) { | 
|  | 1311 | *display_wm = *cursor_wm = 0; | 
|  | 1312 | return false; | 
|  | 1313 | } | 
|  | 1314 |  | 
|  | 1315 | crtc = intel_get_crtc_for_plane(dev, plane); | 
| Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1316 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1317 | clock = adjusted_mode->crtc_clock; | 
| Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1318 | htotal = adjusted_mode->crtc_htotal; | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 1319 | hdisplay = to_intel_crtc(crtc)->config.pipe_src_w; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1320 | pixel_size = crtc->primary->fb->bits_per_pixel / 8; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1321 |  | 
| Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1322 | line_time_us = max(htotal * 1000 / clock, 1); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1323 | line_count = (latency_ns / line_time_us + 1000) / 1000; | 
|  | 1324 | line_size = hdisplay * pixel_size; | 
|  | 1325 |  | 
|  | 1326 | /* Use the minimum of the small and large buffer method for primary */ | 
|  | 1327 | small = ((clock * pixel_size / 1000) * latency_ns) / 1000; | 
|  | 1328 | large = line_count * line_size; | 
|  | 1329 |  | 
|  | 1330 | entries = DIV_ROUND_UP(min(small, large), display->cacheline_size); | 
|  | 1331 | *display_wm = entries + display->guard_size; | 
|  | 1332 |  | 
|  | 1333 | /* calculate the self-refresh watermark for display cursor */ | 
| Chris Wilson | 7bb836d | 2014-03-26 12:38:14 +0000 | [diff] [blame] | 1334 | entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1335 | entries = DIV_ROUND_UP(entries, cursor->cacheline_size); | 
|  | 1336 | *cursor_wm = entries + cursor->guard_size; | 
|  | 1337 |  | 
|  | 1338 | return g4x_check_srwm(dev, | 
|  | 1339 | *display_wm, *cursor_wm, | 
|  | 1340 | display, cursor); | 
|  | 1341 | } | 
|  | 1342 |  | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1343 | static bool vlv_compute_drain_latency(struct drm_crtc *crtc, | 
|  | 1344 | int pixel_size, | 
|  | 1345 | int *prec_mult, | 
|  | 1346 | int *drain_latency) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1347 | { | 
| Rodrigo Vivi | 5e56ba4 | 2014-10-17 08:05:08 -0700 | [diff] [blame^] | 1348 | struct drm_device *dev = crtc->dev; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1349 | int entries; | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1350 | int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1351 |  | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1352 | if (WARN(clock == 0, "Pixel clock is zero!\n")) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1353 | return false; | 
|  | 1354 |  | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1355 | if (WARN(pixel_size == 0, "Pixel size is zero!\n")) | 
|  | 1356 | return false; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1357 |  | 
| Gajanan Bhat | a398e9c | 2014-08-05 23:15:54 +0530 | [diff] [blame] | 1358 | entries = DIV_ROUND_UP(clock, 1000) * pixel_size; | 
| Rodrigo Vivi | 5e56ba4 | 2014-10-17 08:05:08 -0700 | [diff] [blame^] | 1359 | if (IS_CHERRYVIEW(dev)) | 
|  | 1360 | *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_32 : | 
|  | 1361 | DRAIN_LATENCY_PRECISION_16; | 
|  | 1362 | else | 
|  | 1363 | *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 : | 
|  | 1364 | DRAIN_LATENCY_PRECISION_32; | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1365 | *drain_latency = (64 * (*prec_mult) * 4) / entries; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1366 |  | 
| Gajanan Bhat | a398e9c | 2014-08-05 23:15:54 +0530 | [diff] [blame] | 1367 | if (*drain_latency > DRAIN_LATENCY_MASK) | 
|  | 1368 | *drain_latency = DRAIN_LATENCY_MASK; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1369 |  | 
|  | 1370 | return true; | 
|  | 1371 | } | 
|  | 1372 |  | 
|  | 1373 | /* | 
|  | 1374 | * Update drain latency registers of memory arbiter | 
|  | 1375 | * | 
|  | 1376 | * Valleyview SoC has a new memory arbiter and needs drain latency registers | 
|  | 1377 | * to be programmed. Each plane has a drain latency multiplier and a drain | 
|  | 1378 | * latency value. | 
|  | 1379 | */ | 
|  | 1380 |  | 
| Gajanan Bhat | 41aad81 | 2014-07-16 18:24:03 +0530 | [diff] [blame] | 1381 | static void vlv_update_drain_latency(struct drm_crtc *crtc) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1382 | { | 
| Rodrigo Vivi | 5e56ba4 | 2014-10-17 08:05:08 -0700 | [diff] [blame^] | 1383 | struct drm_device *dev = crtc->dev; | 
|  | 1384 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1385 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 1386 | int pixel_size; | 
|  | 1387 | int drain_latency; | 
|  | 1388 | enum pipe pipe = intel_crtc->pipe; | 
|  | 1389 | int plane_prec, prec_mult, plane_dl; | 
| Rodrigo Vivi | 5e56ba4 | 2014-10-17 08:05:08 -0700 | [diff] [blame^] | 1390 | const int high_precision = IS_CHERRYVIEW(dev) ? | 
|  | 1391 | DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_64; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1392 |  | 
| Rodrigo Vivi | 5e56ba4 | 2014-10-17 08:05:08 -0700 | [diff] [blame^] | 1393 | plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_HIGH | | 
|  | 1394 | DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_HIGH | | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1395 | (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT)); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1396 |  | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1397 | if (!intel_crtc_active(crtc)) { | 
|  | 1398 | I915_WRITE(VLV_DDL(pipe), plane_dl); | 
|  | 1399 | return; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1400 | } | 
|  | 1401 |  | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1402 | /* Primary plane Drain Latency */ | 
|  | 1403 | pixel_size = crtc->primary->fb->bits_per_pixel / 8;	/* BPP */ | 
|  | 1404 | if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) { | 
| Rodrigo Vivi | 5e56ba4 | 2014-10-17 08:05:08 -0700 | [diff] [blame^] | 1405 | plane_prec = (prec_mult == high_precision) ? | 
|  | 1406 | DDL_PLANE_PRECISION_HIGH : | 
|  | 1407 | DDL_PLANE_PRECISION_LOW; | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1408 | plane_dl |= plane_prec | drain_latency; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1409 | } | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1410 |  | 
|  | 1411 | /* Cursor Drain Latency | 
|  | 1412 | * BPP is always 4 for cursor | 
|  | 1413 | */ | 
|  | 1414 | pixel_size = 4; | 
|  | 1415 |  | 
|  | 1416 | /* Program cursor DL only if it is enabled */ | 
|  | 1417 | if (intel_crtc->cursor_base && | 
|  | 1418 | vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) { | 
| Rodrigo Vivi | 5e56ba4 | 2014-10-17 08:05:08 -0700 | [diff] [blame^] | 1419 | plane_prec = (prec_mult == high_precision) ? | 
|  | 1420 | DDL_CURSOR_PRECISION_HIGH : | 
|  | 1421 | DDL_CURSOR_PRECISION_LOW; | 
| Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 1422 | plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT); | 
|  | 1423 | } | 
|  | 1424 |  | 
|  | 1425 | I915_WRITE(VLV_DDL(pipe), plane_dl); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1426 | } | 
|  | 1427 |  | 
|  | 1428 | #define single_plane_enabled(mask) is_power_of_2(mask) | 
|  | 1429 |  | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1430 | static void valleyview_update_wm(struct drm_crtc *crtc) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1431 | { | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1432 | struct drm_device *dev = crtc->dev; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1433 | static const int sr_latency_ns = 12000; | 
|  | 1434 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1435 | int planea_wm, planeb_wm, cursora_wm, cursorb_wm; | 
|  | 1436 | int plane_sr, cursor_sr; | 
| Chris Wilson | af6c457 | 2012-12-11 12:01:43 +0000 | [diff] [blame] | 1437 | int ignore_plane_sr, ignore_cursor_sr; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1438 | unsigned int enabled = 0; | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1439 | bool cxsr_enabled; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1440 |  | 
| Gajanan Bhat | 41aad81 | 2014-07-16 18:24:03 +0530 | [diff] [blame] | 1441 | vlv_update_drain_latency(crtc); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1442 |  | 
| Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1443 | if (g4x_compute_wm0(dev, PIPE_A, | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1444 | &valleyview_wm_info, pessimal_latency_ns, | 
|  | 1445 | &valleyview_cursor_wm_info, pessimal_latency_ns, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1446 | &planea_wm, &cursora_wm)) | 
| Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1447 | enabled |= 1 << PIPE_A; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1448 |  | 
| Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1449 | if (g4x_compute_wm0(dev, PIPE_B, | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1450 | &valleyview_wm_info, pessimal_latency_ns, | 
|  | 1451 | &valleyview_cursor_wm_info, pessimal_latency_ns, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1452 | &planeb_wm, &cursorb_wm)) | 
| Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1453 | enabled |= 1 << PIPE_B; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1454 |  | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1455 | if (single_plane_enabled(enabled) && | 
|  | 1456 | g4x_compute_srwm(dev, ffs(enabled) - 1, | 
|  | 1457 | sr_latency_ns, | 
|  | 1458 | &valleyview_wm_info, | 
|  | 1459 | &valleyview_cursor_wm_info, | 
| Chris Wilson | af6c457 | 2012-12-11 12:01:43 +0000 | [diff] [blame] | 1460 | &plane_sr, &ignore_cursor_sr) && | 
|  | 1461 | g4x_compute_srwm(dev, ffs(enabled) - 1, | 
|  | 1462 | 2*sr_latency_ns, | 
|  | 1463 | &valleyview_wm_info, | 
|  | 1464 | &valleyview_cursor_wm_info, | 
| Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1465 | &ignore_plane_sr, &cursor_sr)) { | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1466 | cxsr_enabled = true; | 
| Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1467 | } else { | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1468 | cxsr_enabled = false; | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1469 | intel_set_memory_cxsr(dev_priv, false); | 
| Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1470 | plane_sr = cursor_sr = 0; | 
|  | 1471 | } | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1472 |  | 
| Ville Syrjälä | a504345 | 2014-06-28 02:04:18 +0300 | [diff] [blame] | 1473 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, " | 
|  | 1474 | "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n", | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1475 | planea_wm, cursora_wm, | 
|  | 1476 | planeb_wm, cursorb_wm, | 
|  | 1477 | plane_sr, cursor_sr); | 
|  | 1478 |  | 
|  | 1479 | I915_WRITE(DSPFW1, | 
|  | 1480 | (plane_sr << DSPFW_SR_SHIFT) | | 
|  | 1481 | (cursorb_wm << DSPFW_CURSORB_SHIFT) | | 
|  | 1482 | (planeb_wm << DSPFW_PLANEB_SHIFT) | | 
| Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 1483 | (planea_wm << DSPFW_PLANEA_SHIFT)); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1484 | I915_WRITE(DSPFW2, | 
| Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1485 | (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) | | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1486 | (cursora_wm << DSPFW_CURSORA_SHIFT)); | 
|  | 1487 | I915_WRITE(DSPFW3, | 
| Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1488 | (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) | | 
|  | 1489 | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)); | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1490 |  | 
|  | 1491 | if (cxsr_enabled) | 
|  | 1492 | intel_set_memory_cxsr(dev_priv, true); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1493 | } | 
|  | 1494 |  | 
| Ville Syrjälä | 3c2777f | 2014-06-26 17:03:06 +0300 | [diff] [blame] | 1495 | static void cherryview_update_wm(struct drm_crtc *crtc) | 
|  | 1496 | { | 
|  | 1497 | struct drm_device *dev = crtc->dev; | 
|  | 1498 | static const int sr_latency_ns = 12000; | 
|  | 1499 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1500 | int planea_wm, planeb_wm, planec_wm; | 
|  | 1501 | int cursora_wm, cursorb_wm, cursorc_wm; | 
|  | 1502 | int plane_sr, cursor_sr; | 
|  | 1503 | int ignore_plane_sr, ignore_cursor_sr; | 
|  | 1504 | unsigned int enabled = 0; | 
|  | 1505 | bool cxsr_enabled; | 
|  | 1506 |  | 
|  | 1507 | vlv_update_drain_latency(crtc); | 
|  | 1508 |  | 
|  | 1509 | if (g4x_compute_wm0(dev, PIPE_A, | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1510 | &valleyview_wm_info, pessimal_latency_ns, | 
|  | 1511 | &valleyview_cursor_wm_info, pessimal_latency_ns, | 
| Ville Syrjälä | 3c2777f | 2014-06-26 17:03:06 +0300 | [diff] [blame] | 1512 | &planea_wm, &cursora_wm)) | 
|  | 1513 | enabled |= 1 << PIPE_A; | 
|  | 1514 |  | 
|  | 1515 | if (g4x_compute_wm0(dev, PIPE_B, | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1516 | &valleyview_wm_info, pessimal_latency_ns, | 
|  | 1517 | &valleyview_cursor_wm_info, pessimal_latency_ns, | 
| Ville Syrjälä | 3c2777f | 2014-06-26 17:03:06 +0300 | [diff] [blame] | 1518 | &planeb_wm, &cursorb_wm)) | 
|  | 1519 | enabled |= 1 << PIPE_B; | 
|  | 1520 |  | 
|  | 1521 | if (g4x_compute_wm0(dev, PIPE_C, | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1522 | &valleyview_wm_info, pessimal_latency_ns, | 
|  | 1523 | &valleyview_cursor_wm_info, pessimal_latency_ns, | 
| Ville Syrjälä | 3c2777f | 2014-06-26 17:03:06 +0300 | [diff] [blame] | 1524 | &planec_wm, &cursorc_wm)) | 
|  | 1525 | enabled |= 1 << PIPE_C; | 
|  | 1526 |  | 
|  | 1527 | if (single_plane_enabled(enabled) && | 
|  | 1528 | g4x_compute_srwm(dev, ffs(enabled) - 1, | 
|  | 1529 | sr_latency_ns, | 
|  | 1530 | &valleyview_wm_info, | 
|  | 1531 | &valleyview_cursor_wm_info, | 
|  | 1532 | &plane_sr, &ignore_cursor_sr) && | 
|  | 1533 | g4x_compute_srwm(dev, ffs(enabled) - 1, | 
|  | 1534 | 2*sr_latency_ns, | 
|  | 1535 | &valleyview_wm_info, | 
|  | 1536 | &valleyview_cursor_wm_info, | 
|  | 1537 | &ignore_plane_sr, &cursor_sr)) { | 
|  | 1538 | cxsr_enabled = true; | 
|  | 1539 | } else { | 
|  | 1540 | cxsr_enabled = false; | 
|  | 1541 | intel_set_memory_cxsr(dev_priv, false); | 
|  | 1542 | plane_sr = cursor_sr = 0; | 
|  | 1543 | } | 
|  | 1544 |  | 
|  | 1545 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, " | 
|  | 1546 | "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, " | 
|  | 1547 | "SR: plane=%d, cursor=%d\n", | 
|  | 1548 | planea_wm, cursora_wm, | 
|  | 1549 | planeb_wm, cursorb_wm, | 
|  | 1550 | planec_wm, cursorc_wm, | 
|  | 1551 | plane_sr, cursor_sr); | 
|  | 1552 |  | 
|  | 1553 | I915_WRITE(DSPFW1, | 
|  | 1554 | (plane_sr << DSPFW_SR_SHIFT) | | 
|  | 1555 | (cursorb_wm << DSPFW_CURSORB_SHIFT) | | 
|  | 1556 | (planeb_wm << DSPFW_PLANEB_SHIFT) | | 
|  | 1557 | (planea_wm << DSPFW_PLANEA_SHIFT)); | 
|  | 1558 | I915_WRITE(DSPFW2, | 
|  | 1559 | (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) | | 
|  | 1560 | (cursora_wm << DSPFW_CURSORA_SHIFT)); | 
|  | 1561 | I915_WRITE(DSPFW3, | 
|  | 1562 | (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) | | 
|  | 1563 | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)); | 
|  | 1564 | I915_WRITE(DSPFW9_CHV, | 
|  | 1565 | (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK | | 
|  | 1566 | DSPFW_CURSORC_MASK)) | | 
|  | 1567 | (planec_wm << DSPFW_PLANEC_SHIFT) | | 
|  | 1568 | (cursorc_wm << DSPFW_CURSORC_SHIFT)); | 
|  | 1569 |  | 
|  | 1570 | if (cxsr_enabled) | 
|  | 1571 | intel_set_memory_cxsr(dev_priv, true); | 
|  | 1572 | } | 
|  | 1573 |  | 
| Gajanan Bhat | 01e184c | 2014-08-07 17:03:30 +0530 | [diff] [blame] | 1574 | static void valleyview_update_sprite_wm(struct drm_plane *plane, | 
|  | 1575 | struct drm_crtc *crtc, | 
|  | 1576 | uint32_t sprite_width, | 
|  | 1577 | uint32_t sprite_height, | 
|  | 1578 | int pixel_size, | 
|  | 1579 | bool enabled, bool scaled) | 
|  | 1580 | { | 
|  | 1581 | struct drm_device *dev = crtc->dev; | 
|  | 1582 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1583 | int pipe = to_intel_plane(plane)->pipe; | 
|  | 1584 | int sprite = to_intel_plane(plane)->plane; | 
|  | 1585 | int drain_latency; | 
|  | 1586 | int plane_prec; | 
|  | 1587 | int sprite_dl; | 
|  | 1588 | int prec_mult; | 
| Rodrigo Vivi | 5e56ba4 | 2014-10-17 08:05:08 -0700 | [diff] [blame^] | 1589 | const int high_precision = IS_CHERRYVIEW(dev) ? | 
|  | 1590 | DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_64; | 
| Gajanan Bhat | 01e184c | 2014-08-07 17:03:30 +0530 | [diff] [blame] | 1591 |  | 
| Rodrigo Vivi | 5e56ba4 | 2014-10-17 08:05:08 -0700 | [diff] [blame^] | 1592 | sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_HIGH(sprite) | | 
| Gajanan Bhat | 01e184c | 2014-08-07 17:03:30 +0530 | [diff] [blame] | 1593 | (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite))); | 
|  | 1594 |  | 
|  | 1595 | if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, | 
|  | 1596 | &drain_latency)) { | 
| Rodrigo Vivi | 5e56ba4 | 2014-10-17 08:05:08 -0700 | [diff] [blame^] | 1597 | plane_prec = (prec_mult == high_precision) ? | 
|  | 1598 | DDL_SPRITE_PRECISION_HIGH(sprite) : | 
|  | 1599 | DDL_SPRITE_PRECISION_LOW(sprite); | 
| Gajanan Bhat | 01e184c | 2014-08-07 17:03:30 +0530 | [diff] [blame] | 1600 | sprite_dl |= plane_prec | | 
|  | 1601 | (drain_latency << DDL_SPRITE_SHIFT(sprite)); | 
|  | 1602 | } | 
|  | 1603 |  | 
|  | 1604 | I915_WRITE(VLV_DDL(pipe), sprite_dl); | 
|  | 1605 | } | 
|  | 1606 |  | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1607 | static void g4x_update_wm(struct drm_crtc *crtc) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1608 | { | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1609 | struct drm_device *dev = crtc->dev; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1610 | static const int sr_latency_ns = 12000; | 
|  | 1611 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1612 | int planea_wm, planeb_wm, cursora_wm, cursorb_wm; | 
|  | 1613 | int plane_sr, cursor_sr; | 
|  | 1614 | unsigned int enabled = 0; | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1615 | bool cxsr_enabled; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1616 |  | 
| Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1617 | if (g4x_compute_wm0(dev, PIPE_A, | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1618 | &g4x_wm_info, pessimal_latency_ns, | 
|  | 1619 | &g4x_cursor_wm_info, pessimal_latency_ns, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1620 | &planea_wm, &cursora_wm)) | 
| Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1621 | enabled |= 1 << PIPE_A; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1622 |  | 
| Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1623 | if (g4x_compute_wm0(dev, PIPE_B, | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1624 | &g4x_wm_info, pessimal_latency_ns, | 
|  | 1625 | &g4x_cursor_wm_info, pessimal_latency_ns, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1626 | &planeb_wm, &cursorb_wm)) | 
| Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1627 | enabled |= 1 << PIPE_B; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1628 |  | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1629 | if (single_plane_enabled(enabled) && | 
|  | 1630 | g4x_compute_srwm(dev, ffs(enabled) - 1, | 
|  | 1631 | sr_latency_ns, | 
|  | 1632 | &g4x_wm_info, | 
|  | 1633 | &g4x_cursor_wm_info, | 
| Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1634 | &plane_sr, &cursor_sr)) { | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1635 | cxsr_enabled = true; | 
| Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1636 | } else { | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1637 | cxsr_enabled = false; | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1638 | intel_set_memory_cxsr(dev_priv, false); | 
| Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1639 | plane_sr = cursor_sr = 0; | 
|  | 1640 | } | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1641 |  | 
| Ville Syrjälä | a504345 | 2014-06-28 02:04:18 +0300 | [diff] [blame] | 1642 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, " | 
|  | 1643 | "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n", | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1644 | planea_wm, cursora_wm, | 
|  | 1645 | planeb_wm, cursorb_wm, | 
|  | 1646 | plane_sr, cursor_sr); | 
|  | 1647 |  | 
|  | 1648 | I915_WRITE(DSPFW1, | 
|  | 1649 | (plane_sr << DSPFW_SR_SHIFT) | | 
|  | 1650 | (cursorb_wm << DSPFW_CURSORB_SHIFT) | | 
|  | 1651 | (planeb_wm << DSPFW_PLANEB_SHIFT) | | 
| Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 1652 | (planea_wm << DSPFW_PLANEA_SHIFT)); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1653 | I915_WRITE(DSPFW2, | 
| Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1654 | (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) | | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1655 | (cursora_wm << DSPFW_CURSORA_SHIFT)); | 
|  | 1656 | /* HPLL off in SR has some issues on G4x... disable it */ | 
|  | 1657 | I915_WRITE(DSPFW3, | 
| Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1658 | (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) | | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1659 | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)); | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1660 |  | 
|  | 1661 | if (cxsr_enabled) | 
|  | 1662 | intel_set_memory_cxsr(dev_priv, true); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1663 | } | 
|  | 1664 |  | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1665 | static void i965_update_wm(struct drm_crtc *unused_crtc) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1666 | { | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1667 | struct drm_device *dev = unused_crtc->dev; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1668 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1669 | struct drm_crtc *crtc; | 
|  | 1670 | int srwm = 1; | 
|  | 1671 | int cursor_sr = 16; | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1672 | bool cxsr_enabled; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1673 |  | 
|  | 1674 | /* Calc sr entries for one plane configs */ | 
|  | 1675 | crtc = single_enabled_crtc(dev); | 
|  | 1676 | if (crtc) { | 
|  | 1677 | /* self-refresh has much higher latency */ | 
|  | 1678 | static const int sr_latency_ns = 12000; | 
| Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1679 | const struct drm_display_mode *adjusted_mode = | 
|  | 1680 | &to_intel_crtc(crtc)->config.adjusted_mode; | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1681 | int clock = adjusted_mode->crtc_clock; | 
| Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1682 | int htotal = adjusted_mode->crtc_htotal; | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 1683 | int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1684 | int pixel_size = crtc->primary->fb->bits_per_pixel / 8; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1685 | unsigned long line_time_us; | 
|  | 1686 | int entries; | 
|  | 1687 |  | 
| Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1688 | line_time_us = max(htotal * 1000 / clock, 1); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1689 |  | 
|  | 1690 | /* Use ns/us then divide to preserve precision */ | 
|  | 1691 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * | 
|  | 1692 | pixel_size * hdisplay; | 
|  | 1693 | entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE); | 
|  | 1694 | srwm = I965_FIFO_SIZE - entries; | 
|  | 1695 | if (srwm < 0) | 
|  | 1696 | srwm = 1; | 
|  | 1697 | srwm &= 0x1ff; | 
|  | 1698 | DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n", | 
|  | 1699 | entries, srwm); | 
|  | 1700 |  | 
|  | 1701 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * | 
| Chris Wilson | 7bb836d | 2014-03-26 12:38:14 +0000 | [diff] [blame] | 1702 | pixel_size * to_intel_crtc(crtc)->cursor_width; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1703 | entries = DIV_ROUND_UP(entries, | 
|  | 1704 | i965_cursor_wm_info.cacheline_size); | 
|  | 1705 | cursor_sr = i965_cursor_wm_info.fifo_size - | 
|  | 1706 | (entries + i965_cursor_wm_info.guard_size); | 
|  | 1707 |  | 
|  | 1708 | if (cursor_sr > i965_cursor_wm_info.max_wm) | 
|  | 1709 | cursor_sr = i965_cursor_wm_info.max_wm; | 
|  | 1710 |  | 
|  | 1711 | DRM_DEBUG_KMS("self-refresh watermark: display plane %d " | 
|  | 1712 | "cursor %d\n", srwm, cursor_sr); | 
|  | 1713 |  | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1714 | cxsr_enabled = true; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1715 | } else { | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1716 | cxsr_enabled = false; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1717 | /* Turn off self refresh if both pipes are enabled */ | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1718 | intel_set_memory_cxsr(dev_priv, false); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1719 | } | 
|  | 1720 |  | 
|  | 1721 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n", | 
|  | 1722 | srwm); | 
|  | 1723 |  | 
|  | 1724 | /* 965 has limitations... */ | 
|  | 1725 | I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | | 
| Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 1726 | (8 << DSPFW_CURSORB_SHIFT) | | 
|  | 1727 | (8 << DSPFW_PLANEB_SHIFT) | | 
|  | 1728 | (8 << DSPFW_PLANEA_SHIFT)); | 
|  | 1729 | I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) | | 
|  | 1730 | (8 << DSPFW_PLANEC_SHIFT_OLD)); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1731 | /* update cursor SR watermark */ | 
|  | 1732 | I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT)); | 
| Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1733 |  | 
|  | 1734 | if (cxsr_enabled) | 
|  | 1735 | intel_set_memory_cxsr(dev_priv, true); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1736 | } | 
|  | 1737 |  | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1738 | static void i9xx_update_wm(struct drm_crtc *unused_crtc) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1739 | { | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1740 | struct drm_device *dev = unused_crtc->dev; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1741 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1742 | const struct intel_watermark_params *wm_info; | 
|  | 1743 | uint32_t fwater_lo; | 
|  | 1744 | uint32_t fwater_hi; | 
|  | 1745 | int cwm, srwm = 1; | 
|  | 1746 | int fifo_size; | 
|  | 1747 | int planea_wm, planeb_wm; | 
|  | 1748 | struct drm_crtc *crtc, *enabled = NULL; | 
|  | 1749 |  | 
|  | 1750 | if (IS_I945GM(dev)) | 
|  | 1751 | wm_info = &i945_wm_info; | 
|  | 1752 | else if (!IS_GEN2(dev)) | 
|  | 1753 | wm_info = &i915_wm_info; | 
|  | 1754 | else | 
| Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1755 | wm_info = &i830_a_wm_info; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1756 |  | 
|  | 1757 | fifo_size = dev_priv->display.get_fifo_size(dev, 0); | 
|  | 1758 | crtc = intel_get_crtc_for_plane(dev, 0); | 
| Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 1759 | if (intel_crtc_active(crtc)) { | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1760 | const struct drm_display_mode *adjusted_mode; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1761 | int cpp = crtc->primary->fb->bits_per_pixel / 8; | 
| Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1762 | if (IS_GEN2(dev)) | 
|  | 1763 | cpp = 4; | 
|  | 1764 |  | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1765 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; | 
|  | 1766 | planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock, | 
| Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1767 | wm_info, fifo_size, cpp, | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1768 | pessimal_latency_ns); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1769 | enabled = crtc; | 
| Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1770 | } else { | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1771 | planea_wm = fifo_size - wm_info->guard_size; | 
| Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1772 | if (planea_wm > (long)wm_info->max_wm) | 
|  | 1773 | planea_wm = wm_info->max_wm; | 
|  | 1774 | } | 
|  | 1775 |  | 
|  | 1776 | if (IS_GEN2(dev)) | 
|  | 1777 | wm_info = &i830_bc_wm_info; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1778 |  | 
|  | 1779 | fifo_size = dev_priv->display.get_fifo_size(dev, 1); | 
|  | 1780 | crtc = intel_get_crtc_for_plane(dev, 1); | 
| Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 1781 | if (intel_crtc_active(crtc)) { | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1782 | const struct drm_display_mode *adjusted_mode; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1783 | int cpp = crtc->primary->fb->bits_per_pixel / 8; | 
| Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1784 | if (IS_GEN2(dev)) | 
|  | 1785 | cpp = 4; | 
|  | 1786 |  | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1787 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; | 
|  | 1788 | planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock, | 
| Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1789 | wm_info, fifo_size, cpp, | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1790 | pessimal_latency_ns); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1791 | if (enabled == NULL) | 
|  | 1792 | enabled = crtc; | 
|  | 1793 | else | 
|  | 1794 | enabled = NULL; | 
| Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1795 | } else { | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1796 | planeb_wm = fifo_size - wm_info->guard_size; | 
| Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1797 | if (planeb_wm > (long)wm_info->max_wm) | 
|  | 1798 | planeb_wm = wm_info->max_wm; | 
|  | 1799 | } | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1800 |  | 
|  | 1801 | DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm); | 
|  | 1802 |  | 
| Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1803 | if (IS_I915GM(dev) && enabled) { | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 1804 | struct drm_i915_gem_object *obj; | 
| Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1805 |  | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 1806 | obj = intel_fb_obj(enabled->primary->fb); | 
| Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1807 |  | 
|  | 1808 | /* self-refresh seems busted with untiled */ | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 1809 | if (obj->tiling_mode == I915_TILING_NONE) | 
| Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1810 | enabled = NULL; | 
|  | 1811 | } | 
|  | 1812 |  | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1813 | /* | 
|  | 1814 | * Overlay gets an aggressive default since video jitter is bad. | 
|  | 1815 | */ | 
|  | 1816 | cwm = 2; | 
|  | 1817 |  | 
|  | 1818 | /* Play safe and disable self-refresh before adjusting watermarks. */ | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1819 | intel_set_memory_cxsr(dev_priv, false); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1820 |  | 
|  | 1821 | /* Calc sr entries for one plane configs */ | 
|  | 1822 | if (HAS_FW_BLC(dev) && enabled) { | 
|  | 1823 | /* self-refresh has much higher latency */ | 
|  | 1824 | static const int sr_latency_ns = 6000; | 
| Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 1825 | const struct drm_display_mode *adjusted_mode = | 
|  | 1826 | &to_intel_crtc(enabled)->config.adjusted_mode; | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1827 | int clock = adjusted_mode->crtc_clock; | 
| Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1828 | int htotal = adjusted_mode->crtc_htotal; | 
| Daniel Vetter | f727b49 | 2013-11-20 15:02:10 +0100 | [diff] [blame] | 1829 | int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 1830 | int pixel_size = enabled->primary->fb->bits_per_pixel / 8; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1831 | unsigned long line_time_us; | 
|  | 1832 | int entries; | 
|  | 1833 |  | 
| Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1834 | line_time_us = max(htotal * 1000 / clock, 1); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1835 |  | 
|  | 1836 | /* Use ns/us then divide to preserve precision */ | 
|  | 1837 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * | 
|  | 1838 | pixel_size * hdisplay; | 
|  | 1839 | entries = DIV_ROUND_UP(entries, wm_info->cacheline_size); | 
|  | 1840 | DRM_DEBUG_KMS("self-refresh entries: %d\n", entries); | 
|  | 1841 | srwm = wm_info->fifo_size - entries; | 
|  | 1842 | if (srwm < 0) | 
|  | 1843 | srwm = 1; | 
|  | 1844 |  | 
|  | 1845 | if (IS_I945G(dev) || IS_I945GM(dev)) | 
|  | 1846 | I915_WRITE(FW_BLC_SELF, | 
|  | 1847 | FW_BLC_SELF_FIFO_MASK | (srwm & 0xff)); | 
|  | 1848 | else if (IS_I915GM(dev)) | 
|  | 1849 | I915_WRITE(FW_BLC_SELF, srwm & 0x3f); | 
|  | 1850 | } | 
|  | 1851 |  | 
|  | 1852 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n", | 
|  | 1853 | planea_wm, planeb_wm, cwm, srwm); | 
|  | 1854 |  | 
|  | 1855 | fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f); | 
|  | 1856 | fwater_hi = (cwm & 0x1f); | 
|  | 1857 |  | 
|  | 1858 | /* Set request length to 8 cachelines per fetch */ | 
|  | 1859 | fwater_lo = fwater_lo | (1 << 24) | (1 << 8); | 
|  | 1860 | fwater_hi = fwater_hi | (1 << 8); | 
|  | 1861 |  | 
|  | 1862 | I915_WRITE(FW_BLC, fwater_lo); | 
|  | 1863 | I915_WRITE(FW_BLC2, fwater_hi); | 
|  | 1864 |  | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1865 | if (enabled) | 
|  | 1866 | intel_set_memory_cxsr(dev_priv, true); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1867 | } | 
|  | 1868 |  | 
| Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 1869 | static void i845_update_wm(struct drm_crtc *unused_crtc) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1870 | { | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1871 | struct drm_device *dev = unused_crtc->dev; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1872 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1873 | struct drm_crtc *crtc; | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1874 | const struct drm_display_mode *adjusted_mode; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1875 | uint32_t fwater_lo; | 
|  | 1876 | int planea_wm; | 
|  | 1877 |  | 
|  | 1878 | crtc = single_enabled_crtc(dev); | 
|  | 1879 | if (crtc == NULL) | 
|  | 1880 | return; | 
|  | 1881 |  | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1882 | adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode; | 
|  | 1883 | planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock, | 
| Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 1884 | &i845_wm_info, | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1885 | dev_priv->display.get_fifo_size(dev, 0), | 
| Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1886 | 4, pessimal_latency_ns); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1887 | fwater_lo = I915_READ(FW_BLC) & ~0xfff; | 
|  | 1888 | fwater_lo |= (3<<8) | planea_wm; | 
|  | 1889 |  | 
|  | 1890 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm); | 
|  | 1891 |  | 
|  | 1892 | I915_WRITE(FW_BLC, fwater_lo); | 
|  | 1893 | } | 
|  | 1894 |  | 
| Ville Syrjälä | 3658729 | 2013-07-05 11:57:16 +0300 | [diff] [blame] | 1895 | static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev, | 
|  | 1896 | struct drm_crtc *crtc) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1897 | { | 
|  | 1898 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 1899 | uint32_t pixel_rate; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1900 |  | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1901 | pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1902 |  | 
|  | 1903 | /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to | 
|  | 1904 | * adjust the pixel_rate here. */ | 
|  | 1905 |  | 
| Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 1906 | if (intel_crtc->config.pch_pfit.enabled) { | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1907 | uint64_t pipe_w, pipe_h, pfit_w, pfit_h; | 
| Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 1908 | uint32_t pfit_size = intel_crtc->config.pch_pfit.size; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1909 |  | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 1910 | pipe_w = intel_crtc->config.pipe_src_w; | 
|  | 1911 | pipe_h = intel_crtc->config.pipe_src_h; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1912 | pfit_w = (pfit_size >> 16) & 0xFFFF; | 
|  | 1913 | pfit_h = pfit_size & 0xFFFF; | 
|  | 1914 | if (pipe_w < pfit_w) | 
|  | 1915 | pipe_w = pfit_w; | 
|  | 1916 | if (pipe_h < pfit_h) | 
|  | 1917 | pipe_h = pfit_h; | 
|  | 1918 |  | 
|  | 1919 | pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h, | 
|  | 1920 | pfit_w * pfit_h); | 
|  | 1921 | } | 
|  | 1922 |  | 
|  | 1923 | return pixel_rate; | 
|  | 1924 | } | 
|  | 1925 |  | 
| Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1926 | /* latency must be in 0.1us units. */ | 
| Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1927 | static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel, | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1928 | uint32_t latency) | 
|  | 1929 | { | 
|  | 1930 | uint64_t ret; | 
|  | 1931 |  | 
| Ville Syrjälä | 3312ba6 | 2013-08-01 16:18:53 +0300 | [diff] [blame] | 1932 | if (WARN(latency == 0, "Latency value missing\n")) | 
|  | 1933 | return UINT_MAX; | 
|  | 1934 |  | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1935 | ret = (uint64_t) pixel_rate * bytes_per_pixel * latency; | 
|  | 1936 | ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2; | 
|  | 1937 |  | 
|  | 1938 | return ret; | 
|  | 1939 | } | 
|  | 1940 |  | 
| Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1941 | /* latency must be in 0.1us units. */ | 
| Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1942 | static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal, | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1943 | uint32_t horiz_pixels, uint8_t bytes_per_pixel, | 
|  | 1944 | uint32_t latency) | 
|  | 1945 | { | 
|  | 1946 | uint32_t ret; | 
|  | 1947 |  | 
| Ville Syrjälä | 3312ba6 | 2013-08-01 16:18:53 +0300 | [diff] [blame] | 1948 | if (WARN(latency == 0, "Latency value missing\n")) | 
|  | 1949 | return UINT_MAX; | 
|  | 1950 |  | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1951 | ret = (latency * pixel_rate) / (pipe_htotal * 10000); | 
|  | 1952 | ret = (ret + 1) * horiz_pixels * bytes_per_pixel; | 
|  | 1953 | ret = DIV_ROUND_UP(ret, 64) + 2; | 
|  | 1954 | return ret; | 
|  | 1955 | } | 
|  | 1956 |  | 
| Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1957 | static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels, | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1958 | uint8_t bytes_per_pixel) | 
|  | 1959 | { | 
|  | 1960 | return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2; | 
|  | 1961 | } | 
|  | 1962 |  | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1963 | struct ilk_pipe_wm_parameters { | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1964 | bool active; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1965 | uint32_t pipe_htotal; | 
|  | 1966 | uint32_t pixel_rate; | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1967 | struct intel_plane_wm_parameters pri; | 
|  | 1968 | struct intel_plane_wm_parameters spr; | 
|  | 1969 | struct intel_plane_wm_parameters cur; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1970 | }; | 
|  | 1971 |  | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1972 | struct ilk_wm_maximums { | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1973 | uint16_t pri; | 
|  | 1974 | uint16_t spr; | 
|  | 1975 | uint16_t cur; | 
|  | 1976 | uint16_t fbc; | 
|  | 1977 | }; | 
|  | 1978 |  | 
| Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1979 | /* used in computing the new watermarks state */ | 
|  | 1980 | struct intel_wm_config { | 
|  | 1981 | unsigned int num_pipes_active; | 
|  | 1982 | bool sprites_enabled; | 
|  | 1983 | bool sprites_scaled; | 
| Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1984 | }; | 
|  | 1985 |  | 
| Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1986 | /* | 
|  | 1987 | * For both WM_PIPE and WM_LP. | 
|  | 1988 | * mem_value must be in 0.1us units. | 
|  | 1989 | */ | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1990 | static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params, | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1991 | uint32_t mem_value, | 
|  | 1992 | bool is_lp) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1993 | { | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1994 | uint32_t method1, method2; | 
|  | 1995 |  | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 1996 | if (!params->active || !params->pri.enabled) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1997 | return 0; | 
|  | 1998 |  | 
| Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1999 | method1 = ilk_wm_method1(params->pixel_rate, | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 2000 | params->pri.bytes_per_pixel, | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2001 | mem_value); | 
|  | 2002 |  | 
|  | 2003 | if (!is_lp) | 
|  | 2004 | return method1; | 
|  | 2005 |  | 
| Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 2006 | method2 = ilk_wm_method2(params->pixel_rate, | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2007 | params->pipe_htotal, | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 2008 | params->pri.horiz_pixels, | 
|  | 2009 | params->pri.bytes_per_pixel, | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2010 | mem_value); | 
|  | 2011 |  | 
|  | 2012 | return min(method1, method2); | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2013 | } | 
|  | 2014 |  | 
| Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 2015 | /* | 
|  | 2016 | * For both WM_PIPE and WM_LP. | 
|  | 2017 | * mem_value must be in 0.1us units. | 
|  | 2018 | */ | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2019 | static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params, | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2020 | uint32_t mem_value) | 
|  | 2021 | { | 
|  | 2022 | uint32_t method1, method2; | 
|  | 2023 |  | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 2024 | if (!params->active || !params->spr.enabled) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2025 | return 0; | 
|  | 2026 |  | 
| Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 2027 | method1 = ilk_wm_method1(params->pixel_rate, | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 2028 | params->spr.bytes_per_pixel, | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2029 | mem_value); | 
| Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 2030 | method2 = ilk_wm_method2(params->pixel_rate, | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2031 | params->pipe_htotal, | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 2032 | params->spr.horiz_pixels, | 
|  | 2033 | params->spr.bytes_per_pixel, | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2034 | mem_value); | 
|  | 2035 | return min(method1, method2); | 
|  | 2036 | } | 
|  | 2037 |  | 
| Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 2038 | /* | 
|  | 2039 | * For both WM_PIPE and WM_LP. | 
|  | 2040 | * mem_value must be in 0.1us units. | 
|  | 2041 | */ | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2042 | static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params, | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2043 | uint32_t mem_value) | 
|  | 2044 | { | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 2045 | if (!params->active || !params->cur.enabled) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2046 | return 0; | 
|  | 2047 |  | 
| Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 2048 | return ilk_wm_method2(params->pixel_rate, | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2049 | params->pipe_htotal, | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 2050 | params->cur.horiz_pixels, | 
|  | 2051 | params->cur.bytes_per_pixel, | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2052 | mem_value); | 
|  | 2053 | } | 
|  | 2054 |  | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2055 | /* Only for WM_LP. */ | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2056 | static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params, | 
| Ville Syrjälä | 1fda988 | 2013-07-05 11:57:19 +0300 | [diff] [blame] | 2057 | uint32_t pri_val) | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2058 | { | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 2059 | if (!params->active || !params->pri.enabled) | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2060 | return 0; | 
|  | 2061 |  | 
| Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 2062 | return ilk_wm_fbc(pri_val, | 
| Ville Syrjälä | c35426d | 2013-08-07 13:29:50 +0300 | [diff] [blame] | 2063 | params->pri.horiz_pixels, | 
|  | 2064 | params->pri.bytes_per_pixel); | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2065 | } | 
|  | 2066 |  | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2067 | static unsigned int ilk_display_fifo_size(const struct drm_device *dev) | 
|  | 2068 | { | 
| Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 2069 | if (INTEL_INFO(dev)->gen >= 8) | 
|  | 2070 | return 3072; | 
|  | 2071 | else if (INTEL_INFO(dev)->gen >= 7) | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2072 | return 768; | 
|  | 2073 | else | 
|  | 2074 | return 512; | 
|  | 2075 | } | 
|  | 2076 |  | 
| Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2077 | static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev, | 
|  | 2078 | int level, bool is_sprite) | 
|  | 2079 | { | 
|  | 2080 | if (INTEL_INFO(dev)->gen >= 8) | 
|  | 2081 | /* BDW primary/sprite plane watermarks */ | 
|  | 2082 | return level == 0 ? 255 : 2047; | 
|  | 2083 | else if (INTEL_INFO(dev)->gen >= 7) | 
|  | 2084 | /* IVB/HSW primary/sprite plane watermarks */ | 
|  | 2085 | return level == 0 ? 127 : 1023; | 
|  | 2086 | else if (!is_sprite) | 
|  | 2087 | /* ILK/SNB primary plane watermarks */ | 
|  | 2088 | return level == 0 ? 127 : 511; | 
|  | 2089 | else | 
|  | 2090 | /* ILK/SNB sprite plane watermarks */ | 
|  | 2091 | return level == 0 ? 63 : 255; | 
|  | 2092 | } | 
|  | 2093 |  | 
|  | 2094 | static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev, | 
|  | 2095 | int level) | 
|  | 2096 | { | 
|  | 2097 | if (INTEL_INFO(dev)->gen >= 7) | 
|  | 2098 | return level == 0 ? 63 : 255; | 
|  | 2099 | else | 
|  | 2100 | return level == 0 ? 31 : 63; | 
|  | 2101 | } | 
|  | 2102 |  | 
|  | 2103 | static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev) | 
|  | 2104 | { | 
|  | 2105 | if (INTEL_INFO(dev)->gen >= 8) | 
|  | 2106 | return 31; | 
|  | 2107 | else | 
|  | 2108 | return 15; | 
|  | 2109 | } | 
|  | 2110 |  | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2111 | /* Calculate the maximum primary/sprite plane watermark */ | 
|  | 2112 | static unsigned int ilk_plane_wm_max(const struct drm_device *dev, | 
|  | 2113 | int level, | 
| Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2114 | const struct intel_wm_config *config, | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2115 | enum intel_ddb_partitioning ddb_partitioning, | 
|  | 2116 | bool is_sprite) | 
|  | 2117 | { | 
|  | 2118 | unsigned int fifo_size = ilk_display_fifo_size(dev); | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2119 |  | 
|  | 2120 | /* if sprites aren't enabled, sprites get nothing */ | 
| Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2121 | if (is_sprite && !config->sprites_enabled) | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2122 | return 0; | 
|  | 2123 |  | 
|  | 2124 | /* HSW allows LP1+ watermarks even with multiple pipes */ | 
| Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2125 | if (level == 0 || config->num_pipes_active > 1) { | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2126 | fifo_size /= INTEL_INFO(dev)->num_pipes; | 
|  | 2127 |  | 
|  | 2128 | /* | 
|  | 2129 | * For some reason the non self refresh | 
|  | 2130 | * FIFO size is only half of the self | 
|  | 2131 | * refresh FIFO size on ILK/SNB. | 
|  | 2132 | */ | 
|  | 2133 | if (INTEL_INFO(dev)->gen <= 6) | 
|  | 2134 | fifo_size /= 2; | 
|  | 2135 | } | 
|  | 2136 |  | 
| Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2137 | if (config->sprites_enabled) { | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2138 | /* level 0 is always calculated with 1:1 split */ | 
|  | 2139 | if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) { | 
|  | 2140 | if (is_sprite) | 
|  | 2141 | fifo_size *= 5; | 
|  | 2142 | fifo_size /= 6; | 
|  | 2143 | } else { | 
|  | 2144 | fifo_size /= 2; | 
|  | 2145 | } | 
|  | 2146 | } | 
|  | 2147 |  | 
|  | 2148 | /* clamp to max that the registers can hold */ | 
| Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2149 | return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite)); | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2150 | } | 
|  | 2151 |  | 
|  | 2152 | /* Calculate the maximum cursor plane watermark */ | 
|  | 2153 | static unsigned int ilk_cursor_wm_max(const struct drm_device *dev, | 
| Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2154 | int level, | 
|  | 2155 | const struct intel_wm_config *config) | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2156 | { | 
|  | 2157 | /* HSW LP1+ watermarks w/ multiple pipes */ | 
| Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2158 | if (level > 0 && config->num_pipes_active > 1) | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2159 | return 64; | 
|  | 2160 |  | 
|  | 2161 | /* otherwise just report max that registers can hold */ | 
| Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2162 | return ilk_cursor_wm_reg_max(dev, level); | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2163 | } | 
|  | 2164 |  | 
| Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 2165 | static void ilk_compute_wm_maximums(const struct drm_device *dev, | 
| Ville Syrjälä | 34982fe | 2013-10-09 19:18:09 +0300 | [diff] [blame] | 2166 | int level, | 
|  | 2167 | const struct intel_wm_config *config, | 
|  | 2168 | enum intel_ddb_partitioning ddb_partitioning, | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2169 | struct ilk_wm_maximums *max) | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2170 | { | 
| Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 2171 | max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false); | 
|  | 2172 | max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true); | 
|  | 2173 | max->cur = ilk_cursor_wm_max(dev, level, config); | 
| Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 2174 | max->fbc = ilk_fbc_wm_reg_max(dev); | 
| Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 2175 | } | 
|  | 2176 |  | 
| Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2177 | static void ilk_compute_wm_reg_maximums(struct drm_device *dev, | 
|  | 2178 | int level, | 
|  | 2179 | struct ilk_wm_maximums *max) | 
|  | 2180 | { | 
|  | 2181 | max->pri = ilk_plane_wm_reg_max(dev, level, false); | 
|  | 2182 | max->spr = ilk_plane_wm_reg_max(dev, level, true); | 
|  | 2183 | max->cur = ilk_cursor_wm_reg_max(dev, level); | 
|  | 2184 | max->fbc = ilk_fbc_wm_reg_max(dev); | 
|  | 2185 | } | 
|  | 2186 |  | 
| Ville Syrjälä | d939565 | 2013-10-09 19:18:10 +0300 | [diff] [blame] | 2187 | static bool ilk_validate_wm_level(int level, | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2188 | const struct ilk_wm_maximums *max, | 
| Ville Syrjälä | d939565 | 2013-10-09 19:18:10 +0300 | [diff] [blame] | 2189 | struct intel_wm_level *result) | 
| Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 2190 | { | 
|  | 2191 | bool ret; | 
|  | 2192 |  | 
|  | 2193 | /* already determined to be invalid? */ | 
|  | 2194 | if (!result->enable) | 
|  | 2195 | return false; | 
|  | 2196 |  | 
|  | 2197 | result->enable = result->pri_val <= max->pri && | 
|  | 2198 | result->spr_val <= max->spr && | 
|  | 2199 | result->cur_val <= max->cur; | 
|  | 2200 |  | 
|  | 2201 | ret = result->enable; | 
|  | 2202 |  | 
|  | 2203 | /* | 
|  | 2204 | * HACK until we can pre-compute everything, | 
|  | 2205 | * and thus fail gracefully if LP0 watermarks | 
|  | 2206 | * are exceeded... | 
|  | 2207 | */ | 
|  | 2208 | if (level == 0 && !result->enable) { | 
|  | 2209 | if (result->pri_val > max->pri) | 
|  | 2210 | DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n", | 
|  | 2211 | level, result->pri_val, max->pri); | 
|  | 2212 | if (result->spr_val > max->spr) | 
|  | 2213 | DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n", | 
|  | 2214 | level, result->spr_val, max->spr); | 
|  | 2215 | if (result->cur_val > max->cur) | 
|  | 2216 | DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n", | 
|  | 2217 | level, result->cur_val, max->cur); | 
|  | 2218 |  | 
|  | 2219 | result->pri_val = min_t(uint32_t, result->pri_val, max->pri); | 
|  | 2220 | result->spr_val = min_t(uint32_t, result->spr_val, max->spr); | 
|  | 2221 | result->cur_val = min_t(uint32_t, result->cur_val, max->cur); | 
|  | 2222 | result->enable = true; | 
|  | 2223 | } | 
|  | 2224 |  | 
| Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 2225 | return ret; | 
|  | 2226 | } | 
|  | 2227 |  | 
| Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 2228 | static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv, | 
| Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2229 | int level, | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2230 | const struct ilk_pipe_wm_parameters *p, | 
| Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 2231 | struct intel_wm_level *result) | 
| Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 2232 | { | 
|  | 2233 | uint16_t pri_latency = dev_priv->wm.pri_latency[level]; | 
|  | 2234 | uint16_t spr_latency = dev_priv->wm.spr_latency[level]; | 
|  | 2235 | uint16_t cur_latency = dev_priv->wm.cur_latency[level]; | 
|  | 2236 |  | 
|  | 2237 | /* WM1+ latency values stored in 0.5us units */ | 
|  | 2238 | if (level > 0) { | 
|  | 2239 | pri_latency *= 5; | 
|  | 2240 | spr_latency *= 5; | 
|  | 2241 | cur_latency *= 5; | 
|  | 2242 | } | 
|  | 2243 |  | 
|  | 2244 | result->pri_val = ilk_compute_pri_wm(p, pri_latency, level); | 
|  | 2245 | result->spr_val = ilk_compute_spr_wm(p, spr_latency); | 
|  | 2246 | result->cur_val = ilk_compute_cur_wm(p, cur_latency); | 
|  | 2247 | result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val); | 
|  | 2248 | result->enable = true; | 
|  | 2249 | } | 
|  | 2250 |  | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2251 | static uint32_t | 
|  | 2252 | hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc) | 
| Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2253 | { | 
|  | 2254 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2255 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2256 | struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; | 
| Paulo Zanoni | 85a02de | 2013-05-03 17:23:43 -0300 | [diff] [blame] | 2257 | u32 linetime, ips_linetime; | 
| Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2258 |  | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2259 | if (!intel_crtc_active(crtc)) | 
|  | 2260 | return 0; | 
| Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2261 |  | 
| Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2262 | /* The WM are computed with base on how long it takes to fill a single | 
|  | 2263 | * row at the given clock rate, multiplied by 8. | 
|  | 2264 | * */ | 
| Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 2265 | linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8, | 
|  | 2266 | mode->crtc_clock); | 
|  | 2267 | ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8, | 
| Paulo Zanoni | 85a02de | 2013-05-03 17:23:43 -0300 | [diff] [blame] | 2268 | intel_ddi_get_cdclk_freq(dev_priv)); | 
| Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2269 |  | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2270 | return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) | | 
|  | 2271 | PIPE_WM_LINETIME_TIME(linetime); | 
| Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2272 | } | 
|  | 2273 |  | 
| Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2274 | static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5]) | 
|  | 2275 | { | 
|  | 2276 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2277 |  | 
| Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2278 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { | 
| Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2279 | uint64_t sskpd = I915_READ64(MCH_SSKPD); | 
|  | 2280 |  | 
|  | 2281 | wm[0] = (sskpd >> 56) & 0xFF; | 
|  | 2282 | if (wm[0] == 0) | 
|  | 2283 | wm[0] = sskpd & 0xF; | 
| Ville Syrjälä | e5d5019 | 2013-07-05 11:57:22 +0300 | [diff] [blame] | 2284 | wm[1] = (sskpd >> 4) & 0xFF; | 
|  | 2285 | wm[2] = (sskpd >> 12) & 0xFF; | 
|  | 2286 | wm[3] = (sskpd >> 20) & 0x1FF; | 
|  | 2287 | wm[4] = (sskpd >> 32) & 0x1FF; | 
| Ville Syrjälä | 63cf9a1 | 2013-07-05 11:57:23 +0300 | [diff] [blame] | 2288 | } else if (INTEL_INFO(dev)->gen >= 6) { | 
|  | 2289 | uint32_t sskpd = I915_READ(MCH_SSKPD); | 
|  | 2290 |  | 
|  | 2291 | wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK; | 
|  | 2292 | wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK; | 
|  | 2293 | wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK; | 
|  | 2294 | wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK; | 
| Ville Syrjälä | 3a88d0a | 2013-08-01 16:18:49 +0300 | [diff] [blame] | 2295 | } else if (INTEL_INFO(dev)->gen >= 5) { | 
|  | 2296 | uint32_t mltr = I915_READ(MLTR_ILK); | 
|  | 2297 |  | 
|  | 2298 | /* ILK primary LP0 latency is 700 ns */ | 
|  | 2299 | wm[0] = 7; | 
|  | 2300 | wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK; | 
|  | 2301 | wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK; | 
| Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2302 | } | 
|  | 2303 | } | 
|  | 2304 |  | 
| Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2305 | static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5]) | 
|  | 2306 | { | 
|  | 2307 | /* ILK sprite LP0 latency is 1300 ns */ | 
|  | 2308 | if (INTEL_INFO(dev)->gen == 5) | 
|  | 2309 | wm[0] = 13; | 
|  | 2310 | } | 
|  | 2311 |  | 
|  | 2312 | static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5]) | 
|  | 2313 | { | 
|  | 2314 | /* ILK cursor LP0 latency is 1300 ns */ | 
|  | 2315 | if (INTEL_INFO(dev)->gen == 5) | 
|  | 2316 | wm[0] = 13; | 
|  | 2317 |  | 
|  | 2318 | /* WaDoubleCursorLP3Latency:ivb */ | 
|  | 2319 | if (IS_IVYBRIDGE(dev)) | 
|  | 2320 | wm[3] *= 2; | 
|  | 2321 | } | 
|  | 2322 |  | 
| Damien Lespiau | 546c81f | 2014-05-13 15:30:26 +0100 | [diff] [blame] | 2323 | int ilk_wm_max_level(const struct drm_device *dev) | 
| Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2324 | { | 
|  | 2325 | /* how many WM levels are we expecting */ | 
| Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2326 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2327 | return 4; | 
|  | 2328 | else if (INTEL_INFO(dev)->gen >= 6) | 
|  | 2329 | return 3; | 
|  | 2330 | else | 
|  | 2331 | return 2; | 
|  | 2332 | } | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 2333 |  | 
| Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2334 | static void intel_print_wm_latency(struct drm_device *dev, | 
|  | 2335 | const char *name, | 
|  | 2336 | const uint16_t wm[5]) | 
|  | 2337 | { | 
| Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2338 | int level, max_level = ilk_wm_max_level(dev); | 
| Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2339 |  | 
|  | 2340 | for (level = 0; level <= max_level; level++) { | 
|  | 2341 | unsigned int latency = wm[level]; | 
|  | 2342 |  | 
|  | 2343 | if (latency == 0) { | 
|  | 2344 | DRM_ERROR("%s WM%d latency not provided\n", | 
|  | 2345 | name, level); | 
|  | 2346 | continue; | 
|  | 2347 | } | 
|  | 2348 |  | 
|  | 2349 | /* WM1+ latency values in 0.5us units */ | 
|  | 2350 | if (level > 0) | 
|  | 2351 | latency *= 5; | 
|  | 2352 |  | 
|  | 2353 | DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n", | 
|  | 2354 | name, level, wm[level], | 
|  | 2355 | latency / 10, latency % 10); | 
|  | 2356 | } | 
|  | 2357 | } | 
|  | 2358 |  | 
| Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2359 | static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv, | 
|  | 2360 | uint16_t wm[5], uint16_t min) | 
|  | 2361 | { | 
|  | 2362 | int level, max_level = ilk_wm_max_level(dev_priv->dev); | 
|  | 2363 |  | 
|  | 2364 | if (wm[0] >= min) | 
|  | 2365 | return false; | 
|  | 2366 |  | 
|  | 2367 | wm[0] = max(wm[0], min); | 
|  | 2368 | for (level = 1; level <= max_level; level++) | 
|  | 2369 | wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5)); | 
|  | 2370 |  | 
|  | 2371 | return true; | 
|  | 2372 | } | 
|  | 2373 |  | 
|  | 2374 | static void snb_wm_latency_quirk(struct drm_device *dev) | 
|  | 2375 | { | 
|  | 2376 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2377 | bool changed; | 
|  | 2378 |  | 
|  | 2379 | /* | 
|  | 2380 | * The BIOS provided WM memory latency values are often | 
|  | 2381 | * inadequate for high resolution displays. Adjust them. | 
|  | 2382 | */ | 
|  | 2383 | changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) | | 
|  | 2384 | ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) | | 
|  | 2385 | ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12); | 
|  | 2386 |  | 
|  | 2387 | if (!changed) | 
|  | 2388 | return; | 
|  | 2389 |  | 
|  | 2390 | DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n"); | 
|  | 2391 | intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency); | 
|  | 2392 | intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency); | 
|  | 2393 | intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency); | 
|  | 2394 | } | 
|  | 2395 |  | 
| Damien Lespiau | fa50ad6 | 2014-03-17 18:01:16 +0000 | [diff] [blame] | 2396 | static void ilk_setup_wm_latency(struct drm_device *dev) | 
| Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2397 | { | 
|  | 2398 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2399 |  | 
|  | 2400 | intel_read_wm_latency(dev, dev_priv->wm.pri_latency); | 
|  | 2401 |  | 
|  | 2402 | memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency, | 
|  | 2403 | sizeof(dev_priv->wm.pri_latency)); | 
|  | 2404 | memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency, | 
|  | 2405 | sizeof(dev_priv->wm.pri_latency)); | 
|  | 2406 |  | 
|  | 2407 | intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency); | 
|  | 2408 | intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency); | 
| Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2409 |  | 
|  | 2410 | intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency); | 
|  | 2411 | intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency); | 
|  | 2412 | intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency); | 
| Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2413 |  | 
|  | 2414 | if (IS_GEN6(dev)) | 
|  | 2415 | snb_wm_latency_quirk(dev); | 
| Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2416 | } | 
|  | 2417 |  | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2418 | static void ilk_compute_wm_parameters(struct drm_crtc *crtc, | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2419 | struct ilk_pipe_wm_parameters *p) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2420 | { | 
| Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2421 | struct drm_device *dev = crtc->dev; | 
|  | 2422 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 2423 | enum pipe pipe = intel_crtc->pipe; | 
| Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2424 | struct drm_plane *plane; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2425 |  | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2426 | if (!intel_crtc_active(crtc)) | 
|  | 2427 | return; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2428 |  | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2429 | p->active = true; | 
|  | 2430 | p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal; | 
|  | 2431 | p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc); | 
|  | 2432 | p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8; | 
|  | 2433 | p->cur.bytes_per_pixel = 4; | 
|  | 2434 | p->pri.horiz_pixels = intel_crtc->config.pipe_src_w; | 
|  | 2435 | p->cur.horiz_pixels = intel_crtc->cursor_width; | 
|  | 2436 | /* TODO: for now, assume primary and cursor planes are always enabled. */ | 
|  | 2437 | p->pri.enabled = true; | 
|  | 2438 | p->cur.enabled = true; | 
| Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2439 |  | 
| Matt Roper | af2b653 | 2014-04-01 15:22:32 -0700 | [diff] [blame] | 2440 | drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) { | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2441 | struct intel_plane *intel_plane = to_intel_plane(plane); | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2442 |  | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2443 | if (intel_plane->pipe == pipe) { | 
| Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2444 | p->spr = intel_plane->wm; | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2445 | break; | 
|  | 2446 | } | 
|  | 2447 | } | 
|  | 2448 | } | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2449 |  | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2450 | static void ilk_compute_wm_config(struct drm_device *dev, | 
|  | 2451 | struct intel_wm_config *config) | 
|  | 2452 | { | 
|  | 2453 | struct intel_crtc *intel_crtc; | 
|  | 2454 |  | 
|  | 2455 | /* Compute the currently _active_ config */ | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 2456 | for_each_intel_crtc(dev, intel_crtc) { | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2457 | const struct intel_pipe_wm *wm = &intel_crtc->wm.active; | 
|  | 2458 |  | 
|  | 2459 | if (!wm->pipe_enabled) | 
|  | 2460 | continue; | 
|  | 2461 |  | 
|  | 2462 | config->sprites_enabled |= wm->sprites_enabled; | 
|  | 2463 | config->sprites_scaled |= wm->sprites_scaled; | 
|  | 2464 | config->num_pipes_active++; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2465 | } | 
|  | 2466 | } | 
|  | 2467 |  | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2468 | /* Compute new watermarks for the pipe */ | 
|  | 2469 | static bool intel_compute_pipe_wm(struct drm_crtc *crtc, | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2470 | const struct ilk_pipe_wm_parameters *params, | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2471 | struct intel_pipe_wm *pipe_wm) | 
|  | 2472 | { | 
|  | 2473 | struct drm_device *dev = crtc->dev; | 
| Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 2474 | const struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2475 | int level, max_level = ilk_wm_max_level(dev); | 
|  | 2476 | /* LP0 watermark maximums depend on this pipe alone */ | 
|  | 2477 | struct intel_wm_config config = { | 
|  | 2478 | .num_pipes_active = 1, | 
|  | 2479 | .sprites_enabled = params->spr.enabled, | 
|  | 2480 | .sprites_scaled = params->spr.scaled, | 
|  | 2481 | }; | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2482 | struct ilk_wm_maximums max; | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2483 |  | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2484 | pipe_wm->pipe_enabled = params->active; | 
|  | 2485 | pipe_wm->sprites_enabled = params->spr.enabled; | 
|  | 2486 | pipe_wm->sprites_scaled = params->spr.scaled; | 
|  | 2487 |  | 
| Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 2488 | /* ILK/SNB: LP2+ watermarks only w/o sprites */ | 
|  | 2489 | if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled) | 
|  | 2490 | max_level = 1; | 
|  | 2491 |  | 
|  | 2492 | /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */ | 
|  | 2493 | if (params->spr.scaled) | 
|  | 2494 | max_level = 0; | 
|  | 2495 |  | 
| Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2496 | ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]); | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2497 |  | 
| Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2498 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Ville Syrjälä | ce0e071 | 2013-12-05 15:51:36 +0200 | [diff] [blame] | 2499 | pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc); | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2500 |  | 
| Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2501 | /* LP0 watermarks always use 1/2 DDB partitioning */ | 
|  | 2502 | ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max); | 
|  | 2503 |  | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2504 | /* At least LP0 must be valid */ | 
| Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2505 | if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) | 
|  | 2506 | return false; | 
|  | 2507 |  | 
|  | 2508 | ilk_compute_wm_reg_maximums(dev, 1, &max); | 
|  | 2509 |  | 
|  | 2510 | for (level = 1; level <= max_level; level++) { | 
|  | 2511 | struct intel_wm_level wm = {}; | 
|  | 2512 |  | 
|  | 2513 | ilk_compute_wm_level(dev_priv, level, params, &wm); | 
|  | 2514 |  | 
|  | 2515 | /* | 
|  | 2516 | * Disable any watermark level that exceeds the | 
|  | 2517 | * register maximums since such watermarks are | 
|  | 2518 | * always invalid. | 
|  | 2519 | */ | 
|  | 2520 | if (!ilk_validate_wm_level(level, &max, &wm)) | 
|  | 2521 | break; | 
|  | 2522 |  | 
|  | 2523 | pipe_wm->wm[level] = wm; | 
|  | 2524 | } | 
|  | 2525 |  | 
|  | 2526 | return true; | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2527 | } | 
|  | 2528 |  | 
|  | 2529 | /* | 
|  | 2530 | * Merge the watermarks from all active pipes for a specific level. | 
|  | 2531 | */ | 
|  | 2532 | static void ilk_merge_wm_level(struct drm_device *dev, | 
|  | 2533 | int level, | 
|  | 2534 | struct intel_wm_level *ret_wm) | 
|  | 2535 | { | 
|  | 2536 | const struct intel_crtc *intel_crtc; | 
|  | 2537 |  | 
| Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2538 | ret_wm->enable = true; | 
|  | 2539 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 2540 | for_each_intel_crtc(dev, intel_crtc) { | 
| Ville Syrjälä | fe392ef | 2014-03-07 18:32:10 +0200 | [diff] [blame] | 2541 | const struct intel_pipe_wm *active = &intel_crtc->wm.active; | 
|  | 2542 | const struct intel_wm_level *wm = &active->wm[level]; | 
|  | 2543 |  | 
|  | 2544 | if (!active->pipe_enabled) | 
|  | 2545 | continue; | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2546 |  | 
| Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2547 | /* | 
|  | 2548 | * The watermark values may have been used in the past, | 
|  | 2549 | * so we must maintain them in the registers for some | 
|  | 2550 | * time even if the level is now disabled. | 
|  | 2551 | */ | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2552 | if (!wm->enable) | 
| Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2553 | ret_wm->enable = false; | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2554 |  | 
|  | 2555 | ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val); | 
|  | 2556 | ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val); | 
|  | 2557 | ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val); | 
|  | 2558 | ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val); | 
|  | 2559 | } | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2560 | } | 
|  | 2561 |  | 
|  | 2562 | /* | 
|  | 2563 | * Merge all low power watermarks for all active pipes. | 
|  | 2564 | */ | 
|  | 2565 | static void ilk_wm_merge(struct drm_device *dev, | 
| Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2566 | const struct intel_wm_config *config, | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2567 | const struct ilk_wm_maximums *max, | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2568 | struct intel_pipe_wm *merged) | 
|  | 2569 | { | 
|  | 2570 | int level, max_level = ilk_wm_max_level(dev); | 
| Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2571 | int last_enabled_level = max_level; | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2572 |  | 
| Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2573 | /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */ | 
|  | 2574 | if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) && | 
|  | 2575 | config->num_pipes_active > 1) | 
|  | 2576 | return; | 
|  | 2577 |  | 
| Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 2578 | /* ILK: FBC WM must be disabled always */ | 
|  | 2579 | merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6; | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2580 |  | 
|  | 2581 | /* merge each WM1+ level */ | 
|  | 2582 | for (level = 1; level <= max_level; level++) { | 
|  | 2583 | struct intel_wm_level *wm = &merged->wm[level]; | 
|  | 2584 |  | 
|  | 2585 | ilk_merge_wm_level(dev, level, wm); | 
|  | 2586 |  | 
| Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2587 | if (level > last_enabled_level) | 
|  | 2588 | wm->enable = false; | 
|  | 2589 | else if (!ilk_validate_wm_level(level, max, wm)) | 
|  | 2590 | /* make sure all following levels get disabled */ | 
|  | 2591 | last_enabled_level = level - 1; | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2592 |  | 
|  | 2593 | /* | 
|  | 2594 | * The spec says it is preferred to disable | 
|  | 2595 | * FBC WMs instead of disabling a WM level. | 
|  | 2596 | */ | 
|  | 2597 | if (wm->fbc_val > max->fbc) { | 
| Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2598 | if (wm->enable) | 
|  | 2599 | merged->fbc_wm_enabled = false; | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2600 | wm->fbc_val = 0; | 
|  | 2601 | } | 
|  | 2602 | } | 
| Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 2603 |  | 
|  | 2604 | /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */ | 
|  | 2605 | /* | 
|  | 2606 | * FIXME this is racy. FBC might get enabled later. | 
|  | 2607 | * What we should check here is whether FBC can be | 
|  | 2608 | * enabled sometime later. | 
|  | 2609 | */ | 
|  | 2610 | if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) { | 
|  | 2611 | for (level = 2; level <= max_level; level++) { | 
|  | 2612 | struct intel_wm_level *wm = &merged->wm[level]; | 
|  | 2613 |  | 
|  | 2614 | wm->enable = false; | 
|  | 2615 | } | 
|  | 2616 | } | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2617 | } | 
|  | 2618 |  | 
| Ville Syrjälä | b380ca3 | 2013-10-09 19:18:01 +0300 | [diff] [blame] | 2619 | static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm) | 
|  | 2620 | { | 
|  | 2621 | /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */ | 
|  | 2622 | return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable); | 
|  | 2623 | } | 
|  | 2624 |  | 
| Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2625 | /* The value we need to program into the WM_LPx latency field */ | 
|  | 2626 | static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level) | 
|  | 2627 | { | 
|  | 2628 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2629 |  | 
| Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2630 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2631 | return 2 * level; | 
|  | 2632 | else | 
|  | 2633 | return dev_priv->wm.pri_latency[level]; | 
|  | 2634 | } | 
|  | 2635 |  | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2636 | static void ilk_compute_wm_results(struct drm_device *dev, | 
| Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2637 | const struct intel_pipe_wm *merged, | 
| Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2638 | enum intel_ddb_partitioning partitioning, | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2639 | struct ilk_wm_values *results) | 
| Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2640 | { | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2641 | struct intel_crtc *intel_crtc; | 
|  | 2642 | int level, wm_lp; | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2643 |  | 
| Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2644 | results->enable_fbc_wm = merged->fbc_wm_enabled; | 
| Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2645 | results->partitioning = partitioning; | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2646 |  | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2647 | /* LP1+ register values */ | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2648 | for (wm_lp = 1; wm_lp <= 3; wm_lp++) { | 
| Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 2649 | const struct intel_wm_level *r; | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2650 |  | 
| Ville Syrjälä | b380ca3 | 2013-10-09 19:18:01 +0300 | [diff] [blame] | 2651 | level = ilk_wm_lp_to_level(wm_lp, merged); | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2652 |  | 
| Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2653 | r = &merged->wm[level]; | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2654 |  | 
| Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2655 | /* | 
|  | 2656 | * Maintain the watermark values even if the level is | 
|  | 2657 | * disabled. Doing otherwise could cause underruns. | 
|  | 2658 | */ | 
|  | 2659 | results->wm_lp[wm_lp - 1] = | 
| Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2660 | (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) | | 
| Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 2661 | (r->pri_val << WM1_LP_SR_SHIFT) | | 
|  | 2662 | r->cur_val; | 
|  | 2663 |  | 
| Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2664 | if (r->enable) | 
|  | 2665 | results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN; | 
|  | 2666 |  | 
| Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 2667 | if (INTEL_INFO(dev)->gen >= 8) | 
|  | 2668 | results->wm_lp[wm_lp - 1] |= | 
|  | 2669 | r->fbc_val << WM1_LP_FBC_SHIFT_BDW; | 
|  | 2670 | else | 
|  | 2671 | results->wm_lp[wm_lp - 1] |= | 
|  | 2672 | r->fbc_val << WM1_LP_FBC_SHIFT; | 
|  | 2673 |  | 
| Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2674 | /* | 
|  | 2675 | * Always set WM1S_LP_EN when spr_val != 0, even if the | 
|  | 2676 | * level is disabled. Doing otherwise could cause underruns. | 
|  | 2677 | */ | 
| Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2678 | if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) { | 
|  | 2679 | WARN_ON(wm_lp != 1); | 
|  | 2680 | results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val; | 
|  | 2681 | } else | 
|  | 2682 | results->wm_lp_spr[wm_lp - 1] = r->spr_val; | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2683 | } | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2684 |  | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2685 | /* LP0 register values */ | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 2686 | for_each_intel_crtc(dev, intel_crtc) { | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2687 | enum pipe pipe = intel_crtc->pipe; | 
|  | 2688 | const struct intel_wm_level *r = | 
|  | 2689 | &intel_crtc->wm.active.wm[0]; | 
| Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2690 |  | 
| Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2691 | if (WARN_ON(!r->enable)) | 
|  | 2692 | continue; | 
|  | 2693 |  | 
|  | 2694 | results->wm_linetime[pipe] = intel_crtc->wm.active.linetime; | 
|  | 2695 |  | 
|  | 2696 | results->wm_pipe[pipe] = | 
|  | 2697 | (r->pri_val << WM0_PIPE_PLANE_SHIFT) | | 
|  | 2698 | (r->spr_val << WM0_PIPE_SPRITE_SHIFT) | | 
|  | 2699 | r->cur_val; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2700 | } | 
|  | 2701 | } | 
|  | 2702 |  | 
| Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2703 | /* Find the result with the highest level enabled. Check for enable_fbc_wm in | 
|  | 2704 | * case both are at the same level. Prefer r1 in case they're the same. */ | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2705 | static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev, | 
| Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2706 | struct intel_pipe_wm *r1, | 
|  | 2707 | struct intel_pipe_wm *r2) | 
| Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2708 | { | 
| Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2709 | int level, max_level = ilk_wm_max_level(dev); | 
|  | 2710 | int level1 = 0, level2 = 0; | 
| Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2711 |  | 
| Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2712 | for (level = 1; level <= max_level; level++) { | 
|  | 2713 | if (r1->wm[level].enable) | 
|  | 2714 | level1 = level; | 
|  | 2715 | if (r2->wm[level].enable) | 
|  | 2716 | level2 = level; | 
| Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2717 | } | 
|  | 2718 |  | 
| Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2719 | if (level1 == level2) { | 
|  | 2720 | if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled) | 
| Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2721 | return r2; | 
|  | 2722 | else | 
|  | 2723 | return r1; | 
| Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2724 | } else if (level1 > level2) { | 
| Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2725 | return r1; | 
|  | 2726 | } else { | 
|  | 2727 | return r2; | 
|  | 2728 | } | 
|  | 2729 | } | 
|  | 2730 |  | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2731 | /* dirty bits used to track which watermarks need changes */ | 
|  | 2732 | #define WM_DIRTY_PIPE(pipe) (1 << (pipe)) | 
|  | 2733 | #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe))) | 
|  | 2734 | #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp))) | 
|  | 2735 | #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3)) | 
|  | 2736 | #define WM_DIRTY_FBC (1 << 24) | 
|  | 2737 | #define WM_DIRTY_DDB (1 << 25) | 
|  | 2738 |  | 
| Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 2739 | static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv, | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2740 | const struct ilk_wm_values *old, | 
|  | 2741 | const struct ilk_wm_values *new) | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2742 | { | 
|  | 2743 | unsigned int dirty = 0; | 
|  | 2744 | enum pipe pipe; | 
|  | 2745 | int wm_lp; | 
|  | 2746 |  | 
| Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 2747 | for_each_pipe(dev_priv, pipe) { | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2748 | if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) { | 
|  | 2749 | dirty |= WM_DIRTY_LINETIME(pipe); | 
|  | 2750 | /* Must disable LP1+ watermarks too */ | 
|  | 2751 | dirty |= WM_DIRTY_LP_ALL; | 
|  | 2752 | } | 
|  | 2753 |  | 
|  | 2754 | if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) { | 
|  | 2755 | dirty |= WM_DIRTY_PIPE(pipe); | 
|  | 2756 | /* Must disable LP1+ watermarks too */ | 
|  | 2757 | dirty |= WM_DIRTY_LP_ALL; | 
|  | 2758 | } | 
|  | 2759 | } | 
|  | 2760 |  | 
|  | 2761 | if (old->enable_fbc_wm != new->enable_fbc_wm) { | 
|  | 2762 | dirty |= WM_DIRTY_FBC; | 
|  | 2763 | /* Must disable LP1+ watermarks too */ | 
|  | 2764 | dirty |= WM_DIRTY_LP_ALL; | 
|  | 2765 | } | 
|  | 2766 |  | 
|  | 2767 | if (old->partitioning != new->partitioning) { | 
|  | 2768 | dirty |= WM_DIRTY_DDB; | 
|  | 2769 | /* Must disable LP1+ watermarks too */ | 
|  | 2770 | dirty |= WM_DIRTY_LP_ALL; | 
|  | 2771 | } | 
|  | 2772 |  | 
|  | 2773 | /* LP1+ watermarks already deemed dirty, no need to continue */ | 
|  | 2774 | if (dirty & WM_DIRTY_LP_ALL) | 
|  | 2775 | return dirty; | 
|  | 2776 |  | 
|  | 2777 | /* Find the lowest numbered LP1+ watermark in need of an update... */ | 
|  | 2778 | for (wm_lp = 1; wm_lp <= 3; wm_lp++) { | 
|  | 2779 | if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] || | 
|  | 2780 | old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1]) | 
|  | 2781 | break; | 
|  | 2782 | } | 
|  | 2783 |  | 
|  | 2784 | /* ...and mark it and all higher numbered LP1+ watermarks as dirty */ | 
|  | 2785 | for (; wm_lp <= 3; wm_lp++) | 
|  | 2786 | dirty |= WM_DIRTY_LP(wm_lp); | 
|  | 2787 |  | 
|  | 2788 | return dirty; | 
|  | 2789 | } | 
|  | 2790 |  | 
| Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2791 | static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv, | 
|  | 2792 | unsigned int dirty) | 
|  | 2793 | { | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2794 | struct ilk_wm_values *previous = &dev_priv->wm.hw; | 
| Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2795 | bool changed = false; | 
|  | 2796 |  | 
|  | 2797 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) { | 
|  | 2798 | previous->wm_lp[2] &= ~WM1_LP_SR_EN; | 
|  | 2799 | I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]); | 
|  | 2800 | changed = true; | 
|  | 2801 | } | 
|  | 2802 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) { | 
|  | 2803 | previous->wm_lp[1] &= ~WM1_LP_SR_EN; | 
|  | 2804 | I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]); | 
|  | 2805 | changed = true; | 
|  | 2806 | } | 
|  | 2807 | if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) { | 
|  | 2808 | previous->wm_lp[0] &= ~WM1_LP_SR_EN; | 
|  | 2809 | I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]); | 
|  | 2810 | changed = true; | 
|  | 2811 | } | 
|  | 2812 |  | 
|  | 2813 | /* | 
|  | 2814 | * Don't touch WM1S_LP_EN here. | 
|  | 2815 | * Doing so could cause underruns. | 
|  | 2816 | */ | 
|  | 2817 |  | 
|  | 2818 | return changed; | 
|  | 2819 | } | 
|  | 2820 |  | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2821 | /* | 
|  | 2822 | * The spec says we shouldn't write when we don't need, because every write | 
|  | 2823 | * causes WMs to be re-evaluated, expending some power. | 
|  | 2824 | */ | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2825 | static void ilk_write_wm_values(struct drm_i915_private *dev_priv, | 
|  | 2826 | struct ilk_wm_values *results) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2827 | { | 
| Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 2828 | struct drm_device *dev = dev_priv->dev; | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2829 | struct ilk_wm_values *previous = &dev_priv->wm.hw; | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2830 | unsigned int dirty; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2831 | uint32_t val; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2832 |  | 
| Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 2833 | dirty = ilk_compute_wm_dirty(dev_priv, previous, results); | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2834 | if (!dirty) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2835 | return; | 
|  | 2836 |  | 
| Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2837 | _ilk_disable_lp_wm(dev_priv, dirty); | 
| Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2838 |  | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2839 | if (dirty & WM_DIRTY_PIPE(PIPE_A)) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2840 | I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]); | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2841 | if (dirty & WM_DIRTY_PIPE(PIPE_B)) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2842 | I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]); | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2843 | if (dirty & WM_DIRTY_PIPE(PIPE_C)) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2844 | I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]); | 
|  | 2845 |  | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2846 | if (dirty & WM_DIRTY_LINETIME(PIPE_A)) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2847 | I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]); | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2848 | if (dirty & WM_DIRTY_LINETIME(PIPE_B)) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2849 | I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]); | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2850 | if (dirty & WM_DIRTY_LINETIME(PIPE_C)) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2851 | I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]); | 
|  | 2852 |  | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2853 | if (dirty & WM_DIRTY_DDB) { | 
| Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2854 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { | 
| Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 2855 | val = I915_READ(WM_MISC); | 
|  | 2856 | if (results->partitioning == INTEL_DDB_PART_1_2) | 
|  | 2857 | val &= ~WM_MISC_DATA_PARTITION_5_6; | 
|  | 2858 | else | 
|  | 2859 | val |= WM_MISC_DATA_PARTITION_5_6; | 
|  | 2860 | I915_WRITE(WM_MISC, val); | 
|  | 2861 | } else { | 
|  | 2862 | val = I915_READ(DISP_ARB_CTL2); | 
|  | 2863 | if (results->partitioning == INTEL_DDB_PART_1_2) | 
|  | 2864 | val &= ~DISP_DATA_PARTITION_5_6; | 
|  | 2865 | else | 
|  | 2866 | val |= DISP_DATA_PARTITION_5_6; | 
|  | 2867 | I915_WRITE(DISP_ARB_CTL2, val); | 
|  | 2868 | } | 
| Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2869 | } | 
|  | 2870 |  | 
| Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2871 | if (dirty & WM_DIRTY_FBC) { | 
| Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2872 | val = I915_READ(DISP_ARB_CTL); | 
|  | 2873 | if (results->enable_fbc_wm) | 
|  | 2874 | val &= ~DISP_FBC_WM_DIS; | 
|  | 2875 | else | 
|  | 2876 | val |= DISP_FBC_WM_DIS; | 
|  | 2877 | I915_WRITE(DISP_ARB_CTL, val); | 
|  | 2878 | } | 
|  | 2879 |  | 
| Imre Deak | 954911e | 2013-12-17 14:46:34 +0200 | [diff] [blame] | 2880 | if (dirty & WM_DIRTY_LP(1) && | 
|  | 2881 | previous->wm_lp_spr[0] != results->wm_lp_spr[0]) | 
|  | 2882 | I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]); | 
|  | 2883 |  | 
|  | 2884 | if (INTEL_INFO(dev)->gen >= 7) { | 
| Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2885 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1]) | 
|  | 2886 | I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]); | 
|  | 2887 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2]) | 
|  | 2888 | I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]); | 
|  | 2889 | } | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2890 |  | 
| Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2891 | if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0]) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2892 | I915_WRITE(WM1_LP_ILK, results->wm_lp[0]); | 
| Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2893 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1]) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2894 | I915_WRITE(WM2_LP_ILK, results->wm_lp[1]); | 
| Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2895 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2]) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2896 | I915_WRITE(WM3_LP_ILK, results->wm_lp[2]); | 
| Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2897 |  | 
|  | 2898 | dev_priv->wm.hw = *results; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2899 | } | 
|  | 2900 |  | 
| Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2901 | static bool ilk_disable_lp_wm(struct drm_device *dev) | 
|  | 2902 | { | 
|  | 2903 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2904 |  | 
|  | 2905 | return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL); | 
|  | 2906 | } | 
|  | 2907 |  | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2908 | static void ilk_update_wm(struct drm_crtc *crtc) | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2909 | { | 
| Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2910 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 2911 | struct drm_device *dev = crtc->dev; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2912 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2913 | struct ilk_wm_maximums max; | 
|  | 2914 | struct ilk_pipe_wm_parameters params = {}; | 
|  | 2915 | struct ilk_wm_values results = {}; | 
| Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 2916 | enum intel_ddb_partitioning partitioning; | 
| Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2917 | struct intel_pipe_wm pipe_wm = {}; | 
| Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2918 | struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm; | 
| Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 2919 | struct intel_wm_config config = {}; | 
| Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2920 |  | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2921 | ilk_compute_wm_parameters(crtc, ¶ms); | 
| Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2922 |  | 
| Ville Syrjälä | 7c4a395 | 2013-10-09 19:17:56 +0300 | [diff] [blame] | 2923 | intel_compute_pipe_wm(crtc, ¶ms, &pipe_wm); | 
|  | 2924 |  | 
|  | 2925 | if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm))) | 
|  | 2926 | return; | 
|  | 2927 |  | 
|  | 2928 | intel_crtc->wm.active = pipe_wm; | 
|  | 2929 |  | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2930 | ilk_compute_wm_config(dev, &config); | 
|  | 2931 |  | 
| Ville Syrjälä | 34982fe | 2013-10-09 19:18:09 +0300 | [diff] [blame] | 2932 | ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max); | 
| Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2933 | ilk_wm_merge(dev, &config, &max, &lp_wm_1_2); | 
| Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2934 |  | 
| Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 2935 | /* 5/6 split only in single pipe config on IVB+ */ | 
| Ville Syrjälä | ec98c8d | 2013-10-11 15:26:26 +0300 | [diff] [blame] | 2936 | if (INTEL_INFO(dev)->gen >= 7 && | 
|  | 2937 | config.num_pipes_active == 1 && config.sprites_enabled) { | 
| Ville Syrjälä | 34982fe | 2013-10-09 19:18:09 +0300 | [diff] [blame] | 2938 | ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max); | 
| Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2939 | ilk_wm_merge(dev, &config, &max, &lp_wm_5_6); | 
| Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 2940 |  | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2941 | best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6); | 
| Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2942 | } else { | 
| Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2943 | best_lp_wm = &lp_wm_1_2; | 
| Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2944 | } | 
|  | 2945 |  | 
| Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2946 | partitioning = (best_lp_wm == &lp_wm_1_2) ? | 
| Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 2947 | INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6; | 
| Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2948 |  | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2949 | ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results); | 
| Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2950 |  | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2951 | ilk_write_wm_values(dev_priv, &results); | 
| Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2952 | } | 
|  | 2953 |  | 
| Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 2954 | static void | 
|  | 2955 | ilk_update_sprite_wm(struct drm_plane *plane, | 
|  | 2956 | struct drm_crtc *crtc, | 
|  | 2957 | uint32_t sprite_width, uint32_t sprite_height, | 
|  | 2958 | int pixel_size, bool enabled, bool scaled) | 
| Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 2959 | { | 
| Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2960 | struct drm_device *dev = plane->dev; | 
| Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 2961 | struct intel_plane *intel_plane = to_intel_plane(plane); | 
| Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 2962 |  | 
| Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 2963 | intel_plane->wm.enabled = enabled; | 
|  | 2964 | intel_plane->wm.scaled = scaled; | 
|  | 2965 | intel_plane->wm.horiz_pixels = sprite_width; | 
| Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 2966 | intel_plane->wm.vert_pixels = sprite_width; | 
| Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 2967 | intel_plane->wm.bytes_per_pixel = pixel_size; | 
| Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 2968 |  | 
| Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2969 | /* | 
|  | 2970 | * IVB workaround: must disable low power watermarks for at least | 
|  | 2971 | * one frame before enabling scaling.  LP watermarks can be re-enabled | 
|  | 2972 | * when scaling is disabled. | 
|  | 2973 | * | 
|  | 2974 | * WaCxSRDisabledForSpriteScaling:ivb | 
|  | 2975 | */ | 
|  | 2976 | if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev)) | 
|  | 2977 | intel_wait_for_vblank(dev, intel_plane->pipe); | 
|  | 2978 |  | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2979 | ilk_update_wm(crtc); | 
| Paulo Zanoni | 526682e | 2013-05-24 11:59:18 -0300 | [diff] [blame] | 2980 | } | 
|  | 2981 |  | 
| Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2982 | static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc) | 
|  | 2983 | { | 
|  | 2984 | struct drm_device *dev = crtc->dev; | 
|  | 2985 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2986 | struct ilk_wm_values *hw = &dev_priv->wm.hw; | 
| Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2987 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 2988 | struct intel_pipe_wm *active = &intel_crtc->wm.active; | 
|  | 2989 | enum pipe pipe = intel_crtc->pipe; | 
|  | 2990 | static const unsigned int wm0_pipe_reg[] = { | 
|  | 2991 | [PIPE_A] = WM0_PIPEA_ILK, | 
|  | 2992 | [PIPE_B] = WM0_PIPEB_ILK, | 
|  | 2993 | [PIPE_C] = WM0_PIPEC_IVB, | 
|  | 2994 | }; | 
|  | 2995 |  | 
|  | 2996 | hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]); | 
| Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2997 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Ville Syrjälä | ce0e071 | 2013-12-05 15:51:36 +0200 | [diff] [blame] | 2998 | hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe)); | 
| Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 2999 |  | 
| Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 3000 | active->pipe_enabled = intel_crtc_active(crtc); | 
|  | 3001 |  | 
|  | 3002 | if (active->pipe_enabled) { | 
| Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3003 | u32 tmp = hw->wm_pipe[pipe]; | 
|  | 3004 |  | 
|  | 3005 | /* | 
|  | 3006 | * For active pipes LP0 watermark is marked as | 
|  | 3007 | * enabled, and LP1+ watermaks as disabled since | 
|  | 3008 | * we can't really reverse compute them in case | 
|  | 3009 | * multiple pipes are active. | 
|  | 3010 | */ | 
|  | 3011 | active->wm[0].enable = true; | 
|  | 3012 | active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT; | 
|  | 3013 | active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT; | 
|  | 3014 | active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK; | 
|  | 3015 | active->linetime = hw->wm_linetime[pipe]; | 
|  | 3016 | } else { | 
|  | 3017 | int level, max_level = ilk_wm_max_level(dev); | 
|  | 3018 |  | 
|  | 3019 | /* | 
|  | 3020 | * For inactive pipes, all watermark levels | 
|  | 3021 | * should be marked as enabled but zeroed, | 
|  | 3022 | * which is what we'd compute them to. | 
|  | 3023 | */ | 
|  | 3024 | for (level = 0; level <= max_level; level++) | 
|  | 3025 | active->wm[level].enable = true; | 
|  | 3026 | } | 
|  | 3027 | } | 
|  | 3028 |  | 
|  | 3029 | void ilk_wm_get_hw_state(struct drm_device *dev) | 
|  | 3030 | { | 
|  | 3031 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3032 | struct ilk_wm_values *hw = &dev_priv->wm.hw; | 
| Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3033 | struct drm_crtc *crtc; | 
|  | 3034 |  | 
| Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 3035 | for_each_crtc(dev, crtc) | 
| Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3036 | ilk_pipe_wm_get_hw_state(crtc); | 
|  | 3037 |  | 
|  | 3038 | hw->wm_lp[0] = I915_READ(WM1_LP_ILK); | 
|  | 3039 | hw->wm_lp[1] = I915_READ(WM2_LP_ILK); | 
|  | 3040 | hw->wm_lp[2] = I915_READ(WM3_LP_ILK); | 
|  | 3041 |  | 
|  | 3042 | hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK); | 
| Ville Syrjälä | cfa7698 | 2014-03-07 18:32:08 +0200 | [diff] [blame] | 3043 | if (INTEL_INFO(dev)->gen >= 7) { | 
|  | 3044 | hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB); | 
|  | 3045 | hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB); | 
|  | 3046 | } | 
| Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3047 |  | 
| Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 3048 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 3049 | hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ? | 
|  | 3050 | INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2; | 
|  | 3051 | else if (IS_IVYBRIDGE(dev)) | 
|  | 3052 | hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ? | 
|  | 3053 | INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2; | 
| Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3054 |  | 
|  | 3055 | hw->enable_fbc_wm = | 
|  | 3056 | !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS); | 
|  | 3057 | } | 
|  | 3058 |  | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 3059 | /** | 
|  | 3060 | * intel_update_watermarks - update FIFO watermark values based on current modes | 
|  | 3061 | * | 
|  | 3062 | * Calculate watermark values for the various WM regs based on current mode | 
|  | 3063 | * and plane configuration. | 
|  | 3064 | * | 
|  | 3065 | * There are several cases to deal with here: | 
|  | 3066 | *   - normal (i.e. non-self-refresh) | 
|  | 3067 | *   - self-refresh (SR) mode | 
|  | 3068 | *   - lines are large relative to FIFO size (buffer can hold up to 2) | 
|  | 3069 | *   - lines are small relative to FIFO size (buffer can hold more than 2 | 
|  | 3070 | *     lines), so need to account for TLB latency | 
|  | 3071 | * | 
|  | 3072 | *   The normal calculation is: | 
|  | 3073 | *     watermark = dotclock * bytes per pixel * latency | 
|  | 3074 | *   where latency is platform & configuration dependent (we assume pessimal | 
|  | 3075 | *   values here). | 
|  | 3076 | * | 
|  | 3077 | *   The SR calculation is: | 
|  | 3078 | *     watermark = (trunc(latency/line time)+1) * surface width * | 
|  | 3079 | *       bytes per pixel | 
|  | 3080 | *   where | 
|  | 3081 | *     line time = htotal / dotclock | 
|  | 3082 | *     surface width = hdisplay for normal plane and 64 for cursor | 
|  | 3083 | *   and latency is assumed to be high, as above. | 
|  | 3084 | * | 
|  | 3085 | * The final value programmed to the register should always be rounded up, | 
|  | 3086 | * and include an extra 2 entries to account for clock crossings. | 
|  | 3087 | * | 
|  | 3088 | * We don't use the sprite, so we can ignore that.  And on Crestline we have | 
|  | 3089 | * to set the non-SR watermarks to 8. | 
|  | 3090 | */ | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 3091 | void intel_update_watermarks(struct drm_crtc *crtc) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 3092 | { | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 3093 | struct drm_i915_private *dev_priv = crtc->dev->dev_private; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 3094 |  | 
|  | 3095 | if (dev_priv->display.update_wm) | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 3096 | dev_priv->display.update_wm(crtc); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 3097 | } | 
|  | 3098 |  | 
| Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 3099 | void intel_update_sprite_watermarks(struct drm_plane *plane, | 
|  | 3100 | struct drm_crtc *crtc, | 
| Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 3101 | uint32_t sprite_width, | 
|  | 3102 | uint32_t sprite_height, | 
|  | 3103 | int pixel_size, | 
| Ville Syrjälä | 39db4a4 | 2013-08-06 22:24:00 +0300 | [diff] [blame] | 3104 | bool enabled, bool scaled) | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 3105 | { | 
| Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 3106 | struct drm_i915_private *dev_priv = plane->dev->dev_private; | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 3107 |  | 
|  | 3108 | if (dev_priv->display.update_sprite_wm) | 
| Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 3109 | dev_priv->display.update_sprite_wm(plane, crtc, | 
|  | 3110 | sprite_width, sprite_height, | 
| Ville Syrjälä | 39db4a4 | 2013-08-06 22:24:00 +0300 | [diff] [blame] | 3111 | pixel_size, enabled, scaled); | 
| Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 3112 | } | 
|  | 3113 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3114 | static struct drm_i915_gem_object * | 
|  | 3115 | intel_alloc_context_page(struct drm_device *dev) | 
|  | 3116 | { | 
|  | 3117 | struct drm_i915_gem_object *ctx; | 
|  | 3118 | int ret; | 
|  | 3119 |  | 
|  | 3120 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); | 
|  | 3121 |  | 
|  | 3122 | ctx = i915_gem_alloc_object(dev, 4096); | 
|  | 3123 | if (!ctx) { | 
|  | 3124 | DRM_DEBUG("failed to alloc power context, RC6 disabled\n"); | 
|  | 3125 | return NULL; | 
|  | 3126 | } | 
|  | 3127 |  | 
| Daniel Vetter | c69766f | 2014-02-14 14:01:17 +0100 | [diff] [blame] | 3128 | ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3129 | if (ret) { | 
|  | 3130 | DRM_ERROR("failed to pin power context: %d\n", ret); | 
|  | 3131 | goto err_unref; | 
|  | 3132 | } | 
|  | 3133 |  | 
|  | 3134 | ret = i915_gem_object_set_to_gtt_domain(ctx, 1); | 
|  | 3135 | if (ret) { | 
|  | 3136 | DRM_ERROR("failed to set-domain on power context: %d\n", ret); | 
|  | 3137 | goto err_unpin; | 
|  | 3138 | } | 
|  | 3139 |  | 
|  | 3140 | return ctx; | 
|  | 3141 |  | 
|  | 3142 | err_unpin: | 
| Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3143 | i915_gem_object_ggtt_unpin(ctx); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3144 | err_unref: | 
|  | 3145 | drm_gem_object_unreference(&ctx->base); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3146 | return NULL; | 
|  | 3147 | } | 
|  | 3148 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3149 | /** | 
|  | 3150 | * Lock protecting IPS related data structures | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3151 | */ | 
|  | 3152 | DEFINE_SPINLOCK(mchdev_lock); | 
|  | 3153 |  | 
|  | 3154 | /* Global for IPS driver to get at the current i915 device. Protected by | 
|  | 3155 | * mchdev_lock. */ | 
|  | 3156 | static struct drm_i915_private *i915_mch_dev; | 
|  | 3157 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3158 | bool ironlake_set_drps(struct drm_device *dev, u8 val) | 
|  | 3159 | { | 
|  | 3160 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3161 | u16 rgvswctl; | 
|  | 3162 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3163 | assert_spin_locked(&mchdev_lock); | 
|  | 3164 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3165 | rgvswctl = I915_READ16(MEMSWCTL); | 
|  | 3166 | if (rgvswctl & MEMCTL_CMD_STS) { | 
|  | 3167 | DRM_DEBUG("gpu busy, RCS change rejected\n"); | 
|  | 3168 | return false; /* still busy with another command */ | 
|  | 3169 | } | 
|  | 3170 |  | 
|  | 3171 | rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) | | 
|  | 3172 | (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM; | 
|  | 3173 | I915_WRITE16(MEMSWCTL, rgvswctl); | 
|  | 3174 | POSTING_READ16(MEMSWCTL); | 
|  | 3175 |  | 
|  | 3176 | rgvswctl |= MEMCTL_CMD_STS; | 
|  | 3177 | I915_WRITE16(MEMSWCTL, rgvswctl); | 
|  | 3178 |  | 
|  | 3179 | return true; | 
|  | 3180 | } | 
|  | 3181 |  | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 3182 | static void ironlake_enable_drps(struct drm_device *dev) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3183 | { | 
|  | 3184 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3185 | u32 rgvmodectl = I915_READ(MEMMODECTL); | 
|  | 3186 | u8 fmax, fmin, fstart, vstart; | 
|  | 3187 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3188 | spin_lock_irq(&mchdev_lock); | 
|  | 3189 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3190 | /* Enable temp reporting */ | 
|  | 3191 | I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN); | 
|  | 3192 | I915_WRITE16(TSC1, I915_READ(TSC1) | TSE); | 
|  | 3193 |  | 
|  | 3194 | /* 100ms RC evaluation intervals */ | 
|  | 3195 | I915_WRITE(RCUPEI, 100000); | 
|  | 3196 | I915_WRITE(RCDNEI, 100000); | 
|  | 3197 |  | 
|  | 3198 | /* Set max/min thresholds to 90ms and 80ms respectively */ | 
|  | 3199 | I915_WRITE(RCBMAXAVG, 90000); | 
|  | 3200 | I915_WRITE(RCBMINAVG, 80000); | 
|  | 3201 |  | 
|  | 3202 | I915_WRITE(MEMIHYST, 1); | 
|  | 3203 |  | 
|  | 3204 | /* Set up min, max, and cur for interrupt handling */ | 
|  | 3205 | fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT; | 
|  | 3206 | fmin = (rgvmodectl & MEMMODE_FMIN_MASK); | 
|  | 3207 | fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >> | 
|  | 3208 | MEMMODE_FSTART_SHIFT; | 
|  | 3209 |  | 
|  | 3210 | vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >> | 
|  | 3211 | PXVFREQ_PX_SHIFT; | 
|  | 3212 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 3213 | dev_priv->ips.fmax = fmax; /* IPS callback will increase this */ | 
|  | 3214 | dev_priv->ips.fstart = fstart; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3215 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 3216 | dev_priv->ips.max_delay = fstart; | 
|  | 3217 | dev_priv->ips.min_delay = fmin; | 
|  | 3218 | dev_priv->ips.cur_delay = fstart; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3219 |  | 
|  | 3220 | DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", | 
|  | 3221 | fmax, fmin, fstart); | 
|  | 3222 |  | 
|  | 3223 | I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN); | 
|  | 3224 |  | 
|  | 3225 | /* | 
|  | 3226 | * Interrupts will be enabled in ironlake_irq_postinstall | 
|  | 3227 | */ | 
|  | 3228 |  | 
|  | 3229 | I915_WRITE(VIDSTART, vstart); | 
|  | 3230 | POSTING_READ(VIDSTART); | 
|  | 3231 |  | 
|  | 3232 | rgvmodectl |= MEMMODE_SWMODE_EN; | 
|  | 3233 | I915_WRITE(MEMMODECTL, rgvmodectl); | 
|  | 3234 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3235 | if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10)) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3236 | DRM_ERROR("stuck trying to change perf mode\n"); | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3237 | mdelay(1); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3238 |  | 
|  | 3239 | ironlake_set_drps(dev, fstart); | 
|  | 3240 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 3241 | dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) + | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3242 | I915_READ(0x112e0); | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 3243 | dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies); | 
|  | 3244 | dev_priv->ips.last_count2 = I915_READ(0x112f4); | 
| Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 3245 | dev_priv->ips.last_time2 = ktime_get_raw_ns(); | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3246 |  | 
|  | 3247 | spin_unlock_irq(&mchdev_lock); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3248 | } | 
|  | 3249 |  | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 3250 | static void ironlake_disable_drps(struct drm_device *dev) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3251 | { | 
|  | 3252 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3253 | u16 rgvswctl; | 
|  | 3254 |  | 
|  | 3255 | spin_lock_irq(&mchdev_lock); | 
|  | 3256 |  | 
|  | 3257 | rgvswctl = I915_READ16(MEMSWCTL); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3258 |  | 
|  | 3259 | /* Ack interrupts, disable EFC interrupt */ | 
|  | 3260 | I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN); | 
|  | 3261 | I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG); | 
|  | 3262 | I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT); | 
|  | 3263 | I915_WRITE(DEIIR, DE_PCU_EVENT); | 
|  | 3264 | I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT); | 
|  | 3265 |  | 
|  | 3266 | /* Go back to the starting frequency */ | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 3267 | ironlake_set_drps(dev, dev_priv->ips.fstart); | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3268 | mdelay(1); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3269 | rgvswctl |= MEMCTL_CMD_STS; | 
|  | 3270 | I915_WRITE(MEMSWCTL, rgvswctl); | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3271 | mdelay(1); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3272 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 3273 | spin_unlock_irq(&mchdev_lock); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3274 | } | 
|  | 3275 |  | 
| Daniel Vetter | acbe947 | 2012-07-26 11:50:05 +0200 | [diff] [blame] | 3276 | /* There's a funny hw issue where the hw returns all 0 when reading from | 
|  | 3277 | * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value | 
|  | 3278 | * ourselves, instead of doing a rmw cycle (which might result in us clearing | 
|  | 3279 | * all limits and the gpu stuck at whatever frequency it is at atm). | 
|  | 3280 | */ | 
| Chris Wilson | 6917c7b | 2013-11-06 13:56:26 -0200 | [diff] [blame] | 3281 | static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3282 | { | 
| Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3283 | u32 limits; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3284 |  | 
| Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 3285 | /* Only set the down limit when we've reached the lowest level to avoid | 
|  | 3286 | * getting more interrupts, otherwise leave this clear. This prevents a | 
|  | 3287 | * race in the hw when coming out of rc6: There's a tiny window where | 
|  | 3288 | * the hw runs at the minimal clock before selecting the desired | 
|  | 3289 | * frequency, if the down threshold expires in that window we will not | 
|  | 3290 | * receive a down interrupt. */ | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3291 | limits = dev_priv->rps.max_freq_softlimit << 24; | 
|  | 3292 | if (val <= dev_priv->rps.min_freq_softlimit) | 
|  | 3293 | limits |= dev_priv->rps.min_freq_softlimit << 16; | 
| Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 3294 |  | 
|  | 3295 | return limits; | 
|  | 3296 | } | 
|  | 3297 |  | 
| Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3298 | static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val) | 
|  | 3299 | { | 
|  | 3300 | int new_power; | 
|  | 3301 |  | 
|  | 3302 | new_power = dev_priv->rps.power; | 
|  | 3303 | switch (dev_priv->rps.power) { | 
|  | 3304 | case LOW_POWER: | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3305 | if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq) | 
| Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3306 | new_power = BETWEEN; | 
|  | 3307 | break; | 
|  | 3308 |  | 
|  | 3309 | case BETWEEN: | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3310 | if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq) | 
| Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3311 | new_power = LOW_POWER; | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3312 | else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq) | 
| Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3313 | new_power = HIGH_POWER; | 
|  | 3314 | break; | 
|  | 3315 |  | 
|  | 3316 | case HIGH_POWER: | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3317 | if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq) | 
| Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3318 | new_power = BETWEEN; | 
|  | 3319 | break; | 
|  | 3320 | } | 
|  | 3321 | /* Max/min bins are special */ | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3322 | if (val == dev_priv->rps.min_freq_softlimit) | 
| Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3323 | new_power = LOW_POWER; | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3324 | if (val == dev_priv->rps.max_freq_softlimit) | 
| Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3325 | new_power = HIGH_POWER; | 
|  | 3326 | if (new_power == dev_priv->rps.power) | 
|  | 3327 | return; | 
|  | 3328 |  | 
|  | 3329 | /* Note the units here are not exactly 1us, but 1280ns. */ | 
|  | 3330 | switch (new_power) { | 
|  | 3331 | case LOW_POWER: | 
|  | 3332 | /* Upclock if more than 95% busy over 16ms */ | 
|  | 3333 | I915_WRITE(GEN6_RP_UP_EI, 12500); | 
|  | 3334 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800); | 
|  | 3335 |  | 
|  | 3336 | /* Downclock if less than 85% busy over 32ms */ | 
|  | 3337 | I915_WRITE(GEN6_RP_DOWN_EI, 25000); | 
|  | 3338 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250); | 
|  | 3339 |  | 
|  | 3340 | I915_WRITE(GEN6_RP_CONTROL, | 
|  | 3341 | GEN6_RP_MEDIA_TURBO | | 
|  | 3342 | GEN6_RP_MEDIA_HW_NORMAL_MODE | | 
|  | 3343 | GEN6_RP_MEDIA_IS_GFX | | 
|  | 3344 | GEN6_RP_ENABLE | | 
|  | 3345 | GEN6_RP_UP_BUSY_AVG | | 
|  | 3346 | GEN6_RP_DOWN_IDLE_AVG); | 
|  | 3347 | break; | 
|  | 3348 |  | 
|  | 3349 | case BETWEEN: | 
|  | 3350 | /* Upclock if more than 90% busy over 13ms */ | 
|  | 3351 | I915_WRITE(GEN6_RP_UP_EI, 10250); | 
|  | 3352 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225); | 
|  | 3353 |  | 
|  | 3354 | /* Downclock if less than 75% busy over 32ms */ | 
|  | 3355 | I915_WRITE(GEN6_RP_DOWN_EI, 25000); | 
|  | 3356 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750); | 
|  | 3357 |  | 
|  | 3358 | I915_WRITE(GEN6_RP_CONTROL, | 
|  | 3359 | GEN6_RP_MEDIA_TURBO | | 
|  | 3360 | GEN6_RP_MEDIA_HW_NORMAL_MODE | | 
|  | 3361 | GEN6_RP_MEDIA_IS_GFX | | 
|  | 3362 | GEN6_RP_ENABLE | | 
|  | 3363 | GEN6_RP_UP_BUSY_AVG | | 
|  | 3364 | GEN6_RP_DOWN_IDLE_AVG); | 
|  | 3365 | break; | 
|  | 3366 |  | 
|  | 3367 | case HIGH_POWER: | 
|  | 3368 | /* Upclock if more than 85% busy over 10ms */ | 
|  | 3369 | I915_WRITE(GEN6_RP_UP_EI, 8000); | 
|  | 3370 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800); | 
|  | 3371 |  | 
|  | 3372 | /* Downclock if less than 60% busy over 32ms */ | 
|  | 3373 | I915_WRITE(GEN6_RP_DOWN_EI, 25000); | 
|  | 3374 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000); | 
|  | 3375 |  | 
|  | 3376 | I915_WRITE(GEN6_RP_CONTROL, | 
|  | 3377 | GEN6_RP_MEDIA_TURBO | | 
|  | 3378 | GEN6_RP_MEDIA_HW_NORMAL_MODE | | 
|  | 3379 | GEN6_RP_MEDIA_IS_GFX | | 
|  | 3380 | GEN6_RP_ENABLE | | 
|  | 3381 | GEN6_RP_UP_BUSY_AVG | | 
|  | 3382 | GEN6_RP_DOWN_IDLE_AVG); | 
|  | 3383 | break; | 
|  | 3384 | } | 
|  | 3385 |  | 
|  | 3386 | dev_priv->rps.power = new_power; | 
|  | 3387 | dev_priv->rps.last_adj = 0; | 
|  | 3388 | } | 
|  | 3389 |  | 
| Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3390 | static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val) | 
|  | 3391 | { | 
|  | 3392 | u32 mask = 0; | 
|  | 3393 |  | 
|  | 3394 | if (val > dev_priv->rps.min_freq_softlimit) | 
|  | 3395 | mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT; | 
|  | 3396 | if (val < dev_priv->rps.max_freq_softlimit) | 
|  | 3397 | mask |= GEN6_PM_RP_UP_THRESHOLD; | 
|  | 3398 |  | 
| Chris Wilson | 7b3c29f | 2014-07-10 20:31:19 +0100 | [diff] [blame] | 3399 | mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED); | 
|  | 3400 | mask &= dev_priv->pm_rps_events; | 
|  | 3401 |  | 
| Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3402 | /* IVB and SNB hard hangs on looping batchbuffer | 
|  | 3403 | * if GEN6_PM_UP_EI_EXPIRED is masked. | 
|  | 3404 | */ | 
|  | 3405 | if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev)) | 
|  | 3406 | mask |= GEN6_PM_RP_UP_EI_EXPIRED; | 
|  | 3407 |  | 
| Deepak S | baccd45 | 2014-05-15 20:58:09 +0300 | [diff] [blame] | 3408 | if (IS_GEN8(dev_priv->dev)) | 
|  | 3409 | mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP; | 
|  | 3410 |  | 
| Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3411 | return ~mask; | 
|  | 3412 | } | 
|  | 3413 |  | 
| Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 3414 | /* gen6_set_rps is called to update the frequency request, but should also be | 
|  | 3415 | * called when the range (min_delay and max_delay) is modified so that we can | 
|  | 3416 | * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */ | 
| Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 3417 | void gen6_set_rps(struct drm_device *dev, u8 val) | 
|  | 3418 | { | 
|  | 3419 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3420 |  | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 3421 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3422 | WARN_ON(val > dev_priv->rps.max_freq_softlimit); | 
|  | 3423 | WARN_ON(val < dev_priv->rps.min_freq_softlimit); | 
| Daniel Vetter | 004777c | 2012-08-09 15:07:01 +0200 | [diff] [blame] | 3424 |  | 
| Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 3425 | /* min/max delay may still have been modified so be sure to | 
|  | 3426 | * write the limits value. | 
|  | 3427 | */ | 
|  | 3428 | if (val != dev_priv->rps.cur_freq) { | 
|  | 3429 | gen6_set_rps_thresholds(dev_priv, val); | 
| Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 3430 |  | 
| Ben Widawsky | 50e6a2a | 2014-03-31 17:16:43 -0700 | [diff] [blame] | 3431 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 3432 | I915_WRITE(GEN6_RPNSWREQ, | 
|  | 3433 | HSW_FREQUENCY(val)); | 
|  | 3434 | else | 
|  | 3435 | I915_WRITE(GEN6_RPNSWREQ, | 
|  | 3436 | GEN6_FREQUENCY(val) | | 
|  | 3437 | GEN6_OFFSET(0) | | 
|  | 3438 | GEN6_AGGRESSIVE_TURBO); | 
| Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 3439 | } | 
| Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3440 |  | 
| Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3441 | /* Make sure we continue to get interrupts | 
|  | 3442 | * until we hit the minimum or maximum frequencies. | 
|  | 3443 | */ | 
| Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 3444 | I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val)); | 
| Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3445 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); | 
| Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3446 |  | 
| Ben Widawsky | d5570a7 | 2012-09-07 19:43:41 -0700 | [diff] [blame] | 3447 | POSTING_READ(GEN6_RPNSWREQ); | 
|  | 3448 |  | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3449 | dev_priv->rps.cur_freq = val; | 
| Daniel Vetter | be2cde9 | 2012-08-30 13:26:48 +0200 | [diff] [blame] | 3450 | trace_intel_gpu_freq_change(val * 50); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3451 | } | 
|  | 3452 |  | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3453 | /* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down | 
|  | 3454 | * | 
|  | 3455 | * * If Gfx is Idle, then | 
|  | 3456 | * 1. Mask Turbo interrupts | 
|  | 3457 | * 2. Bring up Gfx clock | 
|  | 3458 | * 3. Change the freq to Rpn and wait till P-Unit updates freq | 
|  | 3459 | * 4. Clear the Force GFX CLK ON bit so that Gfx can down | 
|  | 3460 | * 5. Unmask Turbo interrupts | 
|  | 3461 | */ | 
|  | 3462 | static void vlv_set_rps_idle(struct drm_i915_private *dev_priv) | 
|  | 3463 | { | 
| Deepak S | 5549d25 | 2014-06-28 11:26:11 +0530 | [diff] [blame] | 3464 | struct drm_device *dev = dev_priv->dev; | 
|  | 3465 |  | 
|  | 3466 | /* Latest VLV doesn't need to force the gfx clock */ | 
|  | 3467 | if (dev->pdev->revision >= 0xd) { | 
|  | 3468 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit); | 
|  | 3469 | return; | 
|  | 3470 | } | 
|  | 3471 |  | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3472 | /* | 
|  | 3473 | * When we are idle.  Drop to min voltage state. | 
|  | 3474 | */ | 
|  | 3475 |  | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3476 | if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit) | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3477 | return; | 
|  | 3478 |  | 
|  | 3479 | /* Mask turbo interrupt so that they will not come in between */ | 
|  | 3480 | I915_WRITE(GEN6_PMINTRMSK, 0xffffffff); | 
|  | 3481 |  | 
| Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 3482 | vlv_force_gfx_clock(dev_priv, true); | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3483 |  | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3484 | dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit; | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3485 |  | 
|  | 3486 | vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3487 | dev_priv->rps.min_freq_softlimit); | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3488 |  | 
|  | 3489 | if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS)) | 
|  | 3490 | & GENFREQSTATUS) == 0, 5)) | 
|  | 3491 | DRM_ERROR("timed out waiting for Punit\n"); | 
|  | 3492 |  | 
| Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 3493 | vlv_force_gfx_clock(dev_priv, false); | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3494 |  | 
| Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3495 | I915_WRITE(GEN6_PMINTRMSK, | 
|  | 3496 | gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq)); | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3497 | } | 
|  | 3498 |  | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3499 | void gen6_rps_idle(struct drm_i915_private *dev_priv) | 
|  | 3500 | { | 
| Damien Lespiau | 691bb71 | 2013-12-12 14:36:36 +0000 | [diff] [blame] | 3501 | struct drm_device *dev = dev_priv->dev; | 
|  | 3502 |  | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3503 | mutex_lock(&dev_priv->rps.hw_lock); | 
| Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 3504 | if (dev_priv->rps.enabled) { | 
| Deepak S | 3463811 | 2014-06-28 11:26:26 +0530 | [diff] [blame] | 3505 | if (IS_CHERRYVIEW(dev)) | 
|  | 3506 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit); | 
|  | 3507 | else if (IS_VALLEYVIEW(dev)) | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 3508 | vlv_set_rps_idle(dev_priv); | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3509 | else | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3510 | gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit); | 
| Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 3511 | dev_priv->rps.last_adj = 0; | 
|  | 3512 | } | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3513 | mutex_unlock(&dev_priv->rps.hw_lock); | 
|  | 3514 | } | 
|  | 3515 |  | 
|  | 3516 | void gen6_rps_boost(struct drm_i915_private *dev_priv) | 
|  | 3517 | { | 
| Damien Lespiau | 691bb71 | 2013-12-12 14:36:36 +0000 | [diff] [blame] | 3518 | struct drm_device *dev = dev_priv->dev; | 
|  | 3519 |  | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3520 | mutex_lock(&dev_priv->rps.hw_lock); | 
| Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 3521 | if (dev_priv->rps.enabled) { | 
| Damien Lespiau | 691bb71 | 2013-12-12 14:36:36 +0000 | [diff] [blame] | 3522 | if (IS_VALLEYVIEW(dev)) | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3523 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit); | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3524 | else | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3525 | gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit); | 
| Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 3526 | dev_priv->rps.last_adj = 0; | 
|  | 3527 | } | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3528 | mutex_unlock(&dev_priv->rps.hw_lock); | 
|  | 3529 | } | 
|  | 3530 |  | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3531 | void valleyview_set_rps(struct drm_device *dev, u8 val) | 
|  | 3532 | { | 
|  | 3533 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | 7a67092 | 2013-06-25 19:21:06 +0300 | [diff] [blame] | 3534 |  | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3535 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3536 | WARN_ON(val > dev_priv->rps.max_freq_softlimit); | 
|  | 3537 | WARN_ON(val < dev_priv->rps.min_freq_softlimit); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3538 |  | 
| Ville Syrjälä | 1c14762 | 2014-08-18 14:42:43 +0300 | [diff] [blame] | 3539 | if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1), | 
|  | 3540 | "Odd GPU freq value\n")) | 
|  | 3541 | val &= ~1; | 
|  | 3542 |  | 
| Ville Syrjälä | 6795686 | 2014-09-02 15:12:17 +0300 | [diff] [blame] | 3543 | if (val != dev_priv->rps.cur_freq) { | 
|  | 3544 | DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n", | 
|  | 3545 | vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq), | 
|  | 3546 | dev_priv->rps.cur_freq, | 
|  | 3547 | vlv_gpu_freq(dev_priv, val), val); | 
|  | 3548 |  | 
| Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 3549 | vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val); | 
| Ville Syrjälä | 6795686 | 2014-09-02 15:12:17 +0300 | [diff] [blame] | 3550 | } | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3551 |  | 
| Imre Deak | 09c87db | 2014-04-03 20:02:42 +0300 | [diff] [blame] | 3552 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3553 |  | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3554 | dev_priv->rps.cur_freq = val; | 
| Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 3555 | trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val)); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 3556 | } | 
|  | 3557 |  | 
| Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3558 | static void gen8_disable_rps_interrupts(struct drm_device *dev) | 
|  | 3559 | { | 
|  | 3560 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3561 |  | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3562 | I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP); | 
|  | 3563 | I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) & | 
|  | 3564 | ~dev_priv->pm_rps_events); | 
|  | 3565 | /* Complete PM interrupt masking here doesn't race with the rps work | 
|  | 3566 | * item again unmasking PM interrupts because that is using a different | 
|  | 3567 | * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in | 
|  | 3568 | * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which | 
|  | 3569 | * gen8_enable_rps will clean up. */ | 
| Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3570 |  | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3571 | spin_lock_irq(&dev_priv->irq_lock); | 
|  | 3572 | dev_priv->rps.pm_iir = 0; | 
|  | 3573 | spin_unlock_irq(&dev_priv->irq_lock); | 
|  | 3574 |  | 
|  | 3575 | I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events); | 
| Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3576 | } | 
|  | 3577 |  | 
| Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3578 | static void gen6_disable_rps_interrupts(struct drm_device *dev) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3579 | { | 
|  | 3580 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3581 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3582 | I915_WRITE(GEN6_PMINTRMSK, 0xffffffff); | 
| Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 3583 | I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & | 
|  | 3584 | ~dev_priv->pm_rps_events); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3585 | /* Complete PM interrupt masking here doesn't race with the rps work | 
|  | 3586 | * item again unmasking PM interrupts because that is using a different | 
|  | 3587 | * register (PMIMR) to mask PM interrupts. The only risk is in leaving | 
|  | 3588 | * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */ | 
|  | 3589 |  | 
| Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 3590 | spin_lock_irq(&dev_priv->irq_lock); | 
| Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 3591 | dev_priv->rps.pm_iir = 0; | 
| Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 3592 | spin_unlock_irq(&dev_priv->irq_lock); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3593 |  | 
| Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 3594 | I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3595 | } | 
|  | 3596 |  | 
| Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3597 | static void gen6_disable_rps(struct drm_device *dev) | 
|  | 3598 | { | 
|  | 3599 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3600 |  | 
|  | 3601 | I915_WRITE(GEN6_RC_CONTROL, 0); | 
|  | 3602 | I915_WRITE(GEN6_RPNSWREQ, 1 << 31); | 
|  | 3603 |  | 
| Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3604 | if (IS_BROADWELL(dev)) | 
|  | 3605 | gen8_disable_rps_interrupts(dev); | 
|  | 3606 | else | 
|  | 3607 | gen6_disable_rps_interrupts(dev); | 
| Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3608 | } | 
|  | 3609 |  | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 3610 | static void cherryview_disable_rps(struct drm_device *dev) | 
|  | 3611 | { | 
|  | 3612 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3613 |  | 
|  | 3614 | I915_WRITE(GEN6_RC_CONTROL, 0); | 
| Deepak S | 3497a56 | 2014-07-10 13:16:26 +0530 | [diff] [blame] | 3615 |  | 
|  | 3616 | gen8_disable_rps_interrupts(dev); | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 3617 | } | 
|  | 3618 |  | 
| Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 3619 | static void valleyview_disable_rps(struct drm_device *dev) | 
|  | 3620 | { | 
|  | 3621 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3622 |  | 
| Deepak S | 98a2e5f | 2014-08-18 10:35:27 -0700 | [diff] [blame] | 3623 | /* we're doing forcewake before Disabling RC6, | 
|  | 3624 | * This what the BIOS expects when going into suspend */ | 
|  | 3625 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL); | 
|  | 3626 |  | 
| Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 3627 | I915_WRITE(GEN6_RC_CONTROL, 0); | 
| Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 3628 |  | 
| Deepak S | 98a2e5f | 2014-08-18 10:35:27 -0700 | [diff] [blame] | 3629 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL); | 
|  | 3630 |  | 
| Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3631 | gen6_disable_rps_interrupts(dev); | 
| Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 3632 | } | 
|  | 3633 |  | 
| Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 3634 | static void intel_print_rc6_info(struct drm_device *dev, u32 mode) | 
|  | 3635 | { | 
| Imre Deak | 91ca689 | 2014-04-14 20:24:25 +0300 | [diff] [blame] | 3636 | if (IS_VALLEYVIEW(dev)) { | 
|  | 3637 | if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1))) | 
|  | 3638 | mode = GEN6_RC_CTL_RC6_ENABLE; | 
|  | 3639 | else | 
|  | 3640 | mode = 0; | 
|  | 3641 | } | 
| Rodrigo Vivi | 58abf1d | 2014-10-07 07:06:50 -0700 | [diff] [blame] | 3642 | if (HAS_RC6p(dev)) | 
|  | 3643 | DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n", | 
|  | 3644 | (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off", | 
|  | 3645 | (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off", | 
|  | 3646 | (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off"); | 
|  | 3647 |  | 
|  | 3648 | else | 
|  | 3649 | DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n", | 
|  | 3650 | (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off"); | 
| Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 3651 | } | 
|  | 3652 |  | 
| Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3653 | static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3654 | { | 
| Damien Lespiau | eb4926e | 2013-06-07 17:41:14 +0100 | [diff] [blame] | 3655 | /* No RC6 before Ironlake */ | 
|  | 3656 | if (INTEL_INFO(dev)->gen < 5) | 
|  | 3657 | return 0; | 
|  | 3658 |  | 
| Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3659 | /* RC6 is only on Ironlake mobile not on desktop */ | 
|  | 3660 | if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev)) | 
|  | 3661 | return 0; | 
|  | 3662 |  | 
| Daniel Vetter | 456470e | 2012-08-08 23:35:40 +0200 | [diff] [blame] | 3663 | /* Respect the kernel parameter if it is set */ | 
| Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3664 | if (enable_rc6 >= 0) { | 
|  | 3665 | int mask; | 
|  | 3666 |  | 
| Rodrigo Vivi | 58abf1d | 2014-10-07 07:06:50 -0700 | [diff] [blame] | 3667 | if (HAS_RC6p(dev)) | 
| Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3668 | mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE | | 
|  | 3669 | INTEL_RC6pp_ENABLE; | 
|  | 3670 | else | 
|  | 3671 | mask = INTEL_RC6_ENABLE; | 
|  | 3672 |  | 
|  | 3673 | if ((enable_rc6 & mask) != enable_rc6) | 
| Daniel Vetter | 8dfd1f0 | 2014-08-04 11:15:56 +0200 | [diff] [blame] | 3674 | DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n", | 
|  | 3675 | enable_rc6 & mask, enable_rc6, mask); | 
| Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3676 |  | 
|  | 3677 | return enable_rc6 & mask; | 
|  | 3678 | } | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3679 |  | 
| Chris Wilson | 6567d74 | 2012-11-10 10:00:06 +0000 | [diff] [blame] | 3680 | /* Disable RC6 on Ironlake */ | 
|  | 3681 | if (INTEL_INFO(dev)->gen == 5) | 
|  | 3682 | return 0; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3683 |  | 
| Ben Widawsky | 8bade1a | 2014-01-28 20:25:39 -0800 | [diff] [blame] | 3684 | if (IS_IVYBRIDGE(dev)) | 
| Ben Widawsky | cca84a1 | 2014-01-28 20:25:38 -0800 | [diff] [blame] | 3685 | return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE); | 
| Ben Widawsky | 8bade1a | 2014-01-28 20:25:39 -0800 | [diff] [blame] | 3686 |  | 
|  | 3687 | return INTEL_RC6_ENABLE; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3688 | } | 
|  | 3689 |  | 
| Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 3690 | int intel_enable_rc6(const struct drm_device *dev) | 
|  | 3691 | { | 
|  | 3692 | return i915.enable_rc6; | 
|  | 3693 | } | 
|  | 3694 |  | 
| Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3695 | static void gen8_enable_rps_interrupts(struct drm_device *dev) | 
|  | 3696 | { | 
|  | 3697 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3698 |  | 
|  | 3699 | spin_lock_irq(&dev_priv->irq_lock); | 
|  | 3700 | WARN_ON(dev_priv->rps.pm_iir); | 
| Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 3701 | gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); | 
| Ben Widawsky | 0961021 | 2014-05-15 20:58:08 +0300 | [diff] [blame] | 3702 | I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events); | 
|  | 3703 | spin_unlock_irq(&dev_priv->irq_lock); | 
|  | 3704 | } | 
|  | 3705 |  | 
| Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3706 | static void gen6_enable_rps_interrupts(struct drm_device *dev) | 
|  | 3707 | { | 
|  | 3708 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3709 |  | 
|  | 3710 | spin_lock_irq(&dev_priv->irq_lock); | 
| Daniel Vetter | a0b3335 | 2013-07-04 23:35:34 +0200 | [diff] [blame] | 3711 | WARN_ON(dev_priv->rps.pm_iir); | 
| Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 3712 | gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); | 
| Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 3713 | I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events); | 
| Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3714 | spin_unlock_irq(&dev_priv->irq_lock); | 
| Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3715 | } | 
|  | 3716 |  | 
| Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 3717 | static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap) | 
|  | 3718 | { | 
|  | 3719 | /* All of these values are in units of 50MHz */ | 
|  | 3720 | dev_priv->rps.cur_freq		= 0; | 
|  | 3721 | /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */ | 
|  | 3722 | dev_priv->rps.rp1_freq		= (rp_state_cap >>  8) & 0xff; | 
|  | 3723 | dev_priv->rps.rp0_freq		= (rp_state_cap >>  0) & 0xff; | 
|  | 3724 | dev_priv->rps.min_freq		= (rp_state_cap >> 16) & 0xff; | 
|  | 3725 | /* XXX: only BYT has a special efficient freq */ | 
|  | 3726 | dev_priv->rps.efficient_freq	= dev_priv->rps.rp1_freq; | 
|  | 3727 | /* hw_max = RP0 until we check for overclocking */ | 
|  | 3728 | dev_priv->rps.max_freq		= dev_priv->rps.rp0_freq; | 
|  | 3729 |  | 
|  | 3730 | /* Preserve min/max settings in case of re-init */ | 
|  | 3731 | if (dev_priv->rps.max_freq_softlimit == 0) | 
|  | 3732 | dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq; | 
|  | 3733 |  | 
|  | 3734 | if (dev_priv->rps.min_freq_softlimit == 0) | 
|  | 3735 | dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq; | 
|  | 3736 | } | 
|  | 3737 |  | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3738 | static void gen8_enable_rps(struct drm_device *dev) | 
|  | 3739 | { | 
|  | 3740 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 3741 | struct intel_engine_cs *ring; | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3742 | uint32_t rc6_mask = 0, rp_state_cap; | 
|  | 3743 | int unused; | 
|  | 3744 |  | 
|  | 3745 | /* 1a: Software RC state - RC0 */ | 
|  | 3746 | I915_WRITE(GEN6_RC_STATE, 0); | 
|  | 3747 |  | 
|  | 3748 | /* 1c & 1d: Get forcewake during program sequence. Although the driver | 
|  | 3749 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 3750 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL); | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3751 |  | 
|  | 3752 | /* 2a: Disable RC states. */ | 
|  | 3753 | I915_WRITE(GEN6_RC_CONTROL, 0); | 
|  | 3754 |  | 
|  | 3755 | rp_state_cap = I915_READ(GEN6_RP_STATE_CAP); | 
| Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 3756 | parse_rp_state_cap(dev_priv, rp_state_cap); | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3757 |  | 
|  | 3758 | /* 2b: Program RC6 thresholds.*/ | 
|  | 3759 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16); | 
|  | 3760 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ | 
|  | 3761 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ | 
|  | 3762 | for_each_ring(ring, dev_priv, unused) | 
|  | 3763 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); | 
|  | 3764 | I915_WRITE(GEN6_RC_SLEEP, 0); | 
| Tom O'Rourke | 0d68b25 | 2014-04-09 11:44:06 -0700 | [diff] [blame] | 3765 | if (IS_BROADWELL(dev)) | 
|  | 3766 | I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */ | 
|  | 3767 | else | 
|  | 3768 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */ | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3769 |  | 
|  | 3770 | /* 3: Enable RC6 */ | 
|  | 3771 | if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE) | 
|  | 3772 | rc6_mask = GEN6_RC_CTL_RC6_ENABLE; | 
| Ben Widawsky | abbf9d2 | 2014-01-28 20:25:41 -0800 | [diff] [blame] | 3773 | intel_print_rc6_info(dev, rc6_mask); | 
| Tom O'Rourke | 0d68b25 | 2014-04-09 11:44:06 -0700 | [diff] [blame] | 3774 | if (IS_BROADWELL(dev)) | 
|  | 3775 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | | 
|  | 3776 | GEN7_RC_CTL_TO_MODE | | 
|  | 3777 | rc6_mask); | 
|  | 3778 | else | 
|  | 3779 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | | 
|  | 3780 | GEN6_RC_CTL_EI_MODE(1) | | 
|  | 3781 | rc6_mask); | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3782 |  | 
|  | 3783 | /* 4 Program defaults and thresholds for RPS*/ | 
| Ben Widawsky | f9bdc58 | 2014-03-31 17:16:41 -0700 | [diff] [blame] | 3784 | I915_WRITE(GEN6_RPNSWREQ, | 
|  | 3785 | HSW_FREQUENCY(dev_priv->rps.rp1_freq)); | 
|  | 3786 | I915_WRITE(GEN6_RC_VIDEO_FREQ, | 
|  | 3787 | HSW_FREQUENCY(dev_priv->rps.rp1_freq)); | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3788 | /* NB: Docs say 1s, and 1000000 - which aren't equivalent */ | 
|  | 3789 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */ | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3790 |  | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3791 | /* Docs recommend 900MHz, and 300 MHz respectively */ | 
|  | 3792 | I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, | 
|  | 3793 | dev_priv->rps.max_freq_softlimit << 24 | | 
|  | 3794 | dev_priv->rps.min_freq_softlimit << 16); | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3795 |  | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3796 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */ | 
|  | 3797 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/ | 
|  | 3798 | I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */ | 
|  | 3799 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */ | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3800 |  | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3801 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3802 |  | 
|  | 3803 | /* 5: Enable RPS */ | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3804 | I915_WRITE(GEN6_RP_CONTROL, | 
|  | 3805 | GEN6_RP_MEDIA_TURBO | | 
|  | 3806 | GEN6_RP_MEDIA_HW_NORMAL_MODE | | 
|  | 3807 | GEN6_RP_MEDIA_IS_GFX | | 
|  | 3808 | GEN6_RP_ENABLE | | 
|  | 3809 | GEN6_RP_UP_BUSY_AVG | | 
|  | 3810 | GEN6_RP_DOWN_IDLE_AVG); | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3811 |  | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3812 | /* 6: Ring frequency + overclocking (our driver does this later */ | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3813 |  | 
|  | 3814 | gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8); | 
| Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 3815 |  | 
|  | 3816 | gen8_enable_rps_interrupts(dev); | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3817 |  | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 3818 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL); | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 3819 | } | 
|  | 3820 |  | 
| Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 3821 | static void gen6_enable_rps(struct drm_device *dev) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3822 | { | 
| Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 3823 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 3824 | struct intel_engine_cs *ring; | 
| Ben Widawsky | 2a5913a | 2014-03-19 18:31:13 -0700 | [diff] [blame] | 3825 | u32 rp_state_cap; | 
| Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 3826 | u32 rc6vids, pcu_mbox = 0, rc6_mask = 0; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3827 | u32 gtfifodbg; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3828 | int rc6_mode; | 
| Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 3829 | int i, ret; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3830 |  | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 3831 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
| Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 3832 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3833 | /* Here begins a magic sequence of register writes to enable | 
|  | 3834 | * auto-downclocking. | 
|  | 3835 | * | 
|  | 3836 | * Perhaps there might be some value in exposing these to | 
|  | 3837 | * userspace... | 
|  | 3838 | */ | 
|  | 3839 | I915_WRITE(GEN6_RC_STATE, 0); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3840 |  | 
|  | 3841 | /* Clear the DBG now so we don't confuse earlier errors */ | 
|  | 3842 | if ((gtfifodbg = I915_READ(GTFIFODBG))) { | 
|  | 3843 | DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg); | 
|  | 3844 | I915_WRITE(GTFIFODBG, gtfifodbg); | 
|  | 3845 | } | 
|  | 3846 |  | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 3847 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3848 |  | 
| Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3849 | rp_state_cap = I915_READ(GEN6_RP_STATE_CAP); | 
| Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 3850 |  | 
| Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 3851 | parse_rp_state_cap(dev_priv, rp_state_cap); | 
| Jeff McGee | dd0a1aa | 2014-02-04 11:32:31 -0600 | [diff] [blame] | 3852 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3853 | /* disable the counters and set deterministic thresholds */ | 
|  | 3854 | I915_WRITE(GEN6_RC_CONTROL, 0); | 
|  | 3855 |  | 
|  | 3856 | I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16); | 
|  | 3857 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30); | 
|  | 3858 | I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30); | 
|  | 3859 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); | 
|  | 3860 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); | 
|  | 3861 |  | 
| Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 3862 | for_each_ring(ring, dev_priv, i) | 
|  | 3863 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3864 |  | 
|  | 3865 | I915_WRITE(GEN6_RC_SLEEP, 0); | 
|  | 3866 | I915_WRITE(GEN6_RC1e_THRESHOLD, 1000); | 
| Daniel Vetter | 29c78f6 | 2013-11-16 16:04:26 +0100 | [diff] [blame] | 3867 | if (IS_IVYBRIDGE(dev)) | 
| Stéphane Marchesin | 351aa56 | 2013-08-13 11:55:17 -0700 | [diff] [blame] | 3868 | I915_WRITE(GEN6_RC6_THRESHOLD, 125000); | 
|  | 3869 | else | 
|  | 3870 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); | 
| Stéphane Marchesin | 0920a48 | 2013-01-29 19:41:59 -0800 | [diff] [blame] | 3871 | I915_WRITE(GEN6_RC6p_THRESHOLD, 150000); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3872 | I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */ | 
|  | 3873 |  | 
| Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 3874 | /* Check if we are enabling RC6 */ | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3875 | rc6_mode = intel_enable_rc6(dev_priv->dev); | 
|  | 3876 | if (rc6_mode & INTEL_RC6_ENABLE) | 
|  | 3877 | rc6_mask |= GEN6_RC_CTL_RC6_ENABLE; | 
|  | 3878 |  | 
| Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 3879 | /* We don't use those on Haswell */ | 
|  | 3880 | if (!IS_HASWELL(dev)) { | 
|  | 3881 | if (rc6_mode & INTEL_RC6p_ENABLE) | 
|  | 3882 | rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3883 |  | 
| Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 3884 | if (rc6_mode & INTEL_RC6pp_ENABLE) | 
|  | 3885 | rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE; | 
|  | 3886 | } | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3887 |  | 
| Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 3888 | intel_print_rc6_info(dev, rc6_mask); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3889 |  | 
|  | 3890 | I915_WRITE(GEN6_RC_CONTROL, | 
|  | 3891 | rc6_mask | | 
|  | 3892 | GEN6_RC_CTL_EI_MODE(1) | | 
|  | 3893 | GEN6_RC_CTL_HW_ENABLE); | 
|  | 3894 |  | 
| Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3895 | /* Power down if completely idle for over 50ms */ | 
|  | 3896 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3897 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3898 |  | 
| Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 3899 | ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0); | 
| Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 3900 | if (ret) | 
| Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 3901 | DRM_DEBUG_DRIVER("Failed to set the min frequency\n"); | 
| Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 3902 |  | 
|  | 3903 | ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox); | 
|  | 3904 | if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */ | 
|  | 3905 | DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n", | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3906 | (dev_priv->rps.max_freq_softlimit & 0xff) * 50, | 
| Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 3907 | (pcu_mbox & 0xff) * 50); | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3908 | dev_priv->rps.max_freq = pcu_mbox & 0xff; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3909 | } | 
|  | 3910 |  | 
| Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 3911 | dev_priv->rps.power = HIGH_POWER; /* force a reset */ | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3912 | gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3913 |  | 
| Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 3914 | gen6_enable_rps_interrupts(dev); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3915 |  | 
| Ben Widawsky | 31643d5 | 2012-09-26 10:34:01 -0700 | [diff] [blame] | 3916 | rc6vids = 0; | 
|  | 3917 | ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids); | 
|  | 3918 | if (IS_GEN6(dev) && ret) { | 
|  | 3919 | DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n"); | 
|  | 3920 | } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) { | 
|  | 3921 | DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n", | 
|  | 3922 | GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450); | 
|  | 3923 | rc6vids &= 0xffff00; | 
|  | 3924 | rc6vids |= GEN6_ENCODE_RC6_VID(450); | 
|  | 3925 | ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids); | 
|  | 3926 | if (ret) | 
|  | 3927 | DRM_ERROR("Couldn't fix incorrect rc6 voltage\n"); | 
|  | 3928 | } | 
|  | 3929 |  | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 3930 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3931 | } | 
|  | 3932 |  | 
| Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 3933 | static void __gen6_update_ring_freq(struct drm_device *dev) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3934 | { | 
| Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 3935 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3936 | int min_freq = 15; | 
| Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3937 | unsigned int gpu_freq; | 
|  | 3938 | unsigned int max_ia_freq, min_ring_freq; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3939 | int scaling_factor = 180; | 
| Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 3940 | struct cpufreq_policy *policy; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3941 |  | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 3942 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
| Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 3943 |  | 
| Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 3944 | policy = cpufreq_cpu_get(0); | 
|  | 3945 | if (policy) { | 
|  | 3946 | max_ia_freq = policy->cpuinfo.max_freq; | 
|  | 3947 | cpufreq_cpu_put(policy); | 
|  | 3948 | } else { | 
|  | 3949 | /* | 
|  | 3950 | * Default to measured freq if none found, PCU will ensure we | 
|  | 3951 | * don't go over | 
|  | 3952 | */ | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3953 | max_ia_freq = tsc_khz; | 
| Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 3954 | } | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3955 |  | 
|  | 3956 | /* Convert from kHz to MHz */ | 
|  | 3957 | max_ia_freq /= 1000; | 
|  | 3958 |  | 
| Ben Widawsky | 153b4b95 | 2013-10-22 22:05:09 -0700 | [diff] [blame] | 3959 | min_ring_freq = I915_READ(DCLK) & 0xf; | 
| Ben Widawsky | f6aca45 | 2013-10-02 09:25:02 -0700 | [diff] [blame] | 3960 | /* convert DDR frequency from units of 266.6MHz to bandwidth */ | 
|  | 3961 | min_ring_freq = mult_frac(min_ring_freq, 8, 3); | 
| Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3962 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3963 | /* | 
|  | 3964 | * For each potential GPU frequency, load a ring frequency we'd like | 
|  | 3965 | * to use for memory access.  We do this by specifying the IA frequency | 
|  | 3966 | * the PCU should use as a reference to determine the ring frequency. | 
|  | 3967 | */ | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3968 | for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3969 | gpu_freq--) { | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 3970 | int diff = dev_priv->rps.max_freq_softlimit - gpu_freq; | 
| Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3971 | unsigned int ia_freq = 0, ring_freq = 0; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3972 |  | 
| Ben Widawsky | 46c764d | 2013-11-02 21:07:49 -0700 | [diff] [blame] | 3973 | if (INTEL_INFO(dev)->gen >= 8) { | 
|  | 3974 | /* max(2 * GT, DDR). NB: GT is 50MHz units */ | 
|  | 3975 | ring_freq = max(min_ring_freq, gpu_freq); | 
|  | 3976 | } else if (IS_HASWELL(dev)) { | 
| Ben Widawsky | f6aca45 | 2013-10-02 09:25:02 -0700 | [diff] [blame] | 3977 | ring_freq = mult_frac(gpu_freq, 5, 4); | 
| Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3978 | ring_freq = max(min_ring_freq, ring_freq); | 
|  | 3979 | /* leave ia_freq as the default, chosen by cpufreq */ | 
|  | 3980 | } else { | 
|  | 3981 | /* On older processors, there is no separate ring | 
|  | 3982 | * clock domain, so in order to boost the bandwidth | 
|  | 3983 | * of the ring, we need to upclock the CPU (ia_freq). | 
|  | 3984 | * | 
|  | 3985 | * For GPU frequencies less than 750MHz, | 
|  | 3986 | * just use the lowest ring freq. | 
|  | 3987 | */ | 
|  | 3988 | if (gpu_freq < min_freq) | 
|  | 3989 | ia_freq = 800; | 
|  | 3990 | else | 
|  | 3991 | ia_freq = max_ia_freq - ((diff * scaling_factor) / 2); | 
|  | 3992 | ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100); | 
|  | 3993 | } | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 3994 |  | 
| Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 3995 | sandybridge_pcode_write(dev_priv, | 
|  | 3996 | GEN6_PCODE_WRITE_MIN_FREQ_TABLE, | 
| Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3997 | ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT | | 
|  | 3998 | ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT | | 
|  | 3999 | gpu_freq); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4000 | } | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4001 | } | 
|  | 4002 |  | 
| Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 4003 | void gen6_update_ring_freq(struct drm_device *dev) | 
|  | 4004 | { | 
|  | 4005 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4006 |  | 
|  | 4007 | if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev)) | 
|  | 4008 | return; | 
|  | 4009 |  | 
|  | 4010 | mutex_lock(&dev_priv->rps.hw_lock); | 
|  | 4011 | __gen6_update_ring_freq(dev); | 
|  | 4012 | mutex_unlock(&dev_priv->rps.hw_lock); | 
|  | 4013 | } | 
|  | 4014 |  | 
| Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 4015 | static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv) | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4016 | { | 
|  | 4017 | u32 val, rp0; | 
|  | 4018 |  | 
|  | 4019 | val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG); | 
|  | 4020 | rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK; | 
|  | 4021 |  | 
|  | 4022 | return rp0; | 
|  | 4023 | } | 
|  | 4024 |  | 
|  | 4025 | static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv) | 
|  | 4026 | { | 
|  | 4027 | u32 val, rpe; | 
|  | 4028 |  | 
|  | 4029 | val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG); | 
|  | 4030 | rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK; | 
|  | 4031 |  | 
|  | 4032 | return rpe; | 
|  | 4033 | } | 
|  | 4034 |  | 
| Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 4035 | static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv) | 
|  | 4036 | { | 
|  | 4037 | u32 val, rp1; | 
|  | 4038 |  | 
|  | 4039 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); | 
|  | 4040 | rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK; | 
|  | 4041 |  | 
|  | 4042 | return rp1; | 
|  | 4043 | } | 
|  | 4044 |  | 
| Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 4045 | static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv) | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4046 | { | 
|  | 4047 | u32 val, rpn; | 
|  | 4048 |  | 
|  | 4049 | val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG); | 
|  | 4050 | rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK; | 
|  | 4051 | return rpn; | 
|  | 4052 | } | 
|  | 4053 |  | 
| Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 4054 | static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv) | 
|  | 4055 | { | 
|  | 4056 | u32 val, rp1; | 
|  | 4057 |  | 
|  | 4058 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE); | 
|  | 4059 |  | 
|  | 4060 | rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT; | 
|  | 4061 |  | 
|  | 4062 | return rp1; | 
|  | 4063 | } | 
|  | 4064 |  | 
| Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 4065 | static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv) | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4066 | { | 
|  | 4067 | u32 val, rp0; | 
|  | 4068 |  | 
| Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 4069 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4070 |  | 
|  | 4071 | rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT; | 
|  | 4072 | /* Clamp to max */ | 
|  | 4073 | rp0 = min_t(u32, rp0, 0xea); | 
|  | 4074 |  | 
|  | 4075 | return rp0; | 
|  | 4076 | } | 
|  | 4077 |  | 
|  | 4078 | static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv) | 
|  | 4079 | { | 
|  | 4080 | u32 val, rpe; | 
|  | 4081 |  | 
| Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 4082 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4083 | rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT; | 
| Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 4084 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4085 | rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5; | 
|  | 4086 |  | 
|  | 4087 | return rpe; | 
|  | 4088 | } | 
|  | 4089 |  | 
| Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 4090 | static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv) | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4091 | { | 
| Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 4092 | return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff; | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4093 | } | 
|  | 4094 |  | 
| Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 4095 | /* Check that the pctx buffer wasn't move under us. */ | 
|  | 4096 | static void valleyview_check_pctx(struct drm_i915_private *dev_priv) | 
|  | 4097 | { | 
|  | 4098 | unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095; | 
|  | 4099 |  | 
|  | 4100 | WARN_ON(pctx_addr != dev_priv->mm.stolen_base + | 
|  | 4101 | dev_priv->vlv_pctx->stolen->start); | 
|  | 4102 | } | 
|  | 4103 |  | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4104 |  | 
|  | 4105 | /* Check that the pcbr address is not empty. */ | 
|  | 4106 | static void cherryview_check_pctx(struct drm_i915_private *dev_priv) | 
|  | 4107 | { | 
|  | 4108 | unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095; | 
|  | 4109 |  | 
|  | 4110 | WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0); | 
|  | 4111 | } | 
|  | 4112 |  | 
|  | 4113 | static void cherryview_setup_pctx(struct drm_device *dev) | 
|  | 4114 | { | 
|  | 4115 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4116 | unsigned long pctx_paddr, paddr; | 
|  | 4117 | struct i915_gtt *gtt = &dev_priv->gtt; | 
|  | 4118 | u32 pcbr; | 
|  | 4119 | int pctx_size = 32*1024; | 
|  | 4120 |  | 
|  | 4121 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); | 
|  | 4122 |  | 
|  | 4123 | pcbr = I915_READ(VLV_PCBR); | 
|  | 4124 | if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) { | 
|  | 4125 | paddr = (dev_priv->mm.stolen_base + | 
|  | 4126 | (gtt->stolen_size - pctx_size)); | 
|  | 4127 |  | 
|  | 4128 | pctx_paddr = (paddr & (~4095)); | 
|  | 4129 | I915_WRITE(VLV_PCBR, pctx_paddr); | 
|  | 4130 | } | 
|  | 4131 | } | 
|  | 4132 |  | 
| Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 4133 | static void valleyview_setup_pctx(struct drm_device *dev) | 
|  | 4134 | { | 
|  | 4135 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4136 | struct drm_i915_gem_object *pctx; | 
|  | 4137 | unsigned long pctx_paddr; | 
|  | 4138 | u32 pcbr; | 
|  | 4139 | int pctx_size = 24*1024; | 
|  | 4140 |  | 
| Imre Deak | 17b0c1f | 2014-02-11 21:39:06 +0200 | [diff] [blame] | 4141 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); | 
|  | 4142 |  | 
| Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 4143 | pcbr = I915_READ(VLV_PCBR); | 
|  | 4144 | if (pcbr) { | 
|  | 4145 | /* BIOS set it up already, grab the pre-alloc'd space */ | 
|  | 4146 | int pcbr_offset; | 
|  | 4147 |  | 
|  | 4148 | pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base; | 
|  | 4149 | pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev, | 
|  | 4150 | pcbr_offset, | 
| Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 4151 | I915_GTT_OFFSET_NONE, | 
| Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 4152 | pctx_size); | 
|  | 4153 | goto out; | 
|  | 4154 | } | 
|  | 4155 |  | 
|  | 4156 | /* | 
|  | 4157 | * From the Gunit register HAS: | 
|  | 4158 | * The Gfx driver is expected to program this register and ensure | 
|  | 4159 | * proper allocation within Gfx stolen memory.  For example, this | 
|  | 4160 | * register should be programmed such than the PCBR range does not | 
|  | 4161 | * overlap with other ranges, such as the frame buffer, protected | 
|  | 4162 | * memory, or any other relevant ranges. | 
|  | 4163 | */ | 
|  | 4164 | pctx = i915_gem_object_create_stolen(dev, pctx_size); | 
|  | 4165 | if (!pctx) { | 
|  | 4166 | DRM_DEBUG("not enough stolen space for PCTX, disabling\n"); | 
|  | 4167 | return; | 
|  | 4168 | } | 
|  | 4169 |  | 
|  | 4170 | pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start; | 
|  | 4171 | I915_WRITE(VLV_PCBR, pctx_paddr); | 
|  | 4172 |  | 
|  | 4173 | out: | 
|  | 4174 | dev_priv->vlv_pctx = pctx; | 
|  | 4175 | } | 
|  | 4176 |  | 
| Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 4177 | static void valleyview_cleanup_pctx(struct drm_device *dev) | 
|  | 4178 | { | 
|  | 4179 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4180 |  | 
|  | 4181 | if (WARN_ON(!dev_priv->vlv_pctx)) | 
|  | 4182 | return; | 
|  | 4183 |  | 
|  | 4184 | drm_gem_object_unreference(&dev_priv->vlv_pctx->base); | 
|  | 4185 | dev_priv->vlv_pctx = NULL; | 
|  | 4186 | } | 
|  | 4187 |  | 
| Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 4188 | static void valleyview_init_gt_powersave(struct drm_device *dev) | 
|  | 4189 | { | 
|  | 4190 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 4191 | u32 val; | 
| Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 4192 |  | 
|  | 4193 | valleyview_setup_pctx(dev); | 
|  | 4194 |  | 
|  | 4195 | mutex_lock(&dev_priv->rps.hw_lock); | 
|  | 4196 |  | 
| Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 4197 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); | 
|  | 4198 | switch ((val >> 6) & 3) { | 
|  | 4199 | case 0: | 
|  | 4200 | case 1: | 
|  | 4201 | dev_priv->mem_freq = 800; | 
|  | 4202 | break; | 
|  | 4203 | case 2: | 
|  | 4204 | dev_priv->mem_freq = 1066; | 
|  | 4205 | break; | 
|  | 4206 | case 3: | 
|  | 4207 | dev_priv->mem_freq = 1333; | 
|  | 4208 | break; | 
|  | 4209 | } | 
|  | 4210 | DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq); | 
|  | 4211 |  | 
| Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 4212 | dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv); | 
|  | 4213 | dev_priv->rps.rp0_freq = dev_priv->rps.max_freq; | 
|  | 4214 | DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n", | 
|  | 4215 | vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq), | 
|  | 4216 | dev_priv->rps.max_freq); | 
|  | 4217 |  | 
|  | 4218 | dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv); | 
|  | 4219 | DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n", | 
|  | 4220 | vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), | 
|  | 4221 | dev_priv->rps.efficient_freq); | 
|  | 4222 |  | 
| Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 4223 | dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv); | 
|  | 4224 | DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n", | 
|  | 4225 | vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq), | 
|  | 4226 | dev_priv->rps.rp1_freq); | 
|  | 4227 |  | 
| Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 4228 | dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv); | 
|  | 4229 | DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n", | 
|  | 4230 | vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq), | 
|  | 4231 | dev_priv->rps.min_freq); | 
|  | 4232 |  | 
|  | 4233 | /* Preserve min/max settings in case of re-init */ | 
|  | 4234 | if (dev_priv->rps.max_freq_softlimit == 0) | 
|  | 4235 | dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq; | 
|  | 4236 |  | 
|  | 4237 | if (dev_priv->rps.min_freq_softlimit == 0) | 
|  | 4238 | dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq; | 
|  | 4239 |  | 
|  | 4240 | mutex_unlock(&dev_priv->rps.hw_lock); | 
|  | 4241 | } | 
|  | 4242 |  | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4243 | static void cherryview_init_gt_powersave(struct drm_device *dev) | 
|  | 4244 | { | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4245 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 4246 | u32 val; | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4247 |  | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4248 | cherryview_setup_pctx(dev); | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4249 |  | 
|  | 4250 | mutex_lock(&dev_priv->rps.hw_lock); | 
|  | 4251 |  | 
| Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 4252 | val = vlv_punit_read(dev_priv, CCK_FUSE_REG); | 
|  | 4253 | switch ((val >> 2) & 0x7) { | 
|  | 4254 | case 0: | 
|  | 4255 | case 1: | 
|  | 4256 | dev_priv->rps.cz_freq = 200; | 
|  | 4257 | dev_priv->mem_freq = 1600; | 
|  | 4258 | break; | 
|  | 4259 | case 2: | 
|  | 4260 | dev_priv->rps.cz_freq = 267; | 
|  | 4261 | dev_priv->mem_freq = 1600; | 
|  | 4262 | break; | 
|  | 4263 | case 3: | 
|  | 4264 | dev_priv->rps.cz_freq = 333; | 
|  | 4265 | dev_priv->mem_freq = 2000; | 
|  | 4266 | break; | 
|  | 4267 | case 4: | 
|  | 4268 | dev_priv->rps.cz_freq = 320; | 
|  | 4269 | dev_priv->mem_freq = 1600; | 
|  | 4270 | break; | 
|  | 4271 | case 5: | 
|  | 4272 | dev_priv->rps.cz_freq = 400; | 
|  | 4273 | dev_priv->mem_freq = 1600; | 
|  | 4274 | break; | 
|  | 4275 | } | 
|  | 4276 | DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq); | 
|  | 4277 |  | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4278 | dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv); | 
|  | 4279 | dev_priv->rps.rp0_freq = dev_priv->rps.max_freq; | 
|  | 4280 | DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n", | 
|  | 4281 | vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq), | 
|  | 4282 | dev_priv->rps.max_freq); | 
|  | 4283 |  | 
|  | 4284 | dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv); | 
|  | 4285 | DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n", | 
|  | 4286 | vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), | 
|  | 4287 | dev_priv->rps.efficient_freq); | 
|  | 4288 |  | 
| Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 4289 | dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv); | 
|  | 4290 | DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n", | 
|  | 4291 | vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq), | 
|  | 4292 | dev_priv->rps.rp1_freq); | 
|  | 4293 |  | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4294 | dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv); | 
|  | 4295 | DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n", | 
|  | 4296 | vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq), | 
|  | 4297 | dev_priv->rps.min_freq); | 
|  | 4298 |  | 
| Ville Syrjälä | 1c14762 | 2014-08-18 14:42:43 +0300 | [diff] [blame] | 4299 | WARN_ONCE((dev_priv->rps.max_freq | | 
|  | 4300 | dev_priv->rps.efficient_freq | | 
|  | 4301 | dev_priv->rps.rp1_freq | | 
|  | 4302 | dev_priv->rps.min_freq) & 1, | 
|  | 4303 | "Odd GPU freq values\n"); | 
|  | 4304 |  | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4305 | /* Preserve min/max settings in case of re-init */ | 
|  | 4306 | if (dev_priv->rps.max_freq_softlimit == 0) | 
|  | 4307 | dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq; | 
|  | 4308 |  | 
|  | 4309 | if (dev_priv->rps.min_freq_softlimit == 0) | 
|  | 4310 | dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq; | 
|  | 4311 |  | 
|  | 4312 | mutex_unlock(&dev_priv->rps.hw_lock); | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4313 | } | 
|  | 4314 |  | 
| Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 4315 | static void valleyview_cleanup_gt_powersave(struct drm_device *dev) | 
|  | 4316 | { | 
|  | 4317 | valleyview_cleanup_pctx(dev); | 
|  | 4318 | } | 
|  | 4319 |  | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4320 | static void cherryview_enable_rps(struct drm_device *dev) | 
|  | 4321 | { | 
|  | 4322 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4323 | struct intel_engine_cs *ring; | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4324 | u32 gtfifodbg, val, rc6_mode = 0, pcbr; | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4325 | int i; | 
|  | 4326 |  | 
|  | 4327 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
|  | 4328 |  | 
|  | 4329 | gtfifodbg = I915_READ(GTFIFODBG); | 
|  | 4330 | if (gtfifodbg) { | 
|  | 4331 | DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n", | 
|  | 4332 | gtfifodbg); | 
|  | 4333 | I915_WRITE(GTFIFODBG, gtfifodbg); | 
|  | 4334 | } | 
|  | 4335 |  | 
|  | 4336 | cherryview_check_pctx(dev_priv); | 
|  | 4337 |  | 
|  | 4338 | /* 1a & 1b: Get forcewake during program sequence. Although the driver | 
|  | 4339 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ | 
|  | 4340 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL); | 
|  | 4341 |  | 
|  | 4342 | /* 2a: Program RC6 thresholds.*/ | 
|  | 4343 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16); | 
|  | 4344 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ | 
|  | 4345 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ | 
|  | 4346 |  | 
|  | 4347 | for_each_ring(ring, dev_priv, i) | 
|  | 4348 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); | 
|  | 4349 | I915_WRITE(GEN6_RC_SLEEP, 0); | 
|  | 4350 |  | 
|  | 4351 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */ | 
|  | 4352 |  | 
|  | 4353 | /* allows RC6 residency counter to work */ | 
|  | 4354 | I915_WRITE(VLV_COUNTER_CONTROL, | 
|  | 4355 | _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH | | 
|  | 4356 | VLV_MEDIA_RC6_COUNT_EN | | 
|  | 4357 | VLV_RENDER_RC6_COUNT_EN)); | 
|  | 4358 |  | 
|  | 4359 | /* For now we assume BIOS is allocating and populating the PCBR  */ | 
|  | 4360 | pcbr = I915_READ(VLV_PCBR); | 
|  | 4361 |  | 
|  | 4362 | DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr); | 
|  | 4363 |  | 
|  | 4364 | /* 3: Enable RC6 */ | 
|  | 4365 | if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) && | 
|  | 4366 | (pcbr >> VLV_PCBR_ADDR_SHIFT)) | 
|  | 4367 | rc6_mode = GEN6_RC_CTL_EI_MODE(1); | 
|  | 4368 |  | 
|  | 4369 | I915_WRITE(GEN6_RC_CONTROL, rc6_mode); | 
|  | 4370 |  | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4371 | /* 4 Program defaults and thresholds for RPS*/ | 
|  | 4372 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400); | 
|  | 4373 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000); | 
|  | 4374 | I915_WRITE(GEN6_RP_UP_EI, 66000); | 
|  | 4375 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); | 
|  | 4376 |  | 
|  | 4377 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); | 
|  | 4378 |  | 
| Tom O'Rourke | 7405f42 | 2014-06-10 16:26:34 -0700 | [diff] [blame] | 4379 | /* WaDisablePwrmtrEvent:chv (pre-production hw) */ | 
|  | 4380 | I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff); | 
|  | 4381 | I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00); | 
|  | 4382 |  | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4383 | /* 5: Enable RPS */ | 
|  | 4384 | I915_WRITE(GEN6_RP_CONTROL, | 
|  | 4385 | GEN6_RP_MEDIA_HW_NORMAL_MODE | | 
| Tom O'Rourke | 7405f42 | 2014-06-10 16:26:34 -0700 | [diff] [blame] | 4386 | GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */ | 
| Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 4387 | GEN6_RP_ENABLE | | 
|  | 4388 | GEN6_RP_UP_BUSY_AVG | | 
|  | 4389 | GEN6_RP_DOWN_IDLE_AVG); | 
|  | 4390 |  | 
|  | 4391 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); | 
|  | 4392 |  | 
|  | 4393 | DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no"); | 
|  | 4394 | DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val); | 
|  | 4395 |  | 
|  | 4396 | dev_priv->rps.cur_freq = (val >> 8) & 0xff; | 
|  | 4397 | DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n", | 
|  | 4398 | vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq), | 
|  | 4399 | dev_priv->rps.cur_freq); | 
|  | 4400 |  | 
|  | 4401 | DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n", | 
|  | 4402 | vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), | 
|  | 4403 | dev_priv->rps.efficient_freq); | 
|  | 4404 |  | 
|  | 4405 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq); | 
|  | 4406 |  | 
| Deepak S | 3497a56 | 2014-07-10 13:16:26 +0530 | [diff] [blame] | 4407 | gen8_enable_rps_interrupts(dev); | 
|  | 4408 |  | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4409 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL); | 
|  | 4410 | } | 
|  | 4411 |  | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4412 | static void valleyview_enable_rps(struct drm_device *dev) | 
|  | 4413 | { | 
|  | 4414 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4415 | struct intel_engine_cs *ring; | 
| Ben Widawsky | 2a5913a | 2014-03-19 18:31:13 -0700 | [diff] [blame] | 4416 | u32 gtfifodbg, val, rc6_mode = 0; | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4417 | int i; | 
|  | 4418 |  | 
|  | 4419 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
|  | 4420 |  | 
| Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 4421 | valleyview_check_pctx(dev_priv); | 
|  | 4422 |  | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4423 | if ((gtfifodbg = I915_READ(GTFIFODBG))) { | 
| Jesse Barnes | f7d85c1 | 2013-09-27 10:40:54 -0700 | [diff] [blame] | 4424 | DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n", | 
|  | 4425 | gtfifodbg); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4426 | I915_WRITE(GTFIFODBG, gtfifodbg); | 
|  | 4427 | } | 
|  | 4428 |  | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 4429 | /* If VLV, Forcewake all wells, else re-direct to regular path */ | 
|  | 4430 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4431 |  | 
|  | 4432 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400); | 
|  | 4433 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000); | 
|  | 4434 | I915_WRITE(GEN6_RP_UP_EI, 66000); | 
|  | 4435 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); | 
|  | 4436 |  | 
|  | 4437 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); | 
| Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 4438 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4439 |  | 
|  | 4440 | I915_WRITE(GEN6_RP_CONTROL, | 
|  | 4441 | GEN6_RP_MEDIA_TURBO | | 
|  | 4442 | GEN6_RP_MEDIA_HW_NORMAL_MODE | | 
|  | 4443 | GEN6_RP_MEDIA_IS_GFX | | 
|  | 4444 | GEN6_RP_ENABLE | | 
|  | 4445 | GEN6_RP_UP_BUSY_AVG | | 
|  | 4446 | GEN6_RP_DOWN_IDLE_CONT); | 
|  | 4447 |  | 
|  | 4448 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000); | 
|  | 4449 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); | 
|  | 4450 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); | 
|  | 4451 |  | 
|  | 4452 | for_each_ring(ring, dev_priv, i) | 
|  | 4453 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); | 
|  | 4454 |  | 
| Jesse Barnes | 2f0aa304 | 2013-11-15 09:32:11 -0800 | [diff] [blame] | 4455 | I915_WRITE(GEN6_RC6_THRESHOLD, 0x557); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4456 |  | 
|  | 4457 | /* allows RC6 residency counter to work */ | 
| Jesse Barnes | 49798eb | 2013-09-26 17:55:57 -0700 | [diff] [blame] | 4458 | I915_WRITE(VLV_COUNTER_CONTROL, | 
| Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 4459 | _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN | | 
|  | 4460 | VLV_RENDER_RC0_COUNT_EN | | 
| Jesse Barnes | 49798eb | 2013-09-26 17:55:57 -0700 | [diff] [blame] | 4461 | VLV_MEDIA_RC6_COUNT_EN | | 
|  | 4462 | VLV_RENDER_RC6_COUNT_EN)); | 
| Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 4463 |  | 
| Jesse Barnes | a2b23fe | 2013-09-19 09:33:13 -0700 | [diff] [blame] | 4464 | if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE) | 
| Jesse Barnes | 6b88f29 | 2013-11-15 09:32:12 -0800 | [diff] [blame] | 4465 | rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL; | 
| Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 4466 |  | 
|  | 4467 | intel_print_rc6_info(dev, rc6_mode); | 
|  | 4468 |  | 
| Jesse Barnes | a2b23fe | 2013-09-19 09:33:13 -0700 | [diff] [blame] | 4469 | I915_WRITE(GEN6_RC_CONTROL, rc6_mode); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4470 |  | 
| Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 4471 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4472 |  | 
|  | 4473 | DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no"); | 
|  | 4474 | DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val); | 
|  | 4475 |  | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4476 | dev_priv->rps.cur_freq = (val >> 8) & 0xff; | 
| Ville Syrjälä | 73008b9 | 2013-06-25 19:21:01 +0300 | [diff] [blame] | 4477 | DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n", | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4478 | vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq), | 
|  | 4479 | dev_priv->rps.cur_freq); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4480 |  | 
| Ville Syrjälä | 73008b9 | 2013-06-25 19:21:01 +0300 | [diff] [blame] | 4481 | DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n", | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4482 | vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), | 
|  | 4483 | dev_priv->rps.efficient_freq); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4484 |  | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4485 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4486 |  | 
| Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 4487 | gen6_enable_rps_interrupts(dev); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4488 |  | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 4489 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4490 | } | 
|  | 4491 |  | 
| Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 4492 | void ironlake_teardown_rc6(struct drm_device *dev) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4493 | { | 
|  | 4494 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4495 |  | 
| Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4496 | if (dev_priv->ips.renderctx) { | 
| Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4497 | i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx); | 
| Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4498 | drm_gem_object_unreference(&dev_priv->ips.renderctx->base); | 
|  | 4499 | dev_priv->ips.renderctx = NULL; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4500 | } | 
|  | 4501 |  | 
| Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4502 | if (dev_priv->ips.pwrctx) { | 
| Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4503 | i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx); | 
| Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4504 | drm_gem_object_unreference(&dev_priv->ips.pwrctx->base); | 
|  | 4505 | dev_priv->ips.pwrctx = NULL; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4506 | } | 
|  | 4507 | } | 
|  | 4508 |  | 
| Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 4509 | static void ironlake_disable_rc6(struct drm_device *dev) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4510 | { | 
|  | 4511 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4512 |  | 
|  | 4513 | if (I915_READ(PWRCTXA)) { | 
|  | 4514 | /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */ | 
|  | 4515 | I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT); | 
|  | 4516 | wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON), | 
|  | 4517 | 50); | 
|  | 4518 |  | 
|  | 4519 | I915_WRITE(PWRCTXA, 0); | 
|  | 4520 | POSTING_READ(PWRCTXA); | 
|  | 4521 |  | 
|  | 4522 | I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT); | 
|  | 4523 | POSTING_READ(RSTDBYCTL); | 
|  | 4524 | } | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4525 | } | 
|  | 4526 |  | 
|  | 4527 | static int ironlake_setup_rc6(struct drm_device *dev) | 
|  | 4528 | { | 
|  | 4529 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4530 |  | 
| Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4531 | if (dev_priv->ips.renderctx == NULL) | 
|  | 4532 | dev_priv->ips.renderctx = intel_alloc_context_page(dev); | 
|  | 4533 | if (!dev_priv->ips.renderctx) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4534 | return -ENOMEM; | 
|  | 4535 |  | 
| Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 4536 | if (dev_priv->ips.pwrctx == NULL) | 
|  | 4537 | dev_priv->ips.pwrctx = intel_alloc_context_page(dev); | 
|  | 4538 | if (!dev_priv->ips.pwrctx) { | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4539 | ironlake_teardown_rc6(dev); | 
|  | 4540 | return -ENOMEM; | 
|  | 4541 | } | 
|  | 4542 |  | 
|  | 4543 | return 0; | 
|  | 4544 | } | 
|  | 4545 |  | 
| Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 4546 | static void ironlake_enable_rc6(struct drm_device *dev) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4547 | { | 
|  | 4548 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4549 | struct intel_engine_cs *ring = &dev_priv->ring[RCS]; | 
| Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 4550 | bool was_interruptible; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4551 | int ret; | 
|  | 4552 |  | 
|  | 4553 | /* rc6 disabled by default due to repeated reports of hanging during | 
|  | 4554 | * boot and resume. | 
|  | 4555 | */ | 
|  | 4556 | if (!intel_enable_rc6(dev)) | 
|  | 4557 | return; | 
|  | 4558 |  | 
| Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 4559 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); | 
|  | 4560 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4561 | ret = ironlake_setup_rc6(dev); | 
| Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 4562 | if (ret) | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4563 | return; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4564 |  | 
| Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 4565 | was_interruptible = dev_priv->mm.interruptible; | 
|  | 4566 | dev_priv->mm.interruptible = false; | 
|  | 4567 |  | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4568 | /* | 
|  | 4569 | * GPU can automatically power down the render unit if given a page | 
|  | 4570 | * to save state. | 
|  | 4571 | */ | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 4572 | ret = intel_ring_begin(ring, 6); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4573 | if (ret) { | 
|  | 4574 | ironlake_teardown_rc6(dev); | 
| Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 4575 | dev_priv->mm.interruptible = was_interruptible; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4576 | return; | 
|  | 4577 | } | 
|  | 4578 |  | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 4579 | intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN); | 
|  | 4580 | intel_ring_emit(ring, MI_SET_CONTEXT); | 
| Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 4581 | intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) | | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 4582 | MI_MM_SPACE_GTT | | 
|  | 4583 | MI_SAVE_EXT_STATE_EN | | 
|  | 4584 | MI_RESTORE_EXT_STATE_EN | | 
|  | 4585 | MI_RESTORE_INHIBIT); | 
|  | 4586 | intel_ring_emit(ring, MI_SUSPEND_FLUSH); | 
|  | 4587 | intel_ring_emit(ring, MI_NOOP); | 
|  | 4588 | intel_ring_emit(ring, MI_FLUSH); | 
|  | 4589 | intel_ring_advance(ring); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4590 |  | 
|  | 4591 | /* | 
|  | 4592 | * Wait for the command parser to advance past MI_SET_CONTEXT. The HW | 
|  | 4593 | * does an implicit flush, combined with MI_FLUSH above, it should be | 
|  | 4594 | * safe to assume that renderctx is valid | 
|  | 4595 | */ | 
| Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 4596 | ret = intel_ring_idle(ring); | 
|  | 4597 | dev_priv->mm.interruptible = was_interruptible; | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4598 | if (ret) { | 
| Jani Nikula | def27a5 | 2013-03-12 10:49:19 +0200 | [diff] [blame] | 4599 | DRM_ERROR("failed to enable ironlake power savings\n"); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4600 | ironlake_teardown_rc6(dev); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4601 | return; | 
|  | 4602 | } | 
|  | 4603 |  | 
| Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 4604 | I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4605 | I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT); | 
| Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 4606 |  | 
| Imre Deak | 91ca689 | 2014-04-14 20:24:25 +0300 | [diff] [blame] | 4607 | intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE); | 
| Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4608 | } | 
|  | 4609 |  | 
| Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 4610 | static unsigned long intel_pxfreq(u32 vidfreq) | 
|  | 4611 | { | 
|  | 4612 | unsigned long freq; | 
|  | 4613 | int div = (vidfreq & 0x3f0000) >> 16; | 
|  | 4614 | int post = (vidfreq & 0x3000) >> 12; | 
|  | 4615 | int pre = (vidfreq & 0x7); | 
|  | 4616 |  | 
|  | 4617 | if (!pre) | 
|  | 4618 | return 0; | 
|  | 4619 |  | 
|  | 4620 | freq = ((div * 133333) / ((1<<post) * pre)); | 
|  | 4621 |  | 
|  | 4622 | return freq; | 
|  | 4623 | } | 
|  | 4624 |  | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4625 | static const struct cparams { | 
|  | 4626 | u16 i; | 
|  | 4627 | u16 t; | 
|  | 4628 | u16 m; | 
|  | 4629 | u16 c; | 
|  | 4630 | } cparams[] = { | 
|  | 4631 | { 1, 1333, 301, 28664 }, | 
|  | 4632 | { 1, 1066, 294, 24460 }, | 
|  | 4633 | { 1, 800, 294, 25192 }, | 
|  | 4634 | { 0, 1333, 276, 27605 }, | 
|  | 4635 | { 0, 1066, 276, 27605 }, | 
|  | 4636 | { 0, 800, 231, 23784 }, | 
|  | 4637 | }; | 
|  | 4638 |  | 
| Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4639 | static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv) | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4640 | { | 
|  | 4641 | u64 total_count, diff, ret; | 
|  | 4642 | u32 count1, count2, count3, m = 0, c = 0; | 
|  | 4643 | unsigned long now = jiffies_to_msecs(jiffies), diff1; | 
|  | 4644 | int i; | 
|  | 4645 |  | 
| Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4646 | assert_spin_locked(&mchdev_lock); | 
|  | 4647 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4648 | diff1 = now - dev_priv->ips.last_time1; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4649 |  | 
|  | 4650 | /* Prevent division-by-zero if we are asking too fast. | 
|  | 4651 | * Also, we don't get interesting results if we are polling | 
|  | 4652 | * faster than once in 10ms, so just return the saved value | 
|  | 4653 | * in such cases. | 
|  | 4654 | */ | 
|  | 4655 | if (diff1 <= 10) | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4656 | return dev_priv->ips.chipset_power; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4657 |  | 
|  | 4658 | count1 = I915_READ(DMIEC); | 
|  | 4659 | count2 = I915_READ(DDREC); | 
|  | 4660 | count3 = I915_READ(CSIEC); | 
|  | 4661 |  | 
|  | 4662 | total_count = count1 + count2 + count3; | 
|  | 4663 |  | 
|  | 4664 | /* FIXME: handle per-counter overflow */ | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4665 | if (total_count < dev_priv->ips.last_count1) { | 
|  | 4666 | diff = ~0UL - dev_priv->ips.last_count1; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4667 | diff += total_count; | 
|  | 4668 | } else { | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4669 | diff = total_count - dev_priv->ips.last_count1; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4670 | } | 
|  | 4671 |  | 
|  | 4672 | for (i = 0; i < ARRAY_SIZE(cparams); i++) { | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4673 | if (cparams[i].i == dev_priv->ips.c_m && | 
|  | 4674 | cparams[i].t == dev_priv->ips.r_t) { | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4675 | m = cparams[i].m; | 
|  | 4676 | c = cparams[i].c; | 
|  | 4677 | break; | 
|  | 4678 | } | 
|  | 4679 | } | 
|  | 4680 |  | 
|  | 4681 | diff = div_u64(diff, diff1); | 
|  | 4682 | ret = ((m * diff) + c); | 
|  | 4683 | ret = div_u64(ret, 10); | 
|  | 4684 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4685 | dev_priv->ips.last_count1 = total_count; | 
|  | 4686 | dev_priv->ips.last_time1 = now; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4687 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4688 | dev_priv->ips.chipset_power = ret; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4689 |  | 
|  | 4690 | return ret; | 
|  | 4691 | } | 
|  | 4692 |  | 
| Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4693 | unsigned long i915_chipset_val(struct drm_i915_private *dev_priv) | 
|  | 4694 | { | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4695 | struct drm_device *dev = dev_priv->dev; | 
| Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4696 | unsigned long val; | 
|  | 4697 |  | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4698 | if (INTEL_INFO(dev)->gen != 5) | 
| Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4699 | return 0; | 
|  | 4700 |  | 
|  | 4701 | spin_lock_irq(&mchdev_lock); | 
|  | 4702 |  | 
|  | 4703 | val = __i915_chipset_val(dev_priv); | 
|  | 4704 |  | 
|  | 4705 | spin_unlock_irq(&mchdev_lock); | 
|  | 4706 |  | 
|  | 4707 | return val; | 
|  | 4708 | } | 
|  | 4709 |  | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4710 | unsigned long i915_mch_val(struct drm_i915_private *dev_priv) | 
|  | 4711 | { | 
|  | 4712 | unsigned long m, x, b; | 
|  | 4713 | u32 tsfs; | 
|  | 4714 |  | 
|  | 4715 | tsfs = I915_READ(TSFS); | 
|  | 4716 |  | 
|  | 4717 | m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT); | 
|  | 4718 | x = I915_READ8(TR1); | 
|  | 4719 |  | 
|  | 4720 | b = tsfs & TSFS_INTR_MASK; | 
|  | 4721 |  | 
|  | 4722 | return ((m * x) / 127) - b; | 
|  | 4723 | } | 
|  | 4724 |  | 
|  | 4725 | static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid) | 
|  | 4726 | { | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4727 | struct drm_device *dev = dev_priv->dev; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4728 | static const struct v_table { | 
|  | 4729 | u16 vd; /* in .1 mil */ | 
|  | 4730 | u16 vm; /* in .1 mil */ | 
|  | 4731 | } v_table[] = { | 
|  | 4732 | { 0, 0, }, | 
|  | 4733 | { 375, 0, }, | 
|  | 4734 | { 500, 0, }, | 
|  | 4735 | { 625, 0, }, | 
|  | 4736 | { 750, 0, }, | 
|  | 4737 | { 875, 0, }, | 
|  | 4738 | { 1000, 0, }, | 
|  | 4739 | { 1125, 0, }, | 
|  | 4740 | { 4125, 3000, }, | 
|  | 4741 | { 4125, 3000, }, | 
|  | 4742 | { 4125, 3000, }, | 
|  | 4743 | { 4125, 3000, }, | 
|  | 4744 | { 4125, 3000, }, | 
|  | 4745 | { 4125, 3000, }, | 
|  | 4746 | { 4125, 3000, }, | 
|  | 4747 | { 4125, 3000, }, | 
|  | 4748 | { 4125, 3000, }, | 
|  | 4749 | { 4125, 3000, }, | 
|  | 4750 | { 4125, 3000, }, | 
|  | 4751 | { 4125, 3000, }, | 
|  | 4752 | { 4125, 3000, }, | 
|  | 4753 | { 4125, 3000, }, | 
|  | 4754 | { 4125, 3000, }, | 
|  | 4755 | { 4125, 3000, }, | 
|  | 4756 | { 4125, 3000, }, | 
|  | 4757 | { 4125, 3000, }, | 
|  | 4758 | { 4125, 3000, }, | 
|  | 4759 | { 4125, 3000, }, | 
|  | 4760 | { 4125, 3000, }, | 
|  | 4761 | { 4125, 3000, }, | 
|  | 4762 | { 4125, 3000, }, | 
|  | 4763 | { 4125, 3000, }, | 
|  | 4764 | { 4250, 3125, }, | 
|  | 4765 | { 4375, 3250, }, | 
|  | 4766 | { 4500, 3375, }, | 
|  | 4767 | { 4625, 3500, }, | 
|  | 4768 | { 4750, 3625, }, | 
|  | 4769 | { 4875, 3750, }, | 
|  | 4770 | { 5000, 3875, }, | 
|  | 4771 | { 5125, 4000, }, | 
|  | 4772 | { 5250, 4125, }, | 
|  | 4773 | { 5375, 4250, }, | 
|  | 4774 | { 5500, 4375, }, | 
|  | 4775 | { 5625, 4500, }, | 
|  | 4776 | { 5750, 4625, }, | 
|  | 4777 | { 5875, 4750, }, | 
|  | 4778 | { 6000, 4875, }, | 
|  | 4779 | { 6125, 5000, }, | 
|  | 4780 | { 6250, 5125, }, | 
|  | 4781 | { 6375, 5250, }, | 
|  | 4782 | { 6500, 5375, }, | 
|  | 4783 | { 6625, 5500, }, | 
|  | 4784 | { 6750, 5625, }, | 
|  | 4785 | { 6875, 5750, }, | 
|  | 4786 | { 7000, 5875, }, | 
|  | 4787 | { 7125, 6000, }, | 
|  | 4788 | { 7250, 6125, }, | 
|  | 4789 | { 7375, 6250, }, | 
|  | 4790 | { 7500, 6375, }, | 
|  | 4791 | { 7625, 6500, }, | 
|  | 4792 | { 7750, 6625, }, | 
|  | 4793 | { 7875, 6750, }, | 
|  | 4794 | { 8000, 6875, }, | 
|  | 4795 | { 8125, 7000, }, | 
|  | 4796 | { 8250, 7125, }, | 
|  | 4797 | { 8375, 7250, }, | 
|  | 4798 | { 8500, 7375, }, | 
|  | 4799 | { 8625, 7500, }, | 
|  | 4800 | { 8750, 7625, }, | 
|  | 4801 | { 8875, 7750, }, | 
|  | 4802 | { 9000, 7875, }, | 
|  | 4803 | { 9125, 8000, }, | 
|  | 4804 | { 9250, 8125, }, | 
|  | 4805 | { 9375, 8250, }, | 
|  | 4806 | { 9500, 8375, }, | 
|  | 4807 | { 9625, 8500, }, | 
|  | 4808 | { 9750, 8625, }, | 
|  | 4809 | { 9875, 8750, }, | 
|  | 4810 | { 10000, 8875, }, | 
|  | 4811 | { 10125, 9000, }, | 
|  | 4812 | { 10250, 9125, }, | 
|  | 4813 | { 10375, 9250, }, | 
|  | 4814 | { 10500, 9375, }, | 
|  | 4815 | { 10625, 9500, }, | 
|  | 4816 | { 10750, 9625, }, | 
|  | 4817 | { 10875, 9750, }, | 
|  | 4818 | { 11000, 9875, }, | 
|  | 4819 | { 11125, 10000, }, | 
|  | 4820 | { 11250, 10125, }, | 
|  | 4821 | { 11375, 10250, }, | 
|  | 4822 | { 11500, 10375, }, | 
|  | 4823 | { 11625, 10500, }, | 
|  | 4824 | { 11750, 10625, }, | 
|  | 4825 | { 11875, 10750, }, | 
|  | 4826 | { 12000, 10875, }, | 
|  | 4827 | { 12125, 11000, }, | 
|  | 4828 | { 12250, 11125, }, | 
|  | 4829 | { 12375, 11250, }, | 
|  | 4830 | { 12500, 11375, }, | 
|  | 4831 | { 12625, 11500, }, | 
|  | 4832 | { 12750, 11625, }, | 
|  | 4833 | { 12875, 11750, }, | 
|  | 4834 | { 13000, 11875, }, | 
|  | 4835 | { 13125, 12000, }, | 
|  | 4836 | { 13250, 12125, }, | 
|  | 4837 | { 13375, 12250, }, | 
|  | 4838 | { 13500, 12375, }, | 
|  | 4839 | { 13625, 12500, }, | 
|  | 4840 | { 13750, 12625, }, | 
|  | 4841 | { 13875, 12750, }, | 
|  | 4842 | { 14000, 12875, }, | 
|  | 4843 | { 14125, 13000, }, | 
|  | 4844 | { 14250, 13125, }, | 
|  | 4845 | { 14375, 13250, }, | 
|  | 4846 | { 14500, 13375, }, | 
|  | 4847 | { 14625, 13500, }, | 
|  | 4848 | { 14750, 13625, }, | 
|  | 4849 | { 14875, 13750, }, | 
|  | 4850 | { 15000, 13875, }, | 
|  | 4851 | { 15125, 14000, }, | 
|  | 4852 | { 15250, 14125, }, | 
|  | 4853 | { 15375, 14250, }, | 
|  | 4854 | { 15500, 14375, }, | 
|  | 4855 | { 15625, 14500, }, | 
|  | 4856 | { 15750, 14625, }, | 
|  | 4857 | { 15875, 14750, }, | 
|  | 4858 | { 16000, 14875, }, | 
|  | 4859 | { 16125, 15000, }, | 
|  | 4860 | }; | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4861 | if (INTEL_INFO(dev)->is_mobile) | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4862 | return v_table[pxvid].vm; | 
|  | 4863 | else | 
|  | 4864 | return v_table[pxvid].vd; | 
|  | 4865 | } | 
|  | 4866 |  | 
| Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4867 | static void __i915_update_gfx_val(struct drm_i915_private *dev_priv) | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4868 | { | 
| Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 4869 | u64 now, diff, diffms; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4870 | u32 count; | 
|  | 4871 |  | 
| Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4872 | assert_spin_locked(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4873 |  | 
| Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 4874 | now = ktime_get_raw_ns(); | 
|  | 4875 | diffms = now - dev_priv->ips.last_time2; | 
|  | 4876 | do_div(diffms, NSEC_PER_MSEC); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4877 |  | 
|  | 4878 | /* Don't divide by 0 */ | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4879 | if (!diffms) | 
|  | 4880 | return; | 
|  | 4881 |  | 
|  | 4882 | count = I915_READ(GFXEC); | 
|  | 4883 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4884 | if (count < dev_priv->ips.last_count2) { | 
|  | 4885 | diff = ~0UL - dev_priv->ips.last_count2; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4886 | diff += count; | 
|  | 4887 | } else { | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4888 | diff = count - dev_priv->ips.last_count2; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4889 | } | 
|  | 4890 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4891 | dev_priv->ips.last_count2 = count; | 
|  | 4892 | dev_priv->ips.last_time2 = now; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4893 |  | 
|  | 4894 | /* More magic constants... */ | 
|  | 4895 | diff = diff * 1181; | 
|  | 4896 | diff = div_u64(diff, diffms * 10); | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4897 | dev_priv->ips.gfx_power = diff; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4898 | } | 
|  | 4899 |  | 
| Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4900 | void i915_update_gfx_val(struct drm_i915_private *dev_priv) | 
|  | 4901 | { | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4902 | struct drm_device *dev = dev_priv->dev; | 
|  | 4903 |  | 
|  | 4904 | if (INTEL_INFO(dev)->gen != 5) | 
| Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4905 | return; | 
|  | 4906 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4907 | spin_lock_irq(&mchdev_lock); | 
| Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4908 |  | 
|  | 4909 | __i915_update_gfx_val(dev_priv); | 
|  | 4910 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4911 | spin_unlock_irq(&mchdev_lock); | 
| Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4912 | } | 
|  | 4913 |  | 
| Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4914 | static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv) | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4915 | { | 
|  | 4916 | unsigned long t, corr, state1, corr2, state2; | 
|  | 4917 | u32 pxvid, ext_v; | 
|  | 4918 |  | 
| Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4919 | assert_spin_locked(&mchdev_lock); | 
|  | 4920 |  | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4921 | pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4)); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4922 | pxvid = (pxvid >> 24) & 0x7f; | 
|  | 4923 | ext_v = pvid_to_extvid(dev_priv, pxvid); | 
|  | 4924 |  | 
|  | 4925 | state1 = ext_v; | 
|  | 4926 |  | 
|  | 4927 | t = i915_mch_val(dev_priv); | 
|  | 4928 |  | 
|  | 4929 | /* Revel in the empirically derived constants */ | 
|  | 4930 |  | 
|  | 4931 | /* Correction factor in 1/100000 units */ | 
|  | 4932 | if (t > 80) | 
|  | 4933 | corr = ((t * 2349) + 135940); | 
|  | 4934 | else if (t >= 50) | 
|  | 4935 | corr = ((t * 964) + 29317); | 
|  | 4936 | else /* < 50 */ | 
|  | 4937 | corr = ((t * 301) + 1004); | 
|  | 4938 |  | 
|  | 4939 | corr = corr * ((150142 * state1) / 10000 - 78642); | 
|  | 4940 | corr /= 100000; | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4941 | corr2 = (corr * dev_priv->ips.corr); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4942 |  | 
|  | 4943 | state2 = (corr2 * state1) / 10000; | 
|  | 4944 | state2 /= 100; /* convert to mW */ | 
|  | 4945 |  | 
| Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 4946 | __i915_update_gfx_val(dev_priv); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4947 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4948 | return dev_priv->ips.gfx_power + state2; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4949 | } | 
|  | 4950 |  | 
| Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4951 | unsigned long i915_gfx_val(struct drm_i915_private *dev_priv) | 
|  | 4952 | { | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4953 | struct drm_device *dev = dev_priv->dev; | 
| Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4954 | unsigned long val; | 
|  | 4955 |  | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 4956 | if (INTEL_INFO(dev)->gen != 5) | 
| Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4957 | return 0; | 
|  | 4958 |  | 
|  | 4959 | spin_lock_irq(&mchdev_lock); | 
|  | 4960 |  | 
|  | 4961 | val = __i915_gfx_val(dev_priv); | 
|  | 4962 |  | 
|  | 4963 | spin_unlock_irq(&mchdev_lock); | 
|  | 4964 |  | 
|  | 4965 | return val; | 
|  | 4966 | } | 
|  | 4967 |  | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4968 | /** | 
|  | 4969 | * i915_read_mch_val - return value for IPS use | 
|  | 4970 | * | 
|  | 4971 | * Calculate and return a value for the IPS driver to use when deciding whether | 
|  | 4972 | * we have thermal and power headroom to increase CPU or GPU power budget. | 
|  | 4973 | */ | 
|  | 4974 | unsigned long i915_read_mch_val(void) | 
|  | 4975 | { | 
|  | 4976 | struct drm_i915_private *dev_priv; | 
|  | 4977 | unsigned long chipset_val, graphics_val, ret = 0; | 
|  | 4978 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4979 | spin_lock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4980 | if (!i915_mch_dev) | 
|  | 4981 | goto out_unlock; | 
|  | 4982 | dev_priv = i915_mch_dev; | 
|  | 4983 |  | 
| Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 4984 | chipset_val = __i915_chipset_val(dev_priv); | 
|  | 4985 | graphics_val = __i915_gfx_val(dev_priv); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4986 |  | 
|  | 4987 | ret = chipset_val + graphics_val; | 
|  | 4988 |  | 
|  | 4989 | out_unlock: | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4990 | spin_unlock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 4991 |  | 
|  | 4992 | return ret; | 
|  | 4993 | } | 
|  | 4994 | EXPORT_SYMBOL_GPL(i915_read_mch_val); | 
|  | 4995 |  | 
|  | 4996 | /** | 
|  | 4997 | * i915_gpu_raise - raise GPU frequency limit | 
|  | 4998 | * | 
|  | 4999 | * Raise the limit; IPS indicates we have thermal headroom. | 
|  | 5000 | */ | 
|  | 5001 | bool i915_gpu_raise(void) | 
|  | 5002 | { | 
|  | 5003 | struct drm_i915_private *dev_priv; | 
|  | 5004 | bool ret = true; | 
|  | 5005 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5006 | spin_lock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5007 | if (!i915_mch_dev) { | 
|  | 5008 | ret = false; | 
|  | 5009 | goto out_unlock; | 
|  | 5010 | } | 
|  | 5011 | dev_priv = i915_mch_dev; | 
|  | 5012 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5013 | if (dev_priv->ips.max_delay > dev_priv->ips.fmax) | 
|  | 5014 | dev_priv->ips.max_delay--; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5015 |  | 
|  | 5016 | out_unlock: | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5017 | spin_unlock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5018 |  | 
|  | 5019 | return ret; | 
|  | 5020 | } | 
|  | 5021 | EXPORT_SYMBOL_GPL(i915_gpu_raise); | 
|  | 5022 |  | 
|  | 5023 | /** | 
|  | 5024 | * i915_gpu_lower - lower GPU frequency limit | 
|  | 5025 | * | 
|  | 5026 | * IPS indicates we're close to a thermal limit, so throttle back the GPU | 
|  | 5027 | * frequency maximum. | 
|  | 5028 | */ | 
|  | 5029 | bool i915_gpu_lower(void) | 
|  | 5030 | { | 
|  | 5031 | struct drm_i915_private *dev_priv; | 
|  | 5032 | bool ret = true; | 
|  | 5033 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5034 | spin_lock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5035 | if (!i915_mch_dev) { | 
|  | 5036 | ret = false; | 
|  | 5037 | goto out_unlock; | 
|  | 5038 | } | 
|  | 5039 | dev_priv = i915_mch_dev; | 
|  | 5040 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5041 | if (dev_priv->ips.max_delay < dev_priv->ips.min_delay) | 
|  | 5042 | dev_priv->ips.max_delay++; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5043 |  | 
|  | 5044 | out_unlock: | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5045 | spin_unlock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5046 |  | 
|  | 5047 | return ret; | 
|  | 5048 | } | 
|  | 5049 | EXPORT_SYMBOL_GPL(i915_gpu_lower); | 
|  | 5050 |  | 
|  | 5051 | /** | 
|  | 5052 | * i915_gpu_busy - indicate GPU business to IPS | 
|  | 5053 | * | 
|  | 5054 | * Tell the IPS driver whether or not the GPU is busy. | 
|  | 5055 | */ | 
|  | 5056 | bool i915_gpu_busy(void) | 
|  | 5057 | { | 
|  | 5058 | struct drm_i915_private *dev_priv; | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 5059 | struct intel_engine_cs *ring; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5060 | bool ret = false; | 
| Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 5061 | int i; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5062 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5063 | spin_lock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5064 | if (!i915_mch_dev) | 
|  | 5065 | goto out_unlock; | 
|  | 5066 | dev_priv = i915_mch_dev; | 
|  | 5067 |  | 
| Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 5068 | for_each_ring(ring, dev_priv, i) | 
|  | 5069 | ret |= !list_empty(&ring->request_list); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5070 |  | 
|  | 5071 | out_unlock: | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5072 | spin_unlock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5073 |  | 
|  | 5074 | return ret; | 
|  | 5075 | } | 
|  | 5076 | EXPORT_SYMBOL_GPL(i915_gpu_busy); | 
|  | 5077 |  | 
|  | 5078 | /** | 
|  | 5079 | * i915_gpu_turbo_disable - disable graphics turbo | 
|  | 5080 | * | 
|  | 5081 | * Disable graphics turbo by resetting the max frequency and setting the | 
|  | 5082 | * current frequency to the default. | 
|  | 5083 | */ | 
|  | 5084 | bool i915_gpu_turbo_disable(void) | 
|  | 5085 | { | 
|  | 5086 | struct drm_i915_private *dev_priv; | 
|  | 5087 | bool ret = true; | 
|  | 5088 |  | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5089 | spin_lock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5090 | if (!i915_mch_dev) { | 
|  | 5091 | ret = false; | 
|  | 5092 | goto out_unlock; | 
|  | 5093 | } | 
|  | 5094 | dev_priv = i915_mch_dev; | 
|  | 5095 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5096 | dev_priv->ips.max_delay = dev_priv->ips.fstart; | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5097 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5098 | if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart)) | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5099 | ret = false; | 
|  | 5100 |  | 
|  | 5101 | out_unlock: | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5102 | spin_unlock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5103 |  | 
|  | 5104 | return ret; | 
|  | 5105 | } | 
|  | 5106 | EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable); | 
|  | 5107 |  | 
|  | 5108 | /** | 
|  | 5109 | * Tells the intel_ips driver that the i915 driver is now loaded, if | 
|  | 5110 | * IPS got loaded first. | 
|  | 5111 | * | 
|  | 5112 | * This awkward dance is so that neither module has to depend on the | 
|  | 5113 | * other in order for IPS to do the appropriate communication of | 
|  | 5114 | * GPU turbo limits to i915. | 
|  | 5115 | */ | 
|  | 5116 | static void | 
|  | 5117 | ips_ping_for_i915_load(void) | 
|  | 5118 | { | 
|  | 5119 | void (*link)(void); | 
|  | 5120 |  | 
|  | 5121 | link = symbol_get(ips_link_to_i915_driver); | 
|  | 5122 | if (link) { | 
|  | 5123 | link(); | 
|  | 5124 | symbol_put(ips_link_to_i915_driver); | 
|  | 5125 | } | 
|  | 5126 | } | 
|  | 5127 |  | 
|  | 5128 | void intel_gpu_ips_init(struct drm_i915_private *dev_priv) | 
|  | 5129 | { | 
| Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5130 | /* We only register the i915 ips part with intel-ips once everything is | 
|  | 5131 | * set up, to avoid intel-ips sneaking in and reading bogus values. */ | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5132 | spin_lock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5133 | i915_mch_dev = dev_priv; | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5134 | spin_unlock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5135 |  | 
|  | 5136 | ips_ping_for_i915_load(); | 
|  | 5137 | } | 
|  | 5138 |  | 
|  | 5139 | void intel_gpu_ips_teardown(void) | 
|  | 5140 | { | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5141 | spin_lock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5142 | i915_mch_dev = NULL; | 
| Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5143 | spin_unlock_irq(&mchdev_lock); | 
| Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5144 | } | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 5145 |  | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5146 | static void intel_init_emon(struct drm_device *dev) | 
| Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 5147 | { | 
|  | 5148 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5149 | u32 lcfuse; | 
|  | 5150 | u8 pxw[16]; | 
|  | 5151 | int i; | 
|  | 5152 |  | 
|  | 5153 | /* Disable to program */ | 
|  | 5154 | I915_WRITE(ECR, 0); | 
|  | 5155 | POSTING_READ(ECR); | 
|  | 5156 |  | 
|  | 5157 | /* Program energy weights for various events */ | 
|  | 5158 | I915_WRITE(SDEW, 0x15040d00); | 
|  | 5159 | I915_WRITE(CSIEW0, 0x007f0000); | 
|  | 5160 | I915_WRITE(CSIEW1, 0x1e220004); | 
|  | 5161 | I915_WRITE(CSIEW2, 0x04000004); | 
|  | 5162 |  | 
|  | 5163 | for (i = 0; i < 5; i++) | 
|  | 5164 | I915_WRITE(PEW + (i * 4), 0); | 
|  | 5165 | for (i = 0; i < 3; i++) | 
|  | 5166 | I915_WRITE(DEW + (i * 4), 0); | 
|  | 5167 |  | 
|  | 5168 | /* Program P-state weights to account for frequency power adjustment */ | 
|  | 5169 | for (i = 0; i < 16; i++) { | 
|  | 5170 | u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4)); | 
|  | 5171 | unsigned long freq = intel_pxfreq(pxvidfreq); | 
|  | 5172 | unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >> | 
|  | 5173 | PXVFREQ_PX_SHIFT; | 
|  | 5174 | unsigned long val; | 
|  | 5175 |  | 
|  | 5176 | val = vid * vid; | 
|  | 5177 | val *= (freq / 1000); | 
|  | 5178 | val *= 255; | 
|  | 5179 | val /= (127*127*900); | 
|  | 5180 | if (val > 0xff) | 
|  | 5181 | DRM_ERROR("bad pxval: %ld\n", val); | 
|  | 5182 | pxw[i] = val; | 
|  | 5183 | } | 
|  | 5184 | /* Render standby states get 0 weight */ | 
|  | 5185 | pxw[14] = 0; | 
|  | 5186 | pxw[15] = 0; | 
|  | 5187 |  | 
|  | 5188 | for (i = 0; i < 4; i++) { | 
|  | 5189 | u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) | | 
|  | 5190 | (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]); | 
|  | 5191 | I915_WRITE(PXW + (i * 4), val); | 
|  | 5192 | } | 
|  | 5193 |  | 
|  | 5194 | /* Adjust magic regs to magic values (more experimental results) */ | 
|  | 5195 | I915_WRITE(OGW0, 0); | 
|  | 5196 | I915_WRITE(OGW1, 0); | 
|  | 5197 | I915_WRITE(EG0, 0x00007f00); | 
|  | 5198 | I915_WRITE(EG1, 0x0000000e); | 
|  | 5199 | I915_WRITE(EG2, 0x000e0000); | 
|  | 5200 | I915_WRITE(EG3, 0x68000300); | 
|  | 5201 | I915_WRITE(EG4, 0x42000000); | 
|  | 5202 | I915_WRITE(EG5, 0x00140031); | 
|  | 5203 | I915_WRITE(EG6, 0); | 
|  | 5204 | I915_WRITE(EG7, 0); | 
|  | 5205 |  | 
|  | 5206 | for (i = 0; i < 8; i++) | 
|  | 5207 | I915_WRITE(PXWL + (i * 4), 0); | 
|  | 5208 |  | 
|  | 5209 | /* Enable PMON + select events */ | 
|  | 5210 | I915_WRITE(ECR, 0x80000019); | 
|  | 5211 |  | 
|  | 5212 | lcfuse = I915_READ(LCFUSE02); | 
|  | 5213 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5214 | dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK); | 
| Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 5215 | } | 
|  | 5216 |  | 
| Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5217 | void intel_init_gt_powersave(struct drm_device *dev) | 
|  | 5218 | { | 
| Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 5219 | i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6); | 
|  | 5220 |  | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5221 | if (IS_CHERRYVIEW(dev)) | 
|  | 5222 | cherryview_init_gt_powersave(dev); | 
|  | 5223 | else if (IS_VALLEYVIEW(dev)) | 
| Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5224 | valleyview_init_gt_powersave(dev); | 
| Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5225 | } | 
|  | 5226 |  | 
|  | 5227 | void intel_cleanup_gt_powersave(struct drm_device *dev) | 
|  | 5228 | { | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5229 | if (IS_CHERRYVIEW(dev)) | 
|  | 5230 | return; | 
|  | 5231 | else if (IS_VALLEYVIEW(dev)) | 
| Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5232 | valleyview_cleanup_gt_powersave(dev); | 
| Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5233 | } | 
|  | 5234 |  | 
| Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 5235 | /** | 
|  | 5236 | * intel_suspend_gt_powersave - suspend PM work and helper threads | 
|  | 5237 | * @dev: drm device | 
|  | 5238 | * | 
|  | 5239 | * We don't want to disable RC6 or other features here, we just want | 
|  | 5240 | * to make sure any work we've queued has finished and won't bother | 
|  | 5241 | * us while we're suspended. | 
|  | 5242 | */ | 
|  | 5243 | void intel_suspend_gt_powersave(struct drm_device *dev) | 
|  | 5244 | { | 
|  | 5245 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5246 |  | 
|  | 5247 | /* Interrupts should be disabled already to avoid re-arming. */ | 
| Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 5248 | WARN_ON(intel_irqs_enabled(dev_priv)); | 
| Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 5249 |  | 
|  | 5250 | flush_delayed_work(&dev_priv->rps.delayed_resume_work); | 
|  | 5251 |  | 
|  | 5252 | cancel_work_sync(&dev_priv->rps.work); | 
| Deepak S | b47adc1 | 2014-06-20 20:03:02 +0530 | [diff] [blame] | 5253 |  | 
|  | 5254 | /* Force GPU to min freq during suspend */ | 
|  | 5255 | gen6_rps_idle(dev_priv); | 
| Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 5256 | } | 
|  | 5257 |  | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5258 | void intel_disable_gt_powersave(struct drm_device *dev) | 
|  | 5259 | { | 
| Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5260 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5261 |  | 
| Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 5262 | /* Interrupts should be disabled already to avoid re-arming. */ | 
| Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 5263 | WARN_ON(intel_irqs_enabled(dev_priv)); | 
| Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 5264 |  | 
| Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 5265 | if (IS_IRONLAKE_M(dev)) { | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5266 | ironlake_disable_drps(dev); | 
| Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 5267 | ironlake_disable_rc6(dev); | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5268 | } else if (INTEL_INFO(dev)->gen >= 6) { | 
| Daniel Vetter | 10d8d36 | 2014-06-12 17:48:52 +0200 | [diff] [blame] | 5269 | intel_suspend_gt_powersave(dev); | 
| Imre Deak | e494837 | 2014-05-12 18:35:04 +0300 | [diff] [blame] | 5270 |  | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 5271 | mutex_lock(&dev_priv->rps.hw_lock); | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5272 | if (IS_CHERRYVIEW(dev)) | 
|  | 5273 | cherryview_disable_rps(dev); | 
|  | 5274 | else if (IS_VALLEYVIEW(dev)) | 
| Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 5275 | valleyview_disable_rps(dev); | 
|  | 5276 | else | 
|  | 5277 | gen6_disable_rps(dev); | 
| Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 5278 | dev_priv->rps.enabled = false; | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 5279 | mutex_unlock(&dev_priv->rps.hw_lock); | 
| Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 5280 | } | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5281 | } | 
|  | 5282 |  | 
| Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5283 | static void intel_gen6_powersave_work(struct work_struct *work) | 
|  | 5284 | { | 
|  | 5285 | struct drm_i915_private *dev_priv = | 
|  | 5286 | container_of(work, struct drm_i915_private, | 
|  | 5287 | rps.delayed_resume_work.work); | 
|  | 5288 | struct drm_device *dev = dev_priv->dev; | 
|  | 5289 |  | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 5290 | mutex_lock(&dev_priv->rps.hw_lock); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5291 |  | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5292 | if (IS_CHERRYVIEW(dev)) { | 
|  | 5293 | cherryview_enable_rps(dev); | 
|  | 5294 | } else if (IS_VALLEYVIEW(dev)) { | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5295 | valleyview_enable_rps(dev); | 
| Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 5296 | } else if (IS_BROADWELL(dev)) { | 
|  | 5297 | gen8_enable_rps(dev); | 
| Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 5298 | __gen6_update_ring_freq(dev); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5299 | } else { | 
|  | 5300 | gen6_enable_rps(dev); | 
| Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 5301 | __gen6_update_ring_freq(dev); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5302 | } | 
| Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 5303 | dev_priv->rps.enabled = true; | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 5304 | mutex_unlock(&dev_priv->rps.hw_lock); | 
| Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 5305 |  | 
|  | 5306 | intel_runtime_pm_put(dev_priv); | 
| Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5307 | } | 
|  | 5308 |  | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5309 | void intel_enable_gt_powersave(struct drm_device *dev) | 
|  | 5310 | { | 
| Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5311 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5312 |  | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5313 | if (IS_IRONLAKE_M(dev)) { | 
| Imre Deak | dc1d013 | 2014-04-14 20:24:28 +0300 | [diff] [blame] | 5314 | mutex_lock(&dev->struct_mutex); | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5315 | ironlake_enable_drps(dev); | 
|  | 5316 | ironlake_enable_rc6(dev); | 
|  | 5317 | intel_init_emon(dev); | 
| Imre Deak | dc1d013 | 2014-04-14 20:24:28 +0300 | [diff] [blame] | 5318 | mutex_unlock(&dev->struct_mutex); | 
| Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5319 | } else if (INTEL_INFO(dev)->gen >= 6) { | 
| Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5320 | /* | 
|  | 5321 | * PCU communication is slow and this doesn't need to be | 
|  | 5322 | * done at any specific time, so do this out of our fast path | 
|  | 5323 | * to make resume and init faster. | 
| Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 5324 | * | 
|  | 5325 | * We depend on the HW RC6 power context save/restore | 
|  | 5326 | * mechanism when entering D3 through runtime PM suspend. So | 
|  | 5327 | * disable RPM until RPS/RC6 is properly setup. We can only | 
|  | 5328 | * get here via the driver load/system resume/runtime resume | 
|  | 5329 | * paths, so the _noresume version is enough (and in case of | 
|  | 5330 | * runtime resume it's necessary). | 
| Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 5331 | */ | 
| Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 5332 | if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work, | 
|  | 5333 | round_jiffies_up_relative(HZ))) | 
|  | 5334 | intel_runtime_pm_get_noresume(dev_priv); | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5335 | } | 
|  | 5336 | } | 
|  | 5337 |  | 
| Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 5338 | void intel_reset_gt_powersave(struct drm_device *dev) | 
|  | 5339 | { | 
|  | 5340 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5341 |  | 
|  | 5342 | dev_priv->rps.enabled = false; | 
|  | 5343 | intel_enable_gt_powersave(dev); | 
|  | 5344 | } | 
|  | 5345 |  | 
| Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5346 | static void ibx_init_clock_gating(struct drm_device *dev) | 
|  | 5347 | { | 
|  | 5348 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5349 |  | 
|  | 5350 | /* | 
|  | 5351 | * On Ibex Peak and Cougar Point, we need to disable clock | 
|  | 5352 | * gating for the panel power sequencer or it will fail to | 
|  | 5353 | * start up when no ports are active. | 
|  | 5354 | */ | 
|  | 5355 | I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE); | 
|  | 5356 | } | 
|  | 5357 |  | 
| Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5358 | static void g4x_disable_trickle_feed(struct drm_device *dev) | 
|  | 5359 | { | 
|  | 5360 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5361 | int pipe; | 
|  | 5362 |  | 
| Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 5363 | for_each_pipe(dev_priv, pipe) { | 
| Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5364 | I915_WRITE(DSPCNTR(pipe), | 
|  | 5365 | I915_READ(DSPCNTR(pipe)) | | 
|  | 5366 | DISPPLANE_TRICKLE_FEED_DISABLE); | 
| Ville Syrjälä | 1dba99f | 2013-10-01 18:02:18 +0300 | [diff] [blame] | 5367 | intel_flush_primary_plane(dev_priv, pipe); | 
| Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5368 | } | 
|  | 5369 | } | 
|  | 5370 |  | 
| Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 5371 | static void ilk_init_lp_watermarks(struct drm_device *dev) | 
|  | 5372 | { | 
|  | 5373 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5374 |  | 
|  | 5375 | I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN); | 
|  | 5376 | I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN); | 
|  | 5377 | I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN); | 
|  | 5378 |  | 
|  | 5379 | /* | 
|  | 5380 | * Don't touch WM1S_LP_EN here. | 
|  | 5381 | * Doing so could cause underruns. | 
|  | 5382 | */ | 
|  | 5383 | } | 
|  | 5384 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5385 | static void ironlake_init_clock_gating(struct drm_device *dev) | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5386 | { | 
|  | 5387 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 5388 | uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE; | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5389 |  | 
| Damien Lespiau | f1e8fa5 | 2013-06-07 17:41:09 +0100 | [diff] [blame] | 5390 | /* | 
|  | 5391 | * Required for FBC | 
|  | 5392 | * WaFbcDisableDpfcClockGating:ilk | 
|  | 5393 | */ | 
| Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 5394 | dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE | | 
|  | 5395 | ILK_DPFCUNIT_CLOCK_GATE_DISABLE | | 
|  | 5396 | ILK_DPFDUNIT_CLOCK_GATE_ENABLE; | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5397 |  | 
|  | 5398 | I915_WRITE(PCH_3DCGDIS0, | 
|  | 5399 | MARIUNIT_CLOCK_GATE_DISABLE | | 
|  | 5400 | SVSMUNIT_CLOCK_GATE_DISABLE); | 
|  | 5401 | I915_WRITE(PCH_3DCGDIS1, | 
|  | 5402 | VFMUNIT_CLOCK_GATE_DISABLE); | 
|  | 5403 |  | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5404 | /* | 
|  | 5405 | * According to the spec the following bits should be set in | 
|  | 5406 | * order to enable memory self-refresh | 
|  | 5407 | * The bit 22/21 of 0x42004 | 
|  | 5408 | * The bit 5 of 0x42020 | 
|  | 5409 | * The bit 15 of 0x45000 | 
|  | 5410 | */ | 
|  | 5411 | I915_WRITE(ILK_DISPLAY_CHICKEN2, | 
|  | 5412 | (I915_READ(ILK_DISPLAY_CHICKEN2) | | 
|  | 5413 | ILK_DPARB_GATE | ILK_VSDPFD_FULL)); | 
| Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 5414 | dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE; | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5415 | I915_WRITE(DISP_ARB_CTL, | 
|  | 5416 | (I915_READ(DISP_ARB_CTL) | | 
|  | 5417 | DISP_FBC_WM_DIS)); | 
| Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 5418 |  | 
|  | 5419 | ilk_init_lp_watermarks(dev); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5420 |  | 
|  | 5421 | /* | 
|  | 5422 | * Based on the document from hardware guys the following bits | 
|  | 5423 | * should be set unconditionally in order to enable FBC. | 
|  | 5424 | * The bit 22 of 0x42000 | 
|  | 5425 | * The bit 22 of 0x42004 | 
|  | 5426 | * The bit 7,8,9 of 0x42020. | 
|  | 5427 | */ | 
|  | 5428 | if (IS_IRONLAKE_M(dev)) { | 
| Damien Lespiau | 4bb3533 | 2013-06-14 15:23:24 +0100 | [diff] [blame] | 5429 | /* WaFbcAsynchFlipDisableFbcQueue:ilk */ | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5430 | I915_WRITE(ILK_DISPLAY_CHICKEN1, | 
|  | 5431 | I915_READ(ILK_DISPLAY_CHICKEN1) | | 
|  | 5432 | ILK_FBCQ_DIS); | 
|  | 5433 | I915_WRITE(ILK_DISPLAY_CHICKEN2, | 
|  | 5434 | I915_READ(ILK_DISPLAY_CHICKEN2) | | 
|  | 5435 | ILK_DPARB_GATE); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5436 | } | 
|  | 5437 |  | 
| Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 5438 | I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate); | 
|  | 5439 |  | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5440 | I915_WRITE(ILK_DISPLAY_CHICKEN2, | 
|  | 5441 | I915_READ(ILK_DISPLAY_CHICKEN2) | | 
|  | 5442 | ILK_ELPIN_409_SELECT); | 
|  | 5443 | I915_WRITE(_3D_CHICKEN2, | 
|  | 5444 | _3D_CHICKEN2_WM_READ_PIPELINED << 16 | | 
|  | 5445 | _3D_CHICKEN2_WM_READ_PIPELINED); | 
| Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 5446 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5447 | /* WaDisableRenderCachePipelinedFlush:ilk */ | 
| Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 5448 | I915_WRITE(CACHE_MODE_0, | 
|  | 5449 | _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE)); | 
| Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5450 |  | 
| Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5451 | /* WaDisable_RenderCache_OperationalFlush:ilk */ | 
|  | 5452 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); | 
|  | 5453 |  | 
| Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5454 | g4x_disable_trickle_feed(dev); | 
| Ville Syrjälä | bdad2b2 | 2013-06-07 10:47:03 +0300 | [diff] [blame] | 5455 |  | 
| Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5456 | ibx_init_clock_gating(dev); | 
|  | 5457 | } | 
|  | 5458 |  | 
|  | 5459 | static void cpt_init_clock_gating(struct drm_device *dev) | 
|  | 5460 | { | 
|  | 5461 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5462 | int pipe; | 
| Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 5463 | uint32_t val; | 
| Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5464 |  | 
|  | 5465 | /* | 
|  | 5466 | * On Ibex Peak and Cougar Point, we need to disable clock | 
|  | 5467 | * gating for the panel power sequencer or it will fail to | 
|  | 5468 | * start up when no ports are active. | 
|  | 5469 | */ | 
| Jesse Barnes | cd66407 | 2013-10-02 10:34:19 -0700 | [diff] [blame] | 5470 | I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE | | 
|  | 5471 | PCH_DPLUNIT_CLOCK_GATE_DISABLE | | 
|  | 5472 | PCH_CPUNIT_CLOCK_GATE_DISABLE); | 
| Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5473 | I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) | | 
|  | 5474 | DPLS_EDP_PPS_FIX_DIS); | 
| Takashi Iwai | 335c07b | 2012-12-11 11:46:29 +0100 | [diff] [blame] | 5475 | /* The below fixes the weird display corruption, a few pixels shifted | 
|  | 5476 | * downward, on (only) LVDS of some HP laptops with IVY. | 
|  | 5477 | */ | 
| Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 5478 | for_each_pipe(dev_priv, pipe) { | 
| Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 5479 | val = I915_READ(TRANS_CHICKEN2(pipe)); | 
|  | 5480 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; | 
|  | 5481 | val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED; | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 5482 | if (dev_priv->vbt.fdi_rx_polarity_inverted) | 
| Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 5483 | val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED; | 
| Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 5484 | val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK; | 
|  | 5485 | val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER; | 
|  | 5486 | val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH; | 
| Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 5487 | I915_WRITE(TRANS_CHICKEN2(pipe), val); | 
|  | 5488 | } | 
| Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5489 | /* WADP0ClockGatingDisable */ | 
| Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 5490 | for_each_pipe(dev_priv, pipe) { | 
| Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5491 | I915_WRITE(TRANS_CHICKEN1(pipe), | 
|  | 5492 | TRANS_CHICKEN1_DP0UNIT_GC_DISABLE); | 
|  | 5493 | } | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5494 | } | 
|  | 5495 |  | 
| Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 5496 | static void gen6_check_mch_setup(struct drm_device *dev) | 
|  | 5497 | { | 
|  | 5498 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5499 | uint32_t tmp; | 
|  | 5500 |  | 
|  | 5501 | tmp = I915_READ(MCH_SSKPD); | 
| Daniel Vetter | df662a2 | 2014-08-04 11:17:25 +0200 | [diff] [blame] | 5502 | if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) | 
|  | 5503 | DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n", | 
|  | 5504 | tmp); | 
| Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 5505 | } | 
|  | 5506 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5507 | static void gen6_init_clock_gating(struct drm_device *dev) | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5508 | { | 
|  | 5509 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 5510 | uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE; | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5511 |  | 
| Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 5512 | I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5513 |  | 
|  | 5514 | I915_WRITE(ILK_DISPLAY_CHICKEN2, | 
|  | 5515 | I915_READ(ILK_DISPLAY_CHICKEN2) | | 
|  | 5516 | ILK_ELPIN_409_SELECT); | 
|  | 5517 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5518 | /* WaDisableHiZPlanesWhenMSAAEnabled:snb */ | 
| Daniel Vetter | 4283908 | 2012-12-14 23:38:28 +0100 | [diff] [blame] | 5519 | I915_WRITE(_3D_CHICKEN, | 
|  | 5520 | _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB)); | 
|  | 5521 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5522 | /* WaSetupGtModeTdRowDispatch:snb */ | 
| Daniel Vetter | 6547fbd | 2012-12-14 23:38:29 +0100 | [diff] [blame] | 5523 | if (IS_SNB_GT1(dev)) | 
|  | 5524 | I915_WRITE(GEN6_GT_MODE, | 
|  | 5525 | _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE)); | 
|  | 5526 |  | 
| Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5527 | /* WaDisable_RenderCache_OperationalFlush:snb */ | 
|  | 5528 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); | 
|  | 5529 |  | 
| Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 5530 | /* | 
|  | 5531 | * BSpec recoomends 8x4 when MSAA is used, | 
|  | 5532 | * however in practice 16x4 seems fastest. | 
| Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 5533 | * | 
|  | 5534 | * Note that PS/WM thread counts depend on the WIZ hashing | 
|  | 5535 | * disable bit, which we don't touch here, but it's good | 
|  | 5536 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). | 
| Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 5537 | */ | 
|  | 5538 | I915_WRITE(GEN6_GT_MODE, | 
|  | 5539 | GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4); | 
|  | 5540 |  | 
| Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 5541 | ilk_init_lp_watermarks(dev); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5542 |  | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5543 | I915_WRITE(CACHE_MODE_0, | 
| Daniel Vetter | 5074329 | 2012-04-26 22:02:54 +0200 | [diff] [blame] | 5544 | _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB)); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5545 |  | 
|  | 5546 | I915_WRITE(GEN6_UCGCTL1, | 
|  | 5547 | I915_READ(GEN6_UCGCTL1) | | 
|  | 5548 | GEN6_BLBUNIT_CLOCK_GATE_DISABLE | | 
|  | 5549 | GEN6_CSUNIT_CLOCK_GATE_DISABLE); | 
|  | 5550 |  | 
|  | 5551 | /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock | 
|  | 5552 | * gating disable must be set.  Failure to set it results in | 
|  | 5553 | * flickering pixels due to Z write ordering failures after | 
|  | 5554 | * some amount of runtime in the Mesa "fire" demo, and Unigine | 
|  | 5555 | * Sanctuary and Tropics, and apparently anything else with | 
|  | 5556 | * alpha test or pixel discard. | 
|  | 5557 | * | 
|  | 5558 | * According to the spec, bit 11 (RCCUNIT) must also be set, | 
|  | 5559 | * but we didn't debug actual testcases to find it out. | 
| Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5560 | * | 
| Ville Syrjälä | ef59318 | 2014-01-22 21:32:47 +0200 | [diff] [blame] | 5561 | * WaDisableRCCUnitClockGating:snb | 
|  | 5562 | * WaDisableRCPBUnitClockGating:snb | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5563 | */ | 
|  | 5564 | I915_WRITE(GEN6_UCGCTL2, | 
|  | 5565 | GEN6_RCPBUNIT_CLOCK_GATE_DISABLE | | 
|  | 5566 | GEN6_RCCUNIT_CLOCK_GATE_DISABLE); | 
|  | 5567 |  | 
| Ville Syrjälä | 5eb146d | 2014-02-04 21:59:16 +0200 | [diff] [blame] | 5568 | /* WaStripsFansDisableFastClipPerformanceFix:snb */ | 
| Ville Syrjälä | 743b57d | 2014-02-04 21:59:17 +0200 | [diff] [blame] | 5569 | I915_WRITE(_3D_CHICKEN3, | 
|  | 5570 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL)); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5571 |  | 
|  | 5572 | /* | 
| Ville Syrjälä | e927ecd | 2014-02-04 21:59:18 +0200 | [diff] [blame] | 5573 | * Bspec says: | 
|  | 5574 | * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and | 
|  | 5575 | * 3DSTATE_SF number of SF output attributes is more than 16." | 
|  | 5576 | */ | 
|  | 5577 | I915_WRITE(_3D_CHICKEN3, | 
|  | 5578 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH)); | 
|  | 5579 |  | 
|  | 5580 | /* | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5581 | * According to the spec the following bits should be | 
|  | 5582 | * set in order to enable memory self-refresh and fbc: | 
|  | 5583 | * The bit21 and bit22 of 0x42000 | 
|  | 5584 | * The bit21 and bit22 of 0x42004 | 
|  | 5585 | * The bit5 and bit7 of 0x42020 | 
|  | 5586 | * The bit14 of 0x70180 | 
|  | 5587 | * The bit14 of 0x71180 | 
| Damien Lespiau | 4bb3533 | 2013-06-14 15:23:24 +0100 | [diff] [blame] | 5588 | * | 
|  | 5589 | * WaFbcAsynchFlipDisableFbcQueue:snb | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5590 | */ | 
|  | 5591 | I915_WRITE(ILK_DISPLAY_CHICKEN1, | 
|  | 5592 | I915_READ(ILK_DISPLAY_CHICKEN1) | | 
|  | 5593 | ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS); | 
|  | 5594 | I915_WRITE(ILK_DISPLAY_CHICKEN2, | 
|  | 5595 | I915_READ(ILK_DISPLAY_CHICKEN2) | | 
|  | 5596 | ILK_DPARB_GATE | ILK_VSDPFD_FULL); | 
| Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 5597 | I915_WRITE(ILK_DSPCLK_GATE_D, | 
|  | 5598 | I915_READ(ILK_DSPCLK_GATE_D) | | 
|  | 5599 | ILK_DPARBUNIT_CLOCK_GATE_ENABLE  | | 
|  | 5600 | ILK_DPFDUNIT_CLOCK_GATE_ENABLE); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5601 |  | 
| Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5602 | g4x_disable_trickle_feed(dev); | 
| Ben Widawsky | f8f2ac9 | 2012-10-03 19:34:24 -0700 | [diff] [blame] | 5603 |  | 
| Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5604 | cpt_init_clock_gating(dev); | 
| Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 5605 |  | 
|  | 5606 | gen6_check_mch_setup(dev); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5607 | } | 
|  | 5608 |  | 
|  | 5609 | static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv) | 
|  | 5610 | { | 
|  | 5611 | uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE); | 
|  | 5612 |  | 
| Ville Syrjälä | 3aad905 | 2014-01-22 21:32:59 +0200 | [diff] [blame] | 5613 | /* | 
| Ville Syrjälä | 46680e0 | 2014-01-22 21:33:01 +0200 | [diff] [blame] | 5614 | * WaVSThreadDispatchOverride:ivb,vlv | 
| Ville Syrjälä | 3aad905 | 2014-01-22 21:32:59 +0200 | [diff] [blame] | 5615 | * | 
|  | 5616 | * This actually overrides the dispatch | 
|  | 5617 | * mode for all thread types. | 
|  | 5618 | */ | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5619 | reg &= ~GEN7_FF_SCHED_MASK; | 
|  | 5620 | reg |= GEN7_FF_TS_SCHED_HW; | 
|  | 5621 | reg |= GEN7_FF_VS_SCHED_HW; | 
|  | 5622 | reg |= GEN7_FF_DS_SCHED_HW; | 
|  | 5623 |  | 
|  | 5624 | I915_WRITE(GEN7_FF_THREAD_MODE, reg); | 
|  | 5625 | } | 
|  | 5626 |  | 
| Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 5627 | static void lpt_init_clock_gating(struct drm_device *dev) | 
|  | 5628 | { | 
|  | 5629 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5630 |  | 
|  | 5631 | /* | 
|  | 5632 | * TODO: this bit should only be enabled when really needed, then | 
|  | 5633 | * disabled when not needed anymore in order to save power. | 
|  | 5634 | */ | 
|  | 5635 | if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) | 
|  | 5636 | I915_WRITE(SOUTH_DSPCLK_GATE_D, | 
|  | 5637 | I915_READ(SOUTH_DSPCLK_GATE_D) | | 
|  | 5638 | PCH_LP_PARTITION_LEVEL_DISABLE); | 
| Paulo Zanoni | 0a790cd | 2013-04-17 18:15:49 -0300 | [diff] [blame] | 5639 |  | 
|  | 5640 | /* WADPOClockGatingDisable:hsw */ | 
|  | 5641 | I915_WRITE(_TRANSA_CHICKEN1, | 
|  | 5642 | I915_READ(_TRANSA_CHICKEN1) | | 
|  | 5643 | TRANS_CHICKEN1_DP0UNIT_GC_DISABLE); | 
| Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 5644 | } | 
|  | 5645 |  | 
| Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 5646 | static void lpt_suspend_hw(struct drm_device *dev) | 
|  | 5647 | { | 
|  | 5648 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5649 |  | 
|  | 5650 | if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { | 
|  | 5651 | uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D); | 
|  | 5652 |  | 
|  | 5653 | val &= ~PCH_LP_PARTITION_LEVEL_DISABLE; | 
|  | 5654 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); | 
|  | 5655 | } | 
|  | 5656 | } | 
|  | 5657 |  | 
| Paulo Zanoni | 47c2bd9 | 2014-08-21 17:09:37 -0300 | [diff] [blame] | 5658 | static void broadwell_init_clock_gating(struct drm_device *dev) | 
| Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 5659 | { | 
|  | 5660 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Damien Lespiau | 07d27e2 | 2014-03-03 17:31:46 +0000 | [diff] [blame] | 5661 | enum pipe pipe; | 
| Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 5662 |  | 
|  | 5663 | I915_WRITE(WM3_LP_ILK, 0); | 
|  | 5664 | I915_WRITE(WM2_LP_ILK, 0); | 
|  | 5665 | I915_WRITE(WM1_LP_ILK, 0); | 
| Ben Widawsky | 50ed5fb | 2013-11-02 21:07:40 -0700 | [diff] [blame] | 5666 |  | 
| Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 5667 | /* WaSwitchSolVfFArbitrationPriority:bdw */ | 
| Ben Widawsky | 50ed5fb | 2013-11-02 21:07:40 -0700 | [diff] [blame] | 5668 | I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL); | 
| Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 5669 |  | 
| Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 5670 | /* WaPsrDPAMaskVBlankInSRD:bdw */ | 
| Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 5671 | I915_WRITE(CHICKEN_PAR1_1, | 
|  | 5672 | I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD); | 
|  | 5673 |  | 
| Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 5674 | /* WaPsrDPRSUnmaskVBlankInSRD:bdw */ | 
| Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 5675 | for_each_pipe(dev_priv, pipe) { | 
| Damien Lespiau | 07d27e2 | 2014-03-03 17:31:46 +0000 | [diff] [blame] | 5676 | I915_WRITE(CHICKEN_PIPESL_1(pipe), | 
| Ville Syrjälä | c7c6562 | 2014-03-05 13:05:45 +0200 | [diff] [blame] | 5677 | I915_READ(CHICKEN_PIPESL_1(pipe)) | | 
| Ville Syrjälä | 8f670bb | 2014-03-05 13:05:47 +0200 | [diff] [blame] | 5678 | BDW_DPRS_MASK_VBLANK_SRD); | 
| Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 5679 | } | 
| Ben Widawsky | 63801f2 | 2013-12-12 17:26:03 -0800 | [diff] [blame] | 5680 |  | 
| Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 5681 | /* WaVSRefCountFullforceMissDisable:bdw */ | 
|  | 5682 | /* WaDSRefCountFullforceMissDisable:bdw */ | 
|  | 5683 | I915_WRITE(GEN7_FF_THREAD_MODE, | 
|  | 5684 | I915_READ(GEN7_FF_THREAD_MODE) & | 
|  | 5685 | ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME)); | 
| Ville Syrjälä | 36075a4 | 2014-02-04 21:59:21 +0200 | [diff] [blame] | 5686 |  | 
| Ville Syrjälä | 295e8bb | 2014-02-27 21:59:01 +0200 | [diff] [blame] | 5687 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, | 
|  | 5688 | _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE)); | 
| Ville Syrjälä | 4f1ca9e | 2014-02-27 21:59:02 +0200 | [diff] [blame] | 5689 |  | 
|  | 5690 | /* WaDisableSDEUnitClockGating:bdw */ | 
|  | 5691 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | | 
|  | 5692 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); | 
| Damien Lespiau | 5d70868 | 2014-03-26 18:41:51 +0000 | [diff] [blame] | 5693 |  | 
| Paulo Zanoni | 89d6b2b | 2014-08-21 17:09:36 -0300 | [diff] [blame] | 5694 | lpt_init_clock_gating(dev); | 
| Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 5695 | } | 
|  | 5696 |  | 
| Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5697 | static void haswell_init_clock_gating(struct drm_device *dev) | 
|  | 5698 | { | 
|  | 5699 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5700 |  | 
| Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 5701 | ilk_init_lp_watermarks(dev); | 
| Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5702 |  | 
| Francisco Jerez | f3fc488 | 2013-10-02 15:53:16 -0700 | [diff] [blame] | 5703 | /* L3 caching of data atomics doesn't work -- disable it. */ | 
|  | 5704 | I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE); | 
|  | 5705 | I915_WRITE(HSW_ROW_CHICKEN3, | 
|  | 5706 | _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE)); | 
|  | 5707 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5708 | /* This is required by WaCatErrorRejectionIssue:hsw */ | 
| Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5709 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, | 
|  | 5710 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | | 
|  | 5711 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); | 
|  | 5712 |  | 
| Ville Syrjälä | e36ea7f | 2014-01-22 21:33:00 +0200 | [diff] [blame] | 5713 | /* WaVSRefCountFullforceMissDisable:hsw */ | 
|  | 5714 | I915_WRITE(GEN7_FF_THREAD_MODE, | 
|  | 5715 | I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME); | 
| Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5716 |  | 
| Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5717 | /* WaDisable_RenderCache_OperationalFlush:hsw */ | 
|  | 5718 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); | 
|  | 5719 |  | 
| Chia-I Wu | fe27c60 | 2014-01-28 13:29:33 +0800 | [diff] [blame] | 5720 | /* enable HiZ Raw Stall Optimization */ | 
|  | 5721 | I915_WRITE(CACHE_MODE_0_GEN7, | 
|  | 5722 | _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE)); | 
|  | 5723 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5724 | /* WaDisable4x2SubspanOptimization:hsw */ | 
| Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5725 | I915_WRITE(CACHE_MODE_1, | 
|  | 5726 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); | 
| Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 5727 |  | 
| Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 5728 | /* | 
|  | 5729 | * BSpec recommends 8x4 when MSAA is used, | 
|  | 5730 | * however in practice 16x4 seems fastest. | 
| Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 5731 | * | 
|  | 5732 | * Note that PS/WM thread counts depend on the WIZ hashing | 
|  | 5733 | * disable bit, which we don't touch here, but it's good | 
|  | 5734 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). | 
| Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 5735 | */ | 
|  | 5736 | I915_WRITE(GEN7_GT_MODE, | 
|  | 5737 | GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4); | 
|  | 5738 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5739 | /* WaSwitchSolVfFArbitrationPriority:hsw */ | 
| Ben Widawsky | e3dff58 | 2013-03-20 14:49:14 -0700 | [diff] [blame] | 5740 | I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL); | 
|  | 5741 |  | 
| Paulo Zanoni | 90a8864 | 2013-05-03 17:23:45 -0300 | [diff] [blame] | 5742 | /* WaRsPkgCStateDisplayPMReq:hsw */ | 
|  | 5743 | I915_WRITE(CHICKEN_PAR1_1, | 
|  | 5744 | I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES); | 
| Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 5745 |  | 
| Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 5746 | lpt_init_clock_gating(dev); | 
| Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 5747 | } | 
|  | 5748 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5749 | static void ivybridge_init_clock_gating(struct drm_device *dev) | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5750 | { | 
|  | 5751 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 5752 | uint32_t snpcr; | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5753 |  | 
| Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 5754 | ilk_init_lp_watermarks(dev); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5755 |  | 
| Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 5756 | I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5757 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5758 | /* WaDisableEarlyCull:ivb */ | 
| Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 5759 | I915_WRITE(_3D_CHICKEN3, | 
|  | 5760 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL)); | 
|  | 5761 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5762 | /* WaDisableBackToBackFlipFix:ivb */ | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5763 | I915_WRITE(IVB_CHICKEN3, | 
|  | 5764 | CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE | | 
|  | 5765 | CHICKEN3_DGMG_DONE_FIX_DISABLE); | 
|  | 5766 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5767 | /* WaDisablePSDDualDispatchEnable:ivb */ | 
| Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 5768 | if (IS_IVB_GT1(dev)) | 
|  | 5769 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, | 
|  | 5770 | _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE)); | 
| Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 5771 |  | 
| Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5772 | /* WaDisable_RenderCache_OperationalFlush:ivb */ | 
|  | 5773 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); | 
|  | 5774 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5775 | /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */ | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5776 | I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1, | 
|  | 5777 | GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC); | 
|  | 5778 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5779 | /* WaApplyL3ControlAndL3ChickenMode:ivb */ | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5780 | I915_WRITE(GEN7_L3CNTLREG1, | 
|  | 5781 | GEN7_WA_FOR_GEN7_L3_CONTROL); | 
|  | 5782 | I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, | 
| Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 5783 | GEN7_WA_L3_CHICKEN_MODE); | 
|  | 5784 | if (IS_IVB_GT1(dev)) | 
|  | 5785 | I915_WRITE(GEN7_ROW_CHICKEN2, | 
|  | 5786 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); | 
| Ville Syrjälä | 412236c | 2014-01-22 21:32:44 +0200 | [diff] [blame] | 5787 | else { | 
|  | 5788 | /* must write both registers */ | 
|  | 5789 | I915_WRITE(GEN7_ROW_CHICKEN2, | 
|  | 5790 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); | 
| Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 5791 | I915_WRITE(GEN7_ROW_CHICKEN2_GT2, | 
|  | 5792 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); | 
| Ville Syrjälä | 412236c | 2014-01-22 21:32:44 +0200 | [diff] [blame] | 5793 | } | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5794 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5795 | /* WaForceL3Serialization:ivb */ | 
| Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 5796 | I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) & | 
|  | 5797 | ~L3SQ_URB_READ_CAM_MATCH_DISABLE); | 
|  | 5798 |  | 
| Ville Syrjälä | 1b80a19a | 2014-01-22 21:32:53 +0200 | [diff] [blame] | 5799 | /* | 
| Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5800 | * According to the spec, bit 13 (RCZUNIT) must be set on IVB. | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5801 | * This implements the WaDisableRCZUnitClockGating:ivb workaround. | 
| Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5802 | */ | 
|  | 5803 | I915_WRITE(GEN6_UCGCTL2, | 
| Ville Syrjälä | 28acf3b | 2014-01-22 21:32:48 +0200 | [diff] [blame] | 5804 | GEN6_RCZUNIT_CLOCK_GATE_DISABLE); | 
| Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5805 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5806 | /* This is required by WaCatErrorRejectionIssue:ivb */ | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5807 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, | 
|  | 5808 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | | 
|  | 5809 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); | 
|  | 5810 |  | 
| Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5811 | g4x_disable_trickle_feed(dev); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5812 |  | 
|  | 5813 | gen7_setup_fixed_func_scheduler(dev_priv); | 
| Daniel Vetter | 97e1930 | 2012-04-24 16:00:21 +0200 | [diff] [blame] | 5814 |  | 
| Chris Wilson | 2272134 | 2014-03-04 09:41:43 +0000 | [diff] [blame] | 5815 | if (0) { /* causes HiZ corruption on ivb:gt1 */ | 
|  | 5816 | /* enable HiZ Raw Stall Optimization */ | 
|  | 5817 | I915_WRITE(CACHE_MODE_0_GEN7, | 
|  | 5818 | _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE)); | 
|  | 5819 | } | 
| Chia-I Wu | 116f2b6 | 2014-01-28 13:29:34 +0800 | [diff] [blame] | 5820 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5821 | /* WaDisable4x2SubspanOptimization:ivb */ | 
| Daniel Vetter | 97e1930 | 2012-04-24 16:00:21 +0200 | [diff] [blame] | 5822 | I915_WRITE(CACHE_MODE_1, | 
|  | 5823 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); | 
| Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 5824 |  | 
| Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 5825 | /* | 
|  | 5826 | * BSpec recommends 8x4 when MSAA is used, | 
|  | 5827 | * however in practice 16x4 seems fastest. | 
| Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 5828 | * | 
|  | 5829 | * Note that PS/WM thread counts depend on the WIZ hashing | 
|  | 5830 | * disable bit, which we don't touch here, but it's good | 
|  | 5831 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). | 
| Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 5832 | */ | 
|  | 5833 | I915_WRITE(GEN7_GT_MODE, | 
|  | 5834 | GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4); | 
|  | 5835 |  | 
| Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 5836 | snpcr = I915_READ(GEN6_MBCUNIT_SNPCR); | 
|  | 5837 | snpcr &= ~GEN6_MBC_SNPCR_MASK; | 
|  | 5838 | snpcr |= GEN6_MBC_SNPCR_MED; | 
|  | 5839 | I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr); | 
| Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 5840 |  | 
| Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 5841 | if (!HAS_PCH_NOP(dev)) | 
|  | 5842 | cpt_init_clock_gating(dev); | 
| Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 5843 |  | 
|  | 5844 | gen6_check_mch_setup(dev); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5845 | } | 
|  | 5846 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5847 | static void valleyview_init_clock_gating(struct drm_device *dev) | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5848 | { | 
|  | 5849 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5850 |  | 
| Ville Syrjälä | d7fe0cc | 2013-05-21 18:01:50 +0300 | [diff] [blame] | 5851 | I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5852 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5853 | /* WaDisableEarlyCull:vlv */ | 
| Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 5854 | I915_WRITE(_3D_CHICKEN3, | 
|  | 5855 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL)); | 
|  | 5856 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5857 | /* WaDisableBackToBackFlipFix:vlv */ | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5858 | I915_WRITE(IVB_CHICKEN3, | 
|  | 5859 | CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE | | 
|  | 5860 | CHICKEN3_DGMG_DONE_FIX_DISABLE); | 
|  | 5861 |  | 
| Ville Syrjälä | fad7d36 | 2014-01-22 21:32:39 +0200 | [diff] [blame] | 5862 | /* WaPsdDispatchEnable:vlv */ | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5863 | /* WaDisablePSDDualDispatchEnable:vlv */ | 
| Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 5864 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, | 
| Jesse Barnes | d3bc030 | 2013-03-08 10:45:51 -0800 | [diff] [blame] | 5865 | _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP | | 
|  | 5866 | GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE)); | 
| Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 5867 |  | 
| Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5868 | /* WaDisable_RenderCache_OperationalFlush:vlv */ | 
|  | 5869 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); | 
|  | 5870 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5871 | /* WaForceL3Serialization:vlv */ | 
| Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 5872 | I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) & | 
|  | 5873 | ~L3SQ_URB_READ_CAM_MATCH_DISABLE); | 
|  | 5874 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5875 | /* WaDisableDopClockGating:vlv */ | 
| Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 5876 | I915_WRITE(GEN7_ROW_CHICKEN2, | 
|  | 5877 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); | 
|  | 5878 |  | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5879 | /* This is required by WaCatErrorRejectionIssue:vlv */ | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5880 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, | 
|  | 5881 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | | 
|  | 5882 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); | 
|  | 5883 |  | 
| Ville Syrjälä | 46680e0 | 2014-01-22 21:33:01 +0200 | [diff] [blame] | 5884 | gen7_setup_fixed_func_scheduler(dev_priv); | 
|  | 5885 |  | 
| Ville Syrjälä | 3c0edae | 2014-01-22 21:32:56 +0200 | [diff] [blame] | 5886 | /* | 
| Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5887 | * According to the spec, bit 13 (RCZUNIT) must be set on IVB. | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5888 | * This implements the WaDisableRCZUnitClockGating:vlv workaround. | 
| Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5889 | */ | 
|  | 5890 | I915_WRITE(GEN6_UCGCTL2, | 
| Ville Syrjälä | 3c0edae | 2014-01-22 21:32:56 +0200 | [diff] [blame] | 5891 | GEN6_RCZUNIT_CLOCK_GATE_DISABLE); | 
| Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 5892 |  | 
| Akash Goel | c98f506 | 2014-03-24 23:00:07 +0530 | [diff] [blame] | 5893 | /* WaDisableL3Bank2xClockGate:vlv | 
|  | 5894 | * Disabling L3 clock gating- MMIO 940c[25] = 1 | 
|  | 5895 | * Set bit 25, to disable L3_BANK_2x_CLK_GATING */ | 
|  | 5896 | I915_WRITE(GEN7_UCGCTL4, | 
|  | 5897 | I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE); | 
| Jesse Barnes | e3f33d4 | 2012-06-14 11:04:50 -0700 | [diff] [blame] | 5898 |  | 
| Ville Syrjälä | e0d8d59 | 2013-06-12 22:11:18 +0300 | [diff] [blame] | 5899 | I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5900 |  | 
| Ville Syrjälä | afd58e7 | 2014-01-22 21:33:03 +0200 | [diff] [blame] | 5901 | /* | 
|  | 5902 | * BSpec says this must be set, even though | 
|  | 5903 | * WaDisable4x2SubspanOptimization isn't listed for VLV. | 
|  | 5904 | */ | 
| Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 5905 | I915_WRITE(CACHE_MODE_1, | 
|  | 5906 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); | 
| Jesse Barnes | 7983117 | 2012-06-20 10:53:12 -0700 | [diff] [blame] | 5907 |  | 
|  | 5908 | /* | 
| Ville Syrjälä | 031994e | 2014-01-22 21:32:46 +0200 | [diff] [blame] | 5909 | * WaIncreaseL3CreditsForVLVB0:vlv | 
|  | 5910 | * This is the hardware default actually. | 
|  | 5911 | */ | 
|  | 5912 | I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE); | 
|  | 5913 |  | 
|  | 5914 | /* | 
| Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 5915 | * WaDisableVLVClockGating_VBIIssue:vlv | 
| Jesse Barnes | 2d80957 | 2012-10-25 12:15:44 -0700 | [diff] [blame] | 5916 | * Disable clock gating on th GCFG unit to prevent a delay | 
|  | 5917 | * in the reporting of vblank events. | 
|  | 5918 | */ | 
| Ville Syrjälä | 7a0d1ee | 2014-01-22 21:33:04 +0200 | [diff] [blame] | 5919 | I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5920 | } | 
|  | 5921 |  | 
| Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 5922 | static void cherryview_init_clock_gating(struct drm_device *dev) | 
|  | 5923 | { | 
|  | 5924 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5925 |  | 
|  | 5926 | I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE); | 
|  | 5927 |  | 
|  | 5928 | I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE); | 
| Ville Syrjälä | dd811e7 | 2014-04-09 13:28:33 +0300 | [diff] [blame] | 5929 |  | 
| Ville Syrjälä | 232ce33 | 2014-04-09 13:28:35 +0300 | [diff] [blame] | 5930 | /* WaVSRefCountFullforceMissDisable:chv */ | 
|  | 5931 | /* WaDSRefCountFullforceMissDisable:chv */ | 
|  | 5932 | I915_WRITE(GEN7_FF_THREAD_MODE, | 
|  | 5933 | I915_READ(GEN7_FF_THREAD_MODE) & | 
|  | 5934 | ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME)); | 
| Ville Syrjälä | acea6f9 | 2014-04-09 13:28:36 +0300 | [diff] [blame] | 5935 |  | 
|  | 5936 | /* WaDisableSemaphoreAndSyncFlipWait:chv */ | 
|  | 5937 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, | 
|  | 5938 | _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE)); | 
| Ville Syrjälä | 0846697 | 2014-04-09 13:28:37 +0300 | [diff] [blame] | 5939 |  | 
|  | 5940 | /* WaDisableCSUnitClockGating:chv */ | 
|  | 5941 | I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) | | 
|  | 5942 | GEN6_CSUNIT_CLOCK_GATE_DISABLE); | 
| Ville Syrjälä | c631780 | 2014-04-09 13:28:38 +0300 | [diff] [blame] | 5943 |  | 
|  | 5944 | /* WaDisableSDEUnitClockGating:chv */ | 
|  | 5945 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | | 
|  | 5946 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); | 
| Rafael Barbalho | e0d34ce | 2014-04-09 13:28:40 +0300 | [diff] [blame] | 5947 |  | 
| Ville Syrjälä | e4443e4 | 2014-04-09 13:28:41 +0300 | [diff] [blame] | 5948 | /* WaDisableGunitClockGating:chv (pre-production hw) */ | 
|  | 5949 | I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) | | 
|  | 5950 | GINT_DIS); | 
|  | 5951 |  | 
|  | 5952 | /* WaDisableFfDopClockGating:chv (pre-production hw) */ | 
|  | 5953 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, | 
|  | 5954 | _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE)); | 
|  | 5955 |  | 
|  | 5956 | /* WaDisableDopClockGating:chv (pre-production hw) */ | 
| Ville Syrjälä | e4443e4 | 2014-04-09 13:28:41 +0300 | [diff] [blame] | 5957 | I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) | | 
|  | 5958 | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE); | 
| Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 5959 | } | 
|  | 5960 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5961 | static void g4x_init_clock_gating(struct drm_device *dev) | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5962 | { | 
|  | 5963 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5964 | uint32_t dspclk_gate; | 
|  | 5965 |  | 
|  | 5966 | I915_WRITE(RENCLK_GATE_D1, 0); | 
|  | 5967 | I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE | | 
|  | 5968 | GS_UNIT_CLOCK_GATE_DISABLE | | 
|  | 5969 | CL_UNIT_CLOCK_GATE_DISABLE); | 
|  | 5970 | I915_WRITE(RAMCLK_GATE_D, 0); | 
|  | 5971 | dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE | | 
|  | 5972 | OVRUNIT_CLOCK_GATE_DISABLE | | 
|  | 5973 | OVCUNIT_CLOCK_GATE_DISABLE; | 
|  | 5974 | if (IS_GM45(dev)) | 
|  | 5975 | dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE; | 
|  | 5976 | I915_WRITE(DSPCLK_GATE_D, dspclk_gate); | 
| Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 5977 |  | 
|  | 5978 | /* WaDisableRenderCachePipelinedFlush */ | 
|  | 5979 | I915_WRITE(CACHE_MODE_0, | 
|  | 5980 | _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE)); | 
| Ville Syrjälä | de1aa62 | 2013-06-07 10:47:01 +0300 | [diff] [blame] | 5981 |  | 
| Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5982 | /* WaDisable_RenderCache_OperationalFlush:g4x */ | 
|  | 5983 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); | 
|  | 5984 |  | 
| Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 5985 | g4x_disable_trickle_feed(dev); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5986 | } | 
|  | 5987 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 5988 | static void crestline_init_clock_gating(struct drm_device *dev) | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 5989 | { | 
|  | 5990 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5991 |  | 
|  | 5992 | I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE); | 
|  | 5993 | I915_WRITE(RENCLK_GATE_D2, 0); | 
|  | 5994 | I915_WRITE(DSPCLK_GATE_D, 0); | 
|  | 5995 | I915_WRITE(RAMCLK_GATE_D, 0); | 
|  | 5996 | I915_WRITE16(DEUC, 0); | 
| Ville Syrjälä | 20f9496 | 2013-06-07 10:47:02 +0300 | [diff] [blame] | 5997 | I915_WRITE(MI_ARB_STATE, | 
|  | 5998 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); | 
| Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 5999 |  | 
|  | 6000 | /* WaDisable_RenderCache_OperationalFlush:gen4 */ | 
|  | 6001 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6002 | } | 
|  | 6003 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6004 | static void broadwater_init_clock_gating(struct drm_device *dev) | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6005 | { | 
|  | 6006 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6007 |  | 
|  | 6008 | I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE | | 
|  | 6009 | I965_RCC_CLOCK_GATE_DISABLE | | 
|  | 6010 | I965_RCPB_CLOCK_GATE_DISABLE | | 
|  | 6011 | I965_ISC_CLOCK_GATE_DISABLE | | 
|  | 6012 | I965_FBC_CLOCK_GATE_DISABLE); | 
|  | 6013 | I915_WRITE(RENCLK_GATE_D2, 0); | 
| Ville Syrjälä | 20f9496 | 2013-06-07 10:47:02 +0300 | [diff] [blame] | 6014 | I915_WRITE(MI_ARB_STATE, | 
|  | 6015 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); | 
| Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 6016 |  | 
|  | 6017 | /* WaDisable_RenderCache_OperationalFlush:gen4 */ | 
|  | 6018 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6019 | } | 
|  | 6020 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6021 | static void gen3_init_clock_gating(struct drm_device *dev) | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6022 | { | 
|  | 6023 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6024 | u32 dstate = I915_READ(D_STATE); | 
|  | 6025 |  | 
|  | 6026 | dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING | | 
|  | 6027 | DSTATE_DOT_CLOCK_GATING; | 
|  | 6028 | I915_WRITE(D_STATE, dstate); | 
| Chris Wilson | 13a86b8 | 2012-04-24 14:51:43 +0100 | [diff] [blame] | 6029 |  | 
|  | 6030 | if (IS_PINEVIEW(dev)) | 
|  | 6031 | I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY)); | 
| Daniel Vetter | 974a3b0 | 2012-09-09 11:54:16 +0200 | [diff] [blame] | 6032 |  | 
|  | 6033 | /* IIR "flip pending" means done if this bit is set */ | 
|  | 6034 | I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); | 
| Ville Syrjälä | 12fabbcb9 | 2014-02-25 15:13:38 +0200 | [diff] [blame] | 6035 |  | 
|  | 6036 | /* interrupts should cause a wake up from C3 */ | 
| Ville Syrjälä | 3299254 | 2014-02-25 15:13:39 +0200 | [diff] [blame] | 6037 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN)); | 
| Ville Syrjälä | dbb4274 | 2014-02-25 15:13:41 +0200 | [diff] [blame] | 6038 |  | 
|  | 6039 | /* On GEN3 we really need to make sure the ARB C3 LP bit is set */ | 
|  | 6040 | I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE)); | 
| Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 6041 |  | 
|  | 6042 | I915_WRITE(MI_ARB_STATE, | 
|  | 6043 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6044 | } | 
|  | 6045 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6046 | static void i85x_init_clock_gating(struct drm_device *dev) | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6047 | { | 
|  | 6048 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6049 |  | 
|  | 6050 | I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE); | 
| Ville Syrjälä | 54e472a | 2014-02-25 15:13:40 +0200 | [diff] [blame] | 6051 |  | 
|  | 6052 | /* interrupts should cause a wake up from C3 */ | 
|  | 6053 | I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) | | 
|  | 6054 | _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE)); | 
| Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 6055 |  | 
|  | 6056 | I915_WRITE(MEM_MODE, | 
|  | 6057 | _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE)); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6058 | } | 
|  | 6059 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6060 | static void i830_init_clock_gating(struct drm_device *dev) | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6061 | { | 
|  | 6062 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6063 |  | 
|  | 6064 | I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE); | 
| Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 6065 |  | 
|  | 6066 | I915_WRITE(MEM_MODE, | 
|  | 6067 | _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) | | 
|  | 6068 | _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE)); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6069 | } | 
|  | 6070 |  | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6071 | void intel_init_clock_gating(struct drm_device *dev) | 
|  | 6072 | { | 
|  | 6073 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6074 |  | 
|  | 6075 | dev_priv->display.init_clock_gating(dev); | 
| Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6076 | } | 
|  | 6077 |  | 
| Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 6078 | void intel_suspend_hw(struct drm_device *dev) | 
|  | 6079 | { | 
|  | 6080 | if (HAS_PCH_LPT(dev)) | 
|  | 6081 | lpt_suspend_hw(dev); | 
|  | 6082 | } | 
|  | 6083 |  | 
| Paulo Zanoni | d2dee86 | 2014-09-19 16:04:54 -0300 | [diff] [blame] | 6084 | static void intel_init_fbc(struct drm_i915_private *dev_priv) | 
|  | 6085 | { | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 6086 | if (!HAS_FBC(dev_priv)) { | 
|  | 6087 | dev_priv->fbc.enabled = false; | 
| Paulo Zanoni | d2dee86 | 2014-09-19 16:04:54 -0300 | [diff] [blame] | 6088 | return; | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 6089 | } | 
| Paulo Zanoni | d2dee86 | 2014-09-19 16:04:54 -0300 | [diff] [blame] | 6090 |  | 
|  | 6091 | if (INTEL_INFO(dev_priv)->gen >= 7) { | 
|  | 6092 | dev_priv->display.fbc_enabled = ironlake_fbc_enabled; | 
|  | 6093 | dev_priv->display.enable_fbc = gen7_enable_fbc; | 
|  | 6094 | dev_priv->display.disable_fbc = ironlake_disable_fbc; | 
|  | 6095 | } else if (INTEL_INFO(dev_priv)->gen >= 5) { | 
|  | 6096 | dev_priv->display.fbc_enabled = ironlake_fbc_enabled; | 
|  | 6097 | dev_priv->display.enable_fbc = ironlake_enable_fbc; | 
|  | 6098 | dev_priv->display.disable_fbc = ironlake_disable_fbc; | 
|  | 6099 | } else if (IS_GM45(dev_priv)) { | 
|  | 6100 | dev_priv->display.fbc_enabled = g4x_fbc_enabled; | 
|  | 6101 | dev_priv->display.enable_fbc = g4x_enable_fbc; | 
|  | 6102 | dev_priv->display.disable_fbc = g4x_disable_fbc; | 
|  | 6103 | } else { | 
|  | 6104 | dev_priv->display.fbc_enabled = i8xx_fbc_enabled; | 
|  | 6105 | dev_priv->display.enable_fbc = i8xx_enable_fbc; | 
|  | 6106 | dev_priv->display.disable_fbc = i8xx_disable_fbc; | 
|  | 6107 |  | 
|  | 6108 | /* This value was pulled out of someone's hat */ | 
|  | 6109 | I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT); | 
|  | 6110 | } | 
| Paulo Zanoni | 9adccc6 | 2014-09-19 16:04:55 -0300 | [diff] [blame] | 6111 |  | 
|  | 6112 | dev_priv->fbc.enabled = dev_priv->display.fbc_enabled(dev_priv->dev); | 
| Paulo Zanoni | d2dee86 | 2014-09-19 16:04:54 -0300 | [diff] [blame] | 6113 | } | 
|  | 6114 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6115 | /* Set up chip specific power management-related functions */ | 
|  | 6116 | void intel_init_pm(struct drm_device *dev) | 
|  | 6117 | { | 
|  | 6118 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6119 |  | 
| Paulo Zanoni | d2dee86 | 2014-09-19 16:04:54 -0300 | [diff] [blame] | 6120 | intel_init_fbc(dev_priv); | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6121 |  | 
| Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 6122 | /* For cxsr */ | 
|  | 6123 | if (IS_PINEVIEW(dev)) | 
|  | 6124 | i915_pineview_get_mem_freq(dev); | 
|  | 6125 | else if (IS_GEN5(dev)) | 
|  | 6126 | i915_ironlake_get_mem_freq(dev); | 
|  | 6127 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6128 | /* For FIFO watermark updates */ | 
| Damien Lespiau | c83155a | 2014-03-28 00:18:35 +0530 | [diff] [blame] | 6129 | if (IS_GEN9(dev)) { | 
|  | 6130 | dev_priv->display.init_clock_gating = gen9_init_clock_gating; | 
|  | 6131 | } else if (HAS_PCH_SPLIT(dev)) { | 
| Damien Lespiau | fa50ad6 | 2014-03-17 18:01:16 +0000 | [diff] [blame] | 6132 | ilk_setup_wm_latency(dev); | 
| Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 6133 |  | 
| Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6134 | if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] && | 
|  | 6135 | dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) || | 
|  | 6136 | (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] && | 
|  | 6137 | dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) { | 
|  | 6138 | dev_priv->display.update_wm = ilk_update_wm; | 
|  | 6139 | dev_priv->display.update_sprite_wm = ilk_update_sprite_wm; | 
|  | 6140 | } else { | 
|  | 6141 | DRM_DEBUG_KMS("Failed to read display plane latency. " | 
|  | 6142 | "Disable CxSR\n"); | 
|  | 6143 | } | 
|  | 6144 |  | 
|  | 6145 | if (IS_GEN5(dev)) | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6146 | dev_priv->display.init_clock_gating = ironlake_init_clock_gating; | 
| Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6147 | else if (IS_GEN6(dev)) | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6148 | dev_priv->display.init_clock_gating = gen6_init_clock_gating; | 
| Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6149 | else if (IS_IVYBRIDGE(dev)) | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6150 | dev_priv->display.init_clock_gating = ivybridge_init_clock_gating; | 
| Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6151 | else if (IS_HASWELL(dev)) | 
| Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 6152 | dev_priv->display.init_clock_gating = haswell_init_clock_gating; | 
| Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6153 | else if (INTEL_INFO(dev)->gen == 8) | 
| Paulo Zanoni | 47c2bd9 | 2014-08-21 17:09:37 -0300 | [diff] [blame] | 6154 | dev_priv->display.init_clock_gating = broadwell_init_clock_gating; | 
| Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 6155 | } else if (IS_CHERRYVIEW(dev)) { | 
| Ville Syrjälä | 3c2777f | 2014-06-26 17:03:06 +0300 | [diff] [blame] | 6156 | dev_priv->display.update_wm = cherryview_update_wm; | 
| Gajanan Bhat | 01e184c | 2014-08-07 17:03:30 +0530 | [diff] [blame] | 6157 | dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm; | 
| Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 6158 | dev_priv->display.init_clock_gating = | 
|  | 6159 | cherryview_init_clock_gating; | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6160 | } else if (IS_VALLEYVIEW(dev)) { | 
|  | 6161 | dev_priv->display.update_wm = valleyview_update_wm; | 
| Gajanan Bhat | 01e184c | 2014-08-07 17:03:30 +0530 | [diff] [blame] | 6162 | dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm; | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6163 | dev_priv->display.init_clock_gating = | 
|  | 6164 | valleyview_init_clock_gating; | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6165 | } else if (IS_PINEVIEW(dev)) { | 
|  | 6166 | if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev), | 
|  | 6167 | dev_priv->is_ddr3, | 
|  | 6168 | dev_priv->fsb_freq, | 
|  | 6169 | dev_priv->mem_freq)) { | 
|  | 6170 | DRM_INFO("failed to find known CxSR latency " | 
|  | 6171 | "(found ddr%s fsb freq %d, mem freq %d), " | 
|  | 6172 | "disabling CxSR\n", | 
|  | 6173 | (dev_priv->is_ddr3 == 1) ? "3" : "2", | 
|  | 6174 | dev_priv->fsb_freq, dev_priv->mem_freq); | 
|  | 6175 | /* Disable CxSR and never update its watermark again */ | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 6176 | intel_set_memory_cxsr(dev_priv, false); | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6177 | dev_priv->display.update_wm = NULL; | 
|  | 6178 | } else | 
|  | 6179 | dev_priv->display.update_wm = pineview_update_wm; | 
|  | 6180 | dev_priv->display.init_clock_gating = gen3_init_clock_gating; | 
|  | 6181 | } else if (IS_G4X(dev)) { | 
|  | 6182 | dev_priv->display.update_wm = g4x_update_wm; | 
|  | 6183 | dev_priv->display.init_clock_gating = g4x_init_clock_gating; | 
|  | 6184 | } else if (IS_GEN4(dev)) { | 
|  | 6185 | dev_priv->display.update_wm = i965_update_wm; | 
|  | 6186 | if (IS_CRESTLINE(dev)) | 
|  | 6187 | dev_priv->display.init_clock_gating = crestline_init_clock_gating; | 
|  | 6188 | else if (IS_BROADWATER(dev)) | 
|  | 6189 | dev_priv->display.init_clock_gating = broadwater_init_clock_gating; | 
|  | 6190 | } else if (IS_GEN3(dev)) { | 
|  | 6191 | dev_priv->display.update_wm = i9xx_update_wm; | 
|  | 6192 | dev_priv->display.get_fifo_size = i9xx_get_fifo_size; | 
|  | 6193 | dev_priv->display.init_clock_gating = gen3_init_clock_gating; | 
| Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 6194 | } else if (IS_GEN2(dev)) { | 
|  | 6195 | if (INTEL_INFO(dev)->num_pipes == 1) { | 
|  | 6196 | dev_priv->display.update_wm = i845_update_wm; | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6197 | dev_priv->display.get_fifo_size = i845_get_fifo_size; | 
| Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 6198 | } else { | 
|  | 6199 | dev_priv->display.update_wm = i9xx_update_wm; | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6200 | dev_priv->display.get_fifo_size = i830_get_fifo_size; | 
| Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 6201 | } | 
|  | 6202 |  | 
|  | 6203 | if (IS_I85X(dev) || IS_I865G(dev)) | 
|  | 6204 | dev_priv->display.init_clock_gating = i85x_init_clock_gating; | 
|  | 6205 | else | 
|  | 6206 | dev_priv->display.init_clock_gating = i830_init_clock_gating; | 
|  | 6207 | } else { | 
|  | 6208 | DRM_ERROR("unexpected fall-through in intel_init_pm\n"); | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6209 | } | 
|  | 6210 | } | 
|  | 6211 |  | 
| Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 6212 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val) | 
|  | 6213 | { | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 6214 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
| Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 6215 |  | 
|  | 6216 | if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) { | 
|  | 6217 | DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n"); | 
|  | 6218 | return -EAGAIN; | 
|  | 6219 | } | 
|  | 6220 |  | 
|  | 6221 | I915_WRITE(GEN6_PCODE_DATA, *val); | 
|  | 6222 | I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox); | 
|  | 6223 |  | 
|  | 6224 | if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0, | 
|  | 6225 | 500)) { | 
|  | 6226 | DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox); | 
|  | 6227 | return -ETIMEDOUT; | 
|  | 6228 | } | 
|  | 6229 |  | 
|  | 6230 | *val = I915_READ(GEN6_PCODE_DATA); | 
|  | 6231 | I915_WRITE(GEN6_PCODE_DATA, 0); | 
|  | 6232 |  | 
|  | 6233 | return 0; | 
|  | 6234 | } | 
|  | 6235 |  | 
|  | 6236 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val) | 
|  | 6237 | { | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 6238 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
| Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 6239 |  | 
|  | 6240 | if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) { | 
|  | 6241 | DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n"); | 
|  | 6242 | return -EAGAIN; | 
|  | 6243 | } | 
|  | 6244 |  | 
|  | 6245 | I915_WRITE(GEN6_PCODE_DATA, val); | 
|  | 6246 | I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox); | 
|  | 6247 |  | 
|  | 6248 | if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0, | 
|  | 6249 | 500)) { | 
|  | 6250 | DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox); | 
|  | 6251 | return -ETIMEDOUT; | 
|  | 6252 | } | 
|  | 6253 |  | 
|  | 6254 | I915_WRITE(GEN6_PCODE_DATA, 0); | 
|  | 6255 |  | 
|  | 6256 | return 0; | 
|  | 6257 | } | 
| Jesse Barnes | a0e4e19 | 2013-04-02 11:23:05 -0700 | [diff] [blame] | 6258 |  | 
| Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 6259 | static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val) | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6260 | { | 
| Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 6261 | int div; | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6262 |  | 
| Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 6263 | /* 4 x czclk */ | 
| Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 6264 | switch (dev_priv->mem_freq) { | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6265 | case 800: | 
| Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 6266 | div = 10; | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6267 | break; | 
|  | 6268 | case 1066: | 
| Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 6269 | div = 12; | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6270 | break; | 
|  | 6271 | case 1333: | 
| Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 6272 | div = 16; | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6273 | break; | 
|  | 6274 | default: | 
|  | 6275 | return -1; | 
|  | 6276 | } | 
|  | 6277 |  | 
| Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 6278 | return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div); | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6279 | } | 
|  | 6280 |  | 
| Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 6281 | static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val) | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6282 | { | 
| Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 6283 | int mul; | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6284 |  | 
| Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 6285 | /* 4 x czclk */ | 
| Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 6286 | switch (dev_priv->mem_freq) { | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6287 | case 800: | 
| Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 6288 | mul = 10; | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6289 | break; | 
|  | 6290 | case 1066: | 
| Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 6291 | mul = 12; | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6292 | break; | 
|  | 6293 | case 1333: | 
| Ville Syrjälä | 07ab118 | 2013-11-05 22:42:28 +0200 | [diff] [blame] | 6294 | mul = 16; | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6295 | break; | 
|  | 6296 | default: | 
|  | 6297 | return -1; | 
|  | 6298 | } | 
|  | 6299 |  | 
| Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 6300 | return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6; | 
| Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 6301 | } | 
|  | 6302 |  | 
| Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 6303 | static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val) | 
| Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 6304 | { | 
|  | 6305 | int div, freq; | 
|  | 6306 |  | 
|  | 6307 | switch (dev_priv->rps.cz_freq) { | 
|  | 6308 | case 200: | 
|  | 6309 | div = 5; | 
|  | 6310 | break; | 
|  | 6311 | case 267: | 
|  | 6312 | div = 6; | 
|  | 6313 | break; | 
|  | 6314 | case 320: | 
|  | 6315 | case 333: | 
|  | 6316 | case 400: | 
|  | 6317 | div = 8; | 
|  | 6318 | break; | 
|  | 6319 | default: | 
|  | 6320 | return -1; | 
|  | 6321 | } | 
|  | 6322 |  | 
|  | 6323 | freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2); | 
|  | 6324 |  | 
|  | 6325 | return freq; | 
|  | 6326 | } | 
|  | 6327 |  | 
| Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 6328 | static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val) | 
| Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 6329 | { | 
|  | 6330 | int mul, opcode; | 
|  | 6331 |  | 
|  | 6332 | switch (dev_priv->rps.cz_freq) { | 
|  | 6333 | case 200: | 
|  | 6334 | mul = 5; | 
|  | 6335 | break; | 
|  | 6336 | case 267: | 
|  | 6337 | mul = 6; | 
|  | 6338 | break; | 
|  | 6339 | case 320: | 
|  | 6340 | case 333: | 
|  | 6341 | case 400: | 
|  | 6342 | mul = 8; | 
|  | 6343 | break; | 
|  | 6344 | default: | 
|  | 6345 | return -1; | 
|  | 6346 | } | 
|  | 6347 |  | 
| Ville Syrjälä | 1c14762 | 2014-08-18 14:42:43 +0300 | [diff] [blame] | 6348 | /* CHV needs even values */ | 
| Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 6349 | opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2); | 
|  | 6350 |  | 
|  | 6351 | return opcode; | 
|  | 6352 | } | 
|  | 6353 |  | 
|  | 6354 | int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val) | 
|  | 6355 | { | 
|  | 6356 | int ret = -1; | 
|  | 6357 |  | 
|  | 6358 | if (IS_CHERRYVIEW(dev_priv->dev)) | 
|  | 6359 | ret = chv_gpu_freq(dev_priv, val); | 
|  | 6360 | else if (IS_VALLEYVIEW(dev_priv->dev)) | 
|  | 6361 | ret = byt_gpu_freq(dev_priv, val); | 
|  | 6362 |  | 
|  | 6363 | return ret; | 
|  | 6364 | } | 
|  | 6365 |  | 
|  | 6366 | int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val) | 
|  | 6367 | { | 
|  | 6368 | int ret = -1; | 
|  | 6369 |  | 
|  | 6370 | if (IS_CHERRYVIEW(dev_priv->dev)) | 
|  | 6371 | ret = chv_freq_opcode(dev_priv, val); | 
|  | 6372 | else if (IS_VALLEYVIEW(dev_priv->dev)) | 
|  | 6373 | ret = byt_freq_opcode(dev_priv, val); | 
|  | 6374 |  | 
|  | 6375 | return ret; | 
|  | 6376 | } | 
|  | 6377 |  | 
| Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 6378 | void intel_pm_setup(struct drm_device *dev) | 
| Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 6379 | { | 
|  | 6380 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6381 |  | 
| Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 6382 | mutex_init(&dev_priv->rps.hw_lock); | 
|  | 6383 |  | 
| Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 6384 | INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work, | 
|  | 6385 | intel_gen6_powersave_work); | 
| Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 6386 |  | 
| Paulo Zanoni | 33688d9 | 2014-03-07 20:08:19 -0300 | [diff] [blame] | 6387 | dev_priv->pm.suspended = false; | 
| Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 6388 | } |