blob: d28cbce0ec4878a838dfd8fa1c6e005a2ef7a781 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanfeebb332008-01-21 17:07:29 -08003 * Copyright (c) 2004-2008 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070029#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080030#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080038#include <linux/if_vlan.h>
David S. Miller08013fa2008-08-15 19:46:01 -070039#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080040#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chanfba9fe92006-06-12 22:21:25 -070049#include <linux/zlib.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080051
Michael Chanb6016b72005-05-26 13:03:09 -070052#include "bnx2.h"
53#include "bnx2_fw.h"
Michael Chand43584c2006-11-19 14:14:35 -080054#include "bnx2_fw2.h"
Michael Chanb6016b72005-05-26 13:03:09 -070055
Michael Chan110d0ef2007-12-12 11:18:34 -080056#define FW_BUF_SIZE 0x10000
Denys Vlasenkob3448b02007-09-30 17:55:51 -070057
Michael Chanb6016b72005-05-26 13:03:09 -070058#define DRV_MODULE_NAME "bnx2"
59#define PFX DRV_MODULE_NAME ": "
Michael Chanec7e6fa2008-10-09 12:27:06 -070060#define DRV_MODULE_VERSION "1.8.1"
61#define DRV_MODULE_RELDATE "Oct 7, 2008"
Michael Chanb6016b72005-05-26 13:03:09 -070062
63#define RUN_AT(x) (jiffies + (x))
64
65/* Time in jiffies before concluding the transmitter is hung. */
66#define TX_TIMEOUT (5*HZ)
67
Andrew Mortonfefa8642008-02-09 23:17:15 -080068static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070069 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
70
71MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070072MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_MODULE_VERSION);
75
76static int disable_msi = 0;
77
78module_param(disable_msi, int, 0);
79MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
80
81typedef enum {
82 BCM5706 = 0,
83 NC370T,
84 NC370I,
85 BCM5706S,
86 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080087 BCM5708,
88 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080089 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -070090 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -070091 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -080092 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -070093} board_t;
94
95/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -080096static struct {
Michael Chanb6016b72005-05-26 13:03:09 -070097 char *name;
98} board_info[] __devinitdata = {
99 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
100 { "HP NC370T Multifunction Gigabit Server Adapter" },
101 { "HP NC370i Multifunction Gigabit Server Adapter" },
102 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
103 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800104 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
105 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800106 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700107 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700108 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800109 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700110 };
111
Michael Chan7bb0a042008-07-14 22:37:47 -0700112static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700113 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
114 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
115 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
116 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
120 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700121 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
122 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
124 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
126 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700129 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700131 { PCI_VENDOR_ID_BROADCOM, 0x163b,
132 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800133 { PCI_VENDOR_ID_BROADCOM, 0x163c,
134 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chanb6016b72005-05-26 13:03:09 -0700135 { 0, }
136};
137
138static struct flash_spec flash_table[] =
139{
Michael Chane30372c2007-07-16 18:26:23 -0700140#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
141#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700142 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800143 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700144 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700145 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
146 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800147 /* Expansion entry 0001 */
148 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700149 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800150 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
151 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700152 /* Saifun SA25F010 (non-buffered flash) */
153 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800154 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700155 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700156 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
157 "Non-buffered flash (128kB)"},
158 /* Saifun SA25F020 (non-buffered flash) */
159 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800160 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700161 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700162 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
163 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800164 /* Expansion entry 0100 */
165 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800167 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
168 "Entry 0100"},
169 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400170 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700171 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800172 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
173 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
174 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
175 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700176 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800177 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
178 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
179 /* Saifun SA25F005 (non-buffered flash) */
180 /* strap, cfg1, & write1 need updates */
181 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700182 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800183 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
184 "Non-buffered flash (64kB)"},
185 /* Fast EEPROM */
186 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700187 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800188 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
189 "EEPROM - fast"},
190 /* Expansion entry 1001 */
191 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700192 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800193 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
194 "Entry 1001"},
195 /* Expansion entry 1010 */
196 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700197 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800198 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
199 "Entry 1010"},
200 /* ATMEL AT45DB011B (buffered flash) */
201 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700202 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800203 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
204 "Buffered flash (128kB)"},
205 /* Expansion entry 1100 */
206 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700207 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800208 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
209 "Entry 1100"},
210 /* Expansion entry 1101 */
211 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700212 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800213 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
214 "Entry 1101"},
215 /* Ateml Expansion entry 1110 */
216 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700217 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800218 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
219 "Entry 1110 (Atmel)"},
220 /* ATMEL AT45DB021B (buffered flash) */
221 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700222 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800223 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
224 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700225};
226
Michael Chane30372c2007-07-16 18:26:23 -0700227static struct flash_spec flash_5709 = {
228 .flags = BNX2_NV_BUFFERED,
229 .page_bits = BCM5709_FLASH_PAGE_BITS,
230 .page_size = BCM5709_FLASH_PAGE_SIZE,
231 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
232 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
233 .name = "5709 Buffered flash (256kB)",
234};
235
Michael Chanb6016b72005-05-26 13:03:09 -0700236MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
237
Michael Chan35e90102008-06-19 16:37:42 -0700238static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700239{
Michael Chan2f8af122006-08-15 01:39:10 -0700240 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700241
Michael Chan2f8af122006-08-15 01:39:10 -0700242 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800243
244 /* The ring uses 256 indices for 255 entries, one of them
245 * needs to be skipped.
246 */
Michael Chan35e90102008-06-19 16:37:42 -0700247 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800248 if (unlikely(diff >= TX_DESC_CNT)) {
249 diff &= 0xffff;
250 if (diff == TX_DESC_CNT)
251 diff = MAX_TX_DESC_CNT;
252 }
Michael Chane89bbf12005-08-25 15:36:58 -0700253 return (bp->tx_ring_size - diff);
254}
255
Michael Chanb6016b72005-05-26 13:03:09 -0700256static u32
257bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
258{
Michael Chan1b8227c2007-05-03 13:24:05 -0700259 u32 val;
260
261 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700262 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700263 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
264 spin_unlock_bh(&bp->indirect_lock);
265 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700266}
267
268static void
269bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
270{
Michael Chan1b8227c2007-05-03 13:24:05 -0700271 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700272 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
273 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700274 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700275}
276
277static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800278bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
279{
280 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
281}
282
283static u32
284bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
285{
286 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
287}
288
289static void
Michael Chanb6016b72005-05-26 13:03:09 -0700290bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
291{
292 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700293 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800294 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
295 int i;
296
297 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
298 REG_WR(bp, BNX2_CTX_CTX_CTRL,
299 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
300 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800301 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
302 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
303 break;
304 udelay(5);
305 }
306 } else {
307 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
308 REG_WR(bp, BNX2_CTX_DATA, val);
309 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700310 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700311}
312
313static int
314bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
315{
316 u32 val1;
317 int i, ret;
318
Michael Chan583c28e2008-01-21 19:51:35 -0800319 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700320 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
321 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
322
323 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
324 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
325
326 udelay(40);
327 }
328
329 val1 = (bp->phy_addr << 21) | (reg << 16) |
330 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
331 BNX2_EMAC_MDIO_COMM_START_BUSY;
332 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
333
334 for (i = 0; i < 50; i++) {
335 udelay(10);
336
337 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
338 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
339 udelay(5);
340
341 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
342 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
343
344 break;
345 }
346 }
347
348 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
349 *val = 0x0;
350 ret = -EBUSY;
351 }
352 else {
353 *val = val1;
354 ret = 0;
355 }
356
Michael Chan583c28e2008-01-21 19:51:35 -0800357 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700358 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
359 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
360
361 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
362 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
363
364 udelay(40);
365 }
366
367 return ret;
368}
369
370static int
371bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
372{
373 u32 val1;
374 int i, ret;
375
Michael Chan583c28e2008-01-21 19:51:35 -0800376 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700377 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
378 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
379
380 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
381 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
382
383 udelay(40);
384 }
385
386 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
387 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
388 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
389 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400390
Michael Chanb6016b72005-05-26 13:03:09 -0700391 for (i = 0; i < 50; i++) {
392 udelay(10);
393
394 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
395 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
396 udelay(5);
397 break;
398 }
399 }
400
401 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
402 ret = -EBUSY;
403 else
404 ret = 0;
405
Michael Chan583c28e2008-01-21 19:51:35 -0800406 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700407 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
408 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
409
410 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
411 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
412
413 udelay(40);
414 }
415
416 return ret;
417}
418
419static void
420bnx2_disable_int(struct bnx2 *bp)
421{
Michael Chanb4b36042007-12-20 19:59:30 -0800422 int i;
423 struct bnx2_napi *bnapi;
424
425 for (i = 0; i < bp->irq_nvecs; i++) {
426 bnapi = &bp->bnx2_napi[i];
427 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
428 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
429 }
Michael Chanb6016b72005-05-26 13:03:09 -0700430 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
431}
432
433static void
434bnx2_enable_int(struct bnx2 *bp)
435{
Michael Chanb4b36042007-12-20 19:59:30 -0800436 int i;
437 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800438
Michael Chanb4b36042007-12-20 19:59:30 -0800439 for (i = 0; i < bp->irq_nvecs; i++) {
440 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800441
Michael Chanb4b36042007-12-20 19:59:30 -0800442 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
443 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
444 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
445 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700446
Michael Chanb4b36042007-12-20 19:59:30 -0800447 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
448 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
449 bnapi->last_status_idx);
450 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800451 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700452}
453
454static void
455bnx2_disable_int_sync(struct bnx2 *bp)
456{
Michael Chanb4b36042007-12-20 19:59:30 -0800457 int i;
458
Michael Chanb6016b72005-05-26 13:03:09 -0700459 atomic_inc(&bp->intr_sem);
460 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800461 for (i = 0; i < bp->irq_nvecs; i++)
462 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700463}
464
465static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800466bnx2_napi_disable(struct bnx2 *bp)
467{
Michael Chanb4b36042007-12-20 19:59:30 -0800468 int i;
469
470 for (i = 0; i < bp->irq_nvecs; i++)
471 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800472}
473
474static void
475bnx2_napi_enable(struct bnx2 *bp)
476{
Michael Chanb4b36042007-12-20 19:59:30 -0800477 int i;
478
479 for (i = 0; i < bp->irq_nvecs; i++)
480 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800481}
482
483static void
Michael Chanb6016b72005-05-26 13:03:09 -0700484bnx2_netif_stop(struct bnx2 *bp)
485{
486 bnx2_disable_int_sync(bp);
487 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800488 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700489 netif_tx_disable(bp->dev);
490 bp->dev->trans_start = jiffies; /* prevent tx timeout */
491 }
492}
493
494static void
495bnx2_netif_start(struct bnx2 *bp)
496{
497 if (atomic_dec_and_test(&bp->intr_sem)) {
498 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700499 netif_tx_wake_all_queues(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800500 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700501 bnx2_enable_int(bp);
502 }
503 }
504}
505
506static void
Michael Chan35e90102008-06-19 16:37:42 -0700507bnx2_free_tx_mem(struct bnx2 *bp)
508{
509 int i;
510
511 for (i = 0; i < bp->num_tx_rings; i++) {
512 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
513 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
514
515 if (txr->tx_desc_ring) {
516 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
517 txr->tx_desc_ring,
518 txr->tx_desc_mapping);
519 txr->tx_desc_ring = NULL;
520 }
521 kfree(txr->tx_buf_ring);
522 txr->tx_buf_ring = NULL;
523 }
524}
525
Michael Chanbb4f98a2008-06-19 16:38:19 -0700526static void
527bnx2_free_rx_mem(struct bnx2 *bp)
528{
529 int i;
530
531 for (i = 0; i < bp->num_rx_rings; i++) {
532 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
533 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
534 int j;
535
536 for (j = 0; j < bp->rx_max_ring; j++) {
537 if (rxr->rx_desc_ring[j])
538 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
539 rxr->rx_desc_ring[j],
540 rxr->rx_desc_mapping[j]);
541 rxr->rx_desc_ring[j] = NULL;
542 }
543 if (rxr->rx_buf_ring)
544 vfree(rxr->rx_buf_ring);
545 rxr->rx_buf_ring = NULL;
546
547 for (j = 0; j < bp->rx_max_pg_ring; j++) {
548 if (rxr->rx_pg_desc_ring[j])
549 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
550 rxr->rx_pg_desc_ring[i],
551 rxr->rx_pg_desc_mapping[i]);
552 rxr->rx_pg_desc_ring[i] = NULL;
553 }
554 if (rxr->rx_pg_ring)
555 vfree(rxr->rx_pg_ring);
556 rxr->rx_pg_ring = NULL;
557 }
558}
559
Michael Chan35e90102008-06-19 16:37:42 -0700560static int
561bnx2_alloc_tx_mem(struct bnx2 *bp)
562{
563 int i;
564
565 for (i = 0; i < bp->num_tx_rings; i++) {
566 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
567 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
568
569 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
570 if (txr->tx_buf_ring == NULL)
571 return -ENOMEM;
572
573 txr->tx_desc_ring =
574 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
575 &txr->tx_desc_mapping);
576 if (txr->tx_desc_ring == NULL)
577 return -ENOMEM;
578 }
579 return 0;
580}
581
Michael Chanbb4f98a2008-06-19 16:38:19 -0700582static int
583bnx2_alloc_rx_mem(struct bnx2 *bp)
584{
585 int i;
586
587 for (i = 0; i < bp->num_rx_rings; i++) {
588 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
589 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
590 int j;
591
592 rxr->rx_buf_ring =
593 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
594 if (rxr->rx_buf_ring == NULL)
595 return -ENOMEM;
596
597 memset(rxr->rx_buf_ring, 0,
598 SW_RXBD_RING_SIZE * bp->rx_max_ring);
599
600 for (j = 0; j < bp->rx_max_ring; j++) {
601 rxr->rx_desc_ring[j] =
602 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
603 &rxr->rx_desc_mapping[j]);
604 if (rxr->rx_desc_ring[j] == NULL)
605 return -ENOMEM;
606
607 }
608
609 if (bp->rx_pg_ring_size) {
610 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
611 bp->rx_max_pg_ring);
612 if (rxr->rx_pg_ring == NULL)
613 return -ENOMEM;
614
615 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
616 bp->rx_max_pg_ring);
617 }
618
619 for (j = 0; j < bp->rx_max_pg_ring; j++) {
620 rxr->rx_pg_desc_ring[j] =
621 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
622 &rxr->rx_pg_desc_mapping[j]);
623 if (rxr->rx_pg_desc_ring[j] == NULL)
624 return -ENOMEM;
625
626 }
627 }
628 return 0;
629}
630
Michael Chan35e90102008-06-19 16:37:42 -0700631static void
Michael Chanb6016b72005-05-26 13:03:09 -0700632bnx2_free_mem(struct bnx2 *bp)
633{
Michael Chan13daffa2006-03-20 17:49:20 -0800634 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700635 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800636
Michael Chan35e90102008-06-19 16:37:42 -0700637 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700638 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700639
Michael Chan59b47d82006-11-19 14:10:45 -0800640 for (i = 0; i < bp->ctx_pages; i++) {
641 if (bp->ctx_blk[i]) {
642 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
643 bp->ctx_blk[i],
644 bp->ctx_blk_mapping[i]);
645 bp->ctx_blk[i] = NULL;
646 }
647 }
Michael Chan43e80b82008-06-19 16:41:08 -0700648 if (bnapi->status_blk.msi) {
Michael Chan0f31f992006-03-23 01:12:38 -0800649 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chan43e80b82008-06-19 16:41:08 -0700650 bnapi->status_blk.msi,
651 bp->status_blk_mapping);
652 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800653 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700654 }
Michael Chanb6016b72005-05-26 13:03:09 -0700655}
656
657static int
658bnx2_alloc_mem(struct bnx2 *bp)
659{
Michael Chan35e90102008-06-19 16:37:42 -0700660 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700661 struct bnx2_napi *bnapi;
662 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700663
Michael Chan0f31f992006-03-23 01:12:38 -0800664 /* Combine status and statistics blocks into one allocation. */
665 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800666 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800667 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
668 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800669 bp->status_stats_size = status_blk_size +
670 sizeof(struct statistics_block);
671
Michael Chan43e80b82008-06-19 16:41:08 -0700672 status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
673 &bp->status_blk_mapping);
674 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700675 goto alloc_mem_err;
676
Michael Chan43e80b82008-06-19 16:41:08 -0700677 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700678
Michael Chan43e80b82008-06-19 16:41:08 -0700679 bnapi = &bp->bnx2_napi[0];
680 bnapi->status_blk.msi = status_blk;
681 bnapi->hw_tx_cons_ptr =
682 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
683 bnapi->hw_rx_cons_ptr =
684 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800685 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800686 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700687 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800688
Michael Chan43e80b82008-06-19 16:41:08 -0700689 bnapi = &bp->bnx2_napi[i];
690
691 sblk = (void *) (status_blk +
692 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
693 bnapi->status_blk.msix = sblk;
694 bnapi->hw_tx_cons_ptr =
695 &sblk->status_tx_quick_consumer_index;
696 bnapi->hw_rx_cons_ptr =
697 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800698 bnapi->int_num = i << 24;
699 }
700 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800701
Michael Chan43e80b82008-06-19 16:41:08 -0700702 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700703
Michael Chan0f31f992006-03-23 01:12:38 -0800704 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700705
Michael Chan59b47d82006-11-19 14:10:45 -0800706 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
707 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
708 if (bp->ctx_pages == 0)
709 bp->ctx_pages = 1;
710 for (i = 0; i < bp->ctx_pages; i++) {
711 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
712 BCM_PAGE_SIZE,
713 &bp->ctx_blk_mapping[i]);
714 if (bp->ctx_blk[i] == NULL)
715 goto alloc_mem_err;
716 }
717 }
Michael Chan35e90102008-06-19 16:37:42 -0700718
Michael Chanbb4f98a2008-06-19 16:38:19 -0700719 err = bnx2_alloc_rx_mem(bp);
720 if (err)
721 goto alloc_mem_err;
722
Michael Chan35e90102008-06-19 16:37:42 -0700723 err = bnx2_alloc_tx_mem(bp);
724 if (err)
725 goto alloc_mem_err;
726
Michael Chanb6016b72005-05-26 13:03:09 -0700727 return 0;
728
729alloc_mem_err:
730 bnx2_free_mem(bp);
731 return -ENOMEM;
732}
733
734static void
Michael Chane3648b32005-11-04 08:51:21 -0800735bnx2_report_fw_link(struct bnx2 *bp)
736{
737 u32 fw_link_status = 0;
738
Michael Chan583c28e2008-01-21 19:51:35 -0800739 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700740 return;
741
Michael Chane3648b32005-11-04 08:51:21 -0800742 if (bp->link_up) {
743 u32 bmsr;
744
745 switch (bp->line_speed) {
746 case SPEED_10:
747 if (bp->duplex == DUPLEX_HALF)
748 fw_link_status = BNX2_LINK_STATUS_10HALF;
749 else
750 fw_link_status = BNX2_LINK_STATUS_10FULL;
751 break;
752 case SPEED_100:
753 if (bp->duplex == DUPLEX_HALF)
754 fw_link_status = BNX2_LINK_STATUS_100HALF;
755 else
756 fw_link_status = BNX2_LINK_STATUS_100FULL;
757 break;
758 case SPEED_1000:
759 if (bp->duplex == DUPLEX_HALF)
760 fw_link_status = BNX2_LINK_STATUS_1000HALF;
761 else
762 fw_link_status = BNX2_LINK_STATUS_1000FULL;
763 break;
764 case SPEED_2500:
765 if (bp->duplex == DUPLEX_HALF)
766 fw_link_status = BNX2_LINK_STATUS_2500HALF;
767 else
768 fw_link_status = BNX2_LINK_STATUS_2500FULL;
769 break;
770 }
771
772 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
773
774 if (bp->autoneg) {
775 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
776
Michael Chanca58c3a2007-05-03 13:22:52 -0700777 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
778 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800779
780 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800781 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800782 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
783 else
784 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
785 }
786 }
787 else
788 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
789
Michael Chan2726d6e2008-01-29 21:35:05 -0800790 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800791}
792
Michael Chan9b1084b2007-07-07 22:50:37 -0700793static char *
794bnx2_xceiver_str(struct bnx2 *bp)
795{
796 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800797 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700798 "Copper"));
799}
800
Michael Chane3648b32005-11-04 08:51:21 -0800801static void
Michael Chanb6016b72005-05-26 13:03:09 -0700802bnx2_report_link(struct bnx2 *bp)
803{
804 if (bp->link_up) {
805 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700806 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
807 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700808
809 printk("%d Mbps ", bp->line_speed);
810
811 if (bp->duplex == DUPLEX_FULL)
812 printk("full duplex");
813 else
814 printk("half duplex");
815
816 if (bp->flow_ctrl) {
817 if (bp->flow_ctrl & FLOW_CTRL_RX) {
818 printk(", receive ");
819 if (bp->flow_ctrl & FLOW_CTRL_TX)
820 printk("& transmit ");
821 }
822 else {
823 printk(", transmit ");
824 }
825 printk("flow control ON");
826 }
827 printk("\n");
828 }
829 else {
830 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700831 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
832 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700833 }
Michael Chane3648b32005-11-04 08:51:21 -0800834
835 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700836}
837
838static void
839bnx2_resolve_flow_ctrl(struct bnx2 *bp)
840{
841 u32 local_adv, remote_adv;
842
843 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400844 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -0700845 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
846
847 if (bp->duplex == DUPLEX_FULL) {
848 bp->flow_ctrl = bp->req_flow_ctrl;
849 }
850 return;
851 }
852
853 if (bp->duplex != DUPLEX_FULL) {
854 return;
855 }
856
Michael Chan583c28e2008-01-21 19:51:35 -0800857 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -0800858 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
859 u32 val;
860
861 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
862 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
863 bp->flow_ctrl |= FLOW_CTRL_TX;
864 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
865 bp->flow_ctrl |= FLOW_CTRL_RX;
866 return;
867 }
868
Michael Chanca58c3a2007-05-03 13:22:52 -0700869 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
870 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700871
Michael Chan583c28e2008-01-21 19:51:35 -0800872 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -0700873 u32 new_local_adv = 0;
874 u32 new_remote_adv = 0;
875
876 if (local_adv & ADVERTISE_1000XPAUSE)
877 new_local_adv |= ADVERTISE_PAUSE_CAP;
878 if (local_adv & ADVERTISE_1000XPSE_ASYM)
879 new_local_adv |= ADVERTISE_PAUSE_ASYM;
880 if (remote_adv & ADVERTISE_1000XPAUSE)
881 new_remote_adv |= ADVERTISE_PAUSE_CAP;
882 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
883 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
884
885 local_adv = new_local_adv;
886 remote_adv = new_remote_adv;
887 }
888
889 /* See Table 28B-3 of 802.3ab-1999 spec. */
890 if (local_adv & ADVERTISE_PAUSE_CAP) {
891 if(local_adv & ADVERTISE_PAUSE_ASYM) {
892 if (remote_adv & ADVERTISE_PAUSE_CAP) {
893 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
894 }
895 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
896 bp->flow_ctrl = FLOW_CTRL_RX;
897 }
898 }
899 else {
900 if (remote_adv & ADVERTISE_PAUSE_CAP) {
901 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
902 }
903 }
904 }
905 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
906 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
907 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
908
909 bp->flow_ctrl = FLOW_CTRL_TX;
910 }
911 }
912}
913
914static int
Michael Chan27a005b2007-05-03 13:23:41 -0700915bnx2_5709s_linkup(struct bnx2 *bp)
916{
917 u32 val, speed;
918
919 bp->link_up = 1;
920
921 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
922 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
923 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
924
925 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
926 bp->line_speed = bp->req_line_speed;
927 bp->duplex = bp->req_duplex;
928 return 0;
929 }
930 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
931 switch (speed) {
932 case MII_BNX2_GP_TOP_AN_SPEED_10:
933 bp->line_speed = SPEED_10;
934 break;
935 case MII_BNX2_GP_TOP_AN_SPEED_100:
936 bp->line_speed = SPEED_100;
937 break;
938 case MII_BNX2_GP_TOP_AN_SPEED_1G:
939 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
940 bp->line_speed = SPEED_1000;
941 break;
942 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
943 bp->line_speed = SPEED_2500;
944 break;
945 }
946 if (val & MII_BNX2_GP_TOP_AN_FD)
947 bp->duplex = DUPLEX_FULL;
948 else
949 bp->duplex = DUPLEX_HALF;
950 return 0;
951}
952
953static int
Michael Chan5b0c76a2005-11-04 08:45:49 -0800954bnx2_5708s_linkup(struct bnx2 *bp)
955{
956 u32 val;
957
958 bp->link_up = 1;
959 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
960 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
961 case BCM5708S_1000X_STAT1_SPEED_10:
962 bp->line_speed = SPEED_10;
963 break;
964 case BCM5708S_1000X_STAT1_SPEED_100:
965 bp->line_speed = SPEED_100;
966 break;
967 case BCM5708S_1000X_STAT1_SPEED_1G:
968 bp->line_speed = SPEED_1000;
969 break;
970 case BCM5708S_1000X_STAT1_SPEED_2G5:
971 bp->line_speed = SPEED_2500;
972 break;
973 }
974 if (val & BCM5708S_1000X_STAT1_FD)
975 bp->duplex = DUPLEX_FULL;
976 else
977 bp->duplex = DUPLEX_HALF;
978
979 return 0;
980}
981
982static int
983bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -0700984{
985 u32 bmcr, local_adv, remote_adv, common;
986
987 bp->link_up = 1;
988 bp->line_speed = SPEED_1000;
989
Michael Chanca58c3a2007-05-03 13:22:52 -0700990 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700991 if (bmcr & BMCR_FULLDPLX) {
992 bp->duplex = DUPLEX_FULL;
993 }
994 else {
995 bp->duplex = DUPLEX_HALF;
996 }
997
998 if (!(bmcr & BMCR_ANENABLE)) {
999 return 0;
1000 }
1001
Michael Chanca58c3a2007-05-03 13:22:52 -07001002 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1003 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001004
1005 common = local_adv & remote_adv;
1006 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1007
1008 if (common & ADVERTISE_1000XFULL) {
1009 bp->duplex = DUPLEX_FULL;
1010 }
1011 else {
1012 bp->duplex = DUPLEX_HALF;
1013 }
1014 }
1015
1016 return 0;
1017}
1018
1019static int
1020bnx2_copper_linkup(struct bnx2 *bp)
1021{
1022 u32 bmcr;
1023
Michael Chanca58c3a2007-05-03 13:22:52 -07001024 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001025 if (bmcr & BMCR_ANENABLE) {
1026 u32 local_adv, remote_adv, common;
1027
1028 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1029 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1030
1031 common = local_adv & (remote_adv >> 2);
1032 if (common & ADVERTISE_1000FULL) {
1033 bp->line_speed = SPEED_1000;
1034 bp->duplex = DUPLEX_FULL;
1035 }
1036 else if (common & ADVERTISE_1000HALF) {
1037 bp->line_speed = SPEED_1000;
1038 bp->duplex = DUPLEX_HALF;
1039 }
1040 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001041 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1042 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001043
1044 common = local_adv & remote_adv;
1045 if (common & ADVERTISE_100FULL) {
1046 bp->line_speed = SPEED_100;
1047 bp->duplex = DUPLEX_FULL;
1048 }
1049 else if (common & ADVERTISE_100HALF) {
1050 bp->line_speed = SPEED_100;
1051 bp->duplex = DUPLEX_HALF;
1052 }
1053 else if (common & ADVERTISE_10FULL) {
1054 bp->line_speed = SPEED_10;
1055 bp->duplex = DUPLEX_FULL;
1056 }
1057 else if (common & ADVERTISE_10HALF) {
1058 bp->line_speed = SPEED_10;
1059 bp->duplex = DUPLEX_HALF;
1060 }
1061 else {
1062 bp->line_speed = 0;
1063 bp->link_up = 0;
1064 }
1065 }
1066 }
1067 else {
1068 if (bmcr & BMCR_SPEED100) {
1069 bp->line_speed = SPEED_100;
1070 }
1071 else {
1072 bp->line_speed = SPEED_10;
1073 }
1074 if (bmcr & BMCR_FULLDPLX) {
1075 bp->duplex = DUPLEX_FULL;
1076 }
1077 else {
1078 bp->duplex = DUPLEX_HALF;
1079 }
1080 }
1081
1082 return 0;
1083}
1084
Michael Chan83e3fc82008-01-29 21:37:17 -08001085static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001086bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001087{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001088 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001089
1090 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1091 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1092 val |= 0x02 << 8;
1093
1094 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1095 u32 lo_water, hi_water;
1096
1097 if (bp->flow_ctrl & FLOW_CTRL_TX)
1098 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1099 else
1100 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1101 if (lo_water >= bp->rx_ring_size)
1102 lo_water = 0;
1103
1104 hi_water = bp->rx_ring_size / 4;
1105
1106 if (hi_water <= lo_water)
1107 lo_water = 0;
1108
1109 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1110 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1111
1112 if (hi_water > 0xf)
1113 hi_water = 0xf;
1114 else if (hi_water == 0)
1115 lo_water = 0;
1116 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1117 }
1118 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1119}
1120
Michael Chanbb4f98a2008-06-19 16:38:19 -07001121static void
1122bnx2_init_all_rx_contexts(struct bnx2 *bp)
1123{
1124 int i;
1125 u32 cid;
1126
1127 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1128 if (i == 1)
1129 cid = RX_RSS_CID;
1130 bnx2_init_rx_context(bp, cid);
1131 }
1132}
1133
Benjamin Li344478d2008-09-18 16:38:24 -07001134static void
Michael Chanb6016b72005-05-26 13:03:09 -07001135bnx2_set_mac_link(struct bnx2 *bp)
1136{
1137 u32 val;
1138
1139 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1140 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1141 (bp->duplex == DUPLEX_HALF)) {
1142 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1143 }
1144
1145 /* Configure the EMAC mode register. */
1146 val = REG_RD(bp, BNX2_EMAC_MODE);
1147
1148 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001149 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001150 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001151
1152 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001153 switch (bp->line_speed) {
1154 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001155 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1156 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001157 break;
1158 }
1159 /* fall through */
1160 case SPEED_100:
1161 val |= BNX2_EMAC_MODE_PORT_MII;
1162 break;
1163 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001164 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001165 /* fall through */
1166 case SPEED_1000:
1167 val |= BNX2_EMAC_MODE_PORT_GMII;
1168 break;
1169 }
Michael Chanb6016b72005-05-26 13:03:09 -07001170 }
1171 else {
1172 val |= BNX2_EMAC_MODE_PORT_GMII;
1173 }
1174
1175 /* Set the MAC to operate in the appropriate duplex mode. */
1176 if (bp->duplex == DUPLEX_HALF)
1177 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1178 REG_WR(bp, BNX2_EMAC_MODE, val);
1179
1180 /* Enable/disable rx PAUSE. */
1181 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1182
1183 if (bp->flow_ctrl & FLOW_CTRL_RX)
1184 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1185 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1186
1187 /* Enable/disable tx PAUSE. */
1188 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1189 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1190
1191 if (bp->flow_ctrl & FLOW_CTRL_TX)
1192 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1193 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1194
1195 /* Acknowledge the interrupt. */
1196 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1197
Michael Chan83e3fc82008-01-29 21:37:17 -08001198 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001199 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001200}
1201
Michael Chan27a005b2007-05-03 13:23:41 -07001202static void
1203bnx2_enable_bmsr1(struct bnx2 *bp)
1204{
Michael Chan583c28e2008-01-21 19:51:35 -08001205 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001206 (CHIP_NUM(bp) == CHIP_NUM_5709))
1207 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1208 MII_BNX2_BLK_ADDR_GP_STATUS);
1209}
1210
1211static void
1212bnx2_disable_bmsr1(struct bnx2 *bp)
1213{
Michael Chan583c28e2008-01-21 19:51:35 -08001214 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001215 (CHIP_NUM(bp) == CHIP_NUM_5709))
1216 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1217 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1218}
1219
Michael Chanb6016b72005-05-26 13:03:09 -07001220static int
Michael Chan605a9e22007-05-03 13:23:13 -07001221bnx2_test_and_enable_2g5(struct bnx2 *bp)
1222{
1223 u32 up1;
1224 int ret = 1;
1225
Michael Chan583c28e2008-01-21 19:51:35 -08001226 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001227 return 0;
1228
1229 if (bp->autoneg & AUTONEG_SPEED)
1230 bp->advertising |= ADVERTISED_2500baseX_Full;
1231
Michael Chan27a005b2007-05-03 13:23:41 -07001232 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1233 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1234
Michael Chan605a9e22007-05-03 13:23:13 -07001235 bnx2_read_phy(bp, bp->mii_up1, &up1);
1236 if (!(up1 & BCM5708S_UP1_2G5)) {
1237 up1 |= BCM5708S_UP1_2G5;
1238 bnx2_write_phy(bp, bp->mii_up1, up1);
1239 ret = 0;
1240 }
1241
Michael Chan27a005b2007-05-03 13:23:41 -07001242 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1243 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1244 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1245
Michael Chan605a9e22007-05-03 13:23:13 -07001246 return ret;
1247}
1248
1249static int
1250bnx2_test_and_disable_2g5(struct bnx2 *bp)
1251{
1252 u32 up1;
1253 int ret = 0;
1254
Michael Chan583c28e2008-01-21 19:51:35 -08001255 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001256 return 0;
1257
Michael Chan27a005b2007-05-03 13:23:41 -07001258 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1259 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1260
Michael Chan605a9e22007-05-03 13:23:13 -07001261 bnx2_read_phy(bp, bp->mii_up1, &up1);
1262 if (up1 & BCM5708S_UP1_2G5) {
1263 up1 &= ~BCM5708S_UP1_2G5;
1264 bnx2_write_phy(bp, bp->mii_up1, up1);
1265 ret = 1;
1266 }
1267
Michael Chan27a005b2007-05-03 13:23:41 -07001268 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1269 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1270 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1271
Michael Chan605a9e22007-05-03 13:23:13 -07001272 return ret;
1273}
1274
1275static void
1276bnx2_enable_forced_2g5(struct bnx2 *bp)
1277{
1278 u32 bmcr;
1279
Michael Chan583c28e2008-01-21 19:51:35 -08001280 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001281 return;
1282
Michael Chan27a005b2007-05-03 13:23:41 -07001283 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1284 u32 val;
1285
1286 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1287 MII_BNX2_BLK_ADDR_SERDES_DIG);
1288 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1289 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1290 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1291 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1292
1293 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1294 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1295 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1296
1297 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001298 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1299 bmcr |= BCM5708S_BMCR_FORCE_2500;
1300 }
1301
1302 if (bp->autoneg & AUTONEG_SPEED) {
1303 bmcr &= ~BMCR_ANENABLE;
1304 if (bp->req_duplex == DUPLEX_FULL)
1305 bmcr |= BMCR_FULLDPLX;
1306 }
1307 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1308}
1309
1310static void
1311bnx2_disable_forced_2g5(struct bnx2 *bp)
1312{
1313 u32 bmcr;
1314
Michael Chan583c28e2008-01-21 19:51:35 -08001315 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001316 return;
1317
Michael Chan27a005b2007-05-03 13:23:41 -07001318 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1319 u32 val;
1320
1321 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1322 MII_BNX2_BLK_ADDR_SERDES_DIG);
1323 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1324 val &= ~MII_BNX2_SD_MISC1_FORCE;
1325 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1326
1327 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1328 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1329 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1330
1331 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001332 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1333 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1334 }
1335
1336 if (bp->autoneg & AUTONEG_SPEED)
1337 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1338 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1339}
1340
Michael Chanb2fadea2008-01-21 17:07:06 -08001341static void
1342bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1343{
1344 u32 val;
1345
1346 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1347 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1348 if (start)
1349 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1350 else
1351 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1352}
1353
Michael Chan605a9e22007-05-03 13:23:13 -07001354static int
Michael Chanb6016b72005-05-26 13:03:09 -07001355bnx2_set_link(struct bnx2 *bp)
1356{
1357 u32 bmsr;
1358 u8 link_up;
1359
Michael Chan80be4432006-11-19 14:07:28 -08001360 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001361 bp->link_up = 1;
1362 return 0;
1363 }
1364
Michael Chan583c28e2008-01-21 19:51:35 -08001365 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001366 return 0;
1367
Michael Chanb6016b72005-05-26 13:03:09 -07001368 link_up = bp->link_up;
1369
Michael Chan27a005b2007-05-03 13:23:41 -07001370 bnx2_enable_bmsr1(bp);
1371 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1372 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1373 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001374
Michael Chan583c28e2008-01-21 19:51:35 -08001375 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001376 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001377 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001378
Michael Chan583c28e2008-01-21 19:51:35 -08001379 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001380 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001381 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001382 }
Michael Chanb6016b72005-05-26 13:03:09 -07001383 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001384
1385 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1386 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1387 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1388
1389 if ((val & BNX2_EMAC_STATUS_LINK) &&
1390 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001391 bmsr |= BMSR_LSTATUS;
1392 else
1393 bmsr &= ~BMSR_LSTATUS;
1394 }
1395
1396 if (bmsr & BMSR_LSTATUS) {
1397 bp->link_up = 1;
1398
Michael Chan583c28e2008-01-21 19:51:35 -08001399 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001400 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1401 bnx2_5706s_linkup(bp);
1402 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1403 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001404 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1405 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001406 }
1407 else {
1408 bnx2_copper_linkup(bp);
1409 }
1410 bnx2_resolve_flow_ctrl(bp);
1411 }
1412 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001413 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001414 (bp->autoneg & AUTONEG_SPEED))
1415 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001416
Michael Chan583c28e2008-01-21 19:51:35 -08001417 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001418 u32 bmcr;
1419
1420 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1421 bmcr |= BMCR_ANENABLE;
1422 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1423
Michael Chan583c28e2008-01-21 19:51:35 -08001424 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001425 }
Michael Chanb6016b72005-05-26 13:03:09 -07001426 bp->link_up = 0;
1427 }
1428
1429 if (bp->link_up != link_up) {
1430 bnx2_report_link(bp);
1431 }
1432
1433 bnx2_set_mac_link(bp);
1434
1435 return 0;
1436}
1437
1438static int
1439bnx2_reset_phy(struct bnx2 *bp)
1440{
1441 int i;
1442 u32 reg;
1443
Michael Chanca58c3a2007-05-03 13:22:52 -07001444 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001445
1446#define PHY_RESET_MAX_WAIT 100
1447 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1448 udelay(10);
1449
Michael Chanca58c3a2007-05-03 13:22:52 -07001450 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001451 if (!(reg & BMCR_RESET)) {
1452 udelay(20);
1453 break;
1454 }
1455 }
1456 if (i == PHY_RESET_MAX_WAIT) {
1457 return -EBUSY;
1458 }
1459 return 0;
1460}
1461
1462static u32
1463bnx2_phy_get_pause_adv(struct bnx2 *bp)
1464{
1465 u32 adv = 0;
1466
1467 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1468 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1469
Michael Chan583c28e2008-01-21 19:51:35 -08001470 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001471 adv = ADVERTISE_1000XPAUSE;
1472 }
1473 else {
1474 adv = ADVERTISE_PAUSE_CAP;
1475 }
1476 }
1477 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001478 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001479 adv = ADVERTISE_1000XPSE_ASYM;
1480 }
1481 else {
1482 adv = ADVERTISE_PAUSE_ASYM;
1483 }
1484 }
1485 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001486 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001487 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1488 }
1489 else {
1490 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1491 }
1492 }
1493 return adv;
1494}
1495
Michael Chana2f13892008-07-14 22:38:23 -07001496static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001497
Michael Chanb6016b72005-05-26 13:03:09 -07001498static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001499bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1500{
1501 u32 speed_arg = 0, pause_adv;
1502
1503 pause_adv = bnx2_phy_get_pause_adv(bp);
1504
1505 if (bp->autoneg & AUTONEG_SPEED) {
1506 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1507 if (bp->advertising & ADVERTISED_10baseT_Half)
1508 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1509 if (bp->advertising & ADVERTISED_10baseT_Full)
1510 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1511 if (bp->advertising & ADVERTISED_100baseT_Half)
1512 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1513 if (bp->advertising & ADVERTISED_100baseT_Full)
1514 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1515 if (bp->advertising & ADVERTISED_1000baseT_Full)
1516 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1517 if (bp->advertising & ADVERTISED_2500baseX_Full)
1518 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1519 } else {
1520 if (bp->req_line_speed == SPEED_2500)
1521 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1522 else if (bp->req_line_speed == SPEED_1000)
1523 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1524 else if (bp->req_line_speed == SPEED_100) {
1525 if (bp->req_duplex == DUPLEX_FULL)
1526 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1527 else
1528 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1529 } else if (bp->req_line_speed == SPEED_10) {
1530 if (bp->req_duplex == DUPLEX_FULL)
1531 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1532 else
1533 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1534 }
1535 }
1536
1537 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1538 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001539 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001540 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1541
1542 if (port == PORT_TP)
1543 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1544 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1545
Michael Chan2726d6e2008-01-29 21:35:05 -08001546 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001547
1548 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001549 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001550 spin_lock_bh(&bp->phy_lock);
1551
1552 return 0;
1553}
1554
1555static int
1556bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001557{
Michael Chan605a9e22007-05-03 13:23:13 -07001558 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001559 u32 new_adv = 0;
1560
Michael Chan583c28e2008-01-21 19:51:35 -08001561 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001562 return (bnx2_setup_remote_phy(bp, port));
1563
Michael Chanb6016b72005-05-26 13:03:09 -07001564 if (!(bp->autoneg & AUTONEG_SPEED)) {
1565 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001566 int force_link_down = 0;
1567
Michael Chan605a9e22007-05-03 13:23:13 -07001568 if (bp->req_line_speed == SPEED_2500) {
1569 if (!bnx2_test_and_enable_2g5(bp))
1570 force_link_down = 1;
1571 } else if (bp->req_line_speed == SPEED_1000) {
1572 if (bnx2_test_and_disable_2g5(bp))
1573 force_link_down = 1;
1574 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001575 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001576 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1577
Michael Chanca58c3a2007-05-03 13:22:52 -07001578 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001579 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001580 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001581
Michael Chan27a005b2007-05-03 13:23:41 -07001582 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1583 if (bp->req_line_speed == SPEED_2500)
1584 bnx2_enable_forced_2g5(bp);
1585 else if (bp->req_line_speed == SPEED_1000) {
1586 bnx2_disable_forced_2g5(bp);
1587 new_bmcr &= ~0x2000;
1588 }
1589
1590 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001591 if (bp->req_line_speed == SPEED_2500)
1592 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1593 else
1594 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001595 }
1596
Michael Chanb6016b72005-05-26 13:03:09 -07001597 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001598 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001599 new_bmcr |= BMCR_FULLDPLX;
1600 }
1601 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001602 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001603 new_bmcr &= ~BMCR_FULLDPLX;
1604 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001605 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001606 /* Force a link down visible on the other side */
1607 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001608 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001609 ~(ADVERTISE_1000XFULL |
1610 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001611 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001612 BMCR_ANRESTART | BMCR_ANENABLE);
1613
1614 bp->link_up = 0;
1615 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001616 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001617 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001618 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001619 bnx2_write_phy(bp, bp->mii_adv, adv);
1620 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001621 } else {
1622 bnx2_resolve_flow_ctrl(bp);
1623 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001624 }
1625 return 0;
1626 }
1627
Michael Chan605a9e22007-05-03 13:23:13 -07001628 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001629
Michael Chanb6016b72005-05-26 13:03:09 -07001630 if (bp->advertising & ADVERTISED_1000baseT_Full)
1631 new_adv |= ADVERTISE_1000XFULL;
1632
1633 new_adv |= bnx2_phy_get_pause_adv(bp);
1634
Michael Chanca58c3a2007-05-03 13:22:52 -07001635 bnx2_read_phy(bp, bp->mii_adv, &adv);
1636 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001637
1638 bp->serdes_an_pending = 0;
1639 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1640 /* Force a link down visible on the other side */
1641 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001642 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001643 spin_unlock_bh(&bp->phy_lock);
1644 msleep(20);
1645 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001646 }
1647
Michael Chanca58c3a2007-05-03 13:22:52 -07001648 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1649 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001650 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001651 /* Speed up link-up time when the link partner
1652 * does not autonegotiate which is very common
1653 * in blade servers. Some blade servers use
1654 * IPMI for kerboard input and it's important
1655 * to minimize link disruptions. Autoneg. involves
1656 * exchanging base pages plus 3 next pages and
1657 * normally completes in about 120 msec.
1658 */
1659 bp->current_interval = SERDES_AN_TIMEOUT;
1660 bp->serdes_an_pending = 1;
1661 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001662 } else {
1663 bnx2_resolve_flow_ctrl(bp);
1664 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001665 }
1666
1667 return 0;
1668}
1669
1670#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001671 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001672 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1673 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001674
1675#define ETHTOOL_ALL_COPPER_SPEED \
1676 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1677 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1678 ADVERTISED_1000baseT_Full)
1679
1680#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1681 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001682
Michael Chanb6016b72005-05-26 13:03:09 -07001683#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1684
Michael Chandeaf3912007-07-07 22:48:00 -07001685static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001686bnx2_set_default_remote_link(struct bnx2 *bp)
1687{
1688 u32 link;
1689
1690 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001691 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001692 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001693 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001694
1695 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1696 bp->req_line_speed = 0;
1697 bp->autoneg |= AUTONEG_SPEED;
1698 bp->advertising = ADVERTISED_Autoneg;
1699 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1700 bp->advertising |= ADVERTISED_10baseT_Half;
1701 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1702 bp->advertising |= ADVERTISED_10baseT_Full;
1703 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1704 bp->advertising |= ADVERTISED_100baseT_Half;
1705 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1706 bp->advertising |= ADVERTISED_100baseT_Full;
1707 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1708 bp->advertising |= ADVERTISED_1000baseT_Full;
1709 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1710 bp->advertising |= ADVERTISED_2500baseX_Full;
1711 } else {
1712 bp->autoneg = 0;
1713 bp->advertising = 0;
1714 bp->req_duplex = DUPLEX_FULL;
1715 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1716 bp->req_line_speed = SPEED_10;
1717 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1718 bp->req_duplex = DUPLEX_HALF;
1719 }
1720 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1721 bp->req_line_speed = SPEED_100;
1722 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1723 bp->req_duplex = DUPLEX_HALF;
1724 }
1725 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1726 bp->req_line_speed = SPEED_1000;
1727 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1728 bp->req_line_speed = SPEED_2500;
1729 }
1730}
1731
1732static void
Michael Chandeaf3912007-07-07 22:48:00 -07001733bnx2_set_default_link(struct bnx2 *bp)
1734{
Harvey Harrisonab598592008-05-01 02:47:38 -07001735 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1736 bnx2_set_default_remote_link(bp);
1737 return;
1738 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001739
Michael Chandeaf3912007-07-07 22:48:00 -07001740 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1741 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001742 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001743 u32 reg;
1744
1745 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1746
Michael Chan2726d6e2008-01-29 21:35:05 -08001747 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001748 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1749 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1750 bp->autoneg = 0;
1751 bp->req_line_speed = bp->line_speed = SPEED_1000;
1752 bp->req_duplex = DUPLEX_FULL;
1753 }
1754 } else
1755 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1756}
1757
Michael Chan0d8a6572007-07-07 22:49:43 -07001758static void
Michael Chandf149d72007-07-07 22:51:36 -07001759bnx2_send_heart_beat(struct bnx2 *bp)
1760{
1761 u32 msg;
1762 u32 addr;
1763
1764 spin_lock(&bp->indirect_lock);
1765 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1766 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1767 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1768 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1769 spin_unlock(&bp->indirect_lock);
1770}
1771
1772static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001773bnx2_remote_phy_event(struct bnx2 *bp)
1774{
1775 u32 msg;
1776 u8 link_up = bp->link_up;
1777 u8 old_port;
1778
Michael Chan2726d6e2008-01-29 21:35:05 -08001779 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001780
Michael Chandf149d72007-07-07 22:51:36 -07001781 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1782 bnx2_send_heart_beat(bp);
1783
1784 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1785
Michael Chan0d8a6572007-07-07 22:49:43 -07001786 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1787 bp->link_up = 0;
1788 else {
1789 u32 speed;
1790
1791 bp->link_up = 1;
1792 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1793 bp->duplex = DUPLEX_FULL;
1794 switch (speed) {
1795 case BNX2_LINK_STATUS_10HALF:
1796 bp->duplex = DUPLEX_HALF;
1797 case BNX2_LINK_STATUS_10FULL:
1798 bp->line_speed = SPEED_10;
1799 break;
1800 case BNX2_LINK_STATUS_100HALF:
1801 bp->duplex = DUPLEX_HALF;
1802 case BNX2_LINK_STATUS_100BASE_T4:
1803 case BNX2_LINK_STATUS_100FULL:
1804 bp->line_speed = SPEED_100;
1805 break;
1806 case BNX2_LINK_STATUS_1000HALF:
1807 bp->duplex = DUPLEX_HALF;
1808 case BNX2_LINK_STATUS_1000FULL:
1809 bp->line_speed = SPEED_1000;
1810 break;
1811 case BNX2_LINK_STATUS_2500HALF:
1812 bp->duplex = DUPLEX_HALF;
1813 case BNX2_LINK_STATUS_2500FULL:
1814 bp->line_speed = SPEED_2500;
1815 break;
1816 default:
1817 bp->line_speed = 0;
1818 break;
1819 }
1820
Michael Chan0d8a6572007-07-07 22:49:43 -07001821 bp->flow_ctrl = 0;
1822 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1823 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1824 if (bp->duplex == DUPLEX_FULL)
1825 bp->flow_ctrl = bp->req_flow_ctrl;
1826 } else {
1827 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1828 bp->flow_ctrl |= FLOW_CTRL_TX;
1829 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1830 bp->flow_ctrl |= FLOW_CTRL_RX;
1831 }
1832
1833 old_port = bp->phy_port;
1834 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1835 bp->phy_port = PORT_FIBRE;
1836 else
1837 bp->phy_port = PORT_TP;
1838
1839 if (old_port != bp->phy_port)
1840 bnx2_set_default_link(bp);
1841
Michael Chan0d8a6572007-07-07 22:49:43 -07001842 }
1843 if (bp->link_up != link_up)
1844 bnx2_report_link(bp);
1845
1846 bnx2_set_mac_link(bp);
1847}
1848
1849static int
1850bnx2_set_remote_link(struct bnx2 *bp)
1851{
1852 u32 evt_code;
1853
Michael Chan2726d6e2008-01-29 21:35:05 -08001854 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07001855 switch (evt_code) {
1856 case BNX2_FW_EVT_CODE_LINK_EVENT:
1857 bnx2_remote_phy_event(bp);
1858 break;
1859 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1860 default:
Michael Chandf149d72007-07-07 22:51:36 -07001861 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07001862 break;
1863 }
1864 return 0;
1865}
1866
Michael Chanb6016b72005-05-26 13:03:09 -07001867static int
1868bnx2_setup_copper_phy(struct bnx2 *bp)
1869{
1870 u32 bmcr;
1871 u32 new_bmcr;
1872
Michael Chanca58c3a2007-05-03 13:22:52 -07001873 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001874
1875 if (bp->autoneg & AUTONEG_SPEED) {
1876 u32 adv_reg, adv1000_reg;
1877 u32 new_adv_reg = 0;
1878 u32 new_adv1000_reg = 0;
1879
Michael Chanca58c3a2007-05-03 13:22:52 -07001880 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001881 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1882 ADVERTISE_PAUSE_ASYM);
1883
1884 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1885 adv1000_reg &= PHY_ALL_1000_SPEED;
1886
1887 if (bp->advertising & ADVERTISED_10baseT_Half)
1888 new_adv_reg |= ADVERTISE_10HALF;
1889 if (bp->advertising & ADVERTISED_10baseT_Full)
1890 new_adv_reg |= ADVERTISE_10FULL;
1891 if (bp->advertising & ADVERTISED_100baseT_Half)
1892 new_adv_reg |= ADVERTISE_100HALF;
1893 if (bp->advertising & ADVERTISED_100baseT_Full)
1894 new_adv_reg |= ADVERTISE_100FULL;
1895 if (bp->advertising & ADVERTISED_1000baseT_Full)
1896 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001897
Michael Chanb6016b72005-05-26 13:03:09 -07001898 new_adv_reg |= ADVERTISE_CSMA;
1899
1900 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1901
1902 if ((adv1000_reg != new_adv1000_reg) ||
1903 (adv_reg != new_adv_reg) ||
1904 ((bmcr & BMCR_ANENABLE) == 0)) {
1905
Michael Chanca58c3a2007-05-03 13:22:52 -07001906 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001907 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07001908 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001909 BMCR_ANENABLE);
1910 }
1911 else if (bp->link_up) {
1912 /* Flow ctrl may have changed from auto to forced */
1913 /* or vice-versa. */
1914
1915 bnx2_resolve_flow_ctrl(bp);
1916 bnx2_set_mac_link(bp);
1917 }
1918 return 0;
1919 }
1920
1921 new_bmcr = 0;
1922 if (bp->req_line_speed == SPEED_100) {
1923 new_bmcr |= BMCR_SPEED100;
1924 }
1925 if (bp->req_duplex == DUPLEX_FULL) {
1926 new_bmcr |= BMCR_FULLDPLX;
1927 }
1928 if (new_bmcr != bmcr) {
1929 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07001930
Michael Chanca58c3a2007-05-03 13:22:52 -07001931 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1932 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001933
Michael Chanb6016b72005-05-26 13:03:09 -07001934 if (bmsr & BMSR_LSTATUS) {
1935 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07001936 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08001937 spin_unlock_bh(&bp->phy_lock);
1938 msleep(50);
1939 spin_lock_bh(&bp->phy_lock);
1940
Michael Chanca58c3a2007-05-03 13:22:52 -07001941 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1942 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07001943 }
1944
Michael Chanca58c3a2007-05-03 13:22:52 -07001945 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001946
1947 /* Normally, the new speed is setup after the link has
1948 * gone down and up again. In some cases, link will not go
1949 * down so we need to set up the new speed here.
1950 */
1951 if (bmsr & BMSR_LSTATUS) {
1952 bp->line_speed = bp->req_line_speed;
1953 bp->duplex = bp->req_duplex;
1954 bnx2_resolve_flow_ctrl(bp);
1955 bnx2_set_mac_link(bp);
1956 }
Michael Chan27a005b2007-05-03 13:23:41 -07001957 } else {
1958 bnx2_resolve_flow_ctrl(bp);
1959 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001960 }
1961 return 0;
1962}
1963
1964static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001965bnx2_setup_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001966{
1967 if (bp->loopback == MAC_LOOPBACK)
1968 return 0;
1969
Michael Chan583c28e2008-01-21 19:51:35 -08001970 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07001971 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07001972 }
1973 else {
1974 return (bnx2_setup_copper_phy(bp));
1975 }
1976}
1977
1978static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001979bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07001980{
1981 u32 val;
1982
1983 bp->mii_bmcr = MII_BMCR + 0x10;
1984 bp->mii_bmsr = MII_BMSR + 0x10;
1985 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1986 bp->mii_adv = MII_ADVERTISE + 0x10;
1987 bp->mii_lpa = MII_LPA + 0x10;
1988 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1989
1990 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1991 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1992
1993 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07001994 if (reset_phy)
1995 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001996
1997 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1998
1999 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2000 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2001 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2002 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2003
2004 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2005 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002006 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002007 val |= BCM5708S_UP1_2G5;
2008 else
2009 val &= ~BCM5708S_UP1_2G5;
2010 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2011
2012 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2013 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2014 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2015 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2016
2017 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2018
2019 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2020 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2021 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2022
2023 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2024
2025 return 0;
2026}
2027
2028static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002029bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002030{
2031 u32 val;
2032
Michael Chan9a120bc2008-05-16 22:17:45 -07002033 if (reset_phy)
2034 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002035
2036 bp->mii_up1 = BCM5708S_UP1;
2037
Michael Chan5b0c76a2005-11-04 08:45:49 -08002038 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2039 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2040 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2041
2042 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2043 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2044 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2045
2046 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2047 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2048 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2049
Michael Chan583c28e2008-01-21 19:51:35 -08002050 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002051 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2052 val |= BCM5708S_UP1_2G5;
2053 bnx2_write_phy(bp, BCM5708S_UP1, val);
2054 }
2055
2056 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002057 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2058 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002059 /* increase tx signal amplitude */
2060 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2061 BCM5708S_BLK_ADDR_TX_MISC);
2062 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2063 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2064 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2065 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2066 }
2067
Michael Chan2726d6e2008-01-29 21:35:05 -08002068 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002069 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2070
2071 if (val) {
2072 u32 is_backplane;
2073
Michael Chan2726d6e2008-01-29 21:35:05 -08002074 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002075 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2076 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2077 BCM5708S_BLK_ADDR_TX_MISC);
2078 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2079 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2080 BCM5708S_BLK_ADDR_DIG);
2081 }
2082 }
2083 return 0;
2084}
2085
2086static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002087bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002088{
Michael Chan9a120bc2008-05-16 22:17:45 -07002089 if (reset_phy)
2090 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002091
Michael Chan583c28e2008-01-21 19:51:35 -08002092 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002093
Michael Chan59b47d82006-11-19 14:10:45 -08002094 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2095 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002096
2097 if (bp->dev->mtu > 1500) {
2098 u32 val;
2099
2100 /* Set extended packet length bit */
2101 bnx2_write_phy(bp, 0x18, 0x7);
2102 bnx2_read_phy(bp, 0x18, &val);
2103 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2104
2105 bnx2_write_phy(bp, 0x1c, 0x6c00);
2106 bnx2_read_phy(bp, 0x1c, &val);
2107 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2108 }
2109 else {
2110 u32 val;
2111
2112 bnx2_write_phy(bp, 0x18, 0x7);
2113 bnx2_read_phy(bp, 0x18, &val);
2114 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2115
2116 bnx2_write_phy(bp, 0x1c, 0x6c00);
2117 bnx2_read_phy(bp, 0x1c, &val);
2118 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2119 }
2120
2121 return 0;
2122}
2123
2124static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002125bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002126{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002127 u32 val;
2128
Michael Chan9a120bc2008-05-16 22:17:45 -07002129 if (reset_phy)
2130 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002131
Michael Chan583c28e2008-01-21 19:51:35 -08002132 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002133 bnx2_write_phy(bp, 0x18, 0x0c00);
2134 bnx2_write_phy(bp, 0x17, 0x000a);
2135 bnx2_write_phy(bp, 0x15, 0x310b);
2136 bnx2_write_phy(bp, 0x17, 0x201f);
2137 bnx2_write_phy(bp, 0x15, 0x9506);
2138 bnx2_write_phy(bp, 0x17, 0x401f);
2139 bnx2_write_phy(bp, 0x15, 0x14e2);
2140 bnx2_write_phy(bp, 0x18, 0x0400);
2141 }
2142
Michael Chan583c28e2008-01-21 19:51:35 -08002143 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002144 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2145 MII_BNX2_DSP_EXPAND_REG | 0x8);
2146 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2147 val &= ~(1 << 8);
2148 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2149 }
2150
Michael Chanb6016b72005-05-26 13:03:09 -07002151 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002152 /* Set extended packet length bit */
2153 bnx2_write_phy(bp, 0x18, 0x7);
2154 bnx2_read_phy(bp, 0x18, &val);
2155 bnx2_write_phy(bp, 0x18, val | 0x4000);
2156
2157 bnx2_read_phy(bp, 0x10, &val);
2158 bnx2_write_phy(bp, 0x10, val | 0x1);
2159 }
2160 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002161 bnx2_write_phy(bp, 0x18, 0x7);
2162 bnx2_read_phy(bp, 0x18, &val);
2163 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2164
2165 bnx2_read_phy(bp, 0x10, &val);
2166 bnx2_write_phy(bp, 0x10, val & ~0x1);
2167 }
2168
Michael Chan5b0c76a2005-11-04 08:45:49 -08002169 /* ethernet@wirespeed */
2170 bnx2_write_phy(bp, 0x18, 0x7007);
2171 bnx2_read_phy(bp, 0x18, &val);
2172 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002173 return 0;
2174}
2175
2176
2177static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002178bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002179{
2180 u32 val;
2181 int rc = 0;
2182
Michael Chan583c28e2008-01-21 19:51:35 -08002183 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2184 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002185
Michael Chanca58c3a2007-05-03 13:22:52 -07002186 bp->mii_bmcr = MII_BMCR;
2187 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002188 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002189 bp->mii_adv = MII_ADVERTISE;
2190 bp->mii_lpa = MII_LPA;
2191
Michael Chanb6016b72005-05-26 13:03:09 -07002192 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2193
Michael Chan583c28e2008-01-21 19:51:35 -08002194 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002195 goto setup_phy;
2196
Michael Chanb6016b72005-05-26 13:03:09 -07002197 bnx2_read_phy(bp, MII_PHYSID1, &val);
2198 bp->phy_id = val << 16;
2199 bnx2_read_phy(bp, MII_PHYSID2, &val);
2200 bp->phy_id |= val & 0xffff;
2201
Michael Chan583c28e2008-01-21 19:51:35 -08002202 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002203 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002204 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002205 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002206 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002207 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002208 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002209 }
2210 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002211 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002212 }
2213
Michael Chan0d8a6572007-07-07 22:49:43 -07002214setup_phy:
2215 if (!rc)
2216 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002217
2218 return rc;
2219}
2220
2221static int
2222bnx2_set_mac_loopback(struct bnx2 *bp)
2223{
2224 u32 mac_mode;
2225
2226 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2227 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2228 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2229 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2230 bp->link_up = 1;
2231 return 0;
2232}
2233
Michael Chanbc5a0692006-01-23 16:13:22 -08002234static int bnx2_test_link(struct bnx2 *);
2235
2236static int
2237bnx2_set_phy_loopback(struct bnx2 *bp)
2238{
2239 u32 mac_mode;
2240 int rc, i;
2241
2242 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002243 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002244 BMCR_SPEED1000);
2245 spin_unlock_bh(&bp->phy_lock);
2246 if (rc)
2247 return rc;
2248
2249 for (i = 0; i < 10; i++) {
2250 if (bnx2_test_link(bp) == 0)
2251 break;
Michael Chan80be4432006-11-19 14:07:28 -08002252 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002253 }
2254
2255 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2256 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2257 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002258 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002259
2260 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2261 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2262 bp->link_up = 1;
2263 return 0;
2264}
2265
Michael Chanb6016b72005-05-26 13:03:09 -07002266static int
Michael Chana2f13892008-07-14 22:38:23 -07002267bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002268{
2269 int i;
2270 u32 val;
2271
Michael Chanb6016b72005-05-26 13:03:09 -07002272 bp->fw_wr_seq++;
2273 msg_data |= bp->fw_wr_seq;
2274
Michael Chan2726d6e2008-01-29 21:35:05 -08002275 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002276
Michael Chana2f13892008-07-14 22:38:23 -07002277 if (!ack)
2278 return 0;
2279
Michael Chanb6016b72005-05-26 13:03:09 -07002280 /* wait for an acknowledgement. */
Michael Chanb090ae22006-01-23 16:07:10 -08002281 for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
2282 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002283
Michael Chan2726d6e2008-01-29 21:35:05 -08002284 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002285
2286 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2287 break;
2288 }
Michael Chanb090ae22006-01-23 16:07:10 -08002289 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2290 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002291
2292 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002293 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2294 if (!silent)
2295 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2296 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002297
2298 msg_data &= ~BNX2_DRV_MSG_CODE;
2299 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2300
Michael Chan2726d6e2008-01-29 21:35:05 -08002301 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002302
Michael Chanb6016b72005-05-26 13:03:09 -07002303 return -EBUSY;
2304 }
2305
Michael Chanb090ae22006-01-23 16:07:10 -08002306 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2307 return -EIO;
2308
Michael Chanb6016b72005-05-26 13:03:09 -07002309 return 0;
2310}
2311
Michael Chan59b47d82006-11-19 14:10:45 -08002312static int
2313bnx2_init_5709_context(struct bnx2 *bp)
2314{
2315 int i, ret = 0;
2316 u32 val;
2317
2318 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2319 val |= (BCM_PAGE_BITS - 8) << 16;
2320 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002321 for (i = 0; i < 10; i++) {
2322 val = REG_RD(bp, BNX2_CTX_COMMAND);
2323 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2324 break;
2325 udelay(2);
2326 }
2327 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2328 return -EBUSY;
2329
Michael Chan59b47d82006-11-19 14:10:45 -08002330 for (i = 0; i < bp->ctx_pages; i++) {
2331 int j;
2332
Michael Chan352f7682008-05-02 16:57:26 -07002333 if (bp->ctx_blk[i])
2334 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2335 else
2336 return -ENOMEM;
2337
Michael Chan59b47d82006-11-19 14:10:45 -08002338 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2339 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2340 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2341 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2342 (u64) bp->ctx_blk_mapping[i] >> 32);
2343 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2344 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2345 for (j = 0; j < 10; j++) {
2346
2347 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2348 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2349 break;
2350 udelay(5);
2351 }
2352 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2353 ret = -EBUSY;
2354 break;
2355 }
2356 }
2357 return ret;
2358}
2359
Michael Chanb6016b72005-05-26 13:03:09 -07002360static void
2361bnx2_init_context(struct bnx2 *bp)
2362{
2363 u32 vcid;
2364
2365 vcid = 96;
2366 while (vcid) {
2367 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002368 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002369
2370 vcid--;
2371
2372 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2373 u32 new_vcid;
2374
2375 vcid_addr = GET_PCID_ADDR(vcid);
2376 if (vcid & 0x8) {
2377 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2378 }
2379 else {
2380 new_vcid = vcid;
2381 }
2382 pcid_addr = GET_PCID_ADDR(new_vcid);
2383 }
2384 else {
2385 vcid_addr = GET_CID_ADDR(vcid);
2386 pcid_addr = vcid_addr;
2387 }
2388
Michael Chan7947b202007-06-04 21:17:10 -07002389 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2390 vcid_addr += (i << PHY_CTX_SHIFT);
2391 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002392
Michael Chan5d5d0012007-12-12 11:17:43 -08002393 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002394 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2395
2396 /* Zero out the context. */
2397 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002398 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002399 }
Michael Chanb6016b72005-05-26 13:03:09 -07002400 }
2401}
2402
2403static int
2404bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2405{
2406 u16 *good_mbuf;
2407 u32 good_mbuf_cnt;
2408 u32 val;
2409
2410 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2411 if (good_mbuf == NULL) {
2412 printk(KERN_ERR PFX "Failed to allocate memory in "
2413 "bnx2_alloc_bad_rbuf\n");
2414 return -ENOMEM;
2415 }
2416
2417 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2418 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2419
2420 good_mbuf_cnt = 0;
2421
2422 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002423 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002424 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002425 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2426 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002427
Michael Chan2726d6e2008-01-29 21:35:05 -08002428 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002429
2430 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2431
2432 /* The addresses with Bit 9 set are bad memory blocks. */
2433 if (!(val & (1 << 9))) {
2434 good_mbuf[good_mbuf_cnt] = (u16) val;
2435 good_mbuf_cnt++;
2436 }
2437
Michael Chan2726d6e2008-01-29 21:35:05 -08002438 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002439 }
2440
2441 /* Free the good ones back to the mbuf pool thus discarding
2442 * all the bad ones. */
2443 while (good_mbuf_cnt) {
2444 good_mbuf_cnt--;
2445
2446 val = good_mbuf[good_mbuf_cnt];
2447 val = (val << 9) | val | 1;
2448
Michael Chan2726d6e2008-01-29 21:35:05 -08002449 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002450 }
2451 kfree(good_mbuf);
2452 return 0;
2453}
2454
2455static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002456bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002457{
2458 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002459
2460 val = (mac_addr[0] << 8) | mac_addr[1];
2461
Benjamin Li5fcaed02008-07-14 22:39:52 -07002462 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002463
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002464 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002465 (mac_addr[4] << 8) | mac_addr[5];
2466
Benjamin Li5fcaed02008-07-14 22:39:52 -07002467 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002468}
2469
2470static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002471bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002472{
2473 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002474 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002475 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002476 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chan47bf4242007-12-12 11:19:12 -08002477 struct page *page = alloc_page(GFP_ATOMIC);
2478
2479 if (!page)
2480 return -ENOMEM;
2481 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2482 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002483 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2484 __free_page(page);
2485 return -EIO;
2486 }
2487
Michael Chan47bf4242007-12-12 11:19:12 -08002488 rx_pg->page = page;
2489 pci_unmap_addr_set(rx_pg, mapping, mapping);
2490 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2491 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2492 return 0;
2493}
2494
2495static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002496bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002497{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002498 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002499 struct page *page = rx_pg->page;
2500
2501 if (!page)
2502 return;
2503
2504 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2505 PCI_DMA_FROMDEVICE);
2506
2507 __free_page(page);
2508 rx_pg->page = NULL;
2509}
2510
2511static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002512bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002513{
2514 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002515 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002516 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002517 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002518 unsigned long align;
2519
Michael Chan932f3772006-08-15 01:39:36 -07002520 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002521 if (skb == NULL) {
2522 return -ENOMEM;
2523 }
2524
Michael Chan59b47d82006-11-19 14:10:45 -08002525 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2526 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002527
Michael Chanb6016b72005-05-26 13:03:09 -07002528 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2529 PCI_DMA_FROMDEVICE);
Benjamin Li3d16af82008-10-09 12:26:41 -07002530 if (pci_dma_mapping_error(bp->pdev, mapping)) {
2531 dev_kfree_skb(skb);
2532 return -EIO;
2533 }
Michael Chanb6016b72005-05-26 13:03:09 -07002534
2535 rx_buf->skb = skb;
2536 pci_unmap_addr_set(rx_buf, mapping, mapping);
2537
2538 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2539 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2540
Michael Chanbb4f98a2008-06-19 16:38:19 -07002541 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002542
2543 return 0;
2544}
2545
Michael Chanda3e4fb2007-05-03 13:24:23 -07002546static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002547bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002548{
Michael Chan43e80b82008-06-19 16:41:08 -07002549 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002550 u32 new_link_state, old_link_state;
2551 int is_set = 1;
2552
2553 new_link_state = sblk->status_attn_bits & event;
2554 old_link_state = sblk->status_attn_bits_ack & event;
2555 if (new_link_state != old_link_state) {
2556 if (new_link_state)
2557 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2558 else
2559 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2560 } else
2561 is_set = 0;
2562
2563 return is_set;
2564}
2565
Michael Chanb6016b72005-05-26 13:03:09 -07002566static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002567bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002568{
Michael Chan74ecc622008-05-02 16:56:16 -07002569 spin_lock(&bp->phy_lock);
2570
2571 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002572 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002573 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002574 bnx2_set_remote_link(bp);
2575
Michael Chan74ecc622008-05-02 16:56:16 -07002576 spin_unlock(&bp->phy_lock);
2577
Michael Chanb6016b72005-05-26 13:03:09 -07002578}
2579
Michael Chanead72702007-12-20 19:55:39 -08002580static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002581bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002582{
2583 u16 cons;
2584
Michael Chan43e80b82008-06-19 16:41:08 -07002585 /* Tell compiler that status block fields can change. */
2586 barrier();
2587 cons = *bnapi->hw_tx_cons_ptr;
Michael Chanead72702007-12-20 19:55:39 -08002588 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2589 cons++;
2590 return cons;
2591}
2592
Michael Chan57851d82007-12-20 20:01:44 -08002593static int
2594bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002595{
Michael Chan35e90102008-06-19 16:37:42 -07002596 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002597 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002598 int tx_pkt = 0, index;
2599 struct netdev_queue *txq;
2600
2601 index = (bnapi - bp->bnx2_napi);
2602 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002603
Michael Chan35efa7c2007-12-20 19:56:37 -08002604 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002605 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002606
2607 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002608 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002609 struct sk_buff *skb;
2610 int i, last;
2611
2612 sw_ring_cons = TX_RING_IDX(sw_cons);
2613
Michael Chan35e90102008-06-19 16:37:42 -07002614 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002615 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002616
Michael Chanb6016b72005-05-26 13:03:09 -07002617 /* partial BD completions possible with TSO packets */
Herbert Xu89114af2006-07-08 13:34:32 -07002618 if (skb_is_gso(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002619 u16 last_idx, last_ring_idx;
2620
2621 last_idx = sw_cons +
2622 skb_shinfo(skb)->nr_frags + 1;
2623 last_ring_idx = sw_ring_cons +
2624 skb_shinfo(skb)->nr_frags + 1;
2625 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2626 last_idx++;
2627 }
2628 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2629 break;
2630 }
2631 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002632
Benjamin Li3d16af82008-10-09 12:26:41 -07002633 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002634
2635 tx_buf->skb = NULL;
2636 last = skb_shinfo(skb)->nr_frags;
2637
2638 for (i = 0; i < last; i++) {
2639 sw_cons = NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002640 }
2641
2642 sw_cons = NEXT_TX_BD(sw_cons);
2643
Michael Chan745720e2006-06-29 12:37:41 -07002644 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002645 tx_pkt++;
2646 if (tx_pkt == budget)
2647 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002648
Michael Chan35efa7c2007-12-20 19:56:37 -08002649 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002650 }
2651
Michael Chan35e90102008-06-19 16:37:42 -07002652 txr->hw_tx_cons = hw_cons;
2653 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002654
Michael Chan2f8af122006-08-15 01:39:10 -07002655 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002656 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002657 * memory barrier, there is a small possibility that bnx2_start_xmit()
2658 * will miss it and cause the queue to be stopped forever.
2659 */
2660 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002661
Benjamin Li706bf242008-07-18 17:55:11 -07002662 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002663 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002664 __netif_tx_lock(txq, smp_processor_id());
2665 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002666 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002667 netif_tx_wake_queue(txq);
2668 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002669 }
Benjamin Li706bf242008-07-18 17:55:11 -07002670
Michael Chan57851d82007-12-20 20:01:44 -08002671 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002672}
2673
Michael Chan1db82f22007-12-12 11:19:35 -08002674static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002675bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002676 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002677{
2678 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2679 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002680 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002681 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002682 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002683
Benjamin Li3d16af82008-10-09 12:26:41 -07002684 cons_rx_pg = &rxr->rx_pg_ring[cons];
2685
2686 /* The caller was unable to allocate a new page to replace the
2687 * last one in the frags array, so we need to recycle that page
2688 * and then free the skb.
2689 */
2690 if (skb) {
2691 struct page *page;
2692 struct skb_shared_info *shinfo;
2693
2694 shinfo = skb_shinfo(skb);
2695 shinfo->nr_frags--;
2696 page = shinfo->frags[shinfo->nr_frags].page;
2697 shinfo->frags[shinfo->nr_frags].page = NULL;
2698
2699 cons_rx_pg->page = page;
2700 dev_kfree_skb(skb);
2701 }
2702
2703 hw_prod = rxr->rx_pg_prod;
2704
Michael Chan1db82f22007-12-12 11:19:35 -08002705 for (i = 0; i < count; i++) {
2706 prod = RX_PG_RING_IDX(hw_prod);
2707
Michael Chanbb4f98a2008-06-19 16:38:19 -07002708 prod_rx_pg = &rxr->rx_pg_ring[prod];
2709 cons_rx_pg = &rxr->rx_pg_ring[cons];
2710 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2711 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002712
Michael Chan1db82f22007-12-12 11:19:35 -08002713 if (prod != cons) {
2714 prod_rx_pg->page = cons_rx_pg->page;
2715 cons_rx_pg->page = NULL;
2716 pci_unmap_addr_set(prod_rx_pg, mapping,
2717 pci_unmap_addr(cons_rx_pg, mapping));
2718
2719 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2720 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2721
2722 }
2723 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2724 hw_prod = NEXT_RX_BD(hw_prod);
2725 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002726 rxr->rx_pg_prod = hw_prod;
2727 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002728}
2729
Michael Chanb6016b72005-05-26 13:03:09 -07002730static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002731bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2732 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002733{
Michael Chan236b6392006-03-20 17:49:02 -08002734 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2735 struct rx_bd *cons_bd, *prod_bd;
2736
Michael Chanbb4f98a2008-06-19 16:38:19 -07002737 cons_rx_buf = &rxr->rx_buf_ring[cons];
2738 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002739
2740 pci_dma_sync_single_for_device(bp->pdev,
2741 pci_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002742 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002743
Michael Chanbb4f98a2008-06-19 16:38:19 -07002744 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002745
2746 prod_rx_buf->skb = skb;
2747
2748 if (cons == prod)
2749 return;
2750
Michael Chanb6016b72005-05-26 13:03:09 -07002751 pci_unmap_addr_set(prod_rx_buf, mapping,
2752 pci_unmap_addr(cons_rx_buf, mapping));
2753
Michael Chanbb4f98a2008-06-19 16:38:19 -07002754 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2755 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002756 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2757 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002758}
2759
Michael Chan85833c62007-12-12 11:17:01 -08002760static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002761bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002762 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2763 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002764{
2765 int err;
2766 u16 prod = ring_idx & 0xffff;
2767
Michael Chanbb4f98a2008-06-19 16:38:19 -07002768 err = bnx2_alloc_rx_skb(bp, rxr, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002769 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002770 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002771 if (hdr_len) {
2772 unsigned int raw_len = len + 4;
2773 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2774
Michael Chanbb4f98a2008-06-19 16:38:19 -07002775 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002776 }
Michael Chan85833c62007-12-12 11:17:01 -08002777 return err;
2778 }
2779
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002780 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002781 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2782 PCI_DMA_FROMDEVICE);
2783
Michael Chan1db82f22007-12-12 11:19:35 -08002784 if (hdr_len == 0) {
2785 skb_put(skb, len);
2786 return 0;
2787 } else {
2788 unsigned int i, frag_len, frag_size, pages;
2789 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002790 u16 pg_cons = rxr->rx_pg_cons;
2791 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002792
2793 frag_size = len + 4 - hdr_len;
2794 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2795 skb_put(skb, hdr_len);
2796
2797 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002798 dma_addr_t mapping_old;
2799
Michael Chan1db82f22007-12-12 11:19:35 -08002800 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2801 if (unlikely(frag_len <= 4)) {
2802 unsigned int tail = 4 - frag_len;
2803
Michael Chanbb4f98a2008-06-19 16:38:19 -07002804 rxr->rx_pg_cons = pg_cons;
2805 rxr->rx_pg_prod = pg_prod;
2806 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08002807 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002808 skb->len -= tail;
2809 if (i == 0) {
2810 skb->tail -= tail;
2811 } else {
2812 skb_frag_t *frag =
2813 &skb_shinfo(skb)->frags[i - 1];
2814 frag->size -= tail;
2815 skb->data_len -= tail;
2816 skb->truesize -= tail;
2817 }
2818 return 0;
2819 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002820 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08002821
Benjamin Li3d16af82008-10-09 12:26:41 -07002822 /* Don't unmap yet. If we're unable to allocate a new
2823 * page, we need to recycle the page and the DMA addr.
2824 */
2825 mapping_old = pci_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08002826 if (i == pages - 1)
2827 frag_len -= 4;
2828
2829 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
2830 rx_pg->page = NULL;
2831
Michael Chanbb4f98a2008-06-19 16:38:19 -07002832 err = bnx2_alloc_rx_page(bp, rxr,
2833 RX_PG_RING_IDX(pg_prod));
Michael Chan1db82f22007-12-12 11:19:35 -08002834 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002835 rxr->rx_pg_cons = pg_cons;
2836 rxr->rx_pg_prod = pg_prod;
2837 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08002838 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002839 return err;
2840 }
2841
Benjamin Li3d16af82008-10-09 12:26:41 -07002842 pci_unmap_page(bp->pdev, mapping_old,
2843 PAGE_SIZE, PCI_DMA_FROMDEVICE);
2844
Michael Chan1db82f22007-12-12 11:19:35 -08002845 frag_size -= frag_len;
2846 skb->data_len += frag_len;
2847 skb->truesize += frag_len;
2848 skb->len += frag_len;
2849
2850 pg_prod = NEXT_RX_BD(pg_prod);
2851 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
2852 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002853 rxr->rx_pg_prod = pg_prod;
2854 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002855 }
Michael Chan85833c62007-12-12 11:17:01 -08002856 return 0;
2857}
2858
Michael Chanc09c2622007-12-10 17:18:37 -08002859static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002860bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08002861{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002862 u16 cons;
2863
Michael Chan43e80b82008-06-19 16:41:08 -07002864 /* Tell compiler that status block fields can change. */
2865 barrier();
2866 cons = *bnapi->hw_rx_cons_ptr;
Michael Chanc09c2622007-12-10 17:18:37 -08002867 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
2868 cons++;
2869 return cons;
2870}
2871
Michael Chanb6016b72005-05-26 13:03:09 -07002872static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002873bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002874{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002875 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002876 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2877 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08002878 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002879
Michael Chan35efa7c2007-12-20 19:56:37 -08002880 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07002881 sw_cons = rxr->rx_cons;
2882 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002883
2884 /* Memory barrier necessary as speculative reads of the rx
2885 * buffer can be ahead of the index in the status block
2886 */
2887 rmb();
2888 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08002889 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08002890 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07002891 struct sw_bd *rx_buf;
2892 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08002893 dma_addr_t dma_addr;
Michael Chanf22828e2008-08-14 15:30:14 -07002894 u16 vtag = 0;
2895 int hw_vlan __maybe_unused = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002896
2897 sw_ring_cons = RX_RING_IDX(sw_cons);
2898 sw_ring_prod = RX_RING_IDX(sw_prod);
2899
Michael Chanbb4f98a2008-06-19 16:38:19 -07002900 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002901 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08002902
2903 rx_buf->skb = NULL;
2904
2905 dma_addr = pci_unmap_addr(rx_buf, mapping);
2906
2907 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07002908 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
2909 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002910
2911 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08002912 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chanb6016b72005-05-26 13:03:09 -07002913
Michael Chanade2bfe2006-01-23 16:09:51 -08002914 if ((status = rx_hdr->l2_fhdr_status) &
Michael Chanb6016b72005-05-26 13:03:09 -07002915 (L2_FHDR_ERRORS_BAD_CRC |
2916 L2_FHDR_ERRORS_PHY_DECODE |
2917 L2_FHDR_ERRORS_ALIGNMENT |
2918 L2_FHDR_ERRORS_TOO_SHORT |
2919 L2_FHDR_ERRORS_GIANT_FRAME)) {
2920
Michael Chanbb4f98a2008-06-19 16:38:19 -07002921 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chana1f60192007-12-20 19:57:19 -08002922 sw_ring_prod);
Michael Chan85833c62007-12-12 11:17:01 -08002923 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002924 }
Michael Chan1db82f22007-12-12 11:19:35 -08002925 hdr_len = 0;
2926 if (status & L2_FHDR_STATUS_SPLIT) {
2927 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
2928 pg_ring_used = 1;
2929 } else if (len > bp->rx_jumbo_thresh) {
2930 hdr_len = bp->rx_jumbo_thresh;
2931 pg_ring_used = 1;
2932 }
2933
2934 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07002935
Michael Chan5d5d0012007-12-12 11:17:43 -08002936 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07002937 struct sk_buff *new_skb;
2938
Michael Chanf22828e2008-08-14 15:30:14 -07002939 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08002940 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002941 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08002942 sw_ring_prod);
2943 goto next_rx;
2944 }
Michael Chanb6016b72005-05-26 13:03:09 -07002945
2946 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002947 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07002948 BNX2_RX_OFFSET - 6,
2949 new_skb->data, len + 6);
2950 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07002951 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07002952
Michael Chanbb4f98a2008-06-19 16:38:19 -07002953 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002954 sw_ring_cons, sw_ring_prod);
2955
2956 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002957 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08002958 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07002959 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002960
Michael Chanf22828e2008-08-14 15:30:14 -07002961 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
2962 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
2963 vtag = rx_hdr->l2_fhdr_vlan_tag;
2964#ifdef BCM_VLAN
2965 if (bp->vlgrp)
2966 hw_vlan = 1;
2967 else
2968#endif
2969 {
2970 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
2971 __skb_push(skb, 4);
2972
2973 memmove(ve, skb->data + 4, ETH_ALEN * 2);
2974 ve->h_vlan_proto = htons(ETH_P_8021Q);
2975 ve->h_vlan_TCI = htons(vtag);
2976 len += 4;
2977 }
2978 }
2979
Michael Chanb6016b72005-05-26 13:03:09 -07002980 skb->protocol = eth_type_trans(skb, bp->dev);
2981
2982 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07002983 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002984
Michael Chan745720e2006-06-29 12:37:41 -07002985 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002986 goto next_rx;
2987
2988 }
2989
Michael Chanb6016b72005-05-26 13:03:09 -07002990 skb->ip_summed = CHECKSUM_NONE;
2991 if (bp->rx_csum &&
2992 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2993 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2994
Michael Chanade2bfe2006-01-23 16:09:51 -08002995 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2996 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07002997 skb->ip_summed = CHECKSUM_UNNECESSARY;
2998 }
2999
3000#ifdef BCM_VLAN
Michael Chanf22828e2008-08-14 15:30:14 -07003001 if (hw_vlan)
3002 vlan_hwaccel_receive_skb(skb, bp->vlgrp, vtag);
Michael Chanb6016b72005-05-26 13:03:09 -07003003 else
3004#endif
3005 netif_receive_skb(skb);
3006
Michael Chanb6016b72005-05-26 13:03:09 -07003007 rx_pkt++;
3008
3009next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003010 sw_cons = NEXT_RX_BD(sw_cons);
3011 sw_prod = NEXT_RX_BD(sw_prod);
3012
3013 if ((rx_pkt == budget))
3014 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003015
3016 /* Refresh hw_cons to see if there is new work */
3017 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003018 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003019 rmb();
3020 }
Michael Chanb6016b72005-05-26 13:03:09 -07003021 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003022 rxr->rx_cons = sw_cons;
3023 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003024
Michael Chan1db82f22007-12-12 11:19:35 -08003025 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003026 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003027
Michael Chanbb4f98a2008-06-19 16:38:19 -07003028 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003029
Michael Chanbb4f98a2008-06-19 16:38:19 -07003030 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003031
3032 mmiowb();
3033
3034 return rx_pkt;
3035
3036}
3037
3038/* MSI ISR - The only difference between this and the INTx ISR
3039 * is that the MSI interrupt is always serviced.
3040 */
3041static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003042bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003043{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003044 struct bnx2_napi *bnapi = dev_instance;
3045 struct bnx2 *bp = bnapi->bp;
3046 struct net_device *dev = bp->dev;
Michael Chanb6016b72005-05-26 13:03:09 -07003047
Michael Chan43e80b82008-06-19 16:41:08 -07003048 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003049 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3050 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3051 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3052
3053 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003054 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3055 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003056
Michael Chan35efa7c2007-12-20 19:56:37 -08003057 netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003058
Michael Chan73eef4c2005-08-25 15:39:15 -07003059 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003060}
3061
3062static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003063bnx2_msi_1shot(int irq, void *dev_instance)
3064{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003065 struct bnx2_napi *bnapi = dev_instance;
3066 struct bnx2 *bp = bnapi->bp;
3067 struct net_device *dev = bp->dev;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003068
Michael Chan43e80b82008-06-19 16:41:08 -07003069 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003070
3071 /* Return here if interrupt is disabled. */
3072 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3073 return IRQ_HANDLED;
3074
Michael Chan35efa7c2007-12-20 19:56:37 -08003075 netif_rx_schedule(dev, &bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003076
3077 return IRQ_HANDLED;
3078}
3079
3080static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003081bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003082{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003083 struct bnx2_napi *bnapi = dev_instance;
3084 struct bnx2 *bp = bnapi->bp;
3085 struct net_device *dev = bp->dev;
Michael Chan43e80b82008-06-19 16:41:08 -07003086 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003087
3088 /* When using INTx, it is possible for the interrupt to arrive
3089 * at the CPU before the status block posted prior to the
3090 * interrupt. Reading a register will flush the status block.
3091 * When using MSI, the MSI message will always complete after
3092 * the status block write.
3093 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003094 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003095 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3096 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003097 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003098
3099 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3100 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3101 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3102
Michael Chanb8a7ce72007-07-07 22:51:03 -07003103 /* Read back to deassert IRQ immediately to avoid too many
3104 * spurious interrupts.
3105 */
3106 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3107
Michael Chanb6016b72005-05-26 13:03:09 -07003108 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003109 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3110 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003111
Michael Chan35efa7c2007-12-20 19:56:37 -08003112 if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
3113 bnapi->last_status_idx = sblk->status_idx;
3114 __netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003115 }
Michael Chanb6016b72005-05-26 13:03:09 -07003116
Michael Chan73eef4c2005-08-25 15:39:15 -07003117 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003118}
3119
Michael Chan43e80b82008-06-19 16:41:08 -07003120static inline int
3121bnx2_has_fast_work(struct bnx2_napi *bnapi)
3122{
3123 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3124 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3125
3126 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3127 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3128 return 1;
3129 return 0;
3130}
3131
Michael Chan0d8a6572007-07-07 22:49:43 -07003132#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3133 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003134
Michael Chanf4e418f2005-11-04 08:53:48 -08003135static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003136bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003137{
Michael Chan43e80b82008-06-19 16:41:08 -07003138 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003139
Michael Chan43e80b82008-06-19 16:41:08 -07003140 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003141 return 1;
3142
Michael Chanda3e4fb2007-05-03 13:24:23 -07003143 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3144 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003145 return 1;
3146
3147 return 0;
3148}
3149
Michael Chan43e80b82008-06-19 16:41:08 -07003150static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003151{
Michael Chan43e80b82008-06-19 16:41:08 -07003152 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003153 u32 status_attn_bits = sblk->status_attn_bits;
3154 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003155
Michael Chanda3e4fb2007-05-03 13:24:23 -07003156 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3157 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003158
Michael Chan35efa7c2007-12-20 19:56:37 -08003159 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003160
3161 /* This is needed to take care of transient status
3162 * during link changes.
3163 */
3164 REG_WR(bp, BNX2_HC_COMMAND,
3165 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3166 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003167 }
Michael Chan43e80b82008-06-19 16:41:08 -07003168}
3169
3170static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3171 int work_done, int budget)
3172{
3173 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3174 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003175
Michael Chan35e90102008-06-19 16:37:42 -07003176 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003177 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003178
Michael Chanbb4f98a2008-06-19 16:38:19 -07003179 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003180 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003181
David S. Miller6f535762007-10-11 18:08:29 -07003182 return work_done;
3183}
Michael Chanf4e418f2005-11-04 08:53:48 -08003184
Michael Chanf0ea2e62008-06-19 16:41:57 -07003185static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3186{
3187 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3188 struct bnx2 *bp = bnapi->bp;
3189 int work_done = 0;
3190 struct status_block_msix *sblk = bnapi->status_blk.msix;
3191
3192 while (1) {
3193 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3194 if (unlikely(work_done >= budget))
3195 break;
3196
3197 bnapi->last_status_idx = sblk->status_idx;
3198 /* status idx must be read before checking for more work. */
3199 rmb();
3200 if (likely(!bnx2_has_fast_work(bnapi))) {
3201
3202 netif_rx_complete(bp->dev, napi);
3203 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3204 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3205 bnapi->last_status_idx);
3206 break;
3207 }
3208 }
3209 return work_done;
3210}
3211
David S. Miller6f535762007-10-11 18:08:29 -07003212static int bnx2_poll(struct napi_struct *napi, int budget)
3213{
Michael Chan35efa7c2007-12-20 19:56:37 -08003214 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3215 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003216 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003217 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003218
3219 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003220 bnx2_poll_link(bp, bnapi);
3221
Michael Chan35efa7c2007-12-20 19:56:37 -08003222 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003223
3224 if (unlikely(work_done >= budget))
3225 break;
3226
Michael Chan35efa7c2007-12-20 19:56:37 -08003227 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003228 * much work has been processed, so we must read it before
3229 * checking for more work.
3230 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003231 bnapi->last_status_idx = sblk->status_idx;
Michael Chan6dee6422007-10-12 01:40:38 -07003232 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003233 if (likely(!bnx2_has_work(bnapi))) {
David S. Miller6f535762007-10-11 18:08:29 -07003234 netif_rx_complete(bp->dev, napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003235 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003236 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3237 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003238 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003239 break;
David S. Miller6f535762007-10-11 18:08:29 -07003240 }
3241 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3242 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3243 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003244 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003245
Michael Chan1269a8a2006-01-23 16:11:03 -08003246 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3247 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003248 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003249 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003250 }
Michael Chanb6016b72005-05-26 13:03:09 -07003251 }
3252
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003253 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003254}
3255
Herbert Xu932ff272006-06-09 12:20:56 -07003256/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003257 * from set_multicast.
3258 */
3259static void
3260bnx2_set_rx_mode(struct net_device *dev)
3261{
Michael Chan972ec0d2006-01-23 16:12:43 -08003262 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003263 u32 rx_mode, sort_mode;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003264 struct dev_addr_list *uc_ptr;
Michael Chanb6016b72005-05-26 13:03:09 -07003265 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003266
Michael Chan9f52b562008-10-09 12:21:46 -07003267 if (!netif_running(dev))
3268 return;
3269
Michael Chanc770a652005-08-25 15:38:39 -07003270 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003271
3272 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3273 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3274 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3275#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003276 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003277 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003278#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003279 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003280 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003281#endif
3282 if (dev->flags & IFF_PROMISC) {
3283 /* Promiscuous mode. */
3284 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003285 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3286 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003287 }
3288 else if (dev->flags & IFF_ALLMULTI) {
3289 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3290 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3291 0xffffffff);
3292 }
3293 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3294 }
3295 else {
3296 /* Accept one or more multicast(s). */
3297 struct dev_mc_list *mclist;
3298 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3299 u32 regidx;
3300 u32 bit;
3301 u32 crc;
3302
3303 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3304
3305 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3306 i++, mclist = mclist->next) {
3307
3308 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3309 bit = crc & 0xff;
3310 regidx = (bit & 0xe0) >> 5;
3311 bit &= 0x1f;
3312 mc_filter[regidx] |= (1 << bit);
3313 }
3314
3315 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3316 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3317 mc_filter[i]);
3318 }
3319
3320 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3321 }
3322
Benjamin Li5fcaed02008-07-14 22:39:52 -07003323 uc_ptr = NULL;
3324 if (dev->uc_count > BNX2_MAX_UNICAST_ADDRESSES) {
3325 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3326 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3327 BNX2_RPM_SORT_USER0_PROM_VLAN;
3328 } else if (!(dev->flags & IFF_PROMISC)) {
3329 uc_ptr = dev->uc_list;
3330
3331 /* Add all entries into to the match filter list */
3332 for (i = 0; i < dev->uc_count; i++) {
3333 bnx2_set_mac_addr(bp, uc_ptr->da_addr,
3334 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3335 sort_mode |= (1 <<
3336 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
3337 uc_ptr = uc_ptr->next;
3338 }
3339
3340 }
3341
Michael Chanb6016b72005-05-26 13:03:09 -07003342 if (rx_mode != bp->rx_mode) {
3343 bp->rx_mode = rx_mode;
3344 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3345 }
3346
3347 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3348 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3349 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3350
Michael Chanc770a652005-08-25 15:38:39 -07003351 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003352}
3353
3354static void
Al Virob491edd2007-12-22 19:44:51 +00003355load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
Michael Chanb6016b72005-05-26 13:03:09 -07003356 u32 rv2p_proc)
3357{
3358 int i;
3359 u32 val;
3360
Michael Chand25be1d2008-05-02 16:57:59 -07003361 if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
3362 val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
3363 val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
3364 val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
3365 rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
3366 }
Michael Chanb6016b72005-05-26 13:03:09 -07003367
3368 for (i = 0; i < rv2p_code_len; i += 8) {
Al Virob491edd2007-12-22 19:44:51 +00003369 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003370 rv2p_code++;
Al Virob491edd2007-12-22 19:44:51 +00003371 REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003372 rv2p_code++;
3373
3374 if (rv2p_proc == RV2P_PROC1) {
3375 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3376 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
3377 }
3378 else {
3379 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3380 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
3381 }
3382 }
3383
3384 /* Reset the processor, un-stall is done later. */
3385 if (rv2p_proc == RV2P_PROC1) {
3386 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3387 }
3388 else {
3389 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3390 }
3391}
3392
Michael Chanaf3ee512006-11-19 14:09:25 -08003393static int
Benjamin Li10343cc2008-05-16 22:20:27 -07003394load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg, struct fw_info *fw)
Michael Chanb6016b72005-05-26 13:03:09 -07003395{
3396 u32 offset;
3397 u32 val;
Michael Chanaf3ee512006-11-19 14:09:25 -08003398 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003399
3400 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003401 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003402 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003403 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3404 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003405
3406 /* Load the Text area. */
3407 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
Michael Chanaf3ee512006-11-19 14:09:25 -08003408 if (fw->gz_text) {
Michael Chanb6016b72005-05-26 13:03:09 -07003409 int j;
3410
Michael Chanea1f8d52007-10-02 16:27:35 -07003411 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
3412 fw->gz_text_len);
3413 if (rc < 0)
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003414 return rc;
Michael Chanea1f8d52007-10-02 16:27:35 -07003415
Michael Chanb6016b72005-05-26 13:03:09 -07003416 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003417 bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003418 }
3419 }
3420
3421 /* Load the Data area. */
3422 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
3423 if (fw->data) {
3424 int j;
3425
3426 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003427 bnx2_reg_wr_ind(bp, offset, fw->data[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003428 }
3429 }
3430
3431 /* Load the SBSS area. */
3432 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003433 if (fw->sbss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003434 int j;
3435
3436 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003437 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003438 }
3439 }
3440
3441 /* Load the BSS area. */
3442 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003443 if (fw->bss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003444 int j;
3445
3446 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003447 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003448 }
3449 }
3450
3451 /* Load the Read-Only area. */
3452 offset = cpu_reg->spad_base +
3453 (fw->rodata_addr - cpu_reg->mips_view_base);
3454 if (fw->rodata) {
3455 int j;
3456
3457 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003458 bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003459 }
3460 }
3461
3462 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003463 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
3464 bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003465
3466 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003467 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003468 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003469 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3470 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003471
3472 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003473}
3474
Michael Chanfba9fe92006-06-12 22:21:25 -07003475static int
Michael Chanb6016b72005-05-26 13:03:09 -07003476bnx2_init_cpus(struct bnx2 *bp)
3477{
Michael Chanaf3ee512006-11-19 14:09:25 -08003478 struct fw_info *fw;
Michael Chan110d0ef2007-12-12 11:18:34 -08003479 int rc, rv2p_len;
3480 void *text, *rv2p;
Michael Chanb6016b72005-05-26 13:03:09 -07003481
3482 /* Initialize the RV2P processor. */
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003483 text = vmalloc(FW_BUF_SIZE);
3484 if (!text)
3485 return -ENOMEM;
Michael Chan110d0ef2007-12-12 11:18:34 -08003486 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3487 rv2p = bnx2_xi_rv2p_proc1;
3488 rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
3489 } else {
3490 rv2p = bnx2_rv2p_proc1;
3491 rv2p_len = sizeof(bnx2_rv2p_proc1);
3492 }
3493 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003494 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003495 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003496
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003497 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
Michael Chanfba9fe92006-06-12 22:21:25 -07003498
Michael Chan110d0ef2007-12-12 11:18:34 -08003499 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3500 rv2p = bnx2_xi_rv2p_proc2;
3501 rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
3502 } else {
3503 rv2p = bnx2_rv2p_proc2;
3504 rv2p_len = sizeof(bnx2_rv2p_proc2);
3505 }
3506 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003507 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003508 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003509
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003510 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
Michael Chanb6016b72005-05-26 13:03:09 -07003511
3512 /* Initialize the RX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003513 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3514 fw = &bnx2_rxp_fw_09;
3515 else
3516 fw = &bnx2_rxp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003517
Michael Chanea1f8d52007-10-02 16:27:35 -07003518 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003519 rc = load_cpu_fw(bp, &cpu_reg_rxp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003520 if (rc)
3521 goto init_cpu_err;
3522
Michael Chanb6016b72005-05-26 13:03:09 -07003523 /* Initialize the TX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003524 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3525 fw = &bnx2_txp_fw_09;
3526 else
3527 fw = &bnx2_txp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003528
Michael Chanea1f8d52007-10-02 16:27:35 -07003529 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003530 rc = load_cpu_fw(bp, &cpu_reg_txp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003531 if (rc)
3532 goto init_cpu_err;
3533
Michael Chanb6016b72005-05-26 13:03:09 -07003534 /* Initialize the TX Patch-up Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003535 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3536 fw = &bnx2_tpat_fw_09;
3537 else
3538 fw = &bnx2_tpat_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003539
Michael Chanea1f8d52007-10-02 16:27:35 -07003540 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003541 rc = load_cpu_fw(bp, &cpu_reg_tpat, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003542 if (rc)
3543 goto init_cpu_err;
3544
Michael Chanb6016b72005-05-26 13:03:09 -07003545 /* Initialize the Completion Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003546 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3547 fw = &bnx2_com_fw_09;
3548 else
3549 fw = &bnx2_com_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003550
Michael Chanea1f8d52007-10-02 16:27:35 -07003551 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003552 rc = load_cpu_fw(bp, &cpu_reg_com, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003553 if (rc)
3554 goto init_cpu_err;
3555
Michael Chand43584c2006-11-19 14:14:35 -08003556 /* Initialize the Command Processor. */
Michael Chan110d0ef2007-12-12 11:18:34 -08003557 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chand43584c2006-11-19 14:14:35 -08003558 fw = &bnx2_cp_fw_09;
Michael Chan110d0ef2007-12-12 11:18:34 -08003559 else
3560 fw = &bnx2_cp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003561
Michael Chan110d0ef2007-12-12 11:18:34 -08003562 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003563 rc = load_cpu_fw(bp, &cpu_reg_cp, fw);
Michael Chan110d0ef2007-12-12 11:18:34 -08003564
Michael Chanfba9fe92006-06-12 22:21:25 -07003565init_cpu_err:
Michael Chanea1f8d52007-10-02 16:27:35 -07003566 vfree(text);
Michael Chanfba9fe92006-06-12 22:21:25 -07003567 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003568}
3569
3570static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003571bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003572{
3573 u16 pmcsr;
3574
3575 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3576
3577 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003578 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003579 u32 val;
3580
3581 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3582 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3583 PCI_PM_CTRL_PME_STATUS);
3584
3585 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3586 /* delay required during transition out of D3hot */
3587 msleep(20);
3588
3589 val = REG_RD(bp, BNX2_EMAC_MODE);
3590 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3591 val &= ~BNX2_EMAC_MODE_MPKT;
3592 REG_WR(bp, BNX2_EMAC_MODE, val);
3593
3594 val = REG_RD(bp, BNX2_RPM_CONFIG);
3595 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3596 REG_WR(bp, BNX2_RPM_CONFIG, val);
3597 break;
3598 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003599 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003600 int i;
3601 u32 val, wol_msg;
3602
3603 if (bp->wol) {
3604 u32 advertising;
3605 u8 autoneg;
3606
3607 autoneg = bp->autoneg;
3608 advertising = bp->advertising;
3609
Michael Chan239cd342007-10-17 19:26:15 -07003610 if (bp->phy_port == PORT_TP) {
3611 bp->autoneg = AUTONEG_SPEED;
3612 bp->advertising = ADVERTISED_10baseT_Half |
3613 ADVERTISED_10baseT_Full |
3614 ADVERTISED_100baseT_Half |
3615 ADVERTISED_100baseT_Full |
3616 ADVERTISED_Autoneg;
3617 }
Michael Chanb6016b72005-05-26 13:03:09 -07003618
Michael Chan239cd342007-10-17 19:26:15 -07003619 spin_lock_bh(&bp->phy_lock);
3620 bnx2_setup_phy(bp, bp->phy_port);
3621 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003622
3623 bp->autoneg = autoneg;
3624 bp->advertising = advertising;
3625
Benjamin Li5fcaed02008-07-14 22:39:52 -07003626 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003627
3628 val = REG_RD(bp, BNX2_EMAC_MODE);
3629
3630 /* Enable port mode. */
3631 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003632 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003633 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003634 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003635 if (bp->phy_port == PORT_TP)
3636 val |= BNX2_EMAC_MODE_PORT_MII;
3637 else {
3638 val |= BNX2_EMAC_MODE_PORT_GMII;
3639 if (bp->line_speed == SPEED_2500)
3640 val |= BNX2_EMAC_MODE_25G_MODE;
3641 }
Michael Chanb6016b72005-05-26 13:03:09 -07003642
3643 REG_WR(bp, BNX2_EMAC_MODE, val);
3644
3645 /* receive all multicast */
3646 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3647 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3648 0xffffffff);
3649 }
3650 REG_WR(bp, BNX2_EMAC_RX_MODE,
3651 BNX2_EMAC_RX_MODE_SORT_MODE);
3652
3653 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3654 BNX2_RPM_SORT_USER0_MC_EN;
3655 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3656 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3657 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3658 BNX2_RPM_SORT_USER0_ENA);
3659
3660 /* Need to enable EMAC and RPM for WOL. */
3661 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3662 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3663 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3664 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3665
3666 val = REG_RD(bp, BNX2_RPM_CONFIG);
3667 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3668 REG_WR(bp, BNX2_RPM_CONFIG, val);
3669
3670 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3671 }
3672 else {
3673 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3674 }
3675
David S. Millerf86e82f2008-01-21 17:15:40 -08003676 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07003677 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3678 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003679
3680 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3681 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3682 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3683
3684 if (bp->wol)
3685 pmcsr |= 3;
3686 }
3687 else {
3688 pmcsr |= 3;
3689 }
3690 if (bp->wol) {
3691 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3692 }
3693 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3694 pmcsr);
3695
3696 /* No more memory access after this point until
3697 * device is brought back to D0.
3698 */
3699 udelay(50);
3700 break;
3701 }
3702 default:
3703 return -EINVAL;
3704 }
3705 return 0;
3706}
3707
3708static int
3709bnx2_acquire_nvram_lock(struct bnx2 *bp)
3710{
3711 u32 val;
3712 int j;
3713
3714 /* Request access to the flash interface. */
3715 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3716 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3717 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3718 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3719 break;
3720
3721 udelay(5);
3722 }
3723
3724 if (j >= NVRAM_TIMEOUT_COUNT)
3725 return -EBUSY;
3726
3727 return 0;
3728}
3729
3730static int
3731bnx2_release_nvram_lock(struct bnx2 *bp)
3732{
3733 int j;
3734 u32 val;
3735
3736 /* Relinquish nvram interface. */
3737 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3738
3739 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3740 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3741 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3742 break;
3743
3744 udelay(5);
3745 }
3746
3747 if (j >= NVRAM_TIMEOUT_COUNT)
3748 return -EBUSY;
3749
3750 return 0;
3751}
3752
3753
3754static int
3755bnx2_enable_nvram_write(struct bnx2 *bp)
3756{
3757 u32 val;
3758
3759 val = REG_RD(bp, BNX2_MISC_CFG);
3760 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3761
Michael Chane30372c2007-07-16 18:26:23 -07003762 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07003763 int j;
3764
3765 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3766 REG_WR(bp, BNX2_NVM_COMMAND,
3767 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3768
3769 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3770 udelay(5);
3771
3772 val = REG_RD(bp, BNX2_NVM_COMMAND);
3773 if (val & BNX2_NVM_COMMAND_DONE)
3774 break;
3775 }
3776
3777 if (j >= NVRAM_TIMEOUT_COUNT)
3778 return -EBUSY;
3779 }
3780 return 0;
3781}
3782
3783static void
3784bnx2_disable_nvram_write(struct bnx2 *bp)
3785{
3786 u32 val;
3787
3788 val = REG_RD(bp, BNX2_MISC_CFG);
3789 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3790}
3791
3792
3793static void
3794bnx2_enable_nvram_access(struct bnx2 *bp)
3795{
3796 u32 val;
3797
3798 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3799 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003800 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003801 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3802}
3803
3804static void
3805bnx2_disable_nvram_access(struct bnx2 *bp)
3806{
3807 u32 val;
3808
3809 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3810 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003811 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003812 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3813 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3814}
3815
3816static int
3817bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3818{
3819 u32 cmd;
3820 int j;
3821
Michael Chane30372c2007-07-16 18:26:23 -07003822 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07003823 /* Buffered flash, no erase needed */
3824 return 0;
3825
3826 /* Build an erase command */
3827 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3828 BNX2_NVM_COMMAND_DOIT;
3829
3830 /* Need to clear DONE bit separately. */
3831 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3832
3833 /* Address of the NVRAM to read from. */
3834 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3835
3836 /* Issue an erase command. */
3837 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3838
3839 /* Wait for completion. */
3840 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3841 u32 val;
3842
3843 udelay(5);
3844
3845 val = REG_RD(bp, BNX2_NVM_COMMAND);
3846 if (val & BNX2_NVM_COMMAND_DONE)
3847 break;
3848 }
3849
3850 if (j >= NVRAM_TIMEOUT_COUNT)
3851 return -EBUSY;
3852
3853 return 0;
3854}
3855
3856static int
3857bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3858{
3859 u32 cmd;
3860 int j;
3861
3862 /* Build the command word. */
3863 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3864
Michael Chane30372c2007-07-16 18:26:23 -07003865 /* Calculate an offset of a buffered flash, not needed for 5709. */
3866 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003867 offset = ((offset / bp->flash_info->page_size) <<
3868 bp->flash_info->page_bits) +
3869 (offset % bp->flash_info->page_size);
3870 }
3871
3872 /* Need to clear DONE bit separately. */
3873 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3874
3875 /* Address of the NVRAM to read from. */
3876 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3877
3878 /* Issue a read command. */
3879 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3880
3881 /* Wait for completion. */
3882 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3883 u32 val;
3884
3885 udelay(5);
3886
3887 val = REG_RD(bp, BNX2_NVM_COMMAND);
3888 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00003889 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
3890 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003891 break;
3892 }
3893 }
3894 if (j >= NVRAM_TIMEOUT_COUNT)
3895 return -EBUSY;
3896
3897 return 0;
3898}
3899
3900
3901static int
3902bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3903{
Al Virob491edd2007-12-22 19:44:51 +00003904 u32 cmd;
3905 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07003906 int j;
3907
3908 /* Build the command word. */
3909 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3910
Michael Chane30372c2007-07-16 18:26:23 -07003911 /* Calculate an offset of a buffered flash, not needed for 5709. */
3912 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003913 offset = ((offset / bp->flash_info->page_size) <<
3914 bp->flash_info->page_bits) +
3915 (offset % bp->flash_info->page_size);
3916 }
3917
3918 /* Need to clear DONE bit separately. */
3919 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3920
3921 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003922
3923 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00003924 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07003925
3926 /* Address of the NVRAM to write to. */
3927 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3928
3929 /* Issue the write command. */
3930 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3931
3932 /* Wait for completion. */
3933 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3934 udelay(5);
3935
3936 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3937 break;
3938 }
3939 if (j >= NVRAM_TIMEOUT_COUNT)
3940 return -EBUSY;
3941
3942 return 0;
3943}
3944
3945static int
3946bnx2_init_nvram(struct bnx2 *bp)
3947{
3948 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07003949 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003950 struct flash_spec *flash;
3951
Michael Chane30372c2007-07-16 18:26:23 -07003952 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3953 bp->flash_info = &flash_5709;
3954 goto get_flash_size;
3955 }
3956
Michael Chanb6016b72005-05-26 13:03:09 -07003957 /* Determine the selected interface. */
3958 val = REG_RD(bp, BNX2_NVM_CFG1);
3959
Denis Chengff8ac602007-09-02 18:30:18 +08003960 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07003961
Michael Chanb6016b72005-05-26 13:03:09 -07003962 if (val & 0x40000000) {
3963
3964 /* Flash interface has been reconfigured */
3965 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08003966 j++, flash++) {
3967 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3968 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003969 bp->flash_info = flash;
3970 break;
3971 }
3972 }
3973 }
3974 else {
Michael Chan37137702005-11-04 08:49:17 -08003975 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07003976 /* Not yet been reconfigured */
3977
Michael Chan37137702005-11-04 08:49:17 -08003978 if (val & (1 << 23))
3979 mask = FLASH_BACKUP_STRAP_MASK;
3980 else
3981 mask = FLASH_STRAP_MASK;
3982
Michael Chanb6016b72005-05-26 13:03:09 -07003983 for (j = 0, flash = &flash_table[0]; j < entry_count;
3984 j++, flash++) {
3985
Michael Chan37137702005-11-04 08:49:17 -08003986 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003987 bp->flash_info = flash;
3988
3989 /* Request access to the flash interface. */
3990 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3991 return rc;
3992
3993 /* Enable access to flash interface */
3994 bnx2_enable_nvram_access(bp);
3995
3996 /* Reconfigure the flash interface */
3997 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
3998 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
3999 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4000 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4001
4002 /* Disable access to flash interface */
4003 bnx2_disable_nvram_access(bp);
4004 bnx2_release_nvram_lock(bp);
4005
4006 break;
4007 }
4008 }
4009 } /* if (val & 0x40000000) */
4010
4011 if (j == entry_count) {
4012 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08004013 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08004014 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004015 }
4016
Michael Chane30372c2007-07-16 18:26:23 -07004017get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004018 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004019 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4020 if (val)
4021 bp->flash_size = val;
4022 else
4023 bp->flash_size = bp->flash_info->total_size;
4024
Michael Chanb6016b72005-05-26 13:03:09 -07004025 return rc;
4026}
4027
4028static int
4029bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4030 int buf_size)
4031{
4032 int rc = 0;
4033 u32 cmd_flags, offset32, len32, extra;
4034
4035 if (buf_size == 0)
4036 return 0;
4037
4038 /* Request access to the flash interface. */
4039 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4040 return rc;
4041
4042 /* Enable access to flash interface */
4043 bnx2_enable_nvram_access(bp);
4044
4045 len32 = buf_size;
4046 offset32 = offset;
4047 extra = 0;
4048
4049 cmd_flags = 0;
4050
4051 if (offset32 & 3) {
4052 u8 buf[4];
4053 u32 pre_len;
4054
4055 offset32 &= ~3;
4056 pre_len = 4 - (offset & 3);
4057
4058 if (pre_len >= len32) {
4059 pre_len = len32;
4060 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4061 BNX2_NVM_COMMAND_LAST;
4062 }
4063 else {
4064 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4065 }
4066
4067 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4068
4069 if (rc)
4070 return rc;
4071
4072 memcpy(ret_buf, buf + (offset & 3), pre_len);
4073
4074 offset32 += 4;
4075 ret_buf += pre_len;
4076 len32 -= pre_len;
4077 }
4078 if (len32 & 3) {
4079 extra = 4 - (len32 & 3);
4080 len32 = (len32 + 4) & ~3;
4081 }
4082
4083 if (len32 == 4) {
4084 u8 buf[4];
4085
4086 if (cmd_flags)
4087 cmd_flags = BNX2_NVM_COMMAND_LAST;
4088 else
4089 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4090 BNX2_NVM_COMMAND_LAST;
4091
4092 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4093
4094 memcpy(ret_buf, buf, 4 - extra);
4095 }
4096 else if (len32 > 0) {
4097 u8 buf[4];
4098
4099 /* Read the first word. */
4100 if (cmd_flags)
4101 cmd_flags = 0;
4102 else
4103 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4104
4105 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4106
4107 /* Advance to the next dword. */
4108 offset32 += 4;
4109 ret_buf += 4;
4110 len32 -= 4;
4111
4112 while (len32 > 4 && rc == 0) {
4113 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4114
4115 /* Advance to the next dword. */
4116 offset32 += 4;
4117 ret_buf += 4;
4118 len32 -= 4;
4119 }
4120
4121 if (rc)
4122 return rc;
4123
4124 cmd_flags = BNX2_NVM_COMMAND_LAST;
4125 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4126
4127 memcpy(ret_buf, buf, 4 - extra);
4128 }
4129
4130 /* Disable access to flash interface */
4131 bnx2_disable_nvram_access(bp);
4132
4133 bnx2_release_nvram_lock(bp);
4134
4135 return rc;
4136}
4137
4138static int
4139bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4140 int buf_size)
4141{
4142 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004143 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004144 int rc = 0;
4145 int align_start, align_end;
4146
4147 buf = data_buf;
4148 offset32 = offset;
4149 len32 = buf_size;
4150 align_start = align_end = 0;
4151
4152 if ((align_start = (offset32 & 3))) {
4153 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004154 len32 += align_start;
4155 if (len32 < 4)
4156 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004157 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4158 return rc;
4159 }
4160
4161 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004162 align_end = 4 - (len32 & 3);
4163 len32 += align_end;
4164 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4165 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004166 }
4167
4168 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004169 align_buf = kmalloc(len32, GFP_KERNEL);
4170 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004171 return -ENOMEM;
4172 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004173 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004174 }
4175 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004176 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004177 }
Michael Chane6be7632007-01-08 19:56:13 -08004178 memcpy(align_buf + align_start, data_buf, buf_size);
4179 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004180 }
4181
Michael Chane30372c2007-07-16 18:26:23 -07004182 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004183 flash_buffer = kmalloc(264, GFP_KERNEL);
4184 if (flash_buffer == NULL) {
4185 rc = -ENOMEM;
4186 goto nvram_write_end;
4187 }
4188 }
4189
Michael Chanb6016b72005-05-26 13:03:09 -07004190 written = 0;
4191 while ((written < len32) && (rc == 0)) {
4192 u32 page_start, page_end, data_start, data_end;
4193 u32 addr, cmd_flags;
4194 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004195
4196 /* Find the page_start addr */
4197 page_start = offset32 + written;
4198 page_start -= (page_start % bp->flash_info->page_size);
4199 /* Find the page_end addr */
4200 page_end = page_start + bp->flash_info->page_size;
4201 /* Find the data_start addr */
4202 data_start = (written == 0) ? offset32 : page_start;
4203 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004204 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004205 (offset32 + len32) : page_end;
4206
4207 /* Request access to the flash interface. */
4208 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4209 goto nvram_write_end;
4210
4211 /* Enable access to flash interface */
4212 bnx2_enable_nvram_access(bp);
4213
4214 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004215 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004216 int j;
4217
4218 /* Read the whole page into the buffer
4219 * (non-buffer flash only) */
4220 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4221 if (j == (bp->flash_info->page_size - 4)) {
4222 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4223 }
4224 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004225 page_start + j,
4226 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004227 cmd_flags);
4228
4229 if (rc)
4230 goto nvram_write_end;
4231
4232 cmd_flags = 0;
4233 }
4234 }
4235
4236 /* Enable writes to flash interface (unlock write-protect) */
4237 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4238 goto nvram_write_end;
4239
Michael Chanb6016b72005-05-26 13:03:09 -07004240 /* Loop to write back the buffer data from page_start to
4241 * data_start */
4242 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004243 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004244 /* Erase the page */
4245 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4246 goto nvram_write_end;
4247
4248 /* Re-enable the write again for the actual write */
4249 bnx2_enable_nvram_write(bp);
4250
Michael Chanb6016b72005-05-26 13:03:09 -07004251 for (addr = page_start; addr < data_start;
4252 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004253
Michael Chanb6016b72005-05-26 13:03:09 -07004254 rc = bnx2_nvram_write_dword(bp, addr,
4255 &flash_buffer[i], cmd_flags);
4256
4257 if (rc != 0)
4258 goto nvram_write_end;
4259
4260 cmd_flags = 0;
4261 }
4262 }
4263
4264 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004265 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004266 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004267 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004268 (addr == data_end - 4))) {
4269
4270 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4271 }
4272 rc = bnx2_nvram_write_dword(bp, addr, buf,
4273 cmd_flags);
4274
4275 if (rc != 0)
4276 goto nvram_write_end;
4277
4278 cmd_flags = 0;
4279 buf += 4;
4280 }
4281
4282 /* Loop to write back the buffer data from data_end
4283 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004284 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004285 for (addr = data_end; addr < page_end;
4286 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004287
Michael Chanb6016b72005-05-26 13:03:09 -07004288 if (addr == page_end-4) {
4289 cmd_flags = BNX2_NVM_COMMAND_LAST;
4290 }
4291 rc = bnx2_nvram_write_dword(bp, addr,
4292 &flash_buffer[i], cmd_flags);
4293
4294 if (rc != 0)
4295 goto nvram_write_end;
4296
4297 cmd_flags = 0;
4298 }
4299 }
4300
4301 /* Disable writes to flash interface (lock write-protect) */
4302 bnx2_disable_nvram_write(bp);
4303
4304 /* Disable access to flash interface */
4305 bnx2_disable_nvram_access(bp);
4306 bnx2_release_nvram_lock(bp);
4307
4308 /* Increment written */
4309 written += data_end - data_start;
4310 }
4311
4312nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004313 kfree(flash_buffer);
4314 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004315 return rc;
4316}
4317
Michael Chan0d8a6572007-07-07 22:49:43 -07004318static void
Michael Chan7c62e832008-07-14 22:39:03 -07004319bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004320{
Michael Chan7c62e832008-07-14 22:39:03 -07004321 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004322
Michael Chan583c28e2008-01-21 19:51:35 -08004323 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004324 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4325
4326 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4327 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004328
Michael Chan2726d6e2008-01-29 21:35:05 -08004329 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004330 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4331 return;
4332
Michael Chan7c62e832008-07-14 22:39:03 -07004333 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4334 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4335 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4336 }
4337
4338 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4339 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4340 u32 link;
4341
Michael Chan583c28e2008-01-21 19:51:35 -08004342 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004343
Michael Chan7c62e832008-07-14 22:39:03 -07004344 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4345 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004346 bp->phy_port = PORT_FIBRE;
4347 else
4348 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004349
Michael Chan7c62e832008-07-14 22:39:03 -07004350 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4351 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004352 }
Michael Chan7c62e832008-07-14 22:39:03 -07004353
4354 if (netif_running(bp->dev) && sig)
4355 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004356}
4357
Michael Chanb4b36042007-12-20 19:59:30 -08004358static void
4359bnx2_setup_msix_tbl(struct bnx2 *bp)
4360{
4361 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4362
4363 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4364 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4365}
4366
Michael Chanb6016b72005-05-26 13:03:09 -07004367static int
4368bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4369{
4370 u32 val;
4371 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004372 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004373
4374 /* Wait for the current PCI transaction to complete before
4375 * issuing a reset. */
4376 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4377 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4378 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4379 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4380 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4381 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4382 udelay(5);
4383
Michael Chanb090ae22006-01-23 16:07:10 -08004384 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004385 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004386
Michael Chanb6016b72005-05-26 13:03:09 -07004387 /* Deposit a driver reset signature so the firmware knows that
4388 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004389 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4390 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004391
Michael Chanb6016b72005-05-26 13:03:09 -07004392 /* Do a dummy read to force the chip to complete all current transaction
4393 * before we issue a reset. */
4394 val = REG_RD(bp, BNX2_MISC_ID);
4395
Michael Chan234754d2006-11-19 14:11:41 -08004396 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4397 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4398 REG_RD(bp, BNX2_MISC_COMMAND);
4399 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004400
Michael Chan234754d2006-11-19 14:11:41 -08004401 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4402 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004403
Michael Chan234754d2006-11-19 14:11:41 -08004404 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004405
Michael Chan234754d2006-11-19 14:11:41 -08004406 } else {
4407 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4408 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4409 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4410
4411 /* Chip reset. */
4412 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4413
Michael Chan594a9df2007-08-28 15:39:42 -07004414 /* Reading back any register after chip reset will hang the
4415 * bus on 5706 A0 and A1. The msleep below provides plenty
4416 * of margin for write posting.
4417 */
Michael Chan234754d2006-11-19 14:11:41 -08004418 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004419 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4420 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004421
Michael Chan234754d2006-11-19 14:11:41 -08004422 /* Reset takes approximate 30 usec */
4423 for (i = 0; i < 10; i++) {
4424 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4425 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4426 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4427 break;
4428 udelay(10);
4429 }
4430
4431 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4432 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4433 printk(KERN_ERR PFX "Chip reset did not complete\n");
4434 return -EBUSY;
4435 }
Michael Chanb6016b72005-05-26 13:03:09 -07004436 }
4437
4438 /* Make sure byte swapping is properly configured. */
4439 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4440 if (val != 0x01020304) {
4441 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4442 return -ENODEV;
4443 }
4444
Michael Chanb6016b72005-05-26 13:03:09 -07004445 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004446 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004447 if (rc)
4448 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004449
Michael Chan0d8a6572007-07-07 22:49:43 -07004450 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004451 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004452 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004453 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4454 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004455 bnx2_set_default_remote_link(bp);
4456 spin_unlock_bh(&bp->phy_lock);
4457
Michael Chanb6016b72005-05-26 13:03:09 -07004458 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4459 /* Adjust the voltage regular to two steps lower. The default
4460 * of this register is 0x0000000e. */
4461 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4462
4463 /* Remove bad rbuf memory from the free pool. */
4464 rc = bnx2_alloc_bad_rbuf(bp);
4465 }
4466
David S. Millerf86e82f2008-01-21 17:15:40 -08004467 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004468 bnx2_setup_msix_tbl(bp);
4469
Michael Chanb6016b72005-05-26 13:03:09 -07004470 return rc;
4471}
4472
4473static int
4474bnx2_init_chip(struct bnx2 *bp)
4475{
4476 u32 val;
Michael Chanb4b36042007-12-20 19:59:30 -08004477 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004478
4479 /* Make sure the interrupt is not active. */
4480 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4481
4482 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4483 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4484#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004485 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004486#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004487 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004488 DMA_READ_CHANS << 12 |
4489 DMA_WRITE_CHANS << 16;
4490
4491 val |= (0x2 << 20) | (1 << 11);
4492
David S. Millerf86e82f2008-01-21 17:15:40 -08004493 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004494 val |= (1 << 23);
4495
4496 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004497 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004498 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4499
4500 REG_WR(bp, BNX2_DMA_CONFIG, val);
4501
4502 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4503 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4504 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4505 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4506 }
4507
David S. Millerf86e82f2008-01-21 17:15:40 -08004508 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004509 u16 val16;
4510
4511 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4512 &val16);
4513 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4514 val16 & ~PCI_X_CMD_ERO);
4515 }
4516
4517 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4518 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4519 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4520 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4521
4522 /* Initialize context mapping and zero out the quick contexts. The
4523 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004524 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4525 rc = bnx2_init_5709_context(bp);
4526 if (rc)
4527 return rc;
4528 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004529 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004530
Michael Chanfba9fe92006-06-12 22:21:25 -07004531 if ((rc = bnx2_init_cpus(bp)) != 0)
4532 return rc;
4533
Michael Chanb6016b72005-05-26 13:03:09 -07004534 bnx2_init_nvram(bp);
4535
Benjamin Li5fcaed02008-07-14 22:39:52 -07004536 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004537
4538 val = REG_RD(bp, BNX2_MQ_CONFIG);
4539 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4540 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan68c9f752007-04-24 15:35:53 -07004541 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
4542 val |= BNX2_MQ_CONFIG_HALT_DIS;
4543
Michael Chanb6016b72005-05-26 13:03:09 -07004544 REG_WR(bp, BNX2_MQ_CONFIG, val);
4545
4546 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4547 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4548 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4549
4550 val = (BCM_PAGE_BITS - 8) << 24;
4551 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4552
4553 /* Configure page size. */
4554 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4555 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4556 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4557 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4558
4559 val = bp->mac_addr[0] +
4560 (bp->mac_addr[1] << 8) +
4561 (bp->mac_addr[2] << 16) +
4562 bp->mac_addr[3] +
4563 (bp->mac_addr[4] << 8) +
4564 (bp->mac_addr[5] << 16);
4565 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4566
4567 /* Program the MTU. Also include 4 bytes for CRC32. */
4568 val = bp->dev->mtu + ETH_HLEN + 4;
4569 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4570 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4571 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4572
Michael Chanb4b36042007-12-20 19:59:30 -08004573 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4574 bp->bnx2_napi[i].last_status_idx = 0;
4575
Michael Chanb6016b72005-05-26 13:03:09 -07004576 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4577
4578 /* Set up how to generate a link change interrupt. */
4579 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4580
4581 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4582 (u64) bp->status_blk_mapping & 0xffffffff);
4583 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4584
4585 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4586 (u64) bp->stats_blk_mapping & 0xffffffff);
4587 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4588 (u64) bp->stats_blk_mapping >> 32);
4589
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004590 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004591 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4592
4593 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4594 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4595
4596 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4597 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4598
4599 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4600
4601 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4602
4603 REG_WR(bp, BNX2_HC_COM_TICKS,
4604 (bp->com_ticks_int << 16) | bp->com_ticks);
4605
4606 REG_WR(bp, BNX2_HC_CMD_TICKS,
4607 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4608
Michael Chan02537b062007-06-04 21:24:07 -07004609 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4610 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4611 else
Michael Chan7ea69202007-07-16 18:27:10 -07004612 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004613 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4614
4615 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004616 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004617 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004618 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4619 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004620 }
4621
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004622 if (bp->irq_nvecs > 1) {
Michael Chanc76c0472007-12-20 20:01:19 -08004623 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4624 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4625
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004626 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4627 }
4628
4629 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
4630 val |= BNX2_HC_CONFIG_ONE_SHOT;
4631
4632 REG_WR(bp, BNX2_HC_CONFIG, val);
4633
4634 for (i = 1; i < bp->irq_nvecs; i++) {
4635 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4636 BNX2_HC_SB_CONFIG_1;
4637
Michael Chan6f743ca2008-01-29 21:34:08 -08004638 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004639 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004640 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004641 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4642
Michael Chan6f743ca2008-01-29 21:34:08 -08004643 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004644 (bp->tx_quick_cons_trip_int << 16) |
4645 bp->tx_quick_cons_trip);
4646
Michael Chan6f743ca2008-01-29 21:34:08 -08004647 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004648 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4649
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004650 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4651 (bp->rx_quick_cons_trip_int << 16) |
4652 bp->rx_quick_cons_trip);
4653
4654 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4655 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004656 }
4657
Michael Chanb6016b72005-05-26 13:03:09 -07004658 /* Clear internal stats counters. */
4659 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4660
Michael Chanda3e4fb2007-05-03 13:24:23 -07004661 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004662
4663 /* Initialize the receive filter. */
4664 bnx2_set_rx_mode(bp->dev);
4665
Michael Chan0aa38df2007-06-04 21:23:06 -07004666 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4667 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4668 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4669 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4670 }
Michael Chanb090ae22006-01-23 16:07:10 -08004671 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07004672 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004673
Michael Chandf149d72007-07-07 22:51:36 -07004674 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004675 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4676
4677 udelay(20);
4678
Michael Chanbf5295b2006-03-23 01:11:56 -08004679 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4680
Michael Chanb090ae22006-01-23 16:07:10 -08004681 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004682}
4683
Michael Chan59b47d82006-11-19 14:10:45 -08004684static void
Michael Chanc76c0472007-12-20 20:01:19 -08004685bnx2_clear_ring_states(struct bnx2 *bp)
4686{
4687 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004688 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004689 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08004690 int i;
4691
4692 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4693 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07004694 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004695 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08004696
Michael Chan35e90102008-06-19 16:37:42 -07004697 txr->tx_cons = 0;
4698 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004699 rxr->rx_prod_bseq = 0;
4700 rxr->rx_prod = 0;
4701 rxr->rx_cons = 0;
4702 rxr->rx_pg_prod = 0;
4703 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08004704 }
4705}
4706
4707static void
Michael Chan35e90102008-06-19 16:37:42 -07004708bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08004709{
4710 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08004711 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08004712
4713 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4714 offset0 = BNX2_L2CTX_TYPE_XI;
4715 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4716 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4717 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4718 } else {
4719 offset0 = BNX2_L2CTX_TYPE;
4720 offset1 = BNX2_L2CTX_CMD_TYPE;
4721 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4722 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4723 }
4724 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08004725 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004726
4727 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08004728 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004729
Michael Chan35e90102008-06-19 16:37:42 -07004730 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004731 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004732
Michael Chan35e90102008-06-19 16:37:42 -07004733 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004734 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004735}
Michael Chanb6016b72005-05-26 13:03:09 -07004736
4737static void
Michael Chan35e90102008-06-19 16:37:42 -07004738bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07004739{
4740 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08004741 u32 cid = TX_CID;
4742 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004743 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08004744
Michael Chan35e90102008-06-19 16:37:42 -07004745 bnapi = &bp->bnx2_napi[ring_num];
4746 txr = &bnapi->tx_ring;
4747
4748 if (ring_num == 0)
4749 cid = TX_CID;
4750 else
4751 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07004752
Michael Chan2f8af122006-08-15 01:39:10 -07004753 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4754
Michael Chan35e90102008-06-19 16:37:42 -07004755 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004756
Michael Chan35e90102008-06-19 16:37:42 -07004757 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
4758 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07004759
Michael Chan35e90102008-06-19 16:37:42 -07004760 txr->tx_prod = 0;
4761 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004762
Michael Chan35e90102008-06-19 16:37:42 -07004763 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4764 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07004765
Michael Chan35e90102008-06-19 16:37:42 -07004766 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07004767}
4768
4769static void
Michael Chan5d5d0012007-12-12 11:17:43 -08004770bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
4771 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07004772{
Michael Chanb6016b72005-05-26 13:03:09 -07004773 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08004774 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07004775
Michael Chan5d5d0012007-12-12 11:17:43 -08004776 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08004777 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004778
Michael Chan5d5d0012007-12-12 11:17:43 -08004779 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08004780 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08004781 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004782 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4783 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004784 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08004785 j = 0;
4786 else
4787 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08004788 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
4789 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08004790 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004791}
4792
4793static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07004794bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08004795{
4796 int i;
4797 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004798 u32 cid, rx_cid_addr, val;
4799 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
4800 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08004801
Michael Chanbb4f98a2008-06-19 16:38:19 -07004802 if (ring_num == 0)
4803 cid = RX_CID;
4804 else
4805 cid = RX_RSS_CID + ring_num - 1;
4806
4807 rx_cid_addr = GET_CID_ADDR(cid);
4808
4809 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08004810 bp->rx_buf_use_size, bp->rx_max_ring);
4811
Michael Chanbb4f98a2008-06-19 16:38:19 -07004812 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08004813
4814 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4815 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
4816 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
4817 }
4818
Michael Chan62a83132008-01-29 21:35:40 -08004819 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08004820 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004821 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
4822 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08004823 PAGE_SIZE, bp->rx_max_pg_ring);
4824 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08004825 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
4826 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004827 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08004828
Michael Chanbb4f98a2008-06-19 16:38:19 -07004829 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004830 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004831
Michael Chanbb4f98a2008-06-19 16:38:19 -07004832 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004833 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004834
4835 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4836 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
4837 }
Michael Chanb6016b72005-05-26 13:03:09 -07004838
Michael Chanbb4f98a2008-06-19 16:38:19 -07004839 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004840 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004841
Michael Chanbb4f98a2008-06-19 16:38:19 -07004842 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004843 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004844
Michael Chanbb4f98a2008-06-19 16:38:19 -07004845 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004846 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004847 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0)
Michael Chan47bf4242007-12-12 11:19:12 -08004848 break;
4849 prod = NEXT_RX_BD(prod);
4850 ring_prod = RX_PG_RING_IDX(prod);
4851 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004852 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004853
Michael Chanbb4f98a2008-06-19 16:38:19 -07004854 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08004855 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004856 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0)
Michael Chanb6016b72005-05-26 13:03:09 -07004857 break;
Michael Chanb6016b72005-05-26 13:03:09 -07004858 prod = NEXT_RX_BD(prod);
4859 ring_prod = RX_RING_IDX(prod);
4860 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004861 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07004862
Michael Chanbb4f98a2008-06-19 16:38:19 -07004863 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
4864 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
4865 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07004866
Michael Chanbb4f98a2008-06-19 16:38:19 -07004867 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
4868 REG_WR16(bp, rxr->rx_bidx_addr, prod);
4869
4870 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07004871}
4872
Michael Chan35e90102008-06-19 16:37:42 -07004873static void
4874bnx2_init_all_rings(struct bnx2 *bp)
4875{
4876 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004877 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07004878
4879 bnx2_clear_ring_states(bp);
4880
4881 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
4882 for (i = 0; i < bp->num_tx_rings; i++)
4883 bnx2_init_tx_ring(bp, i);
4884
4885 if (bp->num_tx_rings > 1)
4886 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
4887 (TX_TSS_CID << 7));
4888
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004889 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
4890 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
4891
Michael Chanbb4f98a2008-06-19 16:38:19 -07004892 for (i = 0; i < bp->num_rx_rings; i++)
4893 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004894
4895 if (bp->num_rx_rings > 1) {
4896 u32 tbl_32;
4897 u8 *tbl = (u8 *) &tbl_32;
4898
4899 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
4900 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
4901
4902 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
4903 tbl[i % 4] = i % (bp->num_rx_rings - 1);
4904 if ((i % 4) == 3)
4905 bnx2_reg_wr_ind(bp,
4906 BNX2_RXP_SCRATCH_RSS_TBL + i,
4907 cpu_to_be32(tbl_32));
4908 }
4909
4910 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
4911 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
4912
4913 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
4914
4915 }
Michael Chan35e90102008-06-19 16:37:42 -07004916}
4917
Michael Chan5d5d0012007-12-12 11:17:43 -08004918static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08004919{
Michael Chan5d5d0012007-12-12 11:17:43 -08004920 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08004921
Michael Chan5d5d0012007-12-12 11:17:43 -08004922 while (ring_size > MAX_RX_DESC_CNT) {
4923 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08004924 num_rings++;
4925 }
4926 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08004927 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004928 while ((max & num_rings) == 0)
4929 max >>= 1;
4930
4931 if (num_rings != max)
4932 max <<= 1;
4933
Michael Chan5d5d0012007-12-12 11:17:43 -08004934 return max;
4935}
4936
4937static void
4938bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4939{
Michael Chan84eaa182007-12-12 11:19:57 -08004940 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08004941
4942 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004943 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08004944
Michael Chan84eaa182007-12-12 11:19:57 -08004945 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
4946 sizeof(struct skb_shared_info);
4947
Benjamin Li601d3d12008-05-16 22:19:35 -07004948 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08004949 bp->rx_pg_ring_size = 0;
4950 bp->rx_max_pg_ring = 0;
4951 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004952 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08004953 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4954
4955 jumbo_size = size * pages;
4956 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
4957 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
4958
4959 bp->rx_pg_ring_size = jumbo_size;
4960 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
4961 MAX_RX_PG_RINGS);
4962 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07004963 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08004964 bp->rx_copy_thresh = 0;
4965 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004966
4967 bp->rx_buf_use_size = rx_size;
4968 /* hw alignment */
4969 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004970 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08004971 bp->rx_ring_size = size;
4972 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08004973 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
4974}
4975
4976static void
Michael Chanb6016b72005-05-26 13:03:09 -07004977bnx2_free_tx_skbs(struct bnx2 *bp)
4978{
4979 int i;
4980
Michael Chan35e90102008-06-19 16:37:42 -07004981 for (i = 0; i < bp->num_tx_rings; i++) {
4982 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
4983 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
4984 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004985
Michael Chan35e90102008-06-19 16:37:42 -07004986 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004987 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07004988
Michael Chan35e90102008-06-19 16:37:42 -07004989 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07004990 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07004991 struct sk_buff *skb = tx_buf->skb;
Michael Chan35e90102008-06-19 16:37:42 -07004992
4993 if (skb == NULL) {
4994 j++;
4995 continue;
4996 }
4997
Benjamin Li3d16af82008-10-09 12:26:41 -07004998 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07004999
Michael Chan35e90102008-06-19 16:37:42 -07005000 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005001
Benjamin Li3d16af82008-10-09 12:26:41 -07005002 j += skb_shinfo(skb)->nr_frags + 1;
Michael Chan35e90102008-06-19 16:37:42 -07005003 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005004 }
Michael Chanb6016b72005-05-26 13:03:09 -07005005 }
Michael Chanb6016b72005-05-26 13:03:09 -07005006}
5007
5008static void
5009bnx2_free_rx_skbs(struct bnx2 *bp)
5010{
5011 int i;
5012
Michael Chanbb4f98a2008-06-19 16:38:19 -07005013 for (i = 0; i < bp->num_rx_rings; i++) {
5014 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5015 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5016 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005017
Michael Chanbb4f98a2008-06-19 16:38:19 -07005018 if (rxr->rx_buf_ring == NULL)
5019 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005020
Michael Chanbb4f98a2008-06-19 16:38:19 -07005021 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5022 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5023 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005024
Michael Chanbb4f98a2008-06-19 16:38:19 -07005025 if (skb == NULL)
5026 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005027
Michael Chanbb4f98a2008-06-19 16:38:19 -07005028 pci_unmap_single(bp->pdev,
5029 pci_unmap_addr(rx_buf, mapping),
5030 bp->rx_buf_use_size,
5031 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005032
Michael Chanbb4f98a2008-06-19 16:38:19 -07005033 rx_buf->skb = NULL;
5034
5035 dev_kfree_skb(skb);
5036 }
5037 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5038 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005039 }
5040}
5041
5042static void
5043bnx2_free_skbs(struct bnx2 *bp)
5044{
5045 bnx2_free_tx_skbs(bp);
5046 bnx2_free_rx_skbs(bp);
5047}
5048
5049static int
5050bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5051{
5052 int rc;
5053
5054 rc = bnx2_reset_chip(bp, reset_code);
5055 bnx2_free_skbs(bp);
5056 if (rc)
5057 return rc;
5058
Michael Chanfba9fe92006-06-12 22:21:25 -07005059 if ((rc = bnx2_init_chip(bp)) != 0)
5060 return rc;
5061
Michael Chan35e90102008-06-19 16:37:42 -07005062 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005063 return 0;
5064}
5065
5066static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005067bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005068{
5069 int rc;
5070
5071 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5072 return rc;
5073
Michael Chan80be4432006-11-19 14:07:28 -08005074 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005075 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005076 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005077 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5078 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005079 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005080 return 0;
5081}
5082
5083static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005084bnx2_shutdown_chip(struct bnx2 *bp)
5085{
5086 u32 reset_code;
5087
5088 if (bp->flags & BNX2_FLAG_NO_WOL)
5089 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5090 else if (bp->wol)
5091 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5092 else
5093 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5094
5095 return bnx2_reset_chip(bp, reset_code);
5096}
5097
5098static int
Michael Chanb6016b72005-05-26 13:03:09 -07005099bnx2_test_registers(struct bnx2 *bp)
5100{
5101 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005102 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005103 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005104 u16 offset;
5105 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005106#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005107 u32 rw_mask;
5108 u32 ro_mask;
5109 } reg_tbl[] = {
5110 { 0x006c, 0, 0x00000000, 0x0000003f },
5111 { 0x0090, 0, 0xffffffff, 0x00000000 },
5112 { 0x0094, 0, 0x00000000, 0x00000000 },
5113
Michael Chan5bae30c2007-05-03 13:18:46 -07005114 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5115 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5116 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5117 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5118 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5119 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5120 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5121 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5122 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005123
Michael Chan5bae30c2007-05-03 13:18:46 -07005124 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5125 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5126 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5127 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5128 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5129 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005130
Michael Chan5bae30c2007-05-03 13:18:46 -07005131 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5132 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5133 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005134
5135 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005136 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005137
5138 { 0x1408, 0, 0x01c00800, 0x00000000 },
5139 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5140 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005141 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005142 { 0x14b0, 0, 0x00000002, 0x00000001 },
5143 { 0x14b8, 0, 0x00000000, 0x00000000 },
5144 { 0x14c0, 0, 0x00000000, 0x00000009 },
5145 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5146 { 0x14cc, 0, 0x00000000, 0x00000001 },
5147 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005148
5149 { 0x1800, 0, 0x00000000, 0x00000001 },
5150 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005151
5152 { 0x2800, 0, 0x00000000, 0x00000001 },
5153 { 0x2804, 0, 0x00000000, 0x00003f01 },
5154 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5155 { 0x2810, 0, 0xffff0000, 0x00000000 },
5156 { 0x2814, 0, 0xffff0000, 0x00000000 },
5157 { 0x2818, 0, 0xffff0000, 0x00000000 },
5158 { 0x281c, 0, 0xffff0000, 0x00000000 },
5159 { 0x2834, 0, 0xffffffff, 0x00000000 },
5160 { 0x2840, 0, 0x00000000, 0xffffffff },
5161 { 0x2844, 0, 0x00000000, 0xffffffff },
5162 { 0x2848, 0, 0xffffffff, 0x00000000 },
5163 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5164
5165 { 0x2c00, 0, 0x00000000, 0x00000011 },
5166 { 0x2c04, 0, 0x00000000, 0x00030007 },
5167
Michael Chanb6016b72005-05-26 13:03:09 -07005168 { 0x3c00, 0, 0x00000000, 0x00000001 },
5169 { 0x3c04, 0, 0x00000000, 0x00070000 },
5170 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5171 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5172 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5173 { 0x3c14, 0, 0x00000000, 0xffffffff },
5174 { 0x3c18, 0, 0x00000000, 0xffffffff },
5175 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5176 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005177
5178 { 0x5004, 0, 0x00000000, 0x0000007f },
5179 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005180
Michael Chanb6016b72005-05-26 13:03:09 -07005181 { 0x5c00, 0, 0x00000000, 0x00000001 },
5182 { 0x5c04, 0, 0x00000000, 0x0003000f },
5183 { 0x5c08, 0, 0x00000003, 0x00000000 },
5184 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5185 { 0x5c10, 0, 0x00000000, 0xffffffff },
5186 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5187 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5188 { 0x5c88, 0, 0x00000000, 0x00077373 },
5189 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5190
5191 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5192 { 0x680c, 0, 0xffffffff, 0x00000000 },
5193 { 0x6810, 0, 0xffffffff, 0x00000000 },
5194 { 0x6814, 0, 0xffffffff, 0x00000000 },
5195 { 0x6818, 0, 0xffffffff, 0x00000000 },
5196 { 0x681c, 0, 0xffffffff, 0x00000000 },
5197 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5198 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5199 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5200 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5201 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5202 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5203 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5204 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5205 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5206 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5207 { 0x684c, 0, 0xffffffff, 0x00000000 },
5208 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5209 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5210 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5211 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5212 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5213 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5214
5215 { 0xffff, 0, 0x00000000, 0x00000000 },
5216 };
5217
5218 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005219 is_5709 = 0;
5220 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5221 is_5709 = 1;
5222
Michael Chanb6016b72005-05-26 13:03:09 -07005223 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5224 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005225 u16 flags = reg_tbl[i].flags;
5226
5227 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5228 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005229
5230 offset = (u32) reg_tbl[i].offset;
5231 rw_mask = reg_tbl[i].rw_mask;
5232 ro_mask = reg_tbl[i].ro_mask;
5233
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005234 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005235
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005236 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005237
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005238 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005239 if ((val & rw_mask) != 0) {
5240 goto reg_test_err;
5241 }
5242
5243 if ((val & ro_mask) != (save_val & ro_mask)) {
5244 goto reg_test_err;
5245 }
5246
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005247 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005248
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005249 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005250 if ((val & rw_mask) != rw_mask) {
5251 goto reg_test_err;
5252 }
5253
5254 if ((val & ro_mask) != (save_val & ro_mask)) {
5255 goto reg_test_err;
5256 }
5257
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005258 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005259 continue;
5260
5261reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005262 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005263 ret = -ENODEV;
5264 break;
5265 }
5266 return ret;
5267}
5268
5269static int
5270bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5271{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005272 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005273 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5274 int i;
5275
5276 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5277 u32 offset;
5278
5279 for (offset = 0; offset < size; offset += 4) {
5280
Michael Chan2726d6e2008-01-29 21:35:05 -08005281 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005282
Michael Chan2726d6e2008-01-29 21:35:05 -08005283 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005284 test_pattern[i]) {
5285 return -ENODEV;
5286 }
5287 }
5288 }
5289 return 0;
5290}
5291
5292static int
5293bnx2_test_memory(struct bnx2 *bp)
5294{
5295 int ret = 0;
5296 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005297 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005298 u32 offset;
5299 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005300 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005301 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005302 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005303 { 0xe0000, 0x4000 },
5304 { 0x120000, 0x4000 },
5305 { 0x1a0000, 0x4000 },
5306 { 0x160000, 0x4000 },
5307 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005308 },
5309 mem_tbl_5709[] = {
5310 { 0x60000, 0x4000 },
5311 { 0xa0000, 0x3000 },
5312 { 0xe0000, 0x4000 },
5313 { 0x120000, 0x4000 },
5314 { 0x1a0000, 0x4000 },
5315 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005316 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005317 struct mem_entry *mem_tbl;
5318
5319 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5320 mem_tbl = mem_tbl_5709;
5321 else
5322 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005323
5324 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5325 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5326 mem_tbl[i].len)) != 0) {
5327 return ret;
5328 }
5329 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005330
Michael Chanb6016b72005-05-26 13:03:09 -07005331 return ret;
5332}
5333
Michael Chanbc5a0692006-01-23 16:13:22 -08005334#define BNX2_MAC_LOOPBACK 0
5335#define BNX2_PHY_LOOPBACK 1
5336
Michael Chanb6016b72005-05-26 13:03:09 -07005337static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005338bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005339{
5340 unsigned int pkt_size, num_pkts, i;
5341 struct sk_buff *skb, *rx_skb;
5342 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005343 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005344 dma_addr_t map;
5345 struct tx_bd *txbd;
5346 struct sw_bd *rx_buf;
5347 struct l2_fhdr *rx_hdr;
5348 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005349 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005350 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005351 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005352
5353 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005354
Michael Chan35e90102008-06-19 16:37:42 -07005355 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005356 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005357 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5358 bp->loopback = MAC_LOOPBACK;
5359 bnx2_set_mac_loopback(bp);
5360 }
5361 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005362 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005363 return 0;
5364
Michael Chan80be4432006-11-19 14:07:28 -08005365 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005366 bnx2_set_phy_loopback(bp);
5367 }
5368 else
5369 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005370
Michael Chan84eaa182007-12-12 11:19:57 -08005371 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005372 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005373 if (!skb)
5374 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005375 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005376 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005377 memset(packet + 6, 0x0, 8);
5378 for (i = 14; i < pkt_size; i++)
5379 packet[i] = (unsigned char) (i & 0xff);
5380
Benjamin Li3d16af82008-10-09 12:26:41 -07005381 if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
5382 dev_kfree_skb(skb);
5383 return -EIO;
5384 }
5385 map = skb_shinfo(skb)->dma_maps[0];
Michael Chanb6016b72005-05-26 13:03:09 -07005386
Michael Chanbf5295b2006-03-23 01:11:56 -08005387 REG_WR(bp, BNX2_HC_COMMAND,
5388 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5389
Michael Chanb6016b72005-05-26 13:03:09 -07005390 REG_RD(bp, BNX2_HC_COMMAND);
5391
5392 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005393 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005394
Michael Chanb6016b72005-05-26 13:03:09 -07005395 num_pkts = 0;
5396
Michael Chan35e90102008-06-19 16:37:42 -07005397 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005398
5399 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5400 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5401 txbd->tx_bd_mss_nbytes = pkt_size;
5402 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5403
5404 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005405 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5406 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005407
Michael Chan35e90102008-06-19 16:37:42 -07005408 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5409 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005410
5411 udelay(100);
5412
Michael Chanbf5295b2006-03-23 01:11:56 -08005413 REG_WR(bp, BNX2_HC_COMMAND,
5414 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5415
Michael Chanb6016b72005-05-26 13:03:09 -07005416 REG_RD(bp, BNX2_HC_COMMAND);
5417
5418 udelay(5);
5419
Benjamin Li3d16af82008-10-09 12:26:41 -07005420 skb_dma_unmap(&bp->pdev->dev, skb, DMA_TO_DEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005421 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005422
Michael Chan35e90102008-06-19 16:37:42 -07005423 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005424 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005425
Michael Chan35efa7c2007-12-20 19:56:37 -08005426 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005427 if (rx_idx != rx_start_idx + num_pkts) {
5428 goto loopback_test_done;
5429 }
5430
Michael Chanbb4f98a2008-06-19 16:38:19 -07005431 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005432 rx_skb = rx_buf->skb;
5433
5434 rx_hdr = (struct l2_fhdr *) rx_skb->data;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005435 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005436
5437 pci_dma_sync_single_for_cpu(bp->pdev,
5438 pci_unmap_addr(rx_buf, mapping),
5439 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5440
Michael Chanade2bfe2006-01-23 16:09:51 -08005441 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005442 (L2_FHDR_ERRORS_BAD_CRC |
5443 L2_FHDR_ERRORS_PHY_DECODE |
5444 L2_FHDR_ERRORS_ALIGNMENT |
5445 L2_FHDR_ERRORS_TOO_SHORT |
5446 L2_FHDR_ERRORS_GIANT_FRAME)) {
5447
5448 goto loopback_test_done;
5449 }
5450
5451 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5452 goto loopback_test_done;
5453 }
5454
5455 for (i = 14; i < pkt_size; i++) {
5456 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5457 goto loopback_test_done;
5458 }
5459 }
5460
5461 ret = 0;
5462
5463loopback_test_done:
5464 bp->loopback = 0;
5465 return ret;
5466}
5467
Michael Chanbc5a0692006-01-23 16:13:22 -08005468#define BNX2_MAC_LOOPBACK_FAILED 1
5469#define BNX2_PHY_LOOPBACK_FAILED 2
5470#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5471 BNX2_PHY_LOOPBACK_FAILED)
5472
5473static int
5474bnx2_test_loopback(struct bnx2 *bp)
5475{
5476 int rc = 0;
5477
5478 if (!netif_running(bp->dev))
5479 return BNX2_LOOPBACK_FAILED;
5480
5481 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5482 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005483 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005484 spin_unlock_bh(&bp->phy_lock);
5485 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5486 rc |= BNX2_MAC_LOOPBACK_FAILED;
5487 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5488 rc |= BNX2_PHY_LOOPBACK_FAILED;
5489 return rc;
5490}
5491
Michael Chanb6016b72005-05-26 13:03:09 -07005492#define NVRAM_SIZE 0x200
5493#define CRC32_RESIDUAL 0xdebb20e3
5494
5495static int
5496bnx2_test_nvram(struct bnx2 *bp)
5497{
Al Virob491edd2007-12-22 19:44:51 +00005498 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005499 u8 *data = (u8 *) buf;
5500 int rc = 0;
5501 u32 magic, csum;
5502
5503 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5504 goto test_nvram_done;
5505
5506 magic = be32_to_cpu(buf[0]);
5507 if (magic != 0x669955aa) {
5508 rc = -ENODEV;
5509 goto test_nvram_done;
5510 }
5511
5512 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5513 goto test_nvram_done;
5514
5515 csum = ether_crc_le(0x100, data);
5516 if (csum != CRC32_RESIDUAL) {
5517 rc = -ENODEV;
5518 goto test_nvram_done;
5519 }
5520
5521 csum = ether_crc_le(0x100, data + 0x100);
5522 if (csum != CRC32_RESIDUAL) {
5523 rc = -ENODEV;
5524 }
5525
5526test_nvram_done:
5527 return rc;
5528}
5529
5530static int
5531bnx2_test_link(struct bnx2 *bp)
5532{
5533 u32 bmsr;
5534
Michael Chan9f52b562008-10-09 12:21:46 -07005535 if (!netif_running(bp->dev))
5536 return -ENODEV;
5537
Michael Chan583c28e2008-01-21 19:51:35 -08005538 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005539 if (bp->link_up)
5540 return 0;
5541 return -ENODEV;
5542 }
Michael Chanc770a652005-08-25 15:38:39 -07005543 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005544 bnx2_enable_bmsr1(bp);
5545 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5546 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5547 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005548 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005549
Michael Chanb6016b72005-05-26 13:03:09 -07005550 if (bmsr & BMSR_LSTATUS) {
5551 return 0;
5552 }
5553 return -ENODEV;
5554}
5555
5556static int
5557bnx2_test_intr(struct bnx2 *bp)
5558{
5559 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005560 u16 status_idx;
5561
5562 if (!netif_running(bp->dev))
5563 return -ENODEV;
5564
5565 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5566
5567 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005568 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005569 REG_RD(bp, BNX2_HC_COMMAND);
5570
5571 for (i = 0; i < 10; i++) {
5572 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5573 status_idx) {
5574
5575 break;
5576 }
5577
5578 msleep_interruptible(10);
5579 }
5580 if (i < 10)
5581 return 0;
5582
5583 return -ENODEV;
5584}
5585
Michael Chan38ea3682008-02-23 19:48:57 -08005586/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005587static int
5588bnx2_5706_serdes_has_link(struct bnx2 *bp)
5589{
5590 u32 mode_ctl, an_dbg, exp;
5591
Michael Chan38ea3682008-02-23 19:48:57 -08005592 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5593 return 0;
5594
Michael Chanb2fadea2008-01-21 17:07:06 -08005595 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5596 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5597
5598 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5599 return 0;
5600
5601 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5602 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5603 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5604
Michael Chanf3014c02008-01-29 21:33:03 -08005605 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005606 return 0;
5607
5608 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5609 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5610 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5611
5612 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5613 return 0;
5614
5615 return 1;
5616}
5617
Michael Chanb6016b72005-05-26 13:03:09 -07005618static void
Michael Chan48b01e22006-11-19 14:08:00 -08005619bnx2_5706_serdes_timer(struct bnx2 *bp)
5620{
Michael Chanb2fadea2008-01-21 17:07:06 -08005621 int check_link = 1;
5622
Michael Chan48b01e22006-11-19 14:08:00 -08005623 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005624 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005625 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005626 check_link = 0;
5627 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005628 u32 bmcr;
5629
Benjamin Liac392ab2008-09-18 16:40:49 -07005630 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005631
Michael Chanca58c3a2007-05-03 13:22:52 -07005632 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005633
5634 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005635 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005636 bmcr &= ~BMCR_ANENABLE;
5637 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005638 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005639 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005640 }
5641 }
5642 }
5643 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005644 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005645 u32 phy2;
5646
5647 bnx2_write_phy(bp, 0x17, 0x0f01);
5648 bnx2_read_phy(bp, 0x15, &phy2);
5649 if (phy2 & 0x20) {
5650 u32 bmcr;
5651
Michael Chanca58c3a2007-05-03 13:22:52 -07005652 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005653 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005654 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005655
Michael Chan583c28e2008-01-21 19:51:35 -08005656 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005657 }
5658 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07005659 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005660
Michael Chana2724e22008-02-23 19:47:44 -08005661 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005662 u32 val;
5663
5664 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5665 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5666 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5667
Michael Chana2724e22008-02-23 19:47:44 -08005668 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5669 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5670 bnx2_5706s_force_link_dn(bp, 1);
5671 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5672 } else
5673 bnx2_set_link(bp);
5674 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5675 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08005676 }
Michael Chan48b01e22006-11-19 14:08:00 -08005677 spin_unlock(&bp->phy_lock);
5678}
5679
5680static void
Michael Chanf8dd0642006-11-19 14:08:29 -08005681bnx2_5708_serdes_timer(struct bnx2 *bp)
5682{
Michael Chan583c28e2008-01-21 19:51:35 -08005683 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07005684 return;
5685
Michael Chan583c28e2008-01-21 19:51:35 -08005686 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005687 bp->serdes_an_pending = 0;
5688 return;
5689 }
5690
5691 spin_lock(&bp->phy_lock);
5692 if (bp->serdes_an_pending)
5693 bp->serdes_an_pending--;
5694 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5695 u32 bmcr;
5696
Michael Chanca58c3a2007-05-03 13:22:52 -07005697 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08005698 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07005699 bnx2_enable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005700 bp->current_interval = SERDES_FORCED_TIMEOUT;
5701 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07005702 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005703 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07005704 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08005705 }
5706
5707 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07005708 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08005709
5710 spin_unlock(&bp->phy_lock);
5711}
5712
5713static void
Michael Chanb6016b72005-05-26 13:03:09 -07005714bnx2_timer(unsigned long data)
5715{
5716 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07005717
Michael Chancd339a02005-08-25 15:35:24 -07005718 if (!netif_running(bp->dev))
5719 return;
5720
Michael Chanb6016b72005-05-26 13:03:09 -07005721 if (atomic_read(&bp->intr_sem) != 0)
5722 goto bnx2_restart_timer;
5723
Michael Chandf149d72007-07-07 22:51:36 -07005724 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005725
Michael Chan2726d6e2008-01-29 21:35:05 -08005726 bp->stats_blk->stat_FwRxDrop =
5727 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07005728
Michael Chan02537b062007-06-04 21:24:07 -07005729 /* workaround occasional corrupted counters */
5730 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
5731 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
5732 BNX2_HC_COMMAND_STATS_NOW);
5733
Michael Chan583c28e2008-01-21 19:51:35 -08005734 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005735 if (CHIP_NUM(bp) == CHIP_NUM_5706)
5736 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07005737 else
Michael Chanf8dd0642006-11-19 14:08:29 -08005738 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005739 }
5740
5741bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07005742 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005743}
5744
Michael Chan8e6a72c2007-05-03 13:24:48 -07005745static int
5746bnx2_request_irq(struct bnx2 *bp)
5747{
Michael Chan6d866ff2007-12-20 19:56:09 -08005748 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08005749 struct bnx2_irq *irq;
5750 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005751
David S. Millerf86e82f2008-01-21 17:15:40 -08005752 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08005753 flags = 0;
5754 else
5755 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08005756
5757 for (i = 0; i < bp->irq_nvecs; i++) {
5758 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08005759 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07005760 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08005761 if (rc)
5762 break;
5763 irq->requested = 1;
5764 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005765 return rc;
5766}
5767
5768static void
5769bnx2_free_irq(struct bnx2 *bp)
5770{
Michael Chanb4b36042007-12-20 19:59:30 -08005771 struct bnx2_irq *irq;
5772 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005773
Michael Chanb4b36042007-12-20 19:59:30 -08005774 for (i = 0; i < bp->irq_nvecs; i++) {
5775 irq = &bp->irq_tbl[i];
5776 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07005777 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08005778 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08005779 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005780 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08005781 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08005782 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08005783 pci_disable_msix(bp->pdev);
5784
David S. Millerf86e82f2008-01-21 17:15:40 -08005785 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08005786}
5787
5788static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005789bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08005790{
Michael Chan57851d82007-12-20 20:01:44 -08005791 int i, rc;
5792 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
5793
Michael Chanb4b36042007-12-20 19:59:30 -08005794 bnx2_setup_msix_tbl(bp);
5795 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
5796 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
5797 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08005798
5799 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5800 msix_ent[i].entry = i;
5801 msix_ent[i].vector = 0;
Michael Chan35e90102008-06-19 16:37:42 -07005802
5803 strcpy(bp->irq_tbl[i].name, bp->dev->name);
Michael Chanf0ea2e62008-06-19 16:41:57 -07005804 bp->irq_tbl[i].handler = bnx2_msi_1shot;
Michael Chan57851d82007-12-20 20:01:44 -08005805 }
5806
5807 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
5808 if (rc != 0)
5809 return;
5810
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005811 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08005812 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan57851d82007-12-20 20:01:44 -08005813 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5814 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan6d866ff2007-12-20 19:56:09 -08005815}
5816
5817static void
5818bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
5819{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005820 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07005821 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005822
Michael Chan6d866ff2007-12-20 19:56:09 -08005823 bp->irq_tbl[0].handler = bnx2_interrupt;
5824 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08005825 bp->irq_nvecs = 1;
5826 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005827
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005828 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi && cpus > 1)
5829 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08005830
David S. Millerf86e82f2008-01-21 17:15:40 -08005831 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
5832 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08005833 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005834 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005835 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005836 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005837 bp->irq_tbl[0].handler = bnx2_msi_1shot;
5838 } else
5839 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08005840
5841 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005842 }
5843 }
Benjamin Li706bf242008-07-18 17:55:11 -07005844
5845 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
5846 bp->dev->real_num_tx_queues = bp->num_tx_rings;
5847
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005848 bp->num_rx_rings = bp->irq_nvecs;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005849}
5850
Michael Chanb6016b72005-05-26 13:03:09 -07005851/* Called with rtnl_lock */
5852static int
5853bnx2_open(struct net_device *dev)
5854{
Michael Chan972ec0d2006-01-23 16:12:43 -08005855 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005856 int rc;
5857
Michael Chan1b2f9222007-05-03 13:20:19 -07005858 netif_carrier_off(dev);
5859
Pavel Machek829ca9a2005-09-03 15:56:56 -07005860 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07005861 bnx2_disable_int(bp);
5862
Michael Chan6d866ff2007-12-20 19:56:09 -08005863 bnx2_setup_int_mode(bp, disable_msi);
Michael Chan35efa7c2007-12-20 19:56:37 -08005864 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07005865 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07005866 if (rc)
5867 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07005868
Michael Chan8e6a72c2007-05-03 13:24:48 -07005869 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07005870 if (rc)
5871 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07005872
Michael Chan9a120bc2008-05-16 22:17:45 -07005873 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07005874 if (rc)
5875 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005876
Michael Chancd339a02005-08-25 15:35:24 -07005877 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005878
5879 atomic_set(&bp->intr_sem, 0);
5880
5881 bnx2_enable_int(bp);
5882
David S. Millerf86e82f2008-01-21 17:15:40 -08005883 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07005884 /* Test MSI to make sure it is working
5885 * If MSI test fails, go back to INTx mode
5886 */
5887 if (bnx2_test_intr(bp) != 0) {
5888 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5889 " using MSI, switching to INTx mode. Please"
5890 " report this failure to the PCI maintainer"
5891 " and include system chipset information.\n",
5892 bp->dev->name);
5893
5894 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005895 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005896
Michael Chan6d866ff2007-12-20 19:56:09 -08005897 bnx2_setup_int_mode(bp, 1);
5898
Michael Chan9a120bc2008-05-16 22:17:45 -07005899 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005900
Michael Chan8e6a72c2007-05-03 13:24:48 -07005901 if (!rc)
5902 rc = bnx2_request_irq(bp);
5903
Michael Chanb6016b72005-05-26 13:03:09 -07005904 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07005905 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07005906 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07005907 }
5908 bnx2_enable_int(bp);
5909 }
5910 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005911 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb6016b72005-05-26 13:03:09 -07005912 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
David S. Millerf86e82f2008-01-21 17:15:40 -08005913 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chan57851d82007-12-20 20:01:44 -08005914 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
Michael Chanb6016b72005-05-26 13:03:09 -07005915
Benjamin Li706bf242008-07-18 17:55:11 -07005916 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005917
5918 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07005919
5920open_err:
5921 bnx2_napi_disable(bp);
5922 bnx2_free_skbs(bp);
5923 bnx2_free_irq(bp);
5924 bnx2_free_mem(bp);
5925 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005926}
5927
5928static void
David Howellsc4028952006-11-22 14:57:56 +00005929bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07005930{
David Howellsc4028952006-11-22 14:57:56 +00005931 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07005932
Michael Chanafdc08b2005-08-25 15:34:29 -07005933 if (!netif_running(bp->dev))
5934 return;
5935
Michael Chanb6016b72005-05-26 13:03:09 -07005936 bnx2_netif_stop(bp);
5937
Michael Chan9a120bc2008-05-16 22:17:45 -07005938 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005939
5940 atomic_set(&bp->intr_sem, 1);
5941 bnx2_netif_start(bp);
5942}
5943
5944static void
5945bnx2_tx_timeout(struct net_device *dev)
5946{
Michael Chan972ec0d2006-01-23 16:12:43 -08005947 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005948
5949 /* This allows the netif to be shutdown gracefully before resetting */
5950 schedule_work(&bp->reset_task);
5951}
5952
5953#ifdef BCM_VLAN
5954/* Called with rtnl_lock */
5955static void
5956bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5957{
Michael Chan972ec0d2006-01-23 16:12:43 -08005958 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005959
5960 bnx2_netif_stop(bp);
5961
5962 bp->vlgrp = vlgrp;
5963 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07005964 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
5965 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005966
5967 bnx2_netif_start(bp);
5968}
Michael Chanb6016b72005-05-26 13:03:09 -07005969#endif
5970
Herbert Xu932ff272006-06-09 12:20:56 -07005971/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07005972 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
5973 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07005974 */
5975static int
5976bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
5977{
Michael Chan972ec0d2006-01-23 16:12:43 -08005978 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005979 dma_addr_t mapping;
5980 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07005981 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07005982 u32 len, vlan_tag_flags, last_frag, mss;
5983 u16 prod, ring_prod;
5984 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07005985 struct bnx2_napi *bnapi;
5986 struct bnx2_tx_ring_info *txr;
5987 struct netdev_queue *txq;
Benjamin Li3d16af82008-10-09 12:26:41 -07005988 struct skb_shared_info *sp;
Benjamin Li706bf242008-07-18 17:55:11 -07005989
5990 /* Determine which tx ring we will be placed on */
5991 i = skb_get_queue_mapping(skb);
5992 bnapi = &bp->bnx2_napi[i];
5993 txr = &bnapi->tx_ring;
5994 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07005995
Michael Chan35e90102008-06-19 16:37:42 -07005996 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08005997 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07005998 netif_tx_stop_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07005999 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
6000 dev->name);
6001
6002 return NETDEV_TX_BUSY;
6003 }
6004 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006005 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006006 ring_prod = TX_RING_IDX(prod);
6007
6008 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006009 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006010 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6011 }
6012
Michael Chan729b85c2008-08-14 15:29:39 -07006013#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08006014 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006015 vlan_tag_flags |=
6016 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6017 }
Michael Chan729b85c2008-08-14 15:29:39 -07006018#endif
Michael Chanfde82052007-05-03 17:23:35 -07006019 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006020 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006021 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006022
Michael Chanb6016b72005-05-26 13:03:09 -07006023 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6024
Michael Chan4666f872007-05-03 13:22:28 -07006025 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006026
Michael Chan4666f872007-05-03 13:22:28 -07006027 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6028 u32 tcp_off = skb_transport_offset(skb) -
6029 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006030
Michael Chan4666f872007-05-03 13:22:28 -07006031 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6032 TX_BD_FLAGS_SW_FLAGS;
6033 if (likely(tcp_off == 0))
6034 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6035 else {
6036 tcp_off >>= 3;
6037 vlan_tag_flags |= ((tcp_off & 0x3) <<
6038 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6039 ((tcp_off & 0x10) <<
6040 TX_BD_FLAGS_TCP6_OFF4_SHL);
6041 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6042 }
6043 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006044 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006045 if (tcp_opt_len || (iph->ihl > 5)) {
6046 vlan_tag_flags |= ((iph->ihl - 5) +
6047 (tcp_opt_len >> 2)) << 8;
6048 }
Michael Chanb6016b72005-05-26 13:03:09 -07006049 }
Michael Chan4666f872007-05-03 13:22:28 -07006050 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006051 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006052
Benjamin Li3d16af82008-10-09 12:26:41 -07006053 if (skb_dma_map(&bp->pdev->dev, skb, DMA_TO_DEVICE)) {
6054 dev_kfree_skb(skb);
6055 return NETDEV_TX_OK;
6056 }
6057
6058 sp = skb_shinfo(skb);
6059 mapping = sp->dma_maps[0];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006060
Michael Chan35e90102008-06-19 16:37:42 -07006061 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006062 tx_buf->skb = skb;
Michael Chanb6016b72005-05-26 13:03:09 -07006063
Michael Chan35e90102008-06-19 16:37:42 -07006064 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006065
6066 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6067 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6068 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6069 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6070
6071 last_frag = skb_shinfo(skb)->nr_frags;
6072
6073 for (i = 0; i < last_frag; i++) {
6074 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6075
6076 prod = NEXT_TX_BD(prod);
6077 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006078 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006079
6080 len = frag->size;
Benjamin Li3d16af82008-10-09 12:26:41 -07006081 mapping = sp->dma_maps[i + 1];
Michael Chanb6016b72005-05-26 13:03:09 -07006082
6083 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6084 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6085 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6086 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6087
6088 }
6089 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6090
6091 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006092 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006093
Michael Chan35e90102008-06-19 16:37:42 -07006094 REG_WR16(bp, txr->tx_bidx_addr, prod);
6095 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006096
6097 mmiowb();
6098
Michael Chan35e90102008-06-19 16:37:42 -07006099 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006100 dev->trans_start = jiffies;
6101
Michael Chan35e90102008-06-19 16:37:42 -07006102 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006103 netif_tx_stop_queue(txq);
Michael Chan35e90102008-06-19 16:37:42 -07006104 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006105 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006106 }
6107
6108 return NETDEV_TX_OK;
6109}
6110
6111/* Called with rtnl_lock */
6112static int
6113bnx2_close(struct net_device *dev)
6114{
Michael Chan972ec0d2006-01-23 16:12:43 -08006115 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006116
David S. Miller4bb073c2008-06-12 02:22:02 -07006117 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006118
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006119 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006120 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006121 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006122 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006123 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006124 bnx2_free_skbs(bp);
6125 bnx2_free_mem(bp);
6126 bp->link_up = 0;
6127 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006128 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006129 return 0;
6130}
6131
6132#define GET_NET_STATS64(ctr) \
6133 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6134 (unsigned long) (ctr##_lo)
6135
6136#define GET_NET_STATS32(ctr) \
6137 (ctr##_lo)
6138
6139#if (BITS_PER_LONG == 64)
6140#define GET_NET_STATS GET_NET_STATS64
6141#else
6142#define GET_NET_STATS GET_NET_STATS32
6143#endif
6144
6145static struct net_device_stats *
6146bnx2_get_stats(struct net_device *dev)
6147{
Michael Chan972ec0d2006-01-23 16:12:43 -08006148 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006149 struct statistics_block *stats_blk = bp->stats_blk;
6150 struct net_device_stats *net_stats = &bp->net_stats;
6151
6152 if (bp->stats_blk == NULL) {
6153 return net_stats;
6154 }
6155 net_stats->rx_packets =
6156 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
6157 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
6158 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
6159
6160 net_stats->tx_packets =
6161 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
6162 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
6163 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
6164
6165 net_stats->rx_bytes =
6166 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
6167
6168 net_stats->tx_bytes =
6169 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
6170
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006171 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07006172 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
6173
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006174 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07006175 (unsigned long) stats_blk->stat_EtherStatsCollisions;
6176
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006177 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006178 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
6179 stats_blk->stat_EtherStatsOverrsizePkts);
6180
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006181 net_stats->rx_over_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006182 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
6183
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006184 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006185 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
6186
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006187 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006188 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
6189
6190 net_stats->rx_errors = net_stats->rx_length_errors +
6191 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6192 net_stats->rx_crc_errors;
6193
6194 net_stats->tx_aborted_errors =
6195 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
6196 stats_blk->stat_Dot3StatsLateCollisions);
6197
Michael Chan5b0c76a2005-11-04 08:45:49 -08006198 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6199 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006200 net_stats->tx_carrier_errors = 0;
6201 else {
6202 net_stats->tx_carrier_errors =
6203 (unsigned long)
6204 stats_blk->stat_Dot3StatsCarrierSenseErrors;
6205 }
6206
6207 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006208 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07006209 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
6210 +
6211 net_stats->tx_aborted_errors +
6212 net_stats->tx_carrier_errors;
6213
Michael Chancea94db2006-06-12 22:16:13 -07006214 net_stats->rx_missed_errors =
6215 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
6216 stats_blk->stat_FwRxDrop);
6217
Michael Chanb6016b72005-05-26 13:03:09 -07006218 return net_stats;
6219}
6220
6221/* All ethtool functions called with rtnl_lock */
6222
6223static int
6224bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6225{
Michael Chan972ec0d2006-01-23 16:12:43 -08006226 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006227 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006228
6229 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006230 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006231 support_serdes = 1;
6232 support_copper = 1;
6233 } else if (bp->phy_port == PORT_FIBRE)
6234 support_serdes = 1;
6235 else
6236 support_copper = 1;
6237
6238 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006239 cmd->supported |= SUPPORTED_1000baseT_Full |
6240 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006241 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006242 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006243
Michael Chanb6016b72005-05-26 13:03:09 -07006244 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006245 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006246 cmd->supported |= SUPPORTED_10baseT_Half |
6247 SUPPORTED_10baseT_Full |
6248 SUPPORTED_100baseT_Half |
6249 SUPPORTED_100baseT_Full |
6250 SUPPORTED_1000baseT_Full |
6251 SUPPORTED_TP;
6252
Michael Chanb6016b72005-05-26 13:03:09 -07006253 }
6254
Michael Chan7b6b8342007-07-07 22:50:15 -07006255 spin_lock_bh(&bp->phy_lock);
6256 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006257 cmd->advertising = bp->advertising;
6258
6259 if (bp->autoneg & AUTONEG_SPEED) {
6260 cmd->autoneg = AUTONEG_ENABLE;
6261 }
6262 else {
6263 cmd->autoneg = AUTONEG_DISABLE;
6264 }
6265
6266 if (netif_carrier_ok(dev)) {
6267 cmd->speed = bp->line_speed;
6268 cmd->duplex = bp->duplex;
6269 }
6270 else {
6271 cmd->speed = -1;
6272 cmd->duplex = -1;
6273 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006274 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006275
6276 cmd->transceiver = XCVR_INTERNAL;
6277 cmd->phy_address = bp->phy_addr;
6278
6279 return 0;
6280}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006281
Michael Chanb6016b72005-05-26 13:03:09 -07006282static int
6283bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6284{
Michael Chan972ec0d2006-01-23 16:12:43 -08006285 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006286 u8 autoneg = bp->autoneg;
6287 u8 req_duplex = bp->req_duplex;
6288 u16 req_line_speed = bp->req_line_speed;
6289 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006290 int err = -EINVAL;
6291
6292 spin_lock_bh(&bp->phy_lock);
6293
6294 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6295 goto err_out_unlock;
6296
Michael Chan583c28e2008-01-21 19:51:35 -08006297 if (cmd->port != bp->phy_port &&
6298 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006299 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006300
Michael Chand6b14482008-07-14 22:37:21 -07006301 /* If device is down, we can store the settings only if the user
6302 * is setting the currently active port.
6303 */
6304 if (!netif_running(dev) && cmd->port != bp->phy_port)
6305 goto err_out_unlock;
6306
Michael Chanb6016b72005-05-26 13:03:09 -07006307 if (cmd->autoneg == AUTONEG_ENABLE) {
6308 autoneg |= AUTONEG_SPEED;
6309
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006310 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006311
6312 /* allow advertising 1 speed */
6313 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6314 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6315 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6316 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6317
Michael Chan7b6b8342007-07-07 22:50:15 -07006318 if (cmd->port == PORT_FIBRE)
6319 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006320
6321 advertising = cmd->advertising;
6322
Michael Chan27a005b2007-05-03 13:23:41 -07006323 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan583c28e2008-01-21 19:51:35 -08006324 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
Michael Chan7b6b8342007-07-07 22:50:15 -07006325 (cmd->port == PORT_TP))
6326 goto err_out_unlock;
6327 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07006328 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006329 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6330 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006331 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006332 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07006333 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07006334 else
Michael Chanb6016b72005-05-26 13:03:09 -07006335 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006336 }
6337 advertising |= ADVERTISED_Autoneg;
6338 }
6339 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006340 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006341 if ((cmd->speed != SPEED_1000 &&
6342 cmd->speed != SPEED_2500) ||
6343 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006344 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006345
6346 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006347 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006348 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006349 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006350 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6351 goto err_out_unlock;
6352
Michael Chanb6016b72005-05-26 13:03:09 -07006353 autoneg &= ~AUTONEG_SPEED;
6354 req_line_speed = cmd->speed;
6355 req_duplex = cmd->duplex;
6356 advertising = 0;
6357 }
6358
6359 bp->autoneg = autoneg;
6360 bp->advertising = advertising;
6361 bp->req_line_speed = req_line_speed;
6362 bp->req_duplex = req_duplex;
6363
Michael Chand6b14482008-07-14 22:37:21 -07006364 err = 0;
6365 /* If device is down, the new settings will be picked up when it is
6366 * brought up.
6367 */
6368 if (netif_running(dev))
6369 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006370
Michael Chan7b6b8342007-07-07 22:50:15 -07006371err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006372 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006373
Michael Chan7b6b8342007-07-07 22:50:15 -07006374 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006375}
6376
6377static void
6378bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6379{
Michael Chan972ec0d2006-01-23 16:12:43 -08006380 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006381
6382 strcpy(info->driver, DRV_MODULE_NAME);
6383 strcpy(info->version, DRV_MODULE_VERSION);
6384 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006385 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006386}
6387
Michael Chan244ac4f2006-03-20 17:48:46 -08006388#define BNX2_REGDUMP_LEN (32 * 1024)
6389
6390static int
6391bnx2_get_regs_len(struct net_device *dev)
6392{
6393 return BNX2_REGDUMP_LEN;
6394}
6395
6396static void
6397bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6398{
6399 u32 *p = _p, i, offset;
6400 u8 *orig_p = _p;
6401 struct bnx2 *bp = netdev_priv(dev);
6402 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6403 0x0800, 0x0880, 0x0c00, 0x0c10,
6404 0x0c30, 0x0d08, 0x1000, 0x101c,
6405 0x1040, 0x1048, 0x1080, 0x10a4,
6406 0x1400, 0x1490, 0x1498, 0x14f0,
6407 0x1500, 0x155c, 0x1580, 0x15dc,
6408 0x1600, 0x1658, 0x1680, 0x16d8,
6409 0x1800, 0x1820, 0x1840, 0x1854,
6410 0x1880, 0x1894, 0x1900, 0x1984,
6411 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6412 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6413 0x2000, 0x2030, 0x23c0, 0x2400,
6414 0x2800, 0x2820, 0x2830, 0x2850,
6415 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6416 0x3c00, 0x3c94, 0x4000, 0x4010,
6417 0x4080, 0x4090, 0x43c0, 0x4458,
6418 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6419 0x4fc0, 0x5010, 0x53c0, 0x5444,
6420 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6421 0x5fc0, 0x6000, 0x6400, 0x6428,
6422 0x6800, 0x6848, 0x684c, 0x6860,
6423 0x6888, 0x6910, 0x8000 };
6424
6425 regs->version = 0;
6426
6427 memset(p, 0, BNX2_REGDUMP_LEN);
6428
6429 if (!netif_running(bp->dev))
6430 return;
6431
6432 i = 0;
6433 offset = reg_boundaries[0];
6434 p += offset;
6435 while (offset < BNX2_REGDUMP_LEN) {
6436 *p++ = REG_RD(bp, offset);
6437 offset += 4;
6438 if (offset == reg_boundaries[i + 1]) {
6439 offset = reg_boundaries[i + 2];
6440 p = (u32 *) (orig_p + offset);
6441 i += 2;
6442 }
6443 }
6444}
6445
Michael Chanb6016b72005-05-26 13:03:09 -07006446static void
6447bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6448{
Michael Chan972ec0d2006-01-23 16:12:43 -08006449 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006450
David S. Millerf86e82f2008-01-21 17:15:40 -08006451 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006452 wol->supported = 0;
6453 wol->wolopts = 0;
6454 }
6455 else {
6456 wol->supported = WAKE_MAGIC;
6457 if (bp->wol)
6458 wol->wolopts = WAKE_MAGIC;
6459 else
6460 wol->wolopts = 0;
6461 }
6462 memset(&wol->sopass, 0, sizeof(wol->sopass));
6463}
6464
6465static int
6466bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6467{
Michael Chan972ec0d2006-01-23 16:12:43 -08006468 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006469
6470 if (wol->wolopts & ~WAKE_MAGIC)
6471 return -EINVAL;
6472
6473 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006474 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006475 return -EINVAL;
6476
6477 bp->wol = 1;
6478 }
6479 else {
6480 bp->wol = 0;
6481 }
6482 return 0;
6483}
6484
6485static int
6486bnx2_nway_reset(struct net_device *dev)
6487{
Michael Chan972ec0d2006-01-23 16:12:43 -08006488 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006489 u32 bmcr;
6490
Michael Chan9f52b562008-10-09 12:21:46 -07006491 if (!netif_running(dev))
6492 return -EAGAIN;
6493
Michael Chanb6016b72005-05-26 13:03:09 -07006494 if (!(bp->autoneg & AUTONEG_SPEED)) {
6495 return -EINVAL;
6496 }
6497
Michael Chanc770a652005-08-25 15:38:39 -07006498 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006499
Michael Chan583c28e2008-01-21 19:51:35 -08006500 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006501 int rc;
6502
6503 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6504 spin_unlock_bh(&bp->phy_lock);
6505 return rc;
6506 }
6507
Michael Chanb6016b72005-05-26 13:03:09 -07006508 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006509 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006510 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006511 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006512
6513 msleep(20);
6514
Michael Chanc770a652005-08-25 15:38:39 -07006515 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006516
6517 bp->current_interval = SERDES_AN_TIMEOUT;
6518 bp->serdes_an_pending = 1;
6519 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006520 }
6521
Michael Chanca58c3a2007-05-03 13:22:52 -07006522 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006523 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006524 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006525
Michael Chanc770a652005-08-25 15:38:39 -07006526 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006527
6528 return 0;
6529}
6530
6531static int
6532bnx2_get_eeprom_len(struct net_device *dev)
6533{
Michael Chan972ec0d2006-01-23 16:12:43 -08006534 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006535
Michael Chan1122db72006-01-23 16:11:42 -08006536 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006537 return 0;
6538
Michael Chan1122db72006-01-23 16:11:42 -08006539 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006540}
6541
6542static int
6543bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6544 u8 *eebuf)
6545{
Michael Chan972ec0d2006-01-23 16:12:43 -08006546 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006547 int rc;
6548
Michael Chan9f52b562008-10-09 12:21:46 -07006549 if (!netif_running(dev))
6550 return -EAGAIN;
6551
John W. Linville1064e942005-11-10 12:58:24 -08006552 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006553
6554 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6555
6556 return rc;
6557}
6558
6559static int
6560bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6561 u8 *eebuf)
6562{
Michael Chan972ec0d2006-01-23 16:12:43 -08006563 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006564 int rc;
6565
Michael Chan9f52b562008-10-09 12:21:46 -07006566 if (!netif_running(dev))
6567 return -EAGAIN;
6568
John W. Linville1064e942005-11-10 12:58:24 -08006569 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006570
6571 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6572
6573 return rc;
6574}
6575
6576static int
6577bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6578{
Michael Chan972ec0d2006-01-23 16:12:43 -08006579 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006580
6581 memset(coal, 0, sizeof(struct ethtool_coalesce));
6582
6583 coal->rx_coalesce_usecs = bp->rx_ticks;
6584 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6585 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6586 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6587
6588 coal->tx_coalesce_usecs = bp->tx_ticks;
6589 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6590 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6591 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6592
6593 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6594
6595 return 0;
6596}
6597
6598static int
6599bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6600{
Michael Chan972ec0d2006-01-23 16:12:43 -08006601 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006602
6603 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6604 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6605
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006606 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07006607 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6608
6609 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6610 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6611
6612 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6613 if (bp->rx_quick_cons_trip_int > 0xff)
6614 bp->rx_quick_cons_trip_int = 0xff;
6615
6616 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6617 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6618
6619 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6620 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6621
6622 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6623 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6624
6625 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6626 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6627 0xff;
6628
6629 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan02537b062007-06-04 21:24:07 -07006630 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
6631 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6632 bp->stats_ticks = USEC_PER_SEC;
6633 }
Michael Chan7ea69202007-07-16 18:27:10 -07006634 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6635 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6636 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006637
6638 if (netif_running(bp->dev)) {
6639 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07006640 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006641 bnx2_netif_start(bp);
6642 }
6643
6644 return 0;
6645}
6646
6647static void
6648bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6649{
Michael Chan972ec0d2006-01-23 16:12:43 -08006650 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006651
Michael Chan13daffa2006-03-20 17:49:20 -08006652 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006653 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006654 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006655
6656 ering->rx_pending = bp->rx_ring_size;
6657 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006658 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006659
6660 ering->tx_max_pending = MAX_TX_DESC_CNT;
6661 ering->tx_pending = bp->tx_ring_size;
6662}
6663
6664static int
Michael Chan5d5d0012007-12-12 11:17:43 -08006665bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07006666{
Michael Chan13daffa2006-03-20 17:49:20 -08006667 if (netif_running(bp->dev)) {
6668 bnx2_netif_stop(bp);
6669 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6670 bnx2_free_skbs(bp);
6671 bnx2_free_mem(bp);
6672 }
6673
Michael Chan5d5d0012007-12-12 11:17:43 -08006674 bnx2_set_rx_ring_size(bp, rx);
6675 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07006676
6677 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08006678 int rc;
6679
6680 rc = bnx2_alloc_mem(bp);
6681 if (rc)
6682 return rc;
Michael Chan9a120bc2008-05-16 22:17:45 -07006683 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006684 bnx2_netif_start(bp);
6685 }
Michael Chanb6016b72005-05-26 13:03:09 -07006686 return 0;
6687}
6688
Michael Chan5d5d0012007-12-12 11:17:43 -08006689static int
6690bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6691{
6692 struct bnx2 *bp = netdev_priv(dev);
6693 int rc;
6694
6695 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
6696 (ering->tx_pending > MAX_TX_DESC_CNT) ||
6697 (ering->tx_pending <= MAX_SKB_FRAGS)) {
6698
6699 return -EINVAL;
6700 }
6701 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
6702 return rc;
6703}
6704
Michael Chanb6016b72005-05-26 13:03:09 -07006705static void
6706bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6707{
Michael Chan972ec0d2006-01-23 16:12:43 -08006708 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006709
6710 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
6711 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
6712 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
6713}
6714
6715static int
6716bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6717{
Michael Chan972ec0d2006-01-23 16:12:43 -08006718 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006719
6720 bp->req_flow_ctrl = 0;
6721 if (epause->rx_pause)
6722 bp->req_flow_ctrl |= FLOW_CTRL_RX;
6723 if (epause->tx_pause)
6724 bp->req_flow_ctrl |= FLOW_CTRL_TX;
6725
6726 if (epause->autoneg) {
6727 bp->autoneg |= AUTONEG_FLOW_CTRL;
6728 }
6729 else {
6730 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
6731 }
6732
Michael Chan9f52b562008-10-09 12:21:46 -07006733 if (netif_running(dev)) {
6734 spin_lock_bh(&bp->phy_lock);
6735 bnx2_setup_phy(bp, bp->phy_port);
6736 spin_unlock_bh(&bp->phy_lock);
6737 }
Michael Chanb6016b72005-05-26 13:03:09 -07006738
6739 return 0;
6740}
6741
6742static u32
6743bnx2_get_rx_csum(struct net_device *dev)
6744{
Michael Chan972ec0d2006-01-23 16:12:43 -08006745 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006746
6747 return bp->rx_csum;
6748}
6749
6750static int
6751bnx2_set_rx_csum(struct net_device *dev, u32 data)
6752{
Michael Chan972ec0d2006-01-23 16:12:43 -08006753 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006754
6755 bp->rx_csum = data;
6756 return 0;
6757}
6758
Michael Chanb11d6212006-06-29 12:31:21 -07006759static int
6760bnx2_set_tso(struct net_device *dev, u32 data)
6761{
Michael Chan4666f872007-05-03 13:22:28 -07006762 struct bnx2 *bp = netdev_priv(dev);
6763
6764 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07006765 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07006766 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6767 dev->features |= NETIF_F_TSO6;
6768 } else
6769 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
6770 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07006771 return 0;
6772}
6773
Michael Chancea94db2006-06-12 22:16:13 -07006774#define BNX2_NUM_STATS 46
Michael Chanb6016b72005-05-26 13:03:09 -07006775
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006776static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006777 char string[ETH_GSTRING_LEN];
6778} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
6779 { "rx_bytes" },
6780 { "rx_error_bytes" },
6781 { "tx_bytes" },
6782 { "tx_error_bytes" },
6783 { "rx_ucast_packets" },
6784 { "rx_mcast_packets" },
6785 { "rx_bcast_packets" },
6786 { "tx_ucast_packets" },
6787 { "tx_mcast_packets" },
6788 { "tx_bcast_packets" },
6789 { "tx_mac_errors" },
6790 { "tx_carrier_errors" },
6791 { "rx_crc_errors" },
6792 { "rx_align_errors" },
6793 { "tx_single_collisions" },
6794 { "tx_multi_collisions" },
6795 { "tx_deferred" },
6796 { "tx_excess_collisions" },
6797 { "tx_late_collisions" },
6798 { "tx_total_collisions" },
6799 { "rx_fragments" },
6800 { "rx_jabbers" },
6801 { "rx_undersize_packets" },
6802 { "rx_oversize_packets" },
6803 { "rx_64_byte_packets" },
6804 { "rx_65_to_127_byte_packets" },
6805 { "rx_128_to_255_byte_packets" },
6806 { "rx_256_to_511_byte_packets" },
6807 { "rx_512_to_1023_byte_packets" },
6808 { "rx_1024_to_1522_byte_packets" },
6809 { "rx_1523_to_9022_byte_packets" },
6810 { "tx_64_byte_packets" },
6811 { "tx_65_to_127_byte_packets" },
6812 { "tx_128_to_255_byte_packets" },
6813 { "tx_256_to_511_byte_packets" },
6814 { "tx_512_to_1023_byte_packets" },
6815 { "tx_1024_to_1522_byte_packets" },
6816 { "tx_1523_to_9022_byte_packets" },
6817 { "rx_xon_frames" },
6818 { "rx_xoff_frames" },
6819 { "tx_xon_frames" },
6820 { "tx_xoff_frames" },
6821 { "rx_mac_ctrl_frames" },
6822 { "rx_filtered_packets" },
6823 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07006824 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07006825};
6826
6827#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
6828
Arjan van de Venf71e1302006-03-03 21:33:57 -05006829static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006830 STATS_OFFSET32(stat_IfHCInOctets_hi),
6831 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
6832 STATS_OFFSET32(stat_IfHCOutOctets_hi),
6833 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
6834 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
6835 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
6836 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
6837 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
6838 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
6839 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
6840 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006841 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
6842 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
6843 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
6844 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
6845 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
6846 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
6847 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
6848 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
6849 STATS_OFFSET32(stat_EtherStatsCollisions),
6850 STATS_OFFSET32(stat_EtherStatsFragments),
6851 STATS_OFFSET32(stat_EtherStatsJabbers),
6852 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
6853 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
6854 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
6855 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
6856 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
6857 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
6858 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
6859 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
6860 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
6861 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
6862 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
6863 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
6864 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
6865 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
6866 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
6867 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
6868 STATS_OFFSET32(stat_XonPauseFramesReceived),
6869 STATS_OFFSET32(stat_XoffPauseFramesReceived),
6870 STATS_OFFSET32(stat_OutXonSent),
6871 STATS_OFFSET32(stat_OutXoffSent),
6872 STATS_OFFSET32(stat_MacControlFramesReceived),
6873 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
6874 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07006875 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07006876};
6877
6878/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
6879 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006880 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006881static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006882 8,0,8,8,8,8,8,8,8,8,
6883 4,0,4,4,4,4,4,4,4,4,
6884 4,4,4,4,4,4,4,4,4,4,
6885 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006886 4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07006887};
6888
Michael Chan5b0c76a2005-11-04 08:45:49 -08006889static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
6890 8,0,8,8,8,8,8,8,8,8,
6891 4,4,4,4,4,4,4,4,4,4,
6892 4,4,4,4,4,4,4,4,4,4,
6893 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006894 4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08006895};
6896
Michael Chanb6016b72005-05-26 13:03:09 -07006897#define BNX2_NUM_TESTS 6
6898
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006899static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006900 char string[ETH_GSTRING_LEN];
6901} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
6902 { "register_test (offline)" },
6903 { "memory_test (offline)" },
6904 { "loopback_test (offline)" },
6905 { "nvram_test (online)" },
6906 { "interrupt_test (online)" },
6907 { "link_test (online)" },
6908};
6909
6910static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006911bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07006912{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006913 switch (sset) {
6914 case ETH_SS_TEST:
6915 return BNX2_NUM_TESTS;
6916 case ETH_SS_STATS:
6917 return BNX2_NUM_STATS;
6918 default:
6919 return -EOPNOTSUPP;
6920 }
Michael Chanb6016b72005-05-26 13:03:09 -07006921}
6922
6923static void
6924bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6925{
Michael Chan972ec0d2006-01-23 16:12:43 -08006926 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006927
Michael Chan9f52b562008-10-09 12:21:46 -07006928 bnx2_set_power_state(bp, PCI_D0);
6929
Michael Chanb6016b72005-05-26 13:03:09 -07006930 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6931 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08006932 int i;
6933
Michael Chanb6016b72005-05-26 13:03:09 -07006934 bnx2_netif_stop(bp);
6935 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6936 bnx2_free_skbs(bp);
6937
6938 if (bnx2_test_registers(bp) != 0) {
6939 buf[0] = 1;
6940 etest->flags |= ETH_TEST_FL_FAILED;
6941 }
6942 if (bnx2_test_memory(bp) != 0) {
6943 buf[1] = 1;
6944 etest->flags |= ETH_TEST_FL_FAILED;
6945 }
Michael Chanbc5a0692006-01-23 16:13:22 -08006946 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07006947 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07006948
Michael Chan9f52b562008-10-09 12:21:46 -07006949 if (!netif_running(bp->dev))
6950 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006951 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07006952 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006953 bnx2_netif_start(bp);
6954 }
6955
6956 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08006957 for (i = 0; i < 7; i++) {
6958 if (bp->link_up)
6959 break;
6960 msleep_interruptible(1000);
6961 }
Michael Chanb6016b72005-05-26 13:03:09 -07006962 }
6963
6964 if (bnx2_test_nvram(bp) != 0) {
6965 buf[3] = 1;
6966 etest->flags |= ETH_TEST_FL_FAILED;
6967 }
6968 if (bnx2_test_intr(bp) != 0) {
6969 buf[4] = 1;
6970 etest->flags |= ETH_TEST_FL_FAILED;
6971 }
6972
6973 if (bnx2_test_link(bp) != 0) {
6974 buf[5] = 1;
6975 etest->flags |= ETH_TEST_FL_FAILED;
6976
6977 }
Michael Chan9f52b562008-10-09 12:21:46 -07006978 if (!netif_running(bp->dev))
6979 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006980}
6981
6982static void
6983bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
6984{
6985 switch (stringset) {
6986 case ETH_SS_STATS:
6987 memcpy(buf, bnx2_stats_str_arr,
6988 sizeof(bnx2_stats_str_arr));
6989 break;
6990 case ETH_SS_TEST:
6991 memcpy(buf, bnx2_tests_str_arr,
6992 sizeof(bnx2_tests_str_arr));
6993 break;
6994 }
6995}
6996
Michael Chanb6016b72005-05-26 13:03:09 -07006997static void
6998bnx2_get_ethtool_stats(struct net_device *dev,
6999 struct ethtool_stats *stats, u64 *buf)
7000{
Michael Chan972ec0d2006-01-23 16:12:43 -08007001 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007002 int i;
7003 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007004 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007005
7006 if (hw_stats == NULL) {
7007 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7008 return;
7009 }
7010
Michael Chan5b0c76a2005-11-04 08:45:49 -08007011 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7012 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7013 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7014 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007015 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007016 else
7017 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007018
7019 for (i = 0; i < BNX2_NUM_STATS; i++) {
7020 if (stats_len_arr[i] == 0) {
7021 /* skip this counter */
7022 buf[i] = 0;
7023 continue;
7024 }
7025 if (stats_len_arr[i] == 4) {
7026 /* 4-byte counter */
7027 buf[i] = (u64)
7028 *(hw_stats + bnx2_stats_offset_arr[i]);
7029 continue;
7030 }
7031 /* 8-byte counter */
7032 buf[i] = (((u64) *(hw_stats +
7033 bnx2_stats_offset_arr[i])) << 32) +
7034 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
7035 }
7036}
7037
7038static int
7039bnx2_phys_id(struct net_device *dev, u32 data)
7040{
Michael Chan972ec0d2006-01-23 16:12:43 -08007041 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007042 int i;
7043 u32 save;
7044
Michael Chan9f52b562008-10-09 12:21:46 -07007045 bnx2_set_power_state(bp, PCI_D0);
7046
Michael Chanb6016b72005-05-26 13:03:09 -07007047 if (data == 0)
7048 data = 2;
7049
7050 save = REG_RD(bp, BNX2_MISC_CFG);
7051 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7052
7053 for (i = 0; i < (data * 2); i++) {
7054 if ((i % 2) == 0) {
7055 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7056 }
7057 else {
7058 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7059 BNX2_EMAC_LED_1000MB_OVERRIDE |
7060 BNX2_EMAC_LED_100MB_OVERRIDE |
7061 BNX2_EMAC_LED_10MB_OVERRIDE |
7062 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7063 BNX2_EMAC_LED_TRAFFIC);
7064 }
7065 msleep_interruptible(500);
7066 if (signal_pending(current))
7067 break;
7068 }
7069 REG_WR(bp, BNX2_EMAC_LED, 0);
7070 REG_WR(bp, BNX2_MISC_CFG, save);
Michael Chan9f52b562008-10-09 12:21:46 -07007071
7072 if (!netif_running(dev))
7073 bnx2_set_power_state(bp, PCI_D3hot);
7074
Michael Chanb6016b72005-05-26 13:03:09 -07007075 return 0;
7076}
7077
Michael Chan4666f872007-05-03 13:22:28 -07007078static int
7079bnx2_set_tx_csum(struct net_device *dev, u32 data)
7080{
7081 struct bnx2 *bp = netdev_priv(dev);
7082
7083 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07007084 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07007085 else
7086 return (ethtool_op_set_tx_csum(dev, data));
7087}
7088
Jeff Garzik7282d492006-09-13 14:30:00 -04007089static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007090 .get_settings = bnx2_get_settings,
7091 .set_settings = bnx2_set_settings,
7092 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007093 .get_regs_len = bnx2_get_regs_len,
7094 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007095 .get_wol = bnx2_get_wol,
7096 .set_wol = bnx2_set_wol,
7097 .nway_reset = bnx2_nway_reset,
7098 .get_link = ethtool_op_get_link,
7099 .get_eeprom_len = bnx2_get_eeprom_len,
7100 .get_eeprom = bnx2_get_eeprom,
7101 .set_eeprom = bnx2_set_eeprom,
7102 .get_coalesce = bnx2_get_coalesce,
7103 .set_coalesce = bnx2_set_coalesce,
7104 .get_ringparam = bnx2_get_ringparam,
7105 .set_ringparam = bnx2_set_ringparam,
7106 .get_pauseparam = bnx2_get_pauseparam,
7107 .set_pauseparam = bnx2_set_pauseparam,
7108 .get_rx_csum = bnx2_get_rx_csum,
7109 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007110 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007111 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007112 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007113 .self_test = bnx2_self_test,
7114 .get_strings = bnx2_get_strings,
7115 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007116 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007117 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07007118};
7119
7120/* Called with rtnl_lock */
7121static int
7122bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7123{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007124 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007125 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007126 int err;
7127
7128 switch(cmd) {
7129 case SIOCGMIIPHY:
7130 data->phy_id = bp->phy_addr;
7131
7132 /* fallthru */
7133 case SIOCGMIIREG: {
7134 u32 mii_regval;
7135
Michael Chan583c28e2008-01-21 19:51:35 -08007136 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007137 return -EOPNOTSUPP;
7138
Michael Chandad3e452007-05-03 13:18:03 -07007139 if (!netif_running(dev))
7140 return -EAGAIN;
7141
Michael Chanc770a652005-08-25 15:38:39 -07007142 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007143 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007144 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007145
7146 data->val_out = mii_regval;
7147
7148 return err;
7149 }
7150
7151 case SIOCSMIIREG:
7152 if (!capable(CAP_NET_ADMIN))
7153 return -EPERM;
7154
Michael Chan583c28e2008-01-21 19:51:35 -08007155 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007156 return -EOPNOTSUPP;
7157
Michael Chandad3e452007-05-03 13:18:03 -07007158 if (!netif_running(dev))
7159 return -EAGAIN;
7160
Michael Chanc770a652005-08-25 15:38:39 -07007161 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007162 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007163 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007164
7165 return err;
7166
7167 default:
7168 /* do nothing */
7169 break;
7170 }
7171 return -EOPNOTSUPP;
7172}
7173
7174/* Called with rtnl_lock */
7175static int
7176bnx2_change_mac_addr(struct net_device *dev, void *p)
7177{
7178 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007179 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007180
Michael Chan73eef4c2005-08-25 15:39:15 -07007181 if (!is_valid_ether_addr(addr->sa_data))
7182 return -EINVAL;
7183
Michael Chanb6016b72005-05-26 13:03:09 -07007184 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7185 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007186 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007187
7188 return 0;
7189}
7190
7191/* Called with rtnl_lock */
7192static int
7193bnx2_change_mtu(struct net_device *dev, int new_mtu)
7194{
Michael Chan972ec0d2006-01-23 16:12:43 -08007195 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007196
7197 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7198 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7199 return -EINVAL;
7200
7201 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007202 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007203}
7204
7205#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7206static void
7207poll_bnx2(struct net_device *dev)
7208{
Michael Chan972ec0d2006-01-23 16:12:43 -08007209 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007210
7211 disable_irq(bp->pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01007212 bnx2_interrupt(bp->pdev->irq, dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007213 enable_irq(bp->pdev->irq);
7214}
7215#endif
7216
Michael Chan253c8b72007-01-08 19:56:01 -08007217static void __devinit
7218bnx2_get_5709_media(struct bnx2 *bp)
7219{
7220 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7221 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7222 u32 strap;
7223
7224 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7225 return;
7226 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007227 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007228 return;
7229 }
7230
7231 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7232 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7233 else
7234 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7235
7236 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7237 switch (strap) {
7238 case 0x4:
7239 case 0x5:
7240 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007241 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007242 return;
7243 }
7244 } else {
7245 switch (strap) {
7246 case 0x1:
7247 case 0x2:
7248 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007249 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007250 return;
7251 }
7252 }
7253}
7254
Michael Chan883e5152007-05-03 13:25:11 -07007255static void __devinit
7256bnx2_get_pci_speed(struct bnx2 *bp)
7257{
7258 u32 reg;
7259
7260 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7261 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7262 u32 clkreg;
7263
David S. Millerf86e82f2008-01-21 17:15:40 -08007264 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007265
7266 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7267
7268 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7269 switch (clkreg) {
7270 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7271 bp->bus_speed_mhz = 133;
7272 break;
7273
7274 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7275 bp->bus_speed_mhz = 100;
7276 break;
7277
7278 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7279 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7280 bp->bus_speed_mhz = 66;
7281 break;
7282
7283 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7284 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7285 bp->bus_speed_mhz = 50;
7286 break;
7287
7288 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7289 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7290 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7291 bp->bus_speed_mhz = 33;
7292 break;
7293 }
7294 }
7295 else {
7296 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7297 bp->bus_speed_mhz = 66;
7298 else
7299 bp->bus_speed_mhz = 33;
7300 }
7301
7302 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007303 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007304
7305}
7306
Michael Chanb6016b72005-05-26 13:03:09 -07007307static int __devinit
7308bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7309{
7310 struct bnx2 *bp;
7311 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007312 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007313 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007314 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007315
Michael Chanb6016b72005-05-26 13:03:09 -07007316 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007317 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007318
7319 bp->flags = 0;
7320 bp->phy_flags = 0;
7321
7322 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7323 rc = pci_enable_device(pdev);
7324 if (rc) {
Joe Perches898eb712007-10-18 03:06:30 -07007325 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007326 goto err_out;
7327 }
7328
7329 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007330 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007331 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007332 rc = -ENODEV;
7333 goto err_out_disable;
7334 }
7335
7336 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7337 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007338 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007339 goto err_out_disable;
7340 }
7341
7342 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007343 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007344
7345 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7346 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007347 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007348 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007349 rc = -EIO;
7350 goto err_out_release;
7351 }
7352
Michael Chanb6016b72005-05-26 13:03:09 -07007353 bp->dev = dev;
7354 bp->pdev = pdev;
7355
7356 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007357 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00007358 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007359
7360 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Benjamin Li706bf242008-07-18 17:55:11 -07007361 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07007362 dev->mem_end = dev->mem_start + mem_len;
7363 dev->irq = pdev->irq;
7364
7365 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7366
7367 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007368 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007369 rc = -ENOMEM;
7370 goto err_out_release;
7371 }
7372
7373 /* Configure byte swap and enable write to the reg_window registers.
7374 * Rely on CPU to do target byte swapping on big endian systems
7375 * The chip's target access swapping will not swap all accesses
7376 */
7377 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7378 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7379 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7380
Pavel Machek829ca9a2005-09-03 15:56:56 -07007381 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007382
7383 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7384
Michael Chan883e5152007-05-03 13:25:11 -07007385 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7386 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7387 dev_err(&pdev->dev,
7388 "Cannot find PCIE capability, aborting.\n");
7389 rc = -EIO;
7390 goto err_out_unmap;
7391 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007392 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007393 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007394 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007395 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007396 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7397 if (bp->pcix_cap == 0) {
7398 dev_err(&pdev->dev,
7399 "Cannot find PCIX capability, aborting.\n");
7400 rc = -EIO;
7401 goto err_out_unmap;
7402 }
7403 }
7404
Michael Chanb4b36042007-12-20 19:59:30 -08007405 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7406 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007407 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007408 }
7409
Michael Chan8e6a72c2007-05-03 13:24:48 -07007410 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7411 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007412 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007413 }
7414
Michael Chan40453c82007-05-03 13:19:18 -07007415 /* 5708 cannot support DMA addresses > 40-bit. */
7416 if (CHIP_NUM(bp) == CHIP_NUM_5708)
7417 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
7418 else
7419 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
7420
7421 /* Configure DMA attributes. */
7422 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7423 dev->features |= NETIF_F_HIGHDMA;
7424 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7425 if (rc) {
7426 dev_err(&pdev->dev,
7427 "pci_set_consistent_dma_mask failed, aborting.\n");
7428 goto err_out_unmap;
7429 }
7430 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
7431 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7432 goto err_out_unmap;
7433 }
7434
David S. Millerf86e82f2008-01-21 17:15:40 -08007435 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007436 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007437
7438 /* 5706A0 may falsely detect SERR and PERR. */
7439 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7440 reg = REG_RD(bp, PCI_COMMAND);
7441 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7442 REG_WR(bp, PCI_COMMAND, reg);
7443 }
7444 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007445 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007446
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007447 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007448 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007449 goto err_out_unmap;
7450 }
7451
7452 bnx2_init_nvram(bp);
7453
Michael Chan2726d6e2008-01-29 21:35:05 -08007454 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007455
7456 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007457 BNX2_SHM_HDR_SIGNATURE_SIG) {
7458 u32 off = PCI_FUNC(pdev->devfn) << 2;
7459
Michael Chan2726d6e2008-01-29 21:35:05 -08007460 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007461 } else
Michael Chane3648b32005-11-04 08:51:21 -08007462 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7463
Michael Chanb6016b72005-05-26 13:03:09 -07007464 /* Get the permanent MAC address. First we need to make sure the
7465 * firmware is actually running.
7466 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007467 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007468
7469 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7470 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007471 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007472 rc = -ENODEV;
7473 goto err_out_unmap;
7474 }
7475
Michael Chan2726d6e2008-01-29 21:35:05 -08007476 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007477 for (i = 0, j = 0; i < 3; i++) {
7478 u8 num, k, skip0;
7479
7480 num = (u8) (reg >> (24 - (i * 8)));
7481 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7482 if (num >= k || !skip0 || k == 1) {
7483 bp->fw_version[j++] = (num / k) + '0';
7484 skip0 = 0;
7485 }
7486 }
7487 if (i != 2)
7488 bp->fw_version[j++] = '.';
7489 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007490 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07007491 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7492 bp->wol = 1;
7493
7494 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007495 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07007496
7497 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007498 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07007499 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7500 break;
7501 msleep(10);
7502 }
7503 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007504 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007505 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7506 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7507 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007508 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007509
7510 bp->fw_version[j++] = ' ';
7511 for (i = 0; i < 3; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007512 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007513 reg = swab32(reg);
7514 memcpy(&bp->fw_version[j], &reg, 4);
7515 j += 4;
7516 }
7517 }
Michael Chanb6016b72005-05-26 13:03:09 -07007518
Michael Chan2726d6e2008-01-29 21:35:05 -08007519 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07007520 bp->mac_addr[0] = (u8) (reg >> 8);
7521 bp->mac_addr[1] = (u8) reg;
7522
Michael Chan2726d6e2008-01-29 21:35:05 -08007523 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07007524 bp->mac_addr[2] = (u8) (reg >> 24);
7525 bp->mac_addr[3] = (u8) (reg >> 16);
7526 bp->mac_addr[4] = (u8) (reg >> 8);
7527 bp->mac_addr[5] = (u8) reg;
7528
7529 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07007530 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07007531
7532 bp->rx_csum = 1;
7533
Michael Chanb6016b72005-05-26 13:03:09 -07007534 bp->tx_quick_cons_trip_int = 20;
7535 bp->tx_quick_cons_trip = 20;
7536 bp->tx_ticks_int = 80;
7537 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007538
Michael Chanb6016b72005-05-26 13:03:09 -07007539 bp->rx_quick_cons_trip_int = 6;
7540 bp->rx_quick_cons_trip = 6;
7541 bp->rx_ticks_int = 18;
7542 bp->rx_ticks = 18;
7543
Michael Chan7ea69202007-07-16 18:27:10 -07007544 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007545
Benjamin Liac392ab2008-09-18 16:40:49 -07007546 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07007547
Michael Chan5b0c76a2005-11-04 08:45:49 -08007548 bp->phy_addr = 1;
7549
Michael Chanb6016b72005-05-26 13:03:09 -07007550 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08007551 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7552 bnx2_get_5709_media(bp);
7553 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08007554 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08007555
Michael Chan0d8a6572007-07-07 22:49:43 -07007556 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08007557 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07007558 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08007559 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07007560 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007561 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007562 bp->wol = 0;
7563 }
Michael Chan38ea3682008-02-23 19:48:57 -08007564 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7565 /* Don't do parallel detect on this board because of
7566 * some board problems. The link will not go down
7567 * if we do parallel detect.
7568 */
7569 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7570 pdev->subsystem_device == 0x310c)
7571 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7572 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08007573 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007574 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08007575 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007576 }
Michael Chan261dd5c2007-01-08 19:55:46 -08007577 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7578 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08007579 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08007580 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7581 (CHIP_REV(bp) == CHIP_REV_Ax ||
7582 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08007583 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07007584
Michael Chan7c62e832008-07-14 22:39:03 -07007585 bnx2_init_fw_cap(bp);
7586
Michael Chan16088272006-06-12 22:16:43 -07007587 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7588 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08007589 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
7590 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007591 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007592 bp->wol = 0;
7593 }
Michael Chandda1e392006-01-23 16:08:14 -08007594
Michael Chanb6016b72005-05-26 13:03:09 -07007595 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7596 bp->tx_quick_cons_trip_int =
7597 bp->tx_quick_cons_trip;
7598 bp->tx_ticks_int = bp->tx_ticks;
7599 bp->rx_quick_cons_trip_int =
7600 bp->rx_quick_cons_trip;
7601 bp->rx_ticks_int = bp->rx_ticks;
7602 bp->comp_prod_trip_int = bp->comp_prod_trip;
7603 bp->com_ticks_int = bp->com_ticks;
7604 bp->cmd_ticks_int = bp->cmd_ticks;
7605 }
7606
Michael Chanf9317a42006-09-29 17:06:23 -07007607 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7608 *
7609 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7610 * with byte enables disabled on the unused 32-bit word. This is legal
7611 * but causes problems on the AMD 8132 which will eventually stop
7612 * responding after a while.
7613 *
7614 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11007615 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07007616 */
7617 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7618 struct pci_dev *amd_8132 = NULL;
7619
7620 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7621 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7622 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07007623
Auke Kok44c10132007-06-08 15:46:36 -07007624 if (amd_8132->revision >= 0x10 &&
7625 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07007626 disable_msi = 1;
7627 pci_dev_put(amd_8132);
7628 break;
7629 }
7630 }
7631 }
7632
Michael Chandeaf3912007-07-07 22:48:00 -07007633 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007634 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7635
Michael Chancd339a02005-08-25 15:35:24 -07007636 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07007637 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07007638 bp->timer.data = (unsigned long) bp;
7639 bp->timer.function = bnx2_timer;
7640
Michael Chanb6016b72005-05-26 13:03:09 -07007641 return 0;
7642
7643err_out_unmap:
7644 if (bp->regview) {
7645 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07007646 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007647 }
7648
7649err_out_release:
7650 pci_release_regions(pdev);
7651
7652err_out_disable:
7653 pci_disable_device(pdev);
7654 pci_set_drvdata(pdev, NULL);
7655
7656err_out:
7657 return rc;
7658}
7659
Michael Chan883e5152007-05-03 13:25:11 -07007660static char * __devinit
7661bnx2_bus_string(struct bnx2 *bp, char *str)
7662{
7663 char *s = str;
7664
David S. Millerf86e82f2008-01-21 17:15:40 -08007665 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07007666 s += sprintf(s, "PCI Express");
7667 } else {
7668 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08007669 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07007670 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08007671 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07007672 s += sprintf(s, " 32-bit");
7673 else
7674 s += sprintf(s, " 64-bit");
7675 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
7676 }
7677 return str;
7678}
7679
Michael Chan2ba582b2007-12-21 15:04:49 -08007680static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08007681bnx2_init_napi(struct bnx2 *bp)
7682{
Michael Chanb4b36042007-12-20 19:59:30 -08007683 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08007684
Michael Chanb4b36042007-12-20 19:59:30 -08007685 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07007686 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
7687 int (*poll)(struct napi_struct *, int);
7688
7689 if (i == 0)
7690 poll = bnx2_poll;
7691 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07007692 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07007693
7694 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08007695 bnapi->bp = bp;
7696 }
Michael Chan35efa7c2007-12-20 19:56:37 -08007697}
7698
7699static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07007700bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7701{
7702 static int version_printed = 0;
7703 struct net_device *dev = NULL;
7704 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07007705 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07007706 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07007707
7708 if (version_printed++ == 0)
7709 printk(KERN_INFO "%s", version);
7710
7711 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07007712 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07007713
7714 if (!dev)
7715 return -ENOMEM;
7716
7717 rc = bnx2_init_board(pdev, dev);
7718 if (rc < 0) {
7719 free_netdev(dev);
7720 return rc;
7721 }
7722
7723 dev->open = bnx2_open;
7724 dev->hard_start_xmit = bnx2_start_xmit;
7725 dev->stop = bnx2_close;
7726 dev->get_stats = bnx2_get_stats;
Benjamin Li5fcaed02008-07-14 22:39:52 -07007727 dev->set_rx_mode = bnx2_set_rx_mode;
Michael Chanb6016b72005-05-26 13:03:09 -07007728 dev->do_ioctl = bnx2_ioctl;
7729 dev->set_mac_address = bnx2_change_mac_addr;
7730 dev->change_mtu = bnx2_change_mtu;
7731 dev->tx_timeout = bnx2_tx_timeout;
7732 dev->watchdog_timeo = TX_TIMEOUT;
7733#ifdef BCM_VLAN
7734 dev->vlan_rx_register = bnx2_vlan_rx_register;
Michael Chanb6016b72005-05-26 13:03:09 -07007735#endif
Michael Chanb6016b72005-05-26 13:03:09 -07007736 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07007737
Michael Chan972ec0d2006-01-23 16:12:43 -08007738 bp = netdev_priv(dev);
Michael Chan35efa7c2007-12-20 19:56:37 -08007739 bnx2_init_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007740
7741#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7742 dev->poll_controller = poll_bnx2;
7743#endif
7744
Michael Chan1b2f9222007-05-03 13:20:19 -07007745 pci_set_drvdata(pdev, dev);
7746
7747 memcpy(dev->dev_addr, bp->mac_addr, 6);
7748 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07007749
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007750 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Michael Chan4666f872007-05-03 13:22:28 -07007751 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007752 dev->features |= NETIF_F_IPV6_CSUM;
7753
Michael Chan1b2f9222007-05-03 13:20:19 -07007754#ifdef BCM_VLAN
7755 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7756#endif
7757 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007758 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7759 dev->features |= NETIF_F_TSO6;
Michael Chan1b2f9222007-05-03 13:20:19 -07007760
Michael Chanb6016b72005-05-26 13:03:09 -07007761 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007762 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007763 if (bp->regview)
7764 iounmap(bp->regview);
7765 pci_release_regions(pdev);
7766 pci_disable_device(pdev);
7767 pci_set_drvdata(pdev, NULL);
7768 free_netdev(dev);
7769 return rc;
7770 }
7771
Michael Chan883e5152007-05-03 13:25:11 -07007772 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Johannes Berge1749612008-10-27 15:59:26 -07007773 "IRQ %d, node addr %pM\n",
Michael Chanb6016b72005-05-26 13:03:09 -07007774 dev->name,
Benjamin Lifbbf68b2008-09-18 16:40:03 -07007775 board_info[ent->driver_data].name,
Michael Chanb6016b72005-05-26 13:03:09 -07007776 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
7777 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07007778 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07007779 dev->base_addr,
Johannes Berge1749612008-10-27 15:59:26 -07007780 bp->pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07007781
Michael Chanb6016b72005-05-26 13:03:09 -07007782 return 0;
7783}
7784
7785static void __devexit
7786bnx2_remove_one(struct pci_dev *pdev)
7787{
7788 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007789 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007790
Michael Chanafdc08b2005-08-25 15:34:29 -07007791 flush_scheduled_work();
7792
Michael Chanb6016b72005-05-26 13:03:09 -07007793 unregister_netdev(dev);
7794
7795 if (bp->regview)
7796 iounmap(bp->regview);
7797
7798 free_netdev(dev);
7799 pci_release_regions(pdev);
7800 pci_disable_device(pdev);
7801 pci_set_drvdata(pdev, NULL);
7802}
7803
7804static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07007805bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07007806{
7807 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007808 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007809
Michael Chan6caebb02007-08-03 20:57:25 -07007810 /* PCI register 4 needs to be saved whether netif_running() or not.
7811 * MSI address and data need to be saved if using MSI and
7812 * netif_running().
7813 */
7814 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007815 if (!netif_running(dev))
7816 return 0;
7817
Michael Chan1d60290f2006-03-20 17:50:08 -08007818 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07007819 bnx2_netif_stop(bp);
7820 netif_device_detach(dev);
7821 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07007822 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007823 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07007824 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07007825 return 0;
7826}
7827
7828static int
7829bnx2_resume(struct pci_dev *pdev)
7830{
7831 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007832 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007833
Michael Chan6caebb02007-08-03 20:57:25 -07007834 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007835 if (!netif_running(dev))
7836 return 0;
7837
Pavel Machek829ca9a2005-09-03 15:56:56 -07007838 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007839 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07007840 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007841 bnx2_netif_start(bp);
7842 return 0;
7843}
7844
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007845/**
7846 * bnx2_io_error_detected - called when PCI error is detected
7847 * @pdev: Pointer to PCI device
7848 * @state: The current pci connection state
7849 *
7850 * This function is called after a PCI bus error affecting
7851 * this device has been detected.
7852 */
7853static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
7854 pci_channel_state_t state)
7855{
7856 struct net_device *dev = pci_get_drvdata(pdev);
7857 struct bnx2 *bp = netdev_priv(dev);
7858
7859 rtnl_lock();
7860 netif_device_detach(dev);
7861
7862 if (netif_running(dev)) {
7863 bnx2_netif_stop(bp);
7864 del_timer_sync(&bp->timer);
7865 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
7866 }
7867
7868 pci_disable_device(pdev);
7869 rtnl_unlock();
7870
7871 /* Request a slot slot reset. */
7872 return PCI_ERS_RESULT_NEED_RESET;
7873}
7874
7875/**
7876 * bnx2_io_slot_reset - called after the pci bus has been reset.
7877 * @pdev: Pointer to PCI device
7878 *
7879 * Restart the card from scratch, as if from a cold-boot.
7880 */
7881static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
7882{
7883 struct net_device *dev = pci_get_drvdata(pdev);
7884 struct bnx2 *bp = netdev_priv(dev);
7885
7886 rtnl_lock();
7887 if (pci_enable_device(pdev)) {
7888 dev_err(&pdev->dev,
7889 "Cannot re-enable PCI device after reset.\n");
7890 rtnl_unlock();
7891 return PCI_ERS_RESULT_DISCONNECT;
7892 }
7893 pci_set_master(pdev);
7894 pci_restore_state(pdev);
7895
7896 if (netif_running(dev)) {
7897 bnx2_set_power_state(bp, PCI_D0);
7898 bnx2_init_nic(bp, 1);
7899 }
7900
7901 rtnl_unlock();
7902 return PCI_ERS_RESULT_RECOVERED;
7903}
7904
7905/**
7906 * bnx2_io_resume - called when traffic can start flowing again.
7907 * @pdev: Pointer to PCI device
7908 *
7909 * This callback is called when the error recovery driver tells us that
7910 * its OK to resume normal operation.
7911 */
7912static void bnx2_io_resume(struct pci_dev *pdev)
7913{
7914 struct net_device *dev = pci_get_drvdata(pdev);
7915 struct bnx2 *bp = netdev_priv(dev);
7916
7917 rtnl_lock();
7918 if (netif_running(dev))
7919 bnx2_netif_start(bp);
7920
7921 netif_device_attach(dev);
7922 rtnl_unlock();
7923}
7924
7925static struct pci_error_handlers bnx2_err_handler = {
7926 .error_detected = bnx2_io_error_detected,
7927 .slot_reset = bnx2_io_slot_reset,
7928 .resume = bnx2_io_resume,
7929};
7930
Michael Chanb6016b72005-05-26 13:03:09 -07007931static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007932 .name = DRV_MODULE_NAME,
7933 .id_table = bnx2_pci_tbl,
7934 .probe = bnx2_init_one,
7935 .remove = __devexit_p(bnx2_remove_one),
7936 .suspend = bnx2_suspend,
7937 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007938 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07007939};
7940
7941static int __init bnx2_init(void)
7942{
Jeff Garzik29917622006-08-19 17:48:59 -04007943 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07007944}
7945
7946static void __exit bnx2_cleanup(void)
7947{
7948 pci_unregister_driver(&bnx2_pci_driver);
7949}
7950
7951module_init(bnx2_init);
7952module_exit(bnx2_cleanup);
7953
7954
7955