blob: 6a12392bfa98169d3d02674d96e0e7fc6b5cdda4 [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
Linus Walleije8689e62010-09-28 15:57:37 +020069 * Global TODO:
70 * - Break out common code from arch/arm/mach-s3c64xx and share
71 */
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000072#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020073#include <linux/amba/pl08x.h>
74#include <linux/debugfs.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053075#include <linux/delay.h>
76#include <linux/device.h>
77#include <linux/dmaengine.h>
78#include <linux/dmapool.h>
Vinod Koul8516f522011-09-02 16:43:44 +053079#include <linux/dma-mapping.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053080#include <linux/init.h>
81#include <linux/interrupt.h>
82#include <linux/module.h>
Viresh Kumarb7b60182011-08-05 15:32:33 +053083#include <linux/pm_runtime.h>
Linus Walleije8689e62010-09-28 15:57:37 +020084#include <linux/seq_file.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053085#include <linux/slab.h>
Alessandro Rubini3a95b9f2012-11-24 00:22:56 +000086#include <linux/amba/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020087
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000088#include "dmaengine.h"
Russell King01d8dc62012-05-26 14:04:29 +010089#include "virt-dma.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000090
Linus Walleije8689e62010-09-28 15:57:37 +020091#define DRIVER_NAME "pl08xdmac"
92
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +010093static struct amba_driver pl08x_amba_driver;
Russell Kingb23f2042012-05-16 10:48:44 +010094struct pl08x_driver_data;
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +010095
Linus Walleije8689e62010-09-28 15:57:37 +020096/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000097 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020098 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000099 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleijaffa1152012-04-12 09:01:49 +0200100 * @nomadik: whether the channels have Nomadik security extension bits
101 * that need to be checked for permission before use and some registers are
102 * missing
Linus Walleije8689e62010-09-28 15:57:37 +0200103 */
104struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +0200105 u8 channels;
106 bool dualmaster;
Linus Walleijaffa1152012-04-12 09:01:49 +0200107 bool nomadik;
Linus Walleije8689e62010-09-28 15:57:37 +0200108};
109
110/*
111 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000112 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000113 * start & end do not - their bus bit info is in cctl. Also note that these
114 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200115 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000116struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000117 u32 src;
118 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000119 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200120 u32 cctl;
121};
122
123/**
Russell Kingb23f2042012-05-16 10:48:44 +0100124 * struct pl08x_bus_data - information of source or destination
125 * busses for a transfer
126 * @addr: current address
127 * @maxwidth: the maximum width of a transfer on this bus
128 * @buswidth: the width of this bus in bytes: 1, 2 or 4
129 */
130struct pl08x_bus_data {
131 dma_addr_t addr;
132 u8 maxwidth;
133 u8 buswidth;
134};
135
136/**
137 * struct pl08x_phy_chan - holder for the physical channels
138 * @id: physical index to this channel
139 * @lock: a lock to use when altering an instance of this struct
Russell Kingb23f2042012-05-16 10:48:44 +0100140 * @serving: the virtual channel currently being served by this physical
141 * channel
Russell Kingad0de2a2012-05-25 11:15:15 +0100142 * @locked: channel unavailable for the system, e.g. dedicated to secure
143 * world
Russell Kingb23f2042012-05-16 10:48:44 +0100144 */
145struct pl08x_phy_chan {
146 unsigned int id;
147 void __iomem *base;
148 spinlock_t lock;
Russell Kingb23f2042012-05-16 10:48:44 +0100149 struct pl08x_dma_chan *serving;
Russell Kingad0de2a2012-05-25 11:15:15 +0100150 bool locked;
Russell Kingb23f2042012-05-16 10:48:44 +0100151};
152
153/**
154 * struct pl08x_sg - structure containing data per sg
155 * @src_addr: src address of sg
156 * @dst_addr: dst address of sg
157 * @len: transfer len in bytes
158 * @node: node for txd's dsg_list
159 */
160struct pl08x_sg {
161 dma_addr_t src_addr;
162 dma_addr_t dst_addr;
163 size_t len;
164 struct list_head node;
165};
166
167/**
168 * struct pl08x_txd - wrapper for struct dma_async_tx_descriptor
Russell King01d8dc62012-05-26 14:04:29 +0100169 * @vd: virtual DMA descriptor
Russell Kingb23f2042012-05-16 10:48:44 +0100170 * @dsg_list: list of children sg's
Russell Kingb23f2042012-05-16 10:48:44 +0100171 * @llis_bus: DMA memory address (physical) start for the LLIs
172 * @llis_va: virtual memory address start for the LLIs
173 * @cctl: control reg values for current txd
174 * @ccfg: config reg values for current txd
Russell King18536132012-05-26 14:42:23 +0100175 * @done: this marks completed descriptors, which should not have their
176 * mux released.
Russell Kingb23f2042012-05-16 10:48:44 +0100177 */
178struct pl08x_txd {
Russell King01d8dc62012-05-26 14:04:29 +0100179 struct virt_dma_desc vd;
Russell Kingb23f2042012-05-16 10:48:44 +0100180 struct list_head dsg_list;
Russell Kingb23f2042012-05-16 10:48:44 +0100181 dma_addr_t llis_bus;
182 struct pl08x_lli *llis_va;
183 /* Default cctl value for LLIs */
184 u32 cctl;
185 /*
186 * Settings to be put into the physical channel when we
187 * trigger this txd. Other registers are in llis_va[0].
188 */
189 u32 ccfg;
Russell King18536132012-05-26 14:42:23 +0100190 bool done;
Russell Kingb23f2042012-05-16 10:48:44 +0100191};
192
193/**
194 * struct pl08x_dma_chan_state - holds the PL08x specific virtual channel
195 * states
196 * @PL08X_CHAN_IDLE: the channel is idle
197 * @PL08X_CHAN_RUNNING: the channel has allocated a physical transport
198 * channel and is running a transfer on it
199 * @PL08X_CHAN_PAUSED: the channel has allocated a physical transport
200 * channel, but the transfer is currently paused
201 * @PL08X_CHAN_WAITING: the channel is waiting for a physical transport
202 * channel to become available (only pertains to memcpy channels)
203 */
204enum pl08x_dma_chan_state {
205 PL08X_CHAN_IDLE,
206 PL08X_CHAN_RUNNING,
207 PL08X_CHAN_PAUSED,
208 PL08X_CHAN_WAITING,
209};
210
211/**
212 * struct pl08x_dma_chan - this structure wraps a DMA ENGINE channel
Russell King01d8dc62012-05-26 14:04:29 +0100213 * @vc: wrappped virtual channel
Russell Kingb23f2042012-05-16 10:48:44 +0100214 * @phychan: the physical channel utilized by this channel, if there is one
Russell Kingb23f2042012-05-16 10:48:44 +0100215 * @name: name of channel
216 * @cd: channel platform data
217 * @runtime_addr: address for RX/TX according to the runtime config
Russell Kingb23f2042012-05-16 10:48:44 +0100218 * @at: active transaction on this channel
219 * @lock: a lock for this channel data
220 * @host: a pointer to the host (internal use)
221 * @state: whether the channel is idle, paused, running etc
222 * @slave: whether this channel is a device (slave) or for memcpy
Russell Kingad0de2a2012-05-25 11:15:15 +0100223 * @signal: the physical DMA request signal which this channel is using
Russell King5e2479b2012-05-25 11:32:45 +0100224 * @mux_use: count of descriptors using this DMA request signal setting
Russell Kingb23f2042012-05-16 10:48:44 +0100225 */
226struct pl08x_dma_chan {
Russell King01d8dc62012-05-26 14:04:29 +0100227 struct virt_dma_chan vc;
Russell Kingb23f2042012-05-16 10:48:44 +0100228 struct pl08x_phy_chan *phychan;
Russell King550ec362012-05-28 10:18:55 +0100229 const char *name;
Russell Kingb23f2042012-05-16 10:48:44 +0100230 const struct pl08x_channel_data *cd;
Russell Kinged91c132012-05-16 11:02:40 +0100231 struct dma_slave_config cfg;
Russell Kingb23f2042012-05-16 10:48:44 +0100232 struct pl08x_txd *at;
Russell Kingb23f2042012-05-16 10:48:44 +0100233 struct pl08x_driver_data *host;
234 enum pl08x_dma_chan_state state;
235 bool slave;
Russell Kingad0de2a2012-05-25 11:15:15 +0100236 int signal;
Russell King5e2479b2012-05-25 11:32:45 +0100237 unsigned mux_use;
Russell Kingb23f2042012-05-16 10:48:44 +0100238};
239
240/**
Linus Walleije8689e62010-09-28 15:57:37 +0200241 * struct pl08x_driver_data - the local state holder for the PL08x
242 * @slave: slave engine for this instance
243 * @memcpy: memcpy engine for this instance
244 * @base: virtual memory base (remapped) for the PL08x
245 * @adev: the corresponding AMBA (PrimeCell) bus entry
246 * @vd: vendor data for this PL08x variant
247 * @pd: platform data passed in from the platform/machine
248 * @phy_chans: array of data for the physical channels
249 * @pool: a pool for the LLI descriptors
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530250 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
251 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000252 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200253 * @lock: a spinlock for this struct
254 */
255struct pl08x_driver_data {
256 struct dma_device slave;
257 struct dma_device memcpy;
258 void __iomem *base;
259 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000260 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200261 struct pl08x_platform_data *pd;
262 struct pl08x_phy_chan *phy_chans;
263 struct dma_pool *pool;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000264 u8 lli_buses;
265 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200266};
267
268/*
269 * PL08X specific defines
270 */
271
Linus Walleije8689e62010-09-28 15:57:37 +0200272/* Size (bytes) of each LLI buffer allocated for one transfer */
273# define PL08X_LLI_TSFR_SIZE 0x2000
274
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000275/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000276#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200277#define PL08X_ALIGN 8
278
279static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
280{
Russell King01d8dc62012-05-26 14:04:29 +0100281 return container_of(chan, struct pl08x_dma_chan, vc.chan);
Linus Walleije8689e62010-09-28 15:57:37 +0200282}
283
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000284static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
285{
Russell King01d8dc62012-05-26 14:04:29 +0100286 return container_of(tx, struct pl08x_txd, vd.tx);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000287}
288
Linus Walleije8689e62010-09-28 15:57:37 +0200289/*
Russell King6b16c8b2012-05-25 11:10:58 +0100290 * Mux handling.
291 *
292 * This gives us the DMA request input to the PL08x primecell which the
293 * peripheral described by the channel data will be routed to, possibly
294 * via a board/SoC specific external MUX. One important point to note
295 * here is that this does not depend on the physical channel.
296 */
Russell Kingad0de2a2012-05-25 11:15:15 +0100297static int pl08x_request_mux(struct pl08x_dma_chan *plchan)
Russell King6b16c8b2012-05-25 11:10:58 +0100298{
299 const struct pl08x_platform_data *pd = plchan->host->pd;
300 int ret;
301
Mark Brownd7cabee2013-06-19 20:38:28 +0100302 if (plchan->mux_use++ == 0 && pd->get_xfer_signal) {
303 ret = pd->get_xfer_signal(plchan->cd);
Russell King5e2479b2012-05-25 11:32:45 +0100304 if (ret < 0) {
305 plchan->mux_use = 0;
Russell King6b16c8b2012-05-25 11:10:58 +0100306 return ret;
Russell King5e2479b2012-05-25 11:32:45 +0100307 }
Russell King6b16c8b2012-05-25 11:10:58 +0100308
Russell Kingad0de2a2012-05-25 11:15:15 +0100309 plchan->signal = ret;
Russell King6b16c8b2012-05-25 11:10:58 +0100310 }
311 return 0;
312}
313
314static void pl08x_release_mux(struct pl08x_dma_chan *plchan)
315{
316 const struct pl08x_platform_data *pd = plchan->host->pd;
317
Russell King5e2479b2012-05-25 11:32:45 +0100318 if (plchan->signal >= 0) {
319 WARN_ON(plchan->mux_use == 0);
320
Mark Brownd7cabee2013-06-19 20:38:28 +0100321 if (--plchan->mux_use == 0 && pd->put_xfer_signal) {
322 pd->put_xfer_signal(plchan->cd, plchan->signal);
Russell King5e2479b2012-05-25 11:32:45 +0100323 plchan->signal = -1;
324 }
Russell King6b16c8b2012-05-25 11:10:58 +0100325 }
326}
327
328/*
Linus Walleije8689e62010-09-28 15:57:37 +0200329 * Physical channel handling
330 */
331
332/* Whether a certain channel is busy or not */
333static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
334{
335 unsigned int val;
336
337 val = readl(ch->base + PL080_CH_CONFIG);
338 return val & PL080_CONFIG_ACTIVE;
339}
340
341/*
342 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000343 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000344 * been set when the LLIs were constructed. Poke them into the hardware
345 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200346 */
Russell Kingeab82532012-05-25 12:32:00 +0100347static void pl08x_start_next_txd(struct pl08x_dma_chan *plchan)
Linus Walleije8689e62010-09-28 15:57:37 +0200348{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000349 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200350 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King879f1272012-05-26 14:27:40 +0100351 struct virt_dma_desc *vd = vchan_next_desc(&plchan->vc);
352 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
Russell Kingeab82532012-05-25 12:32:00 +0100353 struct pl08x_lli *lli;
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000354 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000355
Russell King879f1272012-05-26 14:27:40 +0100356 list_del(&txd->vd.node);
Russell Kingeab82532012-05-25 12:32:00 +0100357
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000358 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200359
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000360 /* Wait for channel inactive */
361 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000362 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200363
Russell Kingeab82532012-05-25 12:32:00 +0100364 lli = &txd->llis_va[0];
365
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000366 dev_vdbg(&pl08x->adev->dev,
367 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000368 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
369 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000370 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200371
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000372 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
373 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
374 writel(lli->lli, phychan->base + PL080_CH_LLI);
375 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000376 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000377
378 /* Enable the DMA channel */
379 /* Do not access config register until channel shows as disabled */
380 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
381 cpu_relax();
382
383 /* Do not access config register until channel shows as inactive */
384 val = readl(phychan->base + PL080_CH_CONFIG);
385 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
386 val = readl(phychan->base + PL080_CH_CONFIG);
387
388 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200389}
390
391/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000392 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200393 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000394 * For M->P transfers, pause the DMAC first and then stop the peripheral -
395 * the FIFO can only drain if the peripheral is still requesting data.
396 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200397 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000398 * For P->M transfers, disable the peripheral first to stop it filling
399 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200400 */
401static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
402{
403 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000404 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200405
406 /* Set the HALT bit and wait for the FIFO to drain */
407 val = readl(ch->base + PL080_CH_CONFIG);
408 val |= PL080_CONFIG_HALT;
409 writel(val, ch->base + PL080_CH_CONFIG);
410
411 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000412 for (timeout = 1000; timeout; timeout--) {
413 if (!pl08x_phy_channel_busy(ch))
414 break;
415 udelay(1);
416 }
417 if (pl08x_phy_channel_busy(ch))
418 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200419}
420
421static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
422{
423 u32 val;
424
425 /* Clear the HALT bit */
426 val = readl(ch->base + PL080_CH_CONFIG);
427 val &= ~PL080_CONFIG_HALT;
428 writel(val, ch->base + PL080_CH_CONFIG);
429}
430
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000431/*
432 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
433 * clears any pending interrupt status. This should not be used for
434 * an on-going transfer, but as a method of shutting down a channel
435 * (eg, when it's no longer used) or terminating a transfer.
436 */
437static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
438 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200439{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000440 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200441
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000442 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
443 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200444
Linus Walleije8689e62010-09-28 15:57:37 +0200445 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000446
447 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
448 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200449}
450
451static inline u32 get_bytes_in_cctl(u32 cctl)
452{
453 /* The source width defines the number of bytes */
454 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
455
456 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
457 case PL080_WIDTH_8BIT:
458 break;
459 case PL080_WIDTH_16BIT:
460 bytes *= 2;
461 break;
462 case PL080_WIDTH_32BIT:
463 bytes *= 4;
464 break;
465 }
466 return bytes;
467}
468
469/* The channel should be paused when calling this */
470static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
471{
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200472 struct pl08x_lli *llis_va;
Linus Walleije8689e62010-09-28 15:57:37 +0200473 struct pl08x_phy_chan *ch;
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200474 dma_addr_t llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200475 struct pl08x_txd *txd;
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200476 size_t bytes;
477 int index;
478 u32 clli;
Linus Walleije8689e62010-09-28 15:57:37 +0200479
Linus Walleije8689e62010-09-28 15:57:37 +0200480 ch = plchan->phychan;
481 txd = plchan->at;
482
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200483 if (!ch || !txd)
484 return 0;
485
Linus Walleije8689e62010-09-28 15:57:37 +0200486 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000487 * Follow the LLIs to get the number of remaining
488 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200489 */
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200490 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200491
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200492 /* First get the remaining bytes in the active transfer */
493 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
Linus Walleije8689e62010-09-28 15:57:37 +0200494
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200495 if (!clli)
496 return bytes;
Linus Walleije8689e62010-09-28 15:57:37 +0200497
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200498 llis_va = txd->llis_va;
499 llis_bus = txd->llis_bus;
500
501 BUG_ON(clli < llis_bus || clli >= llis_bus +
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000502 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200503
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200504 /*
505 * Locate the next LLI - as this is an array,
506 * it's simple maths to find.
507 */
508 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000509
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200510 for (; index < MAX_NUM_TSFR_LLIS; index++) {
511 bytes += get_bytes_in_cctl(llis_va[index].cctl);
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000512
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200513 /*
514 * A LLI pointer of 0 terminates the LLI list
515 */
516 if (!llis_va[index].lli)
517 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200518 }
519
Linus Walleije8689e62010-09-28 15:57:37 +0200520 return bytes;
521}
522
523/*
524 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000525 *
526 * Try to locate a physical channel to be used for this transfer. If all
527 * are taken return NULL and the requester will have to cope by using
528 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200529 */
530static struct pl08x_phy_chan *
531pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
532 struct pl08x_dma_chan *virt_chan)
533{
534 struct pl08x_phy_chan *ch = NULL;
535 unsigned long flags;
536 int i;
537
Linus Walleije8689e62010-09-28 15:57:37 +0200538 for (i = 0; i < pl08x->vd->channels; i++) {
539 ch = &pl08x->phy_chans[i];
540
541 spin_lock_irqsave(&ch->lock, flags);
542
Linus Walleijaffa1152012-04-12 09:01:49 +0200543 if (!ch->locked && !ch->serving) {
Linus Walleije8689e62010-09-28 15:57:37 +0200544 ch->serving = virt_chan;
Linus Walleije8689e62010-09-28 15:57:37 +0200545 spin_unlock_irqrestore(&ch->lock, flags);
546 break;
547 }
548
549 spin_unlock_irqrestore(&ch->lock, flags);
550 }
551
552 if (i == pl08x->vd->channels) {
553 /* No physical channel available, cope with it */
554 return NULL;
555 }
556
557 return ch;
558}
559
Russell Kinga5a488d2012-05-26 13:54:15 +0100560/* Mark the physical channel as free. Note, this write is atomic. */
Linus Walleije8689e62010-09-28 15:57:37 +0200561static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
562 struct pl08x_phy_chan *ch)
563{
Linus Walleije8689e62010-09-28 15:57:37 +0200564 ch->serving = NULL;
Russell Kinga5a488d2012-05-26 13:54:15 +0100565}
566
567/*
568 * Try to allocate a physical channel. When successful, assign it to
569 * this virtual channel, and initiate the next descriptor. The
570 * virtual channel lock must be held at this point.
571 */
572static void pl08x_phy_alloc_and_start(struct pl08x_dma_chan *plchan)
573{
574 struct pl08x_driver_data *pl08x = plchan->host;
575 struct pl08x_phy_chan *ch;
576
577 ch = pl08x_get_phy_channel(pl08x, plchan);
578 if (!ch) {
579 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
580 plchan->state = PL08X_CHAN_WAITING;
581 return;
582 }
583
584 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d for xfer on %s\n",
585 ch->id, plchan->name);
586
587 plchan->phychan = ch;
588 plchan->state = PL08X_CHAN_RUNNING;
589 pl08x_start_next_txd(plchan);
590}
591
592static void pl08x_phy_reassign_start(struct pl08x_phy_chan *ch,
593 struct pl08x_dma_chan *plchan)
594{
595 struct pl08x_driver_data *pl08x = plchan->host;
596
597 dev_dbg(&pl08x->adev->dev, "reassigned physical channel %d for xfer on %s\n",
598 ch->id, plchan->name);
599
600 /*
601 * We do this without taking the lock; we're really only concerned
602 * about whether this pointer is NULL or not, and we're guaranteed
603 * that this will only be called when it _already_ is non-NULL.
604 */
605 ch->serving = plchan;
606 plchan->phychan = ch;
607 plchan->state = PL08X_CHAN_RUNNING;
608 pl08x_start_next_txd(plchan);
609}
610
611/*
612 * Free a physical DMA channel, potentially reallocating it to another
613 * virtual channel if we have any pending.
614 */
615static void pl08x_phy_free(struct pl08x_dma_chan *plchan)
616{
617 struct pl08x_driver_data *pl08x = plchan->host;
618 struct pl08x_dma_chan *p, *next;
619
620 retry:
621 next = NULL;
622
623 /* Find a waiting virtual channel for the next transfer. */
Russell King01d8dc62012-05-26 14:04:29 +0100624 list_for_each_entry(p, &pl08x->memcpy.channels, vc.chan.device_node)
Russell Kinga5a488d2012-05-26 13:54:15 +0100625 if (p->state == PL08X_CHAN_WAITING) {
626 next = p;
627 break;
628 }
629
630 if (!next) {
Russell King01d8dc62012-05-26 14:04:29 +0100631 list_for_each_entry(p, &pl08x->slave.channels, vc.chan.device_node)
Russell Kinga5a488d2012-05-26 13:54:15 +0100632 if (p->state == PL08X_CHAN_WAITING) {
633 next = p;
634 break;
635 }
636 }
637
638 /* Ensure that the physical channel is stopped */
639 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
640
641 if (next) {
642 bool success;
643
644 /*
645 * Eww. We know this isn't going to deadlock
646 * but lockdep probably doesn't.
647 */
Russell King083be282012-05-26 14:09:53 +0100648 spin_lock(&next->vc.lock);
Russell Kinga5a488d2012-05-26 13:54:15 +0100649 /* Re-check the state now that we have the lock */
650 success = next->state == PL08X_CHAN_WAITING;
651 if (success)
652 pl08x_phy_reassign_start(plchan->phychan, next);
Russell King083be282012-05-26 14:09:53 +0100653 spin_unlock(&next->vc.lock);
Russell Kinga5a488d2012-05-26 13:54:15 +0100654
655 /* If the state changed, try to find another channel */
656 if (!success)
657 goto retry;
658 } else {
659 /* No more jobs, so free up the physical channel */
660 pl08x_put_phy_channel(pl08x, plchan->phychan);
661 }
662
663 plchan->phychan = NULL;
664 plchan->state = PL08X_CHAN_IDLE;
Linus Walleije8689e62010-09-28 15:57:37 +0200665}
666
667/*
668 * LLI handling
669 */
670
671static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
672{
673 switch (coded) {
674 case PL080_WIDTH_8BIT:
675 return 1;
676 case PL080_WIDTH_16BIT:
677 return 2;
678 case PL080_WIDTH_32BIT:
679 return 4;
680 default:
681 break;
682 }
683 BUG();
684 return 0;
685}
686
687static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000688 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200689{
690 u32 retbits = cctl;
691
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000692 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200693 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
694 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
695 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
696
697 /* Then set the bits according to the parameters */
698 switch (srcwidth) {
699 case 1:
700 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
701 break;
702 case 2:
703 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
704 break;
705 case 4:
706 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
707 break;
708 default:
709 BUG();
710 break;
711 }
712
713 switch (dstwidth) {
714 case 1:
715 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
716 break;
717 case 2:
718 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
719 break;
720 case 4:
721 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
722 break;
723 default:
724 BUG();
725 break;
726 }
727
728 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
729 return retbits;
730}
731
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000732struct pl08x_lli_build_data {
733 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000734 struct pl08x_bus_data srcbus;
735 struct pl08x_bus_data dstbus;
736 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100737 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000738};
739
Linus Walleije8689e62010-09-28 15:57:37 +0200740/*
Viresh Kumar0532e6f2011-08-05 15:32:31 +0530741 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
742 * victim in case src & dest are not similarly aligned. i.e. If after aligning
743 * masters address with width requirements of transfer (by sending few byte by
744 * byte data), slave is still not aligned, then its width will be reduced to
745 * BYTE.
746 * - prefers the destination bus if both available
Viresh Kumar036f05f2011-08-05 15:32:41 +0530747 * - prefers bus with fixed address (i.e. peripheral)
Linus Walleije8689e62010-09-28 15:57:37 +0200748 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000749static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
750 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200751{
752 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000753 *mbus = &bd->dstbus;
754 *sbus = &bd->srcbus;
Viresh Kumar036f05f2011-08-05 15:32:41 +0530755 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
756 *mbus = &bd->srcbus;
757 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200758 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530759 if (bd->dstbus.buswidth >= bd->srcbus.buswidth) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000760 *mbus = &bd->dstbus;
761 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200762 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530763 *mbus = &bd->srcbus;
764 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200765 }
766 }
767}
768
769/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000770 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200771 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000772static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
773 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200774{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000775 struct pl08x_lli *llis_va = bd->txd->llis_va;
776 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200777
778 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
779
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000780 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000781 llis_va[num_llis].src = bd->srcbus.addr;
782 llis_va[num_llis].dst = bd->dstbus.addr;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530783 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
784 sizeof(struct pl08x_lli);
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100785 llis_va[num_llis].lli |= bd->lli_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200786
787 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000788 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200789 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000790 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200791
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000792 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000793
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000794 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200795}
796
Viresh Kumar03af5002011-08-05 15:32:39 +0530797static inline void prep_byte_width_lli(struct pl08x_lli_build_data *bd,
798 u32 *cctl, u32 len, int num_llis, size_t *total_bytes)
Linus Walleije8689e62010-09-28 15:57:37 +0200799{
Viresh Kumar03af5002011-08-05 15:32:39 +0530800 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
801 pl08x_fill_lli_for_desc(bd, num_llis, len, *cctl);
802 (*total_bytes) += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200803}
804
805/*
806 * This fills in the table of LLIs for the transfer descriptor
807 * Note that we assume we never have to change the burst sizes
808 * Return 0 for error
809 */
810static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
811 struct pl08x_txd *txd)
812{
Linus Walleije8689e62010-09-28 15:57:37 +0200813 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000814 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200815 int num_llis = 0;
Viresh Kumar03af5002011-08-05 15:32:39 +0530816 u32 cctl, early_bytes = 0;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530817 size_t max_bytes_per_lli, total_bytes;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000818 struct pl08x_lli *llis_va;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530819 struct pl08x_sg *dsg;
Linus Walleije8689e62010-09-28 15:57:37 +0200820
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530821 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200822 if (!txd->llis_va) {
823 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
824 return 0;
825 }
826
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000827 bd.txd = txd;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100828 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530829 cctl = txd->cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000830
Linus Walleije8689e62010-09-28 15:57:37 +0200831 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000832 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200833 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
834 PL080_CONTROL_SWIDTH_SHIFT);
835
836 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000837 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200838 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
839 PL080_CONTROL_DWIDTH_SHIFT);
840
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530841 list_for_each_entry(dsg, &txd->dsg_list, node) {
842 total_bytes = 0;
843 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200844
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530845 bd.srcbus.addr = dsg->src_addr;
846 bd.dstbus.addr = dsg->dst_addr;
847 bd.remainder = dsg->len;
848 bd.srcbus.buswidth = bd.srcbus.maxwidth;
849 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200850
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530851 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200852
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530853 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
854 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
855 bd.srcbus.buswidth,
856 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
857 bd.dstbus.buswidth,
858 bd.remainder);
859 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
860 mbus == &bd.srcbus ? "src" : "dst",
861 sbus == &bd.srcbus ? "src" : "dst");
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100862
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530863 /*
864 * Zero length is only allowed if all these requirements are
865 * met:
866 * - flow controller is peripheral.
867 * - src.addr is aligned to src.width
868 * - dst.addr is aligned to dst.width
869 *
870 * sg_len == 1 should be true, as there can be two cases here:
871 *
872 * - Memory addresses are contiguous and are not scattered.
873 * Here, Only one sg will be passed by user driver, with
874 * memory address and zero length. We pass this to controller
875 * and after the transfer it will receive the last burst
876 * request from peripheral and so transfer finishes.
877 *
878 * - Memory addresses are scattered and are not contiguous.
879 * Here, Obviously as DMA controller doesn't know when a lli's
880 * transfer gets over, it can't load next lli. So in this
881 * case, there has to be an assumption that only one lli is
882 * supported. Thus, we can't have scattered addresses.
883 */
884 if (!bd.remainder) {
885 u32 fc = (txd->ccfg & PL080_CONFIG_FLOW_CONTROL_MASK) >>
886 PL080_CONFIG_FLOW_CONTROL_SHIFT;
887 if (!((fc >= PL080_FLOW_SRC2DST_DST) &&
Viresh Kumar0a235652011-08-05 15:32:42 +0530888 (fc <= PL080_FLOW_SRC2DST_SRC))) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530889 dev_err(&pl08x->adev->dev, "%s sg len can't be zero",
890 __func__);
891 return 0;
892 }
Linus Walleije8689e62010-09-28 15:57:37 +0200893
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530894 if ((bd.srcbus.addr % bd.srcbus.buswidth) ||
Julia Lawall880db3f2012-01-12 22:49:29 +0100895 (bd.dstbus.addr % bd.dstbus.buswidth)) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530896 dev_err(&pl08x->adev->dev,
897 "%s src & dst address must be aligned to src"
898 " & dst width if peripheral is flow controller",
899 __func__);
900 return 0;
901 }
Linus Walleije8689e62010-09-28 15:57:37 +0200902
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530903 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530904 bd.dstbus.buswidth, 0);
905 pl08x_fill_lli_for_desc(&bd, num_llis++, 0, cctl);
906 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200907 }
908
909 /*
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530910 * Send byte by byte for following cases
911 * - Less than a bus width available
912 * - until master bus is aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200913 */
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530914 if (bd.remainder < mbus->buswidth)
915 early_bytes = bd.remainder;
916 else if ((mbus->addr) % (mbus->buswidth)) {
917 early_bytes = mbus->buswidth - (mbus->addr) %
918 (mbus->buswidth);
919 if ((bd.remainder - early_bytes) < mbus->buswidth)
920 early_bytes = bd.remainder;
Linus Walleije8689e62010-09-28 15:57:37 +0200921 }
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530922
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530923 if (early_bytes) {
924 dev_vdbg(&pl08x->adev->dev,
925 "%s byte width LLIs (remain 0x%08x)\n",
926 __func__, bd.remainder);
927 prep_byte_width_lli(&bd, &cctl, early_bytes, num_llis++,
928 &total_bytes);
929 }
Linus Walleije8689e62010-09-28 15:57:37 +0200930
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530931 if (bd.remainder) {
932 /*
933 * Master now aligned
934 * - if slave is not then we must set its width down
935 */
936 if (sbus->addr % sbus->buswidth) {
937 dev_dbg(&pl08x->adev->dev,
938 "%s set down bus width to one byte\n",
939 __func__);
940
941 sbus->buswidth = 1;
942 }
943
944 /*
945 * Bytes transferred = tsize * src width, not
946 * MIN(buswidths)
947 */
948 max_bytes_per_lli = bd.srcbus.buswidth *
949 PL080_CONTROL_TRANSFER_SIZE_MASK;
950 dev_vdbg(&pl08x->adev->dev,
951 "%s max bytes per lli = %zu\n",
952 __func__, max_bytes_per_lli);
953
954 /*
955 * Make largest possible LLIs until less than one bus
956 * width left
957 */
958 while (bd.remainder > (mbus->buswidth - 1)) {
959 size_t lli_len, tsize, width;
960
961 /*
962 * If enough left try to send max possible,
963 * otherwise try to send the remainder
964 */
965 lli_len = min(bd.remainder, max_bytes_per_lli);
966
967 /*
968 * Check against maximum bus alignment:
969 * Calculate actual transfer size in relation to
970 * bus width an get a maximum remainder of the
971 * highest bus width - 1
972 */
973 width = max(mbus->buswidth, sbus->buswidth);
974 lli_len = (lli_len / width) * width;
975 tsize = lli_len / bd.srcbus.buswidth;
976
977 dev_vdbg(&pl08x->adev->dev,
978 "%s fill lli with single lli chunk of "
979 "size 0x%08zx (remainder 0x%08zx)\n",
980 __func__, lli_len, bd.remainder);
981
982 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
983 bd.dstbus.buswidth, tsize);
984 pl08x_fill_lli_for_desc(&bd, num_llis++,
985 lli_len, cctl);
986 total_bytes += lli_len;
987 }
988
989 /*
990 * Send any odd bytes
991 */
992 if (bd.remainder) {
993 dev_vdbg(&pl08x->adev->dev,
994 "%s align with boundary, send odd bytes (remain %zu)\n",
995 __func__, bd.remainder);
996 prep_byte_width_lli(&bd, &cctl, bd.remainder,
997 num_llis++, &total_bytes);
998 }
999 }
1000
1001 if (total_bytes != dsg->len) {
1002 dev_err(&pl08x->adev->dev,
1003 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
1004 __func__, total_bytes, dsg->len);
1005 return 0;
1006 }
1007
1008 if (num_llis >= MAX_NUM_TSFR_LLIS) {
1009 dev_err(&pl08x->adev->dev,
1010 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
1011 __func__, (u32) MAX_NUM_TSFR_LLIS);
1012 return 0;
1013 }
Linus Walleije8689e62010-09-28 15:57:37 +02001014 }
Linus Walleije8689e62010-09-28 15:57:37 +02001015
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001016 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001017 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +00001018 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001019 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001020 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +02001021
Linus Walleije8689e62010-09-28 15:57:37 +02001022#ifdef VERBOSE_DEBUG
1023 {
1024 int i;
1025
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +01001026 dev_vdbg(&pl08x->adev->dev,
1027 "%-3s %-9s %-10s %-10s %-10s %s\n",
1028 "lli", "", "csrc", "cdst", "clli", "cctl");
Linus Walleije8689e62010-09-28 15:57:37 +02001029 for (i = 0; i < num_llis; i++) {
1030 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +01001031 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1032 i, &llis_va[i], llis_va[i].src,
1033 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
Linus Walleije8689e62010-09-28 15:57:37 +02001034 );
1035 }
1036 }
1037#endif
1038
1039 return num_llis;
1040}
1041
Linus Walleije8689e62010-09-28 15:57:37 +02001042static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
1043 struct pl08x_txd *txd)
1044{
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301045 struct pl08x_sg *dsg, *_dsg;
1046
Viresh Kumarc1205642011-08-05 15:32:44 +05301047 if (txd->llis_va)
1048 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +02001049
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301050 list_for_each_entry_safe(dsg, _dsg, &txd->dsg_list, node) {
1051 list_del(&dsg->node);
1052 kfree(dsg);
1053 }
1054
Linus Walleije8689e62010-09-28 15:57:37 +02001055 kfree(txd);
1056}
1057
Russell King18536132012-05-26 14:42:23 +01001058static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1059{
1060 struct device *dev = txd->vd.tx.chan->device->dev;
1061 struct pl08x_sg *dsg;
1062
1063 if (!(txd->vd.tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1064 if (txd->vd.tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1065 list_for_each_entry(dsg, &txd->dsg_list, node)
1066 dma_unmap_single(dev, dsg->src_addr, dsg->len,
1067 DMA_TO_DEVICE);
1068 else {
1069 list_for_each_entry(dsg, &txd->dsg_list, node)
1070 dma_unmap_page(dev, dsg->src_addr, dsg->len,
1071 DMA_TO_DEVICE);
1072 }
1073 }
1074 if (!(txd->vd.tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1075 if (txd->vd.tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1076 list_for_each_entry(dsg, &txd->dsg_list, node)
1077 dma_unmap_single(dev, dsg->dst_addr, dsg->len,
1078 DMA_FROM_DEVICE);
1079 else
1080 list_for_each_entry(dsg, &txd->dsg_list, node)
1081 dma_unmap_page(dev, dsg->dst_addr, dsg->len,
1082 DMA_FROM_DEVICE);
1083 }
1084}
1085
1086static void pl08x_desc_free(struct virt_dma_desc *vd)
1087{
1088 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
1089 struct pl08x_dma_chan *plchan = to_pl08x_chan(vd->tx.chan);
Russell King18536132012-05-26 14:42:23 +01001090
1091 if (!plchan->slave)
1092 pl08x_unmap_buffers(txd);
1093
1094 if (!txd->done)
1095 pl08x_release_mux(plchan);
1096
Russell King18536132012-05-26 14:42:23 +01001097 pl08x_free_txd(plchan->host, txd);
Russell King18536132012-05-26 14:42:23 +01001098}
1099
Linus Walleije8689e62010-09-28 15:57:37 +02001100static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
1101 struct pl08x_dma_chan *plchan)
1102{
Russell Kingea160562012-05-25 13:10:36 +01001103 LIST_HEAD(head);
Linus Walleije8689e62010-09-28 15:57:37 +02001104
Russell King879f1272012-05-26 14:27:40 +01001105 vchan_get_all_descriptors(&plchan->vc, &head);
Akinobu Mita91998262012-10-28 00:49:31 +09001106 vchan_dma_desc_free_list(&plchan->vc, &head);
Linus Walleije8689e62010-09-28 15:57:37 +02001107}
1108
1109/*
1110 * The DMA ENGINE API
1111 */
1112static int pl08x_alloc_chan_resources(struct dma_chan *chan)
1113{
1114 return 0;
1115}
1116
1117static void pl08x_free_chan_resources(struct dma_chan *chan)
1118{
Russell Kinga0686822012-05-26 17:00:49 +01001119 /* Ensure all queued descriptors are freed */
1120 vchan_free_chan_resources(to_virt_chan(chan));
Linus Walleije8689e62010-09-28 15:57:37 +02001121}
1122
Linus Walleije8689e62010-09-28 15:57:37 +02001123static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
1124 struct dma_chan *chan, unsigned long flags)
1125{
1126 struct dma_async_tx_descriptor *retval = NULL;
1127
1128 return retval;
1129}
1130
1131/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001132 * Code accessing dma_async_is_complete() in a tight loop may give problems.
1133 * If slaves are relying on interrupts to signal completion this function
1134 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +02001135 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301136static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
1137 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +02001138{
1139 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Russell King06e885b2012-05-26 15:05:52 +01001140 struct virt_dma_desc *vd;
1141 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001142 enum dma_status ret;
Russell King06e885b2012-05-26 15:05:52 +01001143 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001144
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001145 ret = dma_cookie_status(chan, cookie, txstate);
1146 if (ret == DMA_SUCCESS)
Linus Walleije8689e62010-09-28 15:57:37 +02001147 return ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001148
1149 /*
Russell King06e885b2012-05-26 15:05:52 +01001150 * There's no point calculating the residue if there's
1151 * no txstate to store the value.
1152 */
1153 if (!txstate) {
1154 if (plchan->state == PL08X_CHAN_PAUSED)
1155 ret = DMA_PAUSED;
1156 return ret;
1157 }
1158
1159 spin_lock_irqsave(&plchan->vc.lock, flags);
1160 ret = dma_cookie_status(chan, cookie, txstate);
1161 if (ret != DMA_SUCCESS) {
1162 vd = vchan_find_desc(&plchan->vc, cookie);
1163 if (vd) {
1164 /* On the issued list, so hasn't been processed yet */
1165 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
1166 struct pl08x_sg *dsg;
1167
1168 list_for_each_entry(dsg, &txd->dsg_list, node)
1169 bytes += dsg->len;
1170 } else {
1171 bytes = pl08x_getbytes_chan(plchan);
1172 }
1173 }
1174 spin_unlock_irqrestore(&plchan->vc.lock, flags);
1175
1176 /*
Linus Walleije8689e62010-09-28 15:57:37 +02001177 * This cookie not complete yet
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001178 * Get number of bytes left in the active transactions and queue
Linus Walleije8689e62010-09-28 15:57:37 +02001179 */
Russell King06e885b2012-05-26 15:05:52 +01001180 dma_set_residue(txstate, bytes);
Linus Walleije8689e62010-09-28 15:57:37 +02001181
Russell King06e885b2012-05-26 15:05:52 +01001182 if (plchan->state == PL08X_CHAN_PAUSED && ret == DMA_IN_PROGRESS)
1183 ret = DMA_PAUSED;
Linus Walleije8689e62010-09-28 15:57:37 +02001184
1185 /* Whether waiting or running, we're in progress */
Russell King06e885b2012-05-26 15:05:52 +01001186 return ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001187}
1188
1189/* PrimeCell DMA extension */
1190struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001191 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +02001192 u32 reg;
1193};
1194
1195static const struct burst_table burst_sizes[] = {
1196 {
1197 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001198 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +02001199 },
1200 {
1201 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001202 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +02001203 },
1204 {
1205 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001206 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +02001207 },
1208 {
1209 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001210 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +02001211 },
1212 {
1213 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001214 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +02001215 },
1216 {
1217 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001218 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +02001219 },
1220 {
1221 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001222 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +02001223 },
1224 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001225 .burstwords = 0,
1226 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +02001227 },
1228};
1229
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001230/*
1231 * Given the source and destination available bus masks, select which
1232 * will be routed to each port. We try to have source and destination
1233 * on separate ports, but always respect the allowable settings.
1234 */
1235static u32 pl08x_select_bus(u8 src, u8 dst)
1236{
1237 u32 cctl = 0;
1238
1239 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1240 cctl |= PL080_CONTROL_DST_AHB2;
1241 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1242 cctl |= PL080_CONTROL_SRC_AHB2;
1243
1244 return cctl;
1245}
1246
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +01001247static u32 pl08x_cctl(u32 cctl)
1248{
1249 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1250 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1251 PL080_CONTROL_PROT_MASK);
1252
1253 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1254 return cctl | PL080_CONTROL_PROT_SYS;
1255}
1256
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001257static u32 pl08x_width(enum dma_slave_buswidth width)
1258{
1259 switch (width) {
1260 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1261 return PL080_WIDTH_8BIT;
1262 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1263 return PL080_WIDTH_16BIT;
1264 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1265 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301266 default:
1267 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001268 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001269}
1270
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001271static u32 pl08x_burst(u32 maxburst)
1272{
1273 int i;
1274
1275 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1276 if (burst_sizes[i].burstwords <= maxburst)
1277 break;
1278
1279 return burst_sizes[i].reg;
1280}
1281
Russell King9862ba12012-05-16 11:16:03 +01001282static u32 pl08x_get_cctl(struct pl08x_dma_chan *plchan,
1283 enum dma_slave_buswidth addr_width, u32 maxburst)
1284{
1285 u32 width, burst, cctl = 0;
1286
1287 width = pl08x_width(addr_width);
1288 if (width == ~0)
1289 return ~0;
1290
1291 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1292 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1293
1294 /*
1295 * If this channel will only request single transfers, set this
1296 * down to ONE element. Also select one element if no maxburst
1297 * is specified.
1298 */
1299 if (plchan->cd->single)
1300 maxburst = 1;
1301
1302 burst = pl08x_burst(maxburst);
1303 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1304 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
1305
1306 return pl08x_cctl(cctl);
1307}
1308
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001309static int dma_set_runtime_config(struct dma_chan *chan,
1310 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001311{
1312 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001313
Russell King - ARM Linuxb7f75862011-01-03 22:46:17 +00001314 if (!plchan->slave)
1315 return -EINVAL;
1316
Russell Kingdc8d5f82012-05-16 12:20:55 +01001317 /* Reject definitely invalid configurations */
1318 if (config->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
1319 config->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001320 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001321
Russell Kinged91c132012-05-16 11:02:40 +01001322 plchan->cfg = *config;
1323
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001324 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001325}
1326
1327/*
1328 * Slave transactions callback to the slave device to allow
1329 * synchronization of slave DMA signals with the DMAC enable
1330 */
1331static void pl08x_issue_pending(struct dma_chan *chan)
1332{
1333 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001334 unsigned long flags;
1335
Russell King083be282012-05-26 14:09:53 +01001336 spin_lock_irqsave(&plchan->vc.lock, flags);
Russell King879f1272012-05-26 14:27:40 +01001337 if (vchan_issue_pending(&plchan->vc)) {
Russell Kinga5a488d2012-05-26 13:54:15 +01001338 if (!plchan->phychan && plchan->state != PL08X_CHAN_WAITING)
1339 pl08x_phy_alloc_and_start(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001340 }
Russell King083be282012-05-26 14:09:53 +01001341 spin_unlock_irqrestore(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001342}
1343
Russell King879f1272012-05-26 14:27:40 +01001344static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001345{
Viresh Kumarb201c112011-08-05 15:32:29 +05301346 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001347
1348 if (txd) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301349 INIT_LIST_HEAD(&txd->dsg_list);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001350
1351 /* Always enable error and terminal interrupts */
1352 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1353 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001354 }
1355 return txd;
1356}
1357
Linus Walleije8689e62010-09-28 15:57:37 +02001358/*
1359 * Initialize a descriptor to be used by memcpy submit
1360 */
1361static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1362 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1363 size_t len, unsigned long flags)
1364{
1365 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1366 struct pl08x_driver_data *pl08x = plchan->host;
1367 struct pl08x_txd *txd;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301368 struct pl08x_sg *dsg;
Linus Walleije8689e62010-09-28 15:57:37 +02001369 int ret;
1370
Russell King879f1272012-05-26 14:27:40 +01001371 txd = pl08x_get_txd(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001372 if (!txd) {
1373 dev_err(&pl08x->adev->dev,
1374 "%s no memory for descriptor\n", __func__);
1375 return NULL;
1376 }
1377
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301378 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1379 if (!dsg) {
1380 pl08x_free_txd(pl08x, txd);
1381 dev_err(&pl08x->adev->dev, "%s no memory for pl080 sg\n",
1382 __func__);
1383 return NULL;
1384 }
1385 list_add_tail(&dsg->node, &txd->dsg_list);
1386
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301387 dsg->src_addr = src;
1388 dsg->dst_addr = dest;
1389 dsg->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001390
1391 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001392 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001393 txd->cctl = pl08x->pd->memcpy_channel.cctl_memcpy &
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001394 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001395
Linus Walleije8689e62010-09-28 15:57:37 +02001396 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001397 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001398
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001399 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001400 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1401 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001402
Russell Kingaa4afb72012-05-26 15:43:00 +01001403 ret = pl08x_fill_llis_for_desc(plchan->host, txd);
1404 if (!ret) {
1405 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001406 return NULL;
Russell Kingaa4afb72012-05-26 15:43:00 +01001407 }
Linus Walleije8689e62010-09-28 15:57:37 +02001408
Russell King879f1272012-05-26 14:27:40 +01001409 return vchan_tx_prep(&plchan->vc, &txd->vd, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001410}
1411
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001412static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001413 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301414 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001415 unsigned long flags, void *context)
Linus Walleije8689e62010-09-28 15:57:37 +02001416{
1417 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1418 struct pl08x_driver_data *pl08x = plchan->host;
1419 struct pl08x_txd *txd;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301420 struct pl08x_sg *dsg;
1421 struct scatterlist *sg;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001422 enum dma_slave_buswidth addr_width;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301423 dma_addr_t slave_addr;
Viresh Kumar0a235652011-08-05 15:32:42 +05301424 int ret, tmp;
Russell King409ec8d2012-05-16 11:08:43 +01001425 u8 src_buses, dst_buses;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001426 u32 maxburst, cctl;
Linus Walleije8689e62010-09-28 15:57:37 +02001427
Linus Walleije8689e62010-09-28 15:57:37 +02001428 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001429 __func__, sg_dma_len(sgl), plchan->name);
Linus Walleije8689e62010-09-28 15:57:37 +02001430
Russell King879f1272012-05-26 14:27:40 +01001431 txd = pl08x_get_txd(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001432 if (!txd) {
1433 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1434 return NULL;
1435 }
1436
Linus Walleije8689e62010-09-28 15:57:37 +02001437 /*
1438 * Set up addresses, the PrimeCell configured address
1439 * will take precedence since this may configure the
1440 * channel target address dynamically at runtime.
1441 */
Vinod Kouldb8196d2011-10-13 22:34:23 +05301442 if (direction == DMA_MEM_TO_DEV) {
Russell Kingdc8d5f82012-05-16 12:20:55 +01001443 cctl = PL080_CONTROL_SRC_INCR;
Russell Kinged91c132012-05-16 11:02:40 +01001444 slave_addr = plchan->cfg.dst_addr;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001445 addr_width = plchan->cfg.dst_addr_width;
1446 maxburst = plchan->cfg.dst_maxburst;
Russell King409ec8d2012-05-16 11:08:43 +01001447 src_buses = pl08x->mem_buses;
1448 dst_buses = plchan->cd->periph_buses;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301449 } else if (direction == DMA_DEV_TO_MEM) {
Russell Kingdc8d5f82012-05-16 12:20:55 +01001450 cctl = PL080_CONTROL_DST_INCR;
Russell Kinged91c132012-05-16 11:02:40 +01001451 slave_addr = plchan->cfg.src_addr;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001452 addr_width = plchan->cfg.src_addr_width;
1453 maxburst = plchan->cfg.src_maxburst;
Russell King409ec8d2012-05-16 11:08:43 +01001454 src_buses = plchan->cd->periph_buses;
1455 dst_buses = pl08x->mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +02001456 } else {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301457 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001458 dev_err(&pl08x->adev->dev,
1459 "%s direction unsupported\n", __func__);
1460 return NULL;
1461 }
Linus Walleije8689e62010-09-28 15:57:37 +02001462
Russell Kingdc8d5f82012-05-16 12:20:55 +01001463 cctl |= pl08x_get_cctl(plchan, addr_width, maxburst);
Russell King800d6832012-05-16 11:33:31 +01001464 if (cctl == ~0) {
1465 pl08x_free_txd(pl08x, txd);
1466 dev_err(&pl08x->adev->dev,
1467 "DMA slave configuration botched?\n");
1468 return NULL;
1469 }
1470
Russell King409ec8d2012-05-16 11:08:43 +01001471 txd->cctl = cctl | pl08x_select_bus(src_buses, dst_buses);
1472
Russell King95442b22012-05-16 11:05:09 +01001473 if (plchan->cfg.device_fc)
Vinod Kouldb8196d2011-10-13 22:34:23 +05301474 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER_PER :
Viresh Kumar0a235652011-08-05 15:32:42 +05301475 PL080_FLOW_PER2MEM_PER;
1476 else
Vinod Kouldb8196d2011-10-13 22:34:23 +05301477 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER :
Viresh Kumar0a235652011-08-05 15:32:42 +05301478 PL080_FLOW_PER2MEM;
1479
1480 txd->ccfg |= tmp << PL080_CONFIG_FLOW_CONTROL_SHIFT;
1481
Russell Kingc48d4962012-05-25 11:48:51 +01001482 ret = pl08x_request_mux(plchan);
1483 if (ret < 0) {
1484 pl08x_free_txd(pl08x, txd);
1485 dev_dbg(&pl08x->adev->dev,
1486 "unable to mux for transfer on %s due to platform restrictions\n",
1487 plchan->name);
1488 return NULL;
1489 }
1490
1491 dev_dbg(&pl08x->adev->dev, "allocated DMA request signal %d for xfer on %s\n",
1492 plchan->signal, plchan->name);
1493
1494 /* Assign the flow control signal to this channel */
1495 if (direction == DMA_MEM_TO_DEV)
1496 txd->ccfg |= plchan->signal << PL080_CONFIG_DST_SEL_SHIFT;
1497 else
1498 txd->ccfg |= plchan->signal << PL080_CONFIG_SRC_SEL_SHIFT;
1499
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301500 for_each_sg(sgl, sg, sg_len, tmp) {
1501 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1502 if (!dsg) {
Russell Kingc48d4962012-05-25 11:48:51 +01001503 pl08x_release_mux(plchan);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301504 pl08x_free_txd(pl08x, txd);
1505 dev_err(&pl08x->adev->dev, "%s no mem for pl080 sg\n",
1506 __func__);
1507 return NULL;
1508 }
1509 list_add_tail(&dsg->node, &txd->dsg_list);
1510
1511 dsg->len = sg_dma_len(sg);
Vinod Kouldb8196d2011-10-13 22:34:23 +05301512 if (direction == DMA_MEM_TO_DEV) {
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +02001513 dsg->src_addr = sg_dma_address(sg);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301514 dsg->dst_addr = slave_addr;
1515 } else {
1516 dsg->src_addr = slave_addr;
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +02001517 dsg->dst_addr = sg_dma_address(sg);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301518 }
1519 }
1520
Russell Kingaa4afb72012-05-26 15:43:00 +01001521 ret = pl08x_fill_llis_for_desc(plchan->host, txd);
1522 if (!ret) {
1523 pl08x_release_mux(plchan);
1524 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001525 return NULL;
Russell Kingaa4afb72012-05-26 15:43:00 +01001526 }
Linus Walleije8689e62010-09-28 15:57:37 +02001527
Russell King879f1272012-05-26 14:27:40 +01001528 return vchan_tx_prep(&plchan->vc, &txd->vd, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001529}
1530
1531static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1532 unsigned long arg)
1533{
1534 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1535 struct pl08x_driver_data *pl08x = plchan->host;
1536 unsigned long flags;
1537 int ret = 0;
1538
1539 /* Controls applicable to inactive channels */
1540 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001541 return dma_set_runtime_config(chan,
1542 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001543 }
1544
1545 /*
1546 * Anything succeeds on channels with no physical allocation and
1547 * no queued transfers.
1548 */
Russell King083be282012-05-26 14:09:53 +01001549 spin_lock_irqsave(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001550 if (!plchan->phychan && !plchan->at) {
Russell King083be282012-05-26 14:09:53 +01001551 spin_unlock_irqrestore(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001552 return 0;
1553 }
1554
1555 switch (cmd) {
1556 case DMA_TERMINATE_ALL:
1557 plchan->state = PL08X_CHAN_IDLE;
1558
1559 if (plchan->phychan) {
Linus Walleije8689e62010-09-28 15:57:37 +02001560 /*
1561 * Mark physical channel as free and free any slave
1562 * signal
1563 */
Russell Kinga5a488d2012-05-26 13:54:15 +01001564 pl08x_phy_free(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001565 }
Linus Walleije8689e62010-09-28 15:57:37 +02001566 /* Dequeue jobs and free LLIs */
1567 if (plchan->at) {
Russell King18536132012-05-26 14:42:23 +01001568 pl08x_desc_free(&plchan->at->vd);
Linus Walleije8689e62010-09-28 15:57:37 +02001569 plchan->at = NULL;
1570 }
1571 /* Dequeue jobs not yet fired as well */
1572 pl08x_free_txd_list(pl08x, plchan);
1573 break;
1574 case DMA_PAUSE:
1575 pl08x_pause_phy_chan(plchan->phychan);
1576 plchan->state = PL08X_CHAN_PAUSED;
1577 break;
1578 case DMA_RESUME:
1579 pl08x_resume_phy_chan(plchan->phychan);
1580 plchan->state = PL08X_CHAN_RUNNING;
1581 break;
1582 default:
1583 /* Unknown command */
1584 ret = -ENXIO;
1585 break;
1586 }
1587
Russell King083be282012-05-26 14:09:53 +01001588 spin_unlock_irqrestore(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001589
1590 return ret;
1591}
1592
1593bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1594{
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +01001595 struct pl08x_dma_chan *plchan;
Linus Walleije8689e62010-09-28 15:57:37 +02001596 char *name = chan_id;
1597
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +01001598 /* Reject channels for devices not bound to this driver */
1599 if (chan->device->dev->driver != &pl08x_amba_driver.drv)
1600 return false;
1601
1602 plchan = to_pl08x_chan(chan);
1603
Linus Walleije8689e62010-09-28 15:57:37 +02001604 /* Check that the channel is not taken! */
1605 if (!strcmp(plchan->name, name))
1606 return true;
1607
1608 return false;
1609}
1610
1611/*
1612 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001613 * TODO: turn this bit on/off depending on the number of physical channels
1614 * actually used, if it is zero... well shut it off. That will save some
1615 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001616 */
1617static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1618{
Linus Walleijaffa1152012-04-12 09:01:49 +02001619 /* The Nomadik variant does not have the config register */
1620 if (pl08x->vd->nomadik)
1621 return;
Viresh Kumar48a59ef2011-08-05 15:32:34 +05301622 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +02001623}
1624
Linus Walleije8689e62010-09-28 15:57:37 +02001625static irqreturn_t pl08x_irq(int irq, void *dev)
1626{
1627 struct pl08x_driver_data *pl08x = dev;
Viresh Kumar28da2832011-08-05 15:32:36 +05301628 u32 mask = 0, err, tc, i;
Linus Walleije8689e62010-09-28 15:57:37 +02001629
Viresh Kumar28da2832011-08-05 15:32:36 +05301630 /* check & clear - ERR & TC interrupts */
1631 err = readl(pl08x->base + PL080_ERR_STATUS);
1632 if (err) {
1633 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1634 __func__, err);
1635 writel(err, pl08x->base + PL080_ERR_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +02001636 }
Linus Walleijd29bf012012-04-09 22:53:21 +02001637 tc = readl(pl08x->base + PL080_TC_STATUS);
Viresh Kumar28da2832011-08-05 15:32:36 +05301638 if (tc)
1639 writel(tc, pl08x->base + PL080_TC_CLEAR);
1640
1641 if (!err && !tc)
1642 return IRQ_NONE;
1643
Linus Walleije8689e62010-09-28 15:57:37 +02001644 for (i = 0; i < pl08x->vd->channels; i++) {
Viresh Kumar28da2832011-08-05 15:32:36 +05301645 if (((1 << i) & err) || ((1 << i) & tc)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001646 /* Locate physical channel */
1647 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1648 struct pl08x_dma_chan *plchan = phychan->serving;
Russell Kinga936e792012-05-25 10:51:19 +01001649 struct pl08x_txd *tx;
Linus Walleije8689e62010-09-28 15:57:37 +02001650
Viresh Kumar28da2832011-08-05 15:32:36 +05301651 if (!plchan) {
1652 dev_err(&pl08x->adev->dev,
1653 "%s Error TC interrupt on unused channel: 0x%08x\n",
1654 __func__, i);
1655 continue;
1656 }
1657
Russell King083be282012-05-26 14:09:53 +01001658 spin_lock(&plchan->vc.lock);
Russell Kinga936e792012-05-25 10:51:19 +01001659 tx = plchan->at;
1660 if (tx) {
1661 plchan->at = NULL;
Russell Kingc48d4962012-05-25 11:48:51 +01001662 /*
1663 * This descriptor is done, release its mux
1664 * reservation.
1665 */
1666 pl08x_release_mux(plchan);
Russell King18536132012-05-26 14:42:23 +01001667 tx->done = true;
1668 vchan_cookie_complete(&tx->vd);
Russell Kingc33b6442012-05-25 15:41:13 +01001669
Russell Kinga5a488d2012-05-26 13:54:15 +01001670 /*
1671 * And start the next descriptor (if any),
1672 * otherwise free this channel.
1673 */
Russell King879f1272012-05-26 14:27:40 +01001674 if (vchan_next_desc(&plchan->vc))
Russell Kingc33b6442012-05-25 15:41:13 +01001675 pl08x_start_next_txd(plchan);
Russell Kinga5a488d2012-05-26 13:54:15 +01001676 else
1677 pl08x_phy_free(plchan);
Russell Kinga936e792012-05-25 10:51:19 +01001678 }
Russell King083be282012-05-26 14:09:53 +01001679 spin_unlock(&plchan->vc.lock);
Russell Kinga936e792012-05-25 10:51:19 +01001680
Linus Walleije8689e62010-09-28 15:57:37 +02001681 mask |= (1 << i);
1682 }
1683 }
Linus Walleije8689e62010-09-28 15:57:37 +02001684
1685 return mask ? IRQ_HANDLED : IRQ_NONE;
1686}
1687
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001688static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1689{
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001690 chan->slave = true;
1691 chan->name = chan->cd->bus_id;
Russell Kinged91c132012-05-16 11:02:40 +01001692 chan->cfg.src_addr = chan->cd->addr;
1693 chan->cfg.dst_addr = chan->cd->addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001694}
1695
Linus Walleije8689e62010-09-28 15:57:37 +02001696/*
1697 * Initialise the DMAC memcpy/slave channels.
1698 * Make a local wrapper to hold required data
1699 */
1700static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301701 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001702{
1703 struct pl08x_dma_chan *chan;
1704 int i;
1705
1706 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001707
Linus Walleije8689e62010-09-28 15:57:37 +02001708 /*
1709 * Register as many many memcpy as we have physical channels,
1710 * we won't always be able to use all but the code will have
1711 * to cope with that situation.
1712 */
1713 for (i = 0; i < channels; i++) {
Viresh Kumarb201c112011-08-05 15:32:29 +05301714 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001715 if (!chan) {
1716 dev_err(&pl08x->adev->dev,
1717 "%s no memory for channel\n", __func__);
1718 return -ENOMEM;
1719 }
1720
1721 chan->host = pl08x;
1722 chan->state = PL08X_CHAN_IDLE;
Russell Kingad0de2a2012-05-25 11:15:15 +01001723 chan->signal = -1;
Linus Walleije8689e62010-09-28 15:57:37 +02001724
1725 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001726 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001727 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001728 } else {
1729 chan->cd = &pl08x->pd->memcpy_channel;
1730 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1731 if (!chan->name) {
1732 kfree(chan);
1733 return -ENOMEM;
1734 }
1735 }
Viresh Kumar175a5e62011-08-05 15:32:32 +05301736 dev_dbg(&pl08x->adev->dev,
Linus Walleije8689e62010-09-28 15:57:37 +02001737 "initialize virtual channel \"%s\"\n",
1738 chan->name);
1739
Russell King18536132012-05-26 14:42:23 +01001740 chan->vc.desc_free = pl08x_desc_free;
Russell King083be282012-05-26 14:09:53 +01001741 vchan_init(&chan->vc, dmadev);
Linus Walleije8689e62010-09-28 15:57:37 +02001742 }
1743 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1744 i, slave ? "slave" : "memcpy");
1745 return i;
1746}
1747
1748static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1749{
1750 struct pl08x_dma_chan *chan = NULL;
1751 struct pl08x_dma_chan *next;
1752
1753 list_for_each_entry_safe(chan,
Russell King01d8dc62012-05-26 14:04:29 +01001754 next, &dmadev->channels, vc.chan.device_node) {
1755 list_del(&chan->vc.chan.device_node);
Linus Walleije8689e62010-09-28 15:57:37 +02001756 kfree(chan);
1757 }
1758}
1759
1760#ifdef CONFIG_DEBUG_FS
1761static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1762{
1763 switch (state) {
1764 case PL08X_CHAN_IDLE:
1765 return "idle";
1766 case PL08X_CHAN_RUNNING:
1767 return "running";
1768 case PL08X_CHAN_PAUSED:
1769 return "paused";
1770 case PL08X_CHAN_WAITING:
1771 return "waiting";
1772 default:
1773 break;
1774 }
1775 return "UNKNOWN STATE";
1776}
1777
1778static int pl08x_debugfs_show(struct seq_file *s, void *data)
1779{
1780 struct pl08x_driver_data *pl08x = s->private;
1781 struct pl08x_dma_chan *chan;
1782 struct pl08x_phy_chan *ch;
1783 unsigned long flags;
1784 int i;
1785
1786 seq_printf(s, "PL08x physical channels:\n");
1787 seq_printf(s, "CHANNEL:\tUSER:\n");
1788 seq_printf(s, "--------\t-----\n");
1789 for (i = 0; i < pl08x->vd->channels; i++) {
1790 struct pl08x_dma_chan *virt_chan;
1791
1792 ch = &pl08x->phy_chans[i];
1793
1794 spin_lock_irqsave(&ch->lock, flags);
1795 virt_chan = ch->serving;
1796
Linus Walleijaffa1152012-04-12 09:01:49 +02001797 seq_printf(s, "%d\t\t%s%s\n",
1798 ch->id,
1799 virt_chan ? virt_chan->name : "(none)",
1800 ch->locked ? " LOCKED" : "");
Linus Walleije8689e62010-09-28 15:57:37 +02001801
1802 spin_unlock_irqrestore(&ch->lock, flags);
1803 }
1804
1805 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1806 seq_printf(s, "CHANNEL:\tSTATE:\n");
1807 seq_printf(s, "--------\t------\n");
Russell King01d8dc62012-05-26 14:04:29 +01001808 list_for_each_entry(chan, &pl08x->memcpy.channels, vc.chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001809 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001810 pl08x_state_str(chan->state));
1811 }
1812
1813 seq_printf(s, "\nPL08x virtual slave channels:\n");
1814 seq_printf(s, "CHANNEL:\tSTATE:\n");
1815 seq_printf(s, "--------\t------\n");
Russell King01d8dc62012-05-26 14:04:29 +01001816 list_for_each_entry(chan, &pl08x->slave.channels, vc.chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001817 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001818 pl08x_state_str(chan->state));
1819 }
1820
1821 return 0;
1822}
1823
1824static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1825{
1826 return single_open(file, pl08x_debugfs_show, inode->i_private);
1827}
1828
1829static const struct file_operations pl08x_debugfs_operations = {
1830 .open = pl08x_debugfs_open,
1831 .read = seq_read,
1832 .llseek = seq_lseek,
1833 .release = single_release,
1834};
1835
1836static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1837{
1838 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301839 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1840 S_IFREG | S_IRUGO, NULL, pl08x,
1841 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02001842}
1843
1844#else
1845static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1846{
1847}
1848#endif
1849
Russell Kingaa25afa2011-02-19 15:55:00 +00001850static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001851{
1852 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001853 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001854 int ret = 0;
1855 int i;
1856
1857 ret = amba_request_regions(adev, NULL);
1858 if (ret)
1859 return ret;
1860
1861 /* Create the driver state holder */
Viresh Kumarb201c112011-08-05 15:32:29 +05301862 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001863 if (!pl08x) {
1864 ret = -ENOMEM;
1865 goto out_no_pl08x;
1866 }
1867
1868 /* Initialize memcpy engine */
1869 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1870 pl08x->memcpy.dev = &adev->dev;
1871 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1872 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1873 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1874 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1875 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1876 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1877 pl08x->memcpy.device_control = pl08x_control;
1878
1879 /* Initialize slave engine */
1880 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1881 pl08x->slave.dev = &adev->dev;
1882 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1883 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1884 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1885 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1886 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1887 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1888 pl08x->slave.device_control = pl08x_control;
1889
1890 /* Get the platform data */
1891 pl08x->pd = dev_get_platdata(&adev->dev);
1892 if (!pl08x->pd) {
1893 dev_err(&adev->dev, "no platform data supplied\n");
Julia Lawall983d7be2012-08-14 14:58:32 +02001894 ret = -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001895 goto out_no_platdata;
1896 }
1897
1898 /* Assign useful pointers to the driver state */
1899 pl08x->adev = adev;
1900 pl08x->vd = vd;
1901
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001902 /* By default, AHB1 only. If dualmaster, from platform */
1903 pl08x->lli_buses = PL08X_AHB1;
1904 pl08x->mem_buses = PL08X_AHB1;
1905 if (pl08x->vd->dualmaster) {
1906 pl08x->lli_buses = pl08x->pd->lli_buses;
1907 pl08x->mem_buses = pl08x->pd->mem_buses;
1908 }
1909
Linus Walleije8689e62010-09-28 15:57:37 +02001910 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1911 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1912 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1913 if (!pl08x->pool) {
1914 ret = -ENOMEM;
1915 goto out_no_lli_pool;
1916 }
1917
Linus Walleije8689e62010-09-28 15:57:37 +02001918 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1919 if (!pl08x->base) {
1920 ret = -ENOMEM;
1921 goto out_no_ioremap;
1922 }
1923
1924 /* Turn on the PL08x */
1925 pl08x_ensure_on(pl08x);
1926
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001927 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001928 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1929 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1930
1931 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001932 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001933 if (ret) {
1934 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1935 __func__, adev->irq[0]);
1936 goto out_no_irq;
1937 }
1938
1939 /* Initialize physical channels */
Linus Walleijaffa1152012-04-12 09:01:49 +02001940 pl08x->phy_chans = kzalloc((vd->channels * sizeof(*pl08x->phy_chans)),
Linus Walleije8689e62010-09-28 15:57:37 +02001941 GFP_KERNEL);
1942 if (!pl08x->phy_chans) {
1943 dev_err(&adev->dev, "%s failed to allocate "
1944 "physical channel holders\n",
1945 __func__);
Julia Lawall983d7be2012-08-14 14:58:32 +02001946 ret = -ENOMEM;
Linus Walleije8689e62010-09-28 15:57:37 +02001947 goto out_no_phychans;
1948 }
1949
1950 for (i = 0; i < vd->channels; i++) {
1951 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1952
1953 ch->id = i;
1954 ch->base = pl08x->base + PL080_Cx_BASE(i);
1955 spin_lock_init(&ch->lock);
Linus Walleijaffa1152012-04-12 09:01:49 +02001956
1957 /*
1958 * Nomadik variants can have channels that are locked
1959 * down for the secure world only. Lock up these channels
1960 * by perpetually serving a dummy virtual channel.
1961 */
1962 if (vd->nomadik) {
1963 u32 val;
1964
1965 val = readl(ch->base + PL080_CH_CONFIG);
1966 if (val & (PL080N_CONFIG_ITPROT | PL080N_CONFIG_SECPROT)) {
1967 dev_info(&adev->dev, "physical channel %d reserved for secure access only\n", i);
1968 ch->locked = true;
1969 }
1970 }
1971
Viresh Kumar175a5e62011-08-05 15:32:32 +05301972 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1973 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
Linus Walleije8689e62010-09-28 15:57:37 +02001974 }
1975
1976 /* Register as many memcpy channels as there are physical channels */
1977 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1978 pl08x->vd->channels, false);
1979 if (ret <= 0) {
1980 dev_warn(&pl08x->adev->dev,
1981 "%s failed to enumerate memcpy channels - %d\n",
1982 __func__, ret);
1983 goto out_no_memcpy;
1984 }
1985 pl08x->memcpy.chancnt = ret;
1986
1987 /* Register slave channels */
1988 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301989 pl08x->pd->num_slave_channels, true);
Linus Walleije8689e62010-09-28 15:57:37 +02001990 if (ret <= 0) {
1991 dev_warn(&pl08x->adev->dev,
1992 "%s failed to enumerate slave channels - %d\n",
1993 __func__, ret);
1994 goto out_no_slave;
1995 }
1996 pl08x->slave.chancnt = ret;
1997
1998 ret = dma_async_device_register(&pl08x->memcpy);
1999 if (ret) {
2000 dev_warn(&pl08x->adev->dev,
2001 "%s failed to register memcpy as an async device - %d\n",
2002 __func__, ret);
2003 goto out_no_memcpy_reg;
2004 }
2005
2006 ret = dma_async_device_register(&pl08x->slave);
2007 if (ret) {
2008 dev_warn(&pl08x->adev->dev,
2009 "%s failed to register slave as an async device - %d\n",
2010 __func__, ret);
2011 goto out_no_slave_reg;
2012 }
2013
2014 amba_set_drvdata(adev, pl08x);
2015 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00002016 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
2017 amba_part(adev), amba_rev(adev),
2018 (unsigned long long)adev->res.start, adev->irq[0]);
Viresh Kumarb7b60182011-08-05 15:32:33 +05302019
Linus Walleije8689e62010-09-28 15:57:37 +02002020 return 0;
2021
2022out_no_slave_reg:
2023 dma_async_device_unregister(&pl08x->memcpy);
2024out_no_memcpy_reg:
2025 pl08x_free_virtual_channels(&pl08x->slave);
2026out_no_slave:
2027 pl08x_free_virtual_channels(&pl08x->memcpy);
2028out_no_memcpy:
2029 kfree(pl08x->phy_chans);
2030out_no_phychans:
2031 free_irq(adev->irq[0], pl08x);
2032out_no_irq:
2033 iounmap(pl08x->base);
2034out_no_ioremap:
2035 dma_pool_destroy(pl08x->pool);
2036out_no_lli_pool:
2037out_no_platdata:
2038 kfree(pl08x);
2039out_no_pl08x:
2040 amba_release_regions(adev);
2041 return ret;
2042}
2043
2044/* PL080 has 8 channels and the PL080 have just 2 */
2045static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002046 .channels = 8,
2047 .dualmaster = true,
2048};
2049
Linus Walleijaffa1152012-04-12 09:01:49 +02002050static struct vendor_data vendor_nomadik = {
2051 .channels = 8,
2052 .dualmaster = true,
2053 .nomadik = true,
2054};
2055
Linus Walleije8689e62010-09-28 15:57:37 +02002056static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002057 .channels = 2,
2058 .dualmaster = false,
2059};
2060
2061static struct amba_id pl08x_ids[] = {
2062 /* PL080 */
2063 {
2064 .id = 0x00041080,
2065 .mask = 0x000fffff,
2066 .data = &vendor_pl080,
2067 },
2068 /* PL081 */
2069 {
2070 .id = 0x00041081,
2071 .mask = 0x000fffff,
2072 .data = &vendor_pl081,
2073 },
2074 /* Nomadik 8815 PL080 variant */
2075 {
Linus Walleijaffa1152012-04-12 09:01:49 +02002076 .id = 0x00280080,
Linus Walleije8689e62010-09-28 15:57:37 +02002077 .mask = 0x00ffffff,
Linus Walleijaffa1152012-04-12 09:01:49 +02002078 .data = &vendor_nomadik,
Linus Walleije8689e62010-09-28 15:57:37 +02002079 },
2080 { 0, 0 },
2081};
2082
Dave Martin037566d2011-10-05 15:15:20 +01002083MODULE_DEVICE_TABLE(amba, pl08x_ids);
2084
Linus Walleije8689e62010-09-28 15:57:37 +02002085static struct amba_driver pl08x_amba_driver = {
2086 .drv.name = DRIVER_NAME,
2087 .id_table = pl08x_ids,
2088 .probe = pl08x_probe,
2089};
2090
2091static int __init pl08x_init(void)
2092{
2093 int retval;
2094 retval = amba_driver_register(&pl08x_amba_driver);
2095 if (retval)
2096 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00002097 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02002098 retval);
2099 return retval;
2100}
2101subsys_initcall(pl08x_init);