blob: 1e276d5662f25683c4a7c141404c0f4781c2c308 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
Felipe Balbi6462cbd2013-06-30 14:19:33 +030044#include "platform_data.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030045#include "core.h"
46#include "gadget.h"
47#include "io.h"
48
49#include "debug.h"
50
Felipe Balbi8300dd22011-10-18 13:54:01 +030051/* -------------------------------------------------------------------------- */
52
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +010053void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
54{
55 u32 reg;
56
57 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
58 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
59 reg |= DWC3_GCTL_PRTCAPDIR(mode);
60 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
61}
Felipe Balbi8300dd22011-10-18 13:54:01 +030062
Felipe Balbi72246da2011-08-19 18:10:58 +030063/**
64 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
65 * @dwc: pointer to our context structure
66 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053067static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +030068{
69 u32 reg;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053070 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +030071
72 /* Before Resetting PHY, put Core in Reset */
73 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
74 reg |= DWC3_GCTL_CORESOFTRESET;
75 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
76
77 /* Assert USB3 PHY reset */
78 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
79 reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
80 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
81
82 /* Assert USB2 PHY reset */
83 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
84 reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
85 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
86
Felipe Balbi51e1e7b2012-07-19 14:09:48 +030087 usb_phy_init(dwc->usb2_phy);
88 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053089 ret = phy_init(dwc->usb2_generic_phy);
90 if (ret < 0)
91 return ret;
92
93 ret = phy_init(dwc->usb3_generic_phy);
94 if (ret < 0) {
95 phy_exit(dwc->usb2_generic_phy);
96 return ret;
97 }
Felipe Balbi72246da2011-08-19 18:10:58 +030098 mdelay(100);
99
100 /* Clear USB3 PHY reset */
101 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
102 reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
103 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
104
105 /* Clear USB2 PHY reset */
106 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
107 reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
108 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
109
Pratyush Anand45627ac2012-06-21 17:44:28 +0530110 mdelay(100);
111
Felipe Balbi72246da2011-08-19 18:10:58 +0300112 /* After PHYs are stable we can take Core out of reset state */
113 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
114 reg &= ~DWC3_GCTL_CORESOFTRESET;
115 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530116
117 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300118}
119
120/**
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300121 * dwc3_soft_reset - Issue soft reset
122 * @dwc: Pointer to our controller context structure
123 */
124static int dwc3_soft_reset(struct dwc3 *dwc)
125{
126 unsigned long timeout;
127 u32 reg;
128
129 timeout = jiffies + msecs_to_jiffies(500);
130 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
131 do {
132 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
133 if (!(reg & DWC3_DCTL_CSFTRST))
134 break;
135
136 if (time_after(jiffies, timeout)) {
137 dev_err(dwc->dev, "Reset Timed Out\n");
138 return -ETIMEDOUT;
139 }
140
141 cpu_relax();
142 } while (true);
143
144 return 0;
145}
146
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530147/*
148 * dwc3_frame_length_adjustment - Adjusts frame length if required
149 * @dwc3: Pointer to our controller context structure
150 * @fladj: Value of GFLADJ_30MHZ to adjust frame length
151 */
152static void dwc3_frame_length_adjustment(struct dwc3 *dwc, u32 fladj)
153{
154 u32 reg;
155 u32 dft;
156
157 if (dwc->revision < DWC3_REVISION_250A)
158 return;
159
160 if (fladj == 0)
161 return;
162
163 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
164 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
165 if (!dev_WARN_ONCE(dwc->dev, dft == fladj,
166 "request value same as default, ignoring\n")) {
167 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
168 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | fladj;
169 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
170 }
171}
172
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300173/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300174 * dwc3_free_one_event_buffer - Frees one event buffer
175 * @dwc: Pointer to our controller context structure
176 * @evt: Pointer to event buffer to be freed
177 */
178static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
179 struct dwc3_event_buffer *evt)
180{
181 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300182}
183
184/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800185 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300186 * @dwc: Pointer to our controller context structure
187 * @length: size of the event buffer
188 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800189 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300190 * otherwise ERR_PTR(errno).
191 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200192static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
193 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300194{
195 struct dwc3_event_buffer *evt;
196
Felipe Balbi380f0d22012-10-11 13:48:36 +0300197 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300198 if (!evt)
199 return ERR_PTR(-ENOMEM);
200
201 evt->dwc = dwc;
202 evt->length = length;
203 evt->buf = dma_alloc_coherent(dwc->dev, length,
204 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200205 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300206 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300207
208 return evt;
209}
210
211/**
212 * dwc3_free_event_buffers - frees all allocated event buffers
213 * @dwc: Pointer to our controller context structure
214 */
215static void dwc3_free_event_buffers(struct dwc3 *dwc)
216{
217 struct dwc3_event_buffer *evt;
218 int i;
219
Felipe Balbi9f622b22011-10-12 10:31:04 +0300220 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300221 evt = dwc->ev_buffs[i];
Anton Tikhomirov64b6c8a2012-03-06 17:05:15 +0900222 if (evt)
Felipe Balbi72246da2011-08-19 18:10:58 +0300223 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300224 }
225}
226
227/**
228 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800229 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300230 * @length: size of event buffer
231 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800232 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300233 * may contain some buffers allocated but not all which were requested.
234 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500235static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300236{
Felipe Balbi9f622b22011-10-12 10:31:04 +0300237 int num;
Felipe Balbi72246da2011-08-19 18:10:58 +0300238 int i;
239
Felipe Balbi9f622b22011-10-12 10:31:04 +0300240 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
241 dwc->num_event_buffers = num;
242
Felipe Balbi380f0d22012-10-11 13:48:36 +0300243 dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
244 GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900245 if (!dwc->ev_buffs)
Felipe Balbi457d3f22011-10-24 12:03:13 +0300246 return -ENOMEM;
Felipe Balbi457d3f22011-10-24 12:03:13 +0300247
Felipe Balbi72246da2011-08-19 18:10:58 +0300248 for (i = 0; i < num; i++) {
249 struct dwc3_event_buffer *evt;
250
251 evt = dwc3_alloc_one_event_buffer(dwc, length);
252 if (IS_ERR(evt)) {
253 dev_err(dwc->dev, "can't allocate event buffer\n");
254 return PTR_ERR(evt);
255 }
256 dwc->ev_buffs[i] = evt;
257 }
258
259 return 0;
260}
261
262/**
263 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800264 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300265 *
266 * Returns 0 on success otherwise negative errno.
267 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300268static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300269{
270 struct dwc3_event_buffer *evt;
271 int n;
272
Felipe Balbi9f622b22011-10-12 10:31:04 +0300273 for (n = 0; n < dwc->num_event_buffers; n++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300274 evt = dwc->ev_buffs[n];
275 dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
276 evt->buf, (unsigned long long) evt->dma,
277 evt->length);
278
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300279 evt->lpos = 0;
280
Felipe Balbi72246da2011-08-19 18:10:58 +0300281 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
282 lower_32_bits(evt->dma));
283 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
284 upper_32_bits(evt->dma));
285 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
Felipe Balbi68d6a012013-06-12 21:09:26 +0300286 DWC3_GEVNTSIZ_SIZE(evt->length));
Felipe Balbi72246da2011-08-19 18:10:58 +0300287 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
288 }
289
290 return 0;
291}
292
293static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
294{
295 struct dwc3_event_buffer *evt;
296 int n;
297
Felipe Balbi9f622b22011-10-12 10:31:04 +0300298 for (n = 0; n < dwc->num_event_buffers; n++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300299 evt = dwc->ev_buffs[n];
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300300
301 evt->lpos = 0;
302
Felipe Balbi72246da2011-08-19 18:10:58 +0300303 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
304 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
Felipe Balbi68d6a012013-06-12 21:09:26 +0300305 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
306 | DWC3_GEVNTSIZ_SIZE(0));
Felipe Balbi72246da2011-08-19 18:10:58 +0300307 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
308 }
309}
310
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600311static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
312{
313 if (!dwc->has_hibernation)
314 return 0;
315
316 if (!dwc->nr_scratch)
317 return 0;
318
319 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
320 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
321 if (!dwc->scratchbuf)
322 return -ENOMEM;
323
324 return 0;
325}
326
327static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
328{
329 dma_addr_t scratch_addr;
330 u32 param;
331 int ret;
332
333 if (!dwc->has_hibernation)
334 return 0;
335
336 if (!dwc->nr_scratch)
337 return 0;
338
339 /* should never fall here */
340 if (!WARN_ON(dwc->scratchbuf))
341 return 0;
342
343 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
344 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
345 DMA_BIDIRECTIONAL);
346 if (dma_mapping_error(dwc->dev, scratch_addr)) {
347 dev_err(dwc->dev, "failed to map scratch buffer\n");
348 ret = -EFAULT;
349 goto err0;
350 }
351
352 dwc->scratch_addr = scratch_addr;
353
354 param = lower_32_bits(scratch_addr);
355
356 ret = dwc3_send_gadget_generic_command(dwc,
357 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
358 if (ret < 0)
359 goto err1;
360
361 param = upper_32_bits(scratch_addr);
362
363 ret = dwc3_send_gadget_generic_command(dwc,
364 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
365 if (ret < 0)
366 goto err1;
367
368 return 0;
369
370err1:
371 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
372 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
373
374err0:
375 return ret;
376}
377
378static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
379{
380 if (!dwc->has_hibernation)
381 return;
382
383 if (!dwc->nr_scratch)
384 return;
385
386 /* should never fall here */
387 if (!WARN_ON(dwc->scratchbuf))
388 return;
389
390 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
391 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
392 kfree(dwc->scratchbuf);
393}
394
Felipe Balbi789451f62011-05-05 15:53:10 +0300395static void dwc3_core_num_eps(struct dwc3 *dwc)
396{
397 struct dwc3_hwparams *parms = &dwc->hwparams;
398
399 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
400 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
401
Felipe Balbi73815282015-01-27 13:48:14 -0600402 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
Felipe Balbi789451f62011-05-05 15:53:10 +0300403 dwc->num_in_eps, dwc->num_out_eps);
404}
405
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500406static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300407{
408 struct dwc3_hwparams *parms = &dwc->hwparams;
409
410 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
411 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
412 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
413 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
414 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
415 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
416 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
417 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
418 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
419}
420
Felipe Balbi72246da2011-08-19 18:10:58 +0300421/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800422 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
423 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300424 *
425 * Returns 0 on success. The USB PHY interfaces are configured but not
426 * initialized. The PHY interfaces and the PHYs get initialized together with
427 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800428 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300429static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800430{
431 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300432 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800433
434 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
435
Huang Rui2164a472014-10-28 19:54:35 +0800436 /*
437 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
438 * to '0' during coreConsultant configuration. So default value
439 * will be '0' when the core is reset. Application needs to set it
440 * to '1' after the core initialization is completed.
441 */
442 if (dwc->revision > DWC3_REVISION_194A)
443 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
444
Huang Ruib5a65c42014-10-28 19:54:28 +0800445 if (dwc->u2ss_inp3_quirk)
446 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
447
Huang Ruidf31f5b2014-10-28 19:54:29 +0800448 if (dwc->req_p1p2p3_quirk)
449 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
450
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800451 if (dwc->del_p1p2p3_quirk)
452 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
453
Huang Rui41c06ff2014-10-28 19:54:31 +0800454 if (dwc->del_phy_power_chg_quirk)
455 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
456
Huang Ruifb67afc2014-10-28 19:54:32 +0800457 if (dwc->lfps_filter_quirk)
458 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
459
Huang Rui14f4ac52014-10-28 19:54:33 +0800460 if (dwc->rx_detect_poll_quirk)
461 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
462
Huang Rui6b6a0c92014-10-31 11:11:12 +0800463 if (dwc->tx_de_emphasis_quirk)
464 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
465
Felipe Balbicd72f892014-11-06 11:31:00 -0600466 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800467 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
468
Huang Ruib5a65c42014-10-28 19:54:28 +0800469 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
470
Huang Rui2164a472014-10-28 19:54:35 +0800471 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
472
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300473 /* Select the HS PHY interface */
474 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
475 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500476 if (dwc->hsphy_interface &&
477 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300478 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300479 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500480 } else if (dwc->hsphy_interface &&
481 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300482 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300483 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300484 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300485 /* Relying on default value. */
486 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
487 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300488 }
489 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300490 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
491 /* Making sure the interface and PHY are operational */
492 ret = dwc3_soft_reset(dwc);
493 if (ret)
494 return ret;
495
496 udelay(1);
497
498 ret = dwc3_ulpi_init(dwc);
499 if (ret)
500 return ret;
501 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300502 default:
503 break;
504 }
505
Huang Rui2164a472014-10-28 19:54:35 +0800506 /*
507 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
508 * '0' during coreConsultant configuration. So default value will
509 * be '0' when the core is reset. Application needs to set it to
510 * '1' after the core initialization is completed.
511 */
512 if (dwc->revision > DWC3_REVISION_194A)
513 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
514
Felipe Balbicd72f892014-11-06 11:31:00 -0600515 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800516 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
517
Huang Rui2164a472014-10-28 19:54:35 +0800518 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300519
520 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800521}
522
523/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300524 * dwc3_core_init - Low-level initialization of DWC3 Core
525 * @dwc: Pointer to our controller context structure
526 *
527 * Returns 0 on success otherwise negative errno.
528 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500529static int dwc3_core_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300530{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600531 u32 hwparams4 = dwc->hwparams.hwparams4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300532 u32 reg;
533 int ret;
534
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200535 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
536 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700537 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
538 /* Detected DWC_usb3 IP */
539 dwc->revision = reg;
540 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
541 /* Detected DWC_usb31 IP */
542 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
543 dwc->revision |= DWC3_REVISION_IS_DWC31;
544 } else {
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200545 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
546 ret = -ENODEV;
547 goto err0;
548 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200549
Felipe Balbifa0ea132014-09-19 15:51:11 -0500550 /*
551 * Write Linux Version Code to our GUID register so it's easy to figure
552 * out which kernel version a bug was found.
553 */
554 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
555
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700556 /* Handle USB2.0-only core configuration */
557 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
558 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
559 if (dwc->maximum_speed == USB_SPEED_SUPER)
560 dwc->maximum_speed = USB_SPEED_HIGH;
561 }
562
Felipe Balbi72246da2011-08-19 18:10:58 +0300563 /* issue device SoftReset too */
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300564 ret = dwc3_soft_reset(dwc);
565 if (ret)
566 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300567
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530568 ret = dwc3_core_soft_reset(dwc);
569 if (ret)
570 goto err0;
Pratyush Anand58a0f232012-06-21 17:44:29 +0530571
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100572 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800573 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100574
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100575 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100576 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600577 /**
578 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
579 * issue which would cause xHCI compliance tests to fail.
580 *
581 * Because of that we cannot enable clock gating on such
582 * configurations.
583 *
584 * Refers to:
585 *
586 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
587 * SOF/ITP Mode Used
588 */
589 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
590 dwc->dr_mode == USB_DR_MODE_OTG) &&
591 (dwc->revision >= DWC3_REVISION_210A &&
592 dwc->revision <= DWC3_REVISION_250A))
593 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
594 else
595 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100596 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600597 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
598 /* enable hibernation here */
599 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800600
601 /*
602 * REVISIT Enabling this bit so that host-mode hibernation
603 * will work. Device-mode hibernation is not yet implemented.
604 */
605 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600606 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100607 default:
608 dev_dbg(dwc->dev, "No power optimization available\n");
609 }
610
Huang Rui946bd572014-10-28 19:54:23 +0800611 /* check if current dwc3 is on simulation board */
612 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
613 dev_dbg(dwc->dev, "it is on FPGA board\n");
614 dwc->is_fpga = true;
615 }
616
Huang Rui3b812212014-10-28 19:54:25 +0800617 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
618 "disable_scramble cannot be used on non-FPGA builds\n");
619
620 if (dwc->disable_scramble_quirk && dwc->is_fpga)
621 reg |= DWC3_GCTL_DISSCRAMBLE;
622 else
623 reg &= ~DWC3_GCTL_DISSCRAMBLE;
624
Huang Rui9a5b2f32014-10-28 19:54:27 +0800625 if (dwc->u2exit_lfps_quirk)
626 reg |= DWC3_GCTL_U2EXIT_LFPS;
627
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100628 /*
629 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800630 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100631 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800632 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100633 */
634 if (dwc->revision < DWC3_REVISION_190A)
635 reg |= DWC3_GCTL_U2RSTECN;
636
Felipe Balbi789451f62011-05-05 15:53:10 +0300637 dwc3_core_num_eps(dwc);
638
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100639 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
640
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600641 ret = dwc3_alloc_scratch_buffers(dwc);
642 if (ret)
643 goto err1;
644
645 ret = dwc3_setup_scratch_buffers(dwc);
646 if (ret)
647 goto err2;
648
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 return 0;
650
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600651err2:
652 dwc3_free_scratch_buffers(dwc);
653
654err1:
655 usb_phy_shutdown(dwc->usb2_phy);
656 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530657 phy_exit(dwc->usb2_generic_phy);
658 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600659
Felipe Balbi72246da2011-08-19 18:10:58 +0300660err0:
661 return ret;
662}
663
664static void dwc3_core_exit(struct dwc3 *dwc)
665{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600666 dwc3_free_scratch_buffers(dwc);
Vivek Gautam01b8daf2012-10-13 19:20:18 +0530667 usb_phy_shutdown(dwc->usb2_phy);
668 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530669 phy_exit(dwc->usb2_generic_phy);
670 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi72246da2011-08-19 18:10:58 +0300671}
672
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500673static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300674{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500675 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300676 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500677 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300678
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530679 if (node) {
680 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
681 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500682 } else {
683 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
684 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530685 }
686
Felipe Balbid105e7f2013-03-15 10:52:08 +0200687 if (IS_ERR(dwc->usb2_phy)) {
688 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530689 if (ret == -ENXIO || ret == -ENODEV) {
690 dwc->usb2_phy = NULL;
691 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200692 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530693 } else {
694 dev_err(dev, "no usb2 phy configured\n");
695 return ret;
696 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300697 }
698
Felipe Balbid105e7f2013-03-15 10:52:08 +0200699 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500700 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530701 if (ret == -ENXIO || ret == -ENODEV) {
702 dwc->usb3_phy = NULL;
703 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200704 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530705 } else {
706 dev_err(dev, "no usb3 phy configured\n");
707 return ret;
708 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300709 }
710
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530711 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
712 if (IS_ERR(dwc->usb2_generic_phy)) {
713 ret = PTR_ERR(dwc->usb2_generic_phy);
714 if (ret == -ENOSYS || ret == -ENODEV) {
715 dwc->usb2_generic_phy = NULL;
716 } else if (ret == -EPROBE_DEFER) {
717 return ret;
718 } else {
719 dev_err(dev, "no usb2 phy configured\n");
720 return ret;
721 }
722 }
723
724 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
725 if (IS_ERR(dwc->usb3_generic_phy)) {
726 ret = PTR_ERR(dwc->usb3_generic_phy);
727 if (ret == -ENOSYS || ret == -ENODEV) {
728 dwc->usb3_generic_phy = NULL;
729 } else if (ret == -EPROBE_DEFER) {
730 return ret;
731 } else {
732 dev_err(dev, "no usb3 phy configured\n");
733 return ret;
734 }
735 }
736
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500737 return 0;
738}
739
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500740static int dwc3_core_init_mode(struct dwc3 *dwc)
741{
742 struct device *dev = dwc->dev;
743 int ret;
744
745 switch (dwc->dr_mode) {
746 case USB_DR_MODE_PERIPHERAL:
747 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
748 ret = dwc3_gadget_init(dwc);
749 if (ret) {
750 dev_err(dev, "failed to initialize gadget\n");
751 return ret;
752 }
753 break;
754 case USB_DR_MODE_HOST:
755 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
756 ret = dwc3_host_init(dwc);
757 if (ret) {
758 dev_err(dev, "failed to initialize host\n");
759 return ret;
760 }
761 break;
762 case USB_DR_MODE_OTG:
763 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
764 ret = dwc3_host_init(dwc);
765 if (ret) {
766 dev_err(dev, "failed to initialize host\n");
767 return ret;
768 }
769
770 ret = dwc3_gadget_init(dwc);
771 if (ret) {
772 dev_err(dev, "failed to initialize gadget\n");
773 return ret;
774 }
775 break;
776 default:
777 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
778 return -EINVAL;
779 }
780
781 return 0;
782}
783
784static void dwc3_core_exit_mode(struct dwc3 *dwc)
785{
786 switch (dwc->dr_mode) {
787 case USB_DR_MODE_PERIPHERAL:
788 dwc3_gadget_exit(dwc);
789 break;
790 case USB_DR_MODE_HOST:
791 dwc3_host_exit(dwc);
792 break;
793 case USB_DR_MODE_OTG:
794 dwc3_host_exit(dwc);
795 dwc3_gadget_exit(dwc);
796 break;
797 default:
798 /* do nothing */
799 break;
800 }
801}
802
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500803#define DWC3_ALIGN_MASK (16 - 1)
804
805static int dwc3_probe(struct platform_device *pdev)
806{
807 struct device *dev = &pdev->dev;
808 struct dwc3_platform_data *pdata = dev_get_platdata(dev);
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500809 struct resource *res;
810 struct dwc3 *dwc;
Huang Rui80caf7d2014-10-28 19:54:26 +0800811 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800812 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800813 u8 hird_threshold;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530814 u32 fladj = 0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500815
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300816 int ret;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500817
818 void __iomem *regs;
819 void *mem;
820
821 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900822 if (!mem)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500823 return -ENOMEM;
Jingoo Han734d5a52014-07-17 12:45:11 +0900824
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500825 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
826 dwc->mem = mem;
827 dwc->dev = dev;
828
829 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
830 if (!res) {
831 dev_err(dev, "missing IRQ\n");
832 return -ENODEV;
833 }
834 dwc->xhci_resources[1].start = res->start;
835 dwc->xhci_resources[1].end = res->end;
836 dwc->xhci_resources[1].flags = res->flags;
837 dwc->xhci_resources[1].name = res->name;
838
839 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
840 if (!res) {
841 dev_err(dev, "missing memory resource\n");
842 return -ENODEV;
843 }
844
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530845 dwc->xhci_resources[0].start = res->start;
846 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
847 DWC3_XHCI_REGS_END;
848 dwc->xhci_resources[0].flags = res->flags;
849 dwc->xhci_resources[0].name = res->name;
850
851 res->start += DWC3_GLOBALS_REGS_START;
852
853 /*
854 * Request memory region but exclude xHCI regs,
855 * since it will be requested by the xhci-plat driver.
856 */
857 regs = devm_ioremap_resource(dev, res);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500858 if (IS_ERR(regs)) {
859 ret = PTR_ERR(regs);
860 goto err0;
861 }
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530862
863 dwc->regs = regs;
864 dwc->regs_size = resource_size(res);
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530865
Huang Rui80caf7d2014-10-28 19:54:26 +0800866 /* default to highest possible threshold */
867 lpm_nyet_threshold = 0xff;
868
Huang Rui6b6a0c92014-10-31 11:11:12 +0800869 /* default to -3.5dB de-emphasis */
870 tx_de_emphasis = 1;
871
Huang Rui460d0982014-10-31 11:11:18 +0800872 /*
873 * default to assert utmi_sleep_n and use maximum allowed HIRD
874 * threshold value of 0b1100
875 */
876 hird_threshold = 12;
877
Heikki Krogerus63863b92015-09-21 11:14:32 +0300878 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +0300879 dwc->dr_mode = usb_get_dr_mode(dev);
Heikki Krogerus63863b92015-09-21 11:14:32 +0300880
Heikki Krogerus3d128912015-09-21 11:14:35 +0300881 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800882 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300883 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +0800884 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300885 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +0800886 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300887 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +0800888 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300889 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +0100890 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500891
Heikki Krogerus3d128912015-09-21 11:14:35 +0300892 dwc->needs_fifo_resize = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800893 "tx-fifo-resize");
Huang Rui3b812212014-10-28 19:54:25 +0800894
Heikki Krogerus3d128912015-09-21 11:14:35 +0300895 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +0800896 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300897 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +0800898 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300899 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +0800900 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300901 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +0800902 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300903 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800904 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300905 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +0800906 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300907 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +0800908 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300909 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +0800910 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300911 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +0800912 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300913 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +0800914 "snps,dis_u2_susphy_quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +0800915
Heikki Krogerus3d128912015-09-21 11:14:35 +0300916 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +0800917 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300918 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +0800919 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300920 device_property_read_string(dev, "snps,hsphy_interface",
921 &dwc->hsphy_interface);
922 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
923 &fladj);
924
925 if (pdata) {
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500926 dwc->maximum_speed = pdata->maximum_speed;
Huang Rui80caf7d2014-10-28 19:54:26 +0800927 dwc->has_lpm_erratum = pdata->has_lpm_erratum;
928 if (pdata->lpm_nyet_threshold)
929 lpm_nyet_threshold = pdata->lpm_nyet_threshold;
Huang Rui460d0982014-10-31 11:11:18 +0800930 dwc->is_utmi_l1_suspend = pdata->is_utmi_l1_suspend;
931 if (pdata->hird_threshold)
932 hird_threshold = pdata->hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500933
934 dwc->needs_fifo_resize = pdata->tx_fifo_resize;
Robert Baldygaeac68e82015-03-09 15:06:12 +0100935 dwc->usb3_lpm_capable = pdata->usb3_lpm_capable;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500936 dwc->dr_mode = pdata->dr_mode;
Huang Rui3b812212014-10-28 19:54:25 +0800937
938 dwc->disable_scramble_quirk = pdata->disable_scramble_quirk;
Huang Rui9a5b2f32014-10-28 19:54:27 +0800939 dwc->u2exit_lfps_quirk = pdata->u2exit_lfps_quirk;
Huang Ruib5a65c42014-10-28 19:54:28 +0800940 dwc->u2ss_inp3_quirk = pdata->u2ss_inp3_quirk;
Huang Ruidf31f5b2014-10-28 19:54:29 +0800941 dwc->req_p1p2p3_quirk = pdata->req_p1p2p3_quirk;
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800942 dwc->del_p1p2p3_quirk = pdata->del_p1p2p3_quirk;
Huang Rui41c06ff2014-10-28 19:54:31 +0800943 dwc->del_phy_power_chg_quirk = pdata->del_phy_power_chg_quirk;
Huang Ruifb67afc2014-10-28 19:54:32 +0800944 dwc->lfps_filter_quirk = pdata->lfps_filter_quirk;
Huang Rui14f4ac52014-10-28 19:54:33 +0800945 dwc->rx_detect_poll_quirk = pdata->rx_detect_poll_quirk;
Huang Rui59acfa22014-10-31 11:11:13 +0800946 dwc->dis_u3_susphy_quirk = pdata->dis_u3_susphy_quirk;
Huang Rui0effe0a2014-10-31 11:11:14 +0800947 dwc->dis_u2_susphy_quirk = pdata->dis_u2_susphy_quirk;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800948
949 dwc->tx_de_emphasis_quirk = pdata->tx_de_emphasis_quirk;
950 if (pdata->tx_de_emphasis)
951 tx_de_emphasis = pdata->tx_de_emphasis;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300952
953 dwc->hsphy_interface = pdata->hsphy_interface;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530954 fladj = pdata->fladj_value;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500955 }
956
957 /* default to superspeed if no maximum_speed passed */
958 if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
959 dwc->maximum_speed = USB_SPEED_SUPER;
960
Huang Rui80caf7d2014-10-28 19:54:26 +0800961 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800962 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +0800963
Huang Rui460d0982014-10-31 11:11:18 +0800964 dwc->hird_threshold = hird_threshold
965 | (dwc->is_utmi_l1_suspend << 4);
966
Heikki Krogerus6c89cce02015-05-13 15:26:45 +0300967 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +0300968 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +0300969
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300970 ret = dwc3_phy_setup(dwc);
971 if (ret)
972 goto err0;
Heikki Krogerus45bb7de2015-05-13 15:26:48 +0300973
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500974 ret = dwc3_core_get_phy(dwc);
975 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500976 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500977
Felipe Balbi72246da2011-08-19 18:10:58 +0300978 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +0300979
Heikki Krogerus19bacdc2014-09-24 11:00:38 +0300980 if (!dev->dma_mask) {
981 dev->dma_mask = dev->parent->dma_mask;
982 dev->dma_parms = dev->parent->dma_parms;
983 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
984 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +0530985
Chanho Park802ca852012-02-15 18:27:55 +0900986 pm_runtime_enable(dev);
987 pm_runtime_get_sync(dev);
988 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300989
Felipe Balbi39214262012-10-11 13:54:36 +0300990 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
991 if (ret) {
992 dev_err(dwc->dev, "failed to allocate event buffers\n");
993 ret = -ENOMEM;
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500994 goto err1;
Felipe Balbi39214262012-10-11 13:54:36 +0300995 }
996
Felipe Balbi32a4a132014-02-25 14:00:13 -0600997 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
998 dwc->dr_mode = USB_DR_MODE_HOST;
999 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
1000 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
1001
1002 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
1003 dwc->dr_mode = USB_DR_MODE_OTG;
1004
Felipe Balbi72246da2011-08-19 18:10:58 +03001005 ret = dwc3_core_init(dwc);
1006 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001007 dev_err(dev, "failed to initialize core\n");
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001008 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001009 }
1010
Nikhil Badoladb2be4e2015-09-04 10:15:58 +05301011 /* Adjust Frame Length */
1012 dwc3_frame_length_adjustment(dwc, fladj);
1013
Kishon Vijay Abraham I3088f102013-11-25 15:31:21 +05301014 usb_phy_set_suspend(dwc->usb2_phy, 0);
1015 usb_phy_set_suspend(dwc->usb3_phy, 0);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301016 ret = phy_power_on(dwc->usb2_generic_phy);
1017 if (ret < 0)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001018 goto err2;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301019
1020 ret = phy_power_on(dwc->usb3_generic_phy);
1021 if (ret < 0)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001022 goto err3;
Kishon Vijay Abraham I3088f102013-11-25 15:31:21 +05301023
Felipe Balbif122d332013-02-08 15:15:11 +02001024 ret = dwc3_event_buffers_setup(dwc);
1025 if (ret) {
1026 dev_err(dwc->dev, "failed to setup event buffers\n");
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001027 goto err4;
Felipe Balbif122d332013-02-08 15:15:11 +02001028 }
1029
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001030 ret = dwc3_core_init_mode(dwc);
1031 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001032 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001033
1034 ret = dwc3_debugfs_init(dwc);
1035 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001036 dev_err(dev, "failed to initialize debugfs\n");
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001037 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03001038 }
1039
Chanho Park802ca852012-02-15 18:27:55 +09001040 pm_runtime_allow(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001041
1042 return 0;
1043
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001044err6:
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001045 dwc3_core_exit_mode(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001046
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001047err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001048 dwc3_event_buffers_cleanup(dwc);
1049
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001050err4:
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301051 phy_power_off(dwc->usb3_generic_phy);
1052
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001053err3:
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301054 phy_power_off(dwc->usb2_generic_phy);
1055
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001056err2:
Kishon Vijay Abraham I501fae52013-11-25 15:31:22 +05301057 usb_phy_set_suspend(dwc->usb2_phy, 1);
1058 usb_phy_set_suspend(dwc->usb3_phy, 1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001059 dwc3_core_exit(dwc);
1060
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001061err1:
Felipe Balbi39214262012-10-11 13:54:36 +03001062 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001063 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001064
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001065err0:
1066 /*
1067 * restore res->start back to its original value so that, in case the
1068 * probe is deferred, we don't end up getting error in request the
1069 * memory region the next time probe is called.
1070 */
1071 res->start -= DWC3_GLOBALS_REGS_START;
1072
Felipe Balbi72246da2011-08-19 18:10:58 +03001073 return ret;
1074}
1075
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001076static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001077{
Felipe Balbi72246da2011-08-19 18:10:58 +03001078 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001079 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1080
1081 /*
1082 * restore res->start back to its original value so that, in case the
1083 * probe is deferred, we don't end up getting error in request the
1084 * memory region the next time probe is called.
1085 */
1086 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001087
Felipe Balbidc99f162014-09-03 16:13:37 -05001088 dwc3_debugfs_exit(dwc);
1089 dwc3_core_exit_mode(dwc);
1090 dwc3_event_buffers_cleanup(dwc);
1091 dwc3_free_event_buffers(dwc);
1092
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301093 usb_phy_set_suspend(dwc->usb2_phy, 1);
1094 usb_phy_set_suspend(dwc->usb3_phy, 1);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301095 phy_power_off(dwc->usb2_generic_phy);
1096 phy_power_off(dwc->usb3_generic_phy);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301097
Felipe Balbi72246da2011-08-19 18:10:58 +03001098 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001099 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001100
Felipe Balbi7415f172012-04-30 14:56:33 +03001101 pm_runtime_put_sync(&pdev->dev);
1102 pm_runtime_disable(&pdev->dev);
1103
Felipe Balbi72246da2011-08-19 18:10:58 +03001104 return 0;
1105}
1106
Felipe Balbi7415f172012-04-30 14:56:33 +03001107#ifdef CONFIG_PM_SLEEP
Felipe Balbi7415f172012-04-30 14:56:33 +03001108static int dwc3_suspend(struct device *dev)
1109{
1110 struct dwc3 *dwc = dev_get_drvdata(dev);
1111 unsigned long flags;
1112
1113 spin_lock_irqsave(&dwc->lock, flags);
1114
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001115 switch (dwc->dr_mode) {
1116 case USB_DR_MODE_PERIPHERAL:
1117 case USB_DR_MODE_OTG:
Felipe Balbi7415f172012-04-30 14:56:33 +03001118 dwc3_gadget_suspend(dwc);
1119 /* FALLTHROUGH */
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001120 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001121 default:
Felipe Balbi0b0231a2014-10-07 10:19:23 -05001122 dwc3_event_buffers_cleanup(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001123 break;
1124 }
1125
1126 dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
1127 spin_unlock_irqrestore(&dwc->lock, flags);
1128
1129 usb_phy_shutdown(dwc->usb3_phy);
1130 usb_phy_shutdown(dwc->usb2_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301131 phy_exit(dwc->usb2_generic_phy);
1132 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi7415f172012-04-30 14:56:33 +03001133
Sekhar Nori63444752015-08-31 21:09:08 +05301134 pinctrl_pm_select_sleep_state(dev);
1135
Felipe Balbi7415f172012-04-30 14:56:33 +03001136 return 0;
1137}
1138
1139static int dwc3_resume(struct device *dev)
1140{
1141 struct dwc3 *dwc = dev_get_drvdata(dev);
1142 unsigned long flags;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301143 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001144
Sekhar Nori63444752015-08-31 21:09:08 +05301145 pinctrl_pm_select_default_state(dev);
1146
Felipe Balbi7415f172012-04-30 14:56:33 +03001147 usb_phy_init(dwc->usb3_phy);
1148 usb_phy_init(dwc->usb2_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301149 ret = phy_init(dwc->usb2_generic_phy);
1150 if (ret < 0)
1151 return ret;
1152
1153 ret = phy_init(dwc->usb3_generic_phy);
1154 if (ret < 0)
1155 goto err_usb2phy_init;
Felipe Balbi7415f172012-04-30 14:56:33 +03001156
1157 spin_lock_irqsave(&dwc->lock, flags);
1158
Felipe Balbi0b0231a2014-10-07 10:19:23 -05001159 dwc3_event_buffers_setup(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001160 dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);
1161
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001162 switch (dwc->dr_mode) {
1163 case USB_DR_MODE_PERIPHERAL:
1164 case USB_DR_MODE_OTG:
Felipe Balbi7415f172012-04-30 14:56:33 +03001165 dwc3_gadget_resume(dwc);
1166 /* FALLTHROUGH */
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001167 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001168 default:
1169 /* do nothing */
1170 break;
1171 }
1172
1173 spin_unlock_irqrestore(&dwc->lock, flags);
1174
1175 pm_runtime_disable(dev);
1176 pm_runtime_set_active(dev);
1177 pm_runtime_enable(dev);
1178
1179 return 0;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301180
1181err_usb2phy_init:
1182 phy_exit(dwc->usb2_generic_phy);
1183
1184 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001185}
1186
1187static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001188 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
1189};
1190
1191#define DWC3_PM_OPS &(dwc3_dev_pm_ops)
1192#else
1193#define DWC3_PM_OPS NULL
1194#endif
1195
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301196#ifdef CONFIG_OF
1197static const struct of_device_id of_dwc3_match[] = {
1198 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001199 .compatible = "snps,dwc3"
1200 },
1201 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301202 .compatible = "synopsys,dwc3"
1203 },
1204 { },
1205};
1206MODULE_DEVICE_TABLE(of, of_dwc3_match);
1207#endif
1208
Heikki Krogerus404905a2014-09-25 10:57:02 +03001209#ifdef CONFIG_ACPI
1210
1211#define ACPI_ID_INTEL_BSW "808622B7"
1212
1213static const struct acpi_device_id dwc3_acpi_match[] = {
1214 { ACPI_ID_INTEL_BSW, 0 },
1215 { },
1216};
1217MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1218#endif
1219
Felipe Balbi72246da2011-08-19 18:10:58 +03001220static struct platform_driver dwc3_driver = {
1221 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001222 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001223 .driver = {
1224 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301225 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001226 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7415f172012-04-30 14:56:33 +03001227 .pm = DWC3_PM_OPS,
Felipe Balbi72246da2011-08-19 18:10:58 +03001228 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001229};
1230
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001231module_platform_driver(dwc3_driver);
1232
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001233MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001234MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001235MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001236MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");