blob: 8008853756c99a1a552dff2c7425c8cc24c1edec [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
7 * Basic support for AG-AND chips is provided.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +020010 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000011 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020013 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020015 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000016 * David Woodhouse for adding multichip support
17 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
19 * rework for 2K page size chips
20 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020021 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * Enable cached programming for 2k page size chips
23 * Check, if mtd->ecctype should be set to MTD_ECC_HW
Brian Norris7854d3f2011-06-23 14:12:08 -070024 * if we have HW ECC support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * The AG-AND chips have nice features for speed improvement,
26 * which are not supported yet. Read / program 4 pages in one go.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030027 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * This program is free software; you can redistribute it and/or modify
30 * it under the terms of the GNU General Public License version 2 as
31 * published by the Free Software Foundation.
32 *
33 */
34
David Woodhouse552d9202006-05-14 01:20:46 +010035#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/delay.h>
37#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020038#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/sched.h>
40#include <linux/slab.h>
41#include <linux/types.h>
42#include <linux/mtd/mtd.h>
43#include <linux/mtd/nand.h>
44#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010045#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/interrupt.h>
47#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080048#include <linux/leds.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020049#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <linux/mtd/partitions.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020053static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 .eccbytes = 3,
55 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020056 .oobfree = {
57 {.offset = 3,
58 .length = 2},
59 {.offset = 6,
Florian Fainellif8ac0412010-09-07 13:23:43 +020060 .length = 2} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070061};
62
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020063static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 .eccbytes = 6,
65 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020066 .oobfree = {
67 {.offset = 8,
Florian Fainellif8ac0412010-09-07 13:23:43 +020068 . length = 8} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070069};
70
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020071static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 .eccbytes = 24,
73 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010074 40, 41, 42, 43, 44, 45, 46, 47,
75 48, 49, 50, 51, 52, 53, 54, 55,
76 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020077 .oobfree = {
78 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020079 .length = 38} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070080};
81
Thomas Gleixner81ec5362007-12-12 17:27:03 +010082static struct nand_ecclayout nand_oob_128 = {
83 .eccbytes = 48,
84 .eccpos = {
85 80, 81, 82, 83, 84, 85, 86, 87,
86 88, 89, 90, 91, 92, 93, 94, 95,
87 96, 97, 98, 99, 100, 101, 102, 103,
88 104, 105, 106, 107, 108, 109, 110, 111,
89 112, 113, 114, 115, 116, 117, 118, 119,
90 120, 121, 122, 123, 124, 125, 126, 127},
91 .oobfree = {
92 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020093 .length = 78} }
Thomas Gleixner81ec5362007-12-12 17:27:03 +010094};
95
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020096static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd,
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020097 int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020099static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
100 struct mtd_oob_ops *ops);
101
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200102/*
Joe Perches8e87d782008-02-03 17:22:34 +0200103 * For devices which display every fart in the system on a separate LED. Is
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200104 * compiled away when LED support is disabled.
105 */
106DEFINE_LED_TRIGGER(nand_led_trigger);
107
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530108static int check_offs_len(struct mtd_info *mtd,
109 loff_t ofs, uint64_t len)
110{
111 struct nand_chip *chip = mtd->priv;
112 int ret = 0;
113
114 /* Start address must align on block boundary */
115 if (ofs & ((1 << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700116 pr_debug("%s: unaligned address\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530117 ret = -EINVAL;
118 }
119
120 /* Length must align on block boundary */
121 if (len & ((1 << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700122 pr_debug("%s: length not block aligned\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530123 ret = -EINVAL;
124 }
125
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530126 return ret;
127}
128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129/**
130 * nand_release_device - [GENERIC] release chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700131 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000132 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700133 * Deselect, release chip lock and wake up anyone waiting on the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100135static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200137 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139 /* De-select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200140 chip->select_chip(mtd, -1);
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100141
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200142 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200143 spin_lock(&chip->controller->lock);
144 chip->controller->active = NULL;
145 chip->state = FL_READY;
146 wake_up(&chip->controller->wq);
147 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148}
149
150/**
151 * nand_read_byte - [DEFAULT] read one byte from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700152 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700154 * Default read function for 8bit buswidth
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200156static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200158 struct nand_chip *chip = mtd->priv;
159 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160}
161
162/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip
Brian Norris7854d3f2011-06-23 14:12:08 -0700164 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700165 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700167 * Default read function for 16bit buswidth with endianness conversion.
168 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200170static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200172 struct nand_chip *chip = mtd->priv;
173 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174}
175
176/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 * nand_read_word - [DEFAULT] read one word from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700178 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700180 * Default read function for 16bit buswidth without endianness conversion.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 */
182static u16 nand_read_word(struct mtd_info *mtd)
183{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200184 struct nand_chip *chip = mtd->priv;
185 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186}
187
188/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 * nand_select_chip - [DEFAULT] control CE line
Brian Norris8b6e50c2011-05-25 14:59:01 -0700190 * @mtd: MTD device structure
191 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 *
193 * Default select function for 1 chip devices.
194 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200195static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200197 struct nand_chip *chip = mtd->priv;
198
199 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200201 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 break;
203 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 break;
205
206 default:
207 BUG();
208 }
209}
210
211/**
212 * nand_write_buf - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700213 * @mtd: MTD device structure
214 * @buf: data buffer
215 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700217 * Default write function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200219static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220{
221 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200222 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
David Woodhousee0c7d762006-05-13 18:07:53 +0100224 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200225 writeb(buf[i], chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226}
227
228/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000229 * nand_read_buf - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700230 * @mtd: MTD device structure
231 * @buf: buffer to store date
232 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700234 * Default read function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200236static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237{
238 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200239 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
David Woodhousee0c7d762006-05-13 18:07:53 +0100241 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200242 buf[i] = readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243}
244
245/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000246 * nand_verify_buf - [DEFAULT] Verify chip data against buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700247 * @mtd: MTD device structure
248 * @buf: buffer containing the data to compare
249 * @len: number of bytes to compare
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700251 * Default verify function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200253static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254{
255 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200256 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
David Woodhousee0c7d762006-05-13 18:07:53 +0100258 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200259 if (buf[i] != readb(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 return 0;
262}
263
264/**
265 * nand_write_buf16 - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700266 * @mtd: MTD device structure
267 * @buf: data buffer
268 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700270 * Default write function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200272static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273{
274 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200275 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 u16 *p = (u16 *) buf;
277 len >>= 1;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000278
David Woodhousee0c7d762006-05-13 18:07:53 +0100279 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200280 writew(p[i], chip->IO_ADDR_W);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282}
283
284/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000285 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700286 * @mtd: MTD device structure
287 * @buf: buffer to store date
288 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700290 * Default read function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200292static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293{
294 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200295 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 u16 *p = (u16 *) buf;
297 len >>= 1;
298
David Woodhousee0c7d762006-05-13 18:07:53 +0100299 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200300 p[i] = readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301}
302
303/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000304 * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700305 * @mtd: MTD device structure
306 * @buf: buffer containing the data to compare
307 * @len: number of bytes to compare
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700309 * Default verify function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200311static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312{
313 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200314 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 u16 *p = (u16 *) buf;
316 len >>= 1;
317
David Woodhousee0c7d762006-05-13 18:07:53 +0100318 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200319 if (p[i] != readw(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 return -EFAULT;
321
322 return 0;
323}
324
325/**
326 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700327 * @mtd: MTD device structure
328 * @ofs: offset from device start
329 * @getchip: 0, if the chip is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000331 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 */
333static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
334{
Brian Norriscdbec052012-01-13 18:11:48 -0800335 int page, chipnr, res = 0, i = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200336 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 u16 bad;
338
Brian Norris5fb15492011-05-31 16:31:21 -0700339 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700340 ofs += mtd->erasesize - mtd->writesize;
341
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100342 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200345 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200347 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200350 chip->select_chip(mtd, chipnr);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100351 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Brian Norriscdbec052012-01-13 18:11:48 -0800353 do {
354 if (chip->options & NAND_BUSWIDTH_16) {
355 chip->cmdfunc(mtd, NAND_CMD_READOOB,
356 chip->badblockpos & 0xFE, page);
357 bad = cpu_to_le16(chip->read_word(mtd));
358 if (chip->badblockpos & 0x1)
359 bad >>= 8;
360 else
361 bad &= 0xFF;
362 } else {
363 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos,
364 page);
365 bad = chip->read_byte(mtd);
366 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000367
Brian Norriscdbec052012-01-13 18:11:48 -0800368 if (likely(chip->badblockbits == 8))
369 res = bad != 0xFF;
370 else
371 res = hweight8(bad) < chip->badblockbits;
372 ofs += mtd->writesize;
373 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
374 i++;
375 } while (!res && i < 2 && (chip->bbt_options & NAND_BBT_SCAN2NDPAGE));
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200376
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200377 if (getchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 nand_release_device(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 return res;
381}
382
383/**
384 * nand_default_block_markbad - [DEFAULT] mark a block bad
Brian Norris8b6e50c2011-05-25 14:59:01 -0700385 * @mtd: MTD device structure
386 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700388 * This is the default implementation, which can be overridden by a hardware
Brian Norrise2414f42012-02-06 13:44:00 -0800389 * specific driver. We try operations in the following order, according to our
390 * bbt_options (NAND_BBT_NO_OOB_BBM and NAND_BBT_USE_FLASH):
391 * (1) erase the affected block, to allow OOB marker to be written cleanly
392 * (2) update in-memory BBT
393 * (3) write bad block marker to OOB area of affected block
394 * (4) update flash-based BBT
395 * Note that we retain the first error encountered in (3) or (4), finish the
396 * procedures, and dump the error in the end.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397*/
398static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
399{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200400 struct nand_chip *chip = mtd->priv;
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200401 uint8_t buf[2] = { 0, 0 };
Brian Norrise2414f42012-02-06 13:44:00 -0800402 int block, res, ret = 0, i = 0;
403 int write_oob = !(chip->bbt_options & NAND_BBT_NO_OOB_BBM);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000404
Brian Norrise2414f42012-02-06 13:44:00 -0800405 if (write_oob) {
Brian Norris00918422012-01-13 18:11:47 -0800406 struct erase_info einfo;
407
408 /* Attempt erase before marking OOB */
409 memset(&einfo, 0, sizeof(einfo));
410 einfo.mtd = mtd;
411 einfo.addr = ofs;
412 einfo.len = 1 << chip->phys_erase_shift;
413 nand_erase_nand(mtd, &einfo, 0);
414 }
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 /* Get block number */
Andre Renaud4226b512007-04-17 13:50:59 -0400417 block = (int)(ofs >> chip->bbt_erase_shift);
Brian Norrise2414f42012-02-06 13:44:00 -0800418 /* Mark block bad in memory-based BBT */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200419 if (chip->bbt)
420 chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Brian Norrise2414f42012-02-06 13:44:00 -0800422 /* Write bad block marker to OOB */
423 if (write_oob) {
Brian Norris4a89ff82011-08-30 18:45:45 -0700424 struct mtd_oob_ops ops;
Brian Norrisdf698622012-01-20 20:38:03 -0800425 loff_t wr_ofs = ofs;
Brian Norris4a89ff82011-08-30 18:45:45 -0700426
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300427 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000428
Brian Norris4a89ff82011-08-30 18:45:45 -0700429 ops.datbuf = NULL;
430 ops.oobbuf = buf;
Brian Norris85443312012-01-13 18:11:49 -0800431 ops.ooboffs = chip->badblockpos;
432 if (chip->options & NAND_BUSWIDTH_16) {
433 ops.ooboffs &= ~0x01;
434 ops.len = ops.ooblen = 2;
435 } else {
436 ops.len = ops.ooblen = 1;
437 }
Brian Norris23b1a992011-10-14 20:09:33 -0700438 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norrisdf698622012-01-20 20:38:03 -0800439
Brian Norrise2414f42012-02-06 13:44:00 -0800440 /* Write to first/last page(s) if necessary */
Brian Norrisdf698622012-01-20 20:38:03 -0800441 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
442 wr_ofs += mtd->erasesize - mtd->writesize;
Brian Norris02ed70b2010-07-21 16:53:47 -0700443 do {
Brian Norrise2414f42012-02-06 13:44:00 -0800444 res = nand_do_write_oob(mtd, wr_ofs, &ops);
445 if (!ret)
446 ret = res;
Brian Norris02ed70b2010-07-21 16:53:47 -0700447
Brian Norris02ed70b2010-07-21 16:53:47 -0700448 i++;
Brian Norrisdf698622012-01-20 20:38:03 -0800449 wr_ofs += mtd->writesize;
Brian Norrise2414f42012-02-06 13:44:00 -0800450 } while ((chip->bbt_options & NAND_BBT_SCAN2NDPAGE) && i < 2);
Brian Norris02ed70b2010-07-21 16:53:47 -0700451
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300452 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200453 }
Brian Norrise2414f42012-02-06 13:44:00 -0800454
455 /* Update flash-based bad block table */
456 if (chip->bbt_options & NAND_BBT_USE_FLASH) {
457 res = nand_update_bbt(mtd, ofs);
458 if (!ret)
459 ret = res;
460 }
461
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200462 if (!ret)
463 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300464
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200465 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466}
467
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000468/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 * nand_check_wp - [GENERIC] check if the chip is write protected
Brian Norris8b6e50c2011-05-25 14:59:01 -0700470 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700472 * Check, if the device is write protected. The function expects, that the
473 * device is already selected.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100475static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200477 struct nand_chip *chip = mtd->priv;
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200478
Brian Norris8b6e50c2011-05-25 14:59:01 -0700479 /* Broken xD cards report WP despite being writable */
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200480 if (chip->options & NAND_BROKEN_XD)
481 return 0;
482
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200484 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
485 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486}
487
488/**
489 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
Brian Norris8b6e50c2011-05-25 14:59:01 -0700490 * @mtd: MTD device structure
491 * @ofs: offset from device start
492 * @getchip: 0, if the chip is already selected
493 * @allowbbt: 1, if its allowed to access the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 *
495 * Check, if the block is bad. Either by reading the bad block table or
496 * calling of the scan function.
497 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200498static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
499 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200501 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000502
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200503 if (!chip->bbt)
504 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100507 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508}
509
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200510/**
511 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700512 * @mtd: MTD device structure
513 * @timeo: Timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200514 *
515 * Helper function for nand_wait_ready used when needing to wait in interrupt
516 * context.
517 */
518static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
519{
520 struct nand_chip *chip = mtd->priv;
521 int i;
522
523 /* Wait for the device to get ready */
524 for (i = 0; i < timeo; i++) {
525 if (chip->dev_ready(mtd))
526 break;
527 touch_softlockup_watchdog();
528 mdelay(1);
529 }
530}
531
Brian Norris7854d3f2011-06-23 14:12:08 -0700532/* Wait for the ready pin, after a command. The timeout is caught later. */
David Woodhouse4b648b02006-09-25 17:05:24 +0100533void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000534{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200535 struct nand_chip *chip = mtd->priv;
David Woodhousee0c7d762006-05-13 18:07:53 +0100536 unsigned long timeo = jiffies + 2;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000537
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200538 /* 400ms timeout */
539 if (in_interrupt() || oops_in_progress)
540 return panic_nand_wait_ready(mtd, 400);
541
Richard Purdie8fe833c2006-03-31 02:31:14 -0800542 led_trigger_event(nand_led_trigger, LED_FULL);
Brian Norris7854d3f2011-06-23 14:12:08 -0700543 /* Wait until command is processed or timeout occurs */
Thomas Gleixner3b887752005-02-22 21:56:49 +0000544 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200545 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800546 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700547 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000548 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800549 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000550}
David Woodhouse4b648b02006-09-25 17:05:24 +0100551EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553/**
554 * nand_command - [DEFAULT] Send command to NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700555 * @mtd: MTD device structure
556 * @command: the command to be sent
557 * @column: the column address for this command, -1 if none
558 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700560 * Send command to NAND device. This function is used for small page devices
561 * (256/512 Bytes per page).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200563static void nand_command(struct mtd_info *mtd, unsigned int command,
564 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200566 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200567 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Brian Norris8b6e50c2011-05-25 14:59:01 -0700569 /* Write out the command to the device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 if (command == NAND_CMD_SEQIN) {
571 int readcmd;
572
Joern Engel28318772006-05-22 23:18:05 +0200573 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200575 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 readcmd = NAND_CMD_READOOB;
577 } else if (column < 256) {
578 /* First 256 bytes --> READ0 */
579 readcmd = NAND_CMD_READ0;
580 } else {
581 column -= 256;
582 readcmd = NAND_CMD_READ1;
583 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200584 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200585 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200587 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Brian Norris8b6e50c2011-05-25 14:59:01 -0700589 /* Address cycle, when necessary */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200590 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
591 /* Serially input address */
592 if (column != -1) {
593 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200594 if (chip->options & NAND_BUSWIDTH_16)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200595 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200596 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200597 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200599 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200600 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200601 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200602 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200603 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200604 if (chip->chipsize > (32 << 20))
605 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200606 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200607 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000608
609 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700610 * Program and erase have their own busy handlers status and sequential
611 * in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100612 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000614
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 case NAND_CMD_PAGEPROG:
616 case NAND_CMD_ERASE1:
617 case NAND_CMD_ERASE2:
618 case NAND_CMD_SEQIN:
619 case NAND_CMD_STATUS:
620 return;
621
622 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200623 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200625 udelay(chip->chip_delay);
626 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200627 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200628 chip->cmd_ctrl(mtd,
629 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200630 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
631 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 return;
633
David Woodhousee0c7d762006-05-13 18:07:53 +0100634 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000636 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 * If we don't have access to the busy pin, we apply the given
638 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100639 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200640 if (!chip->dev_ready) {
641 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000643 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 }
Brian Norris8b6e50c2011-05-25 14:59:01 -0700645 /*
646 * Apply this short delay always to ensure that we do wait tWB in
647 * any case on any machine.
648 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100649 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000650
651 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652}
653
654/**
655 * nand_command_lp - [DEFAULT] Send command to NAND large page device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700656 * @mtd: MTD device structure
657 * @command: the command to be sent
658 * @column: the column address for this command, -1 if none
659 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200661 * Send command to NAND device. This is the version for the new large page
Brian Norris7854d3f2011-06-23 14:12:08 -0700662 * devices. We don't have the separate regions as we have in the small page
663 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200665static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
666 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200668 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
670 /* Emulate NAND_CMD_READOOB */
671 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200672 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 command = NAND_CMD_READ0;
674 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000675
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200676 /* Command latch cycle */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200677 chip->cmd_ctrl(mtd, command & 0xff,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200678 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200681 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
683 /* Serially input address */
684 if (column != -1) {
685 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200686 if (chip->options & NAND_BUSWIDTH_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200688 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200689 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200690 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000691 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200693 chip->cmd_ctrl(mtd, page_addr, ctrl);
694 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200695 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200697 if (chip->chipsize > (128 << 20))
698 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200699 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200702 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000703
704 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700705 * Program and erase have their own busy handlers status, sequential
706 * in, and deplete1 need no delay.
David A. Marlin30f464b2005-01-17 18:35:25 +0000707 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 case NAND_CMD_CACHEDPROG:
711 case NAND_CMD_PAGEPROG:
712 case NAND_CMD_ERASE1:
713 case NAND_CMD_ERASE2:
714 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200715 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000717 case NAND_CMD_DEPLETE1:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 return;
719
David A. Marlin30f464b2005-01-17 18:35:25 +0000720 case NAND_CMD_STATUS_ERROR:
721 case NAND_CMD_STATUS_ERROR0:
722 case NAND_CMD_STATUS_ERROR1:
723 case NAND_CMD_STATUS_ERROR2:
724 case NAND_CMD_STATUS_ERROR3:
Brian Norris8b6e50c2011-05-25 14:59:01 -0700725 /* Read error status commands require only a short delay */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200726 udelay(chip->chip_delay);
David A. Marlin30f464b2005-01-17 18:35:25 +0000727 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728
729 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200730 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200732 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200733 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
734 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
735 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
736 NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200737 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
738 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 return;
740
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200741 case NAND_CMD_RNDOUT:
742 /* No ready / busy check necessary */
743 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
744 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
745 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
746 NAND_NCE | NAND_CTRL_CHANGE);
747 return;
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200750 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
751 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
752 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
753 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000754
David Woodhousee0c7d762006-05-13 18:07:53 +0100755 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000757 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 * If we don't have access to the busy pin, we apply the given
Brian Norris8b6e50c2011-05-25 14:59:01 -0700759 * command delay.
David Woodhousee0c7d762006-05-13 18:07:53 +0100760 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200761 if (!chip->dev_ready) {
762 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000764 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000766
Brian Norris8b6e50c2011-05-25 14:59:01 -0700767 /*
768 * Apply this short delay always to ensure that we do wait tWB in
769 * any case on any machine.
770 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100771 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000772
773 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774}
775
776/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200777 * panic_nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700778 * @chip: the nand chip descriptor
779 * @mtd: MTD device structure
780 * @new_state: the state which is requested
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200781 *
782 * Used when in panic, no locks are taken.
783 */
784static void panic_nand_get_device(struct nand_chip *chip,
785 struct mtd_info *mtd, int new_state)
786{
Brian Norris7854d3f2011-06-23 14:12:08 -0700787 /* Hardware controller shared among independent devices */
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200788 chip->controller->active = chip;
789 chip->state = new_state;
790}
791
792/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 * nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700794 * @chip: the nand chip descriptor
795 * @mtd: MTD device structure
796 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 *
798 * Get the device and lock it for exclusive access
799 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200800static int
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200801nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200803 spinlock_t *lock = &chip->controller->lock;
804 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100805 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200806retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100807 spin_lock(lock);
808
vimal singhb8b3ee92009-07-09 20:41:22 +0530809 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200810 if (!chip->controller->active)
811 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200812
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200813 if (chip->controller->active == chip && chip->state == FL_READY) {
814 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100815 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100816 return 0;
817 }
818 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -0800819 if (chip->controller->active->state == FL_PM_SUSPENDED) {
820 chip->state = FL_PM_SUSPENDED;
821 spin_unlock(lock);
822 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -0800823 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100824 }
825 set_current_state(TASK_UNINTERRUPTIBLE);
826 add_wait_queue(wq, &wait);
827 spin_unlock(lock);
828 schedule();
829 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 goto retry;
831}
832
833/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700834 * panic_nand_wait - [GENERIC] wait until the command is done
835 * @mtd: MTD device structure
836 * @chip: NAND chip structure
837 * @timeo: timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200838 *
839 * Wait for command done. This is a helper function for nand_wait used when
840 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400841 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200842 */
843static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
844 unsigned long timeo)
845{
846 int i;
847 for (i = 0; i < timeo; i++) {
848 if (chip->dev_ready) {
849 if (chip->dev_ready(mtd))
850 break;
851 } else {
852 if (chip->read_byte(mtd) & NAND_STATUS_READY)
853 break;
854 }
855 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200856 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200857}
858
859/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700860 * nand_wait - [DEFAULT] wait until the command is done
861 * @mtd: MTD device structure
862 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700864 * Wait for command done. This applies to erase and program only. Erase can
865 * take up to 400ms and program up to 20ms according to general NAND and
866 * SmartMedia specs.
Randy Dunlap844d3b42006-06-28 21:48:27 -0700867 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200868static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869{
870
David Woodhousee0c7d762006-05-13 18:07:53 +0100871 unsigned long timeo = jiffies;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200872 int status, state = chip->state;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000873
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 if (state == FL_ERASING)
David Woodhousee0c7d762006-05-13 18:07:53 +0100875 timeo += (HZ * 400) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100877 timeo += (HZ * 20) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878
Richard Purdie8fe833c2006-03-31 02:31:14 -0800879 led_trigger_event(nand_led_trigger, LED_FULL);
880
Brian Norris8b6e50c2011-05-25 14:59:01 -0700881 /*
882 * Apply this short delay always to ensure that we do wait tWB in any
883 * case on any machine.
884 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100885 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200887 if ((state == FL_ERASING) && (chip->options & NAND_IS_AND))
888 chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000889 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200890 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200892 if (in_interrupt() || oops_in_progress)
893 panic_nand_wait(mtd, chip, timeo);
894 else {
895 while (time_before(jiffies, timeo)) {
896 if (chip->dev_ready) {
897 if (chip->dev_ready(mtd))
898 break;
899 } else {
900 if (chip->read_byte(mtd) & NAND_STATUS_READY)
901 break;
902 }
903 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800906 led_trigger_event(nand_led_trigger, LED_OFF);
907
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200908 status = (int)chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 return status;
910}
911
912/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700913 * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700914 * @mtd: mtd info
915 * @ofs: offset to start unlock from
916 * @len: length to unlock
Brian Norris8b6e50c2011-05-25 14:59:01 -0700917 * @invert: when = 0, unlock the range of blocks within the lower and
918 * upper boundary address
919 * when = 1, unlock the range of blocks outside the boundaries
920 * of the lower and upper boundary address
Vimal Singh7d70f332010-02-08 15:50:49 +0530921 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700922 * Returs unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530923 */
924static int __nand_unlock(struct mtd_info *mtd, loff_t ofs,
925 uint64_t len, int invert)
926{
927 int ret = 0;
928 int status, page;
929 struct nand_chip *chip = mtd->priv;
930
931 /* Submit address of first page to unlock */
932 page = ofs >> chip->page_shift;
933 chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask);
934
935 /* Submit address of last page to unlock */
936 page = (ofs + len) >> chip->page_shift;
937 chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1,
938 (page | invert) & chip->pagemask);
939
940 /* Call wait ready function */
941 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +0530942 /* See if device thinks it succeeded */
943 if (status & 0x01) {
Brian Norris289c0522011-07-19 10:06:09 -0700944 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530945 __func__, status);
946 ret = -EIO;
947 }
948
949 return ret;
950}
951
952/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700953 * nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700954 * @mtd: mtd info
955 * @ofs: offset to start unlock from
956 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530957 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700958 * Returns unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530959 */
960int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
961{
962 int ret = 0;
963 int chipnr;
964 struct nand_chip *chip = mtd->priv;
965
Brian Norris289c0522011-07-19 10:06:09 -0700966 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530967 __func__, (unsigned long long)ofs, len);
968
969 if (check_offs_len(mtd, ofs, len))
970 ret = -EINVAL;
971
972 /* Align to last block address if size addresses end of the device */
973 if (ofs + len == mtd->size)
974 len -= mtd->erasesize;
975
976 nand_get_device(chip, mtd, FL_UNLOCKING);
977
978 /* Shift to get chip number */
979 chipnr = ofs >> chip->chip_shift;
980
981 chip->select_chip(mtd, chipnr);
982
983 /* Check, if it is write protected */
984 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -0700985 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530986 __func__);
987 ret = -EIO;
988 goto out;
989 }
990
991 ret = __nand_unlock(mtd, ofs, len, 0);
992
993out:
Vimal Singh7d70f332010-02-08 15:50:49 +0530994 nand_release_device(mtd);
995
996 return ret;
997}
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200998EXPORT_SYMBOL(nand_unlock);
Vimal Singh7d70f332010-02-08 15:50:49 +0530999
1000/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001001 * nand_lock - [REPLACEABLE] locks all blocks present in the device
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001002 * @mtd: mtd info
1003 * @ofs: offset to start unlock from
1004 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +05301005 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001006 * This feature is not supported in many NAND parts. 'Micron' NAND parts do
1007 * have this feature, but it allows only to lock all blocks, not for specified
1008 * range for block. Implementing 'lock' feature by making use of 'unlock', for
1009 * now.
Vimal Singh7d70f332010-02-08 15:50:49 +05301010 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001011 * Returns lock status.
Vimal Singh7d70f332010-02-08 15:50:49 +05301012 */
1013int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
1014{
1015 int ret = 0;
1016 int chipnr, status, page;
1017 struct nand_chip *chip = mtd->priv;
1018
Brian Norris289c0522011-07-19 10:06:09 -07001019 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301020 __func__, (unsigned long long)ofs, len);
1021
1022 if (check_offs_len(mtd, ofs, len))
1023 ret = -EINVAL;
1024
1025 nand_get_device(chip, mtd, FL_LOCKING);
1026
1027 /* Shift to get chip number */
1028 chipnr = ofs >> chip->chip_shift;
1029
1030 chip->select_chip(mtd, chipnr);
1031
1032 /* Check, if it is write protected */
1033 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07001034 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301035 __func__);
1036 status = MTD_ERASE_FAILED;
1037 ret = -EIO;
1038 goto out;
1039 }
1040
1041 /* Submit address of first page to lock */
1042 page = ofs >> chip->page_shift;
1043 chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask);
1044
1045 /* Call wait ready function */
1046 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +05301047 /* See if device thinks it succeeded */
1048 if (status & 0x01) {
Brian Norris289c0522011-07-19 10:06:09 -07001049 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301050 __func__, status);
1051 ret = -EIO;
1052 goto out;
1053 }
1054
1055 ret = __nand_unlock(mtd, ofs, len, 0x1);
1056
1057out:
Vimal Singh7d70f332010-02-08 15:50:49 +05301058 nand_release_device(mtd);
1059
1060 return ret;
1061}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001062EXPORT_SYMBOL(nand_lock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301063
1064/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001065 * nand_read_page_raw - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001066 * @mtd: mtd info structure
1067 * @chip: nand chip info structure
1068 * @buf: buffer to store read data
1069 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001070 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001071 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001072 */
1073static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001074 uint8_t *buf, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001075{
1076 chip->read_buf(mtd, buf, mtd->writesize);
1077 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1078 return 0;
1079}
1080
1081/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001082 * nand_read_page_raw_syndrome - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001083 * @mtd: mtd info structure
1084 * @chip: nand chip info structure
1085 * @buf: buffer to store read data
1086 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001087 *
1088 * We need a special oob layout and handling even when OOB isn't used.
1089 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001090static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
1091 struct nand_chip *chip,
1092 uint8_t *buf, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08001093{
1094 int eccsize = chip->ecc.size;
1095 int eccbytes = chip->ecc.bytes;
1096 uint8_t *oob = chip->oob_poi;
1097 int steps, size;
1098
1099 for (steps = chip->ecc.steps; steps > 0; steps--) {
1100 chip->read_buf(mtd, buf, eccsize);
1101 buf += eccsize;
1102
1103 if (chip->ecc.prepad) {
1104 chip->read_buf(mtd, oob, chip->ecc.prepad);
1105 oob += chip->ecc.prepad;
1106 }
1107
1108 chip->read_buf(mtd, oob, eccbytes);
1109 oob += eccbytes;
1110
1111 if (chip->ecc.postpad) {
1112 chip->read_buf(mtd, oob, chip->ecc.postpad);
1113 oob += chip->ecc.postpad;
1114 }
1115 }
1116
1117 size = mtd->oobsize - (oob - chip->oob_poi);
1118 if (size)
1119 chip->read_buf(mtd, oob, size);
1120
1121 return 0;
1122}
1123
1124/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001125 * nand_read_page_swecc - [REPLACEABLE] software ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001126 * @mtd: mtd info structure
1127 * @chip: nand chip info structure
1128 * @buf: buffer to store read data
1129 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00001130 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001131static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001132 uint8_t *buf, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001134 int i, eccsize = chip->ecc.size;
1135 int eccbytes = chip->ecc.bytes;
1136 int eccsteps = chip->ecc.steps;
1137 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001138 uint8_t *ecc_calc = chip->buffers->ecccalc;
1139 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001140 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001141
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001142 chip->ecc.read_page_raw(mtd, chip, buf, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001143
1144 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1145 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1146
1147 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001148 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001149
1150 eccsteps = chip->ecc.steps;
1151 p = buf;
1152
1153 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1154 int stat;
1155
1156 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001157 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001158 mtd->ecc_stats.failed++;
1159 else
1160 mtd->ecc_stats.corrected += stat;
1161 }
1162 return 0;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01001163}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001166 * nand_read_subpage - [REPLACEABLE] software ECC based sub-page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001167 * @mtd: mtd info structure
1168 * @chip: nand chip info structure
1169 * @data_offs: offset of requested data within the page
1170 * @readlen: data length
1171 * @bufpoi: buffer to store read data
Alexey Korolev3d459552008-05-15 17:23:18 +01001172 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001173static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
1174 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi)
Alexey Korolev3d459552008-05-15 17:23:18 +01001175{
1176 int start_step, end_step, num_steps;
1177 uint32_t *eccpos = chip->ecc.layout->eccpos;
1178 uint8_t *p;
1179 int data_col_addr, i, gaps = 0;
1180 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
1181 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001182 int index = 0;
Alexey Korolev3d459552008-05-15 17:23:18 +01001183
Brian Norris7854d3f2011-06-23 14:12:08 -07001184 /* Column address within the page aligned to ECC size (256bytes) */
Alexey Korolev3d459552008-05-15 17:23:18 +01001185 start_step = data_offs / chip->ecc.size;
1186 end_step = (data_offs + readlen - 1) / chip->ecc.size;
1187 num_steps = end_step - start_step + 1;
1188
Brian Norris8b6e50c2011-05-25 14:59:01 -07001189 /* Data size aligned to ECC ecc.size */
Alexey Korolev3d459552008-05-15 17:23:18 +01001190 datafrag_len = num_steps * chip->ecc.size;
1191 eccfrag_len = num_steps * chip->ecc.bytes;
1192
1193 data_col_addr = start_step * chip->ecc.size;
1194 /* If we read not a page aligned data */
1195 if (data_col_addr != 0)
1196 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
1197
1198 p = bufpoi + data_col_addr;
1199 chip->read_buf(mtd, p, datafrag_len);
1200
Brian Norris8b6e50c2011-05-25 14:59:01 -07001201 /* Calculate ECC */
Alexey Korolev3d459552008-05-15 17:23:18 +01001202 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
1203 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
1204
Brian Norris8b6e50c2011-05-25 14:59:01 -07001205 /*
1206 * The performance is faster if we position offsets according to
Brian Norris7854d3f2011-06-23 14:12:08 -07001207 * ecc.pos. Let's make sure that there are no gaps in ECC positions.
Brian Norris8b6e50c2011-05-25 14:59:01 -07001208 */
Alexey Korolev3d459552008-05-15 17:23:18 +01001209 for (i = 0; i < eccfrag_len - 1; i++) {
1210 if (eccpos[i + start_step * chip->ecc.bytes] + 1 !=
1211 eccpos[i + start_step * chip->ecc.bytes + 1]) {
1212 gaps = 1;
1213 break;
1214 }
1215 }
1216 if (gaps) {
1217 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1218 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1219 } else {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001220 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07001221 * Send the command to read the particular ECC bytes take care
Brian Norris8b6e50c2011-05-25 14:59:01 -07001222 * about buswidth alignment in read_buf.
1223 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001224 index = start_step * chip->ecc.bytes;
1225
1226 aligned_pos = eccpos[index] & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001227 aligned_len = eccfrag_len;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001228 if (eccpos[index] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001229 aligned_len++;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001230 if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001231 aligned_len++;
1232
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001233 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
1234 mtd->writesize + aligned_pos, -1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001235 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
1236 }
1237
1238 for (i = 0; i < eccfrag_len; i++)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001239 chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]];
Alexey Korolev3d459552008-05-15 17:23:18 +01001240
1241 p = bufpoi + data_col_addr;
1242 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
1243 int stat;
1244
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001245 stat = chip->ecc.correct(mtd, p,
1246 &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
Baruch Siach12c8eb92010-08-09 07:20:23 +03001247 if (stat < 0)
Alexey Korolev3d459552008-05-15 17:23:18 +01001248 mtd->ecc_stats.failed++;
1249 else
1250 mtd->ecc_stats.corrected += stat;
1251 }
1252 return 0;
1253}
1254
1255/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001256 * nand_read_page_hwecc - [REPLACEABLE] hardware ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001257 * @mtd: mtd info structure
1258 * @chip: nand chip info structure
1259 * @buf: buffer to store read data
1260 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001261 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001262 * Not for syndrome calculating ECC controllers which need a special oob layout.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001263 */
1264static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001265 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001266{
1267 int i, eccsize = chip->ecc.size;
1268 int eccbytes = chip->ecc.bytes;
1269 int eccsteps = chip->ecc.steps;
1270 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001271 uint8_t *ecc_calc = chip->buffers->ecccalc;
1272 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001273 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001274
1275 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1276 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1277 chip->read_buf(mtd, p, eccsize);
1278 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1279 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001280 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001281
1282 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001283 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001284
1285 eccsteps = chip->ecc.steps;
1286 p = buf;
1287
1288 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1289 int stat;
1290
1291 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001292 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001293 mtd->ecc_stats.failed++;
1294 else
1295 mtd->ecc_stats.corrected += stat;
1296 }
1297 return 0;
1298}
1299
1300/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001301 * nand_read_page_hwecc_oob_first - [REPLACEABLE] hw ecc, read oob first
Brian Norris8b6e50c2011-05-25 14:59:01 -07001302 * @mtd: mtd info structure
1303 * @chip: nand chip info structure
1304 * @buf: buffer to store read data
1305 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001306 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001307 * Hardware ECC for large page chips, require OOB to be read first. For this
1308 * ECC mode, the write_page method is re-used from ECC_HW. These methods
1309 * read/write ECC from the OOB area, unlike the ECC_HW_SYNDROME support with
1310 * multiple ECC steps, follows the "infix ECC" scheme and reads/writes ECC from
1311 * the data area, by overwriting the NAND manufacturer bad block markings.
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001312 */
1313static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
1314 struct nand_chip *chip, uint8_t *buf, int page)
1315{
1316 int i, eccsize = chip->ecc.size;
1317 int eccbytes = chip->ecc.bytes;
1318 int eccsteps = chip->ecc.steps;
1319 uint8_t *p = buf;
1320 uint8_t *ecc_code = chip->buffers->ecccode;
1321 uint32_t *eccpos = chip->ecc.layout->eccpos;
1322 uint8_t *ecc_calc = chip->buffers->ecccalc;
1323
1324 /* Read the OOB area first */
1325 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1326 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1327 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1328
1329 for (i = 0; i < chip->ecc.total; i++)
1330 ecc_code[i] = chip->oob_poi[eccpos[i]];
1331
1332 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1333 int stat;
1334
1335 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1336 chip->read_buf(mtd, p, eccsize);
1337 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1338
1339 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
1340 if (stat < 0)
1341 mtd->ecc_stats.failed++;
1342 else
1343 mtd->ecc_stats.corrected += stat;
1344 }
1345 return 0;
1346}
1347
1348/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001349 * nand_read_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page read
Brian Norris8b6e50c2011-05-25 14:59:01 -07001350 * @mtd: mtd info structure
1351 * @chip: nand chip info structure
1352 * @buf: buffer to store read data
1353 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001354 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001355 * The hw generator calculates the error syndrome automatically. Therefore we
1356 * need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001357 */
1358static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001359 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001360{
1361 int i, eccsize = chip->ecc.size;
1362 int eccbytes = chip->ecc.bytes;
1363 int eccsteps = chip->ecc.steps;
1364 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001365 uint8_t *oob = chip->oob_poi;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001366
1367 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1368 int stat;
1369
1370 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1371 chip->read_buf(mtd, p, eccsize);
1372
1373 if (chip->ecc.prepad) {
1374 chip->read_buf(mtd, oob, chip->ecc.prepad);
1375 oob += chip->ecc.prepad;
1376 }
1377
1378 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1379 chip->read_buf(mtd, oob, eccbytes);
1380 stat = chip->ecc.correct(mtd, p, oob, NULL);
1381
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001382 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001383 mtd->ecc_stats.failed++;
1384 else
1385 mtd->ecc_stats.corrected += stat;
1386
1387 oob += eccbytes;
1388
1389 if (chip->ecc.postpad) {
1390 chip->read_buf(mtd, oob, chip->ecc.postpad);
1391 oob += chip->ecc.postpad;
1392 }
1393 }
1394
1395 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001396 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001397 if (i)
1398 chip->read_buf(mtd, oob, i);
1399
1400 return 0;
1401}
1402
1403/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001404 * nand_transfer_oob - [INTERN] Transfer oob to client buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -07001405 * @chip: nand chip structure
1406 * @oob: oob destination address
1407 * @ops: oob ops structure
1408 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001409 */
1410static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001411 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001412{
Florian Fainellif8ac0412010-09-07 13:23:43 +02001413 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001414
Brian Norris0612b9d2011-08-30 18:45:40 -07001415 case MTD_OPS_PLACE_OOB:
1416 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001417 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1418 return oob + len;
1419
Brian Norris0612b9d2011-08-30 18:45:40 -07001420 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001421 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001422 uint32_t boffs = 0, roffs = ops->ooboffs;
1423 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001424
Florian Fainellif8ac0412010-09-07 13:23:43 +02001425 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001426 /* Read request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001427 if (unlikely(roffs)) {
1428 if (roffs >= free->length) {
1429 roffs -= free->length;
1430 continue;
1431 }
1432 boffs = free->offset + roffs;
1433 bytes = min_t(size_t, len,
1434 (free->length - roffs));
1435 roffs = 0;
1436 } else {
1437 bytes = min_t(size_t, len, free->length);
1438 boffs = free->offset;
1439 }
1440 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001441 oob += bytes;
1442 }
1443 return oob;
1444 }
1445 default:
1446 BUG();
1447 }
1448 return NULL;
1449}
1450
1451/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001452 * nand_do_read_ops - [INTERN] Read data with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001453 * @mtd: MTD device structure
1454 * @from: offset to read from
1455 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001456 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001457 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001458 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001459static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1460 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001461{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001462 int chipnr, page, realpage, col, bytes, aligned;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001463 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001464 struct mtd_ecc_stats stats;
1465 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
1466 int sndcmd = 1;
1467 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001468 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001469 uint32_t oobreadlen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07001470 uint32_t max_oobsize = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001471 mtd->oobavail : mtd->oobsize;
1472
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001473 uint8_t *bufpoi, *oob, *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001475 stats = mtd->ecc_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001477 chipnr = (int)(from >> chip->chip_shift);
1478 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001480 realpage = (int)(from >> chip->page_shift);
1481 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001483 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001485 buf = ops->datbuf;
1486 oob = ops->oobbuf;
1487
Florian Fainellif8ac0412010-09-07 13:23:43 +02001488 while (1) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001489 bytes = min(mtd->writesize - col, readlen);
1490 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001491
Brian Norris8b6e50c2011-05-25 14:59:01 -07001492 /* Is the current page in the buffer? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001493 if (realpage != chip->pagebuf || oob) {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001494 bufpoi = aligned ? buf : chip->buffers->databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001496 if (likely(sndcmd)) {
1497 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
1498 sndcmd = 0;
1499 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001501 /* Now read the page into the buffer */
Brian Norris0612b9d2011-08-30 18:45:40 -07001502 if (unlikely(ops->mode == MTD_OPS_RAW))
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001503 ret = chip->ecc.read_page_raw(mtd, chip,
1504 bufpoi, page);
Alexey Korolev3d459552008-05-15 17:23:18 +01001505 else if (!aligned && NAND_SUBPAGE_READ(chip) && !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001506 ret = chip->ecc.read_subpage(mtd, chip,
1507 col, bytes, bufpoi);
David Woodhouse956e9442006-09-25 17:12:39 +01001508 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001509 ret = chip->ecc.read_page(mtd, chip, bufpoi,
1510 page);
Brian Norris6d77b9d2011-09-07 13:13:40 -07001511 if (ret < 0) {
1512 if (!aligned)
1513 /* Invalidate page cache */
1514 chip->pagebuf = -1;
David Woodhousee0c7d762006-05-13 18:07:53 +01001515 break;
Brian Norris6d77b9d2011-09-07 13:13:40 -07001516 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001517
1518 /* Transfer not aligned data */
1519 if (!aligned) {
Artem Bityutskiyc1194c72010-09-03 22:01:16 +03001520 if (!NAND_SUBPAGE_READ(chip) && !oob &&
Brian Norris6d77b9d2011-09-07 13:13:40 -07001521 !(mtd->ecc_stats.failed - stats.failed) &&
1522 (ops->mode != MTD_OPS_RAW))
Alexey Korolev3d459552008-05-15 17:23:18 +01001523 chip->pagebuf = realpage;
Brian Norris6d77b9d2011-09-07 13:13:40 -07001524 else
1525 /* Invalidate page cache */
1526 chip->pagebuf = -1;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001527 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001529
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001530 buf += bytes;
1531
1532 if (unlikely(oob)) {
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001533
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02001534 int toread = min(oobreadlen, max_oobsize);
1535
1536 if (toread) {
1537 oob = nand_transfer_oob(chip,
1538 oob, ops, toread);
1539 oobreadlen -= toread;
1540 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001541 }
1542
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001543 if (!(chip->options & NAND_NO_READRDY)) {
1544 /*
1545 * Apply delay or wait for ready/busy pin. Do
1546 * this before the AUTOINCR check, so no
1547 * problems arise if a chip which does auto
1548 * increment is marked as NOAUTOINCR by the
1549 * board driver.
1550 */
1551 if (!chip->dev_ready)
1552 udelay(chip->chip_delay);
1553 else
1554 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001556 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001557 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001558 buf += bytes;
1559 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001561 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001562
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001563 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001564 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
Brian Norris8b6e50c2011-05-25 14:59:01 -07001566 /* For subsequent reads align to page boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 col = 0;
1568 /* Increment page address */
1569 realpage++;
1570
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001571 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 /* Check, if we cross a chip boundary */
1573 if (!page) {
1574 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001575 chip->select_chip(mtd, -1);
1576 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001578
Brian Norris8b6e50c2011-05-25 14:59:01 -07001579 /*
1580 * Check, if the chip supports auto page increment or if we
1581 * have hit a block boundary.
David Woodhousee0c7d762006-05-13 18:07:53 +01001582 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001583 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001584 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 }
1586
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001587 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001588 if (oob)
1589 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001591 if (ret)
1592 return ret;
1593
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001594 if (mtd->ecc_stats.failed - stats.failed)
1595 return -EBADMSG;
1596
1597 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001598}
1599
1600/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001601 * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001602 * @mtd: MTD device structure
1603 * @from: offset to read from
1604 * @len: number of bytes to read
1605 * @retlen: pointer to variable to store the number of read bytes
1606 * @buf: the databuffer to put data
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001607 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001608 * Get hold of the chip and call nand_do_read.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001609 */
1610static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1611 size_t *retlen, uint8_t *buf)
1612{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001613 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07001614 struct mtd_oob_ops ops;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001615 int ret;
1616
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001617 nand_get_device(chip, mtd, FL_READING);
Brian Norris4a89ff82011-08-30 18:45:45 -07001618 ops.len = len;
1619 ops.datbuf = buf;
1620 ops.oobbuf = NULL;
Brian Norris23b1a992011-10-14 20:09:33 -07001621 ops.mode = 0;
Brian Norris4a89ff82011-08-30 18:45:45 -07001622 ret = nand_do_read_ops(mtd, from, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07001623 *retlen = ops.retlen;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001624 nand_release_device(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001625 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626}
1627
1628/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001629 * nand_read_oob_std - [REPLACEABLE] the most common OOB data read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001630 * @mtd: mtd info structure
1631 * @chip: nand chip info structure
1632 * @page: page number to read
1633 * @sndcmd: flag whether to issue read command or not
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001634 */
1635static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1636 int page, int sndcmd)
1637{
1638 if (sndcmd) {
1639 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1640 sndcmd = 0;
1641 }
1642 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1643 return sndcmd;
1644}
1645
1646/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001647 * nand_read_oob_syndrome - [REPLACEABLE] OOB data read function for HW ECC
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001648 * with syndromes
Brian Norris8b6e50c2011-05-25 14:59:01 -07001649 * @mtd: mtd info structure
1650 * @chip: nand chip info structure
1651 * @page: page number to read
1652 * @sndcmd: flag whether to issue read command or not
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001653 */
1654static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1655 int page, int sndcmd)
1656{
1657 uint8_t *buf = chip->oob_poi;
1658 int length = mtd->oobsize;
1659 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1660 int eccsize = chip->ecc.size;
1661 uint8_t *bufpoi = buf;
1662 int i, toread, sndrnd = 0, pos;
1663
1664 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1665 for (i = 0; i < chip->ecc.steps; i++) {
1666 if (sndrnd) {
1667 pos = eccsize + i * (eccsize + chunk);
1668 if (mtd->writesize > 512)
1669 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1670 else
1671 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1672 } else
1673 sndrnd = 1;
1674 toread = min_t(int, length, chunk);
1675 chip->read_buf(mtd, bufpoi, toread);
1676 bufpoi += toread;
1677 length -= toread;
1678 }
1679 if (length > 0)
1680 chip->read_buf(mtd, bufpoi, length);
1681
1682 return 1;
1683}
1684
1685/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001686 * nand_write_oob_std - [REPLACEABLE] the most common OOB data write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001687 * @mtd: mtd info structure
1688 * @chip: nand chip info structure
1689 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001690 */
1691static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1692 int page)
1693{
1694 int status = 0;
1695 const uint8_t *buf = chip->oob_poi;
1696 int length = mtd->oobsize;
1697
1698 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1699 chip->write_buf(mtd, buf, length);
1700 /* Send command to program the OOB data */
1701 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1702
1703 status = chip->waitfunc(mtd, chip);
1704
Savin Zlobec0d420f92006-06-21 11:51:20 +02001705 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001706}
1707
1708/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001709 * nand_write_oob_syndrome - [REPLACEABLE] OOB data write function for HW ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001710 * with syndrome - only for large page flash
1711 * @mtd: mtd info structure
1712 * @chip: nand chip info structure
1713 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001714 */
1715static int nand_write_oob_syndrome(struct mtd_info *mtd,
1716 struct nand_chip *chip, int page)
1717{
1718 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1719 int eccsize = chip->ecc.size, length = mtd->oobsize;
1720 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1721 const uint8_t *bufpoi = chip->oob_poi;
1722
1723 /*
1724 * data-ecc-data-ecc ... ecc-oob
1725 * or
1726 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1727 */
1728 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1729 pos = steps * (eccsize + chunk);
1730 steps = 0;
1731 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001732 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001733
1734 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1735 for (i = 0; i < steps; i++) {
1736 if (sndcmd) {
1737 if (mtd->writesize <= 512) {
1738 uint32_t fill = 0xFFFFFFFF;
1739
1740 len = eccsize;
1741 while (len > 0) {
1742 int num = min_t(int, len, 4);
1743 chip->write_buf(mtd, (uint8_t *)&fill,
1744 num);
1745 len -= num;
1746 }
1747 } else {
1748 pos = eccsize + i * (eccsize + chunk);
1749 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1750 }
1751 } else
1752 sndcmd = 1;
1753 len = min_t(int, length, chunk);
1754 chip->write_buf(mtd, bufpoi, len);
1755 bufpoi += len;
1756 length -= len;
1757 }
1758 if (length > 0)
1759 chip->write_buf(mtd, bufpoi, length);
1760
1761 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1762 status = chip->waitfunc(mtd, chip);
1763
1764 return status & NAND_STATUS_FAIL ? -EIO : 0;
1765}
1766
1767/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001768 * nand_do_read_oob - [INTERN] NAND read out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07001769 * @mtd: MTD device structure
1770 * @from: offset to read from
1771 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001773 * NAND read out-of-band data from the spare area.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001775static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1776 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001778 int page, realpage, chipnr, sndcmd = 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001779 struct nand_chip *chip = mtd->priv;
Brian Norris041e4572011-06-23 16:45:24 -07001780 struct mtd_ecc_stats stats;
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001781 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
Vitaly Wool70145682006-11-03 18:20:38 +03001782 int readlen = ops->ooblen;
1783 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001784 uint8_t *buf = ops->oobbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785
Brian Norris289c0522011-07-19 10:06:09 -07001786 pr_debug("%s: from = 0x%08Lx, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05301787 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
Brian Norris041e4572011-06-23 16:45:24 -07001789 stats = mtd->ecc_stats;
1790
Brian Norris0612b9d2011-08-30 18:45:40 -07001791 if (ops->mode == MTD_OPS_AUTO_OOB)
Vitaly Wool70145682006-11-03 18:20:38 +03001792 len = chip->ecc.layout->oobavail;
Adrian Hunter03736152007-01-31 17:58:29 +02001793 else
1794 len = mtd->oobsize;
1795
1796 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07001797 pr_debug("%s: attempt to start read outside oob\n",
1798 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001799 return -EINVAL;
1800 }
1801
1802 /* Do not allow reads past end of device */
1803 if (unlikely(from >= mtd->size ||
1804 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
1805 (from >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07001806 pr_debug("%s: attempt to read beyond end of device\n",
1807 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001808 return -EINVAL;
1809 }
Vitaly Wool70145682006-11-03 18:20:38 +03001810
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001811 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001812 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001814 /* Shift to get page */
1815 realpage = (int)(from >> chip->page_shift);
1816 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817
Florian Fainellif8ac0412010-09-07 13:23:43 +02001818 while (1) {
Brian Norris0612b9d2011-08-30 18:45:40 -07001819 if (ops->mode == MTD_OPS_RAW)
Brian Norrisc46f6482011-08-30 18:45:38 -07001820 sndcmd = chip->ecc.read_oob_raw(mtd, chip, page, sndcmd);
1821 else
1822 sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd);
Vitaly Wool70145682006-11-03 18:20:38 +03001823
1824 len = min(len, readlen);
1825 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001826
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001827 if (!(chip->options & NAND_NO_READRDY)) {
1828 /*
1829 * Apply delay or wait for ready/busy pin. Do this
1830 * before the AUTOINCR check, so no problems arise if a
1831 * chip which does auto increment is marked as
1832 * NOAUTOINCR by the board driver.
Thomas Gleixner19870da2005-07-15 14:53:51 +01001833 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001834 if (!chip->dev_ready)
1835 udelay(chip->chip_delay);
Thomas Gleixner19870da2005-07-15 14:53:51 +01001836 else
1837 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 }
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001839
Vitaly Wool70145682006-11-03 18:20:38 +03001840 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02001841 if (!readlen)
1842 break;
1843
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001844 /* Increment page address */
1845 realpage++;
1846
1847 page = realpage & chip->pagemask;
1848 /* Check, if we cross a chip boundary */
1849 if (!page) {
1850 chipnr++;
1851 chip->select_chip(mtd, -1);
1852 chip->select_chip(mtd, chipnr);
1853 }
1854
Brian Norris8b6e50c2011-05-25 14:59:01 -07001855 /*
1856 * Check, if the chip supports auto page increment or if we
1857 * have hit a block boundary.
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001858 */
1859 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
1860 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 }
1862
Vitaly Wool70145682006-11-03 18:20:38 +03001863 ops->oobretlen = ops->ooblen;
Brian Norris041e4572011-06-23 16:45:24 -07001864
1865 if (mtd->ecc_stats.failed - stats.failed)
1866 return -EBADMSG;
1867
1868 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869}
1870
1871/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001872 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07001873 * @mtd: MTD device structure
1874 * @from: offset to read from
1875 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001877 * NAND read data and/or out-of-band data.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001879static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1880 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001882 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001883 int ret = -ENOTSUPP;
1884
1885 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886
1887 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001888 if (ops->datbuf && (from + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07001889 pr_debug("%s: attempt to read beyond end of device\n",
1890 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 return -EINVAL;
1892 }
1893
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001894 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
Florian Fainellif8ac0412010-09-07 13:23:43 +02001896 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07001897 case MTD_OPS_PLACE_OOB:
1898 case MTD_OPS_AUTO_OOB:
1899 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001900 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001901
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001902 default:
1903 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 }
1905
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001906 if (!ops->datbuf)
1907 ret = nand_do_read_oob(mtd, from, ops);
1908 else
1909 ret = nand_do_read_ops(mtd, from, ops);
1910
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001911out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001913 return ret;
1914}
1915
1916
1917/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001918 * nand_write_page_raw - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001919 * @mtd: mtd info structure
1920 * @chip: nand chip info structure
1921 * @buf: data buffer
David Brownell52ff49d2009-03-04 12:01:36 -08001922 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001923 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001924 */
1925static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1926 const uint8_t *buf)
1927{
1928 chip->write_buf(mtd, buf, mtd->writesize);
1929 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930}
1931
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001932/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001933 * nand_write_page_raw_syndrome - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001934 * @mtd: mtd info structure
1935 * @chip: nand chip info structure
1936 * @buf: data buffer
David Brownell52ff49d2009-03-04 12:01:36 -08001937 *
1938 * We need a special oob layout and handling even when ECC isn't checked.
1939 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001940static void nand_write_page_raw_syndrome(struct mtd_info *mtd,
1941 struct nand_chip *chip,
1942 const uint8_t *buf)
David Brownell52ff49d2009-03-04 12:01:36 -08001943{
1944 int eccsize = chip->ecc.size;
1945 int eccbytes = chip->ecc.bytes;
1946 uint8_t *oob = chip->oob_poi;
1947 int steps, size;
1948
1949 for (steps = chip->ecc.steps; steps > 0; steps--) {
1950 chip->write_buf(mtd, buf, eccsize);
1951 buf += eccsize;
1952
1953 if (chip->ecc.prepad) {
1954 chip->write_buf(mtd, oob, chip->ecc.prepad);
1955 oob += chip->ecc.prepad;
1956 }
1957
1958 chip->read_buf(mtd, oob, eccbytes);
1959 oob += eccbytes;
1960
1961 if (chip->ecc.postpad) {
1962 chip->write_buf(mtd, oob, chip->ecc.postpad);
1963 oob += chip->ecc.postpad;
1964 }
1965 }
1966
1967 size = mtd->oobsize - (oob - chip->oob_poi);
1968 if (size)
1969 chip->write_buf(mtd, oob, size);
1970}
1971/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001972 * nand_write_page_swecc - [REPLACEABLE] software ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001973 * @mtd: mtd info structure
1974 * @chip: nand chip info structure
1975 * @buf: data buffer
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001976 */
1977static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
1978 const uint8_t *buf)
1979{
1980 int i, eccsize = chip->ecc.size;
1981 int eccbytes = chip->ecc.bytes;
1982 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001983 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001984 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001985 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001986
Brian Norris7854d3f2011-06-23 14:12:08 -07001987 /* Software ECC calculation */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001988 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1989 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001990
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001991 for (i = 0; i < chip->ecc.total; i++)
1992 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001993
Thomas Gleixner90424de2007-04-05 11:44:05 +02001994 chip->ecc.write_page_raw(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001995}
1996
1997/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001998 * nand_write_page_hwecc - [REPLACEABLE] hardware ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001999 * @mtd: mtd info structure
2000 * @chip: nand chip info structure
2001 * @buf: data buffer
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002002 */
2003static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
2004 const uint8_t *buf)
2005{
2006 int i, eccsize = chip->ecc.size;
2007 int eccbytes = chip->ecc.bytes;
2008 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002009 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002010 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01002011 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002012
2013 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2014 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01002015 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002016 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
2017 }
2018
2019 for (i = 0; i < chip->ecc.total; i++)
2020 chip->oob_poi[eccpos[i]] = ecc_calc[i];
2021
2022 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
2023}
2024
2025/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002026 * nand_write_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page write
Brian Norris8b6e50c2011-05-25 14:59:01 -07002027 * @mtd: mtd info structure
2028 * @chip: nand chip info structure
2029 * @buf: data buffer
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002030 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002031 * The hw generator calculates the error syndrome automatically. Therefore we
2032 * need a special oob layout and handling.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002033 */
2034static void nand_write_page_syndrome(struct mtd_info *mtd,
2035 struct nand_chip *chip, const uint8_t *buf)
2036{
2037 int i, eccsize = chip->ecc.size;
2038 int eccbytes = chip->ecc.bytes;
2039 int eccsteps = chip->ecc.steps;
2040 const uint8_t *p = buf;
2041 uint8_t *oob = chip->oob_poi;
2042
2043 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2044
2045 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2046 chip->write_buf(mtd, p, eccsize);
2047
2048 if (chip->ecc.prepad) {
2049 chip->write_buf(mtd, oob, chip->ecc.prepad);
2050 oob += chip->ecc.prepad;
2051 }
2052
2053 chip->ecc.calculate(mtd, p, oob);
2054 chip->write_buf(mtd, oob, eccbytes);
2055 oob += eccbytes;
2056
2057 if (chip->ecc.postpad) {
2058 chip->write_buf(mtd, oob, chip->ecc.postpad);
2059 oob += chip->ecc.postpad;
2060 }
2061 }
2062
2063 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04002064 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002065 if (i)
2066 chip->write_buf(mtd, oob, i);
2067}
2068
2069/**
David Woodhouse956e9442006-09-25 17:12:39 +01002070 * nand_write_page - [REPLACEABLE] write one page
Brian Norris8b6e50c2011-05-25 14:59:01 -07002071 * @mtd: MTD device structure
2072 * @chip: NAND chip descriptor
2073 * @buf: the data to write
2074 * @page: page number to write
2075 * @cached: cached programming
2076 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002077 */
2078static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
David Woodhouse956e9442006-09-25 17:12:39 +01002079 const uint8_t *buf, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002080{
2081 int status;
2082
2083 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
2084
David Woodhouse956e9442006-09-25 17:12:39 +01002085 if (unlikely(raw))
2086 chip->ecc.write_page_raw(mtd, chip, buf);
2087 else
2088 chip->ecc.write_page(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002089
2090 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07002091 * Cached progamming disabled for now. Not sure if it's worth the
Brian Norris8b6e50c2011-05-25 14:59:01 -07002092 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s).
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002093 */
2094 cached = 0;
2095
2096 if (!cached || !(chip->options & NAND_CACHEPRG)) {
2097
2098 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002099 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002100 /*
2101 * See if operation failed and additional status checks are
Brian Norris8b6e50c2011-05-25 14:59:01 -07002102 * available.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002103 */
2104 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2105 status = chip->errstat(mtd, chip, FL_WRITING, status,
2106 page);
2107
2108 if (status & NAND_STATUS_FAIL)
2109 return -EIO;
2110 } else {
2111 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002112 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002113 }
2114
2115#ifdef CONFIG_MTD_NAND_VERIFY_WRITE
2116 /* Send command to read back the data */
2117 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
2118
2119 if (chip->verify_buf(mtd, buf, mtd->writesize))
2120 return -EIO;
2121#endif
2122 return 0;
2123}
2124
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002125/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002126 * nand_fill_oob - [INTERN] Transfer client buffer to oob
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002127 * @mtd: MTD device structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07002128 * @oob: oob data buffer
2129 * @len: oob data write length
2130 * @ops: oob ops structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002131 */
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002132static uint8_t *nand_fill_oob(struct mtd_info *mtd, uint8_t *oob, size_t len,
2133 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002134{
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002135 struct nand_chip *chip = mtd->priv;
2136
2137 /*
2138 * Initialise to all 0xFF, to avoid the possibility of left over OOB
2139 * data from a previous OOB read.
2140 */
2141 memset(chip->oob_poi, 0xff, mtd->oobsize);
2142
Florian Fainellif8ac0412010-09-07 13:23:43 +02002143 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002144
Brian Norris0612b9d2011-08-30 18:45:40 -07002145 case MTD_OPS_PLACE_OOB:
2146 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002147 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
2148 return oob + len;
2149
Brian Norris0612b9d2011-08-30 18:45:40 -07002150 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002151 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002152 uint32_t boffs = 0, woffs = ops->ooboffs;
2153 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002154
Florian Fainellif8ac0412010-09-07 13:23:43 +02002155 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002156 /* Write request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002157 if (unlikely(woffs)) {
2158 if (woffs >= free->length) {
2159 woffs -= free->length;
2160 continue;
2161 }
2162 boffs = free->offset + woffs;
2163 bytes = min_t(size_t, len,
2164 (free->length - woffs));
2165 woffs = 0;
2166 } else {
2167 bytes = min_t(size_t, len, free->length);
2168 boffs = free->offset;
2169 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02002170 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002171 oob += bytes;
2172 }
2173 return oob;
2174 }
2175 default:
2176 BUG();
2177 }
2178 return NULL;
2179}
2180
Florian Fainellif8ac0412010-09-07 13:23:43 +02002181#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002182
2183/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002184 * nand_do_write_ops - [INTERN] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002185 * @mtd: MTD device structure
2186 * @to: offset to write to
2187 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002188 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002189 * NAND write with ECC.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002190 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002191static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
2192 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002193{
Thomas Gleixner29072b92006-09-28 15:38:36 +02002194 int chipnr, realpage, page, blockmask, column;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002195 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002196 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02002197
2198 uint32_t oobwritelen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07002199 uint32_t oobmaxlen = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky782ce792010-02-22 20:39:36 +02002200 mtd->oobavail : mtd->oobsize;
2201
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002202 uint8_t *oob = ops->oobbuf;
2203 uint8_t *buf = ops->datbuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002204 int ret, subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002205
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002206 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002207 if (!writelen)
2208 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002209
Brian Norris8b6e50c2011-05-25 14:59:01 -07002210 /* Reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002211 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002212 pr_notice("%s: attempt to write non page aligned data\n",
2213 __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002214 return -EINVAL;
2215 }
2216
Thomas Gleixner29072b92006-09-28 15:38:36 +02002217 column = to & (mtd->writesize - 1);
2218 subpage = column || (writelen & (mtd->writesize - 1));
2219
2220 if (subpage && oob)
2221 return -EINVAL;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002222
Thomas Gleixner6a930962006-06-28 00:11:45 +02002223 chipnr = (int)(to >> chip->chip_shift);
2224 chip->select_chip(mtd, chipnr);
2225
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002226 /* Check, if it is write protected */
2227 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002228 return -EIO;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002229
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002230 realpage = (int)(to >> chip->page_shift);
2231 page = realpage & chip->pagemask;
2232 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
2233
2234 /* Invalidate the page cache, when we write to the cached page */
2235 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002236 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002237 chip->pagebuf = -1;
2238
Maxim Levitsky782ce792010-02-22 20:39:36 +02002239 /* Don't allow multipage oob writes with offset */
Jon Poveycdcf12b2010-09-30 20:41:34 +09002240 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen))
Maxim Levitsky782ce792010-02-22 20:39:36 +02002241 return -EINVAL;
2242
Florian Fainellif8ac0412010-09-07 13:23:43 +02002243 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02002244 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002245 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002246 uint8_t *wbuf = buf;
2247
Brian Norris8b6e50c2011-05-25 14:59:01 -07002248 /* Partial page write? */
Thomas Gleixner29072b92006-09-28 15:38:36 +02002249 if (unlikely(column || writelen < (mtd->writesize - 1))) {
2250 cached = 0;
2251 bytes = min_t(int, bytes - column, (int) writelen);
2252 chip->pagebuf = -1;
2253 memset(chip->buffers->databuf, 0xff, mtd->writesize);
2254 memcpy(&chip->buffers->databuf[column], buf, bytes);
2255 wbuf = chip->buffers->databuf;
2256 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002257
Maxim Levitsky782ce792010-02-22 20:39:36 +02002258 if (unlikely(oob)) {
2259 size_t len = min(oobwritelen, oobmaxlen);
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002260 oob = nand_fill_oob(mtd, oob, len, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002261 oobwritelen -= len;
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002262 } else {
2263 /* We still need to erase leftover OOB data */
2264 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002265 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002266
Thomas Gleixner29072b92006-09-28 15:38:36 +02002267 ret = chip->write_page(mtd, chip, wbuf, page, cached,
Brian Norris0612b9d2011-08-30 18:45:40 -07002268 (ops->mode == MTD_OPS_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002269 if (ret)
2270 break;
2271
2272 writelen -= bytes;
2273 if (!writelen)
2274 break;
2275
Thomas Gleixner29072b92006-09-28 15:38:36 +02002276 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002277 buf += bytes;
2278 realpage++;
2279
2280 page = realpage & chip->pagemask;
2281 /* Check, if we cross a chip boundary */
2282 if (!page) {
2283 chipnr++;
2284 chip->select_chip(mtd, -1);
2285 chip->select_chip(mtd, chipnr);
2286 }
2287 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002288
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002289 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03002290 if (unlikely(oob))
2291 ops->oobretlen = ops->ooblen;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002292 return ret;
2293}
2294
2295/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002296 * panic_nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002297 * @mtd: MTD device structure
2298 * @to: offset to write to
2299 * @len: number of bytes to write
2300 * @retlen: pointer to variable to store the number of written bytes
2301 * @buf: the data to write
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002302 *
2303 * NAND write with ECC. Used when performing writes in interrupt context, this
2304 * may for example be called by mtdoops when writing an oops while in panic.
2305 */
2306static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
2307 size_t *retlen, const uint8_t *buf)
2308{
2309 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07002310 struct mtd_oob_ops ops;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002311 int ret;
2312
Brian Norris8b6e50c2011-05-25 14:59:01 -07002313 /* Wait for the device to get ready */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002314 panic_nand_wait(mtd, chip, 400);
2315
Brian Norris8b6e50c2011-05-25 14:59:01 -07002316 /* Grab the device */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002317 panic_nand_get_device(chip, mtd, FL_WRITING);
2318
Brian Norris4a89ff82011-08-30 18:45:45 -07002319 ops.len = len;
2320 ops.datbuf = (uint8_t *)buf;
2321 ops.oobbuf = NULL;
Brian Norris23b1a992011-10-14 20:09:33 -07002322 ops.mode = 0;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002323
Brian Norris4a89ff82011-08-30 18:45:45 -07002324 ret = nand_do_write_ops(mtd, to, &ops);
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002325
Brian Norris4a89ff82011-08-30 18:45:45 -07002326 *retlen = ops.retlen;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002327 return ret;
2328}
2329
2330/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002331 * nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002332 * @mtd: MTD device structure
2333 * @to: offset to write to
2334 * @len: number of bytes to write
2335 * @retlen: pointer to variable to store the number of written bytes
2336 * @buf: the data to write
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002338 * NAND write with ECC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002340static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002341 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002343 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07002344 struct mtd_oob_ops ops;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002345 int ret;
2346
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002347 nand_get_device(chip, mtd, FL_WRITING);
Brian Norris4a89ff82011-08-30 18:45:45 -07002348 ops.len = len;
2349 ops.datbuf = (uint8_t *)buf;
2350 ops.oobbuf = NULL;
Brian Norris23b1a992011-10-14 20:09:33 -07002351 ops.mode = 0;
Brian Norris4a89ff82011-08-30 18:45:45 -07002352 ret = nand_do_write_ops(mtd, to, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07002353 *retlen = ops.retlen;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002354 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002355 return ret;
2356}
2357
2358/**
2359 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002360 * @mtd: MTD device structure
2361 * @to: offset to write to
2362 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002363 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002364 * NAND write out-of-band.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002365 */
2366static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
2367 struct mtd_oob_ops *ops)
2368{
Adrian Hunter03736152007-01-31 17:58:29 +02002369 int chipnr, page, status, len;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002370 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371
Brian Norris289c0522011-07-19 10:06:09 -07002372 pr_debug("%s: to = 0x%08x, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05302373 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374
Brian Norris0612b9d2011-08-30 18:45:40 -07002375 if (ops->mode == MTD_OPS_AUTO_OOB)
Adrian Hunter03736152007-01-31 17:58:29 +02002376 len = chip->ecc.layout->oobavail;
2377 else
2378 len = mtd->oobsize;
2379
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02002381 if ((ops->ooboffs + ops->ooblen) > len) {
Brian Norris289c0522011-07-19 10:06:09 -07002382 pr_debug("%s: attempt to write past end of page\n",
2383 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384 return -EINVAL;
2385 }
2386
Adrian Hunter03736152007-01-31 17:58:29 +02002387 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002388 pr_debug("%s: attempt to start write outside oob\n",
2389 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002390 return -EINVAL;
2391 }
2392
Jason Liu775adc32011-02-25 13:06:18 +08002393 /* Do not allow write past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02002394 if (unlikely(to >= mtd->size ||
2395 ops->ooboffs + ops->ooblen >
2396 ((mtd->size >> chip->page_shift) -
2397 (to >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002398 pr_debug("%s: attempt to write beyond end of device\n",
2399 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002400 return -EINVAL;
2401 }
2402
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002403 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002404 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002406 /* Shift to get page */
2407 page = (int)(to >> chip->page_shift);
2408
2409 /*
2410 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
2411 * of my DiskOnChip 2000 test units) will clear the whole data page too
2412 * if we don't do this. I have no clue why, but I seem to have 'fixed'
2413 * it in the doc2000 driver in August 1999. dwmw2.
2414 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002415 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416
2417 /* Check, if it is write protected */
2418 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002419 return -EROFS;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002420
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002422 if (page == chip->pagebuf)
2423 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002425 nand_fill_oob(mtd, ops->oobbuf, ops->ooblen, ops);
Brian Norris9ce244b2011-08-30 18:45:37 -07002426
Brian Norris0612b9d2011-08-30 18:45:40 -07002427 if (ops->mode == MTD_OPS_RAW)
Brian Norris9ce244b2011-08-30 18:45:37 -07002428 status = chip->ecc.write_oob_raw(mtd, chip, page & chip->pagemask);
2429 else
2430 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002431
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002432 if (status)
2433 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002434
Vitaly Wool70145682006-11-03 18:20:38 +03002435 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002437 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002438}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002440/**
2441 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002442 * @mtd: MTD device structure
2443 * @to: offset to write to
2444 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002445 */
2446static int nand_write_oob(struct mtd_info *mtd, loff_t to,
2447 struct mtd_oob_ops *ops)
2448{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002449 struct nand_chip *chip = mtd->priv;
2450 int ret = -ENOTSUPP;
2451
2452 ops->retlen = 0;
2453
2454 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002455 if (ops->datbuf && (to + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07002456 pr_debug("%s: attempt to write beyond end of device\n",
2457 __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002458 return -EINVAL;
2459 }
2460
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002461 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002462
Florian Fainellif8ac0412010-09-07 13:23:43 +02002463 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07002464 case MTD_OPS_PLACE_OOB:
2465 case MTD_OPS_AUTO_OOB:
2466 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002467 break;
2468
2469 default:
2470 goto out;
2471 }
2472
2473 if (!ops->datbuf)
2474 ret = nand_do_write_oob(mtd, to, ops);
2475 else
2476 ret = nand_do_write_ops(mtd, to, ops);
2477
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002478out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002479 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 return ret;
2481}
2482
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002484 * single_erase_cmd - [GENERIC] NAND standard block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002485 * @mtd: MTD device structure
2486 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002488 * Standard erase command for NAND chips.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002490static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002492 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002494 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2495 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496}
2497
2498/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002499 * multi_erase_cmd - [GENERIC] AND specific block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002500 * @mtd: MTD device structure
2501 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002503 * AND multi block erase command function. Erase 4 consecutive blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002505static void multi_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002507 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002509 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2510 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2511 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2512 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2513 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514}
2515
2516/**
2517 * nand_erase - [MTD Interface] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002518 * @mtd: MTD device structure
2519 * @instr: erase instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002521 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002523static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524{
David Woodhousee0c7d762006-05-13 18:07:53 +01002525 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002527
David A. Marlin30f464b2005-01-17 18:35:25 +00002528#define BBT_PAGE_MASK 0xffffff3f
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002530 * nand_erase_nand - [INTERN] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002531 * @mtd: MTD device structure
2532 * @instr: erase instruction
2533 * @allowbbt: allow erasing the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002535 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002537int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
2538 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539{
Adrian Hunter69423d92008-12-10 13:37:21 +00002540 int page, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002541 struct nand_chip *chip = mtd->priv;
Florian Fainellif8ac0412010-09-07 13:23:43 +02002542 loff_t rewrite_bbt[NAND_MAX_CHIPS] = {0};
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002543 unsigned int bbt_masked_page = 0xffffffff;
Adrian Hunter69423d92008-12-10 13:37:21 +00002544 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545
Brian Norris289c0522011-07-19 10:06:09 -07002546 pr_debug("%s: start = 0x%012llx, len = %llu\n",
2547 __func__, (unsigned long long)instr->addr,
2548 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05302550 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
Adrian Hunterbb0eb212008-08-12 12:40:50 +03002553 instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554
2555 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002556 nand_get_device(chip, mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557
2558 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002559 page = (int)(instr->addr >> chip->page_shift);
2560 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561
2562 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002563 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564
2565 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002566 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568 /* Check, if it is write protected */
2569 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07002570 pr_debug("%s: device is write protected!\n",
2571 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572 instr->state = MTD_ERASE_FAILED;
2573 goto erase_exit;
2574 }
2575
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002576 /*
2577 * If BBT requires refresh, set the BBT page mask to see if the BBT
2578 * should be rewritten. Otherwise the mask is set to 0xffffffff which
2579 * can not be matched. This is also done when the bbt is actually
Brian Norris7854d3f2011-06-23 14:12:08 -07002580 * erased to avoid recursive updates.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002581 */
2582 if (chip->options & BBT_AUTO_REFRESH && !allowbbt)
2583 bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK;
David A. Marlin30f464b2005-01-17 18:35:25 +00002584
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585 /* Loop through the pages */
2586 len = instr->len;
2587
2588 instr->state = MTD_ERASING;
2589
2590 while (len) {
Wolfram Sang12183a22011-12-21 23:01:20 +01002591 /* Check if we have a bad block, we do not erase bad blocks! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002592 if (nand_block_checkbad(mtd, ((loff_t) page) <<
2593 chip->page_shift, 0, allowbbt)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002594 pr_warn("%s: attempt to erase a bad block at page 0x%08x\n",
2595 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596 instr->state = MTD_ERASE_FAILED;
2597 goto erase_exit;
2598 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002599
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002600 /*
2601 * Invalidate the page cache, if we erase the block which
Brian Norris8b6e50c2011-05-25 14:59:01 -07002602 * contains the current cached page.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002603 */
2604 if (page <= chip->pagebuf && chip->pagebuf <
2605 (page + pages_per_block))
2606 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002608 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002609
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002610 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002612 /*
2613 * See if operation failed and additional status checks are
2614 * available
2615 */
2616 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2617 status = chip->errstat(mtd, chip, FL_ERASING,
2618 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00002619
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00002621 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07002622 pr_debug("%s: failed erase, page 0x%08x\n",
2623 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00002625 instr->fail_addr =
2626 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627 goto erase_exit;
2628 }
David A. Marlin30f464b2005-01-17 18:35:25 +00002629
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002630 /*
2631 * If BBT requires refresh, set the BBT rewrite flag to the
Brian Norris8b6e50c2011-05-25 14:59:01 -07002632 * page being erased.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002633 */
2634 if (bbt_masked_page != 0xffffffff &&
2635 (page & BBT_PAGE_MASK) == bbt_masked_page)
Adrian Hunter69423d92008-12-10 13:37:21 +00002636 rewrite_bbt[chipnr] =
2637 ((loff_t)page << chip->page_shift);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002638
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639 /* Increment page address and decrement length */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002640 len -= (1 << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641 page += pages_per_block;
2642
2643 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002644 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002646 chip->select_chip(mtd, -1);
2647 chip->select_chip(mtd, chipnr);
David A. Marlin30f464b2005-01-17 18:35:25 +00002648
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002649 /*
2650 * If BBT requires refresh and BBT-PERCHIP, set the BBT
Brian Norris8b6e50c2011-05-25 14:59:01 -07002651 * page mask to see if this BBT should be rewritten.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002652 */
2653 if (bbt_masked_page != 0xffffffff &&
2654 (chip->bbt_td->options & NAND_BBT_PERCHIP))
2655 bbt_masked_page = chip->bbt_td->pages[chipnr] &
2656 BBT_PAGE_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657 }
2658 }
2659 instr->state = MTD_ERASE_DONE;
2660
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002661erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662
2663 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664
2665 /* Deselect and wake up anyone waiting on the device */
2666 nand_release_device(mtd);
2667
David Woodhouse49defc02007-10-06 15:01:59 -04002668 /* Do call back function */
2669 if (!ret)
2670 mtd_erase_callback(instr);
2671
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002672 /*
2673 * If BBT requires refresh and erase was successful, rewrite any
Brian Norris8b6e50c2011-05-25 14:59:01 -07002674 * selected bad block tables.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002675 */
2676 if (bbt_masked_page == 0xffffffff || ret)
2677 return ret;
2678
2679 for (chipnr = 0; chipnr < chip->numchips; chipnr++) {
2680 if (!rewrite_bbt[chipnr])
2681 continue;
Brian Norris8b6e50c2011-05-25 14:59:01 -07002682 /* Update the BBT for chip */
Brian Norris289c0522011-07-19 10:06:09 -07002683 pr_debug("%s: nand_update_bbt (%d:0x%0llx 0x%0x)\n",
2684 __func__, chipnr, rewrite_bbt[chipnr],
2685 chip->bbt_td->pages[chipnr]);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002686 nand_update_bbt(mtd, rewrite_bbt[chipnr]);
David A. Marlin30f464b2005-01-17 18:35:25 +00002687 }
2688
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689 /* Return more or less happy */
2690 return ret;
2691}
2692
2693/**
2694 * nand_sync - [MTD Interface] sync
Brian Norris8b6e50c2011-05-25 14:59:01 -07002695 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002697 * Sync is actually a wait for chip ready function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002699static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002701 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702
Brian Norris289c0522011-07-19 10:06:09 -07002703 pr_debug("%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002704
2705 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002706 nand_get_device(chip, mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002708 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709}
2710
Linus Torvalds1da177e2005-04-16 15:20:36 -07002711/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002712 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07002713 * @mtd: MTD device structure
2714 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002716static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002718 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719}
2720
2721/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002722 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07002723 * @mtd: MTD device structure
2724 * @ofs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002726static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002728 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729 int ret;
2730
Florian Fainellif8ac0412010-09-07 13:23:43 +02002731 ret = nand_block_isbad(mtd, ofs);
2732 if (ret) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002733 /* If it was bad already, return success and do nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002734 if (ret > 0)
2735 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002736 return ret;
2737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002739 return chip->block_markbad(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740}
2741
2742/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002743 * nand_suspend - [MTD Interface] Suspend the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07002744 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01002745 */
2746static int nand_suspend(struct mtd_info *mtd)
2747{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002748 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002749
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002750 return nand_get_device(chip, mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002751}
2752
2753/**
2754 * nand_resume - [MTD Interface] Resume the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07002755 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01002756 */
2757static void nand_resume(struct mtd_info *mtd)
2758{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002759 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002760
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002761 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002762 nand_release_device(mtd);
2763 else
Brian Norrisd0370212011-07-19 10:06:08 -07002764 pr_err("%s called for a chip which is not in suspended state\n",
2765 __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01002766}
2767
Brian Norris8b6e50c2011-05-25 14:59:01 -07002768/* Set default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002769static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002770{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002772 if (!chip->chip_delay)
2773 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774
2775 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002776 if (chip->cmdfunc == NULL)
2777 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002778
2779 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002780 if (chip->waitfunc == NULL)
2781 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002783 if (!chip->select_chip)
2784 chip->select_chip = nand_select_chip;
2785 if (!chip->read_byte)
2786 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2787 if (!chip->read_word)
2788 chip->read_word = nand_read_word;
2789 if (!chip->block_bad)
2790 chip->block_bad = nand_block_bad;
2791 if (!chip->block_markbad)
2792 chip->block_markbad = nand_default_block_markbad;
2793 if (!chip->write_buf)
2794 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
2795 if (!chip->read_buf)
2796 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
2797 if (!chip->verify_buf)
2798 chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf;
2799 if (!chip->scan_bbt)
2800 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002801
2802 if (!chip->controller) {
2803 chip->controller = &chip->hwcontrol;
2804 spin_lock_init(&chip->controller->lock);
2805 init_waitqueue_head(&chip->controller->wq);
2806 }
2807
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002808}
2809
Brian Norris8b6e50c2011-05-25 14:59:01 -07002810/* Sanitize ONFI strings so we can safely print them */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002811static void sanitize_string(uint8_t *s, size_t len)
2812{
2813 ssize_t i;
2814
Brian Norris8b6e50c2011-05-25 14:59:01 -07002815 /* Null terminate */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002816 s[len - 1] = 0;
2817
Brian Norris8b6e50c2011-05-25 14:59:01 -07002818 /* Remove non printable chars */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002819 for (i = 0; i < len - 1; i++) {
2820 if (s[i] < ' ' || s[i] > 127)
2821 s[i] = '?';
2822 }
2823
Brian Norris8b6e50c2011-05-25 14:59:01 -07002824 /* Remove trailing spaces */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002825 strim(s);
2826}
2827
2828static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
2829{
2830 int i;
2831 while (len--) {
2832 crc ^= *p++ << 8;
2833 for (i = 0; i < 8; i++)
2834 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
2835 }
2836
2837 return crc;
2838}
2839
2840/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07002841 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise.
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002842 */
2843static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002844 int *busw)
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002845{
2846 struct nand_onfi_params *p = &chip->onfi_params;
2847 int i;
2848 int val;
2849
Brian Norris7854d3f2011-06-23 14:12:08 -07002850 /* Try ONFI for unknown chip or LP */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002851 chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
2852 if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
2853 chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
2854 return 0;
2855
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002856 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
2857 for (i = 0; i < 3; i++) {
2858 chip->read_buf(mtd, (uint8_t *)p, sizeof(*p));
2859 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
2860 le16_to_cpu(p->crc)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07002861 pr_info("ONFI param page %d valid\n", i);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002862 break;
2863 }
2864 }
2865
2866 if (i == 3)
2867 return 0;
2868
Brian Norris8b6e50c2011-05-25 14:59:01 -07002869 /* Check version */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002870 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002871 if (val & (1 << 5))
2872 chip->onfi_version = 23;
2873 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002874 chip->onfi_version = 22;
2875 else if (val & (1 << 3))
2876 chip->onfi_version = 21;
2877 else if (val & (1 << 2))
2878 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002879 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002880 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002881 else
2882 chip->onfi_version = 0;
2883
2884 if (!chip->onfi_version) {
Brian Norrisd0370212011-07-19 10:06:08 -07002885 pr_info("%s: unsupported ONFI version: %d\n", __func__, val);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002886 return 0;
2887 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002888
2889 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
2890 sanitize_string(p->model, sizeof(p->model));
2891 if (!mtd->name)
2892 mtd->name = p->model;
2893 mtd->writesize = le32_to_cpu(p->byte_per_page);
2894 mtd->erasesize = le32_to_cpu(p->pages_per_block) * mtd->writesize;
2895 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
David Woodhouse4ccb3b42010-12-03 16:36:34 +00002896 chip->chipsize = (uint64_t)le32_to_cpu(p->blocks_per_lun) * mtd->erasesize;
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002897 *busw = 0;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002898 if (le16_to_cpu(p->features) & 1)
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002899 *busw = NAND_BUSWIDTH_16;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002900
2901 chip->options &= ~NAND_CHIPOPTIONS_MSK;
2902 chip->options |= (NAND_NO_READRDY |
2903 NAND_NO_AUTOINCR) & NAND_CHIPOPTIONS_MSK;
2904
Huang Shijied42b5de2012-02-17 11:22:37 +08002905 pr_info("ONFI flash detected\n");
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002906 return 1;
2907}
2908
2909/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07002910 * Get the flash and manufacturer id and lookup if the type is supported.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002911 */
2912static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002913 struct nand_chip *chip,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002914 int busw,
2915 int *maf_id, int *dev_id,
David Woodhouse5e81e882010-02-26 18:32:56 +00002916 struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002917{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002918 int i, maf_idx;
Kevin Cernekee426c4572010-05-04 20:58:03 -07002919 u8 id_data[8];
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002920 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921
2922 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002923 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924
Karl Beldanef89a882008-09-15 14:37:29 +02002925 /*
2926 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002927 * after power-up.
Karl Beldanef89a882008-09-15 14:37:29 +02002928 */
2929 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
2930
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002932 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933
2934 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002935 *maf_id = chip->read_byte(mtd);
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002936 *dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937
Brian Norris8b6e50c2011-05-25 14:59:01 -07002938 /*
2939 * Try again to make sure, as some systems the bus-hold or other
Ben Dooksed8165c2008-04-14 14:58:58 +01002940 * interface concerns can cause random data which looks like a
2941 * possibly credible NAND flash to appear. If the two results do
2942 * not match, ignore the device completely.
2943 */
2944
2945 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2946
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002947 for (i = 0; i < 2; i++)
Kevin Cernekee426c4572010-05-04 20:58:03 -07002948 id_data[i] = chip->read_byte(mtd);
Ben Dooksed8165c2008-04-14 14:58:58 +01002949
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002950 if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07002951 pr_info("%s: second ID read did not match "
Brian Norrisd0370212011-07-19 10:06:08 -07002952 "%02x,%02x against %02x,%02x\n", __func__,
2953 *maf_id, *dev_id, id_data[0], id_data[1]);
Ben Dooksed8165c2008-04-14 14:58:58 +01002954 return ERR_PTR(-ENODEV);
2955 }
2956
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002957 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00002958 type = nand_flash_ids;
2959
2960 for (; type->name != NULL; type++)
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002961 if (*dev_id == type->id)
Florian Fainellif8ac0412010-09-07 13:23:43 +02002962 break;
David Woodhouse5e81e882010-02-26 18:32:56 +00002963
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002964 chip->onfi_version = 0;
2965 if (!type->name || !type->pagesize) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002966 /* Check is chip is ONFI compliant */
Matthieu CASTET08c248f2011-06-26 18:26:55 +02002967 ret = nand_flash_detect_onfi(mtd, chip, &busw);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002968 if (ret)
2969 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002970 }
2971
2972 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2973
2974 /* Read entire ID string */
2975
2976 for (i = 0; i < 8; i++)
2977 id_data[i] = chip->read_byte(mtd);
2978
David Woodhouse5e81e882010-02-26 18:32:56 +00002979 if (!type->name)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002980 return ERR_PTR(-ENODEV);
2981
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002982 if (!mtd->name)
2983 mtd->name = type->name;
2984
Adrian Hunter69423d92008-12-10 13:37:21 +00002985 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002986
Huang Shijie12a40a52010-09-27 10:43:53 +08002987 if (!type->pagesize && chip->init_size) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002988 /* Set the pagesize, oobsize, erasesize by the driver */
Huang Shijie12a40a52010-09-27 10:43:53 +08002989 busw = chip->init_size(mtd, chip, id_data);
2990 } else if (!type->pagesize) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002991 int extid;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002992 /* The 3rd id byte holds MLC / multichip data */
Kevin Cernekee426c4572010-05-04 20:58:03 -07002993 chip->cellinfo = id_data[2];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002994 /* The 4th id byte is the important one */
Kevin Cernekee426c4572010-05-04 20:58:03 -07002995 extid = id_data[3];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002996
Kevin Cernekee426c4572010-05-04 20:58:03 -07002997 /*
2998 * Field definitions are in the following datasheets:
2999 * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
Brian Norris34c5bf62010-08-20 10:50:43 -07003000 * New style (6 byte ID): Samsung K9GBG08U0M (p.40)
Kevin Cernekee426c4572010-05-04 20:58:03 -07003001 *
3002 * Check for wraparound + Samsung ID + nonzero 6th byte
3003 * to decide what to do.
3004 */
3005 if (id_data[0] == id_data[6] && id_data[1] == id_data[7] &&
3006 id_data[0] == NAND_MFR_SAMSUNG &&
Tilman Sauerbeckcfe3fda2010-08-20 14:01:47 -07003007 (chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
Kevin Cernekee426c4572010-05-04 20:58:03 -07003008 id_data[5] != 0x00) {
3009 /* Calc pagesize */
3010 mtd->writesize = 2048 << (extid & 0x03);
3011 extid >>= 2;
3012 /* Calc oobsize */
Brian Norris34c5bf62010-08-20 10:50:43 -07003013 switch (extid & 0x03) {
3014 case 1:
3015 mtd->oobsize = 128;
3016 break;
3017 case 2:
3018 mtd->oobsize = 218;
3019 break;
3020 case 3:
3021 mtd->oobsize = 400;
3022 break;
3023 default:
3024 mtd->oobsize = 436;
3025 break;
3026 }
Kevin Cernekee426c4572010-05-04 20:58:03 -07003027 extid >>= 2;
3028 /* Calc blocksize */
3029 mtd->erasesize = (128 * 1024) <<
3030 (((extid >> 1) & 0x04) | (extid & 0x03));
3031 busw = 0;
3032 } else {
3033 /* Calc pagesize */
3034 mtd->writesize = 1024 << (extid & 0x03);
3035 extid >>= 2;
3036 /* Calc oobsize */
3037 mtd->oobsize = (8 << (extid & 0x01)) *
3038 (mtd->writesize >> 9);
3039 extid >>= 2;
3040 /* Calc blocksize. Blocksize is multiples of 64KiB */
3041 mtd->erasesize = (64 * 1024) << (extid & 0x03);
3042 extid >>= 2;
3043 /* Get buswidth information */
3044 busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
3045 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003046 } else {
3047 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003048 * Old devices have chip data hardcoded in the device id table.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003049 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003050 mtd->erasesize = type->erasesize;
3051 mtd->writesize = type->pagesize;
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02003052 mtd->oobsize = mtd->writesize / 32;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003053 busw = type->options & NAND_BUSWIDTH_16;
Brian Norris2173bae2010-08-19 08:11:02 -07003054
3055 /*
3056 * Check for Spansion/AMD ID + repeating 5th, 6th byte since
3057 * some Spansion chips have erasesize that conflicts with size
Brian Norris8b6e50c2011-05-25 14:59:01 -07003058 * listed in nand_ids table.
Brian Norris2173bae2010-08-19 08:11:02 -07003059 * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
3060 */
3061 if (*maf_id == NAND_MFR_AMD && id_data[4] != 0x00 &&
3062 id_data[5] == 0x00 && id_data[6] == 0x00 &&
3063 id_data[7] == 0x00 && mtd->writesize == 512) {
3064 mtd->erasesize = 128 * 1024;
3065 mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
3066 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003067 }
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003068 /* Get chip options, preserve non chip based options */
3069 chip->options &= ~NAND_CHIPOPTIONS_MSK;
3070 chip->options |= type->options & NAND_CHIPOPTIONS_MSK;
3071
Brian Norris8b6e50c2011-05-25 14:59:01 -07003072 /*
3073 * Check if chip is not a Samsung device. Do not clear the
3074 * options for chips which do not have an extended id.
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003075 */
3076 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
3077 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
3078ident_done:
3079
3080 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003081 * Set chip as a default. Board drivers can override it, if necessary.
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003082 */
3083 chip->options |= NAND_NO_AUTOINCR;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003084
3085 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01003086 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003087 if (nand_manuf_ids[maf_idx].id == *maf_id)
3088 break;
3089 }
3090
3091 /*
3092 * Check, if buswidth is correct. Hardware drivers should set
Brian Norris8b6e50c2011-05-25 14:59:01 -07003093 * chip correct!
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003094 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003095 if (busw != (chip->options & NAND_BUSWIDTH_16)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003096 pr_info("NAND device: Manufacturer ID:"
Brian Norrisd0370212011-07-19 10:06:08 -07003097 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
3098 *dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
Brian Norris9a4d4d62011-07-19 10:06:07 -07003099 pr_warn("NAND bus width %d instead %d bit\n",
Brian Norrisd0370212011-07-19 10:06:08 -07003100 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
3101 busw ? 16 : 8);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003102 return ERR_PTR(-EINVAL);
3103 }
3104
3105 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003106 chip->page_shift = ffs(mtd->writesize) - 1;
Brian Norris8b6e50c2011-05-25 14:59:01 -07003107 /* Convert chipsize to number of pages per chip -1 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003108 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003109
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003110 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003111 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00003112 if (chip->chipsize & 0xffffffff)
3113 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003114 else {
3115 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
3116 chip->chip_shift += 32 - 1;
3117 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003118
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03003119 chip->badblockbits = 8;
3120
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003121 /* Set the bad block position */
Brian Norris065a1ed2010-08-18 11:25:04 -07003122 if (mtd->writesize > 512 || (busw & NAND_BUSWIDTH_16))
Brian Norrisc7b28e22010-07-13 15:13:00 -07003123 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
Brian Norris065a1ed2010-08-18 11:25:04 -07003124 else
3125 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003126
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003127 /*
3128 * Bad block marker is stored in the last page of each block
Brian Norrisc7b28e22010-07-13 15:13:00 -07003129 * on Samsung and Hynix MLC devices; stored in first two pages
3130 * of each block on Micron devices with 2KiB pages and on
Brian Norris8c342332011-11-02 13:34:44 -07003131 * SLC Samsung, Hynix, Toshiba, AMD/Spansion, and Macronix.
3132 * All others scan only the first page.
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003133 */
3134 if ((chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3135 (*maf_id == NAND_MFR_SAMSUNG ||
3136 *maf_id == NAND_MFR_HYNIX))
Brian Norris5fb15492011-05-31 16:31:21 -07003137 chip->bbt_options |= NAND_BBT_SCANLASTPAGE;
Brian Norrisc7b28e22010-07-13 15:13:00 -07003138 else if ((!(chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3139 (*maf_id == NAND_MFR_SAMSUNG ||
3140 *maf_id == NAND_MFR_HYNIX ||
Brian Norris13ed7ae2010-08-20 12:36:12 -07003141 *maf_id == NAND_MFR_TOSHIBA ||
Brian Norris8c342332011-11-02 13:34:44 -07003142 *maf_id == NAND_MFR_AMD ||
3143 *maf_id == NAND_MFR_MACRONIX)) ||
Brian Norrisc7b28e22010-07-13 15:13:00 -07003144 (mtd->writesize == 2048 &&
3145 *maf_id == NAND_MFR_MICRON))
Brian Norris5fb15492011-05-31 16:31:21 -07003146 chip->bbt_options |= NAND_BBT_SCAN2NDPAGE;
Brian Norrisc7b28e22010-07-13 15:13:00 -07003147
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003148 /* Check for AND chips with 4 page planes */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003149 if (chip->options & NAND_4PAGE_ARRAY)
3150 chip->erase_cmd = multi_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003151 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003152 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003153
Brian Norris8b6e50c2011-05-25 14:59:01 -07003154 /* Do not replace user supplied command function! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003155 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3156 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003157
Brian Norris9a4d4d62011-07-19 10:06:07 -07003158 pr_info("NAND device: Manufacturer ID:"
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003159 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, *dev_id,
3160 nand_manuf_ids[maf_idx].name,
Brian Norris0b524fb2010-12-12 00:23:32 -08003161 chip->onfi_version ? chip->onfi_params.model : type->name);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003162
3163 return type;
3164}
3165
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003166/**
David Woodhouse3b85c322006-09-25 17:06:53 +01003167 * nand_scan_ident - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003168 * @mtd: MTD device structure
3169 * @maxchips: number of chips to scan for
3170 * @table: alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003171 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003172 * This is the first phase of the normal nand_scan() function. It reads the
3173 * flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003174 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003175 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003176 */
David Woodhouse5e81e882010-02-26 18:32:56 +00003177int nand_scan_ident(struct mtd_info *mtd, int maxchips,
3178 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003179{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003180 int i, busw, nand_maf_id, nand_dev_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003181 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003182 struct nand_flash_dev *type;
3183
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003184 /* Get buswidth to select the correct functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003185 busw = chip->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003186 /* Set the default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003187 nand_set_defaults(chip, busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003188
3189 /* Read the flash type */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003190 type = nand_get_flash_type(mtd, chip, busw,
3191 &nand_maf_id, &nand_dev_id, table);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003192
3193 if (IS_ERR(type)) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00003194 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
Brian Norrisd0370212011-07-19 10:06:08 -07003195 pr_warn("No NAND device found\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003196 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003197 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198 }
3199
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003200 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01003201 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003202 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02003203 /* See comment in nand_get_flash_type for reset */
3204 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003206 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003208 if (nand_maf_id != chip->read_byte(mtd) ||
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003209 nand_dev_id != chip->read_byte(mtd))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210 break;
3211 }
3212 if (i > 1)
Brian Norris9a4d4d62011-07-19 10:06:07 -07003213 pr_info("%d NAND chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003214
Linus Torvalds1da177e2005-04-16 15:20:36 -07003215 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003216 chip->numchips = i;
3217 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218
David Woodhouse3b85c322006-09-25 17:06:53 +01003219 return 0;
3220}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003221EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01003222
3223
3224/**
3225 * nand_scan_tail - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003226 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01003227 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003228 * This is the second phase of the normal nand_scan() function. It fills out
3229 * all the uninitialized function pointers with the defaults and scans for a
3230 * bad block table if appropriate.
David Woodhouse3b85c322006-09-25 17:06:53 +01003231 */
3232int nand_scan_tail(struct mtd_info *mtd)
3233{
3234 int i;
3235 struct nand_chip *chip = mtd->priv;
3236
Brian Norrise2414f42012-02-06 13:44:00 -08003237 /* New bad blocks should be marked in OOB, flash-based BBT, or both */
3238 BUG_ON((chip->bbt_options & NAND_BBT_NO_OOB_BBM) &&
3239 !(chip->bbt_options & NAND_BBT_USE_FLASH));
3240
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003241 if (!(chip->options & NAND_OWN_BUFFERS))
3242 chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL);
3243 if (!chip->buffers)
3244 return -ENOMEM;
3245
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01003246 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01003247 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003248
3249 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003250 * If no default placement scheme is given, select an appropriate one.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003251 */
Ivan Djelic193bd402011-03-11 11:05:33 +01003252 if (!chip->ecc.layout && (chip->ecc.mode != NAND_ECC_SOFT_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003253 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003254 case 8:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003255 chip->ecc.layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003256 break;
3257 case 16:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003258 chip->ecc.layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003259 break;
3260 case 64:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003261 chip->ecc.layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003262 break;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003263 case 128:
3264 chip->ecc.layout = &nand_oob_128;
3265 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266 default:
Brian Norrisd0370212011-07-19 10:06:08 -07003267 pr_warn("No oob scheme defined for oobsize %d\n",
3268 mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003269 BUG();
3270 }
3271 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003272
David Woodhouse956e9442006-09-25 17:12:39 +01003273 if (!chip->write_page)
3274 chip->write_page = nand_write_page;
3275
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003276 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003277 * Check ECC mode, default to software if 3byte/512byte hardware ECC is
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003278 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01003279 */
David Woodhouse956e9442006-09-25 17:12:39 +01003280
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003281 switch (chip->ecc.mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003282 case NAND_ECC_HW_OOB_FIRST:
3283 /* Similar to NAND_ECC_HW, but a separate read_page handle */
3284 if (!chip->ecc.calculate || !chip->ecc.correct ||
3285 !chip->ecc.hwctl) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003286 pr_warn("No ECC functions supplied; "
Brian Norrisd0370212011-07-19 10:06:08 -07003287 "hardware ECC not possible\n");
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003288 BUG();
3289 }
3290 if (!chip->ecc.read_page)
3291 chip->ecc.read_page = nand_read_page_hwecc_oob_first;
3292
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003293 case NAND_ECC_HW:
Brian Norris8b6e50c2011-05-25 14:59:01 -07003294 /* Use standard hwecc read page function? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003295 if (!chip->ecc.read_page)
3296 chip->ecc.read_page = nand_read_page_hwecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003297 if (!chip->ecc.write_page)
3298 chip->ecc.write_page = nand_write_page_hwecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003299 if (!chip->ecc.read_page_raw)
3300 chip->ecc.read_page_raw = nand_read_page_raw;
3301 if (!chip->ecc.write_page_raw)
3302 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003303 if (!chip->ecc.read_oob)
3304 chip->ecc.read_oob = nand_read_oob_std;
3305 if (!chip->ecc.write_oob)
3306 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003307
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003308 case NAND_ECC_HW_SYNDROME:
Scott Wood78b65172007-12-13 11:15:28 -06003309 if ((!chip->ecc.calculate || !chip->ecc.correct ||
3310 !chip->ecc.hwctl) &&
3311 (!chip->ecc.read_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003312 chip->ecc.read_page == nand_read_page_hwecc ||
Scott Wood78b65172007-12-13 11:15:28 -06003313 !chip->ecc.write_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003314 chip->ecc.write_page == nand_write_page_hwecc)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003315 pr_warn("No ECC functions supplied; "
Brian Norrisd0370212011-07-19 10:06:08 -07003316 "hardware ECC not possible\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003317 BUG();
3318 }
Brian Norris8b6e50c2011-05-25 14:59:01 -07003319 /* Use standard syndrome read/write page function? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003320 if (!chip->ecc.read_page)
3321 chip->ecc.read_page = nand_read_page_syndrome;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003322 if (!chip->ecc.write_page)
3323 chip->ecc.write_page = nand_write_page_syndrome;
David Brownell52ff49d2009-03-04 12:01:36 -08003324 if (!chip->ecc.read_page_raw)
3325 chip->ecc.read_page_raw = nand_read_page_raw_syndrome;
3326 if (!chip->ecc.write_page_raw)
3327 chip->ecc.write_page_raw = nand_write_page_raw_syndrome;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003328 if (!chip->ecc.read_oob)
3329 chip->ecc.read_oob = nand_read_oob_syndrome;
3330 if (!chip->ecc.write_oob)
3331 chip->ecc.write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003332
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003333 if (mtd->writesize >= chip->ecc.size)
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003334 break;
Brian Norris9a4d4d62011-07-19 10:06:07 -07003335 pr_warn("%d byte HW ECC not possible on "
Brian Norrisd0370212011-07-19 10:06:08 -07003336 "%d byte page size, fallback to SW ECC\n",
3337 chip->ecc.size, mtd->writesize);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003338 chip->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003339
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003340 case NAND_ECC_SOFT:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003341 chip->ecc.calculate = nand_calculate_ecc;
3342 chip->ecc.correct = nand_correct_data;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003343 chip->ecc.read_page = nand_read_page_swecc;
Alexey Korolev3d459552008-05-15 17:23:18 +01003344 chip->ecc.read_subpage = nand_read_subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003345 chip->ecc.write_page = nand_write_page_swecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003346 chip->ecc.read_page_raw = nand_read_page_raw;
3347 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003348 chip->ecc.read_oob = nand_read_oob_std;
3349 chip->ecc.write_oob = nand_write_oob_std;
Singh, Vimal9a732902008-12-12 00:10:57 +00003350 if (!chip->ecc.size)
3351 chip->ecc.size = 256;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003352 chip->ecc.bytes = 3;
Mike Dunn6a918ba2012-03-11 14:21:11 -07003353 chip->ecc.strength = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003355
Ivan Djelic193bd402011-03-11 11:05:33 +01003356 case NAND_ECC_SOFT_BCH:
3357 if (!mtd_nand_has_bch()) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003358 pr_warn("CONFIG_MTD_ECC_BCH not enabled\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01003359 BUG();
3360 }
3361 chip->ecc.calculate = nand_bch_calculate_ecc;
3362 chip->ecc.correct = nand_bch_correct_data;
3363 chip->ecc.read_page = nand_read_page_swecc;
3364 chip->ecc.read_subpage = nand_read_subpage;
3365 chip->ecc.write_page = nand_write_page_swecc;
3366 chip->ecc.read_page_raw = nand_read_page_raw;
3367 chip->ecc.write_page_raw = nand_write_page_raw;
3368 chip->ecc.read_oob = nand_read_oob_std;
3369 chip->ecc.write_oob = nand_write_oob_std;
3370 /*
3371 * Board driver should supply ecc.size and ecc.bytes values to
3372 * select how many bits are correctable; see nand_bch_init()
Brian Norris8b6e50c2011-05-25 14:59:01 -07003373 * for details. Otherwise, default to 4 bits for large page
3374 * devices.
Ivan Djelic193bd402011-03-11 11:05:33 +01003375 */
3376 if (!chip->ecc.size && (mtd->oobsize >= 64)) {
3377 chip->ecc.size = 512;
3378 chip->ecc.bytes = 7;
3379 }
3380 chip->ecc.priv = nand_bch_init(mtd,
3381 chip->ecc.size,
3382 chip->ecc.bytes,
3383 &chip->ecc.layout);
3384 if (!chip->ecc.priv) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003385 pr_warn("BCH ECC initialization failed!\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01003386 BUG();
3387 }
Mike Dunn6a918ba2012-03-11 14:21:11 -07003388 chip->ecc.strength =
3389 chip->ecc.bytes*8 / fls(8*chip->ecc.size);
Ivan Djelic193bd402011-03-11 11:05:33 +01003390 break;
3391
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003392 case NAND_ECC_NONE:
Brian Norris9a4d4d62011-07-19 10:06:07 -07003393 pr_warn("NAND_ECC_NONE selected by board driver. "
Brian Norrisd0370212011-07-19 10:06:08 -07003394 "This is not recommended!\n");
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003395 chip->ecc.read_page = nand_read_page_raw;
3396 chip->ecc.write_page = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003397 chip->ecc.read_oob = nand_read_oob_std;
David Brownell52ff49d2009-03-04 12:01:36 -08003398 chip->ecc.read_page_raw = nand_read_page_raw;
3399 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003400 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003401 chip->ecc.size = mtd->writesize;
3402 chip->ecc.bytes = 0;
Mike Dunn6a918ba2012-03-11 14:21:11 -07003403 chip->ecc.strength = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003404 break;
David Woodhouse956e9442006-09-25 17:12:39 +01003405
Linus Torvalds1da177e2005-04-16 15:20:36 -07003406 default:
Brian Norrisd0370212011-07-19 10:06:08 -07003407 pr_warn("Invalid NAND_ECC_MODE %d\n", chip->ecc.mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003408 BUG();
3409 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003410
Brian Norris9ce244b2011-08-30 18:45:37 -07003411 /* For many systems, the standard OOB write also works for raw */
Brian Norrisc46f6482011-08-30 18:45:38 -07003412 if (!chip->ecc.read_oob_raw)
3413 chip->ecc.read_oob_raw = chip->ecc.read_oob;
Brian Norris9ce244b2011-08-30 18:45:37 -07003414 if (!chip->ecc.write_oob_raw)
3415 chip->ecc.write_oob_raw = chip->ecc.write_oob;
3416
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003417 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003418 * The number of bytes available for a client to place data into
Brian Norris8b6e50c2011-05-25 14:59:01 -07003419 * the out of band area.
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003420 */
3421 chip->ecc.layout->oobavail = 0;
David Brownell81d19b02009-04-21 19:51:20 -07003422 for (i = 0; chip->ecc.layout->oobfree[i].length
3423 && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++)
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003424 chip->ecc.layout->oobavail +=
3425 chip->ecc.layout->oobfree[i].length;
Vitaly Wool1f922672007-03-06 16:56:34 +03003426 mtd->oobavail = chip->ecc.layout->oobavail;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003427
3428 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003429 * Set the number of read / write steps for one page depending on ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07003430 * mode.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003431 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003432 chip->ecc.steps = mtd->writesize / chip->ecc.size;
Florian Fainellif8ac0412010-09-07 13:23:43 +02003433 if (chip->ecc.steps * chip->ecc.size != mtd->writesize) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003434 pr_warn("Invalid ECC parameters\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003435 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003436 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003437 chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003438
Brian Norris8b6e50c2011-05-25 14:59:01 -07003439 /* Allow subpage writes up to ecc.steps. Not possible for MLC flash */
Thomas Gleixner29072b92006-09-28 15:38:36 +02003440 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
3441 !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
Florian Fainellif8ac0412010-09-07 13:23:43 +02003442 switch (chip->ecc.steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02003443 case 2:
3444 mtd->subpage_sft = 1;
3445 break;
3446 case 4:
3447 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003448 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02003449 mtd->subpage_sft = 2;
3450 break;
3451 }
3452 }
3453 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
3454
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02003455 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003456 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003457
3458 /* De-select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003459 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003460
3461 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003462 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003463
3464 /* Fill in remaining MTD driver data */
3465 mtd->type = MTD_NANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02003466 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
3467 MTD_CAP_NANDFLASH;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02003468 mtd->_erase = nand_erase;
3469 mtd->_point = NULL;
3470 mtd->_unpoint = NULL;
3471 mtd->_read = nand_read;
3472 mtd->_write = nand_write;
3473 mtd->_panic_write = panic_nand_write;
3474 mtd->_read_oob = nand_read_oob;
3475 mtd->_write_oob = nand_write_oob;
3476 mtd->_sync = nand_sync;
3477 mtd->_lock = NULL;
3478 mtd->_unlock = NULL;
3479 mtd->_suspend = nand_suspend;
3480 mtd->_resume = nand_resume;
3481 mtd->_block_isbad = nand_block_isbad;
3482 mtd->_block_markbad = nand_block_markbad;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01003483 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484
Mike Dunn6a918ba2012-03-11 14:21:11 -07003485 /* propagate ecc info to mtd_info */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003486 mtd->ecclayout = chip->ecc.layout;
Mike Dunn6a918ba2012-03-11 14:21:11 -07003487 mtd->ecc_strength = chip->ecc.strength * chip->ecc.steps;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003488
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003489 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003490 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003491 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003492
3493 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003494 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003495}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003496EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003497
Brian Norris8b6e50c2011-05-25 14:59:01 -07003498/*
3499 * is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003500 * test if this is a module _anyway_ -- they'd have to try _really_ hard
Brian Norris8b6e50c2011-05-25 14:59:01 -07003501 * to call us from in-kernel code if the core NAND support is modular.
3502 */
David Woodhouse3b85c322006-09-25 17:06:53 +01003503#ifdef MODULE
3504#define caller_is_module() (1)
3505#else
3506#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06003507 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01003508#endif
3509
3510/**
3511 * nand_scan - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003512 * @mtd: MTD device structure
3513 * @maxchips: number of chips to scan for
David Woodhouse3b85c322006-09-25 17:06:53 +01003514 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003515 * This fills out all the uninitialized function pointers with the defaults.
3516 * The flash ID is read and the mtd/chip structures are filled with the
3517 * appropriate values. The mtd->owner field must be set to the module of the
3518 * caller.
David Woodhouse3b85c322006-09-25 17:06:53 +01003519 */
3520int nand_scan(struct mtd_info *mtd, int maxchips)
3521{
3522 int ret;
3523
3524 /* Many callers got this wrong, so check for it for a while... */
3525 if (!mtd->owner && caller_is_module()) {
Brian Norrisd0370212011-07-19 10:06:08 -07003526 pr_crit("%s called with NULL mtd->owner!\n", __func__);
David Woodhouse3b85c322006-09-25 17:06:53 +01003527 BUG();
3528 }
3529
David Woodhouse5e81e882010-02-26 18:32:56 +00003530 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01003531 if (!ret)
3532 ret = nand_scan_tail(mtd);
3533 return ret;
3534}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003535EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01003536
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003538 * nand_release - [NAND Interface] Free resources held by the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003539 * @mtd: MTD device structure
3540 */
David Woodhousee0c7d762006-05-13 18:07:53 +01003541void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003542{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003543 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544
Ivan Djelic193bd402011-03-11 11:05:33 +01003545 if (chip->ecc.mode == NAND_ECC_SOFT_BCH)
3546 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
3547
Jamie Iles5ffcaf32011-05-23 10:22:46 +01003548 mtd_device_unregister(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003549
Jesper Juhlfa671642005-11-07 01:01:27 -08003550 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003551 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003552 if (!(chip->options & NAND_OWN_BUFFERS))
3553 kfree(chip->buffers);
Brian Norris58373ff2010-07-15 12:15:44 -07003554
3555 /* Free bad block descriptor memory */
3556 if (chip->badblock_pattern && chip->badblock_pattern->options
3557 & NAND_BBT_DYNAMICSTRUCT)
3558 kfree(chip->badblock_pattern);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003559}
David Woodhousee0c7d762006-05-13 18:07:53 +01003560EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08003561
3562static int __init nand_base_init(void)
3563{
3564 led_trigger_register_simple("nand-disk", &nand_led_trigger);
3565 return 0;
3566}
3567
3568static void __exit nand_base_exit(void)
3569{
3570 led_trigger_unregister_simple(nand_led_trigger);
3571}
3572
3573module_init(nand_base_init);
3574module_exit(nand_base_exit);
3575
David Woodhousee0c7d762006-05-13 18:07:53 +01003576MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003577MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
3578MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01003579MODULE_DESCRIPTION("Generic NAND flash driver code");