blob: 7ee9210e61330ac7668832b91aab843c83eef859 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094
95static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010096intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097{
Jesse Barnes7183dc22011-07-07 11:10:58 -070098 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099
100 switch (max_link_bw) {
101 case DP_LINK_BW_1_62:
102 case DP_LINK_BW_2_7:
103 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300104 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
105 max_link_bw = DP_LINK_BW_2_7;
106 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300108 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
109 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110 max_link_bw = DP_LINK_BW_1_62;
111 break;
112 }
113 return max_link_bw;
114}
115
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400116/*
117 * The units on the numbers in the next two are... bizarre. Examples will
118 * make it clearer; this one parallels an example in the eDP spec.
119 *
120 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
121 *
122 * 270000 * 1 * 8 / 10 == 216000
123 *
124 * The actual data capacity of that configuration is 2.16Gbit/s, so the
125 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
126 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
127 * 119000. At 18bpp that's 2142000 kilobits per second.
128 *
129 * Thus the strange-looking division by 10 in intel_dp_link_required, to
130 * get the result in decakilobits instead of kilobits.
131 */
132
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133static int
Keith Packardc8982612012-01-25 08:16:25 -0800134intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400136 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137}
138
139static int
Dave Airliefe27d532010-06-30 11:46:17 +1000140intel_dp_max_data_rate(int max_link_clock, int max_lanes)
141{
142 return (max_link_clock * max_lanes * 8) / 10;
143}
144
145static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146intel_dp_mode_valid(struct drm_connector *connector,
147 struct drm_display_mode *mode)
148{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300150 struct intel_connector *intel_connector = to_intel_connector(connector);
151 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100152 int target_clock = mode->clock;
153 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Jani Nikuladd06f902012-10-19 14:51:50 +0300155 if (is_edp(intel_dp) && fixed_mode) {
156 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100157 return MODE_PANEL;
158
Jani Nikuladd06f902012-10-19 14:51:50 +0300159 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100160 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200161
162 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100163 }
164
Daniel Vetter36008362013-03-27 00:44:59 +0100165 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
166 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
169 mode_rate = intel_dp_link_required(target_clock, 18);
170
171 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200172 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173
174 if (mode->clock < 10000)
175 return MODE_CLOCK_LOW;
176
Daniel Vetter0af78a22012-05-23 11:30:55 +0200177 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
178 return MODE_H_ILLEGAL;
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180 return MODE_OK;
181}
182
183static uint32_t
184pack_aux(uint8_t *src, int src_bytes)
185{
186 int i;
187 uint32_t v = 0;
188
189 if (src_bytes > 4)
190 src_bytes = 4;
191 for (i = 0; i < src_bytes; i++)
192 v |= ((uint32_t) src[i]) << ((3-i) * 8);
193 return v;
194}
195
196static void
197unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
198{
199 int i;
200 if (dst_bytes > 4)
201 dst_bytes = 4;
202 for (i = 0; i < dst_bytes; i++)
203 dst[i] = src >> ((3-i) * 8);
204}
205
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700206/* hrawclock is 1/4 the FSB frequency */
207static int
208intel_hrawclk(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 uint32_t clkcfg;
212
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530213 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
214 if (IS_VALLEYVIEW(dev))
215 return 200;
216
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700217 clkcfg = I915_READ(CLKCFG);
218 switch (clkcfg & CLKCFG_FSB_MASK) {
219 case CLKCFG_FSB_400:
220 return 100;
221 case CLKCFG_FSB_533:
222 return 133;
223 case CLKCFG_FSB_667:
224 return 166;
225 case CLKCFG_FSB_800:
226 return 200;
227 case CLKCFG_FSB_1067:
228 return 266;
229 case CLKCFG_FSB_1333:
230 return 333;
231 /* these two are just a guess; one of them might be right */
232 case CLKCFG_FSB_1600:
233 case CLKCFG_FSB_1600_ALT:
234 return 400;
235 default:
236 return 133;
237 }
238}
239
Jani Nikulabf13e812013-09-06 07:40:05 +0300240static void
241intel_dp_init_panel_power_sequencer(struct drm_device *dev,
242 struct intel_dp *intel_dp,
243 struct edp_power_seq *out);
244static void
245intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
246 struct intel_dp *intel_dp,
247 struct edp_power_seq *out);
248
249static enum pipe
250vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
251{
252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
253 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 enum port port = intel_dig_port->port;
257 enum pipe pipe;
258
259 /* modeset should have pipe */
260 if (crtc)
261 return to_intel_crtc(crtc)->pipe;
262
263 /* init time, try to find a pipe with this port selected */
264 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
265 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
266 PANEL_PORT_SELECT_MASK;
267 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
268 return pipe;
269 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
270 return pipe;
271 }
272
273 /* shrug */
274 return PIPE_A;
275}
276
277static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
278{
279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
280
281 if (HAS_PCH_SPLIT(dev))
282 return PCH_PP_CONTROL;
283 else
284 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
285}
286
287static u32 _pp_stat_reg(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
290
291 if (HAS_PCH_SPLIT(dev))
292 return PCH_PP_STATUS;
293 else
294 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
Jani Nikulabf13e812013-09-06 07:40:05 +0300302 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700321
Keith Packardebf33b12011-09-29 15:53:27 -0700322 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700323 WARN(1, "eDP powered off while attempting aux channel communication.\n");
324 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300325 I915_READ(_pp_stat_reg(intel_dp)),
326 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700327 }
328}
329
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330static uint32_t
331intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300336 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337 uint32_t status;
338 bool done;
339
Daniel Vetteref04f002012-12-01 21:03:59 +0100340#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100341 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300342 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300343 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 else
345 done = wait_for_atomic(C, 10) == 0;
346 if (!done)
347 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
348 has_aux_irq);
349#undef C
350
351 return status;
352}
353
Chris Wilsonbc866252013-07-21 16:00:03 +0100354static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
355 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300356{
357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
358 struct drm_device *dev = intel_dig_port->base.base.dev;
359 struct drm_i915_private *dev_priv = dev->dev_private;
360
361 /* The clock divider is based off the hrawclk,
362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
367 */
368 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100369 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300370 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 if (index)
372 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300373 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100374 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 else if (IS_GEN6(dev) || IS_GEN7(dev))
376 return 200; /* SNB & IVB eDP input clock at 400Mhz */
377 else
378 return 225; /* eDP input clock at 450Mhz */
379 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
380 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100381 switch (index) {
382 case 0: return 63;
383 case 1: return 72;
384 default: return 0;
385 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300386 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100387 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 }
391}
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100394intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395 uint8_t *send, int send_bytes,
396 uint8_t *recv, int recv_size)
397{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300401 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100406 int try, precharge, clock = 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100407 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
408
409 /* dp aux is extremely sensitive to irq latency, hence request the
410 * lowest possible wakeup latency and so prevent the cpu from going into
411 * deep sleep states.
412 */
413 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414
Keith Packard9b984da2011-09-19 13:54:47 -0700415 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800416
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200417 if (IS_GEN6(dev))
418 precharge = 3;
419 else
420 precharge = 5;
421
Paulo Zanonic67a4702013-08-19 13:18:09 -0300422 intel_aux_display_runtime_get(dev_priv);
423
Jesse Barnes11bee432011-08-01 15:02:20 -0700424 /* Try to wait for any previous AUX channel activity */
425 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100426 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700427 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
428 break;
429 msleep(1);
430 }
431
432 if (try == 3) {
433 WARN(1, "dp_aux_ch not started status 0x%08x\n",
434 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100435 ret = -EBUSY;
436 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100437 }
438
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300439 /* Only 5 data registers! */
440 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
441 ret = -E2BIG;
442 goto out;
443 }
444
Chris Wilsonbc866252013-07-21 16:00:03 +0100445 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
446 /* Must try at least 3 times according to DP spec */
447 for (try = 0; try < 5; try++) {
448 /* Load the send data into the aux channel data registers */
449 for (i = 0; i < send_bytes; i += 4)
450 I915_WRITE(ch_data + i,
451 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400452
Chris Wilsonbc866252013-07-21 16:00:03 +0100453 /* Send the command and wait for it to complete */
454 I915_WRITE(ch_ctl,
455 DP_AUX_CH_CTL_SEND_BUSY |
456 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
457 DP_AUX_CH_CTL_TIME_OUT_400us |
458 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
459 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
460 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
461 DP_AUX_CH_CTL_DONE |
462 DP_AUX_CH_CTL_TIME_OUT_ERROR |
463 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100464
Chris Wilsonbc866252013-07-21 16:00:03 +0100465 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400466
Chris Wilsonbc866252013-07-21 16:00:03 +0100467 /* Clear done status and any errors */
468 I915_WRITE(ch_ctl,
469 status |
470 DP_AUX_CH_CTL_DONE |
471 DP_AUX_CH_CTL_TIME_OUT_ERROR |
472 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400473
Chris Wilsonbc866252013-07-21 16:00:03 +0100474 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
475 DP_AUX_CH_CTL_RECEIVE_ERROR))
476 continue;
477 if (status & DP_AUX_CH_CTL_DONE)
478 break;
479 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100480 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 break;
482 }
483
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700484 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700485 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100486 ret = -EBUSY;
487 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488 }
489
490 /* Check for timeout or receive error.
491 * Timeouts occur when the sink is not connected
492 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700493 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700494 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100495 ret = -EIO;
496 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700497 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700498
499 /* Timeouts occur when the device isn't connected, so they're
500 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700501 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800502 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100503 ret = -ETIMEDOUT;
504 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700505 }
506
507 /* Unload any bytes sent back from the other side */
508 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
509 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510 if (recv_bytes > recv_size)
511 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400512
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100513 for (i = 0; i < recv_bytes; i += 4)
514 unpack_aux(I915_READ(ch_data + i),
515 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100517 ret = recv_bytes;
518out:
519 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300520 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100521
522 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523}
524
525/* Write data to the aux channel in native mode */
526static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100527intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 uint16_t address, uint8_t *send, int send_bytes)
529{
530 int ret;
531 uint8_t msg[20];
532 int msg_bytes;
533 uint8_t ack;
534
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300535 if (WARN_ON(send_bytes > 16))
536 return -E2BIG;
537
Keith Packard9b984da2011-09-19 13:54:47 -0700538 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700539 msg[0] = AUX_NATIVE_WRITE << 4;
540 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800541 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 msg[3] = send_bytes - 1;
543 memcpy(&msg[4], send, send_bytes);
544 msg_bytes = send_bytes + 4;
545 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700547 if (ret < 0)
548 return ret;
549 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
550 break;
551 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
552 udelay(100);
553 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700554 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 }
556 return send_bytes;
557}
558
559/* Write a single byte to the aux channel in native mode */
560static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100561intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700562 uint16_t address, uint8_t byte)
563{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100564 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700565}
566
567/* read bytes from a native aux channel */
568static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100569intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570 uint16_t address, uint8_t *recv, int recv_bytes)
571{
572 uint8_t msg[4];
573 int msg_bytes;
574 uint8_t reply[20];
575 int reply_bytes;
576 uint8_t ack;
577 int ret;
578
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300579 if (WARN_ON(recv_bytes > 19))
580 return -E2BIG;
581
Keith Packard9b984da2011-09-19 13:54:47 -0700582 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700583 msg[0] = AUX_NATIVE_READ << 4;
584 msg[1] = address >> 8;
585 msg[2] = address & 0xff;
586 msg[3] = recv_bytes - 1;
587
588 msg_bytes = 4;
589 reply_bytes = recv_bytes + 1;
590
591 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100592 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700593 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700594 if (ret == 0)
595 return -EPROTO;
596 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700597 return ret;
598 ack = reply[0];
599 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
600 memcpy(recv, reply + 1, ret - 1);
601 return ret - 1;
602 }
603 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
604 udelay(100);
605 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700606 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607 }
608}
609
610static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000611intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
612 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700613{
Dave Airlieab2c0672009-12-04 10:55:24 +1000614 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100615 struct intel_dp *intel_dp = container_of(adapter,
616 struct intel_dp,
617 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000618 uint16_t address = algo_data->address;
619 uint8_t msg[5];
620 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000621 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000622 int msg_bytes;
623 int reply_bytes;
624 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625
Keith Packard9b984da2011-09-19 13:54:47 -0700626 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000627 /* Set up the command byte */
628 if (mode & MODE_I2C_READ)
629 msg[0] = AUX_I2C_READ << 4;
630 else
631 msg[0] = AUX_I2C_WRITE << 4;
632
633 if (!(mode & MODE_I2C_STOP))
634 msg[0] |= AUX_I2C_MOT << 4;
635
636 msg[1] = address >> 8;
637 msg[2] = address;
638
639 switch (mode) {
640 case MODE_I2C_WRITE:
641 msg[3] = 0;
642 msg[4] = write_byte;
643 msg_bytes = 5;
644 reply_bytes = 1;
645 break;
646 case MODE_I2C_READ:
647 msg[3] = 0;
648 msg_bytes = 4;
649 reply_bytes = 2;
650 break;
651 default:
652 msg_bytes = 3;
653 reply_bytes = 1;
654 break;
655 }
656
Jani Nikula58c67ce2013-09-20 16:42:14 +0300657 /*
658 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
659 * required to retry at least seven times upon receiving AUX_DEFER
660 * before giving up the AUX transaction.
661 */
662 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000663 ret = intel_dp_aux_ch(intel_dp,
664 msg, msg_bytes,
665 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000666 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000667 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000668 return ret;
669 }
David Flynn8316f332010-12-08 16:10:21 +0000670
671 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
672 case AUX_NATIVE_REPLY_ACK:
673 /* I2C-over-AUX Reply field is only valid
674 * when paired with AUX ACK.
675 */
676 break;
677 case AUX_NATIVE_REPLY_NACK:
678 DRM_DEBUG_KMS("aux_ch native nack\n");
679 return -EREMOTEIO;
680 case AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300681 /*
682 * For now, just give more slack to branch devices. We
683 * could check the DPCD for I2C bit rate capabilities,
684 * and if available, adjust the interval. We could also
685 * be more careful with DP-to-Legacy adapters where a
686 * long legacy cable may force very low I2C bit rates.
687 */
688 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
689 DP_DWN_STRM_PORT_PRESENT)
690 usleep_range(500, 600);
691 else
692 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000693 continue;
694 default:
695 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
696 reply[0]);
697 return -EREMOTEIO;
698 }
699
Dave Airlieab2c0672009-12-04 10:55:24 +1000700 switch (reply[0] & AUX_I2C_REPLY_MASK) {
701 case AUX_I2C_REPLY_ACK:
702 if (mode == MODE_I2C_READ) {
703 *read_byte = reply[1];
704 }
705 return reply_bytes - 1;
706 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000707 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000708 return -EREMOTEIO;
709 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000710 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000711 udelay(100);
712 break;
713 default:
David Flynn8316f332010-12-08 16:10:21 +0000714 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000715 return -EREMOTEIO;
716 }
717 }
David Flynn8316f332010-12-08 16:10:21 +0000718
719 DRM_ERROR("too many retries, giving up\n");
720 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721}
722
723static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100724intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800725 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726{
Keith Packard0b5c5412011-09-28 16:41:05 -0700727 int ret;
728
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800729 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100730 intel_dp->algo.running = false;
731 intel_dp->algo.address = 0;
732 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100735 intel_dp->adapter.owner = THIS_MODULE;
736 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400737 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100738 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
739 intel_dp->adapter.algo_data = &intel_dp->algo;
740 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
741
Keith Packard0b5c5412011-09-28 16:41:05 -0700742 ironlake_edp_panel_vdd_on(intel_dp);
743 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700744 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700745 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700746}
747
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200748static void
749intel_dp_set_clock(struct intel_encoder *encoder,
750 struct intel_crtc_config *pipe_config, int link_bw)
751{
752 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800753 const struct dp_link_dpll *divisor = NULL;
754 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200755
756 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800757 divisor = gen4_dpll;
758 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200759 } else if (IS_HASWELL(dev)) {
760 /* Haswell has special-purpose DP DDI clocks. */
761 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800762 divisor = pch_dpll;
763 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200764 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800765 divisor = vlv_dpll;
766 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200767 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800768
769 if (divisor && count) {
770 for (i = 0; i < count; i++) {
771 if (link_bw == divisor[i].link_bw) {
772 pipe_config->dpll = divisor[i].dpll;
773 pipe_config->clock_set = true;
774 break;
775 }
776 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200777 }
778}
779
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200780bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100781intel_dp_compute_config(struct intel_encoder *encoder,
782 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100784 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100785 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100786 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100787 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300788 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700789 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300790 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200792 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100793 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200794 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200796 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797
Imre Deakbc7d38a2013-05-16 14:40:36 +0300798 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100799 pipe_config->has_pch_encoder = true;
800
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200801 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802
Jani Nikuladd06f902012-10-19 14:51:50 +0300803 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
804 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
805 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700806 if (!HAS_PCH_SPLIT(dev))
807 intel_gmch_panel_fitting(intel_crtc, pipe_config,
808 intel_connector->panel.fitting_mode);
809 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700810 intel_pch_panel_fitting(intel_crtc, pipe_config,
811 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100812 }
813
Daniel Vettercb1793c2012-06-04 18:39:21 +0200814 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200815 return false;
816
Daniel Vetter083f9562012-04-20 20:23:49 +0200817 DRM_DEBUG_KMS("DP link computation with max lane count %i "
818 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100819 max_lane_count, bws[max_clock],
820 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200821
Daniel Vetter36008362013-03-27 00:44:59 +0100822 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
823 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200824 bpp = pipe_config->pipe_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300825 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp) {
826 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
827 dev_priv->vbt.edp_bpp);
Daniel Vettere1b73cb2013-05-21 09:52:16 +0200828 bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
Imre Deak79842112013-07-18 17:44:13 +0300829 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200830
Daniel Vetter36008362013-03-27 00:44:59 +0100831 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100832 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
833 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200834
Daniel Vetter36008362013-03-27 00:44:59 +0100835 for (clock = 0; clock <= max_clock; clock++) {
836 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
837 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
838 link_avail = intel_dp_max_data_rate(link_clock,
839 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200840
Daniel Vetter36008362013-03-27 00:44:59 +0100841 if (mode_rate <= link_avail) {
842 goto found;
843 }
844 }
845 }
846 }
847
848 return false;
849
850found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200851 if (intel_dp->color_range_auto) {
852 /*
853 * See:
854 * CEA-861-E - 5.1 Default Encoding Parameters
855 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
856 */
Thierry Reding18316c82012-12-20 15:41:44 +0100857 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200858 intel_dp->color_range = DP_COLOR_RANGE_16_235;
859 else
860 intel_dp->color_range = 0;
861 }
862
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200863 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100864 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200865
Daniel Vetter36008362013-03-27 00:44:59 +0100866 intel_dp->link_bw = bws[clock];
867 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200868 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200869 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200870
Daniel Vetter36008362013-03-27 00:44:59 +0100871 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
872 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200873 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100874 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
875 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700876
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200877 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100878 adjusted_mode->crtc_clock,
879 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200880 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700881
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200882 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
883
Daniel Vetter36008362013-03-27 00:44:59 +0100884 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885}
886
Daniel Vetter7c62a162013-06-01 17:16:20 +0200887static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100888{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200889 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
890 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
891 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100892 struct drm_i915_private *dev_priv = dev->dev_private;
893 u32 dpa_ctl;
894
Daniel Vetterff9a6752013-06-01 17:16:21 +0200895 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100896 dpa_ctl = I915_READ(DP_A);
897 dpa_ctl &= ~DP_PLL_FREQ_MASK;
898
Daniel Vetterff9a6752013-06-01 17:16:21 +0200899 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100900 /* For a long time we've carried around a ILK-DevA w/a for the
901 * 160MHz clock. If we're really unlucky, it's still required.
902 */
903 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100904 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200905 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100906 } else {
907 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200908 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100909 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100910
Daniel Vetterea9b6002012-11-29 15:59:31 +0100911 I915_WRITE(DP_A, dpa_ctl);
912
913 POSTING_READ(DP_A);
914 udelay(500);
915}
916
Daniel Vetterb934223d2013-07-21 21:37:05 +0200917static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200919 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700920 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200921 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300922 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200923 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
924 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700925
Keith Packard417e8222011-11-01 19:54:11 -0700926 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800927 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700928 *
929 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800930 * SNB CPU
931 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700932 * CPT PCH
933 *
934 * IBX PCH and CPU are the same for almost everything,
935 * except that the CPU DP PLL is configured in this
936 * register
937 *
938 * CPT PCH is quite different, having many bits moved
939 * to the TRANS_DP_CTL register instead. That
940 * configuration happens (oddly) in ironlake_pch_enable
941 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400942
Keith Packard417e8222011-11-01 19:54:11 -0700943 /* Preserve the BIOS-computed detected bit. This is
944 * supposed to be read-only.
945 */
946 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947
Keith Packard417e8222011-11-01 19:54:11 -0700948 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700949 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200950 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951
Wu Fengguange0dac652011-09-05 14:25:34 +0800952 if (intel_dp->has_audio) {
953 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200954 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100955 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200956 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800957 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300958
Keith Packard417e8222011-11-01 19:54:11 -0700959 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800960
Imre Deakbc7d38a2013-05-16 14:40:36 +0300961 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800962 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
963 intel_dp->DP |= DP_SYNC_HS_HIGH;
964 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
965 intel_dp->DP |= DP_SYNC_VS_HIGH;
966 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
967
Jani Nikula6aba5b62013-10-04 15:08:10 +0300968 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800969 intel_dp->DP |= DP_ENHANCED_FRAMING;
970
Daniel Vetter7c62a162013-06-01 17:16:20 +0200971 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300972 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700973 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200974 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700975
976 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
977 intel_dp->DP |= DP_SYNC_HS_HIGH;
978 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
979 intel_dp->DP |= DP_SYNC_VS_HIGH;
980 intel_dp->DP |= DP_LINK_TRAIN_OFF;
981
Jani Nikula6aba5b62013-10-04 15:08:10 +0300982 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700983 intel_dp->DP |= DP_ENHANCED_FRAMING;
984
Daniel Vetter7c62a162013-06-01 17:16:20 +0200985 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -0700986 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -0700987 } else {
988 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800989 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100990
Imre Deakbc7d38a2013-05-16 14:40:36 +0300991 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +0200992 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700993}
994
Keith Packard99ea7122011-11-01 19:57:50 -0700995#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
996#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
997
998#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
999#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1000
1001#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1002#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1003
1004static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1005 u32 mask,
1006 u32 value)
1007{
Paulo Zanoni30add222012-10-26 19:05:45 -02001008 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001009 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001010 u32 pp_stat_reg, pp_ctrl_reg;
1011
Jani Nikulabf13e812013-09-06 07:40:05 +03001012 pp_stat_reg = _pp_stat_reg(intel_dp);
1013 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001014
1015 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001016 mask, value,
1017 I915_READ(pp_stat_reg),
1018 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001019
Jesse Barnes453c5422013-03-28 09:55:41 -07001020 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001021 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001022 I915_READ(pp_stat_reg),
1023 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001024 }
1025}
1026
1027static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1028{
1029 DRM_DEBUG_KMS("Wait for panel power on\n");
1030 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1031}
1032
Keith Packardbd943152011-09-18 23:09:52 -07001033static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1034{
Keith Packardbd943152011-09-18 23:09:52 -07001035 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001036 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001037}
Keith Packardbd943152011-09-18 23:09:52 -07001038
Keith Packard99ea7122011-11-01 19:57:50 -07001039static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1040{
1041 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1042 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1043}
Keith Packardbd943152011-09-18 23:09:52 -07001044
Keith Packard99ea7122011-11-01 19:57:50 -07001045
Keith Packard832dd3c2011-11-01 19:34:06 -07001046/* Read the current pp_control value, unlocking the register if it
1047 * is locked
1048 */
1049
Jesse Barnes453c5422013-03-28 09:55:41 -07001050static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001051{
Jesse Barnes453c5422013-03-28 09:55:41 -07001052 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1053 struct drm_i915_private *dev_priv = dev->dev_private;
1054 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001055
Jani Nikulabf13e812013-09-06 07:40:05 +03001056 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001057 control &= ~PANEL_UNLOCK_MASK;
1058 control |= PANEL_UNLOCK_REGS;
1059 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001060}
1061
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001062void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001063{
Paulo Zanoni30add222012-10-26 19:05:45 -02001064 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001065 struct drm_i915_private *dev_priv = dev->dev_private;
1066 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001067 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001068
Keith Packard97af61f572011-09-28 16:23:51 -07001069 if (!is_edp(intel_dp))
1070 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001071 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001072
Keith Packardbd943152011-09-18 23:09:52 -07001073 WARN(intel_dp->want_panel_vdd,
1074 "eDP VDD already requested on\n");
1075
1076 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001077
Keith Packardbd943152011-09-18 23:09:52 -07001078 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1079 DRM_DEBUG_KMS("eDP VDD already on\n");
1080 return;
1081 }
1082
Keith Packard99ea7122011-11-01 19:57:50 -07001083 if (!ironlake_edp_have_panel_power(intel_dp))
1084 ironlake_wait_panel_power_cycle(intel_dp);
1085
Jesse Barnes453c5422013-03-28 09:55:41 -07001086 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001087 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001088
Jani Nikulabf13e812013-09-06 07:40:05 +03001089 pp_stat_reg = _pp_stat_reg(intel_dp);
1090 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001091
1092 I915_WRITE(pp_ctrl_reg, pp);
1093 POSTING_READ(pp_ctrl_reg);
1094 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1095 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001096 /*
1097 * If the panel wasn't on, delay before accessing aux channel
1098 */
1099 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001100 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001101 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001102 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001103}
1104
Keith Packardbd943152011-09-18 23:09:52 -07001105static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001106{
Paulo Zanoni30add222012-10-26 19:05:45 -02001107 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001108 struct drm_i915_private *dev_priv = dev->dev_private;
1109 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001110 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001111
Daniel Vettera0e99e62012-12-02 01:05:46 +01001112 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1113
Keith Packardbd943152011-09-18 23:09:52 -07001114 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001115 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001116 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001117
Jani Nikulabf13e812013-09-06 07:40:05 +03001118 pp_stat_reg = _pp_ctrl_reg(intel_dp);
1119 pp_ctrl_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001120
1121 I915_WRITE(pp_ctrl_reg, pp);
1122 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001123
Keith Packardbd943152011-09-18 23:09:52 -07001124 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001125 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1126 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001127 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001128 }
1129}
1130
1131static void ironlake_panel_vdd_work(struct work_struct *__work)
1132{
1133 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1134 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001135 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001136
Keith Packard627f7672011-10-31 11:30:10 -07001137 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001138 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001139 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001140}
1141
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001142void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001143{
Keith Packard97af61f572011-09-28 16:23:51 -07001144 if (!is_edp(intel_dp))
1145 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001146
Keith Packardbd943152011-09-18 23:09:52 -07001147 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1148 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001149
Keith Packardbd943152011-09-18 23:09:52 -07001150 intel_dp->want_panel_vdd = false;
1151
1152 if (sync) {
1153 ironlake_panel_vdd_off_sync(intel_dp);
1154 } else {
1155 /*
1156 * Queue the timer to fire a long
1157 * time from now (relative to the power down delay)
1158 * to keep the panel power up across a sequence of operations
1159 */
1160 schedule_delayed_work(&intel_dp->panel_vdd_work,
1161 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1162 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001163}
1164
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001165void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001166{
Paulo Zanoni30add222012-10-26 19:05:45 -02001167 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001168 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001169 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001170 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001171
Keith Packard97af61f572011-09-28 16:23:51 -07001172 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001173 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001174
1175 DRM_DEBUG_KMS("Turn eDP power on\n");
1176
1177 if (ironlake_edp_have_panel_power(intel_dp)) {
1178 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001179 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001180 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001181
Keith Packard99ea7122011-11-01 19:57:50 -07001182 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001183
Jani Nikulabf13e812013-09-06 07:40:05 +03001184 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001185 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001186 if (IS_GEN5(dev)) {
1187 /* ILK workaround: disable reset around power sequence */
1188 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001189 I915_WRITE(pp_ctrl_reg, pp);
1190 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001191 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001192
Keith Packard1c0ae802011-09-19 13:59:29 -07001193 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001194 if (!IS_GEN5(dev))
1195 pp |= PANEL_POWER_RESET;
1196
Jesse Barnes453c5422013-03-28 09:55:41 -07001197 I915_WRITE(pp_ctrl_reg, pp);
1198 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001199
Keith Packard99ea7122011-11-01 19:57:50 -07001200 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001201
Keith Packard05ce1a42011-09-29 16:33:01 -07001202 if (IS_GEN5(dev)) {
1203 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001204 I915_WRITE(pp_ctrl_reg, pp);
1205 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001206 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001207}
1208
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001209void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001210{
Paulo Zanoni30add222012-10-26 19:05:45 -02001211 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001212 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001213 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001214 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001215
Keith Packard97af61f572011-09-28 16:23:51 -07001216 if (!is_edp(intel_dp))
1217 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001218
Keith Packard99ea7122011-11-01 19:57:50 -07001219 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001220
Daniel Vetter6cb49832012-05-20 17:14:50 +02001221 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001222
Jesse Barnes453c5422013-03-28 09:55:41 -07001223 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001224 /* We need to switch off panel power _and_ force vdd, for otherwise some
1225 * panels get very unhappy and cease to work. */
1226 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001227
Jani Nikulabf13e812013-09-06 07:40:05 +03001228 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001229
1230 I915_WRITE(pp_ctrl_reg, pp);
1231 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001232
Daniel Vetter35a38552012-08-12 22:17:14 +02001233 intel_dp->want_panel_vdd = false;
1234
Keith Packard99ea7122011-11-01 19:57:50 -07001235 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001236}
1237
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001238void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001239{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001240 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1241 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001242 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001243 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001244 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001245 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001246
Keith Packardf01eca22011-09-28 16:48:10 -07001247 if (!is_edp(intel_dp))
1248 return;
1249
Zhao Yakui28c97732009-10-09 11:39:41 +08001250 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001251 /*
1252 * If we enable the backlight right away following a panel power
1253 * on, we may see slight flicker as the panel syncs with the eDP
1254 * link. So delay a bit to make sure the image is solid before
1255 * allowing it to appear.
1256 */
Keith Packardf01eca22011-09-28 16:48:10 -07001257 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001258 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001259 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001260
Jani Nikulabf13e812013-09-06 07:40:05 +03001261 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001262
1263 I915_WRITE(pp_ctrl_reg, pp);
1264 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001265
1266 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001267}
1268
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001269void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001270{
Paulo Zanoni30add222012-10-26 19:05:45 -02001271 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001272 struct drm_i915_private *dev_priv = dev->dev_private;
1273 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001274 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001275
Keith Packardf01eca22011-09-28 16:48:10 -07001276 if (!is_edp(intel_dp))
1277 return;
1278
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001279 intel_panel_disable_backlight(dev);
1280
Zhao Yakui28c97732009-10-09 11:39:41 +08001281 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001282 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001283 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001284
Jani Nikulabf13e812013-09-06 07:40:05 +03001285 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001286
1287 I915_WRITE(pp_ctrl_reg, pp);
1288 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001289 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001290}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001291
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001292static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001293{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1295 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1296 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001297 struct drm_i915_private *dev_priv = dev->dev_private;
1298 u32 dpa_ctl;
1299
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001300 assert_pipe_disabled(dev_priv,
1301 to_intel_crtc(crtc)->pipe);
1302
Jesse Barnesd240f202010-08-13 15:43:26 -07001303 DRM_DEBUG_KMS("\n");
1304 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001305 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1306 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1307
1308 /* We don't adjust intel_dp->DP while tearing down the link, to
1309 * facilitate link retraining (e.g. after hotplug). Hence clear all
1310 * enable bits here to ensure that we don't enable too much. */
1311 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1312 intel_dp->DP |= DP_PLL_ENABLE;
1313 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001314 POSTING_READ(DP_A);
1315 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001316}
1317
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001318static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001319{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001320 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1321 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1322 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001323 struct drm_i915_private *dev_priv = dev->dev_private;
1324 u32 dpa_ctl;
1325
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001326 assert_pipe_disabled(dev_priv,
1327 to_intel_crtc(crtc)->pipe);
1328
Jesse Barnesd240f202010-08-13 15:43:26 -07001329 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001330 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1331 "dp pll off, should be on\n");
1332 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1333
1334 /* We can't rely on the value tracked for the DP register in
1335 * intel_dp->DP because link_down must not change that (otherwise link
1336 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001337 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001338 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001339 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001340 udelay(200);
1341}
1342
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001343/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001344void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001345{
1346 int ret, i;
1347
1348 /* Should have a valid DPCD by this point */
1349 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1350 return;
1351
1352 if (mode != DRM_MODE_DPMS_ON) {
1353 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1354 DP_SET_POWER_D3);
1355 if (ret != 1)
1356 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1357 } else {
1358 /*
1359 * When turning on, we need to retry for 1ms to give the sink
1360 * time to wake up.
1361 */
1362 for (i = 0; i < 3; i++) {
1363 ret = intel_dp_aux_native_write_1(intel_dp,
1364 DP_SET_POWER,
1365 DP_SET_POWER_D0);
1366 if (ret == 1)
1367 break;
1368 msleep(1);
1369 }
1370 }
1371}
1372
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001373static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1374 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001375{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001376 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001377 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001378 struct drm_device *dev = encoder->base.dev;
1379 struct drm_i915_private *dev_priv = dev->dev_private;
1380 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001381
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001382 if (!(tmp & DP_PORT_EN))
1383 return false;
1384
Imre Deakbc7d38a2013-05-16 14:40:36 +03001385 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001386 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001387 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001388 *pipe = PORT_TO_PIPE(tmp);
1389 } else {
1390 u32 trans_sel;
1391 u32 trans_dp;
1392 int i;
1393
1394 switch (intel_dp->output_reg) {
1395 case PCH_DP_B:
1396 trans_sel = TRANS_DP_PORT_SEL_B;
1397 break;
1398 case PCH_DP_C:
1399 trans_sel = TRANS_DP_PORT_SEL_C;
1400 break;
1401 case PCH_DP_D:
1402 trans_sel = TRANS_DP_PORT_SEL_D;
1403 break;
1404 default:
1405 return true;
1406 }
1407
1408 for_each_pipe(i) {
1409 trans_dp = I915_READ(TRANS_DP_CTL(i));
1410 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1411 *pipe = i;
1412 return true;
1413 }
1414 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001415
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001416 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1417 intel_dp->output_reg);
1418 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001419
1420 return true;
1421}
1422
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001423static void intel_dp_get_config(struct intel_encoder *encoder,
1424 struct intel_crtc_config *pipe_config)
1425{
1426 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001427 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001428 struct drm_device *dev = encoder->base.dev;
1429 struct drm_i915_private *dev_priv = dev->dev_private;
1430 enum port port = dp_to_dig_port(intel_dp)->port;
1431 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001432 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001433
Xiong Zhang63000ef2013-06-28 12:59:06 +08001434 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1435 tmp = I915_READ(intel_dp->output_reg);
1436 if (tmp & DP_SYNC_HS_HIGH)
1437 flags |= DRM_MODE_FLAG_PHSYNC;
1438 else
1439 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001440
Xiong Zhang63000ef2013-06-28 12:59:06 +08001441 if (tmp & DP_SYNC_VS_HIGH)
1442 flags |= DRM_MODE_FLAG_PVSYNC;
1443 else
1444 flags |= DRM_MODE_FLAG_NVSYNC;
1445 } else {
1446 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1447 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1448 flags |= DRM_MODE_FLAG_PHSYNC;
1449 else
1450 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001451
Xiong Zhang63000ef2013-06-28 12:59:06 +08001452 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1453 flags |= DRM_MODE_FLAG_PVSYNC;
1454 else
1455 flags |= DRM_MODE_FLAG_NVSYNC;
1456 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001457
1458 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001459
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001460 pipe_config->has_dp_encoder = true;
1461
1462 intel_dp_get_m_n(crtc, pipe_config);
1463
Ville Syrjälä18442d02013-09-13 16:00:08 +03001464 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001465 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1466 pipe_config->port_clock = 162000;
1467 else
1468 pipe_config->port_clock = 270000;
1469 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001470
1471 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1472 &pipe_config->dp_m_n);
1473
1474 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1475 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1476
Damien Lespiau241bfc32013-09-25 16:45:37 +01001477 pipe_config->adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001478}
1479
Rodrigo Vivia031d702013-10-03 16:15:06 -03001480static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001481{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001482 struct drm_i915_private *dev_priv = dev->dev_private;
1483
1484 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001485}
1486
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001487static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
Ben Widawsky18b59922013-09-20 09:35:30 -07001491 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001492 return false;
1493
Ben Widawsky18b59922013-09-20 09:35:30 -07001494 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001495}
1496
1497static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1498 struct edp_vsc_psr *vsc_psr)
1499{
1500 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1501 struct drm_device *dev = dig_port->base.base.dev;
1502 struct drm_i915_private *dev_priv = dev->dev_private;
1503 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1504 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1505 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1506 uint32_t *data = (uint32_t *) vsc_psr;
1507 unsigned int i;
1508
1509 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1510 the video DIP being updated before program video DIP data buffer
1511 registers for DIP being updated. */
1512 I915_WRITE(ctl_reg, 0);
1513 POSTING_READ(ctl_reg);
1514
1515 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1516 if (i < sizeof(struct edp_vsc_psr))
1517 I915_WRITE(data_reg + i, *data++);
1518 else
1519 I915_WRITE(data_reg + i, 0);
1520 }
1521
1522 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1523 POSTING_READ(ctl_reg);
1524}
1525
1526static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1527{
1528 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530 struct edp_vsc_psr psr_vsc;
1531
1532 if (intel_dp->psr_setup_done)
1533 return;
1534
1535 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1536 memset(&psr_vsc, 0, sizeof(psr_vsc));
1537 psr_vsc.sdp_header.HB0 = 0;
1538 psr_vsc.sdp_header.HB1 = 0x7;
1539 psr_vsc.sdp_header.HB2 = 0x2;
1540 psr_vsc.sdp_header.HB3 = 0x8;
1541 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1542
1543 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001544 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001545 EDP_PSR_DEBUG_MASK_HPD);
1546
1547 intel_dp->psr_setup_done = true;
1548}
1549
1550static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1551{
1552 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1553 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001554 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001555 int precharge = 0x3;
1556 int msg_size = 5; /* Header(4) + Message(1) */
1557
1558 /* Enable PSR in sink */
1559 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1560 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1561 DP_PSR_ENABLE &
1562 ~DP_PSR_MAIN_LINK_ACTIVE);
1563 else
1564 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1565 DP_PSR_ENABLE |
1566 DP_PSR_MAIN_LINK_ACTIVE);
1567
1568 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001569 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1570 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1571 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001572 DP_AUX_CH_CTL_TIME_OUT_400us |
1573 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1574 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1575 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1576}
1577
1578static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1579{
1580 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1581 struct drm_i915_private *dev_priv = dev->dev_private;
1582 uint32_t max_sleep_time = 0x1f;
1583 uint32_t idle_frames = 1;
1584 uint32_t val = 0x0;
1585
1586 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1587 val |= EDP_PSR_LINK_STANDBY;
1588 val |= EDP_PSR_TP2_TP3_TIME_0us;
1589 val |= EDP_PSR_TP1_TIME_0us;
1590 val |= EDP_PSR_SKIP_AUX_EXIT;
1591 } else
1592 val |= EDP_PSR_LINK_DISABLE;
1593
Ben Widawsky18b59922013-09-20 09:35:30 -07001594 I915_WRITE(EDP_PSR_CTL(dev), val |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001595 EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
1596 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1597 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1598 EDP_PSR_ENABLE);
1599}
1600
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001601static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1602{
1603 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1604 struct drm_device *dev = dig_port->base.base.dev;
1605 struct drm_i915_private *dev_priv = dev->dev_private;
1606 struct drm_crtc *crtc = dig_port->base.base.crtc;
1607 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1608 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1609 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1610
Rodrigo Vivia031d702013-10-03 16:15:06 -03001611 dev_priv->psr.source_ok = false;
1612
Ben Widawsky18b59922013-09-20 09:35:30 -07001613 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001614 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001615 return false;
1616 }
1617
1618 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1619 (dig_port->port != PORT_A)) {
1620 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001621 return false;
1622 }
1623
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001624 if (!i915_enable_psr) {
1625 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001626 return false;
1627 }
1628
Chris Wilsoncd234b02013-08-02 20:39:49 +01001629 crtc = dig_port->base.base.crtc;
1630 if (crtc == NULL) {
1631 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001632 return false;
1633 }
1634
1635 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001636 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001637 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001638 return false;
1639 }
1640
Chris Wilsoncd234b02013-08-02 20:39:49 +01001641 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001642 if (obj->tiling_mode != I915_TILING_X ||
1643 obj->fence_reg == I915_FENCE_REG_NONE) {
1644 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001645 return false;
1646 }
1647
1648 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1649 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001650 return false;
1651 }
1652
1653 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1654 S3D_ENABLE) {
1655 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001656 return false;
1657 }
1658
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001659 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001660 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001661 return false;
1662 }
1663
Rodrigo Vivia031d702013-10-03 16:15:06 -03001664 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001665 return true;
1666}
1667
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001668static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001669{
1670 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1671
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001672 if (!intel_edp_psr_match_conditions(intel_dp) ||
1673 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001674 return;
1675
1676 /* Setup PSR once */
1677 intel_edp_psr_setup(intel_dp);
1678
1679 /* Enable PSR on the panel */
1680 intel_edp_psr_enable_sink(intel_dp);
1681
1682 /* Enable PSR on the host */
1683 intel_edp_psr_enable_source(intel_dp);
1684}
1685
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001686void intel_edp_psr_enable(struct intel_dp *intel_dp)
1687{
1688 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1689
1690 if (intel_edp_psr_match_conditions(intel_dp) &&
1691 !intel_edp_is_psr_enabled(dev))
1692 intel_edp_psr_do_enable(intel_dp);
1693}
1694
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001695void intel_edp_psr_disable(struct intel_dp *intel_dp)
1696{
1697 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699
1700 if (!intel_edp_is_psr_enabled(dev))
1701 return;
1702
Ben Widawsky18b59922013-09-20 09:35:30 -07001703 I915_WRITE(EDP_PSR_CTL(dev),
1704 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001705
1706 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001707 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001708 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1709 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1710}
1711
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001712void intel_edp_psr_update(struct drm_device *dev)
1713{
1714 struct intel_encoder *encoder;
1715 struct intel_dp *intel_dp = NULL;
1716
1717 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1718 if (encoder->type == INTEL_OUTPUT_EDP) {
1719 intel_dp = enc_to_intel_dp(&encoder->base);
1720
Rodrigo Vivia031d702013-10-03 16:15:06 -03001721 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001722 return;
1723
1724 if (!intel_edp_psr_match_conditions(intel_dp))
1725 intel_edp_psr_disable(intel_dp);
1726 else
1727 if (!intel_edp_is_psr_enabled(dev))
1728 intel_edp_psr_do_enable(intel_dp);
1729 }
1730}
1731
Daniel Vettere8cb4552012-07-01 13:05:48 +02001732static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001733{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001734 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001735 enum port port = dp_to_dig_port(intel_dp)->port;
1736 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001737
1738 /* Make sure the panel is off before trying to change the mode. But also
1739 * ensure that we have vdd while we switch off the panel. */
1740 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001741 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001742 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001743 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001744
1745 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001746 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001747 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001748}
1749
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001750static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001751{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001752 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001753 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001754 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001755
Imre Deak982a3862013-05-23 19:39:40 +03001756 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001757 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001758 if (!IS_VALLEYVIEW(dev))
1759 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001760 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001761}
1762
Daniel Vettere8cb4552012-07-01 13:05:48 +02001763static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001764{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001765 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1766 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001767 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001768 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001769
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001770 if (WARN_ON(dp_reg & DP_PORT_EN))
1771 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001772
1773 ironlake_edp_panel_vdd_on(intel_dp);
1774 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1775 intel_dp_start_link_train(intel_dp);
1776 ironlake_edp_panel_on(intel_dp);
1777 ironlake_edp_panel_vdd_off(intel_dp, true);
1778 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001779 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001780}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001781
Jani Nikulaecff4f32013-09-06 07:38:29 +03001782static void g4x_enable_dp(struct intel_encoder *encoder)
1783{
Jani Nikula828f5c62013-09-05 16:44:45 +03001784 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1785
Jani Nikulaecff4f32013-09-06 07:38:29 +03001786 intel_enable_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001787 ironlake_edp_backlight_on(intel_dp);
1788}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001789
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001790static void vlv_enable_dp(struct intel_encoder *encoder)
1791{
Jani Nikula828f5c62013-09-05 16:44:45 +03001792 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1793
1794 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001795}
1796
Jani Nikulaecff4f32013-09-06 07:38:29 +03001797static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001798{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001799 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001800 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001801
1802 if (dport->port == PORT_A)
1803 ironlake_edp_pll_on(intel_dp);
1804}
1805
1806static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1807{
1808 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1809 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001810 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001811 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001812 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1813 int port = vlv_dport_to_channel(dport);
1814 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001815 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001816 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001817
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001818 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001819
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001820 val = vlv_dpio_read(dev_priv, pipe, DPIO_DATA_LANE_A(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001821 val = 0;
1822 if (pipe)
1823 val |= (1<<21);
1824 else
1825 val &= ~(1<<21);
1826 val |= 0x001000c4;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001827 vlv_dpio_write(dev_priv, pipe, DPIO_DATA_CHANNEL(port), val);
1828 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF0(port), 0x00760018);
1829 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF8(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001830
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001831 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Jani Nikulabf13e812013-09-06 07:40:05 +03001833 /* init power sequencer on this pipe and port */
1834 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1835 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1836 &power_seq);
1837
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001838 intel_enable_dp(encoder);
1839
1840 vlv_wait_port_ready(dev_priv, port);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841}
1842
Jani Nikulaecff4f32013-09-06 07:38:29 +03001843static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001844{
1845 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1846 struct drm_device *dev = encoder->base.dev;
1847 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001848 struct intel_crtc *intel_crtc =
1849 to_intel_crtc(encoder->base.crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001851 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001852
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001854 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001855 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_TX(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856 DPIO_PCS_TX_LANE2_RESET |
1857 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001858 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLK(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1860 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1861 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1862 DPIO_PCS_CLK_SOFT_RESET);
1863
1864 /* Fix up inter-pair skew failure */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001865 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER1(port), 0x00750f00);
1866 vlv_dpio_write(dev_priv, pipe, DPIO_TX_CTL(port), 0x00001500);
1867 vlv_dpio_write(dev_priv, pipe, DPIO_TX_LANE(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001868 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001869}
1870
1871/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001872 * Native read with retry for link status and receiver capability reads for
1873 * cases where the sink may still be asleep.
1874 */
1875static bool
1876intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1877 uint8_t *recv, int recv_bytes)
1878{
1879 int ret, i;
1880
1881 /*
1882 * Sinks are *supposed* to come up within 1ms from an off state,
1883 * but we're also supposed to retry 3 times per the spec.
1884 */
1885 for (i = 0; i < 3; i++) {
1886 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1887 recv_bytes);
1888 if (ret == recv_bytes)
1889 return true;
1890 msleep(1);
1891 }
1892
1893 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001894}
1895
1896/*
1897 * Fetch AUX CH registers 0x202 - 0x207 which contain
1898 * link status information
1899 */
1900static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001901intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001902{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001903 return intel_dp_aux_native_read_retry(intel_dp,
1904 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001905 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001906 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001907}
1908
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001909#if 0
1910static char *voltage_names[] = {
1911 "0.4V", "0.6V", "0.8V", "1.2V"
1912};
1913static char *pre_emph_names[] = {
1914 "0dB", "3.5dB", "6dB", "9.5dB"
1915};
1916static char *link_train_names[] = {
1917 "pattern 1", "pattern 2", "idle", "off"
1918};
1919#endif
1920
1921/*
1922 * These are source-specific values; current Intel hardware supports
1923 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1924 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001925
1926static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001927intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001928{
Paulo Zanoni30add222012-10-26 19:05:45 -02001929 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001930 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001931
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001932 if (IS_VALLEYVIEW(dev))
1933 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001934 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001935 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001936 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001937 return DP_TRAIN_VOLTAGE_SWING_1200;
1938 else
1939 return DP_TRAIN_VOLTAGE_SWING_800;
1940}
1941
1942static uint8_t
1943intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1944{
Paulo Zanoni30add222012-10-26 19:05:45 -02001945 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001946 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001947
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001948 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001949 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1950 case DP_TRAIN_VOLTAGE_SWING_400:
1951 return DP_TRAIN_PRE_EMPHASIS_9_5;
1952 case DP_TRAIN_VOLTAGE_SWING_600:
1953 return DP_TRAIN_PRE_EMPHASIS_6;
1954 case DP_TRAIN_VOLTAGE_SWING_800:
1955 return DP_TRAIN_PRE_EMPHASIS_3_5;
1956 case DP_TRAIN_VOLTAGE_SWING_1200:
1957 default:
1958 return DP_TRAIN_PRE_EMPHASIS_0;
1959 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001960 } else if (IS_VALLEYVIEW(dev)) {
1961 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1962 case DP_TRAIN_VOLTAGE_SWING_400:
1963 return DP_TRAIN_PRE_EMPHASIS_9_5;
1964 case DP_TRAIN_VOLTAGE_SWING_600:
1965 return DP_TRAIN_PRE_EMPHASIS_6;
1966 case DP_TRAIN_VOLTAGE_SWING_800:
1967 return DP_TRAIN_PRE_EMPHASIS_3_5;
1968 case DP_TRAIN_VOLTAGE_SWING_1200:
1969 default:
1970 return DP_TRAIN_PRE_EMPHASIS_0;
1971 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03001972 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001973 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1974 case DP_TRAIN_VOLTAGE_SWING_400:
1975 return DP_TRAIN_PRE_EMPHASIS_6;
1976 case DP_TRAIN_VOLTAGE_SWING_600:
1977 case DP_TRAIN_VOLTAGE_SWING_800:
1978 return DP_TRAIN_PRE_EMPHASIS_3_5;
1979 default:
1980 return DP_TRAIN_PRE_EMPHASIS_0;
1981 }
1982 } else {
1983 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1984 case DP_TRAIN_VOLTAGE_SWING_400:
1985 return DP_TRAIN_PRE_EMPHASIS_6;
1986 case DP_TRAIN_VOLTAGE_SWING_600:
1987 return DP_TRAIN_PRE_EMPHASIS_6;
1988 case DP_TRAIN_VOLTAGE_SWING_800:
1989 return DP_TRAIN_PRE_EMPHASIS_3_5;
1990 case DP_TRAIN_VOLTAGE_SWING_1200:
1991 default:
1992 return DP_TRAIN_PRE_EMPHASIS_0;
1993 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001994 }
1995}
1996
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001997static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
1998{
1999 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2000 struct drm_i915_private *dev_priv = dev->dev_private;
2001 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002002 struct intel_crtc *intel_crtc =
2003 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002004 unsigned long demph_reg_value, preemph_reg_value,
2005 uniqtranscale_reg_value;
2006 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07002007 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002008 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002009
2010 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2011 case DP_TRAIN_PRE_EMPHASIS_0:
2012 preemph_reg_value = 0x0004000;
2013 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2014 case DP_TRAIN_VOLTAGE_SWING_400:
2015 demph_reg_value = 0x2B405555;
2016 uniqtranscale_reg_value = 0x552AB83A;
2017 break;
2018 case DP_TRAIN_VOLTAGE_SWING_600:
2019 demph_reg_value = 0x2B404040;
2020 uniqtranscale_reg_value = 0x5548B83A;
2021 break;
2022 case DP_TRAIN_VOLTAGE_SWING_800:
2023 demph_reg_value = 0x2B245555;
2024 uniqtranscale_reg_value = 0x5560B83A;
2025 break;
2026 case DP_TRAIN_VOLTAGE_SWING_1200:
2027 demph_reg_value = 0x2B405555;
2028 uniqtranscale_reg_value = 0x5598DA3A;
2029 break;
2030 default:
2031 return 0;
2032 }
2033 break;
2034 case DP_TRAIN_PRE_EMPHASIS_3_5:
2035 preemph_reg_value = 0x0002000;
2036 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2037 case DP_TRAIN_VOLTAGE_SWING_400:
2038 demph_reg_value = 0x2B404040;
2039 uniqtranscale_reg_value = 0x5552B83A;
2040 break;
2041 case DP_TRAIN_VOLTAGE_SWING_600:
2042 demph_reg_value = 0x2B404848;
2043 uniqtranscale_reg_value = 0x5580B83A;
2044 break;
2045 case DP_TRAIN_VOLTAGE_SWING_800:
2046 demph_reg_value = 0x2B404040;
2047 uniqtranscale_reg_value = 0x55ADDA3A;
2048 break;
2049 default:
2050 return 0;
2051 }
2052 break;
2053 case DP_TRAIN_PRE_EMPHASIS_6:
2054 preemph_reg_value = 0x0000000;
2055 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2056 case DP_TRAIN_VOLTAGE_SWING_400:
2057 demph_reg_value = 0x2B305555;
2058 uniqtranscale_reg_value = 0x5570B83A;
2059 break;
2060 case DP_TRAIN_VOLTAGE_SWING_600:
2061 demph_reg_value = 0x2B2B4040;
2062 uniqtranscale_reg_value = 0x55ADDA3A;
2063 break;
2064 default:
2065 return 0;
2066 }
2067 break;
2068 case DP_TRAIN_PRE_EMPHASIS_9_5:
2069 preemph_reg_value = 0x0006000;
2070 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2071 case DP_TRAIN_VOLTAGE_SWING_400:
2072 demph_reg_value = 0x1B405555;
2073 uniqtranscale_reg_value = 0x55ADDA3A;
2074 break;
2075 default:
2076 return 0;
2077 }
2078 break;
2079 default:
2080 return 0;
2081 }
2082
Chris Wilson0980a602013-07-26 19:57:35 +01002083 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002084 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x00000000);
2085 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL4(port), demph_reg_value);
2086 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002087 uniqtranscale_reg_value);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002088 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL3(port), 0x0C782040);
2089 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER0(port), 0x00030000);
2090 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
2091 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002092 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002093
2094 return 0;
2095}
2096
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002097static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002098intel_get_adjust_train(struct intel_dp *intel_dp,
2099 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002100{
2101 uint8_t v = 0;
2102 uint8_t p = 0;
2103 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002104 uint8_t voltage_max;
2105 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002106
Jesse Barnes33a34e42010-09-08 12:42:02 -07002107 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002108 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2109 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002110
2111 if (this_v > v)
2112 v = this_v;
2113 if (this_p > p)
2114 p = this_p;
2115 }
2116
Keith Packard1a2eb462011-11-16 16:26:07 -08002117 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002118 if (v >= voltage_max)
2119 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002120
Keith Packard1a2eb462011-11-16 16:26:07 -08002121 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2122 if (p >= preemph_max)
2123 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002124
2125 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002126 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002127}
2128
2129static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002130intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002131{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002132 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002133
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002134 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002135 case DP_TRAIN_VOLTAGE_SWING_400:
2136 default:
2137 signal_levels |= DP_VOLTAGE_0_4;
2138 break;
2139 case DP_TRAIN_VOLTAGE_SWING_600:
2140 signal_levels |= DP_VOLTAGE_0_6;
2141 break;
2142 case DP_TRAIN_VOLTAGE_SWING_800:
2143 signal_levels |= DP_VOLTAGE_0_8;
2144 break;
2145 case DP_TRAIN_VOLTAGE_SWING_1200:
2146 signal_levels |= DP_VOLTAGE_1_2;
2147 break;
2148 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002149 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002150 case DP_TRAIN_PRE_EMPHASIS_0:
2151 default:
2152 signal_levels |= DP_PRE_EMPHASIS_0;
2153 break;
2154 case DP_TRAIN_PRE_EMPHASIS_3_5:
2155 signal_levels |= DP_PRE_EMPHASIS_3_5;
2156 break;
2157 case DP_TRAIN_PRE_EMPHASIS_6:
2158 signal_levels |= DP_PRE_EMPHASIS_6;
2159 break;
2160 case DP_TRAIN_PRE_EMPHASIS_9_5:
2161 signal_levels |= DP_PRE_EMPHASIS_9_5;
2162 break;
2163 }
2164 return signal_levels;
2165}
2166
Zhenyu Wange3421a12010-04-08 09:43:27 +08002167/* Gen6's DP voltage swing and pre-emphasis control */
2168static uint32_t
2169intel_gen6_edp_signal_levels(uint8_t train_set)
2170{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002171 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2172 DP_TRAIN_PRE_EMPHASIS_MASK);
2173 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002174 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002175 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2176 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2177 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2178 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002179 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002180 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2181 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002182 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002183 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2184 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002185 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002186 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2187 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002188 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002189 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2190 "0x%x\n", signal_levels);
2191 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002192 }
2193}
2194
Keith Packard1a2eb462011-11-16 16:26:07 -08002195/* Gen7's DP voltage swing and pre-emphasis control */
2196static uint32_t
2197intel_gen7_edp_signal_levels(uint8_t train_set)
2198{
2199 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2200 DP_TRAIN_PRE_EMPHASIS_MASK);
2201 switch (signal_levels) {
2202 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2203 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2204 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2205 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2206 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2207 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2208
2209 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2210 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2211 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2212 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2213
2214 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2215 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2216 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2217 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2218
2219 default:
2220 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2221 "0x%x\n", signal_levels);
2222 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2223 }
2224}
2225
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002226/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2227static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002228intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002229{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002230 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2231 DP_TRAIN_PRE_EMPHASIS_MASK);
2232 switch (signal_levels) {
2233 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2234 return DDI_BUF_EMP_400MV_0DB_HSW;
2235 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2236 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2237 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2238 return DDI_BUF_EMP_400MV_6DB_HSW;
2239 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2240 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002241
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002242 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2243 return DDI_BUF_EMP_600MV_0DB_HSW;
2244 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2245 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2246 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2247 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002248
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002249 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2250 return DDI_BUF_EMP_800MV_0DB_HSW;
2251 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2252 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2253 default:
2254 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2255 "0x%x\n", signal_levels);
2256 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002257 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002258}
2259
Paulo Zanonif0a34242012-12-06 16:51:50 -02002260/* Properly updates "DP" with the correct signal levels. */
2261static void
2262intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2263{
2264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002265 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002266 struct drm_device *dev = intel_dig_port->base.base.dev;
2267 uint32_t signal_levels, mask;
2268 uint8_t train_set = intel_dp->train_set[0];
2269
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002270 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002271 signal_levels = intel_hsw_signal_levels(train_set);
2272 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002273 } else if (IS_VALLEYVIEW(dev)) {
2274 signal_levels = intel_vlv_signal_levels(intel_dp);
2275 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002276 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002277 signal_levels = intel_gen7_edp_signal_levels(train_set);
2278 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002279 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002280 signal_levels = intel_gen6_edp_signal_levels(train_set);
2281 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2282 } else {
2283 signal_levels = intel_gen4_signal_levels(train_set);
2284 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2285 }
2286
2287 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2288
2289 *DP = (*DP & ~mask) | signal_levels;
2290}
2291
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002292static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002293intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002294 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002295 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002296{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2298 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002299 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002300 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002301 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2302 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002303
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002304 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002305 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002306
2307 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2308 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2309 else
2310 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2311
2312 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2313 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2314 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002315 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2316
2317 break;
2318 case DP_TRAINING_PATTERN_1:
2319 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2320 break;
2321 case DP_TRAINING_PATTERN_2:
2322 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2323 break;
2324 case DP_TRAINING_PATTERN_3:
2325 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2326 break;
2327 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002328 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002329
Imre Deakbc7d38a2013-05-16 14:40:36 +03002330 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002331 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002332
2333 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2334 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002335 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002336 break;
2337 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002338 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002339 break;
2340 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002341 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002342 break;
2343 case DP_TRAINING_PATTERN_3:
2344 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002345 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002346 break;
2347 }
2348
2349 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002350 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002351
2352 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2353 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002354 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002355 break;
2356 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002357 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002358 break;
2359 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002360 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002361 break;
2362 case DP_TRAINING_PATTERN_3:
2363 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002364 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002365 break;
2366 }
2367 }
2368
Jani Nikula70aff662013-09-27 15:10:44 +03002369 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002370 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002371
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002372 buf[0] = dp_train_pat;
2373 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002374 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002375 /* don't write DP_TRAINING_LANEx_SET on disable */
2376 len = 1;
2377 } else {
2378 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2379 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2380 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002381 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002382
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002383 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2384 buf, len);
2385
2386 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002387}
2388
Jani Nikula70aff662013-09-27 15:10:44 +03002389static bool
2390intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2391 uint8_t dp_train_pat)
2392{
Jani Nikula953d22e2013-10-04 15:08:47 +03002393 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002394 intel_dp_set_signal_levels(intel_dp, DP);
2395 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2396}
2397
2398static bool
2399intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002400 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002401{
2402 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2403 struct drm_device *dev = intel_dig_port->base.base.dev;
2404 struct drm_i915_private *dev_priv = dev->dev_private;
2405 int ret;
2406
2407 intel_get_adjust_train(intel_dp, link_status);
2408 intel_dp_set_signal_levels(intel_dp, DP);
2409
2410 I915_WRITE(intel_dp->output_reg, *DP);
2411 POSTING_READ(intel_dp->output_reg);
2412
2413 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2414 intel_dp->train_set,
2415 intel_dp->lane_count);
2416
2417 return ret == intel_dp->lane_count;
2418}
2419
Imre Deak3ab9c632013-05-03 12:57:41 +03002420static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2421{
2422 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2423 struct drm_device *dev = intel_dig_port->base.base.dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 enum port port = intel_dig_port->port;
2426 uint32_t val;
2427
2428 if (!HAS_DDI(dev))
2429 return;
2430
2431 val = I915_READ(DP_TP_CTL(port));
2432 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2433 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2434 I915_WRITE(DP_TP_CTL(port), val);
2435
2436 /*
2437 * On PORT_A we can have only eDP in SST mode. There the only reason
2438 * we need to set idle transmission mode is to work around a HW issue
2439 * where we enable the pipe while not in idle link-training mode.
2440 * In this case there is requirement to wait for a minimum number of
2441 * idle patterns to be sent.
2442 */
2443 if (port == PORT_A)
2444 return;
2445
2446 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2447 1))
2448 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2449}
2450
Jesse Barnes33a34e42010-09-08 12:42:02 -07002451/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002452void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002453intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002454{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002455 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002456 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002457 int i;
2458 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002459 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002460 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002461 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002462
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002463 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002464 intel_ddi_prepare_link_retrain(encoder);
2465
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002466 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002467 link_config[0] = intel_dp->link_bw;
2468 link_config[1] = intel_dp->lane_count;
2469 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2470 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2471 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2472
2473 link_config[0] = 0;
2474 link_config[1] = DP_SET_ANSI_8B10B;
2475 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002476
2477 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002478
Jani Nikula70aff662013-09-27 15:10:44 +03002479 /* clock recovery */
2480 if (!intel_dp_reset_link_train(intel_dp, &DP,
2481 DP_TRAINING_PATTERN_1 |
2482 DP_LINK_SCRAMBLING_DISABLE)) {
2483 DRM_ERROR("failed to enable link training\n");
2484 return;
2485 }
2486
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002487 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002488 voltage_tries = 0;
2489 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002490 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002491 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002492
Daniel Vettera7c96552012-10-18 10:15:30 +02002493 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002494 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2495 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002496 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002497 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002498
Daniel Vetter01916272012-10-18 10:15:25 +02002499 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002500 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002501 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002502 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002503
2504 /* Check to see if we've tried the max voltage */
2505 for (i = 0; i < intel_dp->lane_count; i++)
2506 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2507 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002508 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002509 ++loop_tries;
2510 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002511 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002512 break;
2513 }
Jani Nikula70aff662013-09-27 15:10:44 +03002514 intel_dp_reset_link_train(intel_dp, &DP,
2515 DP_TRAINING_PATTERN_1 |
2516 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002517 voltage_tries = 0;
2518 continue;
2519 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002520
2521 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002522 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002523 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002524 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002525 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002526 break;
2527 }
2528 } else
2529 voltage_tries = 0;
2530 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002531
Jani Nikula70aff662013-09-27 15:10:44 +03002532 /* Update training set as requested by target */
2533 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2534 DRM_ERROR("failed to update link training\n");
2535 break;
2536 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002537 }
2538
Jesse Barnes33a34e42010-09-08 12:42:02 -07002539 intel_dp->DP = DP;
2540}
2541
Paulo Zanonic19b0662012-10-15 15:51:41 -03002542void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002543intel_dp_complete_link_train(struct intel_dp *intel_dp)
2544{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002545 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002546 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002547 uint32_t DP = intel_dp->DP;
2548
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002550 if (!intel_dp_set_link_train(intel_dp, &DP,
2551 DP_TRAINING_PATTERN_2 |
2552 DP_LINK_SCRAMBLING_DISABLE)) {
2553 DRM_ERROR("failed to start channel equalization\n");
2554 return;
2555 }
2556
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002557 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002558 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002559 channel_eq = false;
2560 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002561 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002562
Jesse Barnes37f80972011-01-05 14:45:24 -08002563 if (cr_tries > 5) {
2564 DRM_ERROR("failed to train DP, aborting\n");
2565 intel_dp_link_down(intel_dp);
2566 break;
2567 }
2568
Daniel Vettera7c96552012-10-18 10:15:30 +02002569 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002570 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2571 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002572 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002573 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002574
Jesse Barnes37f80972011-01-05 14:45:24 -08002575 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002576 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002577 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002578 intel_dp_set_link_train(intel_dp, &DP,
2579 DP_TRAINING_PATTERN_2 |
2580 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002581 cr_tries++;
2582 continue;
2583 }
2584
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002585 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002586 channel_eq = true;
2587 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002588 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002589
Jesse Barnes37f80972011-01-05 14:45:24 -08002590 /* Try 5 times, then try clock recovery if that fails */
2591 if (tries > 5) {
2592 intel_dp_link_down(intel_dp);
2593 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002594 intel_dp_set_link_train(intel_dp, &DP,
2595 DP_TRAINING_PATTERN_2 |
2596 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002597 tries = 0;
2598 cr_tries++;
2599 continue;
2600 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002601
Jani Nikula70aff662013-09-27 15:10:44 +03002602 /* Update training set as requested by target */
2603 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2604 DRM_ERROR("failed to update link training\n");
2605 break;
2606 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002607 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002608 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002609
Imre Deak3ab9c632013-05-03 12:57:41 +03002610 intel_dp_set_idle_link_train(intel_dp);
2611
2612 intel_dp->DP = DP;
2613
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002614 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002615 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002616
Imre Deak3ab9c632013-05-03 12:57:41 +03002617}
2618
2619void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2620{
Jani Nikula70aff662013-09-27 15:10:44 +03002621 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002622 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002623}
2624
2625static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002626intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002627{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002628 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002629 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002630 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002631 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002632 struct intel_crtc *intel_crtc =
2633 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002634 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002635
Paulo Zanonic19b0662012-10-15 15:51:41 -03002636 /*
2637 * DDI code has a strict mode set sequence and we should try to respect
2638 * it, otherwise we might hang the machine in many different ways. So we
2639 * really should be disabling the port only on a complete crtc_disable
2640 * sequence. This function is just called under two conditions on DDI
2641 * code:
2642 * - Link train failed while doing crtc_enable, and on this case we
2643 * really should respect the mode set sequence and wait for a
2644 * crtc_disable.
2645 * - Someone turned the monitor off and intel_dp_check_link_status
2646 * called us. We don't need to disable the whole port on this case, so
2647 * when someone turns the monitor on again,
2648 * intel_ddi_prepare_link_retrain will take care of redoing the link
2649 * train.
2650 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002651 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002652 return;
2653
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002654 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002655 return;
2656
Zhao Yakui28c97732009-10-09 11:39:41 +08002657 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002658
Imre Deakbc7d38a2013-05-16 14:40:36 +03002659 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002660 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002661 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002662 } else {
2663 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002664 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002665 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002666 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002667
Daniel Vetterab527ef2012-11-29 15:59:33 +01002668 /* We don't really know why we're doing this */
2669 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002670
Daniel Vetter493a7082012-05-30 12:31:56 +02002671 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002672 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002673 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002674
Eric Anholt5bddd172010-11-18 09:32:59 +08002675 /* Hardware workaround: leaving our transcoder select
2676 * set to transcoder B while it's off will prevent the
2677 * corresponding HDMI output on transcoder A.
2678 *
2679 * Combine this with another hardware workaround:
2680 * transcoder select bit can only be cleared while the
2681 * port is enabled.
2682 */
2683 DP &= ~DP_PIPEB_SELECT;
2684 I915_WRITE(intel_dp->output_reg, DP);
2685
2686 /* Changes to enable or select take place the vblank
2687 * after being written.
2688 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002689 if (WARN_ON(crtc == NULL)) {
2690 /* We should never try to disable a port without a crtc
2691 * attached. For paranoia keep the code around for a
2692 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002693 POSTING_READ(intel_dp->output_reg);
2694 msleep(50);
2695 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002696 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002697 }
2698
Wu Fengguang832afda2011-12-09 20:42:21 +08002699 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002700 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2701 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002702 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002703}
2704
Keith Packard26d61aa2011-07-25 20:01:09 -07002705static bool
2706intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002707{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002708 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2709 struct drm_device *dev = dig_port->base.base.dev;
2710 struct drm_i915_private *dev_priv = dev->dev_private;
2711
Damien Lespiau577c7a52012-12-13 16:09:02 +00002712 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2713
Keith Packard92fd8fd2011-07-25 19:50:10 -07002714 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002715 sizeof(intel_dp->dpcd)) == 0)
2716 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002717
Damien Lespiau577c7a52012-12-13 16:09:02 +00002718 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2719 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2720 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2721
Adam Jacksonedb39242012-09-18 10:58:49 -04002722 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2723 return false; /* DPCD not present */
2724
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002725 /* Check if the panel supports PSR */
2726 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002727 if (is_edp(intel_dp)) {
2728 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2729 intel_dp->psr_dpcd,
2730 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002731 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2732 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002733 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002734 }
Jani Nikula50003932013-09-20 16:42:17 +03002735 }
2736
Adam Jacksonedb39242012-09-18 10:58:49 -04002737 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2738 DP_DWN_STRM_PORT_PRESENT))
2739 return true; /* native DP sink */
2740
2741 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2742 return true; /* no per-port downstream info */
2743
2744 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2745 intel_dp->downstream_ports,
2746 DP_MAX_DOWNSTREAM_PORTS) == 0)
2747 return false; /* downstream port status fetch failed */
2748
2749 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002750}
2751
Adam Jackson0d198322012-05-14 16:05:47 -04002752static void
2753intel_dp_probe_oui(struct intel_dp *intel_dp)
2754{
2755 u8 buf[3];
2756
2757 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2758 return;
2759
Daniel Vetter351cfc32012-06-12 13:20:47 +02002760 ironlake_edp_panel_vdd_on(intel_dp);
2761
Adam Jackson0d198322012-05-14 16:05:47 -04002762 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2763 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2764 buf[0], buf[1], buf[2]);
2765
2766 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2767 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2768 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002769
2770 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002771}
2772
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002773static bool
2774intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2775{
2776 int ret;
2777
2778 ret = intel_dp_aux_native_read_retry(intel_dp,
2779 DP_DEVICE_SERVICE_IRQ_VECTOR,
2780 sink_irq_vector, 1);
2781 if (!ret)
2782 return false;
2783
2784 return true;
2785}
2786
2787static void
2788intel_dp_handle_test_request(struct intel_dp *intel_dp)
2789{
2790 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002791 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002792}
2793
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002794/*
2795 * According to DP spec
2796 * 5.1.2:
2797 * 1. Read DPCD
2798 * 2. Configure link according to Receiver Capabilities
2799 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2800 * 4. Check link status on receipt of hot-plug interrupt
2801 */
2802
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002803void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002804intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002805{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002806 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002807 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002808 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002809
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002810 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002811 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002812
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002813 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002814 return;
2815
Keith Packard92fd8fd2011-07-25 19:50:10 -07002816 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002817 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002818 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002819 return;
2820 }
2821
Keith Packard92fd8fd2011-07-25 19:50:10 -07002822 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002823 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002824 intel_dp_link_down(intel_dp);
2825 return;
2826 }
2827
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002828 /* Try to read the source of the interrupt */
2829 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2830 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2831 /* Clear interrupt source */
2832 intel_dp_aux_native_write_1(intel_dp,
2833 DP_DEVICE_SERVICE_IRQ_VECTOR,
2834 sink_irq_vector);
2835
2836 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2837 intel_dp_handle_test_request(intel_dp);
2838 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2839 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2840 }
2841
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002842 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002843 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002844 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002845 intel_dp_start_link_train(intel_dp);
2846 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002847 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002848 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002849}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002850
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002851/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002852static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002853intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002854{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002855 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002856 uint8_t type;
2857
2858 if (!intel_dp_get_dpcd(intel_dp))
2859 return connector_status_disconnected;
2860
2861 /* if there's no downstream port, we're done */
2862 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002863 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002864
2865 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002866 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2867 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002868 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002869 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002870 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002871 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002872 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2873 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002874 }
2875
2876 /* If no HPD, poke DDC gently */
2877 if (drm_probe_ddc(&intel_dp->adapter))
2878 return connector_status_connected;
2879
2880 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002881 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2882 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2883 if (type == DP_DS_PORT_TYPE_VGA ||
2884 type == DP_DS_PORT_TYPE_NON_EDID)
2885 return connector_status_unknown;
2886 } else {
2887 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2888 DP_DWN_STRM_PORT_TYPE_MASK;
2889 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2890 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2891 return connector_status_unknown;
2892 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002893
2894 /* Anything else is out of spec, warn and ignore */
2895 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002896 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002897}
2898
2899static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002900ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002901{
Paulo Zanoni30add222012-10-26 19:05:45 -02002902 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002903 struct drm_i915_private *dev_priv = dev->dev_private;
2904 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002905 enum drm_connector_status status;
2906
Chris Wilsonfe16d942011-02-12 10:29:38 +00002907 /* Can't disconnect eDP, but you can close the lid... */
2908 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002909 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002910 if (status == connector_status_unknown)
2911 status = connector_status_connected;
2912 return status;
2913 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002914
Damien Lespiau1b469632012-12-13 16:09:01 +00002915 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2916 return connector_status_disconnected;
2917
Keith Packard26d61aa2011-07-25 20:01:09 -07002918 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002919}
2920
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002921static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002922g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002923{
Paulo Zanoni30add222012-10-26 19:05:45 -02002924 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002925 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002926 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002927 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002928
Jesse Barnes35aad752013-03-01 13:14:31 -08002929 /* Can't disconnect eDP, but you can close the lid... */
2930 if (is_edp(intel_dp)) {
2931 enum drm_connector_status status;
2932
2933 status = intel_panel_detect(dev);
2934 if (status == connector_status_unknown)
2935 status = connector_status_connected;
2936 return status;
2937 }
2938
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002939 switch (intel_dig_port->port) {
2940 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002941 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002942 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002943 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002944 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002945 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002946 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002947 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002948 break;
2949 default:
2950 return connector_status_unknown;
2951 }
2952
Chris Wilson10f76a32012-05-11 18:01:32 +01002953 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002954 return connector_status_disconnected;
2955
Keith Packard26d61aa2011-07-25 20:01:09 -07002956 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002957}
2958
Keith Packard8c241fe2011-09-28 16:38:44 -07002959static struct edid *
2960intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2961{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002962 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002963
Jani Nikula9cd300e2012-10-19 14:51:52 +03002964 /* use cached edid if we have one */
2965 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002966 /* invalid edid */
2967 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002968 return NULL;
2969
Jani Nikula55e9ede2013-10-01 10:38:54 +03002970 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002971 }
2972
Jani Nikula9cd300e2012-10-19 14:51:52 +03002973 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002974}
2975
2976static int
2977intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2978{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002979 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002980
Jani Nikula9cd300e2012-10-19 14:51:52 +03002981 /* use cached edid if we have one */
2982 if (intel_connector->edid) {
2983 /* invalid edid */
2984 if (IS_ERR(intel_connector->edid))
2985 return 0;
2986
2987 return intel_connector_update_modes(connector,
2988 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002989 }
2990
Jani Nikula9cd300e2012-10-19 14:51:52 +03002991 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002992}
2993
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002994static enum drm_connector_status
2995intel_dp_detect(struct drm_connector *connector, bool force)
2996{
2997 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002998 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2999 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003000 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003001 enum drm_connector_status status;
3002 struct edid *edid = NULL;
3003
Chris Wilson164c8592013-07-20 20:27:08 +01003004 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3005 connector->base.id, drm_get_connector_name(connector));
3006
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003007 intel_dp->has_audio = false;
3008
3009 if (HAS_PCH_SPLIT(dev))
3010 status = ironlake_dp_detect(intel_dp);
3011 else
3012 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003013
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003014 if (status != connector_status_connected)
3015 return status;
3016
Adam Jackson0d198322012-05-14 16:05:47 -04003017 intel_dp_probe_oui(intel_dp);
3018
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003019 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3020 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003021 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003022 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003023 if (edid) {
3024 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003025 kfree(edid);
3026 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003027 }
3028
Paulo Zanonid63885d2012-10-26 19:05:49 -02003029 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3030 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003031 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003032}
3033
3034static int intel_dp_get_modes(struct drm_connector *connector)
3035{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003036 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003037 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003038 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003039 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003040
3041 /* We should parse the EDID data and find out if it has an audio sink
3042 */
3043
Keith Packard8c241fe2011-09-28 16:38:44 -07003044 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003045 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003046 return ret;
3047
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003048 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003049 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003050 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003051 mode = drm_mode_duplicate(dev,
3052 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003053 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003054 drm_mode_probed_add(connector, mode);
3055 return 1;
3056 }
3057 }
3058 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003059}
3060
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003061static bool
3062intel_dp_detect_audio(struct drm_connector *connector)
3063{
3064 struct intel_dp *intel_dp = intel_attached_dp(connector);
3065 struct edid *edid;
3066 bool has_audio = false;
3067
Keith Packard8c241fe2011-09-28 16:38:44 -07003068 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003069 if (edid) {
3070 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003071 kfree(edid);
3072 }
3073
3074 return has_audio;
3075}
3076
Chris Wilsonf6849602010-09-19 09:29:33 +01003077static int
3078intel_dp_set_property(struct drm_connector *connector,
3079 struct drm_property *property,
3080 uint64_t val)
3081{
Chris Wilsone953fd72011-02-21 22:23:52 +00003082 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003083 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003084 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3085 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003086 int ret;
3087
Rob Clark662595d2012-10-11 20:36:04 -05003088 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003089 if (ret)
3090 return ret;
3091
Chris Wilson3f43c482011-05-12 22:17:24 +01003092 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003093 int i = val;
3094 bool has_audio;
3095
3096 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003097 return 0;
3098
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003099 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003100
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003101 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003102 has_audio = intel_dp_detect_audio(connector);
3103 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003104 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003105
3106 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003107 return 0;
3108
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003109 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003110 goto done;
3111 }
3112
Chris Wilsone953fd72011-02-21 22:23:52 +00003113 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003114 bool old_auto = intel_dp->color_range_auto;
3115 uint32_t old_range = intel_dp->color_range;
3116
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003117 switch (val) {
3118 case INTEL_BROADCAST_RGB_AUTO:
3119 intel_dp->color_range_auto = true;
3120 break;
3121 case INTEL_BROADCAST_RGB_FULL:
3122 intel_dp->color_range_auto = false;
3123 intel_dp->color_range = 0;
3124 break;
3125 case INTEL_BROADCAST_RGB_LIMITED:
3126 intel_dp->color_range_auto = false;
3127 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3128 break;
3129 default:
3130 return -EINVAL;
3131 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003132
3133 if (old_auto == intel_dp->color_range_auto &&
3134 old_range == intel_dp->color_range)
3135 return 0;
3136
Chris Wilsone953fd72011-02-21 22:23:52 +00003137 goto done;
3138 }
3139
Yuly Novikov53b41832012-10-26 12:04:00 +03003140 if (is_edp(intel_dp) &&
3141 property == connector->dev->mode_config.scaling_mode_property) {
3142 if (val == DRM_MODE_SCALE_NONE) {
3143 DRM_DEBUG_KMS("no scaling not supported\n");
3144 return -EINVAL;
3145 }
3146
3147 if (intel_connector->panel.fitting_mode == val) {
3148 /* the eDP scaling property is not changed */
3149 return 0;
3150 }
3151 intel_connector->panel.fitting_mode = val;
3152
3153 goto done;
3154 }
3155
Chris Wilsonf6849602010-09-19 09:29:33 +01003156 return -EINVAL;
3157
3158done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003159 if (intel_encoder->base.crtc)
3160 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003161
3162 return 0;
3163}
3164
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003165static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003166intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003167{
Jani Nikula1d508702012-10-19 14:51:49 +03003168 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003169
Jani Nikula9cd300e2012-10-19 14:51:52 +03003170 if (!IS_ERR_OR_NULL(intel_connector->edid))
3171 kfree(intel_connector->edid);
3172
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003173 /* Can't call is_edp() since the encoder may have been destroyed
3174 * already. */
3175 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003176 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003177
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003178 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003179 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003180}
3181
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003182void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003183{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003184 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3185 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003186 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003187
3188 i2c_del_adapter(&intel_dp->adapter);
3189 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003190 if (is_edp(intel_dp)) {
3191 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003192 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003193 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003194 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003195 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003196 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003197}
3198
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003199static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003200 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003201 .detect = intel_dp_detect,
3202 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003203 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003204 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003205};
3206
3207static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3208 .get_modes = intel_dp_get_modes,
3209 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003210 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003211};
3212
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003213static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003214 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003215};
3216
Chris Wilson995b6762010-08-20 13:23:26 +01003217static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003218intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003219{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003220 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003221
Jesse Barnes885a5012011-07-07 11:11:01 -07003222 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003223}
3224
Zhenyu Wange3421a12010-04-08 09:43:27 +08003225/* Return which DP Port should be selected for Transcoder DP control */
3226int
Akshay Joshi0206e352011-08-16 15:34:10 -04003227intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003228{
3229 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003230 struct intel_encoder *intel_encoder;
3231 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003232
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003233 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3234 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003235
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003236 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3237 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003238 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003239 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003240
Zhenyu Wange3421a12010-04-08 09:43:27 +08003241 return -1;
3242}
3243
Zhao Yakui36e83a12010-06-12 14:32:21 +08003244/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04003245bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003246{
3247 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003248 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003249 int i;
3250
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003251 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003252 return false;
3253
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003254 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3255 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003256
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003257 if (p_child->common.dvo_port == PORT_IDPD &&
3258 p_child->common.device_type == DEVICE_TYPE_eDP)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003259 return true;
3260 }
3261 return false;
3262}
3263
Chris Wilsonf6849602010-09-19 09:29:33 +01003264static void
3265intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3266{
Yuly Novikov53b41832012-10-26 12:04:00 +03003267 struct intel_connector *intel_connector = to_intel_connector(connector);
3268
Chris Wilson3f43c482011-05-12 22:17:24 +01003269 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003270 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003271 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003272
3273 if (is_edp(intel_dp)) {
3274 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003275 drm_object_attach_property(
3276 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003277 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003278 DRM_MODE_SCALE_ASPECT);
3279 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003280 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003281}
3282
Daniel Vetter67a54562012-10-20 20:57:45 +02003283static void
3284intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003285 struct intel_dp *intel_dp,
3286 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003287{
3288 struct drm_i915_private *dev_priv = dev->dev_private;
3289 struct edp_power_seq cur, vbt, spec, final;
3290 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003291 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003292
3293 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003294 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003295 pp_on_reg = PCH_PP_ON_DELAYS;
3296 pp_off_reg = PCH_PP_OFF_DELAYS;
3297 pp_div_reg = PCH_PP_DIVISOR;
3298 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003299 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3300
3301 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3302 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3303 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3304 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003305 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003306
3307 /* Workaround: Need to write PP_CONTROL with the unlock key as
3308 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003309 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003310 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003311
Jesse Barnes453c5422013-03-28 09:55:41 -07003312 pp_on = I915_READ(pp_on_reg);
3313 pp_off = I915_READ(pp_off_reg);
3314 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003315
3316 /* Pull timing values out of registers */
3317 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3318 PANEL_POWER_UP_DELAY_SHIFT;
3319
3320 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3321 PANEL_LIGHT_ON_DELAY_SHIFT;
3322
3323 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3324 PANEL_LIGHT_OFF_DELAY_SHIFT;
3325
3326 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3327 PANEL_POWER_DOWN_DELAY_SHIFT;
3328
3329 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3330 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3331
3332 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3333 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3334
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003335 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003336
3337 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3338 * our hw here, which are all in 100usec. */
3339 spec.t1_t3 = 210 * 10;
3340 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3341 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3342 spec.t10 = 500 * 10;
3343 /* This one is special and actually in units of 100ms, but zero
3344 * based in the hw (so we need to add 100 ms). But the sw vbt
3345 * table multiplies it with 1000 to make it in units of 100usec,
3346 * too. */
3347 spec.t11_t12 = (510 + 100) * 10;
3348
3349 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3350 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3351
3352 /* Use the max of the register settings and vbt. If both are
3353 * unset, fall back to the spec limits. */
3354#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3355 spec.field : \
3356 max(cur.field, vbt.field))
3357 assign_final(t1_t3);
3358 assign_final(t8);
3359 assign_final(t9);
3360 assign_final(t10);
3361 assign_final(t11_t12);
3362#undef assign_final
3363
3364#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3365 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3366 intel_dp->backlight_on_delay = get_delay(t8);
3367 intel_dp->backlight_off_delay = get_delay(t9);
3368 intel_dp->panel_power_down_delay = get_delay(t10);
3369 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3370#undef get_delay
3371
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003372 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3373 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3374 intel_dp->panel_power_cycle_delay);
3375
3376 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3377 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3378
3379 if (out)
3380 *out = final;
3381}
3382
3383static void
3384intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3385 struct intel_dp *intel_dp,
3386 struct edp_power_seq *seq)
3387{
3388 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003389 u32 pp_on, pp_off, pp_div, port_sel = 0;
3390 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3391 int pp_on_reg, pp_off_reg, pp_div_reg;
3392
3393 if (HAS_PCH_SPLIT(dev)) {
3394 pp_on_reg = PCH_PP_ON_DELAYS;
3395 pp_off_reg = PCH_PP_OFF_DELAYS;
3396 pp_div_reg = PCH_PP_DIVISOR;
3397 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003398 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3399
3400 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3401 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3402 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003403 }
3404
Daniel Vetter67a54562012-10-20 20:57:45 +02003405 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003406 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3407 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3408 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3409 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003410 /* Compute the divisor for the pp clock, simply match the Bspec
3411 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003412 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003413 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003414 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3415
3416 /* Haswell doesn't have any port selection bits for the panel
3417 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003418 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003419 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3420 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3421 else
3422 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003423 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3424 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003425 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003426 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003427 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003428 }
3429
Jesse Barnes453c5422013-03-28 09:55:41 -07003430 pp_on |= port_sel;
3431
3432 I915_WRITE(pp_on_reg, pp_on);
3433 I915_WRITE(pp_off_reg, pp_off);
3434 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003435
Daniel Vetter67a54562012-10-20 20:57:45 +02003436 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003437 I915_READ(pp_on_reg),
3438 I915_READ(pp_off_reg),
3439 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003440}
3441
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003442static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3443 struct intel_connector *intel_connector)
3444{
3445 struct drm_connector *connector = &intel_connector->base;
3446 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3447 struct drm_device *dev = intel_dig_port->base.base.dev;
3448 struct drm_i915_private *dev_priv = dev->dev_private;
3449 struct drm_display_mode *fixed_mode = NULL;
3450 struct edp_power_seq power_seq = { 0 };
3451 bool has_dpcd;
3452 struct drm_display_mode *scan;
3453 struct edid *edid;
3454
3455 if (!is_edp(intel_dp))
3456 return true;
3457
3458 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3459
3460 /* Cache DPCD and EDID for edp. */
3461 ironlake_edp_panel_vdd_on(intel_dp);
3462 has_dpcd = intel_dp_get_dpcd(intel_dp);
3463 ironlake_edp_panel_vdd_off(intel_dp, false);
3464
3465 if (has_dpcd) {
3466 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3467 dev_priv->no_aux_handshake =
3468 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3469 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3470 } else {
3471 /* if this fails, presume the device is a ghost */
3472 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003473 return false;
3474 }
3475
3476 /* We now know it's not a ghost, init power sequence regs. */
3477 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3478 &power_seq);
3479
3480 ironlake_edp_panel_vdd_on(intel_dp);
3481 edid = drm_get_edid(connector, &intel_dp->adapter);
3482 if (edid) {
3483 if (drm_add_edid_modes(connector, edid)) {
3484 drm_mode_connector_update_edid_property(connector,
3485 edid);
3486 drm_edid_to_eld(connector, edid);
3487 } else {
3488 kfree(edid);
3489 edid = ERR_PTR(-EINVAL);
3490 }
3491 } else {
3492 edid = ERR_PTR(-ENOENT);
3493 }
3494 intel_connector->edid = edid;
3495
3496 /* prefer fixed mode from EDID if available */
3497 list_for_each_entry(scan, &connector->probed_modes, head) {
3498 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3499 fixed_mode = drm_mode_duplicate(dev, scan);
3500 break;
3501 }
3502 }
3503
3504 /* fallback to VBT if available for eDP */
3505 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3506 fixed_mode = drm_mode_duplicate(dev,
3507 dev_priv->vbt.lfp_lvds_vbt_mode);
3508 if (fixed_mode)
3509 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3510 }
3511
3512 ironlake_edp_panel_vdd_off(intel_dp, false);
3513
3514 intel_panel_init(&intel_connector->panel, fixed_mode);
3515 intel_panel_setup_backlight(connector);
3516
3517 return true;
3518}
3519
Paulo Zanoni16c25532013-06-12 17:27:25 -03003520bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003521intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3522 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003523{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003524 struct drm_connector *connector = &intel_connector->base;
3525 struct intel_dp *intel_dp = &intel_dig_port->dp;
3526 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3527 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003528 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003529 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003530 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003531 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003532
Daniel Vetter07679352012-09-06 22:15:42 +02003533 /* Preserve the current hw state. */
3534 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003535 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003536
Imre Deakf7d24902013-05-08 13:14:05 +03003537 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05303538 /*
3539 * FIXME : We need to initialize built-in panels before external panels.
3540 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
3541 */
Imre Deakf7d24902013-05-08 13:14:05 +03003542 switch (port) {
3543 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05303544 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03003545 break;
3546 case PORT_C:
3547 if (IS_VALLEYVIEW(dev))
3548 type = DRM_MODE_CONNECTOR_eDP;
3549 break;
3550 case PORT_D:
3551 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
3552 type = DRM_MODE_CONNECTOR_eDP;
3553 break;
3554 default: /* silence GCC warning */
3555 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003556 }
3557
Imre Deakf7d24902013-05-08 13:14:05 +03003558 /*
3559 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3560 * for DP the encoder type can be set by the caller to
3561 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3562 */
3563 if (type == DRM_MODE_CONNECTOR_eDP)
3564 intel_encoder->type = INTEL_OUTPUT_EDP;
3565
Imre Deake7281ea2013-05-08 13:14:08 +03003566 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3567 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3568 port_name(port));
3569
Adam Jacksonb3295302010-07-16 14:46:28 -04003570 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003571 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3572
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003573 connector->interlace_allowed = true;
3574 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003575
Daniel Vetter66a92782012-07-12 20:08:18 +02003576 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3577 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003578
Chris Wilsondf0e9242010-09-09 16:20:55 +01003579 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003580 drm_sysfs_connector_add(connector);
3581
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003582 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003583 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3584 else
3585 intel_connector->get_hw_state = intel_connector_get_hw_state;
3586
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003587 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3588 if (HAS_DDI(dev)) {
3589 switch (intel_dig_port->port) {
3590 case PORT_A:
3591 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3592 break;
3593 case PORT_B:
3594 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3595 break;
3596 case PORT_C:
3597 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3598 break;
3599 case PORT_D:
3600 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3601 break;
3602 default:
3603 BUG();
3604 }
3605 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003606
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003608 switch (port) {
3609 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003610 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003611 name = "DPDDC-A";
3612 break;
3613 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003614 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003615 name = "DPDDC-B";
3616 break;
3617 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003618 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003619 name = "DPDDC-C";
3620 break;
3621 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003622 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003623 name = "DPDDC-D";
3624 break;
3625 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003626 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003627 }
3628
Paulo Zanonib2a14752013-06-12 17:27:28 -03003629 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3630 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3631 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003632
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003633 intel_dp->psr_setup_done = false;
3634
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003635 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003636 i2c_del_adapter(&intel_dp->adapter);
3637 if (is_edp(intel_dp)) {
3638 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3639 mutex_lock(&dev->mode_config.mutex);
3640 ironlake_panel_vdd_off_sync(intel_dp);
3641 mutex_unlock(&dev->mode_config.mutex);
3642 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003643 drm_sysfs_connector_remove(connector);
3644 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003645 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003646 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003647
Chris Wilsonf6849602010-09-19 09:29:33 +01003648 intel_dp_add_properties(intel_dp, connector);
3649
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003650 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3651 * 0xd. Failure to do so will result in spurious interrupts being
3652 * generated on the port when a cable is not attached.
3653 */
3654 if (IS_G4X(dev) && !IS_GM45(dev)) {
3655 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3656 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3657 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003658
3659 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003660}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003661
3662void
3663intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3664{
3665 struct intel_digital_port *intel_dig_port;
3666 struct intel_encoder *intel_encoder;
3667 struct drm_encoder *encoder;
3668 struct intel_connector *intel_connector;
3669
Daniel Vetterb14c5672013-09-19 12:18:32 +02003670 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003671 if (!intel_dig_port)
3672 return;
3673
Daniel Vetterb14c5672013-09-19 12:18:32 +02003674 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003675 if (!intel_connector) {
3676 kfree(intel_dig_port);
3677 return;
3678 }
3679
3680 intel_encoder = &intel_dig_port->base;
3681 encoder = &intel_encoder->base;
3682
3683 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3684 DRM_MODE_ENCODER_TMDS);
3685
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003686 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003687 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003688 intel_encoder->disable = intel_disable_dp;
3689 intel_encoder->post_disable = intel_post_disable_dp;
3690 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003691 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003692 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003693 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003694 intel_encoder->pre_enable = vlv_pre_enable_dp;
3695 intel_encoder->enable = vlv_enable_dp;
3696 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003697 intel_encoder->pre_enable = g4x_pre_enable_dp;
3698 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003699 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003700
Paulo Zanoni174edf12012-10-26 19:05:50 -02003701 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003702 intel_dig_port->dp.output_reg = output_reg;
3703
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003704 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003705 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3706 intel_encoder->cloneable = false;
3707 intel_encoder->hot_plug = intel_dp_hot_plug;
3708
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003709 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3710 drm_encoder_cleanup(encoder);
3711 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003712 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003713 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003714}