blob: 6244b1834dfe444bd6b3fcc2ac315024e13268ac [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06009#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/slab.h>
11#include <linux/module.h>
12#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080013#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060014#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090015#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
18#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
Stephen Hemminger0b950f02014-01-10 17:14:48 -070020static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070021 .name = "PCI busn",
22 .start = 0,
23 .end = 255,
24 .flags = IORESOURCE_BUS,
25};
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027/* Ugh. Need to stop exporting this to modules. */
28LIST_HEAD(pci_root_buses);
29EXPORT_SYMBOL(pci_root_buses);
30
Yinghai Lu5cc62c22012-05-17 18:51:11 -070031static LIST_HEAD(pci_domain_busn_res_list);
32
33struct pci_domain_busn_res {
34 struct list_head list;
35 struct resource res;
36 int domain_nr;
37};
38
39static struct resource *get_pci_domain_busn_res(int domain_nr)
40{
41 struct pci_domain_busn_res *r;
42
43 list_for_each_entry(r, &pci_domain_busn_res_list, list)
44 if (r->domain_nr == domain_nr)
45 return &r->res;
46
47 r = kzalloc(sizeof(*r), GFP_KERNEL);
48 if (!r)
49 return NULL;
50
51 r->domain_nr = domain_nr;
52 r->res.start = 0;
53 r->res.end = 0xff;
54 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
55
56 list_add_tail(&r->list, &pci_domain_busn_res_list);
57
58 return &r->res;
59}
60
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080061static int find_anything(struct device *dev, void *data)
62{
63 return 1;
64}
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070066/*
67 * Some device drivers need know if pci is initiated.
68 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080069 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070070 */
71int no_pci_devices(void)
72{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080073 struct device *dev;
74 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070075
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080076 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
77 no_devices = (dev == NULL);
78 put_device(dev);
79 return no_devices;
80}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070081EXPORT_SYMBOL(no_pci_devices);
82
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 * PCI Bus Class
85 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040086static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 if (pci_bus->bridge)
91 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070092 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100093 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700100 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800110{
111 u64 size = mask & maxbase; /* Find the significant bits */
112 if (!size)
113 return 0;
114
115 /* Get the lowest of them to find the decode size, and
116 from that the extent. */
117 size = (size & ~(size-1)) - 1;
118
119 /* base == maxbase can be valid only if the BAR has
120 already been programmed with all 1s. */
121 if (base == maxbase && ((base | size) & mask) != mask)
122 return 0;
123
124 return size;
125}
126
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600127static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800128{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600129 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600131
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400132 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
134 flags |= IORESOURCE_IO;
135 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 }
137
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600138 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
139 flags |= IORESOURCE_MEM;
140 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
141 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600143 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
144 switch (mem_type) {
145 case PCI_BASE_ADDRESS_MEM_TYPE_32:
146 break;
147 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600148 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600151 flags |= IORESOURCE_MEM_64;
152 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600154 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600155 break;
156 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600157 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400158}
159
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100160#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
161
Yu Zhao0b400c72008-11-22 02:40:40 +0800162/**
163 * pci_read_base - read a PCI BAR
164 * @dev: the PCI device
165 * @type: type of the BAR
166 * @res: resource buffer to be filled in
167 * @pos: BAR position in the config space
168 *
169 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800171int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400172 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173{
174 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600175 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700176 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800177 struct pci_bus_region region, inverted_region;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600178 bool bar_too_big = false, bar_too_high = false, bar_invalid = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200180 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400181
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600182 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700183 if (!dev->mmio_always_on) {
184 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100185 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
186 pci_write_config_word(dev, PCI_COMMAND,
187 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
188 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700189 }
190
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400191 res->name = pci_name(dev);
192
193 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200194 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400195 pci_read_config_dword(dev, pos, &sz);
196 pci_write_config_dword(dev, pos, l);
197
198 /*
199 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600200 * If the BAR isn't implemented, all bits must be 0. If it's a
201 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
202 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600204 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205 goto fail;
206
207 /*
208 * I don't know how l can have all bits set. Copied from old code.
209 * Maybe it fixes a bug on some ancient platform.
210 */
211 if (l == 0xffffffff)
212 l = 0;
213
214 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600215 res->flags = decode_bar(dev, l);
216 res->flags |= IORESOURCE_SIZEALIGN;
217 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400218 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700219 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400220 } else {
221 l &= PCI_BASE_ADDRESS_MEM_MASK;
222 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
223 }
224 } else {
225 res->flags |= (l & IORESOURCE_ROM_ENABLE);
226 l &= PCI_ROM_ADDRESS_MASK;
227 mask = (u32)PCI_ROM_ADDRESS_MASK;
228 }
229
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600230 if (res->flags & IORESOURCE_MEM_64) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600231 l64 = l;
232 sz64 = sz;
233 mask64 = mask | (u64)~0 << 32;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400234
235 pci_read_config_dword(dev, pos + 4, &l);
236 pci_write_config_dword(dev, pos + 4, ~0);
237 pci_read_config_dword(dev, pos + 4, &sz);
238 pci_write_config_dword(dev, pos + 4, l);
239
240 l64 |= ((u64)l << 32);
241 sz64 |= ((u64)sz << 32);
242
243 sz64 = pci_size(l64, sz64, mask64);
244
245 if (!sz64)
246 goto fail;
247
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600248 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
249 sz64 > 0x100000000ULL) {
250 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
251 res->start = 0;
252 res->end = 0;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600253 bar_too_big = true;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600254 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600255 }
256
Bjorn Helgaasd1a313e2014-04-29 18:33:09 -0600257 if ((sizeof(dma_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600258 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700259 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600260 res->start = 0;
261 res->end = sz64;
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600262 bar_too_high = true;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600263 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700265 region.start = l64;
266 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400267 }
268 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600269 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600271 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400272 goto fail;
273
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700274 region.start = l;
275 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
277
Yinghai Lufc279852013-12-09 22:54:40 -0800278 pcibios_bus_to_resource(dev->bus, res, &region);
279 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800280
281 /*
282 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
283 * the corresponding resource address (the physical address used by
284 * the CPU. Converting that resource address back to a bus address
285 * should yield the original BAR value:
286 *
287 * resource_to_bus(bus_to_resource(A)) == A
288 *
289 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
290 * be claimed by the device.
291 */
292 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800293 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800294 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600295 res->end = region.end - region.start;
296 bar_invalid = true;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800297 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800298
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600299 goto out;
300
301
302fail:
303 res->flags = 0;
304out:
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100305 if (!dev->mmio_always_on &&
306 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600307 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
308
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600309 if (bar_too_big)
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600310 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
311 pos, (unsigned long long) sz64);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600312 if (bar_too_high)
313 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4G (bus address %#010llx)\n",
314 pos, (unsigned long long) l64);
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600315 if (bar_invalid)
316 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
317 pos, (unsigned long long) region.start);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600318 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800319 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600320
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600321 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800322}
323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
325{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400326 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 for (pos = 0; pos < howmany; pos++) {
329 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400335 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400337 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
338 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
339 IORESOURCE_SIZEALIGN;
340 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 }
342}
343
Bill Pemberton15856ad2012-11-21 15:35:00 -0500344static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
346 struct pci_dev *dev = child->self;
347 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600348 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700349 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600350 struct resource *res;
351
352 io_mask = PCI_IO_RANGE_MASK;
353 io_granularity = 0x1000;
354 if (dev->io_window_1k) {
355 /* Support 1K I/O space granularity */
356 io_mask = PCI_IO_1K_RANGE_MASK;
357 io_granularity = 0x400;
358 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 res = child->resource[0];
361 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
362 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600363 base = (io_base_lo & io_mask) << 8;
364 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
366 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
367 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
370 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600371 base |= ((unsigned long) io_base_hi << 16);
372 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 }
374
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600375 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700377 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600378 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800379 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600380 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700382}
383
Bill Pemberton15856ad2012-11-21 15:35:00 -0500384static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700385{
386 struct pci_dev *dev = child->self;
387 u16 mem_base_lo, mem_limit_lo;
388 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700389 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700390 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 res = child->resource[1];
393 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
394 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600395 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
396 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600397 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700399 region.start = base;
400 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800401 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600402 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700404}
405
Bill Pemberton15856ad2012-11-21 15:35:00 -0500406static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700407{
408 struct pci_dev *dev = child->self;
409 u16 mem_base_lo, mem_limit_lo;
410 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700411 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700412 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 res = child->resource[2];
415 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
416 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600417 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
418 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
421 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
424 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
425
426 /*
427 * Some bridges set the base > limit by default, and some
428 * (broken) BIOSes do not initialize them. If we find
429 * this, just assume they are not being used.
430 */
431 if (mem_base_hi <= mem_limit_hi) {
432#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600433 base |= ((unsigned long) mem_base_hi) << 32;
434 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435#else
436 if (mem_base_hi || mem_limit_hi) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400437 dev_err(&dev->dev, "can't handle 64-bit address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 return;
439 }
440#endif
441 }
442 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600443 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700444 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
445 IORESOURCE_MEM | IORESOURCE_PREFETCH;
446 if (res->flags & PCI_PREF_RANGE_TYPE_64)
447 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700448 region.start = base;
449 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800450 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600451 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 }
453}
454
Bill Pemberton15856ad2012-11-21 15:35:00 -0500455void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700456{
457 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700458 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700459 int i;
460
461 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
462 return;
463
Yinghai Lub918c622012-05-17 18:51:11 -0700464 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
465 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700466 dev->transparent ? " (subtractive decode)" : "");
467
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700468 pci_bus_remove_resources(child);
469 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
470 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
471
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700472 pci_read_bridge_io(child);
473 pci_read_bridge_mmio(child);
474 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700475
476 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700477 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600478 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700479 pci_bus_add_resource(child, res,
480 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700481 dev_printk(KERN_DEBUG, &dev->dev,
482 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700483 res);
484 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700485 }
486 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700487}
488
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100489static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490{
491 struct pci_bus *b;
492
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100493 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600494 if (!b)
495 return NULL;
496
497 INIT_LIST_HEAD(&b->node);
498 INIT_LIST_HEAD(&b->children);
499 INIT_LIST_HEAD(&b->devices);
500 INIT_LIST_HEAD(&b->slots);
501 INIT_LIST_HEAD(&b->resources);
502 b->max_bus_speed = PCI_SPEED_UNKNOWN;
503 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100504#ifdef CONFIG_PCI_DOMAINS_GENERIC
505 if (parent)
506 b->domain_nr = parent->domain_nr;
507#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 return b;
509}
510
Jiang Liu70efde22013-06-07 16:16:51 -0600511static void pci_release_host_bridge_dev(struct device *dev)
512{
513 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
514
515 if (bridge->release_fn)
516 bridge->release_fn(bridge);
517
518 pci_free_resource_list(&bridge->windows);
519
520 kfree(bridge);
521}
522
Yinghai Lu7b543662012-04-02 18:31:53 -0700523static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
524{
525 struct pci_host_bridge *bridge;
526
527 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600528 if (!bridge)
529 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700530
Bjorn Helgaas05013482013-06-05 14:22:11 -0600531 INIT_LIST_HEAD(&bridge->windows);
532 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700533 return bridge;
534}
535
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700536static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500537 PCI_SPEED_UNKNOWN, /* 0 */
538 PCI_SPEED_66MHz_PCIX, /* 1 */
539 PCI_SPEED_100MHz_PCIX, /* 2 */
540 PCI_SPEED_133MHz_PCIX, /* 3 */
541 PCI_SPEED_UNKNOWN, /* 4 */
542 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
543 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
544 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
545 PCI_SPEED_UNKNOWN, /* 8 */
546 PCI_SPEED_66MHz_PCIX_266, /* 9 */
547 PCI_SPEED_100MHz_PCIX_266, /* A */
548 PCI_SPEED_133MHz_PCIX_266, /* B */
549 PCI_SPEED_UNKNOWN, /* C */
550 PCI_SPEED_66MHz_PCIX_533, /* D */
551 PCI_SPEED_100MHz_PCIX_533, /* E */
552 PCI_SPEED_133MHz_PCIX_533 /* F */
553};
554
Jacob Keller343e51a2013-07-31 06:53:16 +0000555const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500556 PCI_SPEED_UNKNOWN, /* 0 */
557 PCIE_SPEED_2_5GT, /* 1 */
558 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500559 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500560 PCI_SPEED_UNKNOWN, /* 4 */
561 PCI_SPEED_UNKNOWN, /* 5 */
562 PCI_SPEED_UNKNOWN, /* 6 */
563 PCI_SPEED_UNKNOWN, /* 7 */
564 PCI_SPEED_UNKNOWN, /* 8 */
565 PCI_SPEED_UNKNOWN, /* 9 */
566 PCI_SPEED_UNKNOWN, /* A */
567 PCI_SPEED_UNKNOWN, /* B */
568 PCI_SPEED_UNKNOWN, /* C */
569 PCI_SPEED_UNKNOWN, /* D */
570 PCI_SPEED_UNKNOWN, /* E */
571 PCI_SPEED_UNKNOWN /* F */
572};
573
574void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
575{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700576 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500577}
578EXPORT_SYMBOL_GPL(pcie_update_link_speed);
579
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500580static unsigned char agp_speeds[] = {
581 AGP_UNKNOWN,
582 AGP_1X,
583 AGP_2X,
584 AGP_4X,
585 AGP_8X
586};
587
588static enum pci_bus_speed agp_speed(int agp3, int agpstat)
589{
590 int index = 0;
591
592 if (agpstat & 4)
593 index = 3;
594 else if (agpstat & 2)
595 index = 2;
596 else if (agpstat & 1)
597 index = 1;
598 else
599 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700600
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500601 if (agp3) {
602 index += 2;
603 if (index == 5)
604 index = 0;
605 }
606
607 out:
608 return agp_speeds[index];
609}
610
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500611static void pci_set_bus_speed(struct pci_bus *bus)
612{
613 struct pci_dev *bridge = bus->self;
614 int pos;
615
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500616 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
617 if (!pos)
618 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
619 if (pos) {
620 u32 agpstat, agpcmd;
621
622 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
623 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
624
625 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
626 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
627 }
628
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500629 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
630 if (pos) {
631 u16 status;
632 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700634 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
635 &status);
636
637 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700639 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700641 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400642 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500643 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400644 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500645 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500646 } else {
647 max = PCI_SPEED_66MHz_PCIX;
648 }
649
650 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700651 bus->cur_bus_speed = pcix_bus_speed[
652 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653
654 return;
655 }
656
Yijing Wangfdfe1512013-09-05 15:55:29 +0800657 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500658 u32 linkcap;
659 u16 linksta;
660
Jiang Liu59875ae2012-07-24 17:20:06 +0800661 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700662 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500663
Jiang Liu59875ae2012-07-24 17:20:06 +0800664 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500665 pcie_update_link_speed(bus, linksta);
666 }
667}
668
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700669static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
670 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671{
672 struct pci_bus *child;
673 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800674 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
676 /*
677 * Allocate a new bus, and inherit stuff from the parent..
678 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100679 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 if (!child)
681 return NULL;
682
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 child->parent = parent;
684 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200685 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200687 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400689 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800690 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400691 */
692 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100693 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
695 /*
696 * Set up the primary, secondary and subordinate
697 * bus numbers.
698 */
Yinghai Lub918c622012-05-17 18:51:11 -0700699 child->number = child->busn_res.start = busnr;
700 child->primary = parent->busn_res.start;
701 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
Yinghai Lu4f535092013-01-21 13:20:52 -0800703 if (!bridge) {
704 child->dev.parent = parent->bridge;
705 goto add_dev;
706 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800707
708 child->self = bridge;
709 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800710 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000711 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500712 pci_set_bus_speed(child);
713
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800715 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
717 child->resource[i]->name = child->name;
718 }
719 bridge->subordinate = child;
720
Yinghai Lu4f535092013-01-21 13:20:52 -0800721add_dev:
722 ret = device_register(&child->dev);
723 WARN_ON(ret < 0);
724
Jiang Liu10a95742013-04-12 05:44:20 +0000725 pcibios_add_bus(child);
726
Yinghai Lu4f535092013-01-21 13:20:52 -0800727 /* Create legacy_io and legacy_mem files for this bus */
728 pci_create_legacy_files(child);
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 return child;
731}
732
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400733struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
734 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735{
736 struct pci_bus *child;
737
738 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700739 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800740 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800742 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700743 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 return child;
745}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600746EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Rajat Jainf3dbd802014-09-02 16:26:00 -0700748static void pci_enable_crs(struct pci_dev *pdev)
749{
750 u16 root_cap = 0;
751
752 /* Enable CRS Software Visibility if supported */
753 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
754 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
755 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
756 PCI_EXP_RTCTL_CRSSVE);
757}
758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759/*
760 * If it's a bridge, configure it and scan the bus behind it.
761 * For CardBus bridges, we don't scan behind as the devices will
762 * be handled by the bridge driver itself.
763 *
764 * We need to process bridges in two passes -- first we scan those
765 * already configured by the BIOS and after we are done with all of
766 * them, we proceed to assigning numbers to the remaining buses in
767 * order to avoid overlaps between old and new bus numbers.
768 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500769int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
771 struct pci_bus *child;
772 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100773 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600775 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100776 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
778 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600779 primary = buses & 0xFF;
780 secondary = (buses >> 8) & 0xFF;
781 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600783 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
784 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100786 if (!primary && (primary != bus->number) && secondary && subordinate) {
787 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
788 primary = bus->number;
789 }
790
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100791 /* Check if setup is sensible at all */
792 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700793 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600794 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700795 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
796 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100797 broken = 1;
798 }
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700801 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
803 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
804 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
805
Rajat Jainf3dbd802014-09-02 16:26:00 -0700806 pci_enable_crs(dev);
807
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600808 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
809 !is_cardbus && !broken) {
810 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 /*
812 * Bus already configured by firmware, process it in the first
813 * pass and just note the configuration.
814 */
815 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000816 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
818 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100819 * The bus might already exist for two reasons: Either we are
820 * rescanning the bus or the bus is reachable through more than
821 * one bridge. The second case can happen with the i450NX
822 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600824 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600825 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600826 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600827 if (!child)
828 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600829 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700830 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600831 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 }
833
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100835 if (cmax > subordinate)
836 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
837 subordinate, cmax);
838 /* subordinate should equal child->busn_res.end */
839 if (subordinate > max)
840 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 } else {
842 /*
843 * We need to assign a number to this bus which we always
844 * do in the second pass.
845 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700846 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100847 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700848 /* Temporarily disable forwarding of the
849 configuration cycles on all bridges in
850 this bus segment to avoid possible
851 conflicts in the second pass between two
852 bridges programmed with overlapping
853 bus ranges. */
854 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
855 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000856 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700857 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
859 /* Clear errors */
860 pci_write_config_word(dev, PCI_STATUS, 0xffff);
861
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600862 /* Prevent assigning a bus number that already exists.
863 * This can happen when a bridge is hot-plugged, so in
864 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800865 child = pci_find_bus(pci_domain_nr(bus), max+1);
866 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100867 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800868 if (!child)
869 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600870 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800871 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100872 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 buses = (buses & 0xff000000)
874 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700875 | ((unsigned int)(child->busn_res.start) << 8)
876 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
878 /*
879 * yenta.c forces a secondary latency timer of 176.
880 * Copy that behaviour here.
881 */
882 if (is_cardbus) {
883 buses &= ~0xff000000;
884 buses |= CARDBUS_LATENCY_TIMER << 24;
885 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100886
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 /*
888 * We need to blast all three values with a single write.
889 */
890 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
891
892 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700893 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 max = pci_scan_child_bus(child);
895 } else {
896 /*
897 * For CardBus bridges, we leave 4 bus numbers
898 * as cards with a PCI-to-PCI bridge can be
899 * inserted later.
900 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400901 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100902 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700903 if (pci_find_bus(pci_domain_nr(bus),
904 max+i+1))
905 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100906 while (parent->parent) {
907 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700908 (parent->busn_res.end > max) &&
909 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100910 j = 1;
911 }
912 parent = parent->parent;
913 }
914 if (j) {
915 /*
916 * Often, there are two cardbus bridges
917 * -- try to leave one valid bus number
918 * for each one.
919 */
920 i /= 2;
921 break;
922 }
923 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700924 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 }
926 /*
927 * Set the subordinate bus number to its real value.
928 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700929 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
931 }
932
Gary Hadecb3576f2008-02-08 14:00:52 -0800933 sprintf(child->name,
934 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
935 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200937 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100938 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700939 if ((child->busn_res.end > bus->busn_res.end) ||
940 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100941 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700942 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400943 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700944 &child->busn_res,
945 (bus->number > child->busn_res.end &&
946 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800947 "wholly" : "partially",
948 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700949 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700950 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100951 }
952 bus = bus->parent;
953 }
954
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000955out:
956 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
957
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 return max;
959}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600960EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
962/*
963 * Read interrupt line and base address registers.
964 * The architecture-dependent code can tweak these, of course.
965 */
966static void pci_read_irq(struct pci_dev *dev)
967{
968 unsigned char irq;
969
970 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800971 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 if (irq)
973 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
974 dev->irq = irq;
975}
976
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000977void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800978{
979 int pos;
980 u16 reg16;
981
982 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
983 if (!pos)
984 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900985 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800986 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800987 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500988 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
989 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800990}
991
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000992void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700993{
Eric W. Biederman28760482009-09-09 14:09:24 -0700994 u32 reg32;
995
Jiang Liu59875ae2012-07-24 17:20:06 +0800996 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700997 if (reg32 & PCI_EXP_SLTCAP_HPC)
998 pdev->is_hotplug_bridge = 1;
999}
1000
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001001/**
Alex Williamson78916b02014-05-05 14:20:51 -06001002 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1003 * @dev: PCI device
1004 *
1005 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1006 * when forwarding a type1 configuration request the bridge must check that
1007 * the extended register address field is zero. The bridge is not permitted
1008 * to forward the transactions and must handle it as an Unsupported Request.
1009 * Some bridges do not follow this rule and simply drop the extended register
1010 * bits, resulting in the standard config space being aliased, every 256
1011 * bytes across the entire configuration space. Test for this condition by
1012 * comparing the first dword of each potential alias to the vendor/device ID.
1013 * Known offenders:
1014 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1015 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1016 */
1017static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1018{
1019#ifdef CONFIG_PCI_QUIRKS
1020 int pos;
1021 u32 header, tmp;
1022
1023 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1024
1025 for (pos = PCI_CFG_SPACE_SIZE;
1026 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1027 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1028 || header != tmp)
1029 return false;
1030 }
1031
1032 return true;
1033#else
1034 return false;
1035#endif
1036}
1037
1038/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001039 * pci_cfg_space_size - get the configuration space size of the PCI device.
1040 * @dev: PCI device
1041 *
1042 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1043 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1044 * access it. Maybe we don't have a way to generate extended config space
1045 * accesses, or the device is behind a reverse Express bridge. So we try
1046 * reading the dword at 0x100 which must either be 0 or a valid extended
1047 * capability header.
1048 */
1049static int pci_cfg_space_size_ext(struct pci_dev *dev)
1050{
1051 u32 status;
1052 int pos = PCI_CFG_SPACE_SIZE;
1053
1054 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1055 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001056 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001057 goto fail;
1058
1059 return PCI_CFG_SPACE_EXP_SIZE;
1060
1061 fail:
1062 return PCI_CFG_SPACE_SIZE;
1063}
1064
1065int pci_cfg_space_size(struct pci_dev *dev)
1066{
1067 int pos;
1068 u32 status;
1069 u16 class;
1070
1071 class = dev->class >> 8;
1072 if (class == PCI_CLASS_BRIDGE_HOST)
1073 return pci_cfg_space_size_ext(dev);
1074
1075 if (!pci_is_pcie(dev)) {
1076 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1077 if (!pos)
1078 goto fail;
1079
1080 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1081 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1082 goto fail;
1083 }
1084
1085 return pci_cfg_space_size_ext(dev);
1086
1087 fail:
1088 return PCI_CFG_SPACE_SIZE;
1089}
1090
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001091#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001092
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093/**
1094 * pci_setup_device - fill in class and map information of a device
1095 * @dev: the device structure to fill
1096 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001097 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1099 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001100 * Returns 0 on success and negative if unknown type of device (not normal,
1101 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001103int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104{
1105 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001106 u8 hdr_type;
1107 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001108 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001109 struct pci_bus_region region;
1110 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001111
1112 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1113 return -EIO;
1114
1115 dev->sysdata = dev->bus->sysdata;
1116 dev->dev.parent = dev->bus->bridge;
1117 dev->dev.bus = &pci_bus_type;
1118 dev->hdr_type = hdr_type & 0x7f;
1119 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001120 dev->error_state = pci_channel_io_normal;
1121 set_pcie_port_type(dev);
1122
1123 list_for_each_entry(slot, &dev->bus->slots, list)
1124 if (PCI_SLOT(dev->devfn) == slot->number)
1125 dev->slot = slot;
1126
1127 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1128 set this higher, assuming the system even supports it. */
1129 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001131 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1132 dev->bus->number, PCI_SLOT(dev->devfn),
1133 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
1135 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001136 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001137 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001139 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1140 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Yu Zhao853346e2009-03-21 22:05:11 +08001142 /* need to have dev->class ready */
1143 dev->cfg_size = pci_cfg_space_size(dev);
1144
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001146 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
1148 /* Early fixups, before probing the BARs */
1149 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001150 /* device class may be changed after fixup */
1151 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
1153 switch (dev->hdr_type) { /* header type */
1154 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1155 if (class == PCI_CLASS_BRIDGE_PCI)
1156 goto bad;
1157 pci_read_irq(dev);
1158 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1159 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1160 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001161
1162 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001163 * Do the ugly legacy mode stuff here rather than broken chip
1164 * quirk code. Legacy mode ATA controllers have fixed
1165 * addresses. These are not always echoed in BAR0-3, and
1166 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001167 */
1168 if (class == PCI_CLASS_STORAGE_IDE) {
1169 u8 progif;
1170 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1171 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001172 region.start = 0x1F0;
1173 region.end = 0x1F7;
1174 res = &dev->resource[0];
1175 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001176 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001177 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1178 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001179 region.start = 0x3F6;
1180 region.end = 0x3F6;
1181 res = &dev->resource[1];
1182 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001183 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001184 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1185 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001186 }
1187 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001188 region.start = 0x170;
1189 region.end = 0x177;
1190 res = &dev->resource[2];
1191 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001192 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001193 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1194 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001195 region.start = 0x376;
1196 region.end = 0x376;
1197 res = &dev->resource[3];
1198 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001199 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001200 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1201 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001202 }
1203 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 break;
1205
1206 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1207 if (class != PCI_CLASS_BRIDGE_PCI)
1208 goto bad;
1209 /* The PCI-to-PCI bridge spec requires that subtractive
1210 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001211 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001212 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 dev->transparent = ((dev->class & 0xff) == 1);
1214 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001215 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001216 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1217 if (pos) {
1218 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1219 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1220 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 break;
1222
1223 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1224 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1225 goto bad;
1226 pci_read_irq(dev);
1227 pci_read_bases(dev, 1, 0);
1228 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1229 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1230 break;
1231
1232 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001233 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1234 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001235 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
1237 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001238 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1239 dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 dev->class = PCI_CLASS_NOT_DEFINED;
1241 }
1242
1243 /* We found a fine healthy device, go go go... */
1244 return 0;
1245}
1246
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001247static struct hpp_type0 pci_default_type0 = {
1248 .revision = 1,
1249 .cache_line_size = 8,
1250 .latency_timer = 0x40,
1251 .enable_serr = 0,
1252 .enable_perr = 0,
1253};
1254
1255static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1256{
1257 u16 pci_cmd, pci_bctl;
1258
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001259 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001260 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001261
1262 if (hpp->revision > 1) {
1263 dev_warn(&dev->dev,
1264 "PCI settings rev %d not supported; using defaults\n",
1265 hpp->revision);
1266 hpp = &pci_default_type0;
1267 }
1268
1269 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1270 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1271 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1272 if (hpp->enable_serr)
1273 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001274 if (hpp->enable_perr)
1275 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001276 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1277
1278 /* Program bridge control value */
1279 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1280 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1281 hpp->latency_timer);
1282 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1283 if (hpp->enable_serr)
1284 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001285 if (hpp->enable_perr)
1286 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001287 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1288 }
1289}
1290
1291static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1292{
1293 if (hpp)
1294 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1295}
1296
1297static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1298{
1299 int pos;
1300 u32 reg32;
1301
1302 if (!hpp)
1303 return;
1304
1305 if (hpp->revision > 1) {
1306 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1307 hpp->revision);
1308 return;
1309 }
1310
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001311 /*
1312 * Don't allow _HPX to change MPS or MRRS settings. We manage
1313 * those to make sure they're consistent with the rest of the
1314 * platform.
1315 */
1316 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1317 PCI_EXP_DEVCTL_READRQ;
1318 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1319 PCI_EXP_DEVCTL_READRQ);
1320
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001321 /* Initialize Device Control Register */
1322 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1323 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1324
1325 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001326 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001327 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1328 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1329
1330 /* Find Advanced Error Reporting Enhanced Capability */
1331 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1332 if (!pos)
1333 return;
1334
1335 /* Initialize Uncorrectable Error Mask Register */
1336 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1337 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1338 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1339
1340 /* Initialize Uncorrectable Error Severity Register */
1341 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1342 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1343 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1344
1345 /* Initialize Correctable Error Mask Register */
1346 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1347 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1348 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1349
1350 /* Initialize Advanced Error Capabilities and Control Register */
1351 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1352 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1353 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1354
1355 /*
1356 * FIXME: The following two registers are not supported yet.
1357 *
1358 * o Secondary Uncorrectable Error Severity Register
1359 * o Secondary Uncorrectable Error Mask Register
1360 */
1361}
1362
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001363static void pci_configure_device(struct pci_dev *dev)
1364{
1365 struct hotplug_params hpp;
1366 int ret;
1367
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001368 memset(&hpp, 0, sizeof(hpp));
1369 ret = pci_get_hp_params(dev, &hpp);
1370 if (ret)
1371 return;
1372
1373 program_hpp_type2(dev, hpp.t2);
1374 program_hpp_type1(dev, hpp.t1);
1375 program_hpp_type0(dev, hpp.t0);
1376}
1377
Zhao, Yu201de562008-10-13 19:49:55 +08001378static void pci_release_capabilities(struct pci_dev *dev)
1379{
1380 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001381 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001382 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001383}
1384
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385/**
1386 * pci_release_dev - free a pci device structure when all users of it are finished.
1387 * @dev: device that's been disconnected
1388 *
1389 * Will be called only by the device core when all users of this pci device are
1390 * done.
1391 */
1392static void pci_release_dev(struct device *dev)
1393{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001394 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001396 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001397 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001398 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001399 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001400 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001401 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 kfree(pci_dev);
1403}
1404
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001405struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001406{
1407 struct pci_dev *dev;
1408
1409 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1410 if (!dev)
1411 return NULL;
1412
Michael Ellerman65891212007-04-05 17:19:08 +10001413 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001414 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001415 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001416
1417 return dev;
1418}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001419EXPORT_SYMBOL(pci_alloc_dev);
1420
Yinghai Luefdc87d2012-01-27 10:55:10 -08001421bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001422 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001423{
1424 int delay = 1;
1425
1426 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1427 return false;
1428
1429 /* some broken boards return 0 or ~0 if a slot is empty: */
1430 if (*l == 0xffffffff || *l == 0x00000000 ||
1431 *l == 0x0000ffff || *l == 0xffff0000)
1432 return false;
1433
Rajat Jain89665a62014-09-08 14:19:49 -07001434 /*
1435 * Configuration Request Retry Status. Some root ports return the
1436 * actual device ID instead of the synthetic ID (0xFFFF) required
1437 * by the PCIe spec. Ignore the device ID and only check for
1438 * (vendor id == 1).
1439 */
1440 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001441 if (!crs_timeout)
1442 return false;
1443
1444 msleep(delay);
1445 delay *= 2;
1446 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1447 return false;
1448 /* Card hasn't responded in 60 seconds? Must be stuck. */
1449 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001450 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1451 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1452 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001453 return false;
1454 }
1455 }
1456
1457 return true;
1458}
1459EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461/*
1462 * Read the config data for a PCI device, sanity-check it
1463 * and fill in the dev structure...
1464 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001465static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466{
1467 struct pci_dev *dev;
1468 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Yinghai Luefdc87d2012-01-27 10:55:10 -08001470 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 return NULL;
1472
Gu Zheng8b1fce02013-05-25 21:48:31 +08001473 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 if (!dev)
1475 return NULL;
1476
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 dev->vendor = l & 0xffff;
1479 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001481 pci_set_of_node(dev);
1482
Yu Zhao480b93b2009-03-20 11:25:14 +08001483 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001484 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 kfree(dev);
1486 return NULL;
1487 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001488
1489 return dev;
1490}
1491
Zhao, Yu201de562008-10-13 19:49:55 +08001492static void pci_init_capabilities(struct pci_dev *dev)
1493{
1494 /* MSI/MSI-X list */
1495 pci_msi_init_pci_dev(dev);
1496
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001497 /* Buffers for saving PCIe and PCI-X capabilities */
1498 pci_allocate_cap_save_buffers(dev);
1499
Zhao, Yu201de562008-10-13 19:49:55 +08001500 /* Power Management */
1501 pci_pm_init(dev);
1502
1503 /* Vital Product Data */
1504 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001505
1506 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001507 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001508
1509 /* Single Root I/O Virtualization */
1510 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001511
1512 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001513 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001514}
1515
Sam Ravnborg96bde062007-03-26 21:53:30 -08001516void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001517{
Yinghai Lu4f535092013-01-21 13:20:52 -08001518 int ret;
1519
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001520 pci_configure_device(dev);
1521
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 device_initialize(&dev->dev);
1523 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
Yinghai Lu7629d192013-01-21 13:20:44 -08001525 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001527 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 dev->dev.coherent_dma_mask = 0xffffffffull;
1529
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001530 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001531 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001532
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 /* Fix up broken headers */
1534 pci_fixup_device(pci_fixup_header, dev);
1535
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001536 /* moved out from quirk header fixup code */
1537 pci_reassigndev_resource_alignment(dev);
1538
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001539 /* Clear the state_saved flag. */
1540 dev->state_saved = false;
1541
Zhao, Yu201de562008-10-13 19:49:55 +08001542 /* Initialize various capabilities */
1543 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001544
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 /*
1546 * Add the device to our list of discovered devices
1547 * and the bus list for fixup functions, etc.
1548 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001549 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001551 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001552
Yinghai Lu4f535092013-01-21 13:20:52 -08001553 ret = pcibios_add_device(dev);
1554 WARN_ON(ret < 0);
1555
1556 /* Notifier could use PCI capabilities */
1557 dev->match_driver = false;
1558 ret = device_add(&dev->dev);
1559 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001560}
1561
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001562struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001563{
1564 struct pci_dev *dev;
1565
Trent Piepho90bdb312009-03-20 14:56:00 -06001566 dev = pci_get_slot(bus, devfn);
1567 if (dev) {
1568 pci_dev_put(dev);
1569 return dev;
1570 }
1571
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001572 dev = pci_scan_device(bus, devfn);
1573 if (!dev)
1574 return NULL;
1575
1576 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
1578 return dev;
1579}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001580EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001582static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001583{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001584 int pos;
1585 u16 cap = 0;
1586 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001587
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001588 if (pci_ari_enabled(bus)) {
1589 if (!dev)
1590 return 0;
1591 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1592 if (!pos)
1593 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001594
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001595 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1596 next_fn = PCI_ARI_CAP_NFN(cap);
1597 if (next_fn <= fn)
1598 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001599
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001600 return next_fn;
1601 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001602
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001603 /* dev may be NULL for non-contiguous multifunction devices */
1604 if (!dev || dev->multifunction)
1605 return (fn + 1) % 8;
1606
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001607 return 0;
1608}
1609
1610static int only_one_child(struct pci_bus *bus)
1611{
1612 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001613
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001614 if (!parent || !pci_is_pcie(parent))
1615 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001616 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001617 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001618 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001619 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001620 return 1;
1621 return 0;
1622}
1623
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624/**
1625 * pci_scan_slot - scan a PCI slot on a bus for devices.
1626 * @bus: PCI bus to scan
1627 * @devfn: slot number to scan (must have zero function.)
1628 *
1629 * Scan a PCI slot on the specified PCI bus for devices, adding
1630 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001631 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001632 *
1633 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001635int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001637 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001638 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001639
1640 if (only_one_child(bus) && (devfn > 0))
1641 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001643 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001644 if (!dev)
1645 return 0;
1646 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001647 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001649 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001650 dev = pci_scan_single_device(bus, devfn + fn);
1651 if (dev) {
1652 if (!dev->is_added)
1653 nr++;
1654 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 }
1656 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001657
Shaohua Li149e1632008-07-23 10:32:31 +08001658 /* only one slot has pcie device */
1659 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001660 pcie_aspm_init_link_state(bus->self);
1661
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 return nr;
1663}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001664EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
Jon Masonb03e7492011-07-20 15:20:54 -05001666static int pcie_find_smpss(struct pci_dev *dev, void *data)
1667{
1668 u8 *smpss = data;
1669
1670 if (!pci_is_pcie(dev))
1671 return 0;
1672
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001673 /*
1674 * We don't have a way to change MPS settings on devices that have
1675 * drivers attached. A hot-added device might support only the minimum
1676 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1677 * where devices may be hot-added, we limit the fabric MPS to 128 so
1678 * hot-added devices will work correctly.
1679 *
1680 * However, if we hot-add a device to a slot directly below a Root
1681 * Port, it's impossible for there to be other existing devices below
1682 * the port. We don't limit the MPS in this case because we can
1683 * reconfigure MPS on both the Root Port and the hot-added device,
1684 * and there are no other devices involved.
1685 *
1686 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001687 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001688 if (dev->is_hotplug_bridge &&
1689 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001690 *smpss = 0;
1691
1692 if (*smpss > dev->pcie_mpss)
1693 *smpss = dev->pcie_mpss;
1694
1695 return 0;
1696}
1697
1698static void pcie_write_mps(struct pci_dev *dev, int mps)
1699{
Jon Mason62f392e2011-10-14 14:56:14 -05001700 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001701
1702 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001703 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001704
Yijing Wang62f87c02012-07-24 17:20:03 +08001705 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1706 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001707 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001708 * downstream communication will never be larger than
1709 * the MRRS. So, the MPS only needs to be configured
1710 * for the upstream communication. This being the case,
1711 * walk from the top down and set the MPS of the child
1712 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001713 *
1714 * Configure the device MPS with the smaller of the
1715 * device MPSS or the bridge MPS (which is assumed to be
1716 * properly configured at this point to the largest
1717 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001718 */
Jon Mason62f392e2011-10-14 14:56:14 -05001719 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001720 }
1721
1722 rc = pcie_set_mps(dev, mps);
1723 if (rc)
1724 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1725}
1726
Jon Mason62f392e2011-10-14 14:56:14 -05001727static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001728{
Jon Mason62f392e2011-10-14 14:56:14 -05001729 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001730
Jon Masoned2888e2011-09-08 16:41:18 -05001731 /* In the "safe" case, do not configure the MRRS. There appear to be
1732 * issues with setting MRRS to 0 on a number of devices.
1733 */
Jon Masoned2888e2011-09-08 16:41:18 -05001734 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1735 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001736
Jon Masoned2888e2011-09-08 16:41:18 -05001737 /* For Max performance, the MRRS must be set to the largest supported
1738 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001739 * device or the bus can support. This should already be properly
1740 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001741 */
Jon Mason62f392e2011-10-14 14:56:14 -05001742 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001743
1744 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001745 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001746 * If the MRRS value provided is not acceptable (e.g., too large),
1747 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001748 */
Jon Masonb03e7492011-07-20 15:20:54 -05001749 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1750 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001751 if (!rc)
1752 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001753
Jon Mason62f392e2011-10-14 14:56:14 -05001754 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001755 mrrs /= 2;
1756 }
Jon Mason62f392e2011-10-14 14:56:14 -05001757
1758 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001759 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001760}
1761
Yijing Wang5895af72013-08-26 16:33:06 +08001762static void pcie_bus_detect_mps(struct pci_dev *dev)
1763{
1764 struct pci_dev *bridge = dev->bus->self;
1765 int mps, p_mps;
1766
1767 if (!bridge)
1768 return;
1769
1770 mps = pcie_get_mps(dev);
1771 p_mps = pcie_get_mps(bridge);
1772
1773 if (mps != p_mps)
1774 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1775 mps, pci_name(bridge), p_mps);
1776}
1777
Jon Masonb03e7492011-07-20 15:20:54 -05001778static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1779{
Jon Masona513a992011-10-14 14:56:16 -05001780 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001781
1782 if (!pci_is_pcie(dev))
1783 return 0;
1784
Yijing Wang5895af72013-08-26 16:33:06 +08001785 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1786 pcie_bus_detect_mps(dev);
1787 return 0;
1788 }
1789
Jon Masona513a992011-10-14 14:56:16 -05001790 mps = 128 << *(u8 *)data;
1791 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001792
1793 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001794 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001795
Ryan Desfosses227f0642014-04-18 20:13:50 -04001796 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1797 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001798 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001799
1800 return 0;
1801}
1802
Jon Masona513a992011-10-14 14:56:16 -05001803/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001804 * parents then children fashion. If this changes, then this code will not
1805 * work as designed.
1806 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001807void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001808{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001809 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001810
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001811 if (!bus->self)
1812 return;
1813
Jon Masonb03e7492011-07-20 15:20:54 -05001814 if (!pci_is_pcie(bus->self))
1815 return;
1816
Jon Mason5f39e672011-10-03 09:50:20 -05001817 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001818 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001819 * simply force the MPS of the entire system to the smallest possible.
1820 */
1821 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1822 smpss = 0;
1823
Jon Masonb03e7492011-07-20 15:20:54 -05001824 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001825 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001826
Jon Masonb03e7492011-07-20 15:20:54 -05001827 pcie_find_smpss(bus->self, &smpss);
1828 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1829 }
1830
1831 pcie_bus_configure_set(bus->self, &smpss);
1832 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1833}
Jon Masondebc3b72011-08-02 00:01:18 -05001834EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001835
Bill Pemberton15856ad2012-11-21 15:35:00 -05001836unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837{
Yinghai Lub918c622012-05-17 18:51:11 -07001838 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 struct pci_dev *dev;
1840
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001841 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842
1843 /* Go find them, Rover! */
1844 for (devfn = 0; devfn < 0x100; devfn += 8)
1845 pci_scan_slot(bus, devfn);
1846
Yu Zhaoa28724b2009-03-20 11:25:13 +08001847 /* Reserve buses for SR-IOV capability. */
1848 max += pci_iov_bus_range(bus);
1849
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 /*
1851 * After performing arch-dependent fixup of the bus, look behind
1852 * all PCI-to-PCI bridges on this bus.
1853 */
Alex Chiang74710de2009-03-20 14:56:10 -06001854 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001855 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001856 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001857 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001858 }
1859
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001860 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001862 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 max = pci_scan_bridge(bus, dev, max, pass);
1864 }
1865
1866 /*
1867 * We've scanned the bus and so we know all about what's on
1868 * the other side of any bridges that may be on this bus plus
1869 * any devices.
1870 *
1871 * Return how far we've got finding sub-buses.
1872 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001873 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874 return max;
1875}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001876EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001878/**
1879 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1880 * @bridge: Host bridge to set up.
1881 *
1882 * Default empty implementation. Replace with an architecture-specific setup
1883 * routine, if necessary.
1884 */
1885int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1886{
1887 return 0;
1888}
1889
Jiang Liu10a95742013-04-12 05:44:20 +00001890void __weak pcibios_add_bus(struct pci_bus *bus)
1891{
1892}
1893
1894void __weak pcibios_remove_bus(struct pci_bus *bus)
1895{
1896}
1897
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001898struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1899 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001901 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001902 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001903 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001904 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001905 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001906 resource_size_t offset;
1907 char bus_addr[64];
1908 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001910 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001911 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001912 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913
1914 b->sysdata = sysdata;
1915 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001916 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001917 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001918 b2 = pci_find_bus(pci_domain_nr(b), bus);
1919 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001921 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 goto err_out;
1923 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001924
Yinghai Lu7b543662012-04-02 18:31:53 -07001925 bridge = pci_alloc_host_bridge(b);
1926 if (!bridge)
1927 goto err_out;
1928
1929 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001930 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001931 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001932 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001933 if (error) {
1934 kfree(bridge);
1935 goto err_out;
1936 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001937
Yinghai Lu7b543662012-04-02 18:31:53 -07001938 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001939 if (error) {
1940 put_device(&bridge->dev);
1941 goto err_out;
1942 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001943 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001944 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001945 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946
Yinghai Lu0d358f22008-02-19 03:20:41 -08001947 if (!parent)
1948 set_dev_node(b->bridge, pcibus_to_node(b));
1949
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001950 b->dev.class = &pcibus_class;
1951 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001952 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001953 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 if (error)
1955 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956
Jiang Liu10a95742013-04-12 05:44:20 +00001957 pcibios_add_bus(b);
1958
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 /* Create legacy_io and legacy_mem files for this bus */
1960 pci_create_legacy_files(b);
1961
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001962 if (parent)
1963 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1964 else
1965 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1966
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001967 /* Add initial resources to the bus */
1968 list_for_each_entry_safe(window, n, resources, list) {
1969 list_move_tail(&window->list, &bridge->windows);
1970 res = window->res;
1971 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001972 if (res->flags & IORESOURCE_BUS)
1973 pci_bus_insert_busn_res(b, bus, res->end);
1974 else
1975 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001976 if (offset) {
1977 if (resource_type(res) == IORESOURCE_IO)
1978 fmt = " (bus address [%#06llx-%#06llx])";
1979 else
1980 fmt = " (bus address [%#010llx-%#010llx])";
1981 snprintf(bus_addr, sizeof(bus_addr), fmt,
1982 (unsigned long long) (res->start - offset),
1983 (unsigned long long) (res->end - offset));
1984 } else
1985 bus_addr[0] = '\0';
1986 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001987 }
1988
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001989 down_write(&pci_bus_sem);
1990 list_add_tail(&b->node, &pci_root_buses);
1991 up_write(&pci_bus_sem);
1992
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 return b;
1994
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001996 put_device(&bridge->dev);
1997 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001998err_out:
1999 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000 return NULL;
2001}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002002
Yinghai Lu98a35832012-05-18 11:35:50 -06002003int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2004{
2005 struct resource *res = &b->busn_res;
2006 struct resource *parent_res, *conflict;
2007
2008 res->start = bus;
2009 res->end = bus_max;
2010 res->flags = IORESOURCE_BUS;
2011
2012 if (!pci_is_root_bus(b))
2013 parent_res = &b->parent->busn_res;
2014 else {
2015 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2016 res->flags |= IORESOURCE_PCI_FIXED;
2017 }
2018
Andreas Noeverced04d12014-01-23 21:59:24 +01002019 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002020
2021 if (conflict)
2022 dev_printk(KERN_DEBUG, &b->dev,
2023 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2024 res, pci_is_root_bus(b) ? "domain " : "",
2025 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002026
2027 return conflict == NULL;
2028}
2029
2030int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2031{
2032 struct resource *res = &b->busn_res;
2033 struct resource old_res = *res;
2034 resource_size_t size;
2035 int ret;
2036
2037 if (res->start > bus_max)
2038 return -EINVAL;
2039
2040 size = bus_max - res->start + 1;
2041 ret = adjust_resource(res, res->start, size);
2042 dev_printk(KERN_DEBUG, &b->dev,
2043 "busn_res: %pR end %s updated to %02x\n",
2044 &old_res, ret ? "can not be" : "is", bus_max);
2045
2046 if (!ret && !res->parent)
2047 pci_bus_insert_busn_res(b, res->start, res->end);
2048
2049 return ret;
2050}
2051
2052void pci_bus_release_busn_res(struct pci_bus *b)
2053{
2054 struct resource *res = &b->busn_res;
2055 int ret;
2056
2057 if (!res->flags || !res->parent)
2058 return;
2059
2060 ret = release_resource(res);
2061 dev_printk(KERN_DEBUG, &b->dev,
2062 "busn_res: %pR %s released\n",
2063 res, ret ? "can not be" : "is");
2064}
2065
Bill Pemberton15856ad2012-11-21 15:35:00 -05002066struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002067 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2068{
Yinghai Lu4d99f522012-05-17 18:51:12 -07002069 struct pci_host_bridge_window *window;
2070 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002071 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002072 int max;
2073
2074 list_for_each_entry(window, resources, list)
2075 if (window->res->flags & IORESOURCE_BUS) {
2076 found = true;
2077 break;
2078 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002079
2080 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2081 if (!b)
2082 return NULL;
2083
Yinghai Lu4d99f522012-05-17 18:51:12 -07002084 if (!found) {
2085 dev_info(&b->dev,
2086 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2087 bus);
2088 pci_bus_insert_busn_res(b, bus, 255);
2089 }
2090
2091 max = pci_scan_child_bus(b);
2092
2093 if (!found)
2094 pci_bus_update_busn_res_end(b, max);
2095
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002096 pci_bus_add_devices(b);
2097 return b;
2098}
2099EXPORT_SYMBOL(pci_scan_root_bus);
2100
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06002101/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002102struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002103 int bus, struct pci_ops *ops, void *sysdata)
2104{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002105 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002106 struct pci_bus *b;
2107
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002108 pci_add_resource(&resources, &ioport_resource);
2109 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002110 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002111 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002112 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07002113 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06002114 else
2115 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002116 return b;
2117}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118EXPORT_SYMBOL(pci_scan_bus_parented);
2119
Bill Pemberton15856ad2012-11-21 15:35:00 -05002120struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002121 void *sysdata)
2122{
2123 LIST_HEAD(resources);
2124 struct pci_bus *b;
2125
2126 pci_add_resource(&resources, &ioport_resource);
2127 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002128 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002129 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2130 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002131 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002132 pci_bus_add_devices(b);
2133 } else {
2134 pci_free_resource_list(&resources);
2135 }
2136 return b;
2137}
2138EXPORT_SYMBOL(pci_scan_bus);
2139
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002140/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002141 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2142 * @bridge: PCI bridge for the bus to scan
2143 *
2144 * Scan a PCI bus and child buses for new devices, add them,
2145 * and enable them, resizing bridge mmio/io resource if necessary
2146 * and possible. The caller must ensure the child devices are already
2147 * removed for resizing to occur.
2148 *
2149 * Returns the max number of subordinate bus discovered.
2150 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002151unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002152{
2153 unsigned int max;
2154 struct pci_bus *bus = bridge->subordinate;
2155
2156 max = pci_scan_child_bus(bus);
2157
2158 pci_assign_unassigned_bridge_resources(bridge);
2159
2160 pci_bus_add_devices(bus);
2161
2162 return max;
2163}
2164
Yinghai Lua5213a32012-10-30 14:31:21 -06002165/**
2166 * pci_rescan_bus - scan a PCI bus for devices.
2167 * @bus: PCI bus to scan
2168 *
2169 * Scan a PCI bus and child buses for new devices, adds them,
2170 * and enables them.
2171 *
2172 * Returns the max number of subordinate bus discovered.
2173 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002174unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002175{
2176 unsigned int max;
2177
2178 max = pci_scan_child_bus(bus);
2179 pci_assign_unassigned_bus_resources(bus);
2180 pci_bus_add_devices(bus);
2181
2182 return max;
2183}
2184EXPORT_SYMBOL_GPL(pci_rescan_bus);
2185
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002186/*
2187 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2188 * routines should always be executed under this mutex.
2189 */
2190static DEFINE_MUTEX(pci_rescan_remove_lock);
2191
2192void pci_lock_rescan_remove(void)
2193{
2194 mutex_lock(&pci_rescan_remove_lock);
2195}
2196EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2197
2198void pci_unlock_rescan_remove(void)
2199{
2200 mutex_unlock(&pci_rescan_remove_lock);
2201}
2202EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2203
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002204static int __init pci_sort_bf_cmp(const struct device *d_a,
2205 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002206{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002207 const struct pci_dev *a = to_pci_dev(d_a);
2208 const struct pci_dev *b = to_pci_dev(d_b);
2209
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002210 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2211 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2212
2213 if (a->bus->number < b->bus->number) return -1;
2214 else if (a->bus->number > b->bus->number) return 1;
2215
2216 if (a->devfn < b->devfn) return -1;
2217 else if (a->devfn > b->devfn) return 1;
2218
2219 return 0;
2220}
2221
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002222void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002223{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002224 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002225}