blob: 8addb1220b4f290c5ec23eefa1f6f245b5753267 [file] [log] [blame]
Alan Jenkins9e1b9b82009-11-07 21:03:54 +00001config SYMBOL_PREFIX
2 string
3 default "_"
4
Bryan Wu1394f032007-05-06 14:50:22 -07005config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04006 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07007
8config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -04009 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070010
11config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -040012 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070013
14config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040015 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070016
17config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040018 def_bool y
Mike Frysinger652afdc2010-01-25 22:12:32 +000019 select HAVE_ARCH_KGDB
Mike Frysingere8f263d2010-01-26 07:33:53 +000020 select HAVE_ARCH_TRACEHOOK
Mike Frysingerf5074422010-07-21 09:13:02 -040021 select HAVE_DYNAMIC_FTRACE
22 select HAVE_FTRACE_MCOUNT_RECORD
Mike Frysinger1ee76d72009-06-10 04:45:29 -040023 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040024 select HAVE_FUNCTION_TRACER
Mike Frysingeraebfef02010-01-22 07:35:20 -050025 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
Sam Ravnborgec7748b2008-02-09 10:46:40 +010026 select HAVE_IDE
Barry Songd86bfb12010-01-07 04:11:17 +000027 select HAVE_KERNEL_GZIP if RAMKERNEL
28 select HAVE_KERNEL_BZIP2 if RAMKERNEL
29 select HAVE_KERNEL_LZMA if RAMKERNEL
Mike Frysinger67df6cc2010-07-19 05:37:54 +000030 select HAVE_KERNEL_LZO if RAMKERNEL
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050031 select HAVE_OPROFILE
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080032 select ARCH_WANT_OPTIONAL_GPIOLIB
Thomas Gleixner7b028862011-01-19 20:29:58 +010033 select HAVE_GENERIC_HARDIRQS
Mike Frysingerbee18be2011-03-21 02:39:10 -040034 select GENERIC_ATOMIC64
Thomas Gleixner7b028862011-01-19 20:29:58 +010035 select GENERIC_IRQ_PROBE
36 select IRQ_PER_CPU if SMP
Bryan Wu1394f032007-05-06 14:50:22 -070037
Mike Frysingerddf9dda2009-06-13 07:42:58 -040038config GENERIC_CSUM
39 def_bool y
40
Mike Frysinger70f12562009-06-07 17:18:25 -040041config GENERIC_BUG
42 def_bool y
43 depends on BUG
44
Aubrey Lie3defff2007-05-21 18:09:11 +080045config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040046 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080047
Bryan Wu1394f032007-05-06 14:50:22 -070048config GENERIC_FIND_NEXT_BIT
Mike Frysingerbac7d892009-06-07 03:46:06 -040049 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070050
Michael Hennerichb2d15832007-07-24 15:46:36 +080051config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040052 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070053
54config FORCE_MAX_ZONEORDER
55 int
56 default "14"
57
58config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040059 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070060
Mike Frysinger6fa68e72009-06-08 18:45:01 -040061config LOCKDEP_SUPPORT
62 def_bool y
63
Mike Frysingerc7b412f2009-06-08 18:44:45 -040064config STACKTRACE_SUPPORT
65 def_bool y
66
Mike Frysinger8f860012009-06-08 12:49:48 -040067config TRACE_IRQFLAGS_SUPPORT
68 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070069
Bryan Wu1394f032007-05-06 14:50:22 -070070source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070071
Bryan Wu1394f032007-05-06 14:50:22 -070072source "kernel/Kconfig.preempt"
73
Matt Helsleydc52ddc2008-10-18 20:27:21 -070074source "kernel/Kconfig.freezer"
75
Bryan Wu1394f032007-05-06 14:50:22 -070076menu "Blackfin Processor Options"
77
78comment "Processor and Board Settings"
79
80choice
81 prompt "CPU"
82 default BF533
83
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080084config BF512
85 bool "BF512"
86 help
87 BF512 Processor Support.
88
89config BF514
90 bool "BF514"
91 help
92 BF514 Processor Support.
93
94config BF516
95 bool "BF516"
96 help
97 BF516 Processor Support.
98
99config BF518
100 bool "BF518"
101 help
102 BF518 Processor Support.
103
Michael Hennerich59003142007-10-21 16:54:27 +0800104config BF522
105 bool "BF522"
106 help
107 BF522 Processor Support.
108
Mike Frysinger1545a112007-12-24 16:54:48 +0800109config BF523
110 bool "BF523"
111 help
112 BF523 Processor Support.
113
114config BF524
115 bool "BF524"
116 help
117 BF524 Processor Support.
118
Michael Hennerich59003142007-10-21 16:54:27 +0800119config BF525
120 bool "BF525"
121 help
122 BF525 Processor Support.
123
Mike Frysinger1545a112007-12-24 16:54:48 +0800124config BF526
125 bool "BF526"
126 help
127 BF526 Processor Support.
128
Michael Hennerich59003142007-10-21 16:54:27 +0800129config BF527
130 bool "BF527"
131 help
132 BF527 Processor Support.
133
Bryan Wu1394f032007-05-06 14:50:22 -0700134config BF531
135 bool "BF531"
136 help
137 BF531 Processor Support.
138
139config BF532
140 bool "BF532"
141 help
142 BF532 Processor Support.
143
144config BF533
145 bool "BF533"
146 help
147 BF533 Processor Support.
148
149config BF534
150 bool "BF534"
151 help
152 BF534 Processor Support.
153
154config BF536
155 bool "BF536"
156 help
157 BF536 Processor Support.
158
159config BF537
160 bool "BF537"
161 help
162 BF537 Processor Support.
163
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800164config BF538
165 bool "BF538"
166 help
167 BF538 Processor Support.
168
169config BF539
170 bool "BF539"
171 help
172 BF539 Processor Support.
173
Mike Frysinger5df326a2009-11-16 23:49:41 +0000174config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800175 bool "BF542"
176 help
177 BF542 Processor Support.
178
Mike Frysinger2f89c062009-02-04 16:49:45 +0800179config BF542M
180 bool "BF542m"
181 help
182 BF542 Processor Support.
183
Mike Frysinger5df326a2009-11-16 23:49:41 +0000184config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800185 bool "BF544"
186 help
187 BF544 Processor Support.
188
Mike Frysinger2f89c062009-02-04 16:49:45 +0800189config BF544M
190 bool "BF544m"
191 help
192 BF544 Processor Support.
193
Mike Frysinger5df326a2009-11-16 23:49:41 +0000194config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800195 bool "BF547"
196 help
197 BF547 Processor Support.
198
Mike Frysinger2f89c062009-02-04 16:49:45 +0800199config BF547M
200 bool "BF547m"
201 help
202 BF547 Processor Support.
203
Mike Frysinger5df326a2009-11-16 23:49:41 +0000204config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800205 bool "BF548"
206 help
207 BF548 Processor Support.
208
Mike Frysinger2f89c062009-02-04 16:49:45 +0800209config BF548M
210 bool "BF548m"
211 help
212 BF548 Processor Support.
213
Mike Frysinger5df326a2009-11-16 23:49:41 +0000214config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800215 bool "BF549"
216 help
217 BF549 Processor Support.
218
Mike Frysinger2f89c062009-02-04 16:49:45 +0800219config BF549M
220 bool "BF549m"
221 help
222 BF549 Processor Support.
223
Bryan Wu1394f032007-05-06 14:50:22 -0700224config BF561
225 bool "BF561"
226 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800227 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700228
229endchoice
230
Graf Yang46fa5ee2009-01-07 23:14:39 +0800231config SMP
232 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000233 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800234 bool "Symmetric multi-processing support"
235 ---help---
236 This enables support for systems with more than one CPU,
237 like the dual core BF561. If you have a system with only one
238 CPU, say N. If you have a system with more than one CPU, say Y.
239
240 If you don't know what to do here, say N.
241
242config NR_CPUS
243 int
244 depends on SMP
245 default 2 if BF561
246
Graf Yang0b39db22009-12-28 11:13:51 +0000247config HOTPLUG_CPU
248 bool "Support for hot-pluggable CPUs"
249 depends on SMP && HOTPLUG
250 default y
251
Graf Yangead9b112009-12-14 08:01:08 +0000252config HAVE_LEGACY_PER_CPU_AREA
253 def_bool y
254 depends on SMP
255
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800256config BF_REV_MIN
257 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800258 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800259 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800260 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800261 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800262
263config BF_REV_MAX
264 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800265 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
266 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800267 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800268 default 6 if (BF533 || BF532 || BF531)
269
Bryan Wu1394f032007-05-06 14:50:22 -0700270choice
271 prompt "Silicon Rev"
Mike Frysingerf8b55652009-04-13 21:58:34 +0000272 default BF_REV_0_0 if (BF51x || BF52x)
273 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800274 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800275
276config BF_REV_0_0
277 bool "0.0"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800278 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Michael Hennerich59003142007-10-21 16:54:27 +0800279
280config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800281 bool "0.1"
Mike Frysinger3d15f302009-06-15 16:21:44 +0000282 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700283
284config BF_REV_0_2
285 bool "0.2"
Mike Frysinger8060bb62010-08-16 16:18:12 +0000286 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700287
288config BF_REV_0_3
289 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800290 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700291
292config BF_REV_0_4
293 bool "0.4"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800294 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700295
296config BF_REV_0_5
297 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800298 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700299
Mike Frysinger49f72532008-10-09 12:06:27 +0800300config BF_REV_0_6
301 bool "0.6"
302 depends on (BF533 || BF532 || BF531)
303
Jie Zhangde3025f2007-06-25 18:04:12 +0800304config BF_REV_ANY
305 bool "any"
306
307config BF_REV_NONE
308 bool "none"
309
Bryan Wu1394f032007-05-06 14:50:22 -0700310endchoice
311
Roy Huang24a07a12007-07-12 22:41:45 +0800312config BF53x
313 bool
314 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
315 default y
316
Bryan Wu1394f032007-05-06 14:50:22 -0700317config MEM_MT48LC64M4A2FB_7E
318 bool
319 depends on (BFIN533_STAMP)
320 default y
321
322config MEM_MT48LC16M16A2TG_75
323 bool
324 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000325 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
326 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
327 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700328 default y
329
330config MEM_MT48LC32M8A2_75
331 bool
Mike Frysinger084f9eb2010-05-20 04:26:54 +0000332 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700333 default y
334
335config MEM_MT48LC8M32B2B5_7
336 bool
337 depends on (BFIN561_BLUETECHNIX_CM)
338 default y
339
Michael Hennerich59003142007-10-21 16:54:27 +0800340config MEM_MT48LC32M16A2TG_75
341 bool
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000342 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
Michael Hennerich59003142007-10-21 16:54:27 +0800343 default y
344
Graf Yangee48efb2009-06-18 04:32:04 +0000345config MEM_MT48H32M16LFCJ_75
346 bool
347 depends on (BFIN526_EZBRD)
348 default y
349
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800350source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800351source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700352source "arch/blackfin/mach-bf533/Kconfig"
353source "arch/blackfin/mach-bf561/Kconfig"
354source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800355source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800356source "arch/blackfin/mach-bf548/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700357
358menu "Board customizations"
359
360config CMDLINE_BOOL
361 bool "Default bootloader kernel arguments"
362
363config CMDLINE
364 string "Initial kernel command string"
365 depends on CMDLINE_BOOL
366 default "console=ttyBF0,57600"
367 help
368 If you don't have a boot loader capable of passing a command line string
369 to the kernel, you may specify one here. As a minimum, you should specify
370 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
371
Mike Frysinger5f004c22008-04-25 02:11:24 +0800372config BOOT_LOAD
373 hex "Kernel load address for booting"
374 default "0x1000"
375 range 0x1000 0x20000000
376 help
377 This option allows you to set the load address of the kernel.
378 This can be useful if you are on a board which has a small amount
379 of memory or you wish to reserve some memory at the beginning of
380 the address space.
381
382 Note that you need to keep this value above 4k (0x1000) as this
383 memory region is used to capture NULL pointer references as well
384 as some core kernel functions.
385
Michael Hennerich8cc71172008-10-13 14:45:06 +0800386config ROM_BASE
387 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800388 depends on ROMKERNEL
Barry Songd86bfb12010-01-07 04:11:17 +0000389 default "0x20040040"
Michael Hennerich8cc71172008-10-13 14:45:06 +0800390 range 0x20000000 0x20400000 if !(BF54x || BF561)
391 range 0x20000000 0x30000000 if (BF54x || BF561)
392 help
Barry Songd86bfb12010-01-07 04:11:17 +0000393 Make sure your ROM base does not include any file-header
394 information that is prepended to the kernel.
395
396 For example, the bootable U-Boot format (created with
397 mkimage) has a 64 byte header (0x40). So while the image
398 you write to flash might start at say 0x20080000, you have
399 to add 0x40 to get the kernel's ROM base as it will come
400 after the header.
Michael Hennerich8cc71172008-10-13 14:45:06 +0800401
Robin Getzf16295e2007-08-03 18:07:17 +0800402comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700403
404config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800405 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800406 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000407 default "11059200" if BFIN533_STAMP
408 default "24576000" if PNAV10
409 default "25000000" # most people use this
410 default "27000000" if BFIN533_EZKIT
411 default "30000000" if BFIN561_EZKIT
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000412 default "24000000" if BFIN527_AD7160EVAL
Bryan Wu1394f032007-05-06 14:50:22 -0700413 help
414 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800415 Warning: This value should match the crystal on the board. Otherwise,
416 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700417
Robin Getzf16295e2007-08-03 18:07:17 +0800418config BFIN_KERNEL_CLOCK
419 bool "Re-program Clocks while Kernel boots?"
420 default n
421 help
422 This option decides if kernel clocks are re-programed from the
423 bootloader settings. If the clocks are not set, the SDRAM settings
424 are also not changed, and the Bootloader does 100% of the hardware
425 configuration.
426
427config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800428 bool "Bypass PLL"
429 depends on BFIN_KERNEL_CLOCK
430 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800431
432config CLKIN_HALF
433 bool "Half Clock In"
434 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
435 default n
436 help
437 If this is set the clock will be divided by 2, before it goes to the PLL.
438
439config VCO_MULT
440 int "VCO Multiplier"
441 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
442 range 1 64
443 default "22" if BFIN533_EZKIT
444 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000445 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800446 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000447 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Robin Getzf16295e2007-08-03 18:07:17 +0800448 default "20" if BFIN561_EZKIT
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800449 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000450 default "25" if BFIN527_AD7160EVAL
Robin Getzf16295e2007-08-03 18:07:17 +0800451 help
452 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
453 PLL Frequency = (Crystal Frequency) * (this setting)
454
455choice
456 prompt "Core Clock Divider"
457 depends on BFIN_KERNEL_CLOCK
458 default CCLK_DIV_1
459 help
460 This sets the frequency of the core. It can be 1, 2, 4 or 8
461 Core Frequency = (PLL frequency) / (this setting)
462
463config CCLK_DIV_1
464 bool "1"
465
466config CCLK_DIV_2
467 bool "2"
468
469config CCLK_DIV_4
470 bool "4"
471
472config CCLK_DIV_8
473 bool "8"
474endchoice
475
476config SCLK_DIV
477 int "System Clock Divider"
478 depends on BFIN_KERNEL_CLOCK
479 range 1 15
Mike Frysinger5f004c22008-04-25 02:11:24 +0800480 default 5
Robin Getzf16295e2007-08-03 18:07:17 +0800481 help
482 This sets the frequency of the system clock (including SDRAM or DDR).
483 This can be between 1 and 15
484 System Clock = (PLL frequency) / (this setting)
485
Mike Frysinger5f004c22008-04-25 02:11:24 +0800486choice
487 prompt "DDR SDRAM Chip Type"
488 depends on BFIN_KERNEL_CLOCK
489 depends on BF54x
490 default MEM_MT46V32M16_5B
491
492config MEM_MT46V32M16_6T
493 bool "MT46V32M16_6T"
494
495config MEM_MT46V32M16_5B
496 bool "MT46V32M16_5B"
497endchoice
498
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800499choice
500 prompt "DDR/SDRAM Timing"
501 depends on BFIN_KERNEL_CLOCK
502 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
503 help
504 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
505 The calculated SDRAM timing parameters may not be 100%
506 accurate - This option is therefore marked experimental.
507
508config BFIN_KERNEL_CLOCK_MEMINIT_CALC
509 bool "Calculate Timings (EXPERIMENTAL)"
510 depends on EXPERIMENTAL
511
512config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
513 bool "Provide accurate Timings based on target SCLK"
514 help
515 Please consult the Blackfin Hardware Reference Manuals as well
516 as the memory device datasheet.
517 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
518endchoice
519
520menu "Memory Init Control"
521 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
522
523config MEM_DDRCTL0
524 depends on BF54x
525 hex "DDRCTL0"
526 default 0x0
527
528config MEM_DDRCTL1
529 depends on BF54x
530 hex "DDRCTL1"
531 default 0x0
532
533config MEM_DDRCTL2
534 depends on BF54x
535 hex "DDRCTL2"
536 default 0x0
537
538config MEM_EBIU_DDRQUE
539 depends on BF54x
540 hex "DDRQUE"
541 default 0x0
542
543config MEM_SDRRC
544 depends on !BF54x
545 hex "SDRRC"
546 default 0x0
547
548config MEM_SDGCTL
549 depends on !BF54x
550 hex "SDGCTL"
551 default 0x0
552endmenu
553
Robin Getzf16295e2007-08-03 18:07:17 +0800554#
555# Max & Min Speeds for various Chips
556#
557config MAX_VCO_HZ
558 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800559 default 400000000 if BF512
560 default 400000000 if BF514
561 default 400000000 if BF516
562 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000563 default 400000000 if BF522
564 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800565 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800566 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800567 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800568 default 600000000 if BF527
569 default 400000000 if BF531
570 default 400000000 if BF532
571 default 750000000 if BF533
572 default 500000000 if BF534
573 default 400000000 if BF536
574 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800575 default 533333333 if BF538
576 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800577 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800578 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800579 default 600000000 if BF547
580 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800581 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800582 default 600000000 if BF561
583
584config MIN_VCO_HZ
585 int
586 default 50000000
587
588config MAX_SCLK_HZ
589 int
Robin Getzf72eecb2007-11-21 16:29:20 +0800590 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800591
592config MIN_SCLK_HZ
593 int
594 default 27000000
595
596comment "Kernel Timer/Scheduler"
597
598source kernel/Kconfig.hz
599
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800600config GENERIC_CLOCKEVENTS
601 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800602 default y
603
Yi Li0d152c22009-12-28 10:21:49 +0000604menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000605 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000606config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000607 bool "GPTimer0"
608 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000609 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000610
611config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000612 bool "Core timer"
613 default y
614endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000615
Yi Li0d152c22009-12-28 10:21:49 +0000616menu "Clock souce"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800617 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000618config CYCLES_CLOCKSOURCE
619 bool "CYCLES"
620 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800621 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000622 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800623 help
624 If you say Y here, you will enable support for using the 'cycles'
625 registers as a clock source. Doing so means you will be unable to
626 safely write to the 'cycles' register during runtime. You will
627 still be able to read it (such as for performance monitoring), but
628 writing the registers will most likely crash the kernel.
629
Graf Yang1fa9be72009-05-15 11:01:59 +0000630config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000631 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000632 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000633 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000634endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000635
john stultz10f03f12009-09-15 21:17:19 -0700636config ARCH_USES_GETTIMEOFFSET
637 depends on !GENERIC_CLOCKEVENTS
638 def_bool y
639
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800640source kernel/time/Kconfig
641
Mike Frysinger5f004c22008-04-25 02:11:24 +0800642comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800643
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800644choice
645 prompt "Blackfin Exception Scratch Register"
646 default BFIN_SCRATCH_REG_RETN
647 help
648 Select the resource to reserve for the Exception handler:
649 - RETN: Non-Maskable Interrupt (NMI)
650 - RETE: Exception Return (JTAG/ICE)
651 - CYCLES: Performance counter
652
653 If you are unsure, please select "RETN".
654
655config BFIN_SCRATCH_REG_RETN
656 bool "RETN"
657 help
658 Use the RETN register in the Blackfin exception handler
659 as a stack scratch register. This means you cannot
660 safely use NMI on the Blackfin while running Linux, but
661 you can debug the system with a JTAG ICE and use the
662 CYCLES performance registers.
663
664 If you are unsure, please select "RETN".
665
666config BFIN_SCRATCH_REG_RETE
667 bool "RETE"
668 help
669 Use the RETE register in the Blackfin exception handler
670 as a stack scratch register. This means you cannot
671 safely use a JTAG ICE while debugging a Blackfin board,
672 but you can safely use the CYCLES performance registers
673 and the NMI.
674
675 If you are unsure, please select "RETN".
676
677config BFIN_SCRATCH_REG_CYCLES
678 bool "CYCLES"
679 help
680 Use the CYCLES register in the Blackfin exception handler
681 as a stack scratch register. This means you cannot
682 safely use the CYCLES performance registers on a Blackfin
683 board at anytime, but you can debug the system with a JTAG
684 ICE and use the NMI.
685
686 If you are unsure, please select "RETN".
687
688endchoice
689
Bryan Wu1394f032007-05-06 14:50:22 -0700690endmenu
691
692
693menu "Blackfin Kernel Optimizations"
694
Bryan Wu1394f032007-05-06 14:50:22 -0700695comment "Memory Optimizations"
696
697config I_ENTRY_L1
698 bool "Locate interrupt entry code in L1 Memory"
699 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500700 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700701 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200702 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
703 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700704
705config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200706 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700707 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500708 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700709 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200710 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800711 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200712 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700713
714config DO_IRQ_L1
715 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
716 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500717 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700718 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200719 If enabled, the frequently called do_irq dispatcher function is linked
720 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700721
722config CORE_TIMER_IRQ_L1
723 bool "Locate frequently called timer_interrupt() function in L1 Memory"
724 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500725 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700726 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200727 If enabled, the frequently called timer_interrupt() function is linked
728 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700729
730config IDLE_L1
731 bool "Locate frequently idle function in L1 Memory"
732 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500733 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700734 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200735 If enabled, the frequently called idle function is linked
736 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700737
738config SCHEDULE_L1
739 bool "Locate kernel schedule function in L1 Memory"
740 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500741 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700742 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200743 If enabled, the frequently called kernel schedule is linked
744 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700745
746config ARITHMETIC_OPS_L1
747 bool "Locate kernel owned arithmetic functions in L1 Memory"
748 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500749 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700750 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200751 If enabled, arithmetic functions are linked
752 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700753
754config ACCESS_OK_L1
755 bool "Locate access_ok function in L1 Memory"
756 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500757 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700758 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200759 If enabled, the access_ok function is linked
760 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700761
762config MEMSET_L1
763 bool "Locate memset function in L1 Memory"
764 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500765 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700766 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200767 If enabled, the memset function is linked
768 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700769
770config MEMCPY_L1
771 bool "Locate memcpy function in L1 Memory"
772 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500773 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700774 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200775 If enabled, the memcpy function is linked
776 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700777
Robin Getz479ba602010-05-03 17:23:20 +0000778config STRCMP_L1
779 bool "locate strcmp function in L1 Memory"
780 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500781 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000782 help
783 If enabled, the strcmp function is linked
784 into L1 instruction memory (less latency).
785
786config STRNCMP_L1
787 bool "locate strncmp function in L1 Memory"
788 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500789 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000790 help
791 If enabled, the strncmp function is linked
792 into L1 instruction memory (less latency).
793
794config STRCPY_L1
795 bool "locate strcpy function in L1 Memory"
796 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500797 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000798 help
799 If enabled, the strcpy function is linked
800 into L1 instruction memory (less latency).
801
802config STRNCPY_L1
803 bool "locate strncpy function in L1 Memory"
804 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500805 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000806 help
807 If enabled, the strncpy function is linked
808 into L1 instruction memory (less latency).
809
Bryan Wu1394f032007-05-06 14:50:22 -0700810config SYS_BFIN_SPINLOCK_L1
811 bool "Locate sys_bfin_spinlock function in L1 Memory"
812 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500813 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700814 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200815 If enabled, sys_bfin_spinlock function is linked
816 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700817
818config IP_CHECKSUM_L1
819 bool "Locate IP Checksum function in L1 Memory"
820 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500821 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700822 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200823 If enabled, the IP Checksum function is linked
824 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700825
826config CACHELINE_ALIGNED_L1
827 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800828 default y if !BF54x
829 default n if BF54x
Mike Frysinger820b1272011-02-02 22:31:42 -0500830 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700831 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100832 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200833 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700834
835config SYSCALL_TAB_L1
836 bool "Locate Syscall Table L1 Data Memory"
837 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500838 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700839 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200840 If enabled, the Syscall LUT is linked
841 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700842
843config CPLB_SWITCH_TAB_L1
844 bool "Locate CPLB Switch Tables L1 Data Memory"
845 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500846 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700847 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200848 If enabled, the CPLB Switch Tables are linked
849 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700850
Mike Frysinger820b1272011-02-02 22:31:42 -0500851config ICACHE_FLUSH_L1
852 bool "Locate icache flush funcs in L1 Inst Memory"
Mike Frysinger74181292010-05-27 22:46:46 +0000853 default y
854 help
Mike Frysinger820b1272011-02-02 22:31:42 -0500855 If enabled, the Blackfin icache flushing functions are linked
Mike Frysinger74181292010-05-27 22:46:46 +0000856 into L1 instruction memory.
857
858 Note that this might be required to address anomalies, but
859 these functions are pretty small, so it shouldn't be too bad.
860 If you are using a processor affected by an anomaly, the build
861 system will double check for you and prevent it.
862
Mike Frysinger820b1272011-02-02 22:31:42 -0500863config DCACHE_FLUSH_L1
864 bool "Locate dcache flush funcs in L1 Inst Memory"
865 default y
866 depends on !SMP
867 help
868 If enabled, the Blackfin dcache flushing functions are linked
869 into L1 instruction memory.
870
Graf Yangca87b7a2008-10-08 17:30:01 +0800871config APP_STACK_L1
872 bool "Support locating application stack in L1 Scratch Memory"
873 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500874 depends on !SMP
Graf Yangca87b7a2008-10-08 17:30:01 +0800875 help
876 If enabled the application stack can be located in L1
877 scratch memory (less latency).
878
879 Currently only works with FLAT binaries.
880
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800881config EXCEPTION_L1_SCRATCH
882 bool "Locate exception stack in L1 Scratch Memory"
883 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500884 depends on !SMP && !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800885 help
886 Whenever an exception occurs, use the L1 Scratch memory for
887 stack storage. You cannot place the stacks of FLAT binaries
888 in L1 when using this option.
889
890 If you don't use L1 Scratch, then you should say Y here.
891
Robin Getz251383c2008-08-14 15:12:55 +0800892comment "Speed Optimizations"
893config BFIN_INS_LOWOVERHEAD
894 bool "ins[bwl] low overhead, higher interrupt latency"
895 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500896 depends on !SMP
Robin Getz251383c2008-08-14 15:12:55 +0800897 help
898 Reads on the Blackfin are speculative. In Blackfin terms, this means
899 they can be interrupted at any time (even after they have been issued
900 on to the external bus), and re-issued after the interrupt occurs.
901 For memory - this is not a big deal, since memory does not change if
902 it sees a read.
903
904 If a FIFO is sitting on the end of the read, it will see two reads,
905 when the core only sees one since the FIFO receives both the read
906 which is cancelled (and not delivered to the core) and the one which
907 is re-issued (which is delivered to the core).
908
909 To solve this, interrupts are turned off before reads occur to
910 I/O space. This option controls which the overhead/latency of
911 controlling interrupts during this time
912 "n" turns interrupts off every read
913 (higher overhead, but lower interrupt latency)
914 "y" turns interrupts off every loop
915 (low overhead, but longer interrupt latency)
916
917 default behavior is to leave this set to on (type "Y"). If you are experiencing
918 interrupt latency issues, it is safe and OK to turn this off.
919
Bryan Wu1394f032007-05-06 14:50:22 -0700920endmenu
921
Bryan Wu1394f032007-05-06 14:50:22 -0700922choice
923 prompt "Kernel executes from"
924 help
925 Choose the memory type that the kernel will be running in.
926
927config RAMKERNEL
928 bool "RAM"
929 help
930 The kernel will be resident in RAM when running.
931
932config ROMKERNEL
933 bool "ROM"
934 help
935 The kernel will be resident in FLASH/ROM when running.
936
937endchoice
938
Mike Frysinger56b4f072010-10-16 19:46:21 -0400939# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
940config XIP_KERNEL
941 bool
942 default y
943 depends on ROMKERNEL
944
Bryan Wu1394f032007-05-06 14:50:22 -0700945source "mm/Kconfig"
946
Mike Frysinger780431e2007-10-21 23:37:54 +0800947config BFIN_GPTIMERS
948 tristate "Enable Blackfin General Purpose Timers API"
949 default n
950 help
951 Enable support for the General Purpose Timers API. If you
952 are unsure, say N.
953
954 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +0200955 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +0800956
Bryan Wu1394f032007-05-06 14:50:22 -0700957choice
Mike Frysingerd292b002008-10-28 11:15:36 +0800958 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700959 default DMA_UNCACHED_1M
Cliff Cai86ad7932008-05-17 16:36:52 +0800960config DMA_UNCACHED_4M
961 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700962config DMA_UNCACHED_2M
963 bool "Enable 2M DMA region"
964config DMA_UNCACHED_1M
965 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +0000966config DMA_UNCACHED_512K
967 bool "Enable 512K DMA region"
968config DMA_UNCACHED_256K
969 bool "Enable 256K DMA region"
970config DMA_UNCACHED_128K
971 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700972config DMA_UNCACHED_NONE
973 bool "Disable DMA region"
974endchoice
975
976
977comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +0000978
Robin Getz3bebca22007-10-10 23:55:26 +0800979config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700980 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000981 default y
Jie Zhang41ba6532009-06-16 09:48:33 +0000982config BFIN_EXTMEM_ICACHEABLE
983 bool "Enable ICACHE for external memory"
984 depends on BFIN_ICACHE
985 default y
986config BFIN_L2_ICACHEABLE
987 bool "Enable ICACHE for L2 SRAM"
988 depends on BFIN_ICACHE
989 depends on BF54x || BF561
990 default n
991
Robin Getz3bebca22007-10-10 23:55:26 +0800992config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700993 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000994 default y
Robin Getz3bebca22007-10-10 23:55:26 +0800995config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -0700996 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +0800997 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700998 default n
Jie Zhang41ba6532009-06-16 09:48:33 +0000999config BFIN_EXTMEM_DCACHEABLE
1000 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +08001001 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +00001002 default y
Graf Yang5ba76672009-05-07 04:09:15 +00001003choice
Jie Zhang41ba6532009-06-16 09:48:33 +00001004 prompt "External memory DCACHE policy"
1005 depends on BFIN_EXTMEM_DCACHEABLE
1006 default BFIN_EXTMEM_WRITEBACK if !SMP
1007 default BFIN_EXTMEM_WRITETHROUGH if SMP
1008config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +00001009 bool "Write back"
1010 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001011 help
1012 Write Back Policy:
1013 Cached data will be written back to SDRAM only when needed.
1014 This can give a nice increase in performance, but beware of
1015 broken drivers that do not properly invalidate/flush their
1016 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001017
Jie Zhang41ba6532009-06-16 09:48:33 +00001018 Write Through Policy:
1019 Cached data will always be written back to SDRAM when the
1020 cache is updated. This is a completely safe setting, but
1021 performance is worse than Write Back.
1022
1023 If you are unsure of the options and you want to be safe,
1024 then go with Write Through.
1025
1026config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +00001027 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001028 help
1029 Write Back Policy:
1030 Cached data will be written back to SDRAM only when needed.
1031 This can give a nice increase in performance, but beware of
1032 broken drivers that do not properly invalidate/flush their
1033 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001034
Jie Zhang41ba6532009-06-16 09:48:33 +00001035 Write Through Policy:
1036 Cached data will always be written back to SDRAM when the
1037 cache is updated. This is a completely safe setting, but
1038 performance is worse than Write Back.
1039
1040 If you are unsure of the options and you want to be safe,
1041 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +00001042
1043endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +08001044
Jie Zhang41ba6532009-06-16 09:48:33 +00001045config BFIN_L2_DCACHEABLE
1046 bool "Enable DCACHE for L2 SRAM"
1047 depends on BFIN_DCACHE
Sonic Zhang9c954f82009-06-30 09:48:03 +00001048 depends on (BF54x || BF561) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001049 default n
1050choice
1051 prompt "L2 SRAM DCACHE policy"
1052 depends on BFIN_L2_DCACHEABLE
1053 default BFIN_L2_WRITEBACK
1054config BFIN_L2_WRITEBACK
1055 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +00001056
1057config BFIN_L2_WRITETHROUGH
1058 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001059endchoice
1060
1061
1062comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001063config MPU
1064 bool "Enable the memory protection unit (EXPERIMENTAL)"
1065 default n
1066 help
1067 Use the processor's MPU to protect applications from accessing
1068 memory they do not own. This comes at a performance penalty
1069 and is recommended only for debugging.
1070
Matt LaPlante692105b2009-01-26 11:12:25 +01001071comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001072
Mike Frysingerddf416b2007-10-10 18:06:47 +08001073menu "EBIU_AMGCTL Global Control"
Bryan Wu1394f032007-05-06 14:50:22 -07001074config C_AMCKEN
1075 bool "Enable CLKOUT"
1076 default y
1077
1078config C_CDPRIO
1079 bool "DMA has priority over core for ext. accesses"
1080 default n
1081
1082config C_B0PEN
1083 depends on BF561
1084 bool "Bank 0 16 bit packing enable"
1085 default y
1086
1087config C_B1PEN
1088 depends on BF561
1089 bool "Bank 1 16 bit packing enable"
1090 default y
1091
1092config C_B2PEN
1093 depends on BF561
1094 bool "Bank 2 16 bit packing enable"
1095 default y
1096
1097config C_B3PEN
1098 depends on BF561
1099 bool "Bank 3 16 bit packing enable"
1100 default n
1101
1102choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001103 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001104 default C_AMBEN_ALL
1105
1106config C_AMBEN
1107 bool "Disable All Banks"
1108
1109config C_AMBEN_B0
1110 bool "Enable Bank 0"
1111
1112config C_AMBEN_B0_B1
1113 bool "Enable Bank 0 & 1"
1114
1115config C_AMBEN_B0_B1_B2
1116 bool "Enable Bank 0 & 1 & 2"
1117
1118config C_AMBEN_ALL
1119 bool "Enable All Banks"
1120endchoice
1121endmenu
1122
1123menu "EBIU_AMBCTL Control"
1124config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001125 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001126 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001127 help
1128 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1129 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001130
1131config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001132 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001133 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001134 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001135 help
1136 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1137 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001138
1139config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001140 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001141 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001142 help
1143 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1144 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001145
1146config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001147 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001148 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001149 help
1150 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1151 used to control the Asynchronous Memory Bank 3 settings.
1152
Bryan Wu1394f032007-05-06 14:50:22 -07001153endmenu
1154
Sonic Zhange40540b2007-11-21 23:49:52 +08001155config EBIU_MBSCTLVAL
1156 hex "EBIU Bank Select Control Register"
1157 depends on BF54x
1158 default 0
1159
1160config EBIU_MODEVAL
1161 hex "Flash Memory Mode Control Register"
1162 depends on BF54x
1163 default 1
1164
1165config EBIU_FCTLVAL
1166 hex "Flash Memory Bank Control Register"
1167 depends on BF54x
1168 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001169endmenu
1170
1171#############################################################################
1172menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1173
1174config PCI
1175 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001176 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001177 help
1178 Support for PCI bus.
1179
1180source "drivers/pci/Kconfig"
1181
Bryan Wu1394f032007-05-06 14:50:22 -07001182source "drivers/pcmcia/Kconfig"
1183
1184source "drivers/pci/hotplug/Kconfig"
1185
1186endmenu
1187
1188menu "Executable file formats"
1189
1190source "fs/Kconfig.binfmt"
1191
1192endmenu
1193
1194menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001195
Bryan Wu1394f032007-05-06 14:50:22 -07001196source "kernel/power/Kconfig"
1197
Johannes Bergf4cb5702007-12-08 02:14:00 +01001198config ARCH_SUSPEND_POSSIBLE
1199 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001200
Bryan Wu1394f032007-05-06 14:50:22 -07001201choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001202 prompt "Standby Power Saving Mode"
Bryan Wu1394f032007-05-06 14:50:22 -07001203 depends on PM
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001204 default PM_BFIN_SLEEP_DEEPER
1205config PM_BFIN_SLEEP_DEEPER
1206 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001207 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001208 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1209 power dissipation by disabling the clock to the processor core (CCLK).
1210 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1211 to 0.85 V to provide the greatest power savings, while preserving the
1212 processor state.
1213 The PLL and system clock (SCLK) continue to operate at a very low
1214 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1215 the SDRAM is put into Self Refresh Mode. Typically an external event
1216 such as GPIO interrupt or RTC activity wakes up the processor.
1217 Various Peripherals such as UART, SPORT, PPI may not function as
1218 normal during Sleep Deeper, due to the reduced SCLK frequency.
1219 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001220
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001221 If unsure, select "Sleep Deeper".
1222
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001223config PM_BFIN_SLEEP
1224 bool "Sleep"
1225 help
1226 Sleep Mode (High Power Savings) - The sleep mode reduces power
1227 dissipation by disabling the clock to the processor core (CCLK).
1228 The PLL and system clock (SCLK), however, continue to operate in
1229 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001230 up the processor. When in the sleep mode, system DMA access to L1
1231 memory is not supported.
1232
1233 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001234endchoice
1235
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001236comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1237 depends on PM
1238
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001239config PM_BFIN_WAKE_PH6
1240 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001241 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001242 default n
1243 help
1244 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1245
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001246config PM_BFIN_WAKE_GP
1247 bool "Allow Wake-Up from GPIOs"
1248 depends on PM && BF54x
1249 default n
1250 help
1251 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001252 (all processors, except ADSP-BF549). This option sets
1253 the general-purpose wake-up enable (GPWE) control bit to enable
1254 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1255 On ADSP-BF549 this option enables the the same functionality on the
1256 /MRXON pin also PH7.
1257
Bryan Wu1394f032007-05-06 14:50:22 -07001258endmenu
1259
Bryan Wu1394f032007-05-06 14:50:22 -07001260menu "CPU Frequency scaling"
1261
1262source "drivers/cpufreq/Kconfig"
1263
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001264config BFIN_CPU_FREQ
1265 bool
1266 depends on CPU_FREQ
1267 select CPU_FREQ_TABLE
1268 default y
1269
Michael Hennerich14b03202008-05-07 11:41:26 +08001270config CPU_VOLTAGE
1271 bool "CPU Voltage scaling"
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001272 depends on EXPERIMENTAL
Michael Hennerich14b03202008-05-07 11:41:26 +08001273 depends on CPU_FREQ
1274 default n
1275 help
1276 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1277 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001278 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001279 the PLL may unlock.
1280
Bryan Wu1394f032007-05-06 14:50:22 -07001281endmenu
1282
Bryan Wu1394f032007-05-06 14:50:22 -07001283source "net/Kconfig"
1284
1285source "drivers/Kconfig"
1286
Mike Frysinger872d0242009-10-06 04:49:07 +00001287source "drivers/firmware/Kconfig"
1288
Bryan Wu1394f032007-05-06 14:50:22 -07001289source "fs/Kconfig"
1290
Mike Frysinger74ce8322007-11-21 23:50:49 +08001291source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001292
1293source "security/Kconfig"
1294
1295source "crypto/Kconfig"
1296
1297source "lib/Kconfig"