blob: 660813b01197896a4123d0d52b0a5b7dbfbf67b8 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040027#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020028#include <linux/err.h>
29#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#include <linux/seq_file.h>
31#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030032#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030033#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053034#include <linux/gfp.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020035
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030036#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080037
38#include <plat/cpu.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080039
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020041#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020042
Tomi Valkeinen559d6702009-11-03 11:23:50 +020043#define DSS_SZ_REGS SZ_512
44
45struct dss_reg {
46 u16 idx;
47};
48
49#define DSS_REG(idx) ((const struct dss_reg) { idx })
50
51#define DSS_REVISION DSS_REG(0x0000)
52#define DSS_SYSCONFIG DSS_REG(0x0010)
53#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020054#define DSS_CONTROL DSS_REG(0x0040)
55#define DSS_SDI_CONTROL DSS_REG(0x0044)
56#define DSS_PLL_CONTROL DSS_REG(0x0048)
57#define DSS_SDI_STATUS DSS_REG(0x005C)
58
59#define REG_GET(idx, start, end) \
60 FLD_GET(dss_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
64
Tomi Valkeinen852f0832012-02-17 17:58:04 +020065static int dss_runtime_get(void);
66static void dss_runtime_put(void);
67
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053068struct dss_features {
69 u8 fck_div_max;
70 u8 dss_fck_multiplier;
71 const char *clk_name;
72};
73
Tomi Valkeinen559d6702009-11-03 11:23:50 +020074static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000075 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020076 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030077
Tomi Valkeinen559d6702009-11-03 11:23:50 +020078 struct clk *dpll4_m4_ck;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030079 struct clk *dss_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080
81 unsigned long cache_req_pck;
82 unsigned long cache_prate;
83 struct dss_clock_info cache_dss_cinfo;
84 struct dispc_clock_info cache_dispc_cinfo;
85
Archit Taneja5a8b5722011-05-12 17:26:29 +053086 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053087 enum omap_dss_clk_source dispc_clk_source;
88 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020089
Tomi Valkeinen69f06052011-06-01 15:56:39 +030090 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020091 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053092
93 const struct dss_features *feat;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020094} dss;
95
Taneja, Archit235e7db2011-03-14 23:28:21 -050096static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +053097 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
98 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
99 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Archit Taneja067a57e2011-03-02 11:57:25 +0530100};
101
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200102static inline void dss_write_reg(const struct dss_reg idx, u32 val)
103{
104 __raw_writel(val, dss.base + idx.idx);
105}
106
107static inline u32 dss_read_reg(const struct dss_reg idx)
108{
109 return __raw_readl(dss.base + idx.idx);
110}
111
112#define SR(reg) \
113 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
114#define RR(reg) \
115 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
116
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300117static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200118{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300119 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200120
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200121 SR(CONTROL);
122
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200123 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
124 OMAP_DISPLAY_TYPE_SDI) {
125 SR(SDI_CONTROL);
126 SR(PLL_CONTROL);
127 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300128
129 dss.ctx_valid = true;
130
131 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200132}
133
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300134static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200135{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300136 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200137
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300138 if (!dss.ctx_valid)
139 return;
140
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200141 RR(CONTROL);
142
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200143 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
144 OMAP_DISPLAY_TYPE_SDI) {
145 RR(SDI_CONTROL);
146 RR(PLL_CONTROL);
147 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300148
149 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200150}
151
152#undef SR
153#undef RR
154
Archit Taneja889b4fd2012-07-20 17:18:49 +0530155void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156{
157 u32 l;
158
159 BUG_ON(datapairs > 3 || datapairs < 1);
160
161 l = dss_read_reg(DSS_SDI_CONTROL);
162 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
163 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
164 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
165 dss_write_reg(DSS_SDI_CONTROL, l);
166
167 l = dss_read_reg(DSS_PLL_CONTROL);
168 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
169 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
170 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
171 dss_write_reg(DSS_PLL_CONTROL, l);
172}
173
174int dss_sdi_enable(void)
175{
176 unsigned long timeout;
177
178 dispc_pck_free_enable(1);
179
180 /* Reset SDI PLL */
181 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
182 udelay(1); /* wait 2x PCLK */
183
184 /* Lock SDI PLL */
185 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
186
187 /* Waiting for PLL lock request to complete */
188 timeout = jiffies + msecs_to_jiffies(500);
189 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
190 if (time_after_eq(jiffies, timeout)) {
191 DSSERR("PLL lock request timed out\n");
192 goto err1;
193 }
194 }
195
196 /* Clearing PLL_GO bit */
197 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
198
199 /* Waiting for PLL to lock */
200 timeout = jiffies + msecs_to_jiffies(500);
201 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
202 if (time_after_eq(jiffies, timeout)) {
203 DSSERR("PLL lock timed out\n");
204 goto err1;
205 }
206 }
207
208 dispc_lcd_enable_signal(1);
209
210 /* Waiting for SDI reset to complete */
211 timeout = jiffies + msecs_to_jiffies(500);
212 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
213 if (time_after_eq(jiffies, timeout)) {
214 DSSERR("SDI reset timed out\n");
215 goto err2;
216 }
217 }
218
219 return 0;
220
221 err2:
222 dispc_lcd_enable_signal(0);
223 err1:
224 /* Reset SDI PLL */
225 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
226
227 dispc_pck_free_enable(0);
228
229 return -ETIMEDOUT;
230}
231
232void dss_sdi_disable(void)
233{
234 dispc_lcd_enable_signal(0);
235
236 dispc_pck_free_enable(0);
237
238 /* Reset SDI PLL */
239 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
240}
241
Archit Taneja89a35e52011-04-12 13:52:23 +0530242const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530243{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500244 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530245}
246
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200247void dss_dump_clocks(struct seq_file *s)
248{
249 unsigned long dpll4_ck_rate;
250 unsigned long dpll4_m4_ck_rate;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500251 const char *fclk_name, *fclk_real_name;
252 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200253
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300254 if (dss_runtime_get())
255 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200256
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200257 seq_printf(s, "- DSS -\n");
258
Archit Taneja89a35e52011-04-12 13:52:23 +0530259 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
260 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200262
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500263 if (dss.dpll4_m4_ck) {
264 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
265 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
266
267 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
268
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530269 seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
270 fclk_name, fclk_real_name, dpll4_ck_rate,
271 dpll4_ck_rate / dpll4_m4_ck_rate,
272 dss.feat->dss_fck_multiplier, fclk_rate);
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500273 } else {
274 seq_printf(s, "%s (%s) = %lu\n",
275 fclk_name, fclk_real_name,
276 fclk_rate);
277 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200278
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300279 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280}
281
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200282static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200283{
284#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
285
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300286 if (dss_runtime_get())
287 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200288
289 DUMPREG(DSS_REVISION);
290 DUMPREG(DSS_SYSCONFIG);
291 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200292 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200293
294 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
295 OMAP_DISPLAY_TYPE_SDI) {
296 DUMPREG(DSS_SDI_CONTROL);
297 DUMPREG(DSS_PLL_CONTROL);
298 DUMPREG(DSS_SDI_STATUS);
299 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200300
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300301 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200302#undef DUMPREG
303}
304
Archit Taneja89a35e52011-04-12 13:52:23 +0530305void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200306{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530307 struct platform_device *dsidev;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200308 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600309 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200310
Taneja, Archit66534e82011-03-08 05:50:34 -0600311 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530312 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600313 b = 0;
314 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530315 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600316 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530317 dsidev = dsi_get_dsidev_from_id(0);
318 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600319 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530320 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
321 b = 2;
322 dsidev = dsi_get_dsidev_from_id(1);
323 dsi_wait_pll_hsdiv_dispc_active(dsidev);
324 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600325 default:
326 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300327 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600328 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300329
Taneja, Architea751592011-03-08 05:50:35 -0600330 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
331
332 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200333
334 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200335}
336
Archit Taneja5a8b5722011-05-12 17:26:29 +0530337void dss_select_dsi_clk_source(int dsi_module,
338 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200339{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530340 struct platform_device *dsidev;
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530341 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200342
Taneja, Archit66534e82011-03-08 05:50:34 -0600343 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530344 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600345 b = 0;
346 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530347 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530348 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600349 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530350 dsidev = dsi_get_dsidev_from_id(0);
351 dsi_wait_pll_hsdiv_dsi_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600352 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530353 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
354 BUG_ON(dsi_module != 1);
355 b = 1;
356 dsidev = dsi_get_dsidev_from_id(1);
357 dsi_wait_pll_hsdiv_dsi_active(dsidev);
358 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600359 default:
360 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300361 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600362 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300363
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530364 pos = dsi_module == 0 ? 1 : 10;
365 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200366
Archit Taneja5a8b5722011-05-12 17:26:29 +0530367 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368}
369
Taneja, Architea751592011-03-08 05:50:35 -0600370void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530371 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600372{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530373 struct platform_device *dsidev;
Taneja, Architea751592011-03-08 05:50:35 -0600374 int b, ix, pos;
375
376 if (!dss_has_feature(FEAT_LCD_CLK_SRC))
377 return;
378
379 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530380 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600381 b = 0;
382 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530383 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600384 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
385 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530386 dsidev = dsi_get_dsidev_from_id(0);
387 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -0600388 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530389 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530390 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
391 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530392 b = 1;
393 dsidev = dsi_get_dsidev_from_id(1);
394 dsi_wait_pll_hsdiv_dispc_active(dsidev);
395 break;
Taneja, Architea751592011-03-08 05:50:35 -0600396 default:
397 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300398 return;
Taneja, Architea751592011-03-08 05:50:35 -0600399 }
400
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530401 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
402 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600403 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
404
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530405 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
406 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600407 dss.lcd_clk_source[ix] = clk_src;
408}
409
Archit Taneja89a35e52011-04-12 13:52:23 +0530410enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200411{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200412 return dss.dispc_clk_source;
413}
414
Archit Taneja5a8b5722011-05-12 17:26:29 +0530415enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200416{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530417 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200418}
419
Archit Taneja89a35e52011-04-12 13:52:23 +0530420enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600421{
Archit Taneja89976f22011-03-31 13:23:35 +0530422 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530423 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
424 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530425 return dss.lcd_clk_source[ix];
426 } else {
427 /* LCD_CLK source is the same as DISPC_FCLK source for
428 * OMAP2 and OMAP3 */
429 return dss.dispc_clk_source;
430 }
Taneja, Architea751592011-03-08 05:50:35 -0600431}
432
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200433int dss_set_clock_div(struct dss_clock_info *cinfo)
434{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500435 if (dss.dpll4_m4_ck) {
436 unsigned long prate;
437 int r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200438
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200439 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
440 DSSDBG("dpll4_m4 = %ld\n", prate);
441
442 r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
443 if (r)
444 return r;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500445 } else {
446 if (cinfo->fck_div != 0)
447 return -EINVAL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200448 }
449
450 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
451
452 return 0;
453}
454
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200455unsigned long dss_get_dpll4_rate(void)
456{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500457 if (dss.dpll4_m4_ck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200458 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
459 else
460 return 0;
461}
462
Archit Taneja6d523e72012-06-21 09:33:55 +0530463int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200464 struct dispc_clock_info *dispc_cinfo)
465{
466 unsigned long prate;
467 struct dss_clock_info best_dss;
468 struct dispc_clock_info best_dispc;
469
Archit Taneja819d8072011-03-01 11:54:00 +0530470 unsigned long fck, max_dss_fck;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200471
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530472 u16 fck_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200473
474 int match = 0;
475 int min_fck_per_pck;
476
477 prate = dss_get_dpll4_rate();
478
Taneja, Archit31ef8232011-03-14 23:28:22 -0500479 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +0530480
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300481 fck = clk_get_rate(dss.dss_clk);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530482 if (req_pck == dss.cache_req_pck && prate == dss.cache_prate &&
483 dss.cache_dss_cinfo.fck == fck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200484 DSSDBG("dispc clock info found from cache.\n");
485 *dss_cinfo = dss.cache_dss_cinfo;
486 *dispc_cinfo = dss.cache_dispc_cinfo;
487 return 0;
488 }
489
490 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
491
492 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +0530493 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200494 DSSERR("Requested pixel clock not possible with the current "
495 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
496 "the constraint off.\n");
497 min_fck_per_pck = 0;
498 }
499
500retry:
501 memset(&best_dss, 0, sizeof(best_dss));
502 memset(&best_dispc, 0, sizeof(best_dispc));
503
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500504 if (dss.dpll4_m4_ck == NULL) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200505 struct dispc_clock_info cur_dispc;
506 /* XXX can we change the clock on omap2? */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300507 fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200508 fck_div = 1;
509
Archit Taneja6d523e72012-06-21 09:33:55 +0530510 dispc_find_clk_divs(req_pck, fck, &cur_dispc);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200511 match = 1;
512
513 best_dss.fck = fck;
514 best_dss.fck_div = fck_div;
515
516 best_dispc = cur_dispc;
517
518 goto found;
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500519 } else {
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530520 for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200521 struct dispc_clock_info cur_dispc;
522
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530523 fck = prate / fck_div * dss.feat->dss_fck_multiplier;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200524
Archit Taneja819d8072011-03-01 11:54:00 +0530525 if (fck > max_dss_fck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200526 continue;
527
528 if (min_fck_per_pck &&
529 fck < req_pck * min_fck_per_pck)
530 continue;
531
532 match = 1;
533
Archit Taneja6d523e72012-06-21 09:33:55 +0530534 dispc_find_clk_divs(req_pck, fck, &cur_dispc);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200535
536 if (abs(cur_dispc.pck - req_pck) <
537 abs(best_dispc.pck - req_pck)) {
538
539 best_dss.fck = fck;
540 best_dss.fck_div = fck_div;
541
542 best_dispc = cur_dispc;
543
544 if (cur_dispc.pck == req_pck)
545 goto found;
546 }
547 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200548 }
549
550found:
551 if (!match) {
552 if (min_fck_per_pck) {
553 DSSERR("Could not find suitable clock settings.\n"
554 "Turning FCK/PCK constraint off and"
555 "trying again.\n");
556 min_fck_per_pck = 0;
557 goto retry;
558 }
559
560 DSSERR("Could not find suitable clock settings.\n");
561
562 return -EINVAL;
563 }
564
565 if (dss_cinfo)
566 *dss_cinfo = best_dss;
567 if (dispc_cinfo)
568 *dispc_cinfo = best_dispc;
569
570 dss.cache_req_pck = req_pck;
571 dss.cache_prate = prate;
572 dss.cache_dss_cinfo = best_dss;
573 dss.cache_dispc_cinfo = best_dispc;
574
575 return 0;
576}
577
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200578void dss_set_venc_output(enum omap_dss_venc_type type)
579{
580 int l = 0;
581
582 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
583 l = 0;
584 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
585 l = 1;
586 else
587 BUG();
588
589 /* venc out selection. 0 = comp, 1 = svideo */
590 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
591}
592
593void dss_set_dac_pwrdn_bgz(bool enable)
594{
595 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
596}
597
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500598void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530599{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500600 enum omap_display_type dp;
601 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
602
603 /* Complain about invalid selections */
604 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
605 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
606
607 /* Select only if we have options */
608 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
609 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530610}
611
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300612enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
613{
614 enum omap_display_type displays;
615
616 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
617 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
618 return DSS_VENC_TV_CLK;
619
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500620 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
621 return DSS_HDMI_M_PCLK;
622
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300623 return REG_GET(DSS_CONTROL, 15, 15);
624}
625
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000626static int dss_get_clocks(void)
627{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300628 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000629 int r;
630
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300631 clk = clk_get(&dss.pdev->dev, "fck");
632 if (IS_ERR(clk)) {
633 DSSERR("can't get clock fck\n");
634 r = PTR_ERR(clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000635 goto err;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600636 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000637
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300638 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000639
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530640 clk = clk_get(NULL, dss.feat->clk_name);
641 if (IS_ERR(clk)) {
642 DSSERR("Failed to get %s\n", dss.feat->clk_name);
643 r = PTR_ERR(clk);
644 goto err;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300645 }
646
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300647 dss.dpll4_m4_ck = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300648
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000649 return 0;
650
651err:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300652 if (dss.dss_clk)
653 clk_put(dss.dss_clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300654 if (dss.dpll4_m4_ck)
655 clk_put(dss.dpll4_m4_ck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000656
657 return r;
658}
659
660static void dss_put_clocks(void)
661{
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300662 if (dss.dpll4_m4_ck)
663 clk_put(dss.dpll4_m4_ck);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300664 clk_put(dss.dss_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000665}
666
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200667static int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000668{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300669 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000670
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300671 DSSDBG("dss_runtime_get\n");
672
673 r = pm_runtime_get_sync(&dss.pdev->dev);
674 WARN_ON(r < 0);
675 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000676}
677
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200678static void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000679{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300680 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000681
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300682 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000683
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200684 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300685 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000686}
687
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000688/* DEBUGFS */
689#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
690void dss_debug_dump_clocks(struct seq_file *s)
691{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000692 dss_dump_clocks(s);
693 dispc_dump_clocks(s);
694#ifdef CONFIG_OMAP2_DSS_DSI
695 dsi_dump_clocks(s);
696#endif
697}
698#endif
699
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300700static const struct dss_features omap24xx_dss_feats __initconst = {
701 .fck_div_max = 16,
702 .dss_fck_multiplier = 2,
703 .clk_name = NULL,
704};
705
706static const struct dss_features omap34xx_dss_feats __initconst = {
707 .fck_div_max = 16,
708 .dss_fck_multiplier = 2,
709 .clk_name = "dpll4_m4_ck",
710};
711
712static const struct dss_features omap3630_dss_feats __initconst = {
713 .fck_div_max = 32,
714 .dss_fck_multiplier = 1,
715 .clk_name = "dpll4_m4_ck",
716};
717
718static const struct dss_features omap44xx_dss_feats __initconst = {
719 .fck_div_max = 32,
720 .dss_fck_multiplier = 1,
721 .clk_name = "dpll_per_m5x2_ck",
722};
723
724static const struct dss_features omap54xx_dss_feats __initconst = {
725 .fck_div_max = 64,
726 .dss_fck_multiplier = 1,
727 .clk_name = "dpll_per_h12x2_ck",
728};
729
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530730static int __init dss_init_features(struct device *dev)
731{
732 const struct dss_features *src;
733 struct dss_features *dst;
734
735 dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
736 if (!dst) {
737 dev_err(dev, "Failed to allocate local DSS Features\n");
738 return -ENOMEM;
739 }
740
741 if (cpu_is_omap24xx())
742 src = &omap24xx_dss_feats;
743 else if (cpu_is_omap34xx())
744 src = &omap34xx_dss_feats;
745 else if (cpu_is_omap3630())
746 src = &omap3630_dss_feats;
747 else if (cpu_is_omap44xx())
748 src = &omap44xx_dss_feats;
Archit Taneja23362832012-04-08 16:47:01 +0530749 else if (soc_is_omap54xx())
750 src = &omap54xx_dss_feats;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530751 else
752 return -ENODEV;
753
754 memcpy(dst, src, sizeof(*dst));
755 dss.feat = dst;
756
757 return 0;
758}
759
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000760/* DSS HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200761static int __init omap_dsshw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000762{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300763 struct resource *dss_mem;
764 u32 rev;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000765 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000766
767 dss.pdev = pdev;
768
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530769 r = dss_init_features(&dss.pdev->dev);
770 if (r)
771 return r;
772
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300773 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
774 if (!dss_mem) {
775 DSSERR("can't get IORESOURCE_MEM DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200776 return -EINVAL;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300777 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200778
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100779 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
780 resource_size(dss_mem));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300781 if (!dss.base) {
782 DSSERR("can't ioremap DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200783 return -ENOMEM;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300784 }
785
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000786 r = dss_get_clocks();
787 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200788 return r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000789
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300790 pm_runtime_enable(&pdev->dev);
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300791
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300792 r = dss_runtime_get();
793 if (r)
794 goto err_runtime_get;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300795
796 /* Select DPLL */
797 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
798
799#ifdef CONFIG_OMAP2_DSS_VENC
800 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
801 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
802 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
803#endif
804 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
805 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
806 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
807 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
808 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000809
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300810 rev = dss_read_reg(DSS_REVISION);
811 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
812 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
813
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300814 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300815
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200816 dss_debugfs_create_file("dss", dss_dump_regs);
817
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000818 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200819
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300820err_runtime_get:
821 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000822 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000823 return r;
824}
825
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200826static int __exit omap_dsshw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000827{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300828 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000829
830 dss_put_clocks();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300831
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000832 return 0;
833}
834
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300835static int dss_runtime_suspend(struct device *dev)
836{
837 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200838 dss_set_min_bus_tput(dev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300839 return 0;
840}
841
842static int dss_runtime_resume(struct device *dev)
843{
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200844 int r;
845 /*
846 * Set an arbitrarily high tput request to ensure OPP100.
847 * What we should really do is to make a request to stay in OPP100,
848 * without any tput requirements, but that is not currently possible
849 * via the PM layer.
850 */
851
852 r = dss_set_min_bus_tput(dev, 1000000000);
853 if (r)
854 return r;
855
Tomi Valkeinen39020712011-05-26 14:54:05 +0300856 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300857 return 0;
858}
859
860static const struct dev_pm_ops dss_pm_ops = {
861 .runtime_suspend = dss_runtime_suspend,
862 .runtime_resume = dss_runtime_resume,
863};
864
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000865static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200866 .remove = __exit_p(omap_dsshw_remove),
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000867 .driver = {
868 .name = "omapdss_dss",
869 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300870 .pm = &dss_pm_ops,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000871 },
872};
873
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200874int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000875{
Tomi Valkeinen11436e12012-03-07 12:53:18 +0200876 return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000877}
878
879void dss_uninit_platform_driver(void)
880{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +0200881 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000882}