blob: abe5a9e85148333ec09b1592b27aeb0e35e225fe [file] [log] [blame]
Alan Jenkins9e1b9b82009-11-07 21:03:54 +00001config SYMBOL_PREFIX
2 string
3 default "_"
4
Bryan Wu1394f032007-05-06 14:50:22 -07005config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04006 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07007
8config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -04009 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070010
11config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -040012 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070013
14config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040015 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070016
17config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040018 def_bool y
Mike Frysinger652afdc2010-01-25 22:12:32 +000019 select HAVE_ARCH_KGDB
Mike Frysingere8f263d2010-01-26 07:33:53 +000020 select HAVE_ARCH_TRACEHOOK
Mike Frysingerf5074422010-07-21 09:13:02 -040021 select HAVE_DYNAMIC_FTRACE
22 select HAVE_FTRACE_MCOUNT_RECORD
Mike Frysinger1ee76d72009-06-10 04:45:29 -040023 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040024 select HAVE_FUNCTION_TRACER
Mike Frysingeraebfef02010-01-22 07:35:20 -050025 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
Sam Ravnborgec7748b2008-02-09 10:46:40 +010026 select HAVE_IDE
Mike Frysinger7db79172011-05-06 11:47:52 -040027 select HAVE_IRQ_WORK
Barry Songd86bfb12010-01-07 04:11:17 +000028 select HAVE_KERNEL_GZIP if RAMKERNEL
29 select HAVE_KERNEL_BZIP2 if RAMKERNEL
30 select HAVE_KERNEL_LZMA if RAMKERNEL
Mike Frysinger67df6cc2010-07-19 05:37:54 +000031 select HAVE_KERNEL_LZO if RAMKERNEL
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050032 select HAVE_OPROFILE
Mike Frysinger7db79172011-05-06 11:47:52 -040033 select HAVE_PERF_EVENTS
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080034 select ARCH_WANT_OPTIONAL_GPIOLIB
Thomas Gleixner7b028862011-01-19 20:29:58 +010035 select HAVE_GENERIC_HARDIRQS
Mike Frysingerbee18be2011-03-21 02:39:10 -040036 select GENERIC_ATOMIC64
Thomas Gleixner7b028862011-01-19 20:29:58 +010037 select GENERIC_IRQ_PROBE
38 select IRQ_PER_CPU if SMP
Bryan Wu1394f032007-05-06 14:50:22 -070039
Mike Frysingerddf9dda2009-06-13 07:42:58 -040040config GENERIC_CSUM
41 def_bool y
42
Mike Frysinger70f12562009-06-07 17:18:25 -040043config GENERIC_BUG
44 def_bool y
45 depends on BUG
46
Aubrey Lie3defff2007-05-21 18:09:11 +080047config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040048 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080049
Michael Hennerichb2d15832007-07-24 15:46:36 +080050config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040051 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070052
53config FORCE_MAX_ZONEORDER
54 int
55 default "14"
56
57config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040058 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070059
Mike Frysinger6fa68e72009-06-08 18:45:01 -040060config LOCKDEP_SUPPORT
61 def_bool y
62
Mike Frysingerc7b412f2009-06-08 18:44:45 -040063config STACKTRACE_SUPPORT
64 def_bool y
65
Mike Frysinger8f860012009-06-08 12:49:48 -040066config TRACE_IRQFLAGS_SUPPORT
67 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070068
Bryan Wu1394f032007-05-06 14:50:22 -070069source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070070
Bryan Wu1394f032007-05-06 14:50:22 -070071source "kernel/Kconfig.preempt"
72
Matt Helsleydc52ddc2008-10-18 20:27:21 -070073source "kernel/Kconfig.freezer"
74
Bryan Wu1394f032007-05-06 14:50:22 -070075menu "Blackfin Processor Options"
76
77comment "Processor and Board Settings"
78
79choice
80 prompt "CPU"
81 default BF533
82
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080083config BF512
84 bool "BF512"
85 help
86 BF512 Processor Support.
87
88config BF514
89 bool "BF514"
90 help
91 BF514 Processor Support.
92
93config BF516
94 bool "BF516"
95 help
96 BF516 Processor Support.
97
98config BF518
99 bool "BF518"
100 help
101 BF518 Processor Support.
102
Michael Hennerich59003142007-10-21 16:54:27 +0800103config BF522
104 bool "BF522"
105 help
106 BF522 Processor Support.
107
Mike Frysinger1545a112007-12-24 16:54:48 +0800108config BF523
109 bool "BF523"
110 help
111 BF523 Processor Support.
112
113config BF524
114 bool "BF524"
115 help
116 BF524 Processor Support.
117
Michael Hennerich59003142007-10-21 16:54:27 +0800118config BF525
119 bool "BF525"
120 help
121 BF525 Processor Support.
122
Mike Frysinger1545a112007-12-24 16:54:48 +0800123config BF526
124 bool "BF526"
125 help
126 BF526 Processor Support.
127
Michael Hennerich59003142007-10-21 16:54:27 +0800128config BF527
129 bool "BF527"
130 help
131 BF527 Processor Support.
132
Bryan Wu1394f032007-05-06 14:50:22 -0700133config BF531
134 bool "BF531"
135 help
136 BF531 Processor Support.
137
138config BF532
139 bool "BF532"
140 help
141 BF532 Processor Support.
142
143config BF533
144 bool "BF533"
145 help
146 BF533 Processor Support.
147
148config BF534
149 bool "BF534"
150 help
151 BF534 Processor Support.
152
153config BF536
154 bool "BF536"
155 help
156 BF536 Processor Support.
157
158config BF537
159 bool "BF537"
160 help
161 BF537 Processor Support.
162
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800163config BF538
164 bool "BF538"
165 help
166 BF538 Processor Support.
167
168config BF539
169 bool "BF539"
170 help
171 BF539 Processor Support.
172
Mike Frysinger5df326a2009-11-16 23:49:41 +0000173config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800174 bool "BF542"
175 help
176 BF542 Processor Support.
177
Mike Frysinger2f89c062009-02-04 16:49:45 +0800178config BF542M
179 bool "BF542m"
180 help
181 BF542 Processor Support.
182
Mike Frysinger5df326a2009-11-16 23:49:41 +0000183config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800184 bool "BF544"
185 help
186 BF544 Processor Support.
187
Mike Frysinger2f89c062009-02-04 16:49:45 +0800188config BF544M
189 bool "BF544m"
190 help
191 BF544 Processor Support.
192
Mike Frysinger5df326a2009-11-16 23:49:41 +0000193config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800194 bool "BF547"
195 help
196 BF547 Processor Support.
197
Mike Frysinger2f89c062009-02-04 16:49:45 +0800198config BF547M
199 bool "BF547m"
200 help
201 BF547 Processor Support.
202
Mike Frysinger5df326a2009-11-16 23:49:41 +0000203config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800204 bool "BF548"
205 help
206 BF548 Processor Support.
207
Mike Frysinger2f89c062009-02-04 16:49:45 +0800208config BF548M
209 bool "BF548m"
210 help
211 BF548 Processor Support.
212
Mike Frysinger5df326a2009-11-16 23:49:41 +0000213config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800214 bool "BF549"
215 help
216 BF549 Processor Support.
217
Mike Frysinger2f89c062009-02-04 16:49:45 +0800218config BF549M
219 bool "BF549m"
220 help
221 BF549 Processor Support.
222
Bryan Wu1394f032007-05-06 14:50:22 -0700223config BF561
224 bool "BF561"
225 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800226 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700227
228endchoice
229
Graf Yang46fa5ee2009-01-07 23:14:39 +0800230config SMP
231 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000232 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800233 bool "Symmetric multi-processing support"
234 ---help---
235 This enables support for systems with more than one CPU,
236 like the dual core BF561. If you have a system with only one
237 CPU, say N. If you have a system with more than one CPU, say Y.
238
239 If you don't know what to do here, say N.
240
241config NR_CPUS
242 int
243 depends on SMP
244 default 2 if BF561
245
Graf Yang0b39db22009-12-28 11:13:51 +0000246config HOTPLUG_CPU
247 bool "Support for hot-pluggable CPUs"
248 depends on SMP && HOTPLUG
249 default y
250
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800251config BF_REV_MIN
252 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800253 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800254 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800255 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800256 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800257
258config BF_REV_MAX
259 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800260 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
261 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800262 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800263 default 6 if (BF533 || BF532 || BF531)
264
Bryan Wu1394f032007-05-06 14:50:22 -0700265choice
266 prompt "Silicon Rev"
Mike Frysingerf8b55652009-04-13 21:58:34 +0000267 default BF_REV_0_0 if (BF51x || BF52x)
268 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800269 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800270
271config BF_REV_0_0
272 bool "0.0"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800273 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Michael Hennerich59003142007-10-21 16:54:27 +0800274
275config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800276 bool "0.1"
Mike Frysinger3d15f302009-06-15 16:21:44 +0000277 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700278
279config BF_REV_0_2
280 bool "0.2"
Mike Frysinger8060bb62010-08-16 16:18:12 +0000281 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700282
283config BF_REV_0_3
284 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800285 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700286
287config BF_REV_0_4
288 bool "0.4"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800289 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700290
291config BF_REV_0_5
292 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800293 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700294
Mike Frysinger49f72532008-10-09 12:06:27 +0800295config BF_REV_0_6
296 bool "0.6"
297 depends on (BF533 || BF532 || BF531)
298
Jie Zhangde3025f2007-06-25 18:04:12 +0800299config BF_REV_ANY
300 bool "any"
301
302config BF_REV_NONE
303 bool "none"
304
Bryan Wu1394f032007-05-06 14:50:22 -0700305endchoice
306
Roy Huang24a07a12007-07-12 22:41:45 +0800307config BF53x
308 bool
309 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
310 default y
311
Bryan Wu1394f032007-05-06 14:50:22 -0700312config MEM_MT48LC64M4A2FB_7E
313 bool
314 depends on (BFIN533_STAMP)
315 default y
316
317config MEM_MT48LC16M16A2TG_75
318 bool
319 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000320 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
321 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
322 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700323 default y
324
325config MEM_MT48LC32M8A2_75
326 bool
Mike Frysinger084f9eb2010-05-20 04:26:54 +0000327 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700328 default y
329
330config MEM_MT48LC8M32B2B5_7
331 bool
332 depends on (BFIN561_BLUETECHNIX_CM)
333 default y
334
Michael Hennerich59003142007-10-21 16:54:27 +0800335config MEM_MT48LC32M16A2TG_75
336 bool
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000337 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
Michael Hennerich59003142007-10-21 16:54:27 +0800338 default y
339
Graf Yangee48efb2009-06-18 04:32:04 +0000340config MEM_MT48H32M16LFCJ_75
341 bool
342 depends on (BFIN526_EZBRD)
343 default y
344
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800345source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800346source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700347source "arch/blackfin/mach-bf533/Kconfig"
348source "arch/blackfin/mach-bf561/Kconfig"
349source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800350source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800351source "arch/blackfin/mach-bf548/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700352
353menu "Board customizations"
354
355config CMDLINE_BOOL
356 bool "Default bootloader kernel arguments"
357
358config CMDLINE
359 string "Initial kernel command string"
360 depends on CMDLINE_BOOL
361 default "console=ttyBF0,57600"
362 help
363 If you don't have a boot loader capable of passing a command line string
364 to the kernel, you may specify one here. As a minimum, you should specify
365 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
366
Mike Frysinger5f004c22008-04-25 02:11:24 +0800367config BOOT_LOAD
368 hex "Kernel load address for booting"
369 default "0x1000"
370 range 0x1000 0x20000000
371 help
372 This option allows you to set the load address of the kernel.
373 This can be useful if you are on a board which has a small amount
374 of memory or you wish to reserve some memory at the beginning of
375 the address space.
376
377 Note that you need to keep this value above 4k (0x1000) as this
378 memory region is used to capture NULL pointer references as well
379 as some core kernel functions.
380
Michael Hennerich8cc71172008-10-13 14:45:06 +0800381config ROM_BASE
382 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800383 depends on ROMKERNEL
Barry Songd86bfb12010-01-07 04:11:17 +0000384 default "0x20040040"
Michael Hennerich8cc71172008-10-13 14:45:06 +0800385 range 0x20000000 0x20400000 if !(BF54x || BF561)
386 range 0x20000000 0x30000000 if (BF54x || BF561)
387 help
Barry Songd86bfb12010-01-07 04:11:17 +0000388 Make sure your ROM base does not include any file-header
389 information that is prepended to the kernel.
390
391 For example, the bootable U-Boot format (created with
392 mkimage) has a 64 byte header (0x40). So while the image
393 you write to flash might start at say 0x20080000, you have
394 to add 0x40 to get the kernel's ROM base as it will come
395 after the header.
Michael Hennerich8cc71172008-10-13 14:45:06 +0800396
Robin Getzf16295e2007-08-03 18:07:17 +0800397comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700398
399config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800400 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800401 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000402 default "11059200" if BFIN533_STAMP
403 default "24576000" if PNAV10
404 default "25000000" # most people use this
405 default "27000000" if BFIN533_EZKIT
406 default "30000000" if BFIN561_EZKIT
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000407 default "24000000" if BFIN527_AD7160EVAL
Bryan Wu1394f032007-05-06 14:50:22 -0700408 help
409 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800410 Warning: This value should match the crystal on the board. Otherwise,
411 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700412
Robin Getzf16295e2007-08-03 18:07:17 +0800413config BFIN_KERNEL_CLOCK
414 bool "Re-program Clocks while Kernel boots?"
415 default n
416 help
417 This option decides if kernel clocks are re-programed from the
418 bootloader settings. If the clocks are not set, the SDRAM settings
419 are also not changed, and the Bootloader does 100% of the hardware
420 configuration.
421
422config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800423 bool "Bypass PLL"
424 depends on BFIN_KERNEL_CLOCK
425 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800426
427config CLKIN_HALF
428 bool "Half Clock In"
429 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
430 default n
431 help
432 If this is set the clock will be divided by 2, before it goes to the PLL.
433
434config VCO_MULT
435 int "VCO Multiplier"
436 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
437 range 1 64
438 default "22" if BFIN533_EZKIT
439 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000440 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800441 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000442 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Robin Getzf16295e2007-08-03 18:07:17 +0800443 default "20" if BFIN561_EZKIT
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800444 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000445 default "25" if BFIN527_AD7160EVAL
Robin Getzf16295e2007-08-03 18:07:17 +0800446 help
447 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
448 PLL Frequency = (Crystal Frequency) * (this setting)
449
450choice
451 prompt "Core Clock Divider"
452 depends on BFIN_KERNEL_CLOCK
453 default CCLK_DIV_1
454 help
455 This sets the frequency of the core. It can be 1, 2, 4 or 8
456 Core Frequency = (PLL frequency) / (this setting)
457
458config CCLK_DIV_1
459 bool "1"
460
461config CCLK_DIV_2
462 bool "2"
463
464config CCLK_DIV_4
465 bool "4"
466
467config CCLK_DIV_8
468 bool "8"
469endchoice
470
471config SCLK_DIV
472 int "System Clock Divider"
473 depends on BFIN_KERNEL_CLOCK
474 range 1 15
Mike Frysinger5f004c22008-04-25 02:11:24 +0800475 default 5
Robin Getzf16295e2007-08-03 18:07:17 +0800476 help
477 This sets the frequency of the system clock (including SDRAM or DDR).
478 This can be between 1 and 15
479 System Clock = (PLL frequency) / (this setting)
480
Mike Frysinger5f004c22008-04-25 02:11:24 +0800481choice
482 prompt "DDR SDRAM Chip Type"
483 depends on BFIN_KERNEL_CLOCK
484 depends on BF54x
485 default MEM_MT46V32M16_5B
486
487config MEM_MT46V32M16_6T
488 bool "MT46V32M16_6T"
489
490config MEM_MT46V32M16_5B
491 bool "MT46V32M16_5B"
492endchoice
493
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800494choice
495 prompt "DDR/SDRAM Timing"
496 depends on BFIN_KERNEL_CLOCK
497 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
498 help
499 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
500 The calculated SDRAM timing parameters may not be 100%
501 accurate - This option is therefore marked experimental.
502
503config BFIN_KERNEL_CLOCK_MEMINIT_CALC
504 bool "Calculate Timings (EXPERIMENTAL)"
505 depends on EXPERIMENTAL
506
507config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
508 bool "Provide accurate Timings based on target SCLK"
509 help
510 Please consult the Blackfin Hardware Reference Manuals as well
511 as the memory device datasheet.
512 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
513endchoice
514
515menu "Memory Init Control"
516 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
517
518config MEM_DDRCTL0
519 depends on BF54x
520 hex "DDRCTL0"
521 default 0x0
522
523config MEM_DDRCTL1
524 depends on BF54x
525 hex "DDRCTL1"
526 default 0x0
527
528config MEM_DDRCTL2
529 depends on BF54x
530 hex "DDRCTL2"
531 default 0x0
532
533config MEM_EBIU_DDRQUE
534 depends on BF54x
535 hex "DDRQUE"
536 default 0x0
537
538config MEM_SDRRC
539 depends on !BF54x
540 hex "SDRRC"
541 default 0x0
542
543config MEM_SDGCTL
544 depends on !BF54x
545 hex "SDGCTL"
546 default 0x0
547endmenu
548
Robin Getzf16295e2007-08-03 18:07:17 +0800549#
550# Max & Min Speeds for various Chips
551#
552config MAX_VCO_HZ
553 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800554 default 400000000 if BF512
555 default 400000000 if BF514
556 default 400000000 if BF516
557 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000558 default 400000000 if BF522
559 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800560 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800561 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800562 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800563 default 600000000 if BF527
564 default 400000000 if BF531
565 default 400000000 if BF532
566 default 750000000 if BF533
567 default 500000000 if BF534
568 default 400000000 if BF536
569 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800570 default 533333333 if BF538
571 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800572 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800573 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800574 default 600000000 if BF547
575 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800576 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800577 default 600000000 if BF561
578
579config MIN_VCO_HZ
580 int
581 default 50000000
582
583config MAX_SCLK_HZ
584 int
Robin Getzf72eecb2007-11-21 16:29:20 +0800585 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800586
587config MIN_SCLK_HZ
588 int
589 default 27000000
590
591comment "Kernel Timer/Scheduler"
592
593source kernel/Kconfig.hz
594
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800595config GENERIC_CLOCKEVENTS
596 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800597 default y
598
Yi Li0d152c22009-12-28 10:21:49 +0000599menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000600 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000601config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000602 bool "GPTimer0"
603 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000604 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000605
606config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000607 bool "Core timer"
608 default y
609endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000610
Yi Li0d152c22009-12-28 10:21:49 +0000611menu "Clock souce"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800612 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000613config CYCLES_CLOCKSOURCE
614 bool "CYCLES"
615 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800616 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000617 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800618 help
619 If you say Y here, you will enable support for using the 'cycles'
620 registers as a clock source. Doing so means you will be unable to
621 safely write to the 'cycles' register during runtime. You will
622 still be able to read it (such as for performance monitoring), but
623 writing the registers will most likely crash the kernel.
624
Graf Yang1fa9be72009-05-15 11:01:59 +0000625config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000626 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000627 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000628 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000629endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000630
john stultz10f03f12009-09-15 21:17:19 -0700631config ARCH_USES_GETTIMEOFFSET
632 depends on !GENERIC_CLOCKEVENTS
633 def_bool y
634
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800635source kernel/time/Kconfig
636
Mike Frysinger5f004c22008-04-25 02:11:24 +0800637comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800638
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800639choice
640 prompt "Blackfin Exception Scratch Register"
641 default BFIN_SCRATCH_REG_RETN
642 help
643 Select the resource to reserve for the Exception handler:
644 - RETN: Non-Maskable Interrupt (NMI)
645 - RETE: Exception Return (JTAG/ICE)
646 - CYCLES: Performance counter
647
648 If you are unsure, please select "RETN".
649
650config BFIN_SCRATCH_REG_RETN
651 bool "RETN"
652 help
653 Use the RETN register in the Blackfin exception handler
654 as a stack scratch register. This means you cannot
655 safely use NMI on the Blackfin while running Linux, but
656 you can debug the system with a JTAG ICE and use the
657 CYCLES performance registers.
658
659 If you are unsure, please select "RETN".
660
661config BFIN_SCRATCH_REG_RETE
662 bool "RETE"
663 help
664 Use the RETE register in the Blackfin exception handler
665 as a stack scratch register. This means you cannot
666 safely use a JTAG ICE while debugging a Blackfin board,
667 but you can safely use the CYCLES performance registers
668 and the NMI.
669
670 If you are unsure, please select "RETN".
671
672config BFIN_SCRATCH_REG_CYCLES
673 bool "CYCLES"
674 help
675 Use the CYCLES register in the Blackfin exception handler
676 as a stack scratch register. This means you cannot
677 safely use the CYCLES performance registers on a Blackfin
678 board at anytime, but you can debug the system with a JTAG
679 ICE and use the NMI.
680
681 If you are unsure, please select "RETN".
682
683endchoice
684
Bryan Wu1394f032007-05-06 14:50:22 -0700685endmenu
686
687
688menu "Blackfin Kernel Optimizations"
689
Bryan Wu1394f032007-05-06 14:50:22 -0700690comment "Memory Optimizations"
691
692config I_ENTRY_L1
693 bool "Locate interrupt entry code in L1 Memory"
694 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500695 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700696 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200697 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
698 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700699
700config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200701 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700702 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500703 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700704 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200705 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800706 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200707 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700708
709config DO_IRQ_L1
710 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
711 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500712 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700713 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200714 If enabled, the frequently called do_irq dispatcher function is linked
715 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700716
717config CORE_TIMER_IRQ_L1
718 bool "Locate frequently called timer_interrupt() function in L1 Memory"
719 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500720 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700721 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200722 If enabled, the frequently called timer_interrupt() function is linked
723 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700724
725config IDLE_L1
726 bool "Locate frequently idle function in L1 Memory"
727 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500728 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700729 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200730 If enabled, the frequently called idle function is linked
731 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700732
733config SCHEDULE_L1
734 bool "Locate kernel schedule function in L1 Memory"
735 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500736 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700737 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200738 If enabled, the frequently called kernel schedule is linked
739 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700740
741config ARITHMETIC_OPS_L1
742 bool "Locate kernel owned arithmetic functions in L1 Memory"
743 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500744 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700745 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200746 If enabled, arithmetic functions are linked
747 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700748
749config ACCESS_OK_L1
750 bool "Locate access_ok function in L1 Memory"
751 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500752 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700753 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200754 If enabled, the access_ok function is linked
755 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700756
757config MEMSET_L1
758 bool "Locate memset function in L1 Memory"
759 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500760 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700761 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200762 If enabled, the memset function is linked
763 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700764
765config MEMCPY_L1
766 bool "Locate memcpy function in L1 Memory"
767 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500768 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700769 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200770 If enabled, the memcpy function is linked
771 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700772
Robin Getz479ba602010-05-03 17:23:20 +0000773config STRCMP_L1
774 bool "locate strcmp function in L1 Memory"
775 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500776 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000777 help
778 If enabled, the strcmp function is linked
779 into L1 instruction memory (less latency).
780
781config STRNCMP_L1
782 bool "locate strncmp function in L1 Memory"
783 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500784 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000785 help
786 If enabled, the strncmp function is linked
787 into L1 instruction memory (less latency).
788
789config STRCPY_L1
790 bool "locate strcpy function in L1 Memory"
791 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500792 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000793 help
794 If enabled, the strcpy function is linked
795 into L1 instruction memory (less latency).
796
797config STRNCPY_L1
798 bool "locate strncpy function in L1 Memory"
799 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500800 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000801 help
802 If enabled, the strncpy function is linked
803 into L1 instruction memory (less latency).
804
Bryan Wu1394f032007-05-06 14:50:22 -0700805config SYS_BFIN_SPINLOCK_L1
806 bool "Locate sys_bfin_spinlock function in L1 Memory"
807 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500808 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700809 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200810 If enabled, sys_bfin_spinlock function is linked
811 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700812
813config IP_CHECKSUM_L1
814 bool "Locate IP Checksum function in L1 Memory"
815 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500816 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700817 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200818 If enabled, the IP Checksum function is linked
819 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700820
821config CACHELINE_ALIGNED_L1
822 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800823 default y if !BF54x
824 default n if BF54x
Mike Frysinger820b1272011-02-02 22:31:42 -0500825 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700826 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100827 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200828 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700829
830config SYSCALL_TAB_L1
831 bool "Locate Syscall Table L1 Data Memory"
832 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500833 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700834 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200835 If enabled, the Syscall LUT is linked
836 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700837
838config CPLB_SWITCH_TAB_L1
839 bool "Locate CPLB Switch Tables L1 Data Memory"
840 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500841 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700842 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200843 If enabled, the CPLB Switch Tables are linked
844 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700845
Mike Frysinger820b1272011-02-02 22:31:42 -0500846config ICACHE_FLUSH_L1
847 bool "Locate icache flush funcs in L1 Inst Memory"
Mike Frysinger74181292010-05-27 22:46:46 +0000848 default y
849 help
Mike Frysinger820b1272011-02-02 22:31:42 -0500850 If enabled, the Blackfin icache flushing functions are linked
Mike Frysinger74181292010-05-27 22:46:46 +0000851 into L1 instruction memory.
852
853 Note that this might be required to address anomalies, but
854 these functions are pretty small, so it shouldn't be too bad.
855 If you are using a processor affected by an anomaly, the build
856 system will double check for you and prevent it.
857
Mike Frysinger820b1272011-02-02 22:31:42 -0500858config DCACHE_FLUSH_L1
859 bool "Locate dcache flush funcs in L1 Inst Memory"
860 default y
861 depends on !SMP
862 help
863 If enabled, the Blackfin dcache flushing functions are linked
864 into L1 instruction memory.
865
Graf Yangca87b7a2008-10-08 17:30:01 +0800866config APP_STACK_L1
867 bool "Support locating application stack in L1 Scratch Memory"
868 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500869 depends on !SMP
Graf Yangca87b7a2008-10-08 17:30:01 +0800870 help
871 If enabled the application stack can be located in L1
872 scratch memory (less latency).
873
874 Currently only works with FLAT binaries.
875
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800876config EXCEPTION_L1_SCRATCH
877 bool "Locate exception stack in L1 Scratch Memory"
878 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500879 depends on !SMP && !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800880 help
881 Whenever an exception occurs, use the L1 Scratch memory for
882 stack storage. You cannot place the stacks of FLAT binaries
883 in L1 when using this option.
884
885 If you don't use L1 Scratch, then you should say Y here.
886
Robin Getz251383c2008-08-14 15:12:55 +0800887comment "Speed Optimizations"
888config BFIN_INS_LOWOVERHEAD
889 bool "ins[bwl] low overhead, higher interrupt latency"
890 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500891 depends on !SMP
Robin Getz251383c2008-08-14 15:12:55 +0800892 help
893 Reads on the Blackfin are speculative. In Blackfin terms, this means
894 they can be interrupted at any time (even after they have been issued
895 on to the external bus), and re-issued after the interrupt occurs.
896 For memory - this is not a big deal, since memory does not change if
897 it sees a read.
898
899 If a FIFO is sitting on the end of the read, it will see two reads,
900 when the core only sees one since the FIFO receives both the read
901 which is cancelled (and not delivered to the core) and the one which
902 is re-issued (which is delivered to the core).
903
904 To solve this, interrupts are turned off before reads occur to
905 I/O space. This option controls which the overhead/latency of
906 controlling interrupts during this time
907 "n" turns interrupts off every read
908 (higher overhead, but lower interrupt latency)
909 "y" turns interrupts off every loop
910 (low overhead, but longer interrupt latency)
911
912 default behavior is to leave this set to on (type "Y"). If you are experiencing
913 interrupt latency issues, it is safe and OK to turn this off.
914
Bryan Wu1394f032007-05-06 14:50:22 -0700915endmenu
916
Bryan Wu1394f032007-05-06 14:50:22 -0700917choice
918 prompt "Kernel executes from"
919 help
920 Choose the memory type that the kernel will be running in.
921
922config RAMKERNEL
923 bool "RAM"
924 help
925 The kernel will be resident in RAM when running.
926
927config ROMKERNEL
928 bool "ROM"
929 help
930 The kernel will be resident in FLASH/ROM when running.
931
932endchoice
933
Mike Frysinger56b4f072010-10-16 19:46:21 -0400934# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
935config XIP_KERNEL
936 bool
937 default y
938 depends on ROMKERNEL
939
Bryan Wu1394f032007-05-06 14:50:22 -0700940source "mm/Kconfig"
941
Mike Frysinger780431e2007-10-21 23:37:54 +0800942config BFIN_GPTIMERS
943 tristate "Enable Blackfin General Purpose Timers API"
944 default n
945 help
946 Enable support for the General Purpose Timers API. If you
947 are unsure, say N.
948
949 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +0200950 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +0800951
Mike Frysinger006669e2011-06-15 16:55:39 -0400952config HAVE_PWM
953 tristate "Enable PWM API support"
954 depends on BFIN_GPTIMERS
955 help
956 Enable support for the Pulse Width Modulation framework (as
957 found in linux/pwm.h).
958
959 To compile this driver as a module, choose M here: the module
960 will be called pwm.
961
Bryan Wu1394f032007-05-06 14:50:22 -0700962choice
Mike Frysingerd292b002008-10-28 11:15:36 +0800963 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700964 default DMA_UNCACHED_1M
Cliff Cai86ad7932008-05-17 16:36:52 +0800965config DMA_UNCACHED_4M
966 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700967config DMA_UNCACHED_2M
968 bool "Enable 2M DMA region"
969config DMA_UNCACHED_1M
970 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +0000971config DMA_UNCACHED_512K
972 bool "Enable 512K DMA region"
973config DMA_UNCACHED_256K
974 bool "Enable 256K DMA region"
975config DMA_UNCACHED_128K
976 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700977config DMA_UNCACHED_NONE
978 bool "Disable DMA region"
979endchoice
980
981
982comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +0000983
Robin Getz3bebca22007-10-10 23:55:26 +0800984config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700985 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000986 default y
Jie Zhang41ba6532009-06-16 09:48:33 +0000987config BFIN_EXTMEM_ICACHEABLE
988 bool "Enable ICACHE for external memory"
989 depends on BFIN_ICACHE
990 default y
991config BFIN_L2_ICACHEABLE
992 bool "Enable ICACHE for L2 SRAM"
993 depends on BFIN_ICACHE
994 depends on BF54x || BF561
995 default n
996
Robin Getz3bebca22007-10-10 23:55:26 +0800997config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700998 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000999 default y
Robin Getz3bebca22007-10-10 23:55:26 +08001000config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -07001001 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +08001002 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -07001003 default n
Jie Zhang41ba6532009-06-16 09:48:33 +00001004config BFIN_EXTMEM_DCACHEABLE
1005 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +08001006 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +00001007 default y
Graf Yang5ba76672009-05-07 04:09:15 +00001008choice
Jie Zhang41ba6532009-06-16 09:48:33 +00001009 prompt "External memory DCACHE policy"
1010 depends on BFIN_EXTMEM_DCACHEABLE
1011 default BFIN_EXTMEM_WRITEBACK if !SMP
1012 default BFIN_EXTMEM_WRITETHROUGH if SMP
1013config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +00001014 bool "Write back"
1015 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001016 help
1017 Write Back Policy:
1018 Cached data will be written back to SDRAM only when needed.
1019 This can give a nice increase in performance, but beware of
1020 broken drivers that do not properly invalidate/flush their
1021 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001022
Jie Zhang41ba6532009-06-16 09:48:33 +00001023 Write Through Policy:
1024 Cached data will always be written back to SDRAM when the
1025 cache is updated. This is a completely safe setting, but
1026 performance is worse than Write Back.
1027
1028 If you are unsure of the options and you want to be safe,
1029 then go with Write Through.
1030
1031config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +00001032 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001033 help
1034 Write Back Policy:
1035 Cached data will be written back to SDRAM only when needed.
1036 This can give a nice increase in performance, but beware of
1037 broken drivers that do not properly invalidate/flush their
1038 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001039
Jie Zhang41ba6532009-06-16 09:48:33 +00001040 Write Through Policy:
1041 Cached data will always be written back to SDRAM when the
1042 cache is updated. This is a completely safe setting, but
1043 performance is worse than Write Back.
1044
1045 If you are unsure of the options and you want to be safe,
1046 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +00001047
1048endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +08001049
Jie Zhang41ba6532009-06-16 09:48:33 +00001050config BFIN_L2_DCACHEABLE
1051 bool "Enable DCACHE for L2 SRAM"
1052 depends on BFIN_DCACHE
Sonic Zhang9c954f82009-06-30 09:48:03 +00001053 depends on (BF54x || BF561) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001054 default n
1055choice
1056 prompt "L2 SRAM DCACHE policy"
1057 depends on BFIN_L2_DCACHEABLE
1058 default BFIN_L2_WRITEBACK
1059config BFIN_L2_WRITEBACK
1060 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +00001061
1062config BFIN_L2_WRITETHROUGH
1063 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001064endchoice
1065
1066
1067comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001068config MPU
1069 bool "Enable the memory protection unit (EXPERIMENTAL)"
1070 default n
1071 help
1072 Use the processor's MPU to protect applications from accessing
1073 memory they do not own. This comes at a performance penalty
1074 and is recommended only for debugging.
1075
Matt LaPlante692105b2009-01-26 11:12:25 +01001076comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001077
Mike Frysingerddf416b2007-10-10 18:06:47 +08001078menu "EBIU_AMGCTL Global Control"
Bryan Wu1394f032007-05-06 14:50:22 -07001079config C_AMCKEN
1080 bool "Enable CLKOUT"
1081 default y
1082
1083config C_CDPRIO
1084 bool "DMA has priority over core for ext. accesses"
1085 default n
1086
1087config C_B0PEN
1088 depends on BF561
1089 bool "Bank 0 16 bit packing enable"
1090 default y
1091
1092config C_B1PEN
1093 depends on BF561
1094 bool "Bank 1 16 bit packing enable"
1095 default y
1096
1097config C_B2PEN
1098 depends on BF561
1099 bool "Bank 2 16 bit packing enable"
1100 default y
1101
1102config C_B3PEN
1103 depends on BF561
1104 bool "Bank 3 16 bit packing enable"
1105 default n
1106
1107choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001108 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001109 default C_AMBEN_ALL
1110
1111config C_AMBEN
1112 bool "Disable All Banks"
1113
1114config C_AMBEN_B0
1115 bool "Enable Bank 0"
1116
1117config C_AMBEN_B0_B1
1118 bool "Enable Bank 0 & 1"
1119
1120config C_AMBEN_B0_B1_B2
1121 bool "Enable Bank 0 & 1 & 2"
1122
1123config C_AMBEN_ALL
1124 bool "Enable All Banks"
1125endchoice
1126endmenu
1127
1128menu "EBIU_AMBCTL Control"
1129config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001130 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001131 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001132 help
1133 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1134 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001135
1136config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001137 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001138 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001139 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001140 help
1141 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1142 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001143
1144config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001145 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001146 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001147 help
1148 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1149 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001150
1151config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001152 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001153 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001154 help
1155 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1156 used to control the Asynchronous Memory Bank 3 settings.
1157
Bryan Wu1394f032007-05-06 14:50:22 -07001158endmenu
1159
Sonic Zhange40540b2007-11-21 23:49:52 +08001160config EBIU_MBSCTLVAL
1161 hex "EBIU Bank Select Control Register"
1162 depends on BF54x
1163 default 0
1164
1165config EBIU_MODEVAL
1166 hex "Flash Memory Mode Control Register"
1167 depends on BF54x
1168 default 1
1169
1170config EBIU_FCTLVAL
1171 hex "Flash Memory Bank Control Register"
1172 depends on BF54x
1173 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001174endmenu
1175
1176#############################################################################
1177menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1178
1179config PCI
1180 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001181 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001182 help
1183 Support for PCI bus.
1184
1185source "drivers/pci/Kconfig"
1186
Bryan Wu1394f032007-05-06 14:50:22 -07001187source "drivers/pcmcia/Kconfig"
1188
1189source "drivers/pci/hotplug/Kconfig"
1190
1191endmenu
1192
1193menu "Executable file formats"
1194
1195source "fs/Kconfig.binfmt"
1196
1197endmenu
1198
1199menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001200
Bryan Wu1394f032007-05-06 14:50:22 -07001201source "kernel/power/Kconfig"
1202
Johannes Bergf4cb5702007-12-08 02:14:00 +01001203config ARCH_SUSPEND_POSSIBLE
1204 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001205
Bryan Wu1394f032007-05-06 14:50:22 -07001206choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001207 prompt "Standby Power Saving Mode"
Bryan Wu1394f032007-05-06 14:50:22 -07001208 depends on PM
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001209 default PM_BFIN_SLEEP_DEEPER
1210config PM_BFIN_SLEEP_DEEPER
1211 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001212 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001213 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1214 power dissipation by disabling the clock to the processor core (CCLK).
1215 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1216 to 0.85 V to provide the greatest power savings, while preserving the
1217 processor state.
1218 The PLL and system clock (SCLK) continue to operate at a very low
1219 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1220 the SDRAM is put into Self Refresh Mode. Typically an external event
1221 such as GPIO interrupt or RTC activity wakes up the processor.
1222 Various Peripherals such as UART, SPORT, PPI may not function as
1223 normal during Sleep Deeper, due to the reduced SCLK frequency.
1224 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001225
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001226 If unsure, select "Sleep Deeper".
1227
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001228config PM_BFIN_SLEEP
1229 bool "Sleep"
1230 help
1231 Sleep Mode (High Power Savings) - The sleep mode reduces power
1232 dissipation by disabling the clock to the processor core (CCLK).
1233 The PLL and system clock (SCLK), however, continue to operate in
1234 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001235 up the processor. When in the sleep mode, system DMA access to L1
1236 memory is not supported.
1237
1238 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001239endchoice
1240
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001241comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1242 depends on PM
1243
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001244config PM_BFIN_WAKE_PH6
1245 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001246 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001247 default n
1248 help
1249 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1250
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001251config PM_BFIN_WAKE_GP
1252 bool "Allow Wake-Up from GPIOs"
1253 depends on PM && BF54x
1254 default n
1255 help
1256 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001257 (all processors, except ADSP-BF549). This option sets
1258 the general-purpose wake-up enable (GPWE) control bit to enable
1259 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1260 On ADSP-BF549 this option enables the the same functionality on the
1261 /MRXON pin also PH7.
1262
Bryan Wu1394f032007-05-06 14:50:22 -07001263endmenu
1264
Bryan Wu1394f032007-05-06 14:50:22 -07001265menu "CPU Frequency scaling"
1266
1267source "drivers/cpufreq/Kconfig"
1268
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001269config BFIN_CPU_FREQ
1270 bool
1271 depends on CPU_FREQ
1272 select CPU_FREQ_TABLE
1273 default y
1274
Michael Hennerich14b03202008-05-07 11:41:26 +08001275config CPU_VOLTAGE
1276 bool "CPU Voltage scaling"
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001277 depends on EXPERIMENTAL
Michael Hennerich14b03202008-05-07 11:41:26 +08001278 depends on CPU_FREQ
1279 default n
1280 help
1281 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1282 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001283 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001284 the PLL may unlock.
1285
Bryan Wu1394f032007-05-06 14:50:22 -07001286endmenu
1287
Bryan Wu1394f032007-05-06 14:50:22 -07001288source "net/Kconfig"
1289
1290source "drivers/Kconfig"
1291
Mike Frysinger872d0242009-10-06 04:49:07 +00001292source "drivers/firmware/Kconfig"
1293
Bryan Wu1394f032007-05-06 14:50:22 -07001294source "fs/Kconfig"
1295
Mike Frysinger74ce8322007-11-21 23:50:49 +08001296source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001297
1298source "security/Kconfig"
1299
1300source "crypto/Kconfig"
1301
1302source "lib/Kconfig"