blob: 4bda1c1b74bab609ba37bf37645ea537eabbfe16 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richter65b27422010-06-12 20:26:51 +020021#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020022#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050023#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020024#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080025#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020026#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020027#include <linux/firewire-constants.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020028#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020040#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020041#include <linux/string.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080042
Stefan Richtere8ca9702009-06-04 21:09:38 +020043#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020044#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020045#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050046
Stefan Richterea8d0062008-03-01 02:42:56 +010047#ifdef CONFIG_PPC_PMAC
48#include <asm/pmac_feature.h>
49#endif
50
Stefan Richter77c9a5d2009-06-05 16:26:18 +020051#include "core.h"
52#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050053
Kristian Høgsberga77754a2007-05-07 20:33:35 -040054#define DESCRIPTOR_OUTPUT_MORE 0
55#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
56#define DESCRIPTOR_INPUT_MORE (2 << 12)
57#define DESCRIPTOR_INPUT_LAST (3 << 12)
58#define DESCRIPTOR_STATUS (1 << 11)
59#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
60#define DESCRIPTOR_PING (1 << 7)
61#define DESCRIPTOR_YY (1 << 6)
62#define DESCRIPTOR_NO_IRQ (0 << 4)
63#define DESCRIPTOR_IRQ_ERROR (1 << 4)
64#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
65#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
66#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050067
68struct descriptor {
69 __le16 req_count;
70 __le16 control;
71 __le32 data_address;
72 __le32 branch_address;
73 __le16 res_count;
74 __le16 transfer_status;
75} __attribute__((aligned(16)));
76
Kristian Høgsberga77754a2007-05-07 20:33:35 -040077#define CONTROL_SET(regs) (regs)
78#define CONTROL_CLEAR(regs) ((regs) + 4)
79#define COMMAND_PTR(regs) ((regs) + 12)
80#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050081
Kristian Høgsberg32b46092007-02-06 14:49:30 -050082struct ar_buffer {
83 struct descriptor descriptor;
84 struct ar_buffer *next;
85 __le32 data[0];
86};
87
Kristian Høgsberged568912006-12-19 19:58:35 -050088struct ar_context {
89 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050090 struct ar_buffer *current_buffer;
91 struct ar_buffer *last_buffer;
92 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050093 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050094 struct tasklet_struct tasklet;
95};
96
Kristian Høgsberg30200732007-02-16 17:34:39 -050097struct context;
98
99typedef int (*descriptor_callback_t)(struct context *ctx,
100 struct descriptor *d,
101 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500102
103/*
104 * A buffer that contains a block of DMA-able coherent memory used for
105 * storing a portion of a DMA descriptor program.
106 */
107struct descriptor_buffer {
108 struct list_head list;
109 dma_addr_t buffer_bus;
110 size_t buffer_size;
111 size_t used;
112 struct descriptor buffer[0];
113};
114
Kristian Høgsberg30200732007-02-16 17:34:39 -0500115struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100116 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500117 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500118 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100119
David Moorefe5ca632008-01-06 17:21:41 -0500120 /*
121 * List of page-sized buffers for storing DMA descriptors.
122 * Head of list contains buffers in use and tail of list contains
123 * free buffers.
124 */
125 struct list_head buffer_list;
126
127 /*
128 * Pointer to a buffer inside buffer_list that contains the tail
129 * end of the current DMA program.
130 */
131 struct descriptor_buffer *buffer_tail;
132
133 /*
134 * The descriptor containing the branch address of the first
135 * descriptor that has not yet been filled by the device.
136 */
137 struct descriptor *last;
138
139 /*
140 * The last descriptor in the DMA program. It contains the branch
141 * address that must be updated upon appending a new descriptor.
142 */
143 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500144
145 descriptor_callback_t callback;
146
Stefan Richter373b2ed2007-03-04 14:45:18 +0100147 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500148};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500149
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400150#define IT_HEADER_SY(v) ((v) << 0)
151#define IT_HEADER_TCODE(v) ((v) << 4)
152#define IT_HEADER_CHANNEL(v) ((v) << 8)
153#define IT_HEADER_TAG(v) ((v) << 14)
154#define IT_HEADER_SPEED(v) ((v) << 16)
155#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500156
157struct iso_context {
158 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500159 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500160 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500161 void *header;
162 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500163};
164
165#define CONFIG_ROM_SIZE 1024
166
167struct fw_ohci {
168 struct fw_card card;
169
170 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500171 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500172 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100173 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100174 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200175 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200176 u32 bus_time;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200177 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200178 bool csr_state_setclear_abdicate;
Kristian Høgsberged568912006-12-19 19:58:35 -0500179
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400180 /*
181 * Spinlock for accessing fw_ohci data. Never call out of
182 * this driver with this lock held.
183 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500184 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500185
Stefan Richter02d37be2010-07-08 16:09:06 +0200186 struct mutex phy_reg_mutex;
187
Kristian Høgsberged568912006-12-19 19:58:35 -0500188 struct ar_context ar_request_ctx;
189 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500190 struct context at_request_ctx;
191 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500192
Stefan Richter872e3302010-07-29 18:19:22 +0200193 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500194 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200195 u64 ir_context_channels; /* unoccupied channels */
196 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500197 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200198 u64 mc_channels; /* channels in use by the multichannel IR context */
199 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100200
201 __be32 *config_rom;
202 dma_addr_t config_rom_bus;
203 __be32 *next_config_rom;
204 dma_addr_t next_config_rom_bus;
205 __be32 next_header;
206
207 __le32 *self_id_cpu;
208 dma_addr_t self_id_bus;
209 struct tasklet_struct bus_reset_tasklet;
210
211 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500212};
213
Adrian Bunk95688e92007-01-22 19:17:37 +0100214static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500215{
216 return container_of(card, struct fw_ohci, card);
217}
218
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500219#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
220#define IR_CONTEXT_BUFFER_FILL 0x80000000
221#define IR_CONTEXT_ISOCH_HEADER 0x40000000
222#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
223#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
224#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500225
226#define CONTEXT_RUN 0x8000
227#define CONTEXT_WAKE 0x1000
228#define CONTEXT_DEAD 0x0800
229#define CONTEXT_ACTIVE 0x0400
230
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100231#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500232#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
233#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
234
Kristian Høgsberged568912006-12-19 19:58:35 -0500235#define OHCI1394_REGISTER_SIZE 0x800
236#define OHCI_LOOP_COUNT 500
237#define OHCI1394_PCI_HCI_Control 0x40
238#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500239#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500240#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500241
Kristian Høgsberged568912006-12-19 19:58:35 -0500242static char ohci_driver_name[] = KBUILD_MODNAME;
243
Clemens Ladisch262444e2010-06-05 12:31:25 +0200244#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100245#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
246
Stefan Richter4a635592010-02-21 17:58:01 +0100247#define QUIRK_CYCLE_TIMER 1
248#define QUIRK_RESET_PACKET 2
249#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200250#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200251#define QUIRK_NO_MSI 16
Stefan Richter4a635592010-02-21 17:58:01 +0100252
253/* In case of multiple matches in ohci_quirks[], only the first one is used. */
254static const struct {
255 unsigned short vendor, device, flags;
256} ohci_quirks[] = {
Clemens Ladisch8301b912010-03-17 11:07:55 +0100257 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200258 QUIRK_RESET_PACKET |
259 QUIRK_NO_1394A},
Stefan Richter4a635592010-02-21 17:58:01 +0100260 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
261 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
Clemens Ladisch262444e2010-06-05 12:31:25 +0200262 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100263 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
264 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
265 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
266};
267
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100268/* This overrides anything that was found in ohci_quirks[]. */
269static int param_quirks;
270module_param_named(quirks, param_quirks, int, 0644);
271MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
272 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
273 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
274 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200275 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200276 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100277 ")");
278
Stefan Richtera007bb82008-04-07 22:33:35 +0200279#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100280#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200281#define OHCI_PARAM_DEBUG_IRQS 4
282#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100283
Stefan Richter5da3dac2010-04-02 14:05:02 +0200284#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
285
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100286static int param_debug;
287module_param_named(debug, param_debug, int, 0644);
288MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100289 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200290 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
291 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
292 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100293 ", or a combination, or all = -1)");
294
295static void log_irqs(u32 evt)
296{
Stefan Richtera007bb82008-04-07 22:33:35 +0200297 if (likely(!(param_debug &
298 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100299 return;
300
Stefan Richtera007bb82008-04-07 22:33:35 +0200301 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
302 !(evt & OHCI1394_busReset))
303 return;
304
Clemens Ladischa48777e2010-06-10 08:33:07 +0200305 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200306 evt & OHCI1394_selfIDComplete ? " selfID" : "",
307 evt & OHCI1394_RQPkt ? " AR_req" : "",
308 evt & OHCI1394_RSPkt ? " AR_resp" : "",
309 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
310 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
311 evt & OHCI1394_isochRx ? " IR" : "",
312 evt & OHCI1394_isochTx ? " IT" : "",
313 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
314 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200315 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500316 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200317 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
318 evt & OHCI1394_busReset ? " busReset" : "",
319 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
320 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
321 OHCI1394_respTxComplete | OHCI1394_isochRx |
322 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200323 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
324 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200325 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100326 ? " ?" : "");
327}
328
329static const char *speed[] = {
330 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
331};
332static const char *power[] = {
333 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
334 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
335};
336static const char port[] = { '.', '-', 'p', 'c', };
337
338static char _p(u32 *s, int shift)
339{
340 return port[*s >> shift & 3];
341}
342
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200343static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100344{
345 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
346 return;
347
Stefan Richter161b96e2008-06-14 14:23:43 +0200348 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
349 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100350
351 for (; self_id_count--; ++s)
352 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200353 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
354 "%s gc=%d %s %s%s%s\n",
355 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
356 speed[*s >> 14 & 3], *s >> 16 & 63,
357 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
358 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100359 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200360 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
361 *s, *s >> 24 & 63,
362 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
363 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100364}
365
366static const char *evts[] = {
367 [0x00] = "evt_no_status", [0x01] = "-reserved-",
368 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
369 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
370 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
371 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
372 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
373 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
374 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
375 [0x10] = "-reserved-", [0x11] = "ack_complete",
376 [0x12] = "ack_pending ", [0x13] = "-reserved-",
377 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
378 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
379 [0x18] = "-reserved-", [0x19] = "-reserved-",
380 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
381 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
382 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
383 [0x20] = "pending/cancelled",
384};
385static const char *tcodes[] = {
386 [0x0] = "QW req", [0x1] = "BW req",
387 [0x2] = "W resp", [0x3] = "-reserved-",
388 [0x4] = "QR req", [0x5] = "BR req",
389 [0x6] = "QR resp", [0x7] = "BR resp",
390 [0x8] = "cycle start", [0x9] = "Lk req",
391 [0xa] = "async stream packet", [0xb] = "Lk resp",
392 [0xc] = "-reserved-", [0xd] = "-reserved-",
393 [0xe] = "link internal", [0xf] = "-reserved-",
394};
395static const char *phys[] = {
396 [0x0] = "phy config packet", [0x1] = "link-on packet",
397 [0x2] = "self-id packet", [0x3] = "-reserved-",
398};
399
400static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
401{
402 int tcode = header[0] >> 4 & 0xf;
403 char specific[12];
404
405 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
406 return;
407
408 if (unlikely(evt >= ARRAY_SIZE(evts)))
409 evt = 0x1f;
410
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200411 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200412 fw_notify("A%c evt_bus_reset, generation %d\n",
413 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200414 return;
415 }
416
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100417 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200418 fw_notify("A%c %s, %s, %08x\n",
419 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100420 return;
421 }
422
423 switch (tcode) {
424 case 0x0: case 0x6: case 0x8:
425 snprintf(specific, sizeof(specific), " = %08x",
426 be32_to_cpu((__force __be32)header[3]));
427 break;
428 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
429 snprintf(specific, sizeof(specific), " %x,%x",
430 header[3] >> 16, header[3] & 0xffff);
431 break;
432 default:
433 specific[0] = '\0';
434 }
435
436 switch (tcode) {
437 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200438 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100439 break;
440 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200441 fw_notify("A%c spd %x tl %02x, "
442 "%04x -> %04x, %s, "
443 "%s, %04x%08x%s\n",
444 dir, speed, header[0] >> 10 & 0x3f,
445 header[1] >> 16, header[0] >> 16, evts[evt],
446 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100447 break;
448 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200449 fw_notify("A%c spd %x tl %02x, "
450 "%04x -> %04x, %s, "
451 "%s%s\n",
452 dir, speed, header[0] >> 10 & 0x3f,
453 header[1] >> 16, header[0] >> 16, evts[evt],
454 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100455 }
456}
457
458#else
459
Stefan Richter5da3dac2010-04-02 14:05:02 +0200460#define param_debug 0
461static inline void log_irqs(u32 evt) {}
462static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
463static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100464
465#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
466
Adrian Bunk95688e92007-01-22 19:17:37 +0100467static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500468{
469 writel(data, ohci->registers + offset);
470}
471
Adrian Bunk95688e92007-01-22 19:17:37 +0100472static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500473{
474 return readl(ohci->registers + offset);
475}
476
Adrian Bunk95688e92007-01-22 19:17:37 +0100477static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500478{
479 /* Do a dummy read to flush writes. */
480 reg_read(ohci, OHCI1394_Version);
481}
482
Stefan Richter35d999b2010-04-10 16:04:56 +0200483static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500484{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200485 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200486 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500487
488 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200489 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200490 val = reg_read(ohci, OHCI1394_PhyControl);
491 if (val & OHCI1394_PhyControl_ReadDone)
492 return OHCI1394_PhyControl_ReadData(val);
493
Clemens Ladisch153e3972010-06-10 08:22:07 +0200494 /*
495 * Try a few times without waiting. Sleeping is necessary
496 * only when the link/PHY interface is busy.
497 */
498 if (i >= 3)
499 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500500 }
Stefan Richter35d999b2010-04-10 16:04:56 +0200501 fw_error("failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500502
Stefan Richter35d999b2010-04-10 16:04:56 +0200503 return -EBUSY;
504}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200505
Stefan Richter35d999b2010-04-10 16:04:56 +0200506static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
507{
508 int i;
509
510 reg_write(ohci, OHCI1394_PhyControl,
511 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200512 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200513 val = reg_read(ohci, OHCI1394_PhyControl);
514 if (!(val & OHCI1394_PhyControl_WritePending))
515 return 0;
516
Clemens Ladisch153e3972010-06-10 08:22:07 +0200517 if (i >= 3)
518 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200519 }
520 fw_error("failed to write phy reg\n");
521
522 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200523}
524
Stefan Richter02d37be2010-07-08 16:09:06 +0200525static int update_phy_reg(struct fw_ohci *ohci, int addr,
526 int clear_bits, int set_bits)
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200527{
Stefan Richter02d37be2010-07-08 16:09:06 +0200528 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200529 if (ret < 0)
530 return ret;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200531
Clemens Ladische7014da2010-04-01 16:40:18 +0200532 /*
533 * The interrupt status bits are cleared by writing a one bit.
534 * Avoid clearing them unless explicitly requested in set_bits.
535 */
536 if (addr == 5)
537 clear_bits |= PHY_INT_STATUS_BITS;
538
Stefan Richter35d999b2010-04-10 16:04:56 +0200539 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500540}
541
Stefan Richter35d999b2010-04-10 16:04:56 +0200542static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200543{
Stefan Richter35d999b2010-04-10 16:04:56 +0200544 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200545
Stefan Richter02d37be2010-07-08 16:09:06 +0200546 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200547 if (ret < 0)
548 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200549
Stefan Richter35d999b2010-04-10 16:04:56 +0200550 return read_phy_reg(ohci, addr);
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200551}
552
Stefan Richter02d37be2010-07-08 16:09:06 +0200553static int ohci_read_phy_reg(struct fw_card *card, int addr)
554{
555 struct fw_ohci *ohci = fw_ohci(card);
556 int ret;
557
558 mutex_lock(&ohci->phy_reg_mutex);
559 ret = read_phy_reg(ohci, addr);
560 mutex_unlock(&ohci->phy_reg_mutex);
561
562 return ret;
563}
564
565static int ohci_update_phy_reg(struct fw_card *card, int addr,
566 int clear_bits, int set_bits)
567{
568 struct fw_ohci *ohci = fw_ohci(card);
569 int ret;
570
571 mutex_lock(&ohci->phy_reg_mutex);
572 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
573 mutex_unlock(&ohci->phy_reg_mutex);
574
575 return ret;
576}
577
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500578static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500579{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500580 struct device *dev = ctx->ohci->card.device;
581 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100582 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500583 size_t offset;
584
Jarod Wilsonbde17092008-03-12 17:43:26 -0400585 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500586 if (ab == NULL)
587 return -ENOMEM;
588
Jay Fenlasona55709b2008-10-22 15:59:42 -0400589 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400590 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400591 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
592 DESCRIPTOR_STATUS |
593 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500594 offset = offsetof(struct ar_buffer, data);
595 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
596 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
597 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
598 ab->descriptor.branch_address = 0;
599
Stefan Richter071595e2010-07-27 13:20:33 +0200600 wmb(); /* finish init of new descriptors before branch_address update */
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400601 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500602 ctx->last_buffer->next = ab;
603 ctx->last_buffer = ab;
604
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400605 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500606 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500607
608 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500609}
610
Jay Fenlasona55709b2008-10-22 15:59:42 -0400611static void ar_context_release(struct ar_context *ctx)
612{
613 struct ar_buffer *ab, *ab_next;
614 size_t offset;
615 dma_addr_t ab_bus;
616
617 for (ab = ctx->current_buffer; ab; ab = ab_next) {
618 ab_next = ab->next;
619 offset = offsetof(struct ar_buffer, data);
620 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
621 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
622 ab, ab_bus);
623 }
624}
625
Stefan Richter11bf20a2008-03-01 02:47:15 +0100626#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
627#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100628 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100629#else
630#define cond_le32_to_cpu(v) le32_to_cpu(v)
631#endif
632
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500633static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500634{
Kristian Høgsberged568912006-12-19 19:58:35 -0500635 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500636 struct fw_packet p;
637 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100638 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500639
Stefan Richter11bf20a2008-03-01 02:47:15 +0100640 p.header[0] = cond_le32_to_cpu(buffer[0]);
641 p.header[1] = cond_le32_to_cpu(buffer[1]);
642 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500643
644 tcode = (p.header[0] >> 4) & 0x0f;
645 switch (tcode) {
646 case TCODE_WRITE_QUADLET_REQUEST:
647 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500648 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500649 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500650 p.payload_length = 0;
651 break;
652
653 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100654 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500655 p.header_length = 16;
656 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500657 break;
658
659 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500660 case TCODE_READ_BLOCK_RESPONSE:
661 case TCODE_LOCK_REQUEST:
662 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100663 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500664 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500665 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500666 break;
667
668 case TCODE_WRITE_RESPONSE:
669 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500670 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500671 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500672 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500673 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200674
675 default:
676 /* FIXME: Stop context, discard everything, and restart? */
677 p.header_length = 0;
678 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500679 }
680
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500681 p.payload = (void *) buffer + p.header_length;
682
683 /* FIXME: What to do about evt_* errors? */
684 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100685 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100686 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500687
Stefan Richter43286562008-03-11 21:22:26 +0100688 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500689 p.speed = (status >> 21) & 0x7;
690 p.timestamp = status & 0xffff;
691 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500692
Stefan Richter43286562008-03-11 21:22:26 +0100693 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100694
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400695 /*
696 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500697 * the new generation number when a bus reset happens (see
698 * section 8.4.2.3). This helps us determine when a request
699 * was received and make sure we send the response in the same
700 * generation. We only need this for requests; for responses
701 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400702 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200703 *
704 * Alas some chips sometimes emit bus reset packets with a
705 * wrong generation. We set the correct generation for these
706 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400707 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200708 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100709 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200710 ohci->request_generation = (p.header[2] >> 16) & 0xff;
711 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500712 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200713 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500714 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200715 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500716
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500717 return buffer + length + 1;
718}
Kristian Høgsberged568912006-12-19 19:58:35 -0500719
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500720static void ar_context_tasklet(unsigned long data)
721{
722 struct ar_context *ctx = (struct ar_context *)data;
723 struct fw_ohci *ohci = ctx->ohci;
724 struct ar_buffer *ab;
725 struct descriptor *d;
726 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500727
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500728 ab = ctx->current_buffer;
729 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500730
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500731 if (d->res_count == 0) {
732 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400733 dma_addr_t start_bus;
734 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500735
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400736 /*
737 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500738 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400739 * reuse the page for reassembling the split packet.
740 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500741
742 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400743 start = buffer = ab;
744 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500745
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500746 ab = ab->next;
747 d = &ab->descriptor;
748 size = buffer + PAGE_SIZE - ctx->pointer;
749 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
750 memmove(buffer, ctx->pointer, size);
751 memcpy(buffer + size, ab->data, rest);
752 ctx->current_buffer = ab;
753 ctx->pointer = (void *) ab->data + rest;
754 end = buffer + size + rest;
755
756 while (buffer < end)
757 buffer = handle_ar_packet(ctx, buffer);
758
Jarod Wilsonbde17092008-03-12 17:43:26 -0400759 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400760 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500761 ar_context_add_page(ctx);
762 } else {
763 buffer = ctx->pointer;
764 ctx->pointer = end =
765 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
766
767 while (buffer < end)
768 buffer = handle_ar_packet(ctx, buffer);
769 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500770}
771
Stefan Richter53dca512008-12-14 21:47:04 +0100772static int ar_context_init(struct ar_context *ctx,
773 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500774{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500775 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500776
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500777 ctx->regs = regs;
778 ctx->ohci = ohci;
779 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500780 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
781
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500782 ar_context_add_page(ctx);
783 ar_context_add_page(ctx);
784 ctx->current_buffer = ab.next;
785 ctx->pointer = ctx->current_buffer->data;
786
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400787 return 0;
788}
789
790static void ar_context_run(struct ar_context *ctx)
791{
792 struct ar_buffer *ab = ctx->current_buffer;
793 dma_addr_t ab_bus;
794 size_t offset;
795
796 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200797 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400798
799 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400800 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500801 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500802}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100803
Stefan Richter53dca512008-12-14 21:47:04 +0100804static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500805{
806 int b, key;
807
808 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
809 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
810
811 /* figure out which descriptor the branch address goes in */
812 if (z == 2 && (b == 3 || key == 2))
813 return d;
814 else
815 return d + z - 1;
816}
817
Kristian Høgsberg30200732007-02-16 17:34:39 -0500818static void context_tasklet(unsigned long data)
819{
820 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500821 struct descriptor *d, *last;
822 u32 address;
823 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500824 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500825
David Moorefe5ca632008-01-06 17:21:41 -0500826 desc = list_entry(ctx->buffer_list.next,
827 struct descriptor_buffer, list);
828 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500829 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500830 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500831 address = le32_to_cpu(last->branch_address);
832 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500833 address &= ~0xf;
834
835 /* If the branch address points to a buffer outside of the
836 * current buffer, advance to the next buffer. */
837 if (address < desc->buffer_bus ||
838 address >= desc->buffer_bus + desc->used)
839 desc = list_entry(desc->list.next,
840 struct descriptor_buffer, list);
841 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500842 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500843
844 if (!ctx->callback(ctx, d, last))
845 break;
846
David Moorefe5ca632008-01-06 17:21:41 -0500847 if (old_desc != desc) {
848 /* If we've advanced to the next buffer, move the
849 * previous buffer to the free list. */
850 unsigned long flags;
851 old_desc->used = 0;
852 spin_lock_irqsave(&ctx->ohci->lock, flags);
853 list_move_tail(&old_desc->list, &ctx->buffer_list);
854 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
855 }
856 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500857 }
858}
859
David Moorefe5ca632008-01-06 17:21:41 -0500860/*
861 * Allocate a new buffer and add it to the list of free buffers for this
862 * context. Must be called with ohci->lock held.
863 */
Stefan Richter53dca512008-12-14 21:47:04 +0100864static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500865{
866 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100867 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500868 int offset;
869
870 /*
871 * 16MB of descriptors should be far more than enough for any DMA
872 * program. This will catch run-away userspace or DoS attacks.
873 */
874 if (ctx->total_allocation >= 16*1024*1024)
875 return -ENOMEM;
876
877 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
878 &bus_addr, GFP_ATOMIC);
879 if (!desc)
880 return -ENOMEM;
881
882 offset = (void *)&desc->buffer - (void *)desc;
883 desc->buffer_size = PAGE_SIZE - offset;
884 desc->buffer_bus = bus_addr + offset;
885 desc->used = 0;
886
887 list_add_tail(&desc->list, &ctx->buffer_list);
888 ctx->total_allocation += PAGE_SIZE;
889
890 return 0;
891}
892
Stefan Richter53dca512008-12-14 21:47:04 +0100893static int context_init(struct context *ctx, struct fw_ohci *ohci,
894 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500895{
896 ctx->ohci = ohci;
897 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500898 ctx->total_allocation = 0;
899
900 INIT_LIST_HEAD(&ctx->buffer_list);
901 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500902 return -ENOMEM;
903
David Moorefe5ca632008-01-06 17:21:41 -0500904 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
905 struct descriptor_buffer, list);
906
Kristian Høgsberg30200732007-02-16 17:34:39 -0500907 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
908 ctx->callback = callback;
909
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400910 /*
911 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500912 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500913 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400914 */
David Moorefe5ca632008-01-06 17:21:41 -0500915 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
916 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
917 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
918 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
919 ctx->last = ctx->buffer_tail->buffer;
920 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500921
922 return 0;
923}
924
Stefan Richter53dca512008-12-14 21:47:04 +0100925static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500926{
927 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500928 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500929
David Moorefe5ca632008-01-06 17:21:41 -0500930 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
931 dma_free_coherent(card->device, PAGE_SIZE, desc,
932 desc->buffer_bus -
933 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500934}
935
David Moorefe5ca632008-01-06 17:21:41 -0500936/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100937static struct descriptor *context_get_descriptors(struct context *ctx,
938 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500939{
David Moorefe5ca632008-01-06 17:21:41 -0500940 struct descriptor *d = NULL;
941 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500942
David Moorefe5ca632008-01-06 17:21:41 -0500943 if (z * sizeof(*d) > desc->buffer_size)
944 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500945
David Moorefe5ca632008-01-06 17:21:41 -0500946 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
947 /* No room for the descriptor in this buffer, so advance to the
948 * next one. */
949
950 if (desc->list.next == &ctx->buffer_list) {
951 /* If there is no free buffer next in the list,
952 * allocate one. */
953 if (context_add_buffer(ctx) < 0)
954 return NULL;
955 }
956 desc = list_entry(desc->list.next,
957 struct descriptor_buffer, list);
958 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500959 }
960
David Moorefe5ca632008-01-06 17:21:41 -0500961 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400962 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500963 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500964
965 return d;
966}
967
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500968static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500969{
970 struct fw_ohci *ohci = ctx->ohci;
971
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400972 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500973 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400974 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
975 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500976 flush_writes(ohci);
977}
978
979static void context_append(struct context *ctx,
980 struct descriptor *d, int z, int extra)
981{
982 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500983 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500984
David Moorefe5ca632008-01-06 17:21:41 -0500985 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500986
David Moorefe5ca632008-01-06 17:21:41 -0500987 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +0200988
989 wmb(); /* finish init of new descriptors before branch_address update */
David Moorefe5ca632008-01-06 17:21:41 -0500990 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
991 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500992
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400993 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500994 flush_writes(ctx->ohci);
995}
996
997static void context_stop(struct context *ctx)
998{
999 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001000 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001001
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001002 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001003 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001004
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001005 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001006 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001007 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001008 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001009
Stefan Richterb980f5a2007-07-12 22:25:14 +02001010 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001011 }
Stefan Richterb0068542009-01-05 20:43:23 +01001012 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001013}
Kristian Høgsberged568912006-12-19 19:58:35 -05001014
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001015struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -05001016 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001017};
1018
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001019/*
1020 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001021 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001022 * generation handling and locking around packet queue manipulation.
1023 */
Stefan Richter53dca512008-12-14 21:47:04 +01001024static int at_context_queue_packet(struct context *ctx,
1025 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001026{
Kristian Høgsberged568912006-12-19 19:58:35 -05001027 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001028 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001029 struct driver_data *driver_data;
1030 struct descriptor *d, *last;
1031 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001032 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001033 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001034
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001035 d = context_get_descriptors(ctx, 4, &d_bus);
1036 if (d == NULL) {
1037 packet->ack = RCODE_SEND_ERROR;
1038 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001039 }
1040
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001041 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001042 d[0].res_count = cpu_to_le16(packet->timestamp);
1043
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001044 /*
1045 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001046 * from the IEEE1394 layout, so shift the fields around
1047 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001048 * which we need to prepend an extra quadlet.
1049 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001050
1051 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001052 switch (packet->header_length) {
1053 case 16:
1054 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001055 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1056 (packet->speed << 16));
1057 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1058 (packet->header[0] & 0xffff0000));
1059 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001060
1061 tcode = (packet->header[0] >> 4) & 0x0f;
1062 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001063 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001064 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001065 header[3] = (__force __le32) packet->header[3];
1066
1067 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001068 break;
1069
1070 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001071 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1072 (packet->speed << 16));
1073 header[1] = cpu_to_le32(packet->header[0]);
1074 header[2] = cpu_to_le32(packet->header[1]);
1075 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001076
1077 if (is_ping_packet(packet->header))
1078 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001079 break;
1080
1081 case 4:
1082 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1083 (packet->speed << 16));
1084 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1085 d[0].req_count = cpu_to_le16(8);
1086 break;
1087
1088 default:
1089 /* BUG(); */
1090 packet->ack = RCODE_SEND_ERROR;
1091 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001092 }
1093
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001094 driver_data = (struct driver_data *) &d[3];
1095 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001096 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001097
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001098 if (packet->payload_length > 0) {
1099 payload_bus =
1100 dma_map_single(ohci->card.device, packet->payload,
1101 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001102 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001103 packet->ack = RCODE_SEND_ERROR;
1104 return -1;
1105 }
Stefan Richter19593ff2009-10-14 20:40:10 +02001106 packet->payload_bus = payload_bus;
1107 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001108
1109 d[2].req_count = cpu_to_le16(packet->payload_length);
1110 d[2].data_address = cpu_to_le32(payload_bus);
1111 last = &d[2];
1112 z = 3;
1113 } else {
1114 last = &d[0];
1115 z = 2;
1116 }
1117
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001118 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1119 DESCRIPTOR_IRQ_ALWAYS |
1120 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001121
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001122 /*
1123 * If the controller and packet generations don't match, we need to
1124 * bail out and try again. If IntEvent.busReset is set, the AT context
1125 * is halted, so appending to the context and trying to run it is
1126 * futile. Most controllers do the right thing and just flush the AT
1127 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1128 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1129 * up stalling out. So we just bail out in software and try again
1130 * later, and everyone is happy.
1131 * FIXME: Document how the locking works.
1132 */
1133 if (ohci->generation != packet->generation ||
1134 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001135 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001136 dma_unmap_single(ohci->card.device, payload_bus,
1137 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001138 packet->ack = RCODE_GENERATION;
1139 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001140 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001141
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001142 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001143
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001144 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001145 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001146 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001147 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001148
1149 return 0;
1150}
1151
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001152static int handle_at_packet(struct context *context,
1153 struct descriptor *d,
1154 struct descriptor *last)
1155{
1156 struct driver_data *driver_data;
1157 struct fw_packet *packet;
1158 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001159 int evt;
1160
1161 if (last->transfer_status == 0)
1162 /* This descriptor isn't done yet, stop iteration. */
1163 return 0;
1164
1165 driver_data = (struct driver_data *) &d[3];
1166 packet = driver_data->packet;
1167 if (packet == NULL)
1168 /* This packet was cancelled, just continue. */
1169 return 1;
1170
Stefan Richter19593ff2009-10-14 20:40:10 +02001171 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001172 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001173 packet->payload_length, DMA_TO_DEVICE);
1174
1175 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1176 packet->timestamp = le16_to_cpu(last->res_count);
1177
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001178 log_ar_at_event('T', packet->speed, packet->header, evt);
1179
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001180 switch (evt) {
1181 case OHCI1394_evt_timeout:
1182 /* Async response transmit timed out. */
1183 packet->ack = RCODE_CANCELLED;
1184 break;
1185
1186 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001187 /*
1188 * The packet was flushed should give same error as
1189 * when we try to use a stale generation count.
1190 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001191 packet->ack = RCODE_GENERATION;
1192 break;
1193
1194 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001195 /*
1196 * Using a valid (current) generation count, but the
1197 * node is not on the bus or not sending acks.
1198 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001199 packet->ack = RCODE_NO_ACK;
1200 break;
1201
1202 case ACK_COMPLETE + 0x10:
1203 case ACK_PENDING + 0x10:
1204 case ACK_BUSY_X + 0x10:
1205 case ACK_BUSY_A + 0x10:
1206 case ACK_BUSY_B + 0x10:
1207 case ACK_DATA_ERROR + 0x10:
1208 case ACK_TYPE_ERROR + 0x10:
1209 packet->ack = evt - 0x10;
1210 break;
1211
1212 default:
1213 packet->ack = RCODE_SEND_ERROR;
1214 break;
1215 }
1216
1217 packet->callback(packet, &ohci->card, packet->ack);
1218
1219 return 1;
1220}
1221
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001222#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1223#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1224#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1225#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1226#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001227
Stefan Richter53dca512008-12-14 21:47:04 +01001228static void handle_local_rom(struct fw_ohci *ohci,
1229 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001230{
1231 struct fw_packet response;
1232 int tcode, length, i;
1233
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001234 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001235 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001236 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001237 else
1238 length = 4;
1239
1240 i = csr - CSR_CONFIG_ROM;
1241 if (i + length > CONFIG_ROM_SIZE) {
1242 fw_fill_response(&response, packet->header,
1243 RCODE_ADDRESS_ERROR, NULL, 0);
1244 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1245 fw_fill_response(&response, packet->header,
1246 RCODE_TYPE_ERROR, NULL, 0);
1247 } else {
1248 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1249 (void *) ohci->config_rom + i, length);
1250 }
1251
1252 fw_core_handle_response(&ohci->card, &response);
1253}
1254
Stefan Richter53dca512008-12-14 21:47:04 +01001255static void handle_local_lock(struct fw_ohci *ohci,
1256 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001257{
1258 struct fw_packet response;
1259 int tcode, length, ext_tcode, sel;
1260 __be32 *payload, lock_old;
1261 u32 lock_arg, lock_data;
1262
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001263 tcode = HEADER_GET_TCODE(packet->header[0]);
1264 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001265 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001266 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001267
1268 if (tcode == TCODE_LOCK_REQUEST &&
1269 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1270 lock_arg = be32_to_cpu(payload[0]);
1271 lock_data = be32_to_cpu(payload[1]);
1272 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1273 lock_arg = 0;
1274 lock_data = 0;
1275 } else {
1276 fw_fill_response(&response, packet->header,
1277 RCODE_TYPE_ERROR, NULL, 0);
1278 goto out;
1279 }
1280
1281 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1282 reg_write(ohci, OHCI1394_CSRData, lock_data);
1283 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1284 reg_write(ohci, OHCI1394_CSRControl, sel);
1285
1286 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1287 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1288 else
1289 fw_notify("swap not done yet\n");
1290
1291 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001292 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001293 out:
1294 fw_core_handle_response(&ohci->card, &response);
1295}
1296
Stefan Richter53dca512008-12-14 21:47:04 +01001297static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001298{
1299 u64 offset;
1300 u32 csr;
1301
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001302 if (ctx == &ctx->ohci->at_request_ctx) {
1303 packet->ack = ACK_PENDING;
1304 packet->callback(packet, &ctx->ohci->card, packet->ack);
1305 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001306
1307 offset =
1308 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001309 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001310 packet->header[2];
1311 csr = offset - CSR_REGISTER_BASE;
1312
1313 /* Handle config rom reads. */
1314 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1315 handle_local_rom(ctx->ohci, packet, csr);
1316 else switch (csr) {
1317 case CSR_BUS_MANAGER_ID:
1318 case CSR_BANDWIDTH_AVAILABLE:
1319 case CSR_CHANNELS_AVAILABLE_HI:
1320 case CSR_CHANNELS_AVAILABLE_LO:
1321 handle_local_lock(ctx->ohci, packet, csr);
1322 break;
1323 default:
1324 if (ctx == &ctx->ohci->at_request_ctx)
1325 fw_core_handle_request(&ctx->ohci->card, packet);
1326 else
1327 fw_core_handle_response(&ctx->ohci->card, packet);
1328 break;
1329 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001330
1331 if (ctx == &ctx->ohci->at_response_ctx) {
1332 packet->ack = ACK_COMPLETE;
1333 packet->callback(packet, &ctx->ohci->card, packet->ack);
1334 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001335}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001336
Stefan Richter53dca512008-12-14 21:47:04 +01001337static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001338{
Kristian Høgsberged568912006-12-19 19:58:35 -05001339 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001340 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001341
1342 spin_lock_irqsave(&ctx->ohci->lock, flags);
1343
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001344 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001345 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001346 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1347 handle_local_request(ctx, packet);
1348 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001349 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001350
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001351 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001352 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1353
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001354 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001355 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001356
Kristian Høgsberged568912006-12-19 19:58:35 -05001357}
1358
Clemens Ladischa48777e2010-06-10 08:33:07 +02001359static u32 cycle_timer_ticks(u32 cycle_timer)
1360{
1361 u32 ticks;
1362
1363 ticks = cycle_timer & 0xfff;
1364 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1365 ticks += (3072 * 8000) * (cycle_timer >> 25);
1366
1367 return ticks;
1368}
1369
1370/*
1371 * Some controllers exhibit one or more of the following bugs when updating the
1372 * iso cycle timer register:
1373 * - When the lowest six bits are wrapping around to zero, a read that happens
1374 * at the same time will return garbage in the lowest ten bits.
1375 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1376 * not incremented for about 60 ns.
1377 * - Occasionally, the entire register reads zero.
1378 *
1379 * To catch these, we read the register three times and ensure that the
1380 * difference between each two consecutive reads is approximately the same, i.e.
1381 * less than twice the other. Furthermore, any negative difference indicates an
1382 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1383 * execute, so we have enough precision to compute the ratio of the differences.)
1384 */
1385static u32 get_cycle_time(struct fw_ohci *ohci)
1386{
1387 u32 c0, c1, c2;
1388 u32 t0, t1, t2;
1389 s32 diff01, diff12;
1390 int i;
1391
1392 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1393
1394 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1395 i = 0;
1396 c1 = c2;
1397 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1398 do {
1399 c0 = c1;
1400 c1 = c2;
1401 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1402 t0 = cycle_timer_ticks(c0);
1403 t1 = cycle_timer_ticks(c1);
1404 t2 = cycle_timer_ticks(c2);
1405 diff01 = t1 - t0;
1406 diff12 = t2 - t1;
1407 } while ((diff01 <= 0 || diff12 <= 0 ||
1408 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1409 && i++ < 20);
1410 }
1411
1412 return c2;
1413}
1414
1415/*
1416 * This function has to be called at least every 64 seconds. The bus_time
1417 * field stores not only the upper 25 bits of the BUS_TIME register but also
1418 * the most significant bit of the cycle timer in bit 6 so that we can detect
1419 * changes in this bit.
1420 */
1421static u32 update_bus_time(struct fw_ohci *ohci)
1422{
1423 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1424
1425 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1426 ohci->bus_time += 0x40;
1427
1428 return ohci->bus_time | cycle_time_seconds;
1429}
1430
Kristian Høgsberged568912006-12-19 19:58:35 -05001431static void bus_reset_tasklet(unsigned long data)
1432{
1433 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001434 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001435 int generation, new_generation;
1436 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001437 void *free_rom = NULL;
1438 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001439 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001440
1441 reg = reg_read(ohci, OHCI1394_NodeID);
1442 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001443 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001444 return;
1445 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001446 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1447 fw_notify("malconfigured bus\n");
1448 return;
1449 }
1450 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1451 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001452
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001453 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1454 if (!(ohci->is_root && is_new_root))
1455 reg_write(ohci, OHCI1394_LinkControlSet,
1456 OHCI1394_LinkControl_cycleMaster);
1457 ohci->is_root = is_new_root;
1458
Stefan Richterc8a9a492008-03-19 21:40:32 +01001459 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1460 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1461 fw_notify("inconsistent self IDs\n");
1462 return;
1463 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001464 /*
1465 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001466 * bytes in the self ID receive buffer. Since we also receive
1467 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001468 * bit extra to get the actual number of self IDs.
1469 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001470 self_id_count = (reg >> 3) & 0xff;
1471 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001472 fw_notify("inconsistent self IDs\n");
1473 return;
1474 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001475 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001476 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001477
1478 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001479 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1480 fw_notify("inconsistent self IDs\n");
1481 return;
1482 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001483 ohci->self_id_buffer[j] =
1484 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001485 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001486 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001487
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001488 /*
1489 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001490 * problem we face is that a new bus reset can start while we
1491 * read out the self IDs from the DMA buffer. If this happens,
1492 * the DMA buffer will be overwritten with new self IDs and we
1493 * will read out inconsistent data. The OHCI specification
1494 * (section 11.2) recommends a technique similar to
1495 * linux/seqlock.h, where we remember the generation of the
1496 * self IDs in the buffer before reading them out and compare
1497 * it to the current generation after reading them out. If
1498 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001499 * of self IDs.
1500 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001501
1502 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1503 if (new_generation != generation) {
1504 fw_notify("recursive bus reset detected, "
1505 "discarding self ids\n");
1506 return;
1507 }
1508
1509 /* FIXME: Document how the locking works. */
1510 spin_lock_irqsave(&ohci->lock, flags);
1511
1512 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001513 context_stop(&ohci->at_request_ctx);
1514 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001515 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1516
Stefan Richter4a635592010-02-21 17:58:01 +01001517 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001518 ohci->request_generation = generation;
1519
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001520 /*
1521 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001522 * have to do it under the spinlock also. If a new config rom
1523 * was set up before this reset, the old one is now no longer
1524 * in use and we can free it. Update the config rom pointers
1525 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001526 * next_config_rom pointer so a new udpate can take place.
1527 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001528
1529 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001530 if (ohci->next_config_rom != ohci->config_rom) {
1531 free_rom = ohci->config_rom;
1532 free_rom_bus = ohci->config_rom_bus;
1533 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001534 ohci->config_rom = ohci->next_config_rom;
1535 ohci->config_rom_bus = ohci->next_config_rom_bus;
1536 ohci->next_config_rom = NULL;
1537
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001538 /*
1539 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001540 * config_rom registers. Writing the header quadlet
1541 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001542 * do that last.
1543 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001544 reg_write(ohci, OHCI1394_BusOptions,
1545 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001546 ohci->config_rom[0] = ohci->next_header;
1547 reg_write(ohci, OHCI1394_ConfigROMhdr,
1548 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001549 }
1550
Stefan Richter080de8c2008-02-28 20:54:43 +01001551#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1552 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1553 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1554#endif
1555
Kristian Høgsberged568912006-12-19 19:58:35 -05001556 spin_unlock_irqrestore(&ohci->lock, flags);
1557
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001558 if (free_rom)
1559 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1560 free_rom, free_rom_bus);
1561
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001562 log_selfids(ohci->node_id, generation,
1563 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001564
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001565 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02001566 self_id_count, ohci->self_id_buffer,
1567 ohci->csr_state_setclear_abdicate);
1568 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05001569}
1570
1571static irqreturn_t irq_handler(int irq, void *data)
1572{
1573 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001574 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001575 int i;
1576
1577 event = reg_read(ohci, OHCI1394_IntEventClear);
1578
Stefan Richtera5159582007-06-09 19:31:14 +02001579 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001580 return IRQ_NONE;
1581
Stefan Richtera007bb82008-04-07 22:33:35 +02001582 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1583 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001584 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001585
1586 if (event & OHCI1394_selfIDComplete)
1587 tasklet_schedule(&ohci->bus_reset_tasklet);
1588
1589 if (event & OHCI1394_RQPkt)
1590 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1591
1592 if (event & OHCI1394_RSPkt)
1593 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1594
1595 if (event & OHCI1394_reqTxComplete)
1596 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1597
1598 if (event & OHCI1394_respTxComplete)
1599 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1600
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001601 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001602 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1603
1604 while (iso_event) {
1605 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001606 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001607 iso_event &= ~(1 << i);
1608 }
1609
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001610 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001611 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1612
1613 while (iso_event) {
1614 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001615 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001616 iso_event &= ~(1 << i);
1617 }
1618
Jarod Wilson75f78322008-04-03 17:18:23 -04001619 if (unlikely(event & OHCI1394_regAccessFail))
1620 fw_error("Register access failure - "
1621 "please notify linux1394-devel@lists.sf.net\n");
1622
Stefan Richtere524f6162007-08-20 21:58:30 +02001623 if (unlikely(event & OHCI1394_postedWriteErr))
1624 fw_error("PCI posted write error\n");
1625
Stefan Richterbb9f2202007-12-22 22:14:52 +01001626 if (unlikely(event & OHCI1394_cycleTooLong)) {
1627 if (printk_ratelimit())
1628 fw_notify("isochronous cycle too long\n");
1629 reg_write(ohci, OHCI1394_LinkControlSet,
1630 OHCI1394_LinkControl_cycleMaster);
1631 }
1632
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001633 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1634 /*
1635 * We need to clear this event bit in order to make
1636 * cycleMatch isochronous I/O work. In theory we should
1637 * stop active cycleMatch iso contexts now and restart
1638 * them at least two cycles later. (FIXME?)
1639 */
1640 if (printk_ratelimit())
1641 fw_notify("isochronous cycle inconsistent\n");
1642 }
1643
Clemens Ladischa48777e2010-06-10 08:33:07 +02001644 if (event & OHCI1394_cycle64Seconds) {
1645 spin_lock(&ohci->lock);
1646 update_bus_time(ohci);
1647 spin_unlock(&ohci->lock);
1648 }
1649
Kristian Høgsberged568912006-12-19 19:58:35 -05001650 return IRQ_HANDLED;
1651}
1652
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001653static int software_reset(struct fw_ohci *ohci)
1654{
1655 int i;
1656
1657 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1658
1659 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1660 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1661 OHCI1394_HCControl_softReset) == 0)
1662 return 0;
1663 msleep(1);
1664 }
1665
1666 return -EBUSY;
1667}
1668
Stefan Richter8e859732009-10-08 00:41:59 +02001669static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1670{
1671 size_t size = length * 4;
1672
1673 memcpy(dest, src, size);
1674 if (size < CONFIG_ROM_SIZE)
1675 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1676}
1677
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001678static int configure_1394a_enhancements(struct fw_ohci *ohci)
1679{
1680 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02001681 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001682
1683 /* Check if the driver should configure link and PHY. */
1684 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1685 OHCI1394_HCControl_programPhyEnable))
1686 return 0;
1687
1688 /* Paranoia: check whether the PHY supports 1394a, too. */
1689 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02001690 ret = read_phy_reg(ohci, 2);
1691 if (ret < 0)
1692 return ret;
1693 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1694 ret = read_paged_phy_reg(ohci, 1, 8);
1695 if (ret < 0)
1696 return ret;
1697 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001698 enable_1394a = true;
1699 }
1700
1701 if (ohci->quirks & QUIRK_NO_1394A)
1702 enable_1394a = false;
1703
1704 /* Configure PHY and link consistently. */
1705 if (enable_1394a) {
1706 clear = 0;
1707 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1708 } else {
1709 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1710 set = 0;
1711 }
Stefan Richter02d37be2010-07-08 16:09:06 +02001712 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02001713 if (ret < 0)
1714 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001715
1716 if (enable_1394a)
1717 offset = OHCI1394_HCControlSet;
1718 else
1719 offset = OHCI1394_HCControlClear;
1720 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1721
1722 /* Clean up: configuration has been taken care of. */
1723 reg_write(ohci, OHCI1394_HCControlClear,
1724 OHCI1394_HCControl_programPhyEnable);
1725
1726 return 0;
1727}
1728
Stefan Richter8e859732009-10-08 00:41:59 +02001729static int ohci_enable(struct fw_card *card,
1730 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001731{
1732 struct fw_ohci *ohci = fw_ohci(card);
1733 struct pci_dev *dev = to_pci_dev(card->device);
Clemens Ladische91b2782010-06-10 08:40:49 +02001734 u32 lps, seconds, version, irqs;
Stefan Richter35d999b2010-04-10 16:04:56 +02001735 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001736
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001737 if (software_reset(ohci)) {
1738 fw_error("Failed to reset ohci card.\n");
1739 return -EBUSY;
1740 }
1741
1742 /*
1743 * Now enable LPS, which we need in order to start accessing
1744 * most of the registers. In fact, on some cards (ALI M5251),
1745 * accessing registers in the SClk domain without LPS enabled
1746 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001747 * full link enabled. However, with some cards (well, at least
1748 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001749 */
1750 reg_write(ohci, OHCI1394_HCControlSet,
1751 OHCI1394_HCControl_LPS |
1752 OHCI1394_HCControl_postedWriteEnable);
1753 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001754
1755 for (lps = 0, i = 0; !lps && i < 3; i++) {
1756 msleep(50);
1757 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1758 OHCI1394_HCControl_LPS;
1759 }
1760
1761 if (!lps) {
1762 fw_error("Failed to set Link Power Status\n");
1763 return -EIO;
1764 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001765
1766 reg_write(ohci, OHCI1394_HCControlClear,
1767 OHCI1394_HCControl_noByteSwapData);
1768
Stefan Richteraffc9c22008-06-05 20:50:53 +02001769 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001770 reg_write(ohci, OHCI1394_LinkControlSet,
1771 OHCI1394_LinkControl_rcvSelfID |
Stefan Richterbf54e142010-07-16 22:25:51 +02001772 OHCI1394_LinkControl_rcvPhyPkt |
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001773 OHCI1394_LinkControl_cycleTimerEnable |
1774 OHCI1394_LinkControl_cycleMaster);
1775
1776 reg_write(ohci, OHCI1394_ATRetries,
1777 OHCI1394_MAX_AT_REQ_RETRIES |
1778 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02001779 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
1780 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001781
Clemens Ladischa48777e2010-06-10 08:33:07 +02001782 seconds = lower_32_bits(get_seconds());
1783 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
1784 ohci->bus_time = seconds & ~0x3f;
1785
Clemens Ladische91b2782010-06-10 08:40:49 +02001786 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
1787 if (version >= OHCI_VERSION_1_1) {
1788 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
1789 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02001790 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02001791 }
1792
Clemens Ladischa1a11322010-06-10 08:35:06 +02001793 /* Get implemented bits of the priority arbitration request counter. */
1794 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
1795 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
1796 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02001797 card->priority_budget_implemented = ohci->pri_req_max != 0;
Clemens Ladischa1a11322010-06-10 08:35:06 +02001798
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001799 ar_context_run(&ohci->ar_request_ctx);
1800 ar_context_run(&ohci->ar_response_ctx);
1801
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001802 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1803 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1804 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001805
Stefan Richter35d999b2010-04-10 16:04:56 +02001806 ret = configure_1394a_enhancements(ohci);
1807 if (ret < 0)
1808 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001809
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001810 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02001811 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
1812 if (ret < 0)
1813 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001814
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001815 /*
1816 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001817 * update mechanism described below in ohci_set_config_rom()
1818 * is not active. We have to update ConfigRomHeader and
1819 * BusOptions manually, and the write to ConfigROMmap takes
1820 * effect immediately. We tie this to the enabling of the
1821 * link, so we have a valid config rom before enabling - the
1822 * OHCI requires that ConfigROMhdr and BusOptions have valid
1823 * values before enabling.
1824 *
1825 * However, when the ConfigROMmap is written, some controllers
1826 * always read back quadlets 0 and 2 from the config rom to
1827 * the ConfigRomHeader and BusOptions registers on bus reset.
1828 * They shouldn't do that in this initial case where the link
1829 * isn't enabled. This means we have to use the same
1830 * workaround here, setting the bus header to 0 and then write
1831 * the right values in the bus reset tasklet.
1832 */
1833
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001834 if (config_rom) {
1835 ohci->next_config_rom =
1836 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1837 &ohci->next_config_rom_bus,
1838 GFP_KERNEL);
1839 if (ohci->next_config_rom == NULL)
1840 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001841
Stefan Richter8e859732009-10-08 00:41:59 +02001842 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001843 } else {
1844 /*
1845 * In the suspend case, config_rom is NULL, which
1846 * means that we just reuse the old config rom.
1847 */
1848 ohci->next_config_rom = ohci->config_rom;
1849 ohci->next_config_rom_bus = ohci->config_rom_bus;
1850 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001851
Stefan Richter8e859732009-10-08 00:41:59 +02001852 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05001853 ohci->next_config_rom[0] = 0;
1854 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001855 reg_write(ohci, OHCI1394_BusOptions,
1856 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001857 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1858
1859 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1860
Clemens Ladisch262444e2010-06-05 12:31:25 +02001861 if (!(ohci->quirks & QUIRK_NO_MSI))
1862 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05001863 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02001864 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
1865 ohci_driver_name, ohci)) {
1866 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
1867 pci_disable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05001868 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1869 ohci->config_rom, ohci->config_rom_bus);
1870 return -EIO;
1871 }
1872
Stefan Richter148c7862010-06-05 11:46:49 +02001873 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1874 OHCI1394_RQPkt | OHCI1394_RSPkt |
1875 OHCI1394_isochTx | OHCI1394_isochRx |
1876 OHCI1394_postedWriteErr |
1877 OHCI1394_selfIDComplete |
1878 OHCI1394_regAccessFail |
Clemens Ladischa48777e2010-06-10 08:33:07 +02001879 OHCI1394_cycle64Seconds |
Stefan Richter148c7862010-06-05 11:46:49 +02001880 OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
1881 OHCI1394_masterIntEnable;
1882 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1883 irqs |= OHCI1394_busReset;
1884 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
1885
Kristian Høgsberged568912006-12-19 19:58:35 -05001886 reg_write(ohci, OHCI1394_HCControlSet,
1887 OHCI1394_HCControl_linkEnable |
1888 OHCI1394_HCControl_BIBimageValid);
1889 flush_writes(ohci);
1890
Stefan Richter02d37be2010-07-08 16:09:06 +02001891 /* We are ready to go, reset bus to finish initialization. */
1892 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05001893
1894 return 0;
1895}
1896
Stefan Richter53dca512008-12-14 21:47:04 +01001897static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02001898 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001899{
1900 struct fw_ohci *ohci;
1901 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001902 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001903 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001904 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001905
1906 ohci = fw_ohci(card);
1907
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001908 /*
1909 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001910 * mechanism is a bit tricky, but easy enough to use. See
1911 * section 5.5.6 in the OHCI specification.
1912 *
1913 * The OHCI controller caches the new config rom address in a
1914 * shadow register (ConfigROMmapNext) and needs a bus reset
1915 * for the changes to take place. When the bus reset is
1916 * detected, the controller loads the new values for the
1917 * ConfigRomHeader and BusOptions registers from the specified
1918 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1919 * shadow register. All automatically and atomically.
1920 *
1921 * Now, there's a twist to this story. The automatic load of
1922 * ConfigRomHeader and BusOptions doesn't honor the
1923 * noByteSwapData bit, so with a be32 config rom, the
1924 * controller will load be32 values in to these registers
1925 * during the atomic update, even on litte endian
1926 * architectures. The workaround we use is to put a 0 in the
1927 * header quadlet; 0 is endian agnostic and means that the
1928 * config rom isn't ready yet. In the bus reset tasklet we
1929 * then set up the real values for the two registers.
1930 *
1931 * We use ohci->lock to avoid racing with the code that sets
1932 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1933 */
1934
1935 next_config_rom =
1936 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1937 &next_config_rom_bus, GFP_KERNEL);
1938 if (next_config_rom == NULL)
1939 return -ENOMEM;
1940
1941 spin_lock_irqsave(&ohci->lock, flags);
1942
1943 if (ohci->next_config_rom == NULL) {
1944 ohci->next_config_rom = next_config_rom;
1945 ohci->next_config_rom_bus = next_config_rom_bus;
1946
Stefan Richter8e859732009-10-08 00:41:59 +02001947 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05001948
1949 ohci->next_header = config_rom[0];
1950 ohci->next_config_rom[0] = 0;
1951
1952 reg_write(ohci, OHCI1394_ConfigROMmap,
1953 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001954 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001955 }
1956
1957 spin_unlock_irqrestore(&ohci->lock, flags);
1958
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001959 /*
1960 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001961 * effect. We clean up the old config rom memory and DMA
1962 * mappings in the bus reset tasklet, since the OHCI
1963 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001964 * takes effect.
1965 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001966 if (ret == 0)
Stefan Richter02d37be2010-07-08 16:09:06 +02001967 fw_schedule_bus_reset(&ohci->card, true, true);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001968 else
1969 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1970 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001971
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001972 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001973}
1974
1975static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1976{
1977 struct fw_ohci *ohci = fw_ohci(card);
1978
1979 at_context_transmit(&ohci->at_request_ctx, packet);
1980}
1981
1982static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1983{
1984 struct fw_ohci *ohci = fw_ohci(card);
1985
1986 at_context_transmit(&ohci->at_response_ctx, packet);
1987}
1988
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001989static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1990{
1991 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001992 struct context *ctx = &ohci->at_request_ctx;
1993 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001994 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001995
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001996 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001997
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001998 if (packet->ack != 0)
1999 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002000
Stefan Richter19593ff2009-10-14 20:40:10 +02002001 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002002 dma_unmap_single(ohci->card.device, packet->payload_bus,
2003 packet->payload_length, DMA_TO_DEVICE);
2004
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002005 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002006 driver_data->packet = NULL;
2007 packet->ack = RCODE_CANCELLED;
2008 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002009 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002010 out:
2011 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002012
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002013 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002014}
2015
Stefan Richter53dca512008-12-14 21:47:04 +01002016static int ohci_enable_phys_dma(struct fw_card *card,
2017 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002018{
Stefan Richter080de8c2008-02-28 20:54:43 +01002019#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2020 return 0;
2021#else
Kristian Høgsberged568912006-12-19 19:58:35 -05002022 struct fw_ohci *ohci = fw_ohci(card);
2023 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002024 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002025
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002026 /*
2027 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2028 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2029 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002030
2031 spin_lock_irqsave(&ohci->lock, flags);
2032
2033 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002034 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002035 goto out;
2036 }
2037
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002038 /*
2039 * Note, if the node ID contains a non-local bus ID, physical DMA is
2040 * enabled for _all_ nodes on remote buses.
2041 */
Stefan Richter907293d2007-01-23 21:11:43 +01002042
2043 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2044 if (n < 32)
2045 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2046 else
2047 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2048
Kristian Høgsberged568912006-12-19 19:58:35 -05002049 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002050 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002051 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002052
2053 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002054#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002055}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002056
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002057static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Clemens Ladisch60d32972010-06-10 08:24:35 +02002058{
2059 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002060 unsigned long flags;
2061 u32 value;
Clemens Ladisch60d32972010-06-10 08:24:35 +02002062
2063 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002064 case CSR_STATE_CLEAR:
2065 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002066 if (ohci->is_root &&
2067 (reg_read(ohci, OHCI1394_LinkControlSet) &
2068 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002069 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002070 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002071 value = 0;
2072 if (ohci->csr_state_setclear_abdicate)
2073 value |= CSR_STATE_BIT_ABDICATE;
2074
2075 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002076
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002077 case CSR_NODE_IDS:
2078 return reg_read(ohci, OHCI1394_NodeID) << 16;
2079
Clemens Ladisch60d32972010-06-10 08:24:35 +02002080 case CSR_CYCLE_TIME:
2081 return get_cycle_time(ohci);
2082
Clemens Ladischa48777e2010-06-10 08:33:07 +02002083 case CSR_BUS_TIME:
2084 /*
2085 * We might be called just after the cycle timer has wrapped
2086 * around but just before the cycle64Seconds handler, so we
2087 * better check here, too, if the bus time needs to be updated.
2088 */
2089 spin_lock_irqsave(&ohci->lock, flags);
2090 value = update_bus_time(ohci);
2091 spin_unlock_irqrestore(&ohci->lock, flags);
2092 return value;
2093
Clemens Ladisch27a23292010-06-10 08:34:13 +02002094 case CSR_BUSY_TIMEOUT:
2095 value = reg_read(ohci, OHCI1394_ATRetries);
2096 return (value >> 4) & 0x0ffff00f;
2097
Clemens Ladischa1a11322010-06-10 08:35:06 +02002098 case CSR_PRIORITY_BUDGET:
2099 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2100 (ohci->pri_req_max << 8);
2101
Clemens Ladisch60d32972010-06-10 08:24:35 +02002102 default:
2103 WARN_ON(1);
2104 return 0;
2105 }
2106}
2107
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002108static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002109{
2110 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002111 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002112
2113 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002114 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002115 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2116 reg_write(ohci, OHCI1394_LinkControlClear,
2117 OHCI1394_LinkControl_cycleMaster);
2118 flush_writes(ohci);
2119 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002120 if (value & CSR_STATE_BIT_ABDICATE)
2121 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002122 break;
2123
2124 case CSR_STATE_SET:
2125 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2126 reg_write(ohci, OHCI1394_LinkControlSet,
2127 OHCI1394_LinkControl_cycleMaster);
2128 flush_writes(ohci);
2129 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002130 if (value & CSR_STATE_BIT_ABDICATE)
2131 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002132 break;
2133
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002134 case CSR_NODE_IDS:
2135 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2136 flush_writes(ohci);
2137 break;
2138
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002139 case CSR_CYCLE_TIME:
2140 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2141 reg_write(ohci, OHCI1394_IntEventSet,
2142 OHCI1394_cycleInconsistent);
2143 flush_writes(ohci);
2144 break;
2145
Clemens Ladischa48777e2010-06-10 08:33:07 +02002146 case CSR_BUS_TIME:
2147 spin_lock_irqsave(&ohci->lock, flags);
2148 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2149 spin_unlock_irqrestore(&ohci->lock, flags);
2150 break;
2151
Clemens Ladisch27a23292010-06-10 08:34:13 +02002152 case CSR_BUSY_TIMEOUT:
2153 value = (value & 0xf) | ((value & 0xf) << 4) |
2154 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2155 reg_write(ohci, OHCI1394_ATRetries, value);
2156 flush_writes(ohci);
2157 break;
2158
Clemens Ladischa1a11322010-06-10 08:35:06 +02002159 case CSR_PRIORITY_BUDGET:
2160 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2161 flush_writes(ohci);
2162 break;
2163
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002164 default:
2165 WARN_ON(1);
2166 break;
2167 }
2168}
2169
David Moore1aa292b2008-07-22 23:23:40 -07002170static void copy_iso_headers(struct iso_context *ctx, void *p)
2171{
2172 int i = ctx->header_length;
2173
2174 if (i + ctx->base.header_size > PAGE_SIZE)
2175 return;
2176
2177 /*
2178 * The iso header is byteswapped to little endian by
2179 * the controller, but the remaining header quadlets
2180 * are big endian. We want to present all the headers
2181 * as big endian, so we have to swap the first quadlet.
2182 */
2183 if (ctx->base.header_size > 0)
2184 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2185 if (ctx->base.header_size > 4)
2186 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2187 if (ctx->base.header_size > 8)
2188 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2189 ctx->header_length += ctx->base.header_size;
2190}
2191
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002192static int handle_ir_packet_per_buffer(struct context *context,
2193 struct descriptor *d,
2194 struct descriptor *last)
2195{
2196 struct iso_context *ctx =
2197 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002198 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002199 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05002200 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002201
Stefan Richter872e3302010-07-29 18:19:22 +02002202 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002203 if (pd->transfer_status)
2204 break;
David Moorebcee8932007-12-19 15:26:38 -05002205 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002206 /* Descriptor(s) not done yet, stop iteration */
2207 return 0;
2208
David Moore1aa292b2008-07-22 23:23:40 -07002209 p = last + 1;
2210 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002211
David Moorebcee8932007-12-19 15:26:38 -05002212 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2213 ir_header = (__le32 *) p;
Stefan Richter872e3302010-07-29 18:19:22 +02002214 ctx->base.callback.sc(&ctx->base,
2215 le32_to_cpu(ir_header[0]) & 0xffff,
2216 ctx->header_length, ctx->header,
2217 ctx->base.callback_data);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002218 ctx->header_length = 0;
2219 }
2220
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002221 return 1;
2222}
2223
Stefan Richter872e3302010-07-29 18:19:22 +02002224/* d == last because each descriptor block is only a single descriptor. */
2225static int handle_ir_buffer_fill(struct context *context,
2226 struct descriptor *d,
2227 struct descriptor *last)
2228{
2229 struct iso_context *ctx =
2230 container_of(context, struct iso_context, context);
2231
2232 if (!last->transfer_status)
2233 /* Descriptor(s) not done yet, stop iteration */
2234 return 0;
2235
2236 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
2237 ctx->base.callback.mc(&ctx->base,
2238 le32_to_cpu(last->data_address) +
2239 le16_to_cpu(last->req_count) -
2240 le16_to_cpu(last->res_count),
2241 ctx->base.callback_data);
2242
2243 return 1;
2244}
2245
Kristian Høgsberg30200732007-02-16 17:34:39 -05002246static int handle_it_packet(struct context *context,
2247 struct descriptor *d,
2248 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002249{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002250 struct iso_context *ctx =
2251 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002252 int i;
2253 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002254
Jay Fenlason31769ce2009-11-21 00:05:56 +01002255 for (pd = d; pd <= last; pd++)
2256 if (pd->transfer_status)
2257 break;
2258 if (pd > last)
2259 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002260 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002261
Jay Fenlason31769ce2009-11-21 00:05:56 +01002262 i = ctx->header_length;
2263 if (i + 4 < PAGE_SIZE) {
2264 /* Present this value as big-endian to match the receive code */
2265 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2266 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2267 le16_to_cpu(pd->res_count));
2268 ctx->header_length += 4;
2269 }
2270 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Stefan Richter872e3302010-07-29 18:19:22 +02002271 ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
2272 ctx->header_length, ctx->header,
2273 ctx->base.callback_data);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002274 ctx->header_length = 0;
2275 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05002276 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002277}
2278
Stefan Richter872e3302010-07-29 18:19:22 +02002279static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2280{
2281 u32 hi = channels >> 32, lo = channels;
2282
2283 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2284 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2285 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2286 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2287 mmiowb();
2288 ohci->mc_channels = channels;
2289}
2290
Stefan Richter53dca512008-12-14 21:47:04 +01002291static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002292 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002293{
2294 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002295 struct iso_context *uninitialized_var(ctx);
2296 descriptor_callback_t uninitialized_var(callback);
2297 u64 *uninitialized_var(channels);
2298 u32 *uninitialized_var(mask), uninitialized_var(regs);
Kristian Høgsberged568912006-12-19 19:58:35 -05002299 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02002300 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002301
2302 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002303
2304 switch (type) {
2305 case FW_ISO_CONTEXT_TRANSMIT:
2306 mask = &ohci->it_context_mask;
2307 callback = handle_it_packet;
2308 index = ffs(*mask) - 1;
2309 if (index >= 0) {
2310 *mask &= ~(1 << index);
2311 regs = OHCI1394_IsoXmitContextBase(index);
2312 ctx = &ohci->it_context_list[index];
2313 }
2314 break;
2315
2316 case FW_ISO_CONTEXT_RECEIVE:
2317 channels = &ohci->ir_context_channels;
2318 mask = &ohci->ir_context_mask;
2319 callback = handle_ir_packet_per_buffer;
2320 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2321 if (index >= 0) {
2322 *channels &= ~(1ULL << channel);
2323 *mask &= ~(1 << index);
2324 regs = OHCI1394_IsoRcvContextBase(index);
2325 ctx = &ohci->ir_context_list[index];
2326 }
2327 break;
2328
2329 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2330 mask = &ohci->ir_context_mask;
2331 callback = handle_ir_buffer_fill;
2332 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2333 if (index >= 0) {
2334 ohci->mc_allocated = true;
2335 *mask &= ~(1 << index);
2336 regs = OHCI1394_IsoRcvContextBase(index);
2337 ctx = &ohci->ir_context_list[index];
2338 }
2339 break;
2340
2341 default:
2342 index = -1;
2343 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01002344 }
Stefan Richter872e3302010-07-29 18:19:22 +02002345
Kristian Høgsberged568912006-12-19 19:58:35 -05002346 spin_unlock_irqrestore(&ohci->lock, flags);
2347
2348 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002349 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002350
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002351 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002352 ctx->header_length = 0;
2353 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02002354 if (ctx->header == NULL) {
2355 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002356 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02002357 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002358 ret = context_init(&ctx->context, ohci, regs, callback);
2359 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002360 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002361
Stefan Richter872e3302010-07-29 18:19:22 +02002362 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
2363 set_multichannel_mask(ohci, 0);
2364
Kristian Høgsberged568912006-12-19 19:58:35 -05002365 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002366
2367 out_with_header:
2368 free_page((unsigned long)ctx->header);
2369 out:
2370 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002371
2372 switch (type) {
2373 case FW_ISO_CONTEXT_RECEIVE:
2374 *channels |= 1ULL << channel;
2375 break;
2376
2377 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2378 ohci->mc_allocated = false;
2379 break;
2380 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002381 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002382
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002383 spin_unlock_irqrestore(&ohci->lock, flags);
2384
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002385 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002386}
2387
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002388static int ohci_start_iso(struct fw_iso_context *base,
2389 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002390{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002391 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002392 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02002393 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002394 int index;
2395
Stefan Richter872e3302010-07-29 18:19:22 +02002396 switch (ctx->base.type) {
2397 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002398 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002399 match = 0;
2400 if (cycle >= 0)
2401 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002402 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002403
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002404 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2405 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002406 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02002407 break;
2408
2409 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2410 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
2411 /* fall through */
2412 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002413 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002414 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2415 if (cycle >= 0) {
2416 match |= (cycle & 0x07fff) << 12;
2417 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2418 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002419
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002420 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2421 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002422 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002423 context_run(&ctx->context, control);
Stefan Richter872e3302010-07-29 18:19:22 +02002424 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002425 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002426
2427 return 0;
2428}
2429
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002430static int ohci_stop_iso(struct fw_iso_context *base)
2431{
2432 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002433 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002434 int index;
2435
Stefan Richter872e3302010-07-29 18:19:22 +02002436 switch (ctx->base.type) {
2437 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002438 index = ctx - ohci->it_context_list;
2439 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02002440 break;
2441
2442 case FW_ISO_CONTEXT_RECEIVE:
2443 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002444 index = ctx - ohci->ir_context_list;
2445 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02002446 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002447 }
2448 flush_writes(ohci);
2449 context_stop(&ctx->context);
2450
2451 return 0;
2452}
2453
Kristian Høgsberged568912006-12-19 19:58:35 -05002454static void ohci_free_iso_context(struct fw_iso_context *base)
2455{
2456 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002457 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002458 unsigned long flags;
2459 int index;
2460
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002461 ohci_stop_iso(base);
2462 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002463 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002464
Kristian Høgsberged568912006-12-19 19:58:35 -05002465 spin_lock_irqsave(&ohci->lock, flags);
2466
Stefan Richter872e3302010-07-29 18:19:22 +02002467 switch (base->type) {
2468 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05002469 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002470 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002471 break;
2472
2473 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05002474 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002475 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002476 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02002477 break;
2478
2479 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2480 index = ctx - ohci->ir_context_list;
2481 ohci->ir_context_mask |= 1 << index;
2482 ohci->ir_context_channels |= ohci->mc_channels;
2483 ohci->mc_channels = 0;
2484 ohci->mc_allocated = false;
2485 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05002486 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002487
2488 spin_unlock_irqrestore(&ohci->lock, flags);
2489}
2490
Stefan Richter872e3302010-07-29 18:19:22 +02002491static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05002492{
Stefan Richter872e3302010-07-29 18:19:22 +02002493 struct fw_ohci *ohci = fw_ohci(base->card);
2494 unsigned long flags;
2495 int ret;
2496
2497 switch (base->type) {
2498 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2499
2500 spin_lock_irqsave(&ohci->lock, flags);
2501
2502 /* Don't allow multichannel to grab other contexts' channels. */
2503 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
2504 *channels = ohci->ir_context_channels;
2505 ret = -EBUSY;
2506 } else {
2507 set_multichannel_mask(ohci, *channels);
2508 ret = 0;
2509 }
2510
2511 spin_unlock_irqrestore(&ohci->lock, flags);
2512
2513 break;
2514 default:
2515 ret = -EINVAL;
2516 }
2517
2518 return ret;
2519}
2520
2521static int queue_iso_transmit(struct iso_context *ctx,
2522 struct fw_iso_packet *packet,
2523 struct fw_iso_buffer *buffer,
2524 unsigned long payload)
2525{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002526 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002527 struct fw_iso_packet *p;
2528 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002529 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002530 u32 z, header_z, payload_z, irq;
2531 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002532 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002533
Kristian Høgsberged568912006-12-19 19:58:35 -05002534 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002535 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002536
2537 if (p->skip)
2538 z = 1;
2539 else
2540 z = 2;
2541 if (p->header_length > 0)
2542 z++;
2543
2544 /* Determine the first page the payload isn't contained in. */
2545 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2546 if (p->payload_length > 0)
2547 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2548 else
2549 payload_z = 0;
2550
2551 z += payload_z;
2552
2553 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002554 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002555
Kristian Høgsberg30200732007-02-16 17:34:39 -05002556 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2557 if (d == NULL)
2558 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002559
2560 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002561 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002562 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002563 /*
2564 * Link the skip address to this descriptor itself. This causes
2565 * a context to skip a cycle whenever lost cycles or FIFO
2566 * overruns occur, without dropping the data. The application
2567 * should then decide whether this is an error condition or not.
2568 * FIXME: Make the context's cycle-lost behaviour configurable?
2569 */
2570 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002571
2572 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002573 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2574 IT_HEADER_TAG(p->tag) |
2575 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2576 IT_HEADER_CHANNEL(ctx->base.channel) |
2577 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002578 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002579 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002580 p->payload_length));
2581 }
2582
2583 if (p->header_length > 0) {
2584 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002585 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002586 memcpy(&d[z], p->header, p->header_length);
2587 }
2588
2589 pd = d + z - payload_z;
2590 payload_end_index = payload_index + p->payload_length;
2591 for (i = 0; i < payload_z; i++) {
2592 page = payload_index >> PAGE_SHIFT;
2593 offset = payload_index & ~PAGE_MASK;
2594 next_page_index = (page + 1) << PAGE_SHIFT;
2595 length =
2596 min(next_page_index, payload_end_index) - payload_index;
2597 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002598
2599 page_bus = page_private(buffer->pages[page]);
2600 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002601
2602 payload_index += length;
2603 }
2604
Kristian Høgsberged568912006-12-19 19:58:35 -05002605 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002606 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002607 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002608 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002609
Kristian Høgsberg30200732007-02-16 17:34:39 -05002610 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002611 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2612 DESCRIPTOR_STATUS |
2613 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002614 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002615
Kristian Høgsberg30200732007-02-16 17:34:39 -05002616 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002617
2618 return 0;
2619}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002620
Stefan Richter872e3302010-07-29 18:19:22 +02002621static int queue_iso_packet_per_buffer(struct iso_context *ctx,
2622 struct fw_iso_packet *packet,
2623 struct fw_iso_buffer *buffer,
2624 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002625{
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002626 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002627 dma_addr_t d_bus, page_bus;
2628 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002629 int i, j, length;
2630 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002631
2632 /*
David Moore1aa292b2008-07-22 23:23:40 -07002633 * The OHCI controller puts the isochronous header and trailer in the
2634 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002635 */
Stefan Richter872e3302010-07-29 18:19:22 +02002636 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002637 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002638
2639 /* Get header size in number of descriptors. */
2640 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2641 page = payload >> PAGE_SHIFT;
2642 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02002643 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002644
2645 for (i = 0; i < packet_count; i++) {
2646 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002647 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002648 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002649 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002650 if (d == NULL)
2651 return -ENOMEM;
2652
David Moorebcee8932007-12-19 15:26:38 -05002653 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2654 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02002655 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05002656 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002657 d->req_count = cpu_to_le16(header_size);
2658 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002659 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002660 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2661
David Moorebcee8932007-12-19 15:26:38 -05002662 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002663 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05002664 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002665 pd++;
David Moorebcee8932007-12-19 15:26:38 -05002666 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2667 DESCRIPTOR_INPUT_MORE);
2668
2669 if (offset + rest < PAGE_SIZE)
2670 length = rest;
2671 else
2672 length = PAGE_SIZE - offset;
2673 pd->req_count = cpu_to_le16(length);
2674 pd->res_count = pd->req_count;
2675 pd->transfer_status = 0;
2676
2677 page_bus = page_private(buffer->pages[page]);
2678 pd->data_address = cpu_to_le32(page_bus + offset);
2679
2680 offset = (offset + length) & ~PAGE_MASK;
2681 rest -= length;
2682 if (offset == 0)
2683 page++;
2684 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002685 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2686 DESCRIPTOR_INPUT_LAST |
2687 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02002688 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002689 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2690
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002691 context_append(&ctx->context, d, z, header_z);
2692 }
2693
2694 return 0;
2695}
2696
Stefan Richter872e3302010-07-29 18:19:22 +02002697static int queue_iso_buffer_fill(struct iso_context *ctx,
2698 struct fw_iso_packet *packet,
2699 struct fw_iso_buffer *buffer,
2700 unsigned long payload)
2701{
2702 struct descriptor *d;
2703 dma_addr_t d_bus, page_bus;
2704 int page, offset, rest, z, i, length;
2705
2706 page = payload >> PAGE_SHIFT;
2707 offset = payload & ~PAGE_MASK;
2708 rest = packet->payload_length;
2709
2710 /* We need one descriptor for each page in the buffer. */
2711 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
2712
2713 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
2714 return -EFAULT;
2715
2716 for (i = 0; i < z; i++) {
2717 d = context_get_descriptors(&ctx->context, 1, &d_bus);
2718 if (d == NULL)
2719 return -ENOMEM;
2720
2721 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
2722 DESCRIPTOR_BRANCH_ALWAYS);
2723 if (packet->skip && i == 0)
2724 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
2725 if (packet->interrupt && i == z - 1)
2726 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2727
2728 if (offset + rest < PAGE_SIZE)
2729 length = rest;
2730 else
2731 length = PAGE_SIZE - offset;
2732 d->req_count = cpu_to_le16(length);
2733 d->res_count = d->req_count;
2734 d->transfer_status = 0;
2735
2736 page_bus = page_private(buffer->pages[page]);
2737 d->data_address = cpu_to_le32(page_bus + offset);
2738
2739 rest -= length;
2740 offset = 0;
2741 page++;
2742
2743 context_append(&ctx->context, d, 1, 0);
2744 }
2745
2746 return 0;
2747}
2748
Stefan Richter53dca512008-12-14 21:47:04 +01002749static int ohci_queue_iso(struct fw_iso_context *base,
2750 struct fw_iso_packet *packet,
2751 struct fw_iso_buffer *buffer,
2752 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002753{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002754 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002755 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02002756 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002757
David Moorefe5ca632008-01-06 17:21:41 -05002758 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002759 switch (base->type) {
2760 case FW_ISO_CONTEXT_TRANSMIT:
2761 ret = queue_iso_transmit(ctx, packet, buffer, payload);
2762 break;
2763 case FW_ISO_CONTEXT_RECEIVE:
2764 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
2765 break;
2766 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2767 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
2768 break;
2769 }
David Moorefe5ca632008-01-06 17:21:41 -05002770 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2771
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002772 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002773}
2774
Stefan Richter21ebcd12007-01-14 15:29:07 +01002775static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002776 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02002777 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05002778 .update_phy_reg = ohci_update_phy_reg,
2779 .set_config_rom = ohci_set_config_rom,
2780 .send_request = ohci_send_request,
2781 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002782 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002783 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002784 .read_csr = ohci_read_csr,
2785 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05002786
2787 .allocate_iso_context = ohci_allocate_iso_context,
2788 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02002789 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05002790 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002791 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002792 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002793};
2794
Stefan Richter2ed0f182008-03-01 12:35:29 +01002795#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02002796static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01002797{
2798 if (machine_is(powermac)) {
2799 struct device_node *ofn = pci_device_to_OF_node(dev);
2800
2801 if (ofn) {
2802 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2803 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2804 }
2805 }
2806}
2807
Stefan Richter5da3dac2010-04-02 14:05:02 +02002808static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01002809{
2810 if (machine_is(powermac)) {
2811 struct device_node *ofn = pci_device_to_OF_node(dev);
2812
2813 if (ofn) {
2814 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2815 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2816 }
2817 }
2818}
2819#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02002820static inline void pmac_ohci_on(struct pci_dev *dev) {}
2821static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01002822#endif /* CONFIG_PPC_PMAC */
2823
Stefan Richter53dca512008-12-14 21:47:04 +01002824static int __devinit pci_probe(struct pci_dev *dev,
2825 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002826{
2827 struct fw_ohci *ohci;
Clemens Ladisch54672382010-04-01 16:43:59 +02002828 u32 bus_options, max_receive, link_speed, version, link_enh;
Kristian Høgsberged568912006-12-19 19:58:35 -05002829 u64 guid;
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002830 int i, err, n_ir, n_it;
Kristian Høgsberged568912006-12-19 19:58:35 -05002831 size_t size;
2832
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002833 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002834 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002835 err = -ENOMEM;
2836 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002837 }
2838
2839 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2840
Stefan Richter5da3dac2010-04-02 14:05:02 +02002841 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01002842
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002843 err = pci_enable_device(dev);
2844 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002845 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002846 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002847 }
2848
2849 pci_set_master(dev);
2850 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2851 pci_set_drvdata(dev, ohci);
2852
2853 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02002854 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05002855
2856 tasklet_init(&ohci->bus_reset_tasklet,
2857 bus_reset_tasklet, (unsigned long)ohci);
2858
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002859 err = pci_request_region(dev, 0, ohci_driver_name);
2860 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002861 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002862 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002863 }
2864
2865 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2866 if (ohci->registers == NULL) {
2867 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002868 err = -ENXIO;
2869 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002870 }
2871
Stefan Richter4a635592010-02-21 17:58:01 +01002872 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2873 if (ohci_quirks[i].vendor == dev->vendor &&
2874 (ohci_quirks[i].device == dev->device ||
2875 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2876 ohci->quirks = ohci_quirks[i].flags;
2877 break;
2878 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01002879 if (param_quirks)
2880 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01002881
Clemens Ladisch54672382010-04-01 16:43:59 +02002882 /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
2883 if (dev->vendor == PCI_VENDOR_ID_TI) {
2884 pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
2885
2886 /* adjust latency of ATx FIFO: use 1.7 KB threshold */
2887 link_enh &= ~TI_LinkEnh_atx_thresh_mask;
2888 link_enh |= TI_LinkEnh_atx_thresh_1_7K;
2889
2890 /* use priority arbitration for asynchronous responses */
2891 link_enh |= TI_LinkEnh_enab_unfair;
2892
2893 /* required for aPhyEnhanceEnable to work */
2894 link_enh |= TI_LinkEnh_enab_accel;
2895
2896 pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
2897 }
2898
Kristian Høgsberged568912006-12-19 19:58:35 -05002899 ar_context_init(&ohci->ar_request_ctx, ohci,
2900 OHCI1394_AsReqRcvContextControlSet);
2901
2902 ar_context_init(&ohci->ar_response_ctx, ohci,
2903 OHCI1394_AsRspRcvContextControlSet);
2904
David Moorefe5ca632008-01-06 17:21:41 -05002905 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002906 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002907
David Moorefe5ca632008-01-06 17:21:41 -05002908 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002909 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002910
Kristian Høgsberged568912006-12-19 19:58:35 -05002911 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002912 ohci->ir_context_channels = ~0ULL;
Stefan Richter4802f162010-02-21 17:58:52 +01002913 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2914 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002915 n_ir = hweight32(ohci->ir_context_mask);
2916 size = sizeof(struct iso_context) * n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05002917 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2918
Stefan Richter4802f162010-02-21 17:58:52 +01002919 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
2920 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2921 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002922 n_it = hweight32(ohci->it_context_mask);
2923 size = sizeof(struct iso_context) * n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01002924 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2925
Kristian Høgsberged568912006-12-19 19:58:35 -05002926 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002927 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002928 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002929 }
2930
2931 /* self-id dma buffer allocation */
2932 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2933 SELF_ID_BUF_SIZE,
2934 &ohci->self_id_bus,
2935 GFP_KERNEL);
2936 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002937 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002938 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002939 }
2940
Kristian Høgsberged568912006-12-19 19:58:35 -05002941 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2942 max_receive = (bus_options >> 12) & 0xf;
2943 link_speed = bus_options & 0x7;
2944 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2945 reg_read(ohci, OHCI1394_GUIDLo);
2946
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002947 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002948 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002949 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002950
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002951 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2952 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2953 "%d IR + %d IT contexts, quirks 0x%x\n",
2954 dev_name(&dev->dev), version >> 16, version & 0xff,
2955 n_ir, n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002956
Kristian Høgsberged568912006-12-19 19:58:35 -05002957 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002958
2959 fail_self_id:
2960 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2961 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002962 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002963 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002964 kfree(ohci->it_context_list);
2965 context_release(&ohci->at_response_ctx);
2966 context_release(&ohci->at_request_ctx);
2967 ar_context_release(&ohci->ar_response_ctx);
2968 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002969 pci_iounmap(dev, ohci->registers);
2970 fail_iomem:
2971 pci_release_region(dev, 0);
2972 fail_disable:
2973 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002974 fail_free:
2975 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002976 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002977 fail:
2978 if (err == -ENOMEM)
2979 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002980
2981 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002982}
2983
2984static void pci_remove(struct pci_dev *dev)
2985{
2986 struct fw_ohci *ohci;
2987
2988 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002989 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2990 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002991 fw_core_remove_card(&ohci->card);
2992
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002993 /*
2994 * FIXME: Fail all pending packets here, now that the upper
2995 * layers can't queue any more.
2996 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002997
2998 software_reset(ohci);
2999 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003000
3001 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3002 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3003 ohci->next_config_rom, ohci->next_config_rom_bus);
3004 if (ohci->config_rom)
3005 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3006 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003007 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
3008 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003009 ar_context_release(&ohci->ar_request_ctx);
3010 ar_context_release(&ohci->ar_response_ctx);
3011 context_release(&ohci->at_request_ctx);
3012 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003013 kfree(ohci->it_context_list);
3014 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003015 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003016 pci_iounmap(dev, ohci->registers);
3017 pci_release_region(dev, 0);
3018 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003019 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003020 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003021
Kristian Høgsberged568912006-12-19 19:58:35 -05003022 fw_notify("Removed fw-ohci device.\n");
3023}
3024
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003025#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003026static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003027{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003028 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003029 int err;
3030
3031 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003032 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003033 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003034 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003035 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02003036 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003037 return err;
3038 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003039 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003040 if (err)
3041 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003042 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003043
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003044 return 0;
3045}
3046
Stefan Richter2ed0f182008-03-01 12:35:29 +01003047static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003048{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003049 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003050 int err;
3051
Stefan Richter5da3dac2010-04-02 14:05:02 +02003052 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003053 pci_set_power_state(dev, PCI_D0);
3054 pci_restore_state(dev);
3055 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003056 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02003057 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003058 return err;
3059 }
3060
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04003061 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003062}
3063#endif
3064
Németh Mártona67483d2010-01-10 13:14:26 +01003065static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003066 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3067 { }
3068};
3069
3070MODULE_DEVICE_TABLE(pci, pci_table);
3071
3072static struct pci_driver fw_ohci_pci_driver = {
3073 .name = ohci_driver_name,
3074 .id_table = pci_table,
3075 .probe = pci_probe,
3076 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003077#ifdef CONFIG_PM
3078 .resume = pci_resume,
3079 .suspend = pci_suspend,
3080#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003081};
3082
3083MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3084MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3085MODULE_LICENSE("GPL");
3086
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003087/* Provide a module alias so root-on-sbp2 initrds don't break. */
3088#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
3089MODULE_ALIAS("ohci1394");
3090#endif
3091
Kristian Høgsberged568912006-12-19 19:58:35 -05003092static int __init fw_ohci_init(void)
3093{
3094 return pci_register_driver(&fw_ohci_pci_driver);
3095}
3096
3097static void __exit fw_ohci_cleanup(void)
3098{
3099 pci_unregister_driver(&fw_ohci_pci_driver);
3100}
3101
3102module_init(fw_ohci_init);
3103module_exit(fw_ohci_cleanup);