blob: 41c00dc63cc588bf8cb1191373cf6d5dea168dfe [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +103031extern bool dss_debug;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Archit Taneja569969d2011-08-22 17:41:57 +0530100enum dss_io_pad_mode {
101 DSS_IO_PAD_MODE_RESET,
102 DSS_IO_PAD_MODE_RFBI,
103 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104};
105
Mythri P K7ed024a2011-03-09 16:31:38 +0530106enum dss_hdmi_venc_clk_source_select {
107 DSS_VENC_TV_CLK = 0,
108 DSS_HDMI_M_PCLK = 1,
109};
110
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530111enum dss_dsi_content_type {
112 DSS_DSI_CONTENT_DCS,
113 DSS_DSI_CONTENT_GENERIC,
114};
115
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200116struct dss_clock_info {
117 /* rates that we get with dividers below */
118 unsigned long fck;
119
120 /* dividers */
121 u16 fck_div;
122};
123
124struct dispc_clock_info {
125 /* rates that we get with dividers below */
126 unsigned long lck;
127 unsigned long pck;
128
129 /* dividers */
130 u16 lck_div;
131 u16 pck_div;
132};
133
134struct dsi_clock_info {
135 /* rates that we get with dividers below */
136 unsigned long fint;
137 unsigned long clkin4ddr;
138 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600139 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
140 * OMAP4: PLLx_CLK1 */
141 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
142 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143 unsigned long lp_clk;
144
145 /* dividers */
146 u16 regn;
147 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600148 u16 regm_dispc; /* OMAP3: REGM3
149 * OMAP4: REGM4 */
150 u16 regm_dsi; /* OMAP3: REGM4
151 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200153};
154
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530155struct reg_field {
156 u16 reg;
157 u8 high;
158 u8 low;
159};
160
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530161struct dss_lcd_mgr_config {
162 enum dss_io_pad_mode io_pad_mode;
163
164 bool stallmode;
165 bool fifohandcheck;
166
167 struct dispc_clock_info clock_info;
168
169 int video_port_width;
170
171 int lcden_sig_polarity;
172};
173
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200174struct seq_file;
175struct platform_device;
176
177/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200178struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200179struct regulator *dss_get_vdds_dsi(void);
180struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200181int dss_get_ctx_loss_count(struct device *dev);
182int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
183void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200184int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200185int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200186
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200187int omap_dss_register_device(struct omap_dss_device *dssdev,
188 struct device *parent, int disp_num);
189void omap_dss_unregister_device(struct omap_dss_device *dssdev);
190void omap_dss_unregister_child_devices(struct device *parent);
191
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200192/* apply */
193void dss_apply_init(void);
194int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
195int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
196void dss_mgr_start_update(struct omap_overlay_manager *mgr);
197int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200198
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +0200199int dss_mgr_enable(struct omap_overlay_manager *mgr);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200200void dss_mgr_disable(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200201int dss_mgr_set_info(struct omap_overlay_manager *mgr,
202 struct omap_overlay_manager_info *info);
203void dss_mgr_get_info(struct omap_overlay_manager *mgr,
204 struct omap_overlay_manager_info *info);
205int dss_mgr_set_device(struct omap_overlay_manager *mgr,
206 struct omap_dss_device *dssdev);
207int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530208void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +0530209 const struct omap_video_timings *timings);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530210void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
211 const struct dss_lcd_mgr_config *config);
Archit Taneja228b2132012-04-27 01:22:28 +0530212const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200213
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200214bool dss_ovl_is_enabled(struct omap_overlay *ovl);
215int dss_ovl_enable(struct omap_overlay *ovl);
216int dss_ovl_disable(struct omap_overlay *ovl);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +0200217int dss_ovl_set_info(struct omap_overlay *ovl,
218 struct omap_overlay_info *info);
219void dss_ovl_get_info(struct omap_overlay *ovl,
220 struct omap_overlay_info *info);
221int dss_ovl_set_manager(struct omap_overlay *ovl,
222 struct omap_overlay_manager *mgr);
223int dss_ovl_unset_manager(struct omap_overlay *ovl);
224
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200225/* display */
226int dss_suspend_all_devices(void);
227int dss_resume_all_devices(void);
228void dss_disable_all_devices(void);
229
230void dss_init_device(struct platform_device *pdev,
231 struct omap_dss_device *dssdev);
232void dss_uninit_device(struct platform_device *pdev,
233 struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200234
235/* manager */
236int dss_init_overlay_managers(struct platform_device *pdev);
237void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200238int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
239 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530240int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
241 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200242int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200243 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530244 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530245 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200246 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200247
Archit Tanejaf476ae92012-06-29 14:37:03 +0530248static inline bool dss_mgr_is_lcd(enum omap_channel id)
249{
250 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
251 id == OMAP_DSS_CHANNEL_LCD3)
252 return true;
253 else
254 return false;
255}
256
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200257/* overlay */
258void dss_init_overlays(struct platform_device *pdev);
259void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200260void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200261void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200262int dss_ovl_simple_check(struct omap_overlay *ovl,
263 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530264int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
265 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530266bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
267 enum omap_color_mode mode);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200268
269/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200270int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000271void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200272
Mythri P K7ed024a2011-03-09 16:31:38 +0530273void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300274enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530275const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000276void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200277
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000278#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
279void dss_debug_dump_clocks(struct seq_file *s);
280#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200281
Archit Taneja889b4fd2012-07-20 17:18:49 +0530282void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200283int dss_sdi_enable(void);
284void dss_sdi_disable(void);
285
Archit Taneja89a35e52011-04-12 13:52:23 +0530286void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530287void dss_select_dsi_clk_source(int dsi_module,
288 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600289void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530290 enum omap_dss_clk_source clk_src);
291enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530292enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530293enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200294
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200295void dss_set_venc_output(enum omap_dss_venc_type type);
296void dss_set_dac_pwrdn_bgz(bool enable);
297
298unsigned long dss_get_dpll4_rate(void);
299int dss_calc_clock_rates(struct dss_clock_info *cinfo);
300int dss_set_clock_div(struct dss_clock_info *cinfo);
301int dss_get_clock_div(struct dss_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530302int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200303 struct dispc_clock_info *dispc_cinfo);
304
305/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200306int sdi_init_platform_driver(void) __init;
307void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200308
309/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200310#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530311
312struct dentry;
313struct file_operations;
314
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200315int dsi_init_platform_driver(void) __init;
316void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200317
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300318int dsi_runtime_get(struct platform_device *dsidev);
319void dsi_runtime_put(struct platform_device *dsidev);
320
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200321void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200322
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200323void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530324u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
325
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530326unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
327int dsi_pll_set_clock_div(struct platform_device *dsidev,
328 struct dsi_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530329int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530330 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200331 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530332int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
333 bool enable_hsdiv);
334void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530335void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
336void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
337struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200338#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300339static inline int dsi_runtime_get(struct platform_device *dsidev)
340{
341 return 0;
342}
343static inline void dsi_runtime_put(struct platform_device *dsidev)
344{
345}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530346static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
347{
348 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
349 return 0;
350}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530351static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600352{
353 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
354 return 0;
355}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300356static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
357 struct dsi_clock_info *cinfo)
358{
359 WARN("%s: DSI not compiled in\n", __func__);
360 return -ENODEV;
361}
362static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Taneja6d523e72012-06-21 09:33:55 +0530363 unsigned long req_pck,
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300364 struct dsi_clock_info *dsi_cinfo,
365 struct dispc_clock_info *dispc_cinfo)
366{
367 WARN("%s: DSI not compiled in\n", __func__);
368 return -ENODEV;
369}
370static inline int dsi_pll_init(struct platform_device *dsidev,
371 bool enable_hsclk, bool enable_hsdiv)
372{
373 WARN("%s: DSI not compiled in\n", __func__);
374 return -ENODEV;
375}
376static inline void dsi_pll_uninit(struct platform_device *dsidev,
377 bool disconnect_lanes)
378{
379}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530380static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300381{
382}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530383static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300384{
385}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530386static inline struct platform_device *dsi_get_dsidev_from_id(int module)
387{
388 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
389 __func__);
390 return NULL;
391}
Jani Nikula368a1482010-05-07 11:58:41 +0200392#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200393
394/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200395int dpi_init_platform_driver(void) __init;
396void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397
398/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200399int dispc_init_platform_driver(void) __init;
400void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200401void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200402void dispc_irq_handler(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200403
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300404int dispc_runtime_get(void);
405void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200406
407void dispc_enable_sidle(void);
408void dispc_disable_sidle(void);
409
410void dispc_lcd_enable_signal_polarity(bool act_high);
411void dispc_lcd_enable_signal(bool enable);
412void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300413void dispc_enable_fifomerge(bool enable);
414void dispc_enable_gamma_table(bool enable);
415void dispc_set_loadmode(enum omap_dss_load_mode mode);
416
Archit Taneja8f366162012-04-16 12:53:44 +0530417bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530418 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300419unsigned long dispc_fclk_rate(void);
Archit Taneja6d523e72012-06-21 09:33:55 +0530420void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300421 struct dispc_clock_info *cinfo);
422int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
423 struct dispc_clock_info *cinfo);
424
425
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200426void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200427void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300428 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
429 bool manual_update);
Archit Tanejaa4273b72011-09-14 11:10:10 +0530430int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Archit Taneja8050cbe2012-06-06 16:25:52 +0530431 bool replication, const struct omap_video_timings *mgr_timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300432int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300433void dispc_ovl_set_channel_out(enum omap_plane plane,
434 enum omap_channel channel);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300435
436void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200437u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200438u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300439bool dispc_mgr_go_busy(enum omap_channel channel);
440void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200441bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300442void dispc_mgr_enable(enum omap_channel channel, bool enable);
443bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Archit Taneja569969d2011-08-22 17:41:57 +0530444void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
445void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300446void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
Archit Tanejad21f43b2012-06-21 09:45:11 +0530447void dispc_mgr_set_lcd_type_tft(enum omap_channel channel);
Archit Tanejac51d9212012-04-16 12:53:43 +0530448void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000449 struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300450unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
451unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530452unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530453void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000454 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300455int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000456 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200457void dispc_mgr_setup(enum omap_channel channel,
458 struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200459
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200460/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200461#ifdef CONFIG_OMAP2_DSS_VENC
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200462int venc_init_platform_driver(void) __init;
463void venc_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530464unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200465#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530466static inline unsigned long venc_get_pixel_clock(void)
467{
468 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
469 return 0;
470}
Jani Nikula368a1482010-05-07 11:58:41 +0200471#endif
Archit Taneja156fd992012-07-06 20:52:37 +0530472int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
473void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
474void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
475 struct omap_video_timings *timings);
476int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
477 struct omap_video_timings *timings);
478u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
479int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
Archit Tanejafebe2902012-08-16 11:55:15 +0530480void omapdss_venc_set_type(struct omap_dss_device *dssdev,
481 enum omap_dss_venc_type type);
Archit Taneja89e71952012-08-16 11:56:31 +0530482void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
483 bool invert_polarity);
Archit Taneja156fd992012-07-06 20:52:37 +0530484int venc_panel_init(void);
485void venc_panel_exit(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200486
Mythri P Kc3198a52011-03-12 12:04:27 +0530487/* HDMI */
488#ifdef CONFIG_OMAP4_DSS_HDMI
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200489int hdmi_init_platform_driver(void) __init;
490void hdmi_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530491unsigned long hdmi_get_pixel_clock(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530492#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530493static inline unsigned long hdmi_get_pixel_clock(void)
494{
495 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
496 return 0;
497}
Mythri P Kc3198a52011-03-12 12:04:27 +0530498#endif
499int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
500void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
Archit Taneja78493982012-08-08 16:50:42 +0530501void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
502 struct omap_video_timings *timings);
Mythri P Kc3198a52011-03-12 12:04:27 +0530503int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
504 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300505int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300506bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530507int hdmi_panel_init(void);
508void hdmi_panel_exit(void);
Ricardo Nerif3a974912012-05-09 21:09:50 -0500509#ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
510int hdmi_audio_enable(void);
511void hdmi_audio_disable(void);
512int hdmi_audio_start(void);
513void hdmi_audio_stop(void);
514bool hdmi_mode_has_audio(void);
515int hdmi_audio_config(struct omap_dss_audio *audio);
516#endif
Mythri P Kc3198a52011-03-12 12:04:27 +0530517
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200518/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200519int rfbi_init_platform_driver(void) __init;
520void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200521
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200522
523#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
524static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
525{
526 int b;
527 for (b = 0; b < 32; ++b) {
528 if (irqstatus & (1 << b))
529 irq_arr[b]++;
530 }
531}
532#endif
533
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200534#endif