blob: 1b9488a17f88051e2adc2555c98d2082742397c1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020023#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/fpu.h>
25#include <asm/mipsregs.h>
Paul Burton30ee6152014-03-27 10:57:30 +000026#include <asm/mipsmtregs.h>
Paul Burtona5e9a692014-01-27 15:23:10 +000027#include <asm/msa.h>
David Daney654f57b2008-09-23 00:07:16 -070028#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040029#include <asm/elf.h>
Markos Chandras4f12b912014-07-18 10:51:32 +010030#include <asm/pgtable-bits.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070031#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070032#include <asm/uaccess.h>
33
Paul Gortmaker078a55f2013-06-18 13:38:59 +000034static int mips_fpu_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070035
36static int __init fpu_disable(char *s)
37{
38 cpu_data[0].options &= ~MIPS_CPU_FPU;
39 mips_fpu_disabled = 1;
40
41 return 1;
42}
43
44__setup("nofpu", fpu_disable);
45
Paul Gortmaker078a55f2013-06-18 13:38:59 +000046int mips_dsp_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070047
48static int __init dsp_disable(char *s)
49{
Steven J. Hillee80f7c72012-08-03 10:26:04 -050050 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -070051 mips_dsp_disabled = 1;
52
53 return 1;
54}
55
56__setup("nodsp", dsp_disable);
57
Markos Chandras3d528b32014-07-14 12:46:13 +010058static int mips_htw_disabled;
59
60static int __init htw_disable(char *s)
61{
62 mips_htw_disabled = 1;
63 cpu_data[0].options &= ~MIPS_CPU_HTW;
64 write_c0_pwctl(read_c0_pwctl() &
65 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
66
67 return 1;
68}
69
70__setup("nohtw", htw_disable);
71
Markos Chandras97f4ad22014-08-29 09:37:26 +010072static int mips_ftlb_disabled;
73static int mips_has_ftlb_configured;
74
75static void set_ftlb_enable(struct cpuinfo_mips *c, int enable);
76
77static int __init ftlb_disable(char *s)
78{
79 unsigned int config4, mmuextdef;
80
81 /*
82 * If the core hasn't done any FTLB configuration, there is nothing
83 * for us to do here.
84 */
85 if (!mips_has_ftlb_configured)
86 return 1;
87
88 /* Disable it in the boot cpu */
89 set_ftlb_enable(&cpu_data[0], 0);
90
91 back_to_back_c0_hazard();
92
93 config4 = read_c0_config4();
94
95 /* Check that FTLB has been disabled */
96 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
97 /* MMUSIZEEXT == VTLB ON, FTLB OFF */
98 if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
99 /* This should never happen */
100 pr_warn("FTLB could not be disabled!\n");
101 return 1;
102 }
103
104 mips_ftlb_disabled = 1;
105 mips_has_ftlb_configured = 0;
106
107 /*
108 * noftlb is mainly used for debug purposes so print
109 * an informative message instead of using pr_debug()
110 */
111 pr_info("FTLB has been disabled\n");
112
113 /*
114 * Some of these bits are duplicated in the decode_config4.
115 * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
116 * once FTLB has been disabled so undo what decode_config4 did.
117 */
118 cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
119 cpu_data[0].tlbsizeftlbsets;
120 cpu_data[0].tlbsizeftlbsets = 0;
121 cpu_data[0].tlbsizeftlbways = 0;
122
123 return 1;
124}
125
126__setup("noftlb", ftlb_disable);
127
128
Marc St-Jean9267a302007-06-14 15:55:31 -0600129static inline void check_errata(void)
130{
131 struct cpuinfo_mips *c = &current_cpu_data;
132
Ralf Baechle69f24d12013-09-17 10:25:47 +0200133 switch (current_cpu_type()) {
Marc St-Jean9267a302007-06-14 15:55:31 -0600134 case CPU_34K:
135 /*
136 * Erratum "RPS May Cause Incorrect Instruction Execution"
Ralf Baechleb633648c52014-05-23 16:29:44 +0200137 * This code only handles VPE0, any SMP/RTOS code
Marc St-Jean9267a302007-06-14 15:55:31 -0600138 * making use of VPE1 will be responsable for that VPE.
139 */
140 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
141 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
142 break;
143 default:
144 break;
145 }
146}
147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148void __init check_bugs32(void)
149{
Marc St-Jean9267a302007-06-14 15:55:31 -0600150 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151}
152
153/*
154 * Probe whether cpu has config register by trying to play with
155 * alternate cache bit and see whether it matters.
156 * It's used by cpu_probe to distinguish between R3000A and R3081.
157 */
158static inline int cpu_has_confreg(void)
159{
160#ifdef CONFIG_CPU_R3000
161 extern unsigned long r3k_cache_size(unsigned long);
162 unsigned long size1, size2;
163 unsigned long cfg = read_c0_conf();
164
165 size1 = r3k_cache_size(ST0_ISC);
166 write_c0_conf(cfg ^ R30XX_CONF_AC);
167 size2 = r3k_cache_size(ST0_ISC);
168 write_c0_conf(cfg);
169 return size1 != size2;
170#else
171 return 0;
172#endif
173}
174
Robert Millanc094c992011-04-18 11:37:55 -0700175static inline void set_elf_platform(int cpu, const char *plat)
176{
177 if (cpu == 0)
178 __elf_platform = plat;
179}
180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181/*
182 * Get the FPU Implementation/Revision.
183 */
184static inline unsigned long cpu_get_fpu_id(void)
185{
186 unsigned long tmp, fpu_id;
187
188 tmp = read_c0_status();
Paul Burton597ce172013-11-22 13:12:07 +0000189 __enable_fpu(FPU_AS_IS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 fpu_id = read_32bit_cp1_register(CP1_REVISION);
191 write_c0_status(tmp);
192 return fpu_id;
193}
194
195/*
196 * Check the CPU has an FPU the official way.
197 */
198static inline int __cpu_has_fpu(void)
199{
Ralf Baechle635c99072014-10-21 14:12:49 +0200200 return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201}
202
Paul Burtona5e9a692014-01-27 15:23:10 +0000203static inline unsigned long cpu_get_msa_id(void)
204{
Paul Burton3587ea82014-07-11 16:44:34 +0100205 unsigned long status, msa_id;
Paul Burtona5e9a692014-01-27 15:23:10 +0000206
207 status = read_c0_status();
208 __enable_fpu(FPU_64BIT);
Paul Burtona5e9a692014-01-27 15:23:10 +0000209 enable_msa();
210 msa_id = read_msa_ir();
Paul Burton3587ea82014-07-11 16:44:34 +0100211 disable_msa();
Paul Burtona5e9a692014-01-27 15:23:10 +0000212 write_c0_status(status);
213 return msa_id;
214}
215
Guenter Roeck91dfc422010-02-02 08:52:20 -0800216static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
217{
218#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800219 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800220 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800221 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800222#endif
223}
224
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000225static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000226{
227 switch (isa) {
228 case MIPS_CPU_ISA_M64R2:
229 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
230 case MIPS_CPU_ISA_M64R1:
231 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
232 case MIPS_CPU_ISA_V:
233 c->isa_level |= MIPS_CPU_ISA_V;
234 case MIPS_CPU_ISA_IV:
235 c->isa_level |= MIPS_CPU_ISA_IV;
236 case MIPS_CPU_ISA_III:
Ralf Baechle1990e542013-06-26 17:06:34 +0200237 c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000238 break;
239
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000240 /* R6 incompatible with everything else */
241 case MIPS_CPU_ISA_M64R6:
242 c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
243 case MIPS_CPU_ISA_M32R6:
244 c->isa_level |= MIPS_CPU_ISA_M32R6;
245 /* Break here so we don't add incompatible ISAs */
246 break;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000247 case MIPS_CPU_ISA_M32R2:
248 c->isa_level |= MIPS_CPU_ISA_M32R2;
249 case MIPS_CPU_ISA_M32R1:
250 c->isa_level |= MIPS_CPU_ISA_M32R1;
251 case MIPS_CPU_ISA_II:
252 c->isa_level |= MIPS_CPU_ISA_II;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000253 break;
254 }
255}
256
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000257static char unknown_isa[] = KERN_ERR \
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100258 "Unsupported ISA type, c0.config0: %d.";
259
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000260static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
261{
262
263 unsigned int probability = c->tlbsize / c->tlbsizevtlb;
264
265 /*
266 * 0 = All TLBWR instructions go to FTLB
267 * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
268 * FTLB and 1 goes to the VTLB.
269 * 2 = 7:1: As above with 7:1 ratio.
270 * 3 = 3:1: As above with 3:1 ratio.
271 *
272 * Use the linear midpoint as the probability threshold.
273 */
274 if (probability >= 12)
275 return 1;
276 else if (probability >= 6)
277 return 2;
278 else
279 /*
280 * So FTLB is less than 4 times bigger than VTLB.
281 * A 3:1 ratio can still be useful though.
282 */
283 return 3;
284}
285
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000286static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
287{
288 unsigned int config6;
James Hogand83b0e82014-01-22 16:19:40 +0000289
290 /* It's implementation dependent how the FTLB can be enabled */
291 switch (c->cputype) {
292 case CPU_PROAPTIV:
293 case CPU_P5600:
294 /* proAptiv & related cores use Config6 to enable the FTLB */
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000295 config6 = read_c0_config6();
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000296 /* Clear the old probability value */
297 config6 &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000298 if (enable)
299 /* Enable FTLB */
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000300 write_c0_config6(config6 |
301 (calculate_ftlb_probability(c)
302 << MIPS_CONF6_FTLBP_SHIFT)
303 | MIPS_CONF6_FTLBEN);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000304 else
305 /* Disable FTLB */
306 write_c0_config6(config6 & ~MIPS_CONF6_FTLBEN);
307 back_to_back_c0_hazard();
James Hogand83b0e82014-01-22 16:19:40 +0000308 break;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000309 }
310}
311
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100312static inline unsigned int decode_config0(struct cpuinfo_mips *c)
313{
314 unsigned int config0;
315 int isa;
316
317 config0 = read_c0_config();
318
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000319 /*
320 * Look for Standard TLB or Dual VTLB and FTLB
321 */
322 if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
323 (((config0 & MIPS_CONF_MT) >> 7) == 4))
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100324 c->options |= MIPS_CPU_TLB;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000325
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100326 isa = (config0 & MIPS_CONF_AT) >> 13;
327 switch (isa) {
328 case 0:
329 switch ((config0 & MIPS_CONF_AR) >> 10) {
330 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000331 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100332 break;
333 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000334 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100335 break;
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000336 case 2:
337 set_isa(c, MIPS_CPU_ISA_M32R6);
338 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100339 default:
340 goto unknown;
341 }
342 break;
343 case 2:
344 switch ((config0 & MIPS_CONF_AR) >> 10) {
345 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000346 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100347 break;
348 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000349 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100350 break;
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000351 case 2:
352 set_isa(c, MIPS_CPU_ISA_M64R6);
353 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100354 default:
355 goto unknown;
356 }
357 break;
358 default:
359 goto unknown;
360 }
361
362 return config0 & MIPS_CONF_M;
363
364unknown:
365 panic(unknown_isa, config0);
366}
367
368static inline unsigned int decode_config1(struct cpuinfo_mips *c)
369{
370 unsigned int config1;
371
372 config1 = read_c0_config1();
373
374 if (config1 & MIPS_CONF1_MD)
375 c->ases |= MIPS_ASE_MDMX;
376 if (config1 & MIPS_CONF1_WR)
377 c->options |= MIPS_CPU_WATCH;
378 if (config1 & MIPS_CONF1_CA)
379 c->ases |= MIPS_ASE_MIPS16;
380 if (config1 & MIPS_CONF1_EP)
381 c->options |= MIPS_CPU_EJTAG;
382 if (config1 & MIPS_CONF1_FP) {
383 c->options |= MIPS_CPU_FPU;
384 c->options |= MIPS_CPU_32FPR;
385 }
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000386 if (cpu_has_tlb) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100387 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000388 c->tlbsizevtlb = c->tlbsize;
389 c->tlbsizeftlbsets = 0;
390 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100391
392 return config1 & MIPS_CONF_M;
393}
394
395static inline unsigned int decode_config2(struct cpuinfo_mips *c)
396{
397 unsigned int config2;
398
399 config2 = read_c0_config2();
400
401 if (config2 & MIPS_CONF2_SL)
402 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
403
404 return config2 & MIPS_CONF_M;
405}
406
407static inline unsigned int decode_config3(struct cpuinfo_mips *c)
408{
409 unsigned int config3;
410
411 config3 = read_c0_config3();
412
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500413 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100414 c->ases |= MIPS_ASE_SMARTMIPS;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500415 c->options |= MIPS_CPU_RIXI;
416 }
417 if (config3 & MIPS_CONF3_RXI)
418 c->options |= MIPS_CPU_RIXI;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100419 if (config3 & MIPS_CONF3_DSP)
420 c->ases |= MIPS_ASE_DSP;
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500421 if (config3 & MIPS_CONF3_DSP2P)
422 c->ases |= MIPS_ASE_DSP2P;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100423 if (config3 & MIPS_CONF3_VINT)
424 c->options |= MIPS_CPU_VINT;
425 if (config3 & MIPS_CONF3_VEIC)
426 c->options |= MIPS_CPU_VEIC;
427 if (config3 & MIPS_CONF3_MT)
428 c->ases |= MIPS_ASE_MIPSMT;
429 if (config3 & MIPS_CONF3_ULRI)
430 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000431 if (config3 & MIPS_CONF3_ISA)
432 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100433 if (config3 & MIPS_CONF3_VZ)
434 c->ases |= MIPS_ASE_VZ;
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000435 if (config3 & MIPS_CONF3_SC)
436 c->options |= MIPS_CPU_SEGMENTS;
Paul Burtona5e9a692014-01-27 15:23:10 +0000437 if (config3 & MIPS_CONF3_MSA)
438 c->ases |= MIPS_ASE_MSA;
Markos Chandras3d528b32014-07-14 12:46:13 +0100439 /* Only tested on 32-bit cores */
Markos Chandrased4cbc82015-01-26 13:04:33 +0000440 if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT)) {
441 c->htw_seq = 0;
Markos Chandras3d528b32014-07-14 12:46:13 +0100442 c->options |= MIPS_CPU_HTW;
Markos Chandrased4cbc82015-01-26 13:04:33 +0000443 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100444
445 return config3 & MIPS_CONF_M;
446}
447
448static inline unsigned int decode_config4(struct cpuinfo_mips *c)
449{
450 unsigned int config4;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000451 unsigned int newcf4;
452 unsigned int mmuextdef;
453 unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100454
455 config4 = read_c0_config4();
456
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000457 if (cpu_has_tlb) {
458 if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
459 c->options |= MIPS_CPU_TLBINV;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000460 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
461 switch (mmuextdef) {
462 case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
463 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
464 c->tlbsizevtlb = c->tlbsize;
465 break;
466 case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
467 c->tlbsizevtlb +=
468 ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
469 MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
470 c->tlbsize = c->tlbsizevtlb;
471 ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
472 /* fall through */
473 case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
Markos Chandras97f4ad22014-08-29 09:37:26 +0100474 if (mips_ftlb_disabled)
475 break;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000476 newcf4 = (config4 & ~ftlb_page) |
477 (page_size_ftlb(mmuextdef) <<
478 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
479 write_c0_config4(newcf4);
480 back_to_back_c0_hazard();
481 config4 = read_c0_config4();
482 if (config4 != newcf4) {
483 pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
484 PAGE_SIZE, config4);
485 /* Switch FTLB off */
486 set_ftlb_enable(c, 0);
487 break;
488 }
489 c->tlbsizeftlbsets = 1 <<
490 ((config4 & MIPS_CONF4_FTLBSETS) >>
491 MIPS_CONF4_FTLBSETS_SHIFT);
492 c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
493 MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
494 c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
Markos Chandras97f4ad22014-08-29 09:37:26 +0100495 mips_has_ftlb_configured = 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000496 break;
497 }
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000498 }
499
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100500 c->kscratch_mask = (config4 >> 16) & 0xff;
501
502 return config4 & MIPS_CONF_M;
503}
504
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200505static inline unsigned int decode_config5(struct cpuinfo_mips *c)
506{
507 unsigned int config5;
508
509 config5 = read_c0_config5();
Paul Burtond175ed22014-09-11 08:30:19 +0100510 config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200511 write_c0_config5(config5);
512
Markos Chandras49016742014-01-09 16:04:51 +0000513 if (config5 & MIPS_CONF5_EVA)
514 c->options |= MIPS_CPU_EVA;
Paul Burton1f6c52f2014-07-14 10:32:14 +0100515 if (config5 & MIPS_CONF5_MRP)
516 c->options |= MIPS_CPU_MAAR;
Markos Chandras49016742014-01-09 16:04:51 +0000517
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200518 return config5 & MIPS_CONF_M;
519}
520
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000521static void decode_configs(struct cpuinfo_mips *c)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100522{
523 int ok;
524
525 /* MIPS32 or MIPS64 compliant CPU. */
526 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
527 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
528
529 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
530
Markos Chandras97f4ad22014-08-29 09:37:26 +0100531 /* Enable FTLB if present and not disabled */
532 set_ftlb_enable(c, !mips_ftlb_disabled);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000533
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100534 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100535 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100536 if (ok)
537 ok = decode_config1(c);
538 if (ok)
539 ok = decode_config2(c);
540 if (ok)
541 ok = decode_config3(c);
542 if (ok)
543 ok = decode_config4(c);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200544 if (ok)
545 ok = decode_config5(c);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100546
547 mips_probe_watch_registers(c);
548
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100549 if (cpu_has_rixi) {
550 /* Enable the RIXI exceptions */
551 write_c0_pagegrain(read_c0_pagegrain() | PG_IEC);
552 back_to_back_c0_hazard();
553 /* Verify the IEC bit is set */
554 if (read_c0_pagegrain() & PG_IEC)
555 c->options |= MIPS_CPU_RIXIEX;
556 }
557
Paul Burton0ee958e2014-01-15 10:31:53 +0000558#ifndef CONFIG_MIPS_CPS
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000559 if (cpu_has_mips_r2_r6) {
David Daney45b585c2014-05-28 23:52:10 +0200560 c->core = get_ebase_cpunum();
Paul Burton30ee6152014-03-27 10:57:30 +0000561 if (cpu_has_mipsmt)
562 c->core >>= fls(core_nvpes()) - 1;
563 }
Paul Burton0ee958e2014-01-15 10:31:53 +0000564#endif
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100565}
566
Ralf Baechle02cf2112005-10-01 13:06:32 +0100567#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 | MIPS_CPU_COUNTER)
569
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000570static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100572 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 case PRID_IMP_R2000:
574 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000575 __cpu_name[cpu] = "R2000";
Ralf Baechle02cf2112005-10-01 13:06:32 +0100576 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500577 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 if (__cpu_has_fpu())
579 c->options |= MIPS_CPU_FPU;
580 c->tlbsize = 64;
581 break;
582 case PRID_IMP_R3000:
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100583 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000584 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000586 __cpu_name[cpu] = "R3081";
587 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000589 __cpu_name[cpu] = "R3000A";
590 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000591 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000593 __cpu_name[cpu] = "R3000";
594 }
Ralf Baechle02cf2112005-10-01 13:06:32 +0100595 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500596 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 if (__cpu_has_fpu())
598 c->options |= MIPS_CPU_FPU;
599 c->tlbsize = 64;
600 break;
601 case PRID_IMP_R4000:
602 if (read_c0_config() & CONF_SC) {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100603 if ((c->processor_id & PRID_REV_MASK) >=
604 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000606 __cpu_name[cpu] = "R4400PC";
607 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000609 __cpu_name[cpu] = "R4000PC";
610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100612 int cca = read_c0_config() & CONF_CM_CMASK;
613 int mc;
614
615 /*
616 * SC and MC versions can't be reliably told apart,
617 * but only the latter support coherent caching
618 * modes so assume the firmware has set the KSEG0
619 * coherency attribute reasonably (if uncached, we
620 * assume SC).
621 */
622 switch (cca) {
623 case CONF_CM_CACHABLE_CE:
624 case CONF_CM_CACHABLE_COW:
625 case CONF_CM_CACHABLE_CUW:
626 mc = 1;
627 break;
628 default:
629 mc = 0;
630 break;
631 }
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100632 if ((c->processor_id & PRID_REV_MASK) >=
633 PRID_REV_R4400) {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100634 c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
635 __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000636 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100637 c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
638 __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000639 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 }
641
Steven J. Hilla96102b2012-12-07 04:31:36 +0000642 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500644 MIPS_CPU_WATCH | MIPS_CPU_VCE |
645 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 c->tlbsize = 48;
647 break;
648 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900649 set_isa(c, MIPS_CPU_ISA_III);
650 c->options = R4K_OPTS;
651 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 case PRID_REV_VR4111:
654 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000655 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 case PRID_REV_VR4121:
658 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000659 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 break;
661 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000662 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000664 __cpu_name[cpu] = "NEC VR4122";
665 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000667 __cpu_name[cpu] = "NEC VR4181A";
668 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 break;
670 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000671 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000673 __cpu_name[cpu] = "NEC VR4131";
674 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900676 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000677 __cpu_name[cpu] = "NEC VR4133";
678 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 break;
680 default:
681 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
682 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000683 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 break;
685 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 break;
687 case PRID_IMP_R4300:
688 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000689 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000690 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500692 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 c->tlbsize = 32;
694 break;
695 case PRID_IMP_R4600:
696 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000697 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000698 set_isa(c, MIPS_CPU_ISA_III);
Thiemo Seufer075e7502005-07-27 21:48:12 +0000699 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
700 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 c->tlbsize = 48;
702 break;
703 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500704 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 /*
706 * This processor doesn't have an MMU, so it's not
707 * "real easy" to run Linux on it. It is left purely
708 * for documentation. Commented out because it shares
709 * it's c0_prid id number with the TX3900.
710 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000711 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000712 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000713 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500715 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 break;
717 #endif
718 case PRID_IMP_TX39:
Ralf Baechle02cf2112005-10-01 13:06:32 +0100719 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
721 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
722 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000723 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 c->tlbsize = 64;
725 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100726 switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 case PRID_REV_TX3912:
728 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000729 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 c->tlbsize = 32;
731 break;
732 case PRID_REV_TX3922:
733 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000734 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 c->tlbsize = 64;
736 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 }
738 }
739 break;
740 case PRID_IMP_R4700:
741 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000742 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000743 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500745 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 c->tlbsize = 48;
747 break;
748 case PRID_IMP_TX49:
749 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000750 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000751 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 c->options = R4K_OPTS | MIPS_CPU_LLSC;
753 if (!(c->processor_id & 0x08))
754 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
755 c->tlbsize = 48;
756 break;
757 case PRID_IMP_R5000:
758 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000759 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000760 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500762 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 c->tlbsize = 48;
764 break;
765 case PRID_IMP_R5432:
766 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000767 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000768 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500770 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 c->tlbsize = 48;
772 break;
773 case PRID_IMP_R5500:
774 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000775 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000776 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500778 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 c->tlbsize = 48;
780 break;
781 case PRID_IMP_NEVADA:
782 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000783 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000784 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500786 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 c->tlbsize = 48;
788 break;
789 case PRID_IMP_R6000:
790 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000791 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000792 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500794 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 c->tlbsize = 32;
796 break;
797 case PRID_IMP_R6000A:
798 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000799 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000800 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500802 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 c->tlbsize = 32;
804 break;
805 case PRID_IMP_RM7000:
806 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000807 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000808 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500810 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 /*
Ralf Baechle70342282013-01-22 12:59:30 +0100812 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 * the RM7000 v2.0 indicates if the TLB has 48 or 64
814 * entries.
815 *
Ralf Baechle70342282013-01-22 12:59:30 +0100816 * 29 1 => 64 entry JTLB
817 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 */
819 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
820 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 case PRID_IMP_R8000:
822 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000823 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000824 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500826 MIPS_CPU_FPU | MIPS_CPU_32FPR |
827 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
829 break;
830 case PRID_IMP_R10000:
831 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000832 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000833 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000834 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500835 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500837 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 c->tlbsize = 64;
839 break;
840 case PRID_IMP_R12000:
841 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000842 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000843 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000844 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500845 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500847 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 c->tlbsize = 64;
849 break;
Kumba44d921b2006-05-16 22:23:59 -0400850 case PRID_IMP_R14000:
851 c->cputype = CPU_R14000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000852 __cpu_name[cpu] = "R14000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000853 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -0400854 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500855 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -0400856 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500857 MIPS_CPU_LLSC;
Kumba44d921b2006-05-16 22:23:59 -0400858 c->tlbsize = 64;
859 break;
Huacai Chen26859192014-02-16 16:01:18 +0800860 case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
Robert Millan5aac1e82011-04-16 11:29:29 -0700861 switch (c->processor_id & PRID_REV_MASK) {
862 case PRID_REV_LOONGSON2E:
Huacai Chenc579d312014-03-21 18:44:00 +0800863 c->cputype = CPU_LOONGSON2;
864 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700865 set_elf_platform(cpu, "loongson2e");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800866 set_isa(c, MIPS_CPU_ISA_III);
Robert Millan5aac1e82011-04-16 11:29:29 -0700867 break;
868 case PRID_REV_LOONGSON2F:
Huacai Chenc579d312014-03-21 18:44:00 +0800869 c->cputype = CPU_LOONGSON2;
870 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700871 set_elf_platform(cpu, "loongson2f");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800872 set_isa(c, MIPS_CPU_ISA_III);
Robert Millan5aac1e82011-04-16 11:29:29 -0700873 break;
Huacai Chenc579d312014-03-21 18:44:00 +0800874 case PRID_REV_LOONGSON3A:
875 c->cputype = CPU_LOONGSON3;
876 __cpu_name[cpu] = "ICT Loongson-3";
877 set_elf_platform(cpu, "loongson3a");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800878 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chenc579d312014-03-21 18:44:00 +0800879 break;
Huacai Chene7841be2014-06-26 11:41:30 +0800880 case PRID_REV_LOONGSON3B_R1:
881 case PRID_REV_LOONGSON3B_R2:
882 c->cputype = CPU_LOONGSON3;
883 __cpu_name[cpu] = "ICT Loongson-3";
884 set_elf_platform(cpu, "loongson3b");
Huacai Chen7352c8b2014-11-04 14:13:23 +0800885 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chene7841be2014-06-26 11:41:30 +0800886 break;
Robert Millan5aac1e82011-04-16 11:29:29 -0700887 }
888
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800889 c->options = R4K_OPTS |
890 MIPS_CPU_FPU | MIPS_CPU_LLSC |
891 MIPS_CPU_32FPR;
892 c->tlbsize = 64;
Huacai Chencc94ea32014-11-04 14:13:22 +0800893 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800894 break;
Huacai Chen26859192014-02-16 16:01:18 +0800895 case PRID_IMP_LOONGSON_32: /* Loongson-1 */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100896 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100898 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000899
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100900 switch (c->processor_id & PRID_REV_MASK) {
901 case PRID_REV_LOONGSON1B:
902 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +0000903 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000904 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100905
Ralf Baechle41943182005-05-05 16:45:59 +0000906 break;
Ralf Baechle41943182005-05-05 16:45:59 +0000907 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908}
909
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000910static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911{
Markos Chandras4f12b912014-07-18 10:51:32 +0100912 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100913 switch (c->processor_id & PRID_IMP_MASK) {
Leonid Yegoshinb2498af2014-11-24 12:59:44 +0000914 case PRID_IMP_QEMU_GENERIC:
915 c->writecombine = _CACHE_UNCACHED;
916 c->cputype = CPU_QEMU_GENERIC;
917 __cpu_name[cpu] = "MIPS GENERIC QEMU";
918 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 case PRID_IMP_4KC:
920 c->cputype = CPU_4KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100921 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000922 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 break;
924 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000925 case PRID_IMP_4KECR2:
926 c->cputype = CPU_4KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100927 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000928 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000929 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +0100931 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 c->cputype = CPU_4KSC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100933 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000934 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 break;
936 case PRID_IMP_5KC:
937 c->cputype = CPU_5KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100938 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000939 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200941 case PRID_IMP_5KE:
942 c->cputype = CPU_5KE;
Markos Chandras4f12b912014-07-18 10:51:32 +0100943 c->writecombine = _CACHE_UNCACHED;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200944 __cpu_name[cpu] = "MIPS 5KE";
945 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 case PRID_IMP_20KC:
947 c->cputype = CPU_20KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100948 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000949 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 break;
951 case PRID_IMP_24K:
952 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100953 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000954 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 break;
John Crispin42f3cae2013-01-11 22:44:10 +0100956 case PRID_IMP_24KE:
957 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100958 c->writecombine = _CACHE_UNCACHED;
John Crispin42f3cae2013-01-11 22:44:10 +0100959 __cpu_name[cpu] = "MIPS 24KEc";
960 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 case PRID_IMP_25KF:
962 c->cputype = CPU_25KF;
Markos Chandras4f12b912014-07-18 10:51:32 +0100963 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000964 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000966 case PRID_IMP_34K:
967 c->cputype = CPU_34K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100968 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000969 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000970 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100971 case PRID_IMP_74K:
972 c->cputype = CPU_74K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100973 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000974 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +0100975 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200976 case PRID_IMP_M14KC:
977 c->cputype = CPU_M14KC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100978 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200979 __cpu_name[cpu] = "MIPS M14Kc";
980 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000981 case PRID_IMP_M14KEC:
982 c->cputype = CPU_M14KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +0100983 c->writecombine = _CACHE_UNCACHED;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000984 __cpu_name[cpu] = "MIPS M14KEc";
985 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100986 case PRID_IMP_1004K:
987 c->cputype = CPU_1004K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100988 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000989 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +0100990 break;
Steven J. Hill006a8512012-06-26 04:11:03 +0000991 case PRID_IMP_1074K:
Steven J. Hill442e14a2014-01-17 15:03:50 -0600992 c->cputype = CPU_1074K;
Markos Chandras4f12b912014-07-18 10:51:32 +0100993 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill006a8512012-06-26 04:11:03 +0000994 __cpu_name[cpu] = "MIPS 1074Kc";
995 break;
Leonid Yegoshinb5f065e2013-11-20 10:46:02 +0000996 case PRID_IMP_INTERAPTIV_UP:
997 c->cputype = CPU_INTERAPTIV;
998 __cpu_name[cpu] = "MIPS interAptiv";
999 break;
1000 case PRID_IMP_INTERAPTIV_MP:
1001 c->cputype = CPU_INTERAPTIV;
1002 __cpu_name[cpu] = "MIPS interAptiv (multi)";
1003 break;
Leonid Yegoshinb0d4d302013-11-14 16:12:28 +00001004 case PRID_IMP_PROAPTIV_UP:
1005 c->cputype = CPU_PROAPTIV;
1006 __cpu_name[cpu] = "MIPS proAptiv";
1007 break;
1008 case PRID_IMP_PROAPTIV_MP:
1009 c->cputype = CPU_PROAPTIV;
1010 __cpu_name[cpu] = "MIPS proAptiv (multi)";
1011 break;
James Hogan829dcc02014-01-22 16:19:39 +00001012 case PRID_IMP_P5600:
1013 c->cputype = CPU_P5600;
1014 __cpu_name[cpu] = "MIPS P5600";
1015 break;
Leonid Yegoshin9943ed92014-03-04 13:34:44 +00001016 case PRID_IMP_M5150:
1017 c->cputype = CPU_M5150;
1018 __cpu_name[cpu] = "MIPS M5150";
1019 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 }
Chris Dearman0b6d4972007-09-13 12:32:02 +01001021
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001022 decode_configs(c);
1023
Chris Dearman0b6d4972007-09-13 12:32:02 +01001024 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025}
1026
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001027static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028{
Ralf Baechle41943182005-05-05 16:45:59 +00001029 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001030 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 case PRID_IMP_AU1_REV1:
1032 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +01001033 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 switch ((c->processor_id >> 24) & 0xff) {
1035 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001036 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 break;
1038 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001039 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 break;
1041 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001042 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 break;
1044 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001045 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 break;
Pete Popove3ad1c22005-03-01 06:33:16 +00001047 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001048 __cpu_name[cpu] = "Au1200";
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001049 if ((c->processor_id & PRID_REV_MASK) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001050 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +01001051 break;
1052 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001053 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +00001054 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 default:
Manuel Lauss270717a2009-03-25 17:49:28 +01001056 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 break;
1058 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 break;
1060 }
1061}
1062
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001063static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064{
Ralf Baechle41943182005-05-05 16:45:59 +00001065 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +01001066
Markos Chandras4f12b912014-07-18 10:51:32 +01001067 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001068 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 case PRID_IMP_SB1:
1070 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001071 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 /* FPU in pass1 is known to have issues. */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001073 if ((c->processor_id & PRID_REV_MASK) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +00001074 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -07001076 case PRID_IMP_SB1A:
1077 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001078 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -07001079 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 }
1081}
1082
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001083static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084{
Ralf Baechle41943182005-05-05 16:45:59 +00001085 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001086 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 case PRID_IMP_SR71000:
1088 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001089 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 c->scache.ways = 8;
1091 c->tlbsize = 64;
1092 break;
1093 }
1094}
1095
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001096static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +00001097{
1098 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001099 switch (c->processor_id & PRID_IMP_MASK) {
Pete Popovbdf21b12005-07-14 17:47:57 +00001100 case PRID_IMP_PR4450:
1101 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001102 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001103 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +00001104 break;
Pete Popovbdf21b12005-07-14 17:47:57 +00001105 }
1106}
1107
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001108static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001109{
1110 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001111 switch (c->processor_id & PRID_IMP_MASK) {
Kevin Cernekee190fca32010-11-23 10:26:45 -08001112 case PRID_IMP_BMIPS32_REV4:
1113 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001114 c->cputype = CPU_BMIPS32;
1115 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001116 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001117 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001118 case PRID_IMP_BMIPS3300:
1119 case PRID_IMP_BMIPS3300_ALT:
1120 case PRID_IMP_BMIPS3300_BUG:
1121 c->cputype = CPU_BMIPS3300;
1122 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001123 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001124 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001125 case PRID_IMP_BMIPS43XX: {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001126 int rev = c->processor_id & PRID_REV_MASK;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001127
1128 if (rev >= PRID_REV_BMIPS4380_LO &&
1129 rev <= PRID_REV_BMIPS4380_HI) {
1130 c->cputype = CPU_BMIPS4380;
1131 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001132 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -07001133 } else {
1134 c->cputype = CPU_BMIPS4350;
1135 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001136 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +01001137 }
1138 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001139 }
Kevin Cernekee602977b2010-10-16 14:22:30 -07001140 case PRID_IMP_BMIPS5000:
Kevin Cernekee68e6a782014-10-20 21:28:01 -07001141 case PRID_IMP_BMIPS5200:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001142 c->cputype = CPU_BMIPS5000;
1143 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001144 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -07001145 c->options |= MIPS_CPU_ULRI;
1146 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001147 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001148}
1149
David Daney0dd47812008-12-11 15:33:26 -08001150static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
1151{
1152 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001153 switch (c->processor_id & PRID_IMP_MASK) {
David Daney0dd47812008-12-11 15:33:26 -08001154 case PRID_IMP_CAVIUM_CN38XX:
1155 case PRID_IMP_CAVIUM_CN31XX:
1156 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -08001157 c->cputype = CPU_CAVIUM_OCTEON;
1158 __cpu_name[cpu] = "Cavium Octeon";
1159 goto platform;
David Daney0dd47812008-12-11 15:33:26 -08001160 case PRID_IMP_CAVIUM_CN58XX:
1161 case PRID_IMP_CAVIUM_CN56XX:
1162 case PRID_IMP_CAVIUM_CN50XX:
1163 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -08001164 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1165 __cpu_name[cpu] = "Cavium Octeon+";
1166platform:
Robert Millanc094c992011-04-18 11:37:55 -07001167 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -08001168 break;
David Daneya1431b62011-09-24 02:29:54 +02001169 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -07001170 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +02001171 case PRID_IMP_CAVIUM_CN66XX:
1172 case PRID_IMP_CAVIUM_CN68XX:
David Daneyaf04bb82013-07-29 15:07:01 -07001173 case PRID_IMP_CAVIUM_CNF71XX:
David Daney0e56b382010-10-07 16:03:45 -07001174 c->cputype = CPU_CAVIUM_OCTEON2;
1175 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -07001176 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -07001177 break;
David Daneyaf04bb82013-07-29 15:07:01 -07001178 case PRID_IMP_CAVIUM_CN70XX:
1179 case PRID_IMP_CAVIUM_CN78XX:
1180 c->cputype = CPU_CAVIUM_OCTEON3;
1181 __cpu_name[cpu] = "Cavium Octeon III";
1182 set_elf_platform(cpu, "octeon3");
1183 break;
David Daney0dd47812008-12-11 15:33:26 -08001184 default:
1185 printk(KERN_INFO "Unknown Octeon chip!\n");
1186 c->cputype = CPU_UNKNOWN;
1187 break;
1188 }
1189}
1190
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001191static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1192{
1193 decode_configs(c);
1194 /* JZRISC does not implement the CP0 counter. */
1195 c->options &= ~MIPS_CPU_COUNTER;
Maciej W. Rozycki06947aa2014-04-06 21:31:29 +01001196 BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001197 switch (c->processor_id & PRID_IMP_MASK) {
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001198 case PRID_IMP_JZRISC:
1199 c->cputype = CPU_JZRISC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001200 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001201 __cpu_name[cpu] = "Ingenic JZRISC";
1202 break;
1203 default:
1204 panic("Unknown Ingenic Processor ID!");
1205 break;
1206 }
1207}
1208
Jayachandran Ca7117c62011-05-11 12:04:58 +05301209static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1210{
1211 decode_configs(c);
1212
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001213 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
Manuel Lauss809f36c2011-11-01 20:03:30 +01001214 c->cputype = CPU_ALCHEMY;
1215 __cpu_name[cpu] = "Au1300";
1216 /* following stuff is not for Alchemy */
1217 return;
1218 }
1219
Ralf Baechle70342282013-01-22 12:59:30 +01001220 c->options = (MIPS_CPU_TLB |
1221 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301222 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +01001223 MIPS_CPU_DIVEC |
1224 MIPS_CPU_WATCH |
1225 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301226 MIPS_CPU_LLSC);
1227
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001228 switch (c->processor_id & PRID_IMP_MASK) {
Jayachandran C4ca86a22013-08-11 14:43:54 +05301229 case PRID_IMP_NETLOGIC_XLP2XX:
Jayachandran C8907c552013-12-21 16:52:20 +05301230 case PRID_IMP_NETLOGIC_XLP9XX:
Yonghong Song1c983982014-04-29 20:07:53 +05301231 case PRID_IMP_NETLOGIC_XLP5XX:
Jayachandran C4ca86a22013-08-11 14:43:54 +05301232 c->cputype = CPU_XLP;
1233 __cpu_name[cpu] = "Broadcom XLPII";
1234 break;
1235
Jayachandran C2aa54b22011-11-16 00:21:29 +00001236 case PRID_IMP_NETLOGIC_XLP8XX:
1237 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001238 c->cputype = CPU_XLP;
1239 __cpu_name[cpu] = "Netlogic XLP";
1240 break;
1241
Jayachandran Ca7117c62011-05-11 12:04:58 +05301242 case PRID_IMP_NETLOGIC_XLR732:
1243 case PRID_IMP_NETLOGIC_XLR716:
1244 case PRID_IMP_NETLOGIC_XLR532:
1245 case PRID_IMP_NETLOGIC_XLR308:
1246 case PRID_IMP_NETLOGIC_XLR532C:
1247 case PRID_IMP_NETLOGIC_XLR516C:
1248 case PRID_IMP_NETLOGIC_XLR508C:
1249 case PRID_IMP_NETLOGIC_XLR308C:
1250 c->cputype = CPU_XLR;
1251 __cpu_name[cpu] = "Netlogic XLR";
1252 break;
1253
1254 case PRID_IMP_NETLOGIC_XLS608:
1255 case PRID_IMP_NETLOGIC_XLS408:
1256 case PRID_IMP_NETLOGIC_XLS404:
1257 case PRID_IMP_NETLOGIC_XLS208:
1258 case PRID_IMP_NETLOGIC_XLS204:
1259 case PRID_IMP_NETLOGIC_XLS108:
1260 case PRID_IMP_NETLOGIC_XLS104:
1261 case PRID_IMP_NETLOGIC_XLS616B:
1262 case PRID_IMP_NETLOGIC_XLS608B:
1263 case PRID_IMP_NETLOGIC_XLS416B:
1264 case PRID_IMP_NETLOGIC_XLS412B:
1265 case PRID_IMP_NETLOGIC_XLS408B:
1266 case PRID_IMP_NETLOGIC_XLS404B:
1267 c->cputype = CPU_XLR;
1268 __cpu_name[cpu] = "Netlogic XLS";
1269 break;
1270
1271 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001272 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301273 c->processor_id);
1274 c->cputype = CPU_XLR;
1275 break;
1276 }
1277
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001278 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001279 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001280 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1281 /* This will be updated again after all threads are woken up */
1282 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1283 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001284 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001285 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1286 }
Jayachandran C7777b932013-06-11 14:41:35 +00001287 c->kscratch_mask = 0xf;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301288}
1289
David Daney949e51b2010-10-14 11:32:33 -07001290#ifdef CONFIG_64BIT
1291/* For use by uaccess.h */
1292u64 __ua_limit;
1293EXPORT_SYMBOL(__ua_limit);
1294#endif
1295
Ralf Baechle9966db252007-10-11 23:46:17 +01001296const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001297const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001298
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001299void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300{
1301 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001302 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
Ralf Baechle70342282013-01-22 12:59:30 +01001304 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 c->fpu_id = FPIR_IMP_NONE;
1306 c->cputype = CPU_UNKNOWN;
Markos Chandras4f12b912014-07-18 10:51:32 +01001307 c->writecombine = _CACHE_UNCACHED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
1309 c->processor_id = read_c0_prid();
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001310 switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001312 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 break;
1314 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001315 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 break;
1317 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001318 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 break;
1320 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001321 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001323 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001324 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001325 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001327 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001329 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001330 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001331 break;
David Daney0dd47812008-12-11 15:33:26 -08001332 case PRID_COMP_CAVIUM:
1333 cpu_probe_cavium(c, cpu);
1334 break;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001335 case PRID_COMP_INGENIC:
1336 cpu_probe_ingenic(c, cpu);
1337 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301338 case PRID_COMP_NETLOGIC:
1339 cpu_probe_netlogic(c, cpu);
1340 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001342
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001343 BUG_ON(!__cpu_name[cpu]);
1344 BUG_ON(c->cputype == CPU_UNKNOWN);
1345
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001346 /*
1347 * Platform code can force the cpu type to optimize code
1348 * generation. In that case be sure the cpu type is correctly
1349 * manually setup otherwise it could trigger some nasty bugs.
1350 */
1351 BUG_ON(current_cpu_type() != c->cputype);
1352
Kevin Cernekee0103d232010-05-02 14:43:52 -07001353 if (mips_fpu_disabled)
1354 c->options &= ~MIPS_CPU_FPU;
1355
1356 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05001357 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07001358
Markos Chandras3d528b32014-07-14 12:46:13 +01001359 if (mips_htw_disabled) {
1360 c->options &= ~MIPS_CPU_HTW;
1361 write_c0_pwctl(read_c0_pwctl() &
1362 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
1363 }
1364
Ralf Baechle41943182005-05-05 16:45:59 +00001365 if (c->options & MIPS_CPU_FPU) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 c->fpu_id = cpu_get_fpu_id();
Ralf Baechle41943182005-05-05 16:45:59 +00001367
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +00001368 if (c->isa_level & cpu_has_mips_r) {
Ralf Baechle41943182005-05-05 16:45:59 +00001369 if (c->fpu_id & MIPS_FPIR_3D)
1370 c->ases |= MIPS_ASE_MIPS3D;
Paul Burtonadac5d52014-09-11 08:30:18 +01001371 if (c->fpu_id & MIPS_FPIR_FREP)
1372 c->options |= MIPS_CPU_FRE;
Ralf Baechle41943182005-05-05 16:45:59 +00001373 }
1374 }
Ralf Baechle9966db252007-10-11 23:46:17 +01001375
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +00001376 if (cpu_has_mips_r2_r6) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00001377 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04001378 /* R2 has Performance Counter Interrupt indicator */
1379 c->options |= MIPS_CPU_PCI;
1380 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00001381 else
1382 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001383
Paul Burtona8ad1362014-01-28 14:28:43 +00001384 if (cpu_has_msa) {
Paul Burtona5e9a692014-01-27 15:23:10 +00001385 c->msa_id = cpu_get_msa_id();
Paul Burtona8ad1362014-01-28 14:28:43 +00001386 WARN(c->msa_id & MSA_IR_WRPF,
1387 "Vector register partitioning unimplemented!");
1388 }
Paul Burtona5e9a692014-01-27 15:23:10 +00001389
Guenter Roeck91dfc422010-02-02 08:52:20 -08001390 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001391
1392#ifdef CONFIG_64BIT
1393 if (cpu == 0)
1394 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1395#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396}
1397
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001398void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399{
1400 struct cpuinfo_mips *c = &current_cpu_data;
1401
Leonid Yegoshind9f897c2013-10-07 10:43:32 +01001402 pr_info("CPU%d revision is: %08x (%s)\n",
1403 smp_processor_id(), c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001405 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Paul Burtona5e9a692014-01-27 15:23:10 +00001406 if (cpu_has_msa)
1407 pr_info("MSA revision is: %08x\n", c->msa_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408}