blob: 2b71a2baaf9b05a5672e31db087ad2d2531f0793 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * RTL8XXXU mac80211 USB driver
3 *
4 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
5 *
6 * Portions, notably calibration code:
7 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
8 *
9 * This driver was written as a replacement for the vendor provided
10 * rtl8723au driver. As the Realtek 8xxx chips are very similar in
11 * their programming interface, I have started adding support for
12 * additional 8xxx chips like the 8192cu, 8188cus, etc.
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of version 2 of the GNU General Public License as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 */
23
24#include <linux/init.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
28#include <linux/slab.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/list.h>
32#include <linux/usb.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/wireless.h>
37#include <linux/firmware.h>
38#include <linux/moduleparam.h>
39#include <net/mac80211.h>
40#include "rtl8xxxu.h"
41#include "rtl8xxxu_regs.h"
42
43#define DRIVER_NAME "rtl8xxxu"
44
Jes Sorensen3307d842016-02-29 17:03:59 -050045static int rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -040046static bool rtl8xxxu_ht40_2g;
47
48MODULE_AUTHOR("Jes Sorensen <Jes.Sorensen@redhat.com>");
49MODULE_DESCRIPTION("RTL8XXXu USB mac80211 Wireless LAN Driver");
50MODULE_LICENSE("GPL");
51MODULE_FIRMWARE("rtlwifi/rtl8723aufw_A.bin");
52MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B.bin");
53MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B_NoBT.bin");
54MODULE_FIRMWARE("rtlwifi/rtl8192cufw_A.bin");
55MODULE_FIRMWARE("rtlwifi/rtl8192cufw_B.bin");
56MODULE_FIRMWARE("rtlwifi/rtl8192cufw_TMSC.bin");
Jes Sorensenb001e082016-02-29 17:04:02 -050057MODULE_FIRMWARE("rtlwifi/rtl8192eu_nic.bin");
Jes Sorensen35a741f2016-02-29 17:04:10 -050058MODULE_FIRMWARE("rtlwifi/rtl8723bu_nic.bin");
59MODULE_FIRMWARE("rtlwifi/rtl8723bu_bt.bin");
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060
61module_param_named(debug, rtl8xxxu_debug, int, 0600);
62MODULE_PARM_DESC(debug, "Set debug mask");
63module_param_named(ht40_2g, rtl8xxxu_ht40_2g, bool, 0600);
64MODULE_PARM_DESC(ht40_2g, "Enable HT40 support on the 2.4GHz band");
65
66#define USB_VENDOR_ID_REALTEK 0x0bda
67/* Minimum IEEE80211_MAX_FRAME_LEN */
68#define RTL_RX_BUFFER_SIZE IEEE80211_MAX_FRAME_LEN
69#define RTL8XXXU_RX_URBS 32
70#define RTL8XXXU_RX_URB_PENDING_WATER 8
71#define RTL8XXXU_TX_URBS 64
72#define RTL8XXXU_TX_URB_LOW_WATER 25
73#define RTL8XXXU_TX_URB_HIGH_WATER 32
74
75static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
76 struct rtl8xxxu_rx_urb *rx_urb);
77
78static struct ieee80211_rate rtl8xxxu_rates[] = {
79 { .bitrate = 10, .hw_value = DESC_RATE_1M, .flags = 0 },
80 { .bitrate = 20, .hw_value = DESC_RATE_2M, .flags = 0 },
81 { .bitrate = 55, .hw_value = DESC_RATE_5_5M, .flags = 0 },
82 { .bitrate = 110, .hw_value = DESC_RATE_11M, .flags = 0 },
83 { .bitrate = 60, .hw_value = DESC_RATE_6M, .flags = 0 },
84 { .bitrate = 90, .hw_value = DESC_RATE_9M, .flags = 0 },
85 { .bitrate = 120, .hw_value = DESC_RATE_12M, .flags = 0 },
86 { .bitrate = 180, .hw_value = DESC_RATE_18M, .flags = 0 },
87 { .bitrate = 240, .hw_value = DESC_RATE_24M, .flags = 0 },
88 { .bitrate = 360, .hw_value = DESC_RATE_36M, .flags = 0 },
89 { .bitrate = 480, .hw_value = DESC_RATE_48M, .flags = 0 },
90 { .bitrate = 540, .hw_value = DESC_RATE_54M, .flags = 0 },
91};
92
93static struct ieee80211_channel rtl8xxxu_channels_2g[] = {
Johannes Berg57fbcce2016-04-12 15:56:15 +020094 { .band = NL80211_BAND_2GHZ, .center_freq = 2412,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040095 .hw_value = 1, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +020096 { .band = NL80211_BAND_2GHZ, .center_freq = 2417,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040097 .hw_value = 2, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +020098 { .band = NL80211_BAND_2GHZ, .center_freq = 2422,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040099 .hw_value = 3, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200100 { .band = NL80211_BAND_2GHZ, .center_freq = 2427,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400101 .hw_value = 4, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200102 { .band = NL80211_BAND_2GHZ, .center_freq = 2432,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400103 .hw_value = 5, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200104 { .band = NL80211_BAND_2GHZ, .center_freq = 2437,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400105 .hw_value = 6, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200106 { .band = NL80211_BAND_2GHZ, .center_freq = 2442,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400107 .hw_value = 7, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200108 { .band = NL80211_BAND_2GHZ, .center_freq = 2447,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400109 .hw_value = 8, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200110 { .band = NL80211_BAND_2GHZ, .center_freq = 2452,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400111 .hw_value = 9, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200112 { .band = NL80211_BAND_2GHZ, .center_freq = 2457,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400113 .hw_value = 10, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200114 { .band = NL80211_BAND_2GHZ, .center_freq = 2462,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400115 .hw_value = 11, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200116 { .band = NL80211_BAND_2GHZ, .center_freq = 2467,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400117 .hw_value = 12, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200118 { .band = NL80211_BAND_2GHZ, .center_freq = 2472,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400119 .hw_value = 13, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200120 { .band = NL80211_BAND_2GHZ, .center_freq = 2484,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400121 .hw_value = 14, .max_power = 30 }
122};
123
124static struct ieee80211_supported_band rtl8xxxu_supported_band = {
125 .channels = rtl8xxxu_channels_2g,
126 .n_channels = ARRAY_SIZE(rtl8xxxu_channels_2g),
127 .bitrates = rtl8xxxu_rates,
128 .n_bitrates = ARRAY_SIZE(rtl8xxxu_rates),
129};
130
131static struct rtl8xxxu_reg8val rtl8723a_mac_init_table[] = {
132 {0x420, 0x80}, {0x423, 0x00}, {0x430, 0x00}, {0x431, 0x00},
133 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
134 {0x436, 0x06}, {0x437, 0x07}, {0x438, 0x00}, {0x439, 0x00},
135 {0x43a, 0x00}, {0x43b, 0x01}, {0x43c, 0x04}, {0x43d, 0x05},
136 {0x43e, 0x06}, {0x43f, 0x07}, {0x440, 0x5d}, {0x441, 0x01},
137 {0x442, 0x00}, {0x444, 0x15}, {0x445, 0xf0}, {0x446, 0x0f},
138 {0x447, 0x00}, {0x458, 0x41}, {0x459, 0xa8}, {0x45a, 0x72},
139 {0x45b, 0xb9}, {0x460, 0x66}, {0x461, 0x66}, {0x462, 0x08},
140 {0x463, 0x03}, {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
141 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
142 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
143 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
144 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
145 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
146 {0x515, 0x10}, {0x516, 0x0a}, {0x517, 0x10}, {0x51a, 0x16},
147 {0x524, 0x0f}, {0x525, 0x4f}, {0x546, 0x40}, {0x547, 0x00},
148 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55a, 0x02},
149 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
150 {0x652, 0x20}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
151 {0x63f, 0x0e}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
152 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
153 {0x70a, 0x65}, {0x70b, 0x87}, {0xffff, 0xff},
154};
155
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -0500156static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
157 {0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
158 {0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
159 {0x430, 0x00}, {0x431, 0x00},
160 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
161 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
162 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
163 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
164 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
165 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
166 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
167 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
168 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
169 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
170 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
171 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
172 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
173 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
174 {0x516, 0x0a}, {0x525, 0x4f},
175 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
176 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
177 {0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
178 {0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
179 {0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
180 {0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
181 {0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
182 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
183 {0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
184 {0xffff, 0xff},
185};
186
Jes Sorensenc606e662016-04-07 14:19:16 -0400187static struct rtl8xxxu_reg8val rtl8192e_mac_init_table[] = {
188 {0x011, 0xeb}, {0x012, 0x07}, {0x014, 0x75}, {0x303, 0xa7},
189 {0x428, 0x0a}, {0x429, 0x10}, {0x430, 0x00}, {0x431, 0x00},
190 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
191 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
192 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
193 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
194 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
195 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
196 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
197 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
198 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff}, {0x4cd, 0xff},
199 {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2}, {0x502, 0x2f},
200 {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3}, {0x506, 0x5e},
201 {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4}, {0x50a, 0x5e},
202 {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4}, {0x50e, 0x00},
203 {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a}, {0x516, 0x0a},
204 {0x525, 0x4f}, {0x540, 0x12}, {0x541, 0x64}, {0x550, 0x10},
205 {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50}, {0x55d, 0xff},
206 {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a}, {0x620, 0xff},
207 {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff}, {0x624, 0xff},
208 {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff}, {0x638, 0x50},
209 {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e}, {0x63f, 0x0e},
210 {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00}, {0x652, 0xc8},
211 {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43}, {0x702, 0x65},
212 {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43}, {0x70a, 0x65},
213 {0x70b, 0x87},
214 {0xffff, 0xff},
215};
216
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400217static struct rtl8xxxu_reg32val rtl8723a_phy_1t_init_table[] = {
218 {0x800, 0x80040000}, {0x804, 0x00000003},
219 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
220 {0x810, 0x10001331}, {0x814, 0x020c3d10},
221 {0x818, 0x02200385}, {0x81c, 0x00000000},
222 {0x820, 0x01000100}, {0x824, 0x00390004},
223 {0x828, 0x00000000}, {0x82c, 0x00000000},
224 {0x830, 0x00000000}, {0x834, 0x00000000},
225 {0x838, 0x00000000}, {0x83c, 0x00000000},
226 {0x840, 0x00010000}, {0x844, 0x00000000},
227 {0x848, 0x00000000}, {0x84c, 0x00000000},
228 {0x850, 0x00000000}, {0x854, 0x00000000},
229 {0x858, 0x569a569a}, {0x85c, 0x001b25a4},
230 {0x860, 0x66f60110}, {0x864, 0x061f0130},
231 {0x868, 0x00000000}, {0x86c, 0x32323200},
232 {0x870, 0x07000760}, {0x874, 0x22004000},
233 {0x878, 0x00000808}, {0x87c, 0x00000000},
234 {0x880, 0xc0083070}, {0x884, 0x000004d5},
235 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
236 {0x890, 0x00000800}, {0x894, 0xfffffffe},
237 {0x898, 0x40302010}, {0x89c, 0x00706050},
238 {0x900, 0x00000000}, {0x904, 0x00000023},
239 {0x908, 0x00000000}, {0x90c, 0x81121111},
240 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
241 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
242 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
243 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
244 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
245 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
246 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
247 {0xa78, 0x00000900},
248 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
249 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
250 {0xc10, 0x08800000}, {0xc14, 0x40000100},
251 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
252 {0xc20, 0x00000000}, {0xc24, 0x00000000},
253 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
254 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
255 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
256 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
257 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
258 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
259 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
260 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
261 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
262 {0xc70, 0x2c7f000d}, {0xc74, 0x018610db},
263 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
264 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
265 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
266 {0xc90, 0x00121820}, {0xc94, 0x00000000},
267 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
268 {0xca0, 0x00000000}, {0xca4, 0x00000080},
269 {0xca8, 0x00000000}, {0xcac, 0x00000000},
270 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
271 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
272 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
273 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
274 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
275 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
276 {0xce0, 0x00222222}, {0xce4, 0x00000000},
277 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
278 {0xd00, 0x00080740}, {0xd04, 0x00020401},
279 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
280 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
281 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
282 {0xd30, 0x00000000}, {0xd34, 0x80608000},
283 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
284 {0xd40, 0x00000000}, {0xd44, 0x00000000},
285 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
286 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
287 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
288 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
289 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
290 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
291 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
292 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
293 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
294 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
295 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
296 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
297 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
298 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
299 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
300 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
301 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
302 {0xe68, 0x001b25a4}, {0xe6c, 0x631b25a0},
303 {0xe70, 0x631b25a0}, {0xe74, 0x081b25a0},
304 {0xe78, 0x081b25a0}, {0xe7c, 0x081b25a0},
305 {0xe80, 0x081b25a0}, {0xe84, 0x631b25a0},
306 {0xe88, 0x081b25a0}, {0xe8c, 0x631b25a0},
307 {0xed0, 0x631b25a0}, {0xed4, 0x631b25a0},
308 {0xed8, 0x631b25a0}, {0xedc, 0x001b25a0},
309 {0xee0, 0x001b25a0}, {0xeec, 0x6b1b25a0},
310 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
311 {0xf00, 0x00000300},
312 {0xffff, 0xffffffff},
313};
314
Jes Sorensen36c32582016-02-29 17:04:14 -0500315static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
316 {0x800, 0x80040000}, {0x804, 0x00000003},
317 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
318 {0x810, 0x10001331}, {0x814, 0x020c3d10},
319 {0x818, 0x02200385}, {0x81c, 0x00000000},
320 {0x820, 0x01000100}, {0x824, 0x00190204},
321 {0x828, 0x00000000}, {0x82c, 0x00000000},
322 {0x830, 0x00000000}, {0x834, 0x00000000},
323 {0x838, 0x00000000}, {0x83c, 0x00000000},
324 {0x840, 0x00010000}, {0x844, 0x00000000},
325 {0x848, 0x00000000}, {0x84c, 0x00000000},
326 {0x850, 0x00000000}, {0x854, 0x00000000},
327 {0x858, 0x569a11a9}, {0x85c, 0x01000014},
328 {0x860, 0x66f60110}, {0x864, 0x061f0649},
329 {0x868, 0x00000000}, {0x86c, 0x27272700},
330 {0x870, 0x07000760}, {0x874, 0x25004000},
331 {0x878, 0x00000808}, {0x87c, 0x00000000},
332 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
333 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
334 {0x890, 0x00000800}, {0x894, 0xfffffffe},
335 {0x898, 0x40302010}, {0x89c, 0x00706050},
336 {0x900, 0x00000000}, {0x904, 0x00000023},
337 {0x908, 0x00000000}, {0x90c, 0x81121111},
338 {0x910, 0x00000002}, {0x914, 0x00000201},
339 {0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
340 {0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
341 {0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
342 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
343 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
344 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
345 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
346 {0xa78, 0x00000900}, {0xa7c, 0x225b0606},
347 {0xa80, 0x21806490}, {0xb2c, 0x00000000},
348 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
349 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
350 {0xc10, 0x08800000}, {0xc14, 0x40000100},
351 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
352 {0xc20, 0x00000000}, {0xc24, 0x00000000},
353 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
354 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
355 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
356 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
357 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
358 {0xc50, 0x69553420}, {0xc54, 0x43bc0094},
359 {0xc58, 0x00013149}, {0xc5c, 0x00250492},
360 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
361 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
362 {0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
363 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
364 {0xc80, 0x390000e4}, {0xc84, 0x20f60000},
365 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
366 {0xc90, 0x00020e1a}, {0xc94, 0x00000000},
367 {0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
368 {0xca0, 0x00000000}, {0xca4, 0x000300a0},
369 {0xca8, 0x00000000}, {0xcac, 0x00000000},
370 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
371 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
372 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
373 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
374 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
375 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
376 {0xce0, 0x00222222}, {0xce4, 0x00000000},
377 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
378 {0xd00, 0x00000740}, {0xd04, 0x40020401},
379 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
380 {0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
381 {0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
382 {0xd30, 0x00000000}, {0xd34, 0x80608000},
383 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
384 {0xd40, 0x00000000}, {0xd44, 0x00000000},
385 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
386 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
387 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
388 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
389 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
390 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
391 {0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
392 {0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
393 {0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
394 {0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
395 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
396 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
397 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
398 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
399 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
400 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
401 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
402 {0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
403 {0xe70, 0x00c00096}, {0xe74, 0x01000056},
404 {0xe78, 0x01000014}, {0xe7c, 0x01000056},
405 {0xe80, 0x01000014}, {0xe84, 0x00c00096},
406 {0xe88, 0x01000056}, {0xe8c, 0x00c00096},
407 {0xed0, 0x00c00096}, {0xed4, 0x00c00096},
408 {0xed8, 0x00c00096}, {0xedc, 0x000000d6},
409 {0xee0, 0x000000d6}, {0xeec, 0x01c00016},
410 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
411 {0xf00, 0x00000300},
412 {0x820, 0x01000100}, {0x800, 0x83040000},
413 {0xffff, 0xffffffff},
414};
415
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400416static struct rtl8xxxu_reg32val rtl8192cu_phy_2t_init_table[] = {
417 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
418 {0x800, 0x80040002}, {0x804, 0x00000003},
419 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
420 {0x810, 0x10000330}, {0x814, 0x020c3d10},
421 {0x818, 0x02200385}, {0x81c, 0x00000000},
422 {0x820, 0x01000100}, {0x824, 0x00390004},
423 {0x828, 0x01000100}, {0x82c, 0x00390004},
424 {0x830, 0x27272727}, {0x834, 0x27272727},
425 {0x838, 0x27272727}, {0x83c, 0x27272727},
426 {0x840, 0x00010000}, {0x844, 0x00010000},
427 {0x848, 0x27272727}, {0x84c, 0x27272727},
428 {0x850, 0x00000000}, {0x854, 0x00000000},
429 {0x858, 0x569a569a}, {0x85c, 0x0c1b25a4},
430 {0x860, 0x66e60230}, {0x864, 0x061f0130},
431 {0x868, 0x27272727}, {0x86c, 0x2b2b2b27},
432 {0x870, 0x07000700}, {0x874, 0x22184000},
433 {0x878, 0x08080808}, {0x87c, 0x00000000},
434 {0x880, 0xc0083070}, {0x884, 0x000004d5},
435 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
436 {0x890, 0x00000800}, {0x894, 0xfffffffe},
437 {0x898, 0x40302010}, {0x89c, 0x00706050},
438 {0x900, 0x00000000}, {0x904, 0x00000023},
439 {0x908, 0x00000000}, {0x90c, 0x81121313},
440 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
441 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
442 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
443 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
444 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
445 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
446 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
447 {0xc00, 0x48071d40}, {0xc04, 0x03a05633},
448 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
449 {0xc10, 0x08800000}, {0xc14, 0x40000100},
450 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
451 {0xc20, 0x00000000}, {0xc24, 0x00000000},
452 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
453 {0xc30, 0x69e9ac44}, {0xc34, 0x469652cf},
454 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
455 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
456 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
457 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
458 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
459 {0xc60, 0x00000000}, {0xc64, 0x5116848b},
460 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
461 {0xc70, 0x2c7f000d}, {0xc74, 0x2186115b},
462 {0xc78, 0x0000001f}, {0xc7c, 0x00b99612},
463 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
464 {0xc88, 0x40000100}, {0xc8c, 0xa0e40000},
465 {0xc90, 0x00121820}, {0xc94, 0x00000000},
466 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
467 {0xca0, 0x00000000}, {0xca4, 0x00000080},
468 {0xca8, 0x00000000}, {0xcac, 0x00000000},
469 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
470 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
471 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
472 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
473 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
474 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
475 {0xce0, 0x00222222}, {0xce4, 0x00000000},
476 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
477 {0xd00, 0x00080740}, {0xd04, 0x00020403},
478 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
479 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
480 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
481 {0xd30, 0x00000000}, {0xd34, 0x80608000},
482 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
483 {0xd40, 0x00000000}, {0xd44, 0x00000000},
484 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
485 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
486 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
487 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
488 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
489 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
490 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
491 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
492 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
493 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
494 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
495 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
496 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
497 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
498 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
499 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
500 {0xe5c, 0x28160d05}, {0xe60, 0x00000010},
501 {0xe68, 0x001b25a4}, {0xe6c, 0x63db25a4},
502 {0xe70, 0x63db25a4}, {0xe74, 0x0c1b25a4},
503 {0xe78, 0x0c1b25a4}, {0xe7c, 0x0c1b25a4},
504 {0xe80, 0x0c1b25a4}, {0xe84, 0x63db25a4},
505 {0xe88, 0x0c1b25a4}, {0xe8c, 0x63db25a4},
506 {0xed0, 0x63db25a4}, {0xed4, 0x63db25a4},
507 {0xed8, 0x63db25a4}, {0xedc, 0x001b25a4},
508 {0xee0, 0x001b25a4}, {0xeec, 0x6fdb25a4},
509 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
510 {0xf00, 0x00000300},
511 {0xffff, 0xffffffff},
512};
513
514static struct rtl8xxxu_reg32val rtl8188ru_phy_1t_highpa_table[] = {
515 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
516 {0x040, 0x000c0004}, {0x800, 0x80040000},
517 {0x804, 0x00000001}, {0x808, 0x0000fc00},
518 {0x80c, 0x0000000a}, {0x810, 0x10005388},
519 {0x814, 0x020c3d10}, {0x818, 0x02200385},
520 {0x81c, 0x00000000}, {0x820, 0x01000100},
521 {0x824, 0x00390204}, {0x828, 0x00000000},
522 {0x82c, 0x00000000}, {0x830, 0x00000000},
523 {0x834, 0x00000000}, {0x838, 0x00000000},
524 {0x83c, 0x00000000}, {0x840, 0x00010000},
525 {0x844, 0x00000000}, {0x848, 0x00000000},
526 {0x84c, 0x00000000}, {0x850, 0x00000000},
527 {0x854, 0x00000000}, {0x858, 0x569a569a},
528 {0x85c, 0x001b25a4}, {0x860, 0x66e60230},
529 {0x864, 0x061f0130}, {0x868, 0x00000000},
530 {0x86c, 0x20202000}, {0x870, 0x03000300},
531 {0x874, 0x22004000}, {0x878, 0x00000808},
532 {0x87c, 0x00ffc3f1}, {0x880, 0xc0083070},
533 {0x884, 0x000004d5}, {0x888, 0x00000000},
534 {0x88c, 0xccc000c0}, {0x890, 0x00000800},
535 {0x894, 0xfffffffe}, {0x898, 0x40302010},
536 {0x89c, 0x00706050}, {0x900, 0x00000000},
537 {0x904, 0x00000023}, {0x908, 0x00000000},
538 {0x90c, 0x81121111}, {0xa00, 0x00d047c8},
539 {0xa04, 0x80ff000c}, {0xa08, 0x8c838300},
540 {0xa0c, 0x2e68120f}, {0xa10, 0x9500bb78},
541 {0xa14, 0x11144028}, {0xa18, 0x00881117},
542 {0xa1c, 0x89140f00}, {0xa20, 0x15160000},
543 {0xa24, 0x070b0f12}, {0xa28, 0x00000104},
544 {0xa2c, 0x00d30000}, {0xa70, 0x101fbf00},
545 {0xa74, 0x00000007}, {0xc00, 0x48071d40},
546 {0xc04, 0x03a05611}, {0xc08, 0x000000e4},
547 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
548 {0xc14, 0x40000100}, {0xc18, 0x08800000},
549 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
550 {0xc24, 0x00000000}, {0xc28, 0x00000000},
551 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac44},
552 {0xc34, 0x469652cf}, {0xc38, 0x49795994},
553 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
554 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
555 {0xc4c, 0x007f037f}, {0xc50, 0x6954342e},
556 {0xc54, 0x43bc0094}, {0xc58, 0x6954342f},
557 {0xc5c, 0x433c0094}, {0xc60, 0x00000000},
558 {0xc64, 0x5116848b}, {0xc68, 0x47c00bff},
559 {0xc6c, 0x00000036}, {0xc70, 0x2c46000d},
560 {0xc74, 0x018610db}, {0xc78, 0x0000001f},
561 {0xc7c, 0x00b91612}, {0xc80, 0x24000090},
562 {0xc84, 0x20f60000}, {0xc88, 0x24000090},
563 {0xc8c, 0x20200000}, {0xc90, 0x00121820},
564 {0xc94, 0x00000000}, {0xc98, 0x00121820},
565 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
566 {0xca4, 0x00000080}, {0xca8, 0x00000000},
567 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
568 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
569 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
570 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
571 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
572 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
573 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
574 {0xce4, 0x00000000}, {0xce8, 0x37644302},
575 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
576 {0xd04, 0x00020401}, {0xd08, 0x0000907f},
577 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
578 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
579 {0xd2c, 0xcc979975}, {0xd30, 0x00000000},
580 {0xd34, 0x80608000}, {0xd38, 0x00000000},
581 {0xd3c, 0x00027293}, {0xd40, 0x00000000},
582 {0xd44, 0x00000000}, {0xd48, 0x00000000},
583 {0xd4c, 0x00000000}, {0xd50, 0x6437140a},
584 {0xd54, 0x00000000}, {0xd58, 0x00000000},
585 {0xd5c, 0x30032064}, {0xd60, 0x4653de68},
586 {0xd64, 0x04518a3c}, {0xd68, 0x00002101},
587 {0xd6c, 0x2a201c16}, {0xd70, 0x1812362e},
588 {0xd74, 0x322c2220}, {0xd78, 0x000e3c24},
589 {0xe00, 0x24242424}, {0xe04, 0x24242424},
590 {0xe08, 0x03902024}, {0xe10, 0x24242424},
591 {0xe14, 0x24242424}, {0xe18, 0x24242424},
592 {0xe1c, 0x24242424}, {0xe28, 0x00000000},
593 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
594 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
595 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
596 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
597 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
598 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
599 {0xe60, 0x00000008}, {0xe68, 0x001b25a4},
600 {0xe6c, 0x631b25a0}, {0xe70, 0x631b25a0},
601 {0xe74, 0x081b25a0}, {0xe78, 0x081b25a0},
602 {0xe7c, 0x081b25a0}, {0xe80, 0x081b25a0},
603 {0xe84, 0x631b25a0}, {0xe88, 0x081b25a0},
604 {0xe8c, 0x631b25a0}, {0xed0, 0x631b25a0},
605 {0xed4, 0x631b25a0}, {0xed8, 0x631b25a0},
606 {0xedc, 0x001b25a0}, {0xee0, 0x001b25a0},
607 {0xeec, 0x6b1b25a0}, {0xee8, 0x31555448},
608 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
609 {0xf00, 0x00000300},
610 {0xffff, 0xffffffff},
611};
612
Jes Sorensenae14c5d2016-04-07 14:19:21 -0400613static struct rtl8xxxu_reg32val rtl8192eu_phy_init_table[] = {
614 {0x800, 0x80040000}, {0x804, 0x00000003},
615 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
616 {0x810, 0x10001331}, {0x814, 0x020c3d10},
617 {0x818, 0x02220385}, {0x81c, 0x00000000},
618 {0x820, 0x01000100}, {0x824, 0x00390204},
619 {0x828, 0x01000100}, {0x82c, 0x00390204},
620 {0x830, 0x32323232}, {0x834, 0x30303030},
621 {0x838, 0x30303030}, {0x83c, 0x30303030},
622 {0x840, 0x00010000}, {0x844, 0x00010000},
623 {0x848, 0x28282828}, {0x84c, 0x28282828},
624 {0x850, 0x00000000}, {0x854, 0x00000000},
625 {0x858, 0x009a009a}, {0x85c, 0x01000014},
626 {0x860, 0x66f60000}, {0x864, 0x061f0000},
627 {0x868, 0x30303030}, {0x86c, 0x30303030},
628 {0x870, 0x00000000}, {0x874, 0x55004200},
629 {0x878, 0x08080808}, {0x87c, 0x00000000},
630 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
631 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
632 {0x890, 0x00000800}, {0x894, 0xfffffffe},
633 {0x898, 0x40302010}, {0x900, 0x00000000},
634 {0x904, 0x00000023}, {0x908, 0x00000000},
635 {0x90c, 0x81121313}, {0x910, 0x806c0001},
636 {0x914, 0x00000001}, {0x918, 0x00000000},
637 {0x91c, 0x00010000}, {0x924, 0x00000001},
638 {0x928, 0x00000000}, {0x92c, 0x00000000},
639 {0x930, 0x00000000}, {0x934, 0x00000000},
640 {0x938, 0x00000000}, {0x93c, 0x00000000},
641 {0x940, 0x00000000}, {0x944, 0x00000000},
642 {0x94c, 0x00000008}, {0xa00, 0x00d0c7c8},
643 {0xa04, 0x81ff000c}, {0xa08, 0x8c838300},
644 {0xa0c, 0x2e68120f}, {0xa10, 0x95009b78},
645 {0xa14, 0x1114d028}, {0xa18, 0x00881117},
646 {0xa1c, 0x89140f00}, {0xa20, 0x1a1b0000},
647 {0xa24, 0x090e1317}, {0xa28, 0x00000204},
648 {0xa2c, 0x00d30000}, {0xa70, 0x101fff00},
649 {0xa74, 0x00000007}, {0xa78, 0x00000900},
650 {0xa7c, 0x225b0606}, {0xa80, 0x218075b1},
651 {0xb38, 0x00000000}, {0xc00, 0x48071d40},
652 {0xc04, 0x03a05633}, {0xc08, 0x000000e4},
653 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
654 {0xc14, 0x40000100}, {0xc18, 0x08800000},
655 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
656 {0xc24, 0x00000000}, {0xc28, 0x00000000},
657 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac47},
658 {0xc34, 0x469652af}, {0xc38, 0x49795994},
659 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
660 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
661 {0xc4c, 0x007f037f},
662#ifdef EXT_PA_8192EU
663 /* External PA or external LNA */
664 {0xc50, 0x00340220},
665#else
666 {0xc50, 0x00340020},
667#endif
668 {0xc54, 0x0080801f},
669#ifdef EXT_PA_8192EU
670 /* External PA or external LNA */
671 {0xc58, 0x00000220},
672#else
673 {0xc58, 0x00000020},
674#endif
675 {0xc5c, 0x00248492}, {0xc60, 0x00000000},
676 {0xc64, 0x7112848b}, {0xc68, 0x47c00bff},
677 {0xc6c, 0x00000036}, {0xc70, 0x00000600},
678 {0xc74, 0x02013169}, {0xc78, 0x0000001f},
679 {0xc7c, 0x00b91612},
680#ifdef EXT_PA_8192EU
681 /* External PA or external LNA */
682 {0xc80, 0x2d4000b5},
683#else
684 {0xc80, 0x40000100},
685#endif
686 {0xc84, 0x21f60000},
687#ifdef EXT_PA_8192EU
688 /* External PA or external LNA */
689 {0xc88, 0x2d4000b5},
690#else
691 {0xc88, 0x40000100},
692#endif
693 {0xc8c, 0xa0e40000}, {0xc90, 0x00121820},
694 {0xc94, 0x00000000}, {0xc98, 0x00121820},
695 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
696 {0xca4, 0x000300a0}, {0xca8, 0x00000000},
697 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
698 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
699 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
700 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
701 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
702 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
703 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
704 {0xce4, 0x00040000}, {0xce8, 0x77644302},
705 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
706 {0xd04, 0x00020403}, {0xd08, 0x0000907f},
707 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
708 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
709 {0xd1c, 0x0000007f}, {0xd2c, 0xcc979975},
710 {0xd30, 0x00000000}, {0xd34, 0x80608000},
711 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
712 {0xd40, 0x00000000}, {0xd44, 0x00000000},
713 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
714 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
715 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
716 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
717 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
718 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
719 {0xd78, 0x000e3c24}, {0xd80, 0x01081008},
720 {0xd84, 0x00000800}, {0xd88, 0xf0b50000},
721 {0xe00, 0x30303030}, {0xe04, 0x30303030},
722 {0xe08, 0x03903030}, {0xe10, 0x30303030},
723 {0xe14, 0x30303030}, {0xe18, 0x30303030},
724 {0xe1c, 0x30303030}, {0xe28, 0x00000000},
725 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
726 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
727 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
728 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
729 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
730 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
731 {0xe60, 0x00000008}, {0xe68, 0x0fc05656},
732 {0xe6c, 0x03c09696}, {0xe70, 0x03c09696},
733 {0xe74, 0x0c005656}, {0xe78, 0x0c005656},
734 {0xe7c, 0x0c005656}, {0xe80, 0x0c005656},
735 {0xe84, 0x03c09696}, {0xe88, 0x0c005656},
736 {0xe8c, 0x03c09696}, {0xed0, 0x03c09696},
737 {0xed4, 0x03c09696}, {0xed8, 0x03c09696},
738 {0xedc, 0x0000d6d6}, {0xee0, 0x0000d6d6},
739 {0xeec, 0x0fc01616}, {0xee4, 0xb0000c1c},
740 {0xee8, 0x00000001}, {0xf14, 0x00000003},
741 {0xf4c, 0x00000000}, {0xf00, 0x00000300},
742 {0xffff, 0xffffffff},
743};
744
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400745static struct rtl8xxxu_reg32val rtl8xxx_agc_standard_table[] = {
746 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
747 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
748 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
749 {0xc78, 0x7a060001}, {0xc78, 0x79070001},
750 {0xc78, 0x78080001}, {0xc78, 0x77090001},
751 {0xc78, 0x760a0001}, {0xc78, 0x750b0001},
752 {0xc78, 0x740c0001}, {0xc78, 0x730d0001},
753 {0xc78, 0x720e0001}, {0xc78, 0x710f0001},
754 {0xc78, 0x70100001}, {0xc78, 0x6f110001},
755 {0xc78, 0x6e120001}, {0xc78, 0x6d130001},
756 {0xc78, 0x6c140001}, {0xc78, 0x6b150001},
757 {0xc78, 0x6a160001}, {0xc78, 0x69170001},
758 {0xc78, 0x68180001}, {0xc78, 0x67190001},
759 {0xc78, 0x661a0001}, {0xc78, 0x651b0001},
760 {0xc78, 0x641c0001}, {0xc78, 0x631d0001},
761 {0xc78, 0x621e0001}, {0xc78, 0x611f0001},
762 {0xc78, 0x60200001}, {0xc78, 0x49210001},
763 {0xc78, 0x48220001}, {0xc78, 0x47230001},
764 {0xc78, 0x46240001}, {0xc78, 0x45250001},
765 {0xc78, 0x44260001}, {0xc78, 0x43270001},
766 {0xc78, 0x42280001}, {0xc78, 0x41290001},
767 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
768 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
769 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
770 {0xc78, 0x21300001}, {0xc78, 0x20310001},
771 {0xc78, 0x06320001}, {0xc78, 0x05330001},
772 {0xc78, 0x04340001}, {0xc78, 0x03350001},
773 {0xc78, 0x02360001}, {0xc78, 0x01370001},
774 {0xc78, 0x00380001}, {0xc78, 0x00390001},
775 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
776 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
777 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
778 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
779 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
780 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
781 {0xc78, 0x7a460001}, {0xc78, 0x79470001},
782 {0xc78, 0x78480001}, {0xc78, 0x77490001},
783 {0xc78, 0x764a0001}, {0xc78, 0x754b0001},
784 {0xc78, 0x744c0001}, {0xc78, 0x734d0001},
785 {0xc78, 0x724e0001}, {0xc78, 0x714f0001},
786 {0xc78, 0x70500001}, {0xc78, 0x6f510001},
787 {0xc78, 0x6e520001}, {0xc78, 0x6d530001},
788 {0xc78, 0x6c540001}, {0xc78, 0x6b550001},
789 {0xc78, 0x6a560001}, {0xc78, 0x69570001},
790 {0xc78, 0x68580001}, {0xc78, 0x67590001},
791 {0xc78, 0x665a0001}, {0xc78, 0x655b0001},
792 {0xc78, 0x645c0001}, {0xc78, 0x635d0001},
793 {0xc78, 0x625e0001}, {0xc78, 0x615f0001},
794 {0xc78, 0x60600001}, {0xc78, 0x49610001},
795 {0xc78, 0x48620001}, {0xc78, 0x47630001},
796 {0xc78, 0x46640001}, {0xc78, 0x45650001},
797 {0xc78, 0x44660001}, {0xc78, 0x43670001},
798 {0xc78, 0x42680001}, {0xc78, 0x41690001},
799 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
800 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
801 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
802 {0xc78, 0x21700001}, {0xc78, 0x20710001},
803 {0xc78, 0x06720001}, {0xc78, 0x05730001},
804 {0xc78, 0x04740001}, {0xc78, 0x03750001},
805 {0xc78, 0x02760001}, {0xc78, 0x01770001},
806 {0xc78, 0x00780001}, {0xc78, 0x00790001},
807 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
808 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
809 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
810 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
811 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
812 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
813 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
814 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
815 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
816 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
817 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
818 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
819 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
820 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
821 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
822 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
823 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
824 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
825 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
826 {0xffff, 0xffffffff}
827};
828
829static struct rtl8xxxu_reg32val rtl8xxx_agc_highpa_table[] = {
830 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
831 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
832 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
833 {0xc78, 0x7b060001}, {0xc78, 0x7b070001},
834 {0xc78, 0x7b080001}, {0xc78, 0x7a090001},
835 {0xc78, 0x790a0001}, {0xc78, 0x780b0001},
836 {0xc78, 0x770c0001}, {0xc78, 0x760d0001},
837 {0xc78, 0x750e0001}, {0xc78, 0x740f0001},
838 {0xc78, 0x73100001}, {0xc78, 0x72110001},
839 {0xc78, 0x71120001}, {0xc78, 0x70130001},
840 {0xc78, 0x6f140001}, {0xc78, 0x6e150001},
841 {0xc78, 0x6d160001}, {0xc78, 0x6c170001},
842 {0xc78, 0x6b180001}, {0xc78, 0x6a190001},
843 {0xc78, 0x691a0001}, {0xc78, 0x681b0001},
844 {0xc78, 0x671c0001}, {0xc78, 0x661d0001},
845 {0xc78, 0x651e0001}, {0xc78, 0x641f0001},
846 {0xc78, 0x63200001}, {0xc78, 0x62210001},
847 {0xc78, 0x61220001}, {0xc78, 0x60230001},
848 {0xc78, 0x46240001}, {0xc78, 0x45250001},
849 {0xc78, 0x44260001}, {0xc78, 0x43270001},
850 {0xc78, 0x42280001}, {0xc78, 0x41290001},
851 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
852 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
853 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
854 {0xc78, 0x21300001}, {0xc78, 0x20310001},
855 {0xc78, 0x06320001}, {0xc78, 0x05330001},
856 {0xc78, 0x04340001}, {0xc78, 0x03350001},
857 {0xc78, 0x02360001}, {0xc78, 0x01370001},
858 {0xc78, 0x00380001}, {0xc78, 0x00390001},
859 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
860 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
861 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
862 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
863 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
864 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
865 {0xc78, 0x7b460001}, {0xc78, 0x7b470001},
866 {0xc78, 0x7b480001}, {0xc78, 0x7a490001},
867 {0xc78, 0x794a0001}, {0xc78, 0x784b0001},
868 {0xc78, 0x774c0001}, {0xc78, 0x764d0001},
869 {0xc78, 0x754e0001}, {0xc78, 0x744f0001},
870 {0xc78, 0x73500001}, {0xc78, 0x72510001},
871 {0xc78, 0x71520001}, {0xc78, 0x70530001},
872 {0xc78, 0x6f540001}, {0xc78, 0x6e550001},
873 {0xc78, 0x6d560001}, {0xc78, 0x6c570001},
874 {0xc78, 0x6b580001}, {0xc78, 0x6a590001},
875 {0xc78, 0x695a0001}, {0xc78, 0x685b0001},
876 {0xc78, 0x675c0001}, {0xc78, 0x665d0001},
877 {0xc78, 0x655e0001}, {0xc78, 0x645f0001},
878 {0xc78, 0x63600001}, {0xc78, 0x62610001},
879 {0xc78, 0x61620001}, {0xc78, 0x60630001},
880 {0xc78, 0x46640001}, {0xc78, 0x45650001},
881 {0xc78, 0x44660001}, {0xc78, 0x43670001},
882 {0xc78, 0x42680001}, {0xc78, 0x41690001},
883 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
884 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
885 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
886 {0xc78, 0x21700001}, {0xc78, 0x20710001},
887 {0xc78, 0x06720001}, {0xc78, 0x05730001},
888 {0xc78, 0x04740001}, {0xc78, 0x03750001},
889 {0xc78, 0x02760001}, {0xc78, 0x01770001},
890 {0xc78, 0x00780001}, {0xc78, 0x00790001},
891 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
892 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
893 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
894 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
895 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
896 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
897 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
898 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
899 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
900 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
901 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
902 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
903 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
904 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
905 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
906 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
907 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
908 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
909 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
910 {0xffff, 0xffffffff}
911};
912
Jes Sorensenb9f498e2016-02-29 17:04:18 -0500913static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
914 {0xc78, 0xfd000001}, {0xc78, 0xfc010001},
915 {0xc78, 0xfb020001}, {0xc78, 0xfa030001},
916 {0xc78, 0xf9040001}, {0xc78, 0xf8050001},
917 {0xc78, 0xf7060001}, {0xc78, 0xf6070001},
918 {0xc78, 0xf5080001}, {0xc78, 0xf4090001},
919 {0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
920 {0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
921 {0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
922 {0xc78, 0xed100001}, {0xc78, 0xec110001},
923 {0xc78, 0xeb120001}, {0xc78, 0xea130001},
924 {0xc78, 0xe9140001}, {0xc78, 0xe8150001},
925 {0xc78, 0xe7160001}, {0xc78, 0xe6170001},
926 {0xc78, 0xe5180001}, {0xc78, 0xe4190001},
927 {0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
928 {0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
929 {0xc78, 0x671e0001}, {0xc78, 0x661f0001},
930 {0xc78, 0x65200001}, {0xc78, 0x64210001},
931 {0xc78, 0x63220001}, {0xc78, 0x4a230001},
932 {0xc78, 0x49240001}, {0xc78, 0x48250001},
933 {0xc78, 0x47260001}, {0xc78, 0x46270001},
934 {0xc78, 0x45280001}, {0xc78, 0x44290001},
935 {0xc78, 0x432a0001}, {0xc78, 0x422b0001},
936 {0xc78, 0x292c0001}, {0xc78, 0x282d0001},
937 {0xc78, 0x272e0001}, {0xc78, 0x262f0001},
938 {0xc78, 0x0a300001}, {0xc78, 0x09310001},
939 {0xc78, 0x08320001}, {0xc78, 0x07330001},
940 {0xc78, 0x06340001}, {0xc78, 0x05350001},
941 {0xc78, 0x04360001}, {0xc78, 0x03370001},
942 {0xc78, 0x02380001}, {0xc78, 0x01390001},
943 {0xc78, 0x013a0001}, {0xc78, 0x013b0001},
944 {0xc78, 0x013c0001}, {0xc78, 0x013d0001},
945 {0xc78, 0x013e0001}, {0xc78, 0x013f0001},
946 {0xc78, 0xfc400001}, {0xc78, 0xfb410001},
947 {0xc78, 0xfa420001}, {0xc78, 0xf9430001},
948 {0xc78, 0xf8440001}, {0xc78, 0xf7450001},
949 {0xc78, 0xf6460001}, {0xc78, 0xf5470001},
950 {0xc78, 0xf4480001}, {0xc78, 0xf3490001},
951 {0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
952 {0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
953 {0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
954 {0xc78, 0xec500001}, {0xc78, 0xeb510001},
955 {0xc78, 0xea520001}, {0xc78, 0xe9530001},
956 {0xc78, 0xe8540001}, {0xc78, 0xe7550001},
957 {0xc78, 0xe6560001}, {0xc78, 0xe5570001},
958 {0xc78, 0xe4580001}, {0xc78, 0xe3590001},
959 {0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
960 {0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
961 {0xc78, 0x675e0001}, {0xc78, 0x665f0001},
962 {0xc78, 0x65600001}, {0xc78, 0x64610001},
963 {0xc78, 0x63620001}, {0xc78, 0x62630001},
964 {0xc78, 0x61640001}, {0xc78, 0x48650001},
965 {0xc78, 0x47660001}, {0xc78, 0x46670001},
966 {0xc78, 0x45680001}, {0xc78, 0x44690001},
967 {0xc78, 0x436a0001}, {0xc78, 0x426b0001},
968 {0xc78, 0x286c0001}, {0xc78, 0x276d0001},
969 {0xc78, 0x266e0001}, {0xc78, 0x256f0001},
970 {0xc78, 0x24700001}, {0xc78, 0x09710001},
971 {0xc78, 0x08720001}, {0xc78, 0x07730001},
972 {0xc78, 0x06740001}, {0xc78, 0x05750001},
973 {0xc78, 0x04760001}, {0xc78, 0x03770001},
974 {0xc78, 0x02780001}, {0xc78, 0x01790001},
975 {0xc78, 0x017a0001}, {0xc78, 0x017b0001},
976 {0xc78, 0x017c0001}, {0xc78, 0x017d0001},
977 {0xc78, 0x017e0001}, {0xc78, 0x017f0001},
978 {0xc50, 0x69553422},
979 {0xc50, 0x69553420},
980 {0x824, 0x00390204},
981 {0xffff, 0xffffffff}
982};
983
Jes Sorensene2932782016-04-07 14:19:20 -0400984static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_std_table[] = {
985 {0xc78, 0xfb000001}, {0xc78, 0xfb010001},
986 {0xc78, 0xfb020001}, {0xc78, 0xfb030001},
987 {0xc78, 0xfb040001}, {0xc78, 0xfb050001},
988 {0xc78, 0xfa060001}, {0xc78, 0xf9070001},
989 {0xc78, 0xf8080001}, {0xc78, 0xf7090001},
990 {0xc78, 0xf60a0001}, {0xc78, 0xf50b0001},
991 {0xc78, 0xf40c0001}, {0xc78, 0xf30d0001},
992 {0xc78, 0xf20e0001}, {0xc78, 0xf10f0001},
993 {0xc78, 0xf0100001}, {0xc78, 0xef110001},
994 {0xc78, 0xee120001}, {0xc78, 0xed130001},
995 {0xc78, 0xec140001}, {0xc78, 0xeb150001},
996 {0xc78, 0xea160001}, {0xc78, 0xe9170001},
997 {0xc78, 0xe8180001}, {0xc78, 0xe7190001},
998 {0xc78, 0xc81a0001}, {0xc78, 0xc71b0001},
999 {0xc78, 0xc61c0001}, {0xc78, 0x071d0001},
1000 {0xc78, 0x061e0001}, {0xc78, 0x051f0001},
1001 {0xc78, 0x04200001}, {0xc78, 0x03210001},
1002 {0xc78, 0xaa220001}, {0xc78, 0xa9230001},
1003 {0xc78, 0xa8240001}, {0xc78, 0xa7250001},
1004 {0xc78, 0xa6260001}, {0xc78, 0x85270001},
1005 {0xc78, 0x84280001}, {0xc78, 0x83290001},
1006 {0xc78, 0x252a0001}, {0xc78, 0x242b0001},
1007 {0xc78, 0x232c0001}, {0xc78, 0x222d0001},
1008 {0xc78, 0x672e0001}, {0xc78, 0x662f0001},
1009 {0xc78, 0x65300001}, {0xc78, 0x64310001},
1010 {0xc78, 0x63320001}, {0xc78, 0x62330001},
1011 {0xc78, 0x61340001}, {0xc78, 0x45350001},
1012 {0xc78, 0x44360001}, {0xc78, 0x43370001},
1013 {0xc78, 0x42380001}, {0xc78, 0x41390001},
1014 {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
1015 {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
1016 {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
1017 {0xc78, 0xfb400001}, {0xc78, 0xfb410001},
1018 {0xc78, 0xfb420001}, {0xc78, 0xfb430001},
1019 {0xc78, 0xfb440001}, {0xc78, 0xfb450001},
1020 {0xc78, 0xfa460001}, {0xc78, 0xf9470001},
1021 {0xc78, 0xf8480001}, {0xc78, 0xf7490001},
1022 {0xc78, 0xf64a0001}, {0xc78, 0xf54b0001},
1023 {0xc78, 0xf44c0001}, {0xc78, 0xf34d0001},
1024 {0xc78, 0xf24e0001}, {0xc78, 0xf14f0001},
1025 {0xc78, 0xf0500001}, {0xc78, 0xef510001},
1026 {0xc78, 0xee520001}, {0xc78, 0xed530001},
1027 {0xc78, 0xec540001}, {0xc78, 0xeb550001},
1028 {0xc78, 0xea560001}, {0xc78, 0xe9570001},
1029 {0xc78, 0xe8580001}, {0xc78, 0xe7590001},
1030 {0xc78, 0xe65a0001}, {0xc78, 0xe55b0001},
1031 {0xc78, 0xe45c0001}, {0xc78, 0xe35d0001},
1032 {0xc78, 0xe25e0001}, {0xc78, 0xe15f0001},
1033 {0xc78, 0x8a600001}, {0xc78, 0x89610001},
1034 {0xc78, 0x88620001}, {0xc78, 0x87630001},
1035 {0xc78, 0x86640001}, {0xc78, 0x85650001},
1036 {0xc78, 0x84660001}, {0xc78, 0x83670001},
1037 {0xc78, 0x82680001}, {0xc78, 0x6b690001},
1038 {0xc78, 0x6a6a0001}, {0xc78, 0x696b0001},
1039 {0xc78, 0x686c0001}, {0xc78, 0x676d0001},
1040 {0xc78, 0x666e0001}, {0xc78, 0x656f0001},
1041 {0xc78, 0x64700001}, {0xc78, 0x63710001},
1042 {0xc78, 0x62720001}, {0xc78, 0x61730001},
1043 {0xc78, 0x49740001}, {0xc78, 0x48750001},
1044 {0xc78, 0x47760001}, {0xc78, 0x46770001},
1045 {0xc78, 0x45780001}, {0xc78, 0x44790001},
1046 {0xc78, 0x437a0001}, {0xc78, 0x427b0001},
1047 {0xc78, 0x417c0001}, {0xc78, 0x407d0001},
1048 {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
1049 {0xc50, 0x00040022}, {0xc50, 0x00040020},
1050 {0xffff, 0xffffffff}
1051};
1052
1053static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_highpa_table[] = {
1054 {0xc78, 0xfa000001}, {0xc78, 0xf9010001},
1055 {0xc78, 0xf8020001}, {0xc78, 0xf7030001},
1056 {0xc78, 0xf6040001}, {0xc78, 0xf5050001},
1057 {0xc78, 0xf4060001}, {0xc78, 0xf3070001},
1058 {0xc78, 0xf2080001}, {0xc78, 0xf1090001},
1059 {0xc78, 0xf00a0001}, {0xc78, 0xef0b0001},
1060 {0xc78, 0xee0c0001}, {0xc78, 0xed0d0001},
1061 {0xc78, 0xec0e0001}, {0xc78, 0xeb0f0001},
1062 {0xc78, 0xea100001}, {0xc78, 0xe9110001},
1063 {0xc78, 0xe8120001}, {0xc78, 0xe7130001},
1064 {0xc78, 0xe6140001}, {0xc78, 0xe5150001},
1065 {0xc78, 0xe4160001}, {0xc78, 0xe3170001},
1066 {0xc78, 0xe2180001}, {0xc78, 0xe1190001},
1067 {0xc78, 0x8a1a0001}, {0xc78, 0x891b0001},
1068 {0xc78, 0x881c0001}, {0xc78, 0x871d0001},
1069 {0xc78, 0x861e0001}, {0xc78, 0x851f0001},
1070 {0xc78, 0x84200001}, {0xc78, 0x83210001},
1071 {0xc78, 0x82220001}, {0xc78, 0x6a230001},
1072 {0xc78, 0x69240001}, {0xc78, 0x68250001},
1073 {0xc78, 0x67260001}, {0xc78, 0x66270001},
1074 {0xc78, 0x65280001}, {0xc78, 0x64290001},
1075 {0xc78, 0x632a0001}, {0xc78, 0x622b0001},
1076 {0xc78, 0x612c0001}, {0xc78, 0x602d0001},
1077 {0xc78, 0x472e0001}, {0xc78, 0x462f0001},
1078 {0xc78, 0x45300001}, {0xc78, 0x44310001},
1079 {0xc78, 0x43320001}, {0xc78, 0x42330001},
1080 {0xc78, 0x41340001}, {0xc78, 0x40350001},
1081 {0xc78, 0x40360001}, {0xc78, 0x40370001},
1082 {0xc78, 0x40380001}, {0xc78, 0x40390001},
1083 {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
1084 {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
1085 {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
1086 {0xc78, 0xfa400001}, {0xc78, 0xf9410001},
1087 {0xc78, 0xf8420001}, {0xc78, 0xf7430001},
1088 {0xc78, 0xf6440001}, {0xc78, 0xf5450001},
1089 {0xc78, 0xf4460001}, {0xc78, 0xf3470001},
1090 {0xc78, 0xf2480001}, {0xc78, 0xf1490001},
1091 {0xc78, 0xf04a0001}, {0xc78, 0xef4b0001},
1092 {0xc78, 0xee4c0001}, {0xc78, 0xed4d0001},
1093 {0xc78, 0xec4e0001}, {0xc78, 0xeb4f0001},
1094 {0xc78, 0xea500001}, {0xc78, 0xe9510001},
1095 {0xc78, 0xe8520001}, {0xc78, 0xe7530001},
1096 {0xc78, 0xe6540001}, {0xc78, 0xe5550001},
1097 {0xc78, 0xe4560001}, {0xc78, 0xe3570001},
1098 {0xc78, 0xe2580001}, {0xc78, 0xe1590001},
1099 {0xc78, 0x8a5a0001}, {0xc78, 0x895b0001},
1100 {0xc78, 0x885c0001}, {0xc78, 0x875d0001},
1101 {0xc78, 0x865e0001}, {0xc78, 0x855f0001},
1102 {0xc78, 0x84600001}, {0xc78, 0x83610001},
1103 {0xc78, 0x82620001}, {0xc78, 0x6a630001},
1104 {0xc78, 0x69640001}, {0xc78, 0x68650001},
1105 {0xc78, 0x67660001}, {0xc78, 0x66670001},
1106 {0xc78, 0x65680001}, {0xc78, 0x64690001},
1107 {0xc78, 0x636a0001}, {0xc78, 0x626b0001},
1108 {0xc78, 0x616c0001}, {0xc78, 0x606d0001},
1109 {0xc78, 0x476e0001}, {0xc78, 0x466f0001},
1110 {0xc78, 0x45700001}, {0xc78, 0x44710001},
1111 {0xc78, 0x43720001}, {0xc78, 0x42730001},
1112 {0xc78, 0x41740001}, {0xc78, 0x40750001},
1113 {0xc78, 0x40760001}, {0xc78, 0x40770001},
1114 {0xc78, 0x40780001}, {0xc78, 0x40790001},
1115 {0xc78, 0x407a0001}, {0xc78, 0x407b0001},
1116 {0xc78, 0x407c0001}, {0xc78, 0x407d0001},
1117 {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
1118 {0xc50, 0x00040222}, {0xc50, 0x00040220},
1119 {0xffff, 0xffffffff}
1120};
1121
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001122static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
1123 {0x00, 0x00030159}, {0x01, 0x00031284},
1124 {0x02, 0x00098000}, {0x03, 0x00039c63},
1125 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1126 {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
1127 {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
1128 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1129 {0x19, 0x00000000}, {0x1a, 0x00030355},
1130 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1131 {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
1132 {0x1f, 0x00000000}, {0x20, 0x0000b614},
1133 {0x21, 0x0006c000}, {0x22, 0x00000000},
1134 {0x23, 0x00001558}, {0x24, 0x00000060},
1135 {0x25, 0x00000483}, {0x26, 0x0004f000},
1136 {0x27, 0x000ec7d9}, {0x28, 0x00057730},
1137 {0x29, 0x00004783}, {0x2a, 0x00000001},
1138 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1139 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1140 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1141 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1142 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1143 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1144 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1145 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1146 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1147 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1148 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1149 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1150 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1151 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1152 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1153 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1154 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1155 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1156 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1157 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1158 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1159 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1160 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1161 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1162 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1163 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1164 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1165 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1166 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1167 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1168 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1169 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1170 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1171 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1172 {0x10, 0x00000000}, {0x11, 0x00000000},
1173 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1174 {0x10, 0x0009000f}, {0x11, 0x00023100},
1175 {0x12, 0x00032000}, {0x12, 0x00071000},
1176 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1177 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1178 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1179 {0x13, 0x00018493}, {0x13, 0x0001429b},
1180 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1181 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1182 {0x13, 0x00000020}, {0x14, 0x0001944c},
1183 {0x14, 0x00059444}, {0x14, 0x0009944c},
1184 {0x14, 0x000d9444}, {0x15, 0x0000f474},
1185 {0x15, 0x0004f477}, {0x15, 0x0008f455},
1186 {0x15, 0x000cf455}, {0x16, 0x00000339},
1187 {0x16, 0x00040339}, {0x16, 0x00080339},
1188 {0x16, 0x000c0366}, {0x00, 0x00010159},
1189 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1190 {0xfe, 0x00000000}, {0x1f, 0x00000003},
1191 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1192 {0x1e, 0x00000247}, {0x1f, 0x00000000},
1193 {0x00, 0x00030159},
1194 {0xff, 0xffffffff}
1195};
1196
Jes Sorensen22a31d42016-02-29 17:04:15 -05001197static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
1198 {0x00, 0x00010000}, {0xb0, 0x000dffe0},
1199 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1200 {0xfe, 0x00000000}, {0xb1, 0x00000018},
1201 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1202 {0xfe, 0x00000000}, {0xb2, 0x00084c00},
1203 {0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
1204 {0xb7, 0x00000010}, {0xb8, 0x0000907f},
1205 {0x5c, 0x00000002}, {0x7c, 0x00000002},
1206 {0x7e, 0x00000005}, {0x8b, 0x0006fc00},
1207 {0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
1208 {0x1e, 0x00000000}, {0xdf, 0x00000780},
1209 {0x50, 0x00067435},
1210 /*
1211 * The 8723bu vendor driver indicates that bit 8 should be set in
1212 * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
1213 * they never actually check the package type - and just default
1214 * to not setting it.
1215 */
1216 {0x51, 0x0006b04e},
1217 {0x52, 0x000007d2}, {0x53, 0x00000000},
1218 {0x54, 0x00050400}, {0x55, 0x0004026e},
1219 {0xdd, 0x0000004c}, {0x70, 0x00067435},
1220 /*
1221 * 0x71 has same package type condition as for register 0x51
1222 */
1223 {0x71, 0x0006b04e},
1224 {0x72, 0x000007d2}, {0x73, 0x00000000},
1225 {0x74, 0x00050400}, {0x75, 0x0004026e},
1226 {0xef, 0x00000100}, {0x34, 0x0000add7},
1227 {0x35, 0x00005c00}, {0x34, 0x00009dd4},
1228 {0x35, 0x00005000}, {0x34, 0x00008dd1},
1229 {0x35, 0x00004400}, {0x34, 0x00007dce},
1230 {0x35, 0x00003800}, {0x34, 0x00006cd1},
1231 {0x35, 0x00004400}, {0x34, 0x00005cce},
1232 {0x35, 0x00003800}, {0x34, 0x000048ce},
1233 {0x35, 0x00004400}, {0x34, 0x000034ce},
1234 {0x35, 0x00003800}, {0x34, 0x00002451},
1235 {0x35, 0x00004400}, {0x34, 0x0000144e},
1236 {0x35, 0x00003800}, {0x34, 0x00000051},
1237 {0x35, 0x00004400}, {0xef, 0x00000000},
1238 {0xef, 0x00000100}, {0xed, 0x00000010},
1239 {0x44, 0x0000add7}, {0x44, 0x00009dd4},
1240 {0x44, 0x00008dd1}, {0x44, 0x00007dce},
1241 {0x44, 0x00006cc1}, {0x44, 0x00005cce},
1242 {0x44, 0x000044d1}, {0x44, 0x000034ce},
1243 {0x44, 0x00002451}, {0x44, 0x0000144e},
1244 {0x44, 0x00000051}, {0xef, 0x00000000},
1245 {0xed, 0x00000000}, {0x7f, 0x00020080},
1246 {0xef, 0x00002000}, {0x3b, 0x000380ef},
1247 {0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
1248 {0x3b, 0x000200bc}, {0x3b, 0x000188a5},
1249 {0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
1250 {0x3b, 0x00000900}, {0xef, 0x00000000},
1251 {0xed, 0x00000001}, {0x40, 0x000380ef},
1252 {0x40, 0x000302fe}, {0x40, 0x00028ce6},
1253 {0x40, 0x000200bc}, {0x40, 0x000188a5},
1254 {0x40, 0x00010fbc}, {0x40, 0x00008f71},
1255 {0x40, 0x00000900}, {0xed, 0x00000000},
1256 {0x82, 0x00080000}, {0x83, 0x00008000},
1257 {0x84, 0x00048d80}, {0x85, 0x00068000},
1258 {0xa2, 0x00080000}, {0xa3, 0x00008000},
1259 {0xa4, 0x00048d80}, {0xa5, 0x00068000},
1260 {0xed, 0x00000002}, {0xef, 0x00000002},
1261 {0x56, 0x00000032}, {0x76, 0x00000032},
1262 {0x01, 0x00000780},
1263 {0xff, 0xffffffff}
1264};
1265
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001266static struct rtl8xxxu_rfregval rtl8192cu_radioa_2t_init_table[] = {
1267 {0x00, 0x00030159}, {0x01, 0x00031284},
1268 {0x02, 0x00098000}, {0x03, 0x00018c63},
1269 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1270 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1271 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1272 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1273 {0x19, 0x00000000}, {0x1a, 0x00010255},
1274 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1275 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1276 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1277 {0x21, 0x0006c000}, {0x22, 0x00000000},
1278 {0x23, 0x00001558}, {0x24, 0x00000060},
1279 {0x25, 0x00000483}, {0x26, 0x0004f000},
1280 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1281 {0x29, 0x00004783}, {0x2a, 0x00000001},
1282 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1283 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1284 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1285 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1286 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1287 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1288 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1289 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1290 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1291 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1292 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1293 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1294 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1295 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1296 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1297 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1298 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1299 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1300 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1301 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1302 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1303 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1304 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1305 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1306 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1307 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1308 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1309 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1310 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1311 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1312 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1313 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1314 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1315 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1316 {0x10, 0x00000000}, {0x11, 0x00000000},
1317 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1318 {0x10, 0x0009000f}, {0x11, 0x00023100},
1319 {0x12, 0x00032000}, {0x12, 0x00071000},
1320 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1321 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1322 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1323 {0x13, 0x00018493}, {0x13, 0x0001429b},
1324 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1325 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1326 {0x13, 0x00000020}, {0x14, 0x0001944c},
1327 {0x14, 0x00059444}, {0x14, 0x0009944c},
1328 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1329 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1330 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1331 {0x16, 0x000a0330}, {0x16, 0x00060330},
1332 {0x16, 0x00020330}, {0x00, 0x00010159},
1333 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1334 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1335 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1336 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1337 {0x00, 0x00030159},
1338 {0xff, 0xffffffff}
1339};
1340
1341static struct rtl8xxxu_rfregval rtl8192cu_radiob_2t_init_table[] = {
1342 {0x00, 0x00030159}, {0x01, 0x00031284},
1343 {0x02, 0x00098000}, {0x03, 0x00018c63},
1344 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1345 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1346 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1347 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1348 {0x12, 0x00032000}, {0x12, 0x00071000},
1349 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1350 {0x13, 0x000287af}, {0x13, 0x000244b7},
1351 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1352 {0x13, 0x00018493}, {0x13, 0x00014297},
1353 {0x13, 0x00010295}, {0x13, 0x0000c298},
1354 {0x13, 0x0000819c}, {0x13, 0x000040a8},
1355 {0x13, 0x0000001c}, {0x14, 0x0001944c},
1356 {0x14, 0x00059444}, {0x14, 0x0009944c},
1357 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1358 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1359 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1360 {0x16, 0x000a0330}, {0x16, 0x00060330},
1361 {0x16, 0x00020330},
1362 {0xff, 0xffffffff}
1363};
1364
1365static struct rtl8xxxu_rfregval rtl8192cu_radioa_1t_init_table[] = {
1366 {0x00, 0x00030159}, {0x01, 0x00031284},
1367 {0x02, 0x00098000}, {0x03, 0x00018c63},
1368 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1369 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1370 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1371 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1372 {0x19, 0x00000000}, {0x1a, 0x00010255},
1373 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1374 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1375 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1376 {0x21, 0x0006c000}, {0x22, 0x00000000},
1377 {0x23, 0x00001558}, {0x24, 0x00000060},
1378 {0x25, 0x00000483}, {0x26, 0x0004f000},
1379 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1380 {0x29, 0x00004783}, {0x2a, 0x00000001},
1381 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1382 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1383 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1384 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1385 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1386 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1387 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1388 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1389 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1390 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1391 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1392 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1393 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1394 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1395 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1396 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1397 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1398 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1399 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1400 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1401 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1402 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1403 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1404 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1405 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1406 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1407 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1408 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1409 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1410 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1411 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1412 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1413 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1414 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1415 {0x10, 0x00000000}, {0x11, 0x00000000},
1416 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1417 {0x10, 0x0009000f}, {0x11, 0x00023100},
1418 {0x12, 0x00032000}, {0x12, 0x00071000},
1419 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1420 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1421 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1422 {0x13, 0x00018493}, {0x13, 0x0001429b},
1423 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1424 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1425 {0x13, 0x00000020}, {0x14, 0x0001944c},
1426 {0x14, 0x00059444}, {0x14, 0x0009944c},
1427 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1428 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1429 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1430 {0x16, 0x000a0330}, {0x16, 0x00060330},
1431 {0x16, 0x00020330}, {0x00, 0x00010159},
1432 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1433 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1434 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1435 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1436 {0x00, 0x00030159},
1437 {0xff, 0xffffffff}
1438};
1439
1440static struct rtl8xxxu_rfregval rtl8188ru_radioa_1t_highpa_table[] = {
1441 {0x00, 0x00030159}, {0x01, 0x00031284},
1442 {0x02, 0x00098000}, {0x03, 0x00018c63},
1443 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1444 {0x0a, 0x0001adb0}, {0x0b, 0x00054867},
1445 {0x0c, 0x0008992e}, {0x0d, 0x0000e529},
1446 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1447 {0x19, 0x00000000}, {0x1a, 0x00000255},
1448 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1449 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1450 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1451 {0x21, 0x0006c000}, {0x22, 0x0000083c},
1452 {0x23, 0x00001558}, {0x24, 0x00000060},
1453 {0x25, 0x00000483}, {0x26, 0x0004f000},
1454 {0x27, 0x000ec7d9}, {0x28, 0x000977c0},
1455 {0x29, 0x00004783}, {0x2a, 0x00000001},
1456 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1457 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1458 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1459 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1460 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1461 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1462 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1463 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1464 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1465 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1466 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1467 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1468 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1469 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1470 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1471 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1472 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1473 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1474 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1475 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1476 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1477 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1478 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1479 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1480 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1481 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1482 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1483 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1484 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1485 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1486 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1487 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1488 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1489 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1490 {0x10, 0x00000000}, {0x11, 0x00000000},
1491 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1492 {0x10, 0x0009000f}, {0x11, 0x00023100},
1493 {0x12, 0x000d8000}, {0x12, 0x00090000},
1494 {0x12, 0x00051000}, {0x12, 0x00012000},
1495 {0x13, 0x00028fb4}, {0x13, 0x00024fa8},
1496 {0x13, 0x000207a4}, {0x13, 0x0001c3b0},
1497 {0x13, 0x000183a4}, {0x13, 0x00014398},
1498 {0x13, 0x000101a4}, {0x13, 0x0000c198},
1499 {0x13, 0x000080a4}, {0x13, 0x00004098},
1500 {0x13, 0x00000000}, {0x14, 0x0001944c},
1501 {0x14, 0x00059444}, {0x14, 0x0009944c},
1502 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1503 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1504 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1505 {0x16, 0x000a0330}, {0x16, 0x00060330},
1506 {0x16, 0x00020330}, {0x00, 0x00010159},
1507 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1508 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1509 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1510 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1511 {0x00, 0x00030159},
1512 {0xff, 0xffffffff}
1513};
1514
Jes Sorensen19102f82016-04-07 14:19:19 -04001515static struct rtl8xxxu_rfregval rtl8192eu_radioa_init_table[] = {
1516 {0x7f, 0x00000082}, {0x81, 0x0003fc00},
1517 {0x00, 0x00030000}, {0x08, 0x00008400},
1518 {0x18, 0x00000407}, {0x19, 0x00000012},
1519 {0x1b, 0x00000064}, {0x1e, 0x00080009},
1520 {0x1f, 0x00000880}, {0x2f, 0x0001a060},
1521 {0x3f, 0x00000000}, {0x42, 0x000060c0},
1522 {0x57, 0x000d0000}, {0x58, 0x000be180},
1523 {0x67, 0x00001552}, {0x83, 0x00000000},
1524 {0xb0, 0x000ff9f1}, {0xb1, 0x00055418},
1525 {0xb2, 0x0008cc00}, {0xb4, 0x00043083},
1526 {0xb5, 0x00008166}, {0xb6, 0x0000803e},
1527 {0xb7, 0x0001c69f}, {0xb8, 0x0000407f},
1528 {0xb9, 0x00080001}, {0xba, 0x00040001},
1529 {0xbb, 0x00000400}, {0xbf, 0x000c0000},
1530 {0xc2, 0x00002400}, {0xc3, 0x00000009},
1531 {0xc4, 0x00040c91}, {0xc5, 0x00099999},
1532 {0xc6, 0x000000a3}, {0xc7, 0x00088820},
1533 {0xc8, 0x00076c06}, {0xc9, 0x00000000},
1534 {0xca, 0x00080000}, {0xdf, 0x00000180},
1535 {0xef, 0x000001a0}, {0x51, 0x00069545},
1536 {0x52, 0x0007e45e}, {0x53, 0x00000071},
1537 {0x56, 0x00051ff3}, {0x35, 0x000000a8},
1538 {0x35, 0x000001e2}, {0x35, 0x000002a8},
1539 {0x36, 0x00001c24}, {0x36, 0x00009c24},
1540 {0x36, 0x00011c24}, {0x36, 0x00019c24},
1541 {0x18, 0x00000c07}, {0x5a, 0x00048000},
1542 {0x19, 0x000739d0},
1543#ifdef EXT_PA_8192EU
1544 /* External PA or external LNA */
1545 {0x34, 0x0000a093}, {0x34, 0x0000908f},
1546 {0x34, 0x0000808c}, {0x34, 0x0000704d},
1547 {0x34, 0x0000604a}, {0x34, 0x00005047},
1548 {0x34, 0x0000400a}, {0x34, 0x00003007},
1549 {0x34, 0x00002004}, {0x34, 0x00001001},
1550 {0x34, 0x00000000},
1551#else
1552 /* Regular */
1553 {0x34, 0x0000add7}, {0x34, 0x00009dd4},
1554 {0x34, 0x00008dd1}, {0x34, 0x00007dce},
1555 {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
1556 {0x34, 0x00004dc5}, {0x34, 0x000034cc},
1557 {0x34, 0x0000244f}, {0x34, 0x0000144c},
1558 {0x34, 0x00000014},
1559#endif
1560 {0x00, 0x00030159},
1561 {0x84, 0x00068180},
1562 {0x86, 0x0000014e},
1563 {0x87, 0x00048e00},
1564 {0x8e, 0x00065540},
1565 {0x8f, 0x00088000},
1566 {0xef, 0x000020a0},
1567#ifdef EXT_PA_8192EU
1568 /* External PA or external LNA */
1569 {0x3b, 0x000f07b0},
1570#else
1571 {0x3b, 0x000f02b0},
1572#endif
1573 {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
1574 {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
1575 {0x3b, 0x000a0080}, {0x3b, 0x00090080},
1576 {0x3b, 0x0008f780},
1577#ifdef EXT_PA_8192EU
1578 /* External PA or external LNA */
1579 {0x3b, 0x000787b0},
1580#else
1581 {0x3b, 0x00078730},
1582#endif
1583 {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
1584 {0x3b, 0x00040620}, {0x3b, 0x00037090},
1585 {0x3b, 0x00020080}, {0x3b, 0x0001f060},
1586 {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
1587 {0xfe, 0x00000000}, {0x18, 0x0000fc07},
1588 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1589 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1590 {0x1e, 0x00000001}, {0x1f, 0x00080000},
1591 {0x00, 0x00033e70},
1592 {0xff, 0xffffffff}
1593};
1594
1595static struct rtl8xxxu_rfregval rtl8192eu_radiob_init_table[] = {
1596 {0x7f, 0x00000082}, {0x81, 0x0003fc00},
1597 {0x00, 0x00030000}, {0x08, 0x00008400},
1598 {0x18, 0x00000407}, {0x19, 0x00000012},
1599 {0x1b, 0x00000064}, {0x1e, 0x00080009},
1600 {0x1f, 0x00000880}, {0x2f, 0x0001a060},
1601 {0x3f, 0x00000000}, {0x42, 0x000060c0},
1602 {0x57, 0x000d0000}, {0x58, 0x000be180},
1603 {0x67, 0x00001552}, {0x7f, 0x00000082},
1604 {0x81, 0x0003f000}, {0x83, 0x00000000},
1605 {0xdf, 0x00000180}, {0xef, 0x000001a0},
1606 {0x51, 0x00069545}, {0x52, 0x0007e42e},
1607 {0x53, 0x00000071}, {0x56, 0x00051ff3},
1608 {0x35, 0x000000a8}, {0x35, 0x000001e0},
1609 {0x35, 0x000002a8}, {0x36, 0x00001ca8},
1610 {0x36, 0x00009c24}, {0x36, 0x00011c24},
1611 {0x36, 0x00019c24}, {0x18, 0x00000c07},
1612 {0x5a, 0x00048000}, {0x19, 0x000739d0},
1613#ifdef EXT_PA_8192EU
1614 /* External PA or external LNA */
1615 {0x34, 0x0000a093}, {0x34, 0x0000908f},
1616 {0x34, 0x0000808c}, {0x34, 0x0000704d},
1617 {0x34, 0x0000604a}, {0x34, 0x00005047},
1618 {0x34, 0x0000400a}, {0x34, 0x00003007},
1619 {0x34, 0x00002004}, {0x34, 0x00001001},
1620 {0x34, 0x00000000},
1621#else
1622 {0x34, 0x0000add7}, {0x34, 0x00009dd4},
1623 {0x34, 0x00008dd1}, {0x34, 0x00007dce},
1624 {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
1625 {0x34, 0x00004dc5}, {0x34, 0x000034cc},
1626 {0x34, 0x0000244f}, {0x34, 0x0000144c},
1627 {0x34, 0x00000014},
1628#endif
1629 {0x00, 0x00030159}, {0x84, 0x00068180},
1630 {0x86, 0x000000ce}, {0x87, 0x00048a00},
1631 {0x8e, 0x00065540}, {0x8f, 0x00088000},
1632 {0xef, 0x000020a0},
1633#ifdef EXT_PA_8192EU
1634 /* External PA or external LNA */
1635 {0x3b, 0x000f07b0},
1636#else
1637 {0x3b, 0x000f02b0},
1638#endif
1639
1640 {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
1641 {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
1642 {0x3b, 0x000a0080}, {0x3b, 0x00090080},
1643 {0x3b, 0x0008f780},
1644#ifdef EXT_PA_8192EU
1645 /* External PA or external LNA */
1646 {0x3b, 0x000787b0},
1647#else
1648 {0x3b, 0x00078730},
1649#endif
1650 {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
1651 {0x3b, 0x00040620}, {0x3b, 0x00037090},
1652 {0x3b, 0x00020080}, {0x3b, 0x0001f060},
1653 {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
1654 {0x00, 0x00010159}, {0xfe, 0x00000000},
1655 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1656 {0xfe, 0x00000000}, {0x1e, 0x00000001},
1657 {0x1f, 0x00080000}, {0x00, 0x00033e70},
1658 {0xff, 0xffffffff}
1659};
1660
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001661static struct rtl8xxxu_rfregs rtl8xxxu_rfregs[] = {
1662 { /* RF_A */
1663 .hssiparm1 = REG_FPGA0_XA_HSSI_PARM1,
1664 .hssiparm2 = REG_FPGA0_XA_HSSI_PARM2,
1665 .lssiparm = REG_FPGA0_XA_LSSI_PARM,
1666 .hspiread = REG_HSPI_XA_READBACK,
1667 .lssiread = REG_FPGA0_XA_LSSI_READBACK,
1668 .rf_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL,
1669 },
1670 { /* RF_B */
1671 .hssiparm1 = REG_FPGA0_XB_HSSI_PARM1,
1672 .hssiparm2 = REG_FPGA0_XB_HSSI_PARM2,
1673 .lssiparm = REG_FPGA0_XB_LSSI_PARM,
1674 .hspiread = REG_HSPI_XB_READBACK,
1675 .lssiread = REG_FPGA0_XB_LSSI_READBACK,
1676 .rf_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL,
1677 },
1678};
1679
1680static const u32 rtl8723au_iqk_phy_iq_bb_reg[RTL8XXXU_BB_REGS] = {
1681 REG_OFDM0_XA_RX_IQ_IMBALANCE,
1682 REG_OFDM0_XB_RX_IQ_IMBALANCE,
1683 REG_OFDM0_ENERGY_CCA_THRES,
1684 REG_OFDM0_AGCR_SSI_TABLE,
1685 REG_OFDM0_XA_TX_IQ_IMBALANCE,
1686 REG_OFDM0_XB_TX_IQ_IMBALANCE,
1687 REG_OFDM0_XC_TX_AFE,
1688 REG_OFDM0_XD_TX_AFE,
1689 REG_OFDM0_RX_IQ_EXT_ANTA
1690};
1691
1692static u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr)
1693{
1694 struct usb_device *udev = priv->udev;
1695 int len;
1696 u8 data;
1697
1698 mutex_lock(&priv->usb_buf_mutex);
1699 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1700 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1701 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1702 RTW_USB_CONTROL_MSG_TIMEOUT);
1703 data = priv->usb_buf.val8;
1704 mutex_unlock(&priv->usb_buf_mutex);
1705
1706 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1707 dev_info(&udev->dev, "%s(%04x) = 0x%02x, len %i\n",
1708 __func__, addr, data, len);
1709 return data;
1710}
1711
1712static u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr)
1713{
1714 struct usb_device *udev = priv->udev;
1715 int len;
1716 u16 data;
1717
1718 mutex_lock(&priv->usb_buf_mutex);
1719 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1720 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1721 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1722 RTW_USB_CONTROL_MSG_TIMEOUT);
1723 data = le16_to_cpu(priv->usb_buf.val16);
1724 mutex_unlock(&priv->usb_buf_mutex);
1725
1726 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1727 dev_info(&udev->dev, "%s(%04x) = 0x%04x, len %i\n",
1728 __func__, addr, data, len);
1729 return data;
1730}
1731
1732static u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr)
1733{
1734 struct usb_device *udev = priv->udev;
1735 int len;
1736 u32 data;
1737
1738 mutex_lock(&priv->usb_buf_mutex);
1739 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1740 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1741 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1742 RTW_USB_CONTROL_MSG_TIMEOUT);
1743 data = le32_to_cpu(priv->usb_buf.val32);
1744 mutex_unlock(&priv->usb_buf_mutex);
1745
1746 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1747 dev_info(&udev->dev, "%s(%04x) = 0x%08x, len %i\n",
1748 __func__, addr, data, len);
1749 return data;
1750}
1751
1752static int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val)
1753{
1754 struct usb_device *udev = priv->udev;
1755 int ret;
1756
1757 mutex_lock(&priv->usb_buf_mutex);
1758 priv->usb_buf.val8 = val;
1759 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1760 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1761 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1762 RTW_USB_CONTROL_MSG_TIMEOUT);
1763
1764 mutex_unlock(&priv->usb_buf_mutex);
1765
1766 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1767 dev_info(&udev->dev, "%s(%04x) = 0x%02x\n",
1768 __func__, addr, val);
1769 return ret;
1770}
1771
1772static int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val)
1773{
1774 struct usb_device *udev = priv->udev;
1775 int ret;
1776
1777 mutex_lock(&priv->usb_buf_mutex);
1778 priv->usb_buf.val16 = cpu_to_le16(val);
1779 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1780 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1781 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1782 RTW_USB_CONTROL_MSG_TIMEOUT);
1783 mutex_unlock(&priv->usb_buf_mutex);
1784
1785 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1786 dev_info(&udev->dev, "%s(%04x) = 0x%04x\n",
1787 __func__, addr, val);
1788 return ret;
1789}
1790
1791static int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val)
1792{
1793 struct usb_device *udev = priv->udev;
1794 int ret;
1795
1796 mutex_lock(&priv->usb_buf_mutex);
1797 priv->usb_buf.val32 = cpu_to_le32(val);
1798 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1799 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1800 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1801 RTW_USB_CONTROL_MSG_TIMEOUT);
1802 mutex_unlock(&priv->usb_buf_mutex);
1803
1804 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1805 dev_info(&udev->dev, "%s(%04x) = 0x%08x\n",
1806 __func__, addr, val);
1807 return ret;
1808}
1809
1810static int
1811rtl8xxxu_writeN(struct rtl8xxxu_priv *priv, u16 addr, u8 *buf, u16 len)
1812{
1813 struct usb_device *udev = priv->udev;
1814 int blocksize = priv->fops->writeN_block_size;
1815 int ret, i, count, remainder;
1816
1817 count = len / blocksize;
1818 remainder = len % blocksize;
1819
1820 for (i = 0; i < count; i++) {
1821 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1822 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1823 addr, 0, buf, blocksize,
1824 RTW_USB_CONTROL_MSG_TIMEOUT);
1825 if (ret != blocksize)
1826 goto write_error;
1827
1828 addr += blocksize;
1829 buf += blocksize;
1830 }
1831
1832 if (remainder) {
1833 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1834 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1835 addr, 0, buf, remainder,
1836 RTW_USB_CONTROL_MSG_TIMEOUT);
1837 if (ret != remainder)
1838 goto write_error;
1839 }
1840
1841 return len;
1842
1843write_error:
1844 dev_info(&udev->dev,
1845 "%s: Failed to write block at addr: %04x size: %04x\n",
1846 __func__, addr, blocksize);
1847 return -EAGAIN;
1848}
1849
1850static u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1851 enum rtl8xxxu_rfpath path, u8 reg)
1852{
1853 u32 hssia, val32, retval;
1854
1855 hssia = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
1856 if (path != RF_A)
1857 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm2);
1858 else
1859 val32 = hssia;
1860
1861 val32 &= ~FPGA0_HSSI_PARM2_ADDR_MASK;
1862 val32 |= (reg << FPGA0_HSSI_PARM2_ADDR_SHIFT);
1863 val32 |= FPGA0_HSSI_PARM2_EDGE_READ;
1864 hssia &= ~FPGA0_HSSI_PARM2_EDGE_READ;
1865 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1866
1867 udelay(10);
1868
1869 rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].hssiparm2, val32);
1870 udelay(100);
1871
1872 hssia |= FPGA0_HSSI_PARM2_EDGE_READ;
1873 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1874 udelay(10);
1875
1876 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm1);
1877 if (val32 & FPGA0_HSSI_PARM1_PI)
1878 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hspiread);
1879 else
1880 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].lssiread);
1881
1882 retval &= 0xfffff;
1883
1884 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_READ)
1885 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1886 __func__, reg, retval);
1887 return retval;
1888}
1889
Jes Sorensen22a31d42016-02-29 17:04:15 -05001890/*
1891 * The RTL8723BU driver indicates that registers 0xb2 and 0xb6 can
1892 * have write issues in high temperature conditions. We may have to
1893 * retry writing them.
1894 */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001895static int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1896 enum rtl8xxxu_rfpath path, u8 reg, u32 data)
1897{
1898 int ret, retval;
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001899 u32 dataaddr, val32;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001900
1901 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_WRITE)
1902 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1903 __func__, reg, data);
1904
1905 data &= FPGA0_LSSI_PARM_DATA_MASK;
1906 dataaddr = (reg << FPGA0_LSSI_PARM_ADDR_SHIFT) | data;
1907
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001908 if (priv->rtl_chip == RTL8192E) {
1909 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1910 val32 &= ~0x20000;
1911 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1912 }
1913
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001914 /* Use XB for path B */
1915 ret = rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].lssiparm, dataaddr);
1916 if (ret != sizeof(dataaddr))
1917 retval = -EIO;
1918 else
1919 retval = 0;
1920
1921 udelay(1);
1922
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001923 if (priv->rtl_chip == RTL8192E) {
1924 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1925 val32 |= 0x20000;
1926 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1927 }
1928
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001929 return retval;
1930}
1931
Jes Sorensen8da91572016-02-29 17:04:29 -05001932static int rtl8723a_h2c_cmd(struct rtl8xxxu_priv *priv,
1933 struct h2c_cmd *h2c, int len)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001934{
1935 struct device *dev = &priv->udev->dev;
1936 int mbox_nr, retry, retval = 0;
1937 int mbox_reg, mbox_ext_reg;
1938 u8 val8;
1939
1940 mutex_lock(&priv->h2c_mutex);
1941
1942 mbox_nr = priv->next_mbox;
1943 mbox_reg = REG_HMBOX_0 + (mbox_nr * 4);
Jes Sorensened35d092016-02-29 17:04:19 -05001944 mbox_ext_reg = priv->fops->mbox_ext_reg +
1945 (mbox_nr * priv->fops->mbox_ext_width);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001946
1947 /*
1948 * MBOX ready?
1949 */
1950 retry = 100;
1951 do {
1952 val8 = rtl8xxxu_read8(priv, REG_HMTFR);
1953 if (!(val8 & BIT(mbox_nr)))
1954 break;
1955 } while (retry--);
1956
1957 if (!retry) {
Jes Sorensenc7a5a192016-02-29 17:04:30 -05001958 dev_info(dev, "%s: Mailbox busy\n", __func__);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001959 retval = -EBUSY;
1960 goto error;
1961 }
1962
1963 /*
1964 * Need to swap as it's being swapped again by rtl8xxxu_write16/32()
1965 */
Jes Sorensen8da91572016-02-29 17:04:29 -05001966 if (len > sizeof(u32)) {
Jes Sorensened35d092016-02-29 17:04:19 -05001967 if (priv->fops->mbox_ext_width == 4) {
1968 rtl8xxxu_write32(priv, mbox_ext_reg,
1969 le32_to_cpu(h2c->raw_wide.ext));
1970 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1971 dev_info(dev, "H2C_EXT %08x\n",
1972 le32_to_cpu(h2c->raw_wide.ext));
1973 } else {
1974 rtl8xxxu_write16(priv, mbox_ext_reg,
1975 le16_to_cpu(h2c->raw.ext));
1976 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1977 dev_info(dev, "H2C_EXT %04x\n",
1978 le16_to_cpu(h2c->raw.ext));
1979 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001980 }
1981 rtl8xxxu_write32(priv, mbox_reg, le32_to_cpu(h2c->raw.data));
1982 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1983 dev_info(dev, "H2C %08x\n", le32_to_cpu(h2c->raw.data));
1984
1985 priv->next_mbox = (mbox_nr + 1) % H2C_MAX_MBOX;
1986
1987error:
1988 mutex_unlock(&priv->h2c_mutex);
1989 return retval;
1990}
1991
Jes Sorensen394f1bd2016-02-29 17:04:49 -05001992static void rtl8723bu_write_btreg(struct rtl8xxxu_priv *priv, u8 reg, u8 data)
1993{
1994 struct h2c_cmd h2c;
1995 int reqnum = 0;
1996
1997 memset(&h2c, 0, sizeof(struct h2c_cmd));
1998 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
1999 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
2000 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
2001 h2c.bt_mp_oper.data = data;
2002 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
2003
2004 reqnum++;
2005 memset(&h2c, 0, sizeof(struct h2c_cmd));
2006 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
2007 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
2008 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
2009 h2c.bt_mp_oper.addr = reg;
2010 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
2011}
2012
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002013static void rtl8723a_enable_rf(struct rtl8xxxu_priv *priv)
2014{
2015 u8 val8;
2016 u32 val32;
2017
2018 val8 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
2019 val8 |= BIT(0) | BIT(3);
2020 rtl8xxxu_write8(priv, REG_SPS0_CTRL, val8);
2021
2022 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
2023 val32 &= ~(BIT(4) | BIT(5));
2024 val32 |= BIT(3);
2025 if (priv->rf_paths == 2) {
2026 val32 &= ~(BIT(20) | BIT(21));
2027 val32 |= BIT(19);
2028 }
2029 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
2030
2031 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2032 val32 &= ~OFDM_RF_PATH_TX_MASK;
2033 if (priv->tx_paths == 2)
2034 val32 |= OFDM_RF_PATH_TX_A | OFDM_RF_PATH_TX_B;
Jes Sorensenba17d822016-03-31 17:08:39 -04002035 else if (priv->rtl_chip == RTL8192C || priv->rtl_chip == RTL8191C)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002036 val32 |= OFDM_RF_PATH_TX_B;
2037 else
2038 val32 |= OFDM_RF_PATH_TX_A;
2039 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2040
2041 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2042 val32 &= ~FPGA_RF_MODE_JAPAN;
2043 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2044
2045 if (priv->rf_paths == 2)
2046 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x63db25a0);
2047 else
2048 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x631b25a0);
2049
2050 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x32d95);
2051 if (priv->rf_paths == 2)
2052 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x32d95);
2053
2054 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
2055}
2056
2057static void rtl8723a_disable_rf(struct rtl8xxxu_priv *priv)
2058{
2059 u8 sps0;
2060 u32 val32;
2061
2062 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
2063
2064 sps0 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
2065
2066 /* RF RX code for preamble power saving */
2067 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
2068 val32 &= ~(BIT(3) | BIT(4) | BIT(5));
2069 if (priv->rf_paths == 2)
2070 val32 &= ~(BIT(19) | BIT(20) | BIT(21));
2071 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
2072
2073 /* Disable TX for four paths */
2074 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2075 val32 &= ~OFDM_RF_PATH_TX_MASK;
2076 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2077
2078 /* Enable power saving */
2079 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2080 val32 |= FPGA_RF_MODE_JAPAN;
2081 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2082
2083 /* AFE control register to power down bits [30:22] */
2084 if (priv->rf_paths == 2)
2085 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x00db25a0);
2086 else
2087 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x001b25a0);
2088
2089 /* Power down RF module */
2090 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0);
2091 if (priv->rf_paths == 2)
2092 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0);
2093
2094 sps0 &= ~(BIT(0) | BIT(3));
2095 rtl8xxxu_write8(priv, REG_SPS0_CTRL, sps0);
2096}
2097
2098
2099static void rtl8723a_stop_tx_beacon(struct rtl8xxxu_priv *priv)
2100{
2101 u8 val8;
2102
2103 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL + 2);
2104 val8 &= ~BIT(6);
2105 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL + 2, val8);
2106
2107 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 1, 0x64);
2108 val8 = rtl8xxxu_read8(priv, REG_TBTT_PROHIBIT + 2);
2109 val8 &= ~BIT(0);
2110 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 2, val8);
2111}
2112
2113
2114/*
2115 * The rtl8723a has 3 channel groups for it's efuse settings. It only
2116 * supports the 2.4GHz band, so channels 1 - 14:
2117 * group 0: channels 1 - 3
2118 * group 1: channels 4 - 9
2119 * group 2: channels 10 - 14
2120 *
2121 * Note: We index from 0 in the code
2122 */
2123static int rtl8723a_channel_to_group(int channel)
2124{
2125 int group;
2126
2127 if (channel < 4)
2128 group = 0;
2129 else if (channel < 10)
2130 group = 1;
2131 else
2132 group = 2;
2133
2134 return group;
2135}
2136
Jes Sorensen9e247722016-04-07 14:19:23 -04002137/*
2138 * Valid for rtl8723bu and rtl8192eu
2139 */
Jes Sorensene796dab2016-02-29 17:05:19 -05002140static int rtl8723b_channel_to_group(int channel)
2141{
2142 int group;
2143
2144 if (channel < 3)
2145 group = 0;
2146 else if (channel < 6)
2147 group = 1;
2148 else if (channel < 9)
2149 group = 2;
2150 else if (channel < 12)
2151 group = 3;
2152 else
2153 group = 4;
2154
2155 return group;
2156}
2157
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002158static void rtl8723au_config_channel(struct ieee80211_hw *hw)
2159{
2160 struct rtl8xxxu_priv *priv = hw->priv;
2161 u32 val32, rsr;
2162 u8 val8, opmode;
2163 bool ht = true;
2164 int sec_ch_above, channel;
2165 int i;
2166
2167 opmode = rtl8xxxu_read8(priv, REG_BW_OPMODE);
2168 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
2169 channel = hw->conf.chandef.chan->hw_value;
2170
2171 switch (hw->conf.chandef.width) {
2172 case NL80211_CHAN_WIDTH_20_NOHT:
2173 ht = false;
2174 case NL80211_CHAN_WIDTH_20:
2175 opmode |= BW_OPMODE_20MHZ;
2176 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
2177
2178 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2179 val32 &= ~FPGA_RF_MODE;
2180 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2181
2182 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2183 val32 &= ~FPGA_RF_MODE;
2184 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2185
2186 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
2187 val32 |= FPGA0_ANALOG2_20MHZ;
2188 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
2189 break;
2190 case NL80211_CHAN_WIDTH_40:
2191 if (hw->conf.chandef.center_freq1 >
2192 hw->conf.chandef.chan->center_freq) {
2193 sec_ch_above = 1;
2194 channel += 2;
2195 } else {
2196 sec_ch_above = 0;
2197 channel -= 2;
2198 }
2199
2200 opmode &= ~BW_OPMODE_20MHZ;
2201 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
2202 rsr &= ~RSR_RSC_BANDWIDTH_40M;
2203 if (sec_ch_above)
2204 rsr |= RSR_RSC_UPPER_SUB_CHANNEL;
2205 else
2206 rsr |= RSR_RSC_LOWER_SUB_CHANNEL;
2207 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, rsr);
2208
2209 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2210 val32 |= FPGA_RF_MODE;
2211 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2212
2213 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2214 val32 |= FPGA_RF_MODE;
2215 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2216
2217 /*
2218 * Set Control channel to upper or lower. These settings
2219 * are required only for 40MHz
2220 */
2221 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
2222 val32 &= ~CCK0_SIDEBAND;
2223 if (!sec_ch_above)
2224 val32 |= CCK0_SIDEBAND;
2225 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
2226
2227 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
2228 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
2229 if (sec_ch_above)
2230 val32 |= OFDM_LSTF_PRIME_CH_LOW;
2231 else
2232 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
2233 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
2234
2235 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
2236 val32 &= ~FPGA0_ANALOG2_20MHZ;
2237 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
2238
2239 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
2240 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
2241 if (sec_ch_above)
2242 val32 |= FPGA0_PS_UPPER_CHANNEL;
2243 else
2244 val32 |= FPGA0_PS_LOWER_CHANNEL;
2245 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
2246 break;
2247
2248 default:
2249 break;
2250 }
2251
2252 for (i = RF_A; i < priv->rf_paths; i++) {
2253 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2254 val32 &= ~MODE_AG_CHANNEL_MASK;
2255 val32 |= channel;
2256 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2257 }
2258
2259 if (ht)
2260 val8 = 0x0e;
2261 else
2262 val8 = 0x0a;
2263
2264 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
2265 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
2266
2267 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
2268 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
2269
2270 for (i = RF_A; i < priv->rf_paths; i++) {
2271 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2272 if (hw->conf.chandef.width == NL80211_CHAN_WIDTH_40)
2273 val32 &= ~MODE_AG_CHANNEL_20MHZ;
2274 else
2275 val32 |= MODE_AG_CHANNEL_20MHZ;
2276 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2277 }
2278}
2279
Jes Sorensenc3f95062016-02-29 17:04:40 -05002280static void rtl8723bu_config_channel(struct ieee80211_hw *hw)
2281{
2282 struct rtl8xxxu_priv *priv = hw->priv;
2283 u32 val32, rsr;
Jes Sorensen368633c2016-02-29 17:04:42 -05002284 u8 val8, subchannel;
Jes Sorensenc3f95062016-02-29 17:04:40 -05002285 u16 rf_mode_bw;
2286 bool ht = true;
2287 int sec_ch_above, channel;
2288 int i;
2289
2290 rf_mode_bw = rtl8xxxu_read16(priv, REG_WMAC_TRXPTCL_CTL);
2291 rf_mode_bw &= ~WMAC_TRXPTCL_CTL_BW_MASK;
2292 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
2293 channel = hw->conf.chandef.chan->hw_value;
2294
2295/* Hack */
2296 subchannel = 0;
2297
2298 switch (hw->conf.chandef.width) {
2299 case NL80211_CHAN_WIDTH_20_NOHT:
2300 ht = false;
2301 case NL80211_CHAN_WIDTH_20:
2302 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_20;
2303 subchannel = 0;
2304
2305 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2306 val32 &= ~FPGA_RF_MODE;
2307 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2308
2309 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2310 val32 &= ~FPGA_RF_MODE;
2311 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2312
2313 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT);
2314 val32 &= ~(BIT(30) | BIT(31));
2315 rtl8xxxu_write32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT, val32);
2316
2317 break;
2318 case NL80211_CHAN_WIDTH_40:
2319 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_40;
2320
2321 if (hw->conf.chandef.center_freq1 >
2322 hw->conf.chandef.chan->center_freq) {
2323 sec_ch_above = 1;
2324 channel += 2;
2325 } else {
2326 sec_ch_above = 0;
2327 channel -= 2;
2328 }
2329
2330 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2331 val32 |= FPGA_RF_MODE;
2332 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2333
2334 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2335 val32 |= FPGA_RF_MODE;
2336 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2337
2338 /*
2339 * Set Control channel to upper or lower. These settings
2340 * are required only for 40MHz
2341 */
2342 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
2343 val32 &= ~CCK0_SIDEBAND;
2344 if (!sec_ch_above)
2345 val32 |= CCK0_SIDEBAND;
2346 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
2347
2348 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
2349 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
2350 if (sec_ch_above)
2351 val32 |= OFDM_LSTF_PRIME_CH_LOW;
2352 else
2353 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
2354 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
2355
2356 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
2357 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
2358 if (sec_ch_above)
2359 val32 |= FPGA0_PS_UPPER_CHANNEL;
2360 else
2361 val32 |= FPGA0_PS_LOWER_CHANNEL;
2362 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
2363 break;
2364 case NL80211_CHAN_WIDTH_80:
2365 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_80;
2366 break;
2367 default:
2368 break;
2369 }
2370
2371 for (i = RF_A; i < priv->rf_paths; i++) {
2372 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2373 val32 &= ~MODE_AG_CHANNEL_MASK;
2374 val32 |= channel;
2375 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2376 }
2377
2378 rtl8xxxu_write16(priv, REG_WMAC_TRXPTCL_CTL, rf_mode_bw);
2379 rtl8xxxu_write8(priv, REG_DATA_SUBCHANNEL, subchannel);
2380
2381 if (ht)
2382 val8 = 0x0e;
2383 else
2384 val8 = 0x0a;
2385
2386 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
2387 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
2388
2389 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
2390 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
2391
2392 for (i = RF_A; i < priv->rf_paths; i++) {
2393 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2394 val32 &= ~MODE_AG_BW_MASK;
2395 switch(hw->conf.chandef.width) {
2396 case NL80211_CHAN_WIDTH_80:
2397 val32 |= MODE_AG_BW_80MHZ_8723B;
2398 break;
2399 case NL80211_CHAN_WIDTH_40:
2400 val32 |= MODE_AG_BW_40MHZ_8723B;
2401 break;
2402 default:
2403 val32 |= MODE_AG_BW_20MHZ_8723B;
2404 break;
2405 }
2406 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2407 }
2408}
2409
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002410static void
2411rtl8723a_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2412{
2413 u8 cck[RTL8723A_MAX_RF_PATHS], ofdm[RTL8723A_MAX_RF_PATHS];
2414 u8 ofdmbase[RTL8723A_MAX_RF_PATHS], mcsbase[RTL8723A_MAX_RF_PATHS];
2415 u32 val32, ofdm_a, ofdm_b, mcs_a, mcs_b;
2416 u8 val8;
2417 int group, i;
2418
2419 group = rtl8723a_channel_to_group(channel);
2420
2421 cck[0] = priv->cck_tx_power_index_A[group];
2422 cck[1] = priv->cck_tx_power_index_B[group];
2423
Jes Sorensenb591e982016-04-14 16:37:09 -04002424 if (priv->hi_pa) {
2425 if (cck[0] > 0x20)
2426 cck[0] = 0x20;
2427 if (cck[1] > 0x20)
2428 cck[1] = 0x20;
2429 }
2430
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002431 ofdm[0] = priv->ht40_1s_tx_power_index_A[group];
2432 ofdm[1] = priv->ht40_1s_tx_power_index_B[group];
2433
2434 ofdmbase[0] = ofdm[0] + priv->ofdm_tx_power_index_diff[group].a;
2435 ofdmbase[1] = ofdm[1] + priv->ofdm_tx_power_index_diff[group].b;
2436
2437 mcsbase[0] = ofdm[0];
2438 mcsbase[1] = ofdm[1];
2439 if (!ht40) {
2440 mcsbase[0] += priv->ht20_tx_power_index_diff[group].a;
2441 mcsbase[1] += priv->ht20_tx_power_index_diff[group].b;
2442 }
2443
2444 if (priv->tx_paths > 1) {
2445 if (ofdm[0] > priv->ht40_2s_tx_power_index_diff[group].a)
2446 ofdm[0] -= priv->ht40_2s_tx_power_index_diff[group].a;
2447 if (ofdm[1] > priv->ht40_2s_tx_power_index_diff[group].b)
2448 ofdm[1] -= priv->ht40_2s_tx_power_index_diff[group].b;
2449 }
2450
2451 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
2452 dev_info(&priv->udev->dev,
2453 "%s: Setting TX power CCK A: %02x, "
2454 "CCK B: %02x, OFDM A: %02x, OFDM B: %02x\n",
2455 __func__, cck[0], cck[1], ofdm[0], ofdm[1]);
2456
2457 for (i = 0; i < RTL8723A_MAX_RF_PATHS; i++) {
2458 if (cck[i] > RF6052_MAX_TX_PWR)
2459 cck[i] = RF6052_MAX_TX_PWR;
2460 if (ofdm[i] > RF6052_MAX_TX_PWR)
2461 ofdm[i] = RF6052_MAX_TX_PWR;
2462 }
2463
2464 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2465 val32 &= 0xffff00ff;
2466 val32 |= (cck[0] << 8);
2467 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2468
2469 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2470 val32 &= 0xff;
2471 val32 |= ((cck[0] << 8) | (cck[0] << 16) | (cck[0] << 24));
2472 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2473
2474 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2475 val32 &= 0xffffff00;
2476 val32 |= cck[1];
2477 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2478
2479 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2480 val32 &= 0xff;
2481 val32 |= ((cck[1] << 8) | (cck[1] << 16) | (cck[1] << 24));
2482 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2483
2484 ofdm_a = ofdmbase[0] | ofdmbase[0] << 8 |
2485 ofdmbase[0] << 16 | ofdmbase[0] << 24;
2486 ofdm_b = ofdmbase[1] | ofdmbase[1] << 8 |
2487 ofdmbase[1] << 16 | ofdmbase[1] << 24;
2488 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm_a);
2489 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm_b);
2490
2491 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm_a);
2492 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm_b);
2493
2494 mcs_a = mcsbase[0] | mcsbase[0] << 8 |
2495 mcsbase[0] << 16 | mcsbase[0] << 24;
2496 mcs_b = mcsbase[1] | mcsbase[1] << 8 |
2497 mcsbase[1] << 16 | mcsbase[1] << 24;
2498
2499 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs_a);
2500 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs_b);
2501
2502 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs_a);
2503 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs_b);
2504
2505 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs_a);
2506 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs_b);
2507
2508 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs_a);
2509 for (i = 0; i < 3; i++) {
2510 if (i != 2)
2511 val8 = (mcsbase[0] > 8) ? (mcsbase[0] - 8) : 0;
2512 else
2513 val8 = (mcsbase[0] > 6) ? (mcsbase[0] - 6) : 0;
2514 rtl8xxxu_write8(priv, REG_OFDM0_XC_TX_IQ_IMBALANCE + i, val8);
2515 }
2516 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs_b);
2517 for (i = 0; i < 3; i++) {
2518 if (i != 2)
2519 val8 = (mcsbase[1] > 8) ? (mcsbase[1] - 8) : 0;
2520 else
2521 val8 = (mcsbase[1] > 6) ? (mcsbase[1] - 6) : 0;
2522 rtl8xxxu_write8(priv, REG_OFDM0_XD_TX_IQ_IMBALANCE + i, val8);
2523 }
2524}
2525
Jes Sorensene796dab2016-02-29 17:05:19 -05002526static void
2527rtl8723b_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2528{
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002529 u32 val32, ofdm, mcs;
2530 u8 cck, ofdmbase, mcsbase;
Jes Sorensen54bed432016-02-29 17:05:23 -05002531 int group, tx_idx;
Jes Sorensene796dab2016-02-29 17:05:19 -05002532
Jes Sorensen54bed432016-02-29 17:05:23 -05002533 tx_idx = 0;
Jes Sorensene796dab2016-02-29 17:05:19 -05002534 group = rtl8723b_channel_to_group(channel);
Jes Sorensen54bed432016-02-29 17:05:23 -05002535
2536 cck = priv->cck_tx_power_index_B[group];
2537 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2538 val32 &= 0xffff00ff;
2539 val32 |= (cck << 8);
2540 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2541
2542 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2543 val32 &= 0xff;
2544 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2545 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2546
2547 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2548 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2549 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2550
2551 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2552 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002553
2554 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2555 if (ht40)
2556 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2557 else
2558 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2559 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2560
2561 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2562 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
Jes Sorensene796dab2016-02-29 17:05:19 -05002563}
2564
Jes Sorensen57e42a22016-04-14 14:58:49 -04002565static void
2566rtl8192e_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2567{
2568 u32 val32, ofdm, mcs;
2569 u8 cck, ofdmbase, mcsbase;
2570 int group, tx_idx;
2571
2572 tx_idx = 0;
2573 group = rtl8723b_channel_to_group(channel);
2574
2575 cck = priv->cck_tx_power_index_A[group];
2576
2577 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2578 val32 &= 0xffff00ff;
2579 val32 |= (cck << 8);
2580 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2581
2582 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2583 val32 &= 0xff;
2584 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2585 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2586
2587 ofdmbase = priv->ht40_1s_tx_power_index_A[group];
2588 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].a;
2589 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2590
2591 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2592 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
2593
2594 mcsbase = priv->ht40_1s_tx_power_index_A[group];
2595 if (ht40)
2596 mcsbase += priv->ht40_tx_power_diff[tx_idx++].a;
2597 else
2598 mcsbase += priv->ht20_tx_power_diff[tx_idx++].a;
2599 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2600
2601 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2602 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
2603 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs);
2604 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs);
2605
2606 if (priv->tx_paths > 1) {
2607 cck = priv->cck_tx_power_index_B[group];
2608
2609 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2610 val32 &= 0xff;
2611 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2612 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2613
2614 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2615 val32 &= 0xffffff00;
2616 val32 |= cck;
2617 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2618
2619 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2620 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2621 ofdm = ofdmbase | ofdmbase << 8 |
2622 ofdmbase << 16 | ofdmbase << 24;
2623
2624 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm);
2625 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm);
2626
2627 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2628 if (ht40)
2629 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2630 else
2631 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2632 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2633
2634 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs);
2635 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs);
2636 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs);
2637 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs);
2638 }
2639}
2640
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002641static void rtl8xxxu_set_linktype(struct rtl8xxxu_priv *priv,
2642 enum nl80211_iftype linktype)
2643{
Jes Sorensena26703f2016-02-03 13:39:56 -05002644 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002645
Jes Sorensena26703f2016-02-03 13:39:56 -05002646 val8 = rtl8xxxu_read8(priv, REG_MSR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002647 val8 &= ~MSR_LINKTYPE_MASK;
2648
2649 switch (linktype) {
2650 case NL80211_IFTYPE_UNSPECIFIED:
2651 val8 |= MSR_LINKTYPE_NONE;
2652 break;
2653 case NL80211_IFTYPE_ADHOC:
2654 val8 |= MSR_LINKTYPE_ADHOC;
2655 break;
2656 case NL80211_IFTYPE_STATION:
2657 val8 |= MSR_LINKTYPE_STATION;
2658 break;
2659 case NL80211_IFTYPE_AP:
2660 val8 |= MSR_LINKTYPE_AP;
2661 break;
2662 default:
2663 goto out;
2664 }
2665
2666 rtl8xxxu_write8(priv, REG_MSR, val8);
2667out:
2668 return;
2669}
2670
2671static void
2672rtl8xxxu_set_retry(struct rtl8xxxu_priv *priv, u16 short_retry, u16 long_retry)
2673{
2674 u16 val16;
2675
2676 val16 = ((short_retry << RETRY_LIMIT_SHORT_SHIFT) &
2677 RETRY_LIMIT_SHORT_MASK) |
2678 ((long_retry << RETRY_LIMIT_LONG_SHIFT) &
2679 RETRY_LIMIT_LONG_MASK);
2680
2681 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
2682}
2683
2684static void
2685rtl8xxxu_set_spec_sifs(struct rtl8xxxu_priv *priv, u16 cck, u16 ofdm)
2686{
2687 u16 val16;
2688
2689 val16 = ((cck << SPEC_SIFS_CCK_SHIFT) & SPEC_SIFS_CCK_MASK) |
2690 ((ofdm << SPEC_SIFS_OFDM_SHIFT) & SPEC_SIFS_OFDM_MASK);
2691
2692 rtl8xxxu_write16(priv, REG_SPEC_SIFS, val16);
2693}
2694
2695static void rtl8xxxu_print_chipinfo(struct rtl8xxxu_priv *priv)
2696{
2697 struct device *dev = &priv->udev->dev;
2698 char *cut;
2699
2700 switch (priv->chip_cut) {
2701 case 0:
2702 cut = "A";
2703 break;
2704 case 1:
2705 cut = "B";
2706 break;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002707 case 2:
2708 cut = "C";
2709 break;
2710 case 3:
2711 cut = "D";
2712 break;
2713 case 4:
2714 cut = "E";
2715 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002716 default:
2717 cut = "unknown";
2718 }
2719
2720 dev_info(dev,
2721 "RTL%s rev %s (%s) %iT%iR, TX queues %i, WiFi=%i, BT=%i, GPS=%i, HI PA=%i\n",
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002722 priv->chip_name, cut, priv->chip_vendor, priv->tx_paths,
2723 priv->rx_paths, priv->ep_tx_count, priv->has_wifi,
2724 priv->has_bluetooth, priv->has_gps, priv->hi_pa);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002725
2726 dev_info(dev, "RTL%s MAC: %pM\n", priv->chip_name, priv->mac_addr);
2727}
2728
2729static int rtl8xxxu_identify_chip(struct rtl8xxxu_priv *priv)
2730{
2731 struct device *dev = &priv->udev->dev;
2732 u32 val32, bonding;
2733 u16 val16;
2734
2735 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
2736 priv->chip_cut = (val32 & SYS_CFG_CHIP_VERSION_MASK) >>
2737 SYS_CFG_CHIP_VERSION_SHIFT;
2738 if (val32 & SYS_CFG_TRP_VAUX_EN) {
2739 dev_info(dev, "Unsupported test chip\n");
2740 return -ENOTSUPP;
2741 }
2742
2743 if (val32 & SYS_CFG_BT_FUNC) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002744 if (priv->chip_cut >= 3) {
2745 sprintf(priv->chip_name, "8723BU");
Jes Sorensenba17d822016-03-31 17:08:39 -04002746 priv->rtl_chip = RTL8723B;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002747 } else {
2748 sprintf(priv->chip_name, "8723AU");
Jes Sorensen0e28b972016-02-29 17:04:13 -05002749 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002750 priv->rtl_chip = RTL8723A;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002751 }
2752
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002753 priv->rf_paths = 1;
2754 priv->rx_paths = 1;
2755 priv->tx_paths = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002756
2757 val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
2758 if (val32 & MULTI_WIFI_FUNC_EN)
2759 priv->has_wifi = 1;
2760 if (val32 & MULTI_BT_FUNC_EN)
2761 priv->has_bluetooth = 1;
2762 if (val32 & MULTI_GPS_FUNC_EN)
2763 priv->has_gps = 1;
Jakub Sitnicki38451992016-02-03 13:39:49 -05002764 priv->is_multi_func = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002765 } else if (val32 & SYS_CFG_TYPE_ID) {
2766 bonding = rtl8xxxu_read32(priv, REG_HPON_FSM);
2767 bonding &= HPON_FSM_BONDING_MASK;
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04002768 if (priv->fops->tx_desc_size ==
2769 sizeof(struct rtl8xxxu_txdesc40)) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002770 if (bonding == HPON_FSM_BONDING_1T2R) {
2771 sprintf(priv->chip_name, "8191EU");
2772 priv->rf_paths = 2;
2773 priv->rx_paths = 2;
2774 priv->tx_paths = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002775 priv->rtl_chip = RTL8191E;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002776 } else {
2777 sprintf(priv->chip_name, "8192EU");
2778 priv->rf_paths = 2;
2779 priv->rx_paths = 2;
2780 priv->tx_paths = 2;
Jes Sorensenba17d822016-03-31 17:08:39 -04002781 priv->rtl_chip = RTL8192E;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002782 }
2783 } else if (bonding == HPON_FSM_BONDING_1T2R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002784 sprintf(priv->chip_name, "8191CU");
2785 priv->rf_paths = 2;
2786 priv->rx_paths = 2;
2787 priv->tx_paths = 1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002788 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002789 priv->rtl_chip = RTL8191C;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002790 } else {
2791 sprintf(priv->chip_name, "8192CU");
2792 priv->rf_paths = 2;
2793 priv->rx_paths = 2;
2794 priv->tx_paths = 2;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002795 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002796 priv->rtl_chip = RTL8192C;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002797 }
2798 priv->has_wifi = 1;
2799 } else {
2800 sprintf(priv->chip_name, "8188CU");
2801 priv->rf_paths = 1;
2802 priv->rx_paths = 1;
2803 priv->tx_paths = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002804 priv->rtl_chip = RTL8188C;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002805 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002806 priv->has_wifi = 1;
2807 }
2808
Jes Sorensenba17d822016-03-31 17:08:39 -04002809 switch (priv->rtl_chip) {
2810 case RTL8188E:
2811 case RTL8192E:
2812 case RTL8723B:
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002813 switch (val32 & SYS_CFG_VENDOR_EXT_MASK) {
2814 case SYS_CFG_VENDOR_ID_TSMC:
2815 sprintf(priv->chip_vendor, "TSMC");
2816 break;
2817 case SYS_CFG_VENDOR_ID_SMIC:
2818 sprintf(priv->chip_vendor, "SMIC");
2819 priv->vendor_smic = 1;
2820 break;
2821 case SYS_CFG_VENDOR_ID_UMC:
2822 sprintf(priv->chip_vendor, "UMC");
2823 priv->vendor_umc = 1;
2824 break;
2825 default:
2826 sprintf(priv->chip_vendor, "unknown");
2827 }
2828 break;
2829 default:
2830 if (val32 & SYS_CFG_VENDOR_ID) {
2831 sprintf(priv->chip_vendor, "UMC");
2832 priv->vendor_umc = 1;
2833 } else {
2834 sprintf(priv->chip_vendor, "TSMC");
2835 }
2836 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002837
2838 val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
2839 priv->rom_rev = (val32 & GPIO_RF_RL_ID) >> 28;
2840
2841 val16 = rtl8xxxu_read16(priv, REG_NORMAL_SIE_EP_TX);
2842 if (val16 & NORMAL_SIE_EP_TX_HIGH_MASK) {
2843 priv->ep_tx_high_queue = 1;
2844 priv->ep_tx_count++;
2845 }
2846
2847 if (val16 & NORMAL_SIE_EP_TX_NORMAL_MASK) {
2848 priv->ep_tx_normal_queue = 1;
2849 priv->ep_tx_count++;
2850 }
2851
2852 if (val16 & NORMAL_SIE_EP_TX_LOW_MASK) {
2853 priv->ep_tx_low_queue = 1;
2854 priv->ep_tx_count++;
2855 }
2856
2857 /*
2858 * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
2859 */
2860 if (!priv->ep_tx_count) {
2861 switch (priv->nr_out_eps) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002862 case 4:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002863 case 3:
2864 priv->ep_tx_low_queue = 1;
2865 priv->ep_tx_count++;
2866 case 2:
2867 priv->ep_tx_normal_queue = 1;
2868 priv->ep_tx_count++;
2869 case 1:
2870 priv->ep_tx_high_queue = 1;
2871 priv->ep_tx_count++;
2872 break;
2873 default:
2874 dev_info(dev, "Unsupported USB TX end-points\n");
2875 return -ENOTSUPP;
2876 }
2877 }
2878
2879 return 0;
2880}
2881
2882static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
2883{
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002884 struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
2885
2886 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002887 return -EINVAL;
2888
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002889 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002890
2891 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002892 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002893 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002894 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002895 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002896 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002897
2898 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002899 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002900 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002901 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002902 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002903 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002904
2905 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002906 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002907 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002908 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002909 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002910 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002911
2912 memcpy(priv->ht40_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002913 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002914 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002915 memcpy(priv->ht20_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002916 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002917 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002918
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05002919 if (priv->efuse_wifi.efuse8723.version >= 0x01) {
2920 priv->has_xtalk = 1;
2921 priv->xtalk = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
2922 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002923 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002924 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002925 dev_info(&priv->udev->dev, "Product: %.41s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002926 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002927 return 0;
2928}
2929
Jes Sorensen3c836d62016-02-29 17:04:11 -05002930static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
2931{
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002932 struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
Jes Sorensen3be26992016-02-29 17:05:22 -05002933 int i;
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002934
2935 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3c836d62016-02-29 17:04:11 -05002936 return -EINVAL;
2937
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002938 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002939
Jes Sorensen3be26992016-02-29 17:05:22 -05002940 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
2941 sizeof(efuse->tx_power_index_A.cck_base));
2942 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
2943 sizeof(efuse->tx_power_index_B.cck_base));
2944
2945 memcpy(priv->ht40_1s_tx_power_index_A,
2946 efuse->tx_power_index_A.ht40_base,
2947 sizeof(efuse->tx_power_index_A.ht40_base));
2948 memcpy(priv->ht40_1s_tx_power_index_B,
2949 efuse->tx_power_index_B.ht40_base,
2950 sizeof(efuse->tx_power_index_B.ht40_base));
2951
2952 priv->ofdm_tx_power_diff[0].a =
2953 efuse->tx_power_index_A.ht20_ofdm_1s_diff.a;
2954 priv->ofdm_tx_power_diff[0].b =
2955 efuse->tx_power_index_B.ht20_ofdm_1s_diff.a;
2956
2957 priv->ht20_tx_power_diff[0].a =
2958 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
2959 priv->ht20_tx_power_diff[0].b =
2960 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
2961
2962 priv->ht40_tx_power_diff[0].a = 0;
2963 priv->ht40_tx_power_diff[0].b = 0;
2964
2965 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
2966 priv->ofdm_tx_power_diff[i].a =
2967 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
2968 priv->ofdm_tx_power_diff[i].b =
2969 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
2970
2971 priv->ht20_tx_power_diff[i].a =
2972 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
2973 priv->ht20_tx_power_diff[i].b =
2974 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
2975
2976 priv->ht40_tx_power_diff[i].a =
2977 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
2978 priv->ht40_tx_power_diff[i].b =
2979 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
2980 }
2981
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05002982 priv->has_xtalk = 1;
2983 priv->xtalk = priv->efuse_wifi.efuse8723bu.xtal_k & 0x3f;
2984
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002985 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2986 dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002987
2988 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2989 int i;
2990 unsigned char *raw = priv->efuse_wifi.raw;
2991
2992 dev_info(&priv->udev->dev,
2993 "%s: dumping efuse (0x%02zx bytes):\n",
2994 __func__, sizeof(struct rtl8723bu_efuse));
2995 for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8) {
2996 dev_info(&priv->udev->dev, "%02x: "
2997 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2998 raw[i], raw[i + 1], raw[i + 2],
2999 raw[i + 3], raw[i + 4], raw[i + 5],
3000 raw[i + 6], raw[i + 7]);
3001 }
3002 }
3003
3004 return 0;
3005}
3006
Kalle Valoc0963772015-10-25 18:24:38 +02003007#ifdef CONFIG_RTL8XXXU_UNTESTED
3008
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003009static int rtl8192cu_parse_efuse(struct rtl8xxxu_priv *priv)
3010{
Jakub Sitnicki49594442016-02-29 17:04:26 -05003011 struct rtl8192cu_efuse *efuse = &priv->efuse_wifi.efuse8192;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003012 int i;
3013
Jakub Sitnicki49594442016-02-29 17:04:26 -05003014 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003015 return -EINVAL;
3016
Jakub Sitnicki49594442016-02-29 17:04:26 -05003017 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003018
3019 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003020 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003021 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003022 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003023 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003024 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003025
3026 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003027 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003028 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003029 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003030 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003031 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003032 memcpy(priv->ht40_2s_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003033 efuse->ht40_2s_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003034 sizeof(efuse->ht40_2s_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003035
3036 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003037 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003038 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003039 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003040 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003041 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003042
3043 memcpy(priv->ht40_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003044 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003045 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003046 memcpy(priv->ht20_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003047 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003048 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003049
3050 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05003051 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003052 dev_info(&priv->udev->dev, "Product: %.20s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05003053 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003054
Jakub Sitnicki49594442016-02-29 17:04:26 -05003055 if (efuse->rf_regulatory & 0x20) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003056 sprintf(priv->chip_name, "8188RU");
Jes Sorensen8d95c802016-04-14 16:37:11 -04003057 priv->rtl_chip = RTL8188R;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003058 priv->hi_pa = 1;
3059 }
3060
3061 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3062 unsigned char *raw = priv->efuse_wifi.raw;
3063
3064 dev_info(&priv->udev->dev,
3065 "%s: dumping efuse (0x%02zx bytes):\n",
3066 __func__, sizeof(struct rtl8192cu_efuse));
3067 for (i = 0; i < sizeof(struct rtl8192cu_efuse); i += 8) {
3068 dev_info(&priv->udev->dev, "%02x: "
3069 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3070 raw[i], raw[i + 1], raw[i + 2],
3071 raw[i + 3], raw[i + 4], raw[i + 5],
3072 raw[i + 6], raw[i + 7]);
3073 }
3074 }
3075 return 0;
3076}
3077
Kalle Valoc0963772015-10-25 18:24:38 +02003078#endif
3079
Jes Sorensen3307d842016-02-29 17:03:59 -05003080static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
3081{
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003082 struct rtl8192eu_efuse *efuse = &priv->efuse_wifi.efuse8192eu;
Jes Sorensen3307d842016-02-29 17:03:59 -05003083 int i;
3084
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003085 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3307d842016-02-29 17:03:59 -05003086 return -EINVAL;
3087
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003088 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3307d842016-02-29 17:03:59 -05003089
Jes Sorensen9e247722016-04-07 14:19:23 -04003090 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
3091 sizeof(efuse->tx_power_index_A.cck_base));
3092 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
3093 sizeof(efuse->tx_power_index_B.cck_base));
3094
3095 memcpy(priv->ht40_1s_tx_power_index_A,
3096 efuse->tx_power_index_A.ht40_base,
3097 sizeof(efuse->tx_power_index_A.ht40_base));
3098 memcpy(priv->ht40_1s_tx_power_index_B,
3099 efuse->tx_power_index_B.ht40_base,
3100 sizeof(efuse->tx_power_index_B.ht40_base));
3101
3102 priv->ht20_tx_power_diff[0].a =
3103 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
3104 priv->ht20_tx_power_diff[0].b =
3105 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
3106
3107 priv->ht40_tx_power_diff[0].a = 0;
3108 priv->ht40_tx_power_diff[0].b = 0;
3109
3110 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
3111 priv->ofdm_tx_power_diff[i].a =
3112 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
3113 priv->ofdm_tx_power_diff[i].b =
3114 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
3115
3116 priv->ht20_tx_power_diff[i].a =
3117 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
3118 priv->ht20_tx_power_diff[i].b =
3119 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
3120
3121 priv->ht40_tx_power_diff[i].a =
3122 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
3123 priv->ht40_tx_power_diff[i].b =
3124 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
3125 }
3126
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003127 priv->has_xtalk = 1;
3128 priv->xtalk = priv->efuse_wifi.efuse8192eu.xtal_k & 0x3f;
3129
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003130 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
3131 dev_info(&priv->udev->dev, "Product: %.11s\n", efuse->device_name);
3132 dev_info(&priv->udev->dev, "Serial: %.11s\n", efuse->serial);
Jes Sorensen3307d842016-02-29 17:03:59 -05003133
3134 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3135 unsigned char *raw = priv->efuse_wifi.raw;
3136
3137 dev_info(&priv->udev->dev,
3138 "%s: dumping efuse (0x%02zx bytes):\n",
3139 __func__, sizeof(struct rtl8192eu_efuse));
3140 for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8) {
3141 dev_info(&priv->udev->dev, "%02x: "
3142 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3143 raw[i], raw[i + 1], raw[i + 2],
3144 raw[i + 3], raw[i + 4], raw[i + 5],
3145 raw[i + 6], raw[i + 7]);
3146 }
3147 }
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003148 return 0;
Jes Sorensen3307d842016-02-29 17:03:59 -05003149}
3150
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003151static int
3152rtl8xxxu_read_efuse8(struct rtl8xxxu_priv *priv, u16 offset, u8 *data)
3153{
3154 int i;
3155 u8 val8;
3156 u32 val32;
3157
3158 /* Write Address */
3159 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 1, offset & 0xff);
3160 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 2);
3161 val8 &= 0xfc;
3162 val8 |= (offset >> 8) & 0x03;
3163 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 2, val8);
3164
3165 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 3);
3166 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 3, val8 & 0x7f);
3167
3168 /* Poll for data read */
3169 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3170 for (i = 0; i < RTL8XXXU_MAX_REG_POLL; i++) {
3171 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3172 if (val32 & BIT(31))
3173 break;
3174 }
3175
3176 if (i == RTL8XXXU_MAX_REG_POLL)
3177 return -EIO;
3178
3179 udelay(50);
3180 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3181
3182 *data = val32 & 0xff;
3183 return 0;
3184}
3185
3186static int rtl8xxxu_read_efuse(struct rtl8xxxu_priv *priv)
3187{
3188 struct device *dev = &priv->udev->dev;
3189 int i, ret = 0;
3190 u8 val8, word_mask, header, extheader;
3191 u16 val16, efuse_addr, offset;
3192 u32 val32;
3193
3194 val16 = rtl8xxxu_read16(priv, REG_9346CR);
3195 if (val16 & EEPROM_ENABLE)
3196 priv->has_eeprom = 1;
3197 if (val16 & EEPROM_BOOT)
3198 priv->boot_eeprom = 1;
3199
Jakub Sitnicki38451992016-02-03 13:39:49 -05003200 if (priv->is_multi_func) {
3201 val32 = rtl8xxxu_read32(priv, REG_EFUSE_TEST);
3202 val32 = (val32 & ~EFUSE_SELECT_MASK) | EFUSE_WIFI_SELECT;
3203 rtl8xxxu_write32(priv, REG_EFUSE_TEST, val32);
3204 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003205
3206 dev_dbg(dev, "Booting from %s\n",
3207 priv->boot_eeprom ? "EEPROM" : "EFUSE");
3208
3209 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_ENABLE);
3210
3211 /* 1.2V Power: From VDDON with Power Cut(0x0000[15]), default valid */
3212 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
3213 if (!(val16 & SYS_ISO_PWC_EV12V)) {
3214 val16 |= SYS_ISO_PWC_EV12V;
3215 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
3216 }
3217 /* Reset: 0x0000[28], default valid */
3218 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3219 if (!(val16 & SYS_FUNC_ELDR)) {
3220 val16 |= SYS_FUNC_ELDR;
3221 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3222 }
3223
3224 /*
3225 * Clock: Gated(0x0008[5]) 8M(0x0008[1]) clock from ANA, default valid
3226 */
3227 val16 = rtl8xxxu_read16(priv, REG_SYS_CLKR);
3228 if (!(val16 & SYS_CLK_LOADER_ENABLE) || !(val16 & SYS_CLK_ANA8M)) {
3229 val16 |= (SYS_CLK_LOADER_ENABLE | SYS_CLK_ANA8M);
3230 rtl8xxxu_write16(priv, REG_SYS_CLKR, val16);
3231 }
3232
3233 /* Default value is 0xff */
Jes Sorensen3307d842016-02-29 17:03:59 -05003234 memset(priv->efuse_wifi.raw, 0xff, EFUSE_MAP_LEN);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003235
3236 efuse_addr = 0;
3237 while (efuse_addr < EFUSE_REAL_CONTENT_LEN_8723A) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003238 u16 map_addr;
3239
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003240 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &header);
3241 if (ret || header == 0xff)
3242 goto exit;
3243
3244 if ((header & 0x1f) == 0x0f) { /* extended header */
3245 offset = (header & 0xe0) >> 5;
3246
3247 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++,
3248 &extheader);
3249 if (ret)
3250 goto exit;
3251 /* All words disabled */
3252 if ((extheader & 0x0f) == 0x0f)
3253 continue;
3254
3255 offset |= ((extheader & 0xf0) >> 1);
3256 word_mask = extheader & 0x0f;
3257 } else {
3258 offset = (header >> 4) & 0x0f;
3259 word_mask = header & 0x0f;
3260 }
3261
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003262 /* Get word enable value from PG header */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003263
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003264 /* We have 8 bits to indicate validity */
3265 map_addr = offset * 8;
3266 if (map_addr >= EFUSE_MAP_LEN) {
3267 dev_warn(dev, "%s: Illegal map_addr (%04x), "
3268 "efuse corrupt!\n",
3269 __func__, map_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003270 ret = -EINVAL;
3271 goto exit;
3272 }
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003273 for (i = 0; i < EFUSE_MAX_WORD_UNIT; i++) {
3274 /* Check word enable condition in the section */
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05003275 if (word_mask & BIT(i)) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003276 map_addr += 2;
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05003277 continue;
3278 }
3279
3280 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
3281 if (ret)
3282 goto exit;
3283 priv->efuse_wifi.raw[map_addr++] = val8;
3284
3285 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
3286 if (ret)
3287 goto exit;
3288 priv->efuse_wifi.raw[map_addr++] = val8;
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003289 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003290 }
3291
3292exit:
3293 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_DISABLE);
3294
3295 return ret;
3296}
3297
Jes Sorensend48fe602016-02-03 13:39:44 -05003298static void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv)
3299{
3300 u8 val8;
3301 u16 sys_func;
3302
3303 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05003304 val8 &= ~BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05003305 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003306
Jes Sorensend48fe602016-02-03 13:39:44 -05003307 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3308 sys_func &= ~SYS_FUNC_CPU_ENABLE;
3309 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003310
Jes Sorensend48fe602016-02-03 13:39:44 -05003311 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05003312 val8 |= BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05003313 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003314
3315 sys_func |= SYS_FUNC_CPU_ENABLE;
3316 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3317}
3318
3319static void rtl8723bu_reset_8051(struct rtl8xxxu_priv *priv)
3320{
3321 u8 val8;
3322 u16 sys_func;
3323
3324 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
3325 val8 &= ~BIT(1);
3326 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
3327
3328 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
3329 val8 &= ~BIT(0);
3330 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
3331
3332 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3333 sys_func &= ~SYS_FUNC_CPU_ENABLE;
3334 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3335
3336 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
3337 val8 &= ~BIT(1);
3338 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
3339
3340 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
3341 val8 |= BIT(0);
3342 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
3343
Jes Sorensend48fe602016-02-03 13:39:44 -05003344 sys_func |= SYS_FUNC_CPU_ENABLE;
3345 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3346}
3347
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003348static int rtl8xxxu_start_firmware(struct rtl8xxxu_priv *priv)
3349{
3350 struct device *dev = &priv->udev->dev;
3351 int ret = 0, i;
3352 u32 val32;
3353
3354 /* Poll checksum report */
3355 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
3356 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3357 if (val32 & MCU_FW_DL_CSUM_REPORT)
3358 break;
3359 }
3360
3361 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
3362 dev_warn(dev, "Firmware checksum poll timed out\n");
3363 ret = -EAGAIN;
3364 goto exit;
3365 }
3366
3367 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3368 val32 |= MCU_FW_DL_READY;
3369 val32 &= ~MCU_WINT_INIT_READY;
3370 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
3371
Jes Sorensend48fe602016-02-03 13:39:44 -05003372 /*
3373 * Reset the 8051 in order for the firmware to start running,
3374 * otherwise it won't come up on the 8192eu
3375 */
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003376 priv->fops->reset_8051(priv);
Jes Sorensend48fe602016-02-03 13:39:44 -05003377
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003378 /* Wait for firmware to become ready */
3379 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
3380 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3381 if (val32 & MCU_WINT_INIT_READY)
3382 break;
3383
3384 udelay(100);
3385 }
3386
3387 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
3388 dev_warn(dev, "Firmware failed to start\n");
3389 ret = -EAGAIN;
3390 goto exit;
3391 }
3392
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003393 /*
3394 * Init H2C command
3395 */
Jes Sorensenba17d822016-03-31 17:08:39 -04003396 if (priv->rtl_chip == RTL8723B)
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003397 rtl8xxxu_write8(priv, REG_HMTFR, 0x0f);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003398exit:
3399 return ret;
3400}
3401
3402static int rtl8xxxu_download_firmware(struct rtl8xxxu_priv *priv)
3403{
3404 int pages, remainder, i, ret;
Jes Sorensend48fe602016-02-03 13:39:44 -05003405 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003406 u16 val16;
3407 u32 val32;
3408 u8 *fwptr;
3409
3410 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC + 1);
3411 val8 |= 4;
3412 rtl8xxxu_write8(priv, REG_SYS_FUNC + 1, val8);
3413
3414 /* 8051 enable */
3415 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
Jes Sorensen43154f62016-02-03 13:39:35 -05003416 val16 |= SYS_FUNC_CPU_ENABLE;
3417 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003418
Jes Sorensen216202a2016-02-03 13:39:37 -05003419 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
3420 if (val8 & MCU_FW_RAM_SEL) {
3421 pr_info("do the RAM reset\n");
3422 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003423 priv->fops->reset_8051(priv);
Jes Sorensen216202a2016-02-03 13:39:37 -05003424 }
3425
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003426 /* MCU firmware download enable */
3427 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003428 val8 |= MCU_FW_DL_ENABLE;
3429 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003430
3431 /* 8051 reset */
3432 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003433 val32 &= ~BIT(19);
3434 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003435
3436 /* Reset firmware download checksum */
3437 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003438 val8 |= MCU_FW_DL_CSUM_REPORT;
3439 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003440
3441 pages = priv->fw_size / RTL_FW_PAGE_SIZE;
3442 remainder = priv->fw_size % RTL_FW_PAGE_SIZE;
3443
3444 fwptr = priv->fw_data->data;
3445
3446 for (i = 0; i < pages; i++) {
3447 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05003448 val8 |= i;
3449 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003450
3451 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
3452 fwptr, RTL_FW_PAGE_SIZE);
3453 if (ret != RTL_FW_PAGE_SIZE) {
3454 ret = -EAGAIN;
3455 goto fw_abort;
3456 }
3457
3458 fwptr += RTL_FW_PAGE_SIZE;
3459 }
3460
3461 if (remainder) {
3462 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05003463 val8 |= i;
3464 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003465 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
3466 fwptr, remainder);
3467 if (ret != remainder) {
3468 ret = -EAGAIN;
3469 goto fw_abort;
3470 }
3471 }
3472
3473 ret = 0;
3474fw_abort:
3475 /* MCU firmware download disable */
3476 val16 = rtl8xxxu_read16(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003477 val16 &= ~MCU_FW_DL_ENABLE;
3478 rtl8xxxu_write16(priv, REG_MCU_FW_DL, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003479
3480 return ret;
3481}
3482
3483static int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name)
3484{
3485 struct device *dev = &priv->udev->dev;
3486 const struct firmware *fw;
3487 int ret = 0;
3488 u16 signature;
3489
3490 dev_info(dev, "%s: Loading firmware %s\n", DRIVER_NAME, fw_name);
3491 if (request_firmware(&fw, fw_name, &priv->udev->dev)) {
3492 dev_warn(dev, "request_firmware(%s) failed\n", fw_name);
3493 ret = -EAGAIN;
3494 goto exit;
3495 }
3496 if (!fw) {
3497 dev_warn(dev, "Firmware data not available\n");
3498 ret = -EINVAL;
3499 goto exit;
3500 }
3501
3502 priv->fw_data = kmemdup(fw->data, fw->size, GFP_KERNEL);
Tobias Klauser98e27cb2016-02-03 13:39:43 -05003503 if (!priv->fw_data) {
3504 ret = -ENOMEM;
3505 goto exit;
3506 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003507 priv->fw_size = fw->size - sizeof(struct rtl8xxxu_firmware_header);
3508
3509 signature = le16_to_cpu(priv->fw_data->signature);
3510 switch (signature & 0xfff0) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003511 case 0x92e0:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003512 case 0x92c0:
3513 case 0x88c0:
Jes Sorensen35a741f2016-02-29 17:04:10 -05003514 case 0x5300:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003515 case 0x2300:
3516 break;
3517 default:
3518 ret = -EINVAL;
3519 dev_warn(dev, "%s: Invalid firmware signature: 0x%04x\n",
3520 __func__, signature);
3521 }
3522
3523 dev_info(dev, "Firmware revision %i.%i (signature 0x%04x)\n",
3524 le16_to_cpu(priv->fw_data->major_version),
3525 priv->fw_data->minor_version, signature);
3526
3527exit:
3528 release_firmware(fw);
3529 return ret;
3530}
3531
3532static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
3533{
3534 char *fw_name;
3535 int ret;
3536
3537 switch (priv->chip_cut) {
3538 case 0:
3539 fw_name = "rtlwifi/rtl8723aufw_A.bin";
3540 break;
3541 case 1:
3542 if (priv->enable_bluetooth)
3543 fw_name = "rtlwifi/rtl8723aufw_B.bin";
3544 else
3545 fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
3546
3547 break;
3548 default:
3549 return -EINVAL;
3550 }
3551
3552 ret = rtl8xxxu_load_firmware(priv, fw_name);
3553 return ret;
3554}
3555
Jes Sorensen35a741f2016-02-29 17:04:10 -05003556static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
3557{
3558 char *fw_name;
3559 int ret;
3560
3561 if (priv->enable_bluetooth)
3562 fw_name = "rtlwifi/rtl8723bu_bt.bin";
3563 else
3564 fw_name = "rtlwifi/rtl8723bu_nic.bin";
3565
3566 ret = rtl8xxxu_load_firmware(priv, fw_name);
3567 return ret;
3568}
3569
Kalle Valoc0963772015-10-25 18:24:38 +02003570#ifdef CONFIG_RTL8XXXU_UNTESTED
3571
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003572static int rtl8192cu_load_firmware(struct rtl8xxxu_priv *priv)
3573{
3574 char *fw_name;
3575 int ret;
3576
3577 if (!priv->vendor_umc)
3578 fw_name = "rtlwifi/rtl8192cufw_TMSC.bin";
Jes Sorensenba17d822016-03-31 17:08:39 -04003579 else if (priv->chip_cut || priv->rtl_chip == RTL8192C)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003580 fw_name = "rtlwifi/rtl8192cufw_B.bin";
3581 else
3582 fw_name = "rtlwifi/rtl8192cufw_A.bin";
3583
3584 ret = rtl8xxxu_load_firmware(priv, fw_name);
3585
3586 return ret;
3587}
3588
Kalle Valoc0963772015-10-25 18:24:38 +02003589#endif
3590
Jes Sorensen3307d842016-02-29 17:03:59 -05003591static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
3592{
3593 char *fw_name;
3594 int ret;
3595
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003596 fw_name = "rtlwifi/rtl8192eu_nic.bin";
Jes Sorensen3307d842016-02-29 17:03:59 -05003597
3598 ret = rtl8xxxu_load_firmware(priv, fw_name);
3599
3600 return ret;
3601}
3602
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003603static void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv)
3604{
3605 u16 val16;
3606 int i = 100;
3607
3608 /* Inform 8051 to perform reset */
3609 rtl8xxxu_write8(priv, REG_HMTFR + 3, 0x20);
3610
3611 for (i = 100; i > 0; i--) {
3612 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3613
3614 if (!(val16 & SYS_FUNC_CPU_ENABLE)) {
3615 dev_dbg(&priv->udev->dev,
3616 "%s: Firmware self reset success!\n", __func__);
3617 break;
3618 }
3619 udelay(50);
3620 }
3621
3622 if (!i) {
3623 /* Force firmware reset */
3624 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3625 val16 &= ~SYS_FUNC_CPU_ENABLE;
3626 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3627 }
3628}
3629
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003630static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
3631{
3632 u32 val32;
3633
Jes Sorensen70bc1e22016-04-07 14:19:31 -04003634 val32 = rtl8xxxu_read32(priv, REG_PAD_CTRL1);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003635 val32 &= ~(BIT(20) | BIT(24));
Jes Sorensen70bc1e22016-04-07 14:19:31 -04003636 rtl8xxxu_write32(priv, REG_PAD_CTRL1, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003637
3638 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
3639 val32 &= ~BIT(4);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003640 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3641
3642 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003643 val32 |= BIT(3);
3644 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3645
3646 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003647 val32 |= BIT(24);
3648 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3649
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003650 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
3651 val32 &= ~BIT(23);
3652 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3653
Jes Sorensen120e6272016-02-29 17:05:14 -05003654 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003655 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05003656 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003657
Jes Sorensen59b74392016-02-29 17:05:15 -05003658 val32 = rtl8xxxu_read32(priv, REG_RFE_CTRL_ANTA_SRC);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003659 val32 &= 0xffffff00;
3660 val32 |= 0x77;
Jes Sorensen59b74392016-02-29 17:05:15 -05003661 rtl8xxxu_write32(priv, REG_RFE_CTRL_ANTA_SRC, val32);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003662
3663 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
3664 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
3665 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003666}
3667
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003668static int
Jes Sorensenc606e662016-04-07 14:19:16 -04003669rtl8xxxu_init_mac(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003670{
Jes Sorensenc606e662016-04-07 14:19:16 -04003671 struct rtl8xxxu_reg8val *array = priv->fops->mactable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003672 int i, ret;
3673 u16 reg;
3674 u8 val;
3675
3676 for (i = 0; ; i++) {
3677 reg = array[i].reg;
3678 val = array[i].val;
3679
3680 if (reg == 0xffff && val == 0xff)
3681 break;
3682
3683 ret = rtl8xxxu_write8(priv, reg, val);
3684 if (ret != 1) {
3685 dev_warn(&priv->udev->dev,
Jes Sorensenc606e662016-04-07 14:19:16 -04003686 "Failed to initialize MAC "
3687 "(reg: %04x, val %02x)\n", reg, val);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003688 return -EAGAIN;
3689 }
3690 }
3691
Jes Sorensen8a594852016-04-07 14:19:26 -04003692 if (priv->rtl_chip != RTL8723B && priv->rtl_chip != RTL8192E)
Jes Sorensen8baf6702016-02-29 17:04:54 -05003693 rtl8xxxu_write8(priv, REG_MAX_AGGR_NUM, 0x0a);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003694
3695 return 0;
3696}
3697
3698static int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
3699 struct rtl8xxxu_reg32val *array)
3700{
3701 int i, ret;
3702 u16 reg;
3703 u32 val;
3704
3705 for (i = 0; ; i++) {
3706 reg = array[i].reg;
3707 val = array[i].val;
3708
3709 if (reg == 0xffff && val == 0xffffffff)
3710 break;
3711
3712 ret = rtl8xxxu_write32(priv, reg, val);
3713 if (ret != sizeof(val)) {
3714 dev_warn(&priv->udev->dev,
3715 "Failed to initialize PHY\n");
3716 return -EAGAIN;
3717 }
3718 udelay(1);
3719 }
3720
3721 return 0;
3722}
3723
Jes Sorensencb877252016-04-14 14:58:57 -04003724static void rtl8723au_init_phy_bb(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003725{
Jes Sorensenb84cac12016-04-14 14:59:00 -04003726 u8 val8, ldoa15, ldov12d, lpldo, ldohci12;
Jes Sorensen04313eb2016-02-29 17:04:51 -05003727 u16 val16;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003728 u32 val32;
3729
Jes Sorensencb877252016-04-14 14:58:57 -04003730 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
3731 udelay(2);
3732 val8 |= AFE_PLL_320_ENABLE;
3733 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
3734 udelay(2);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003735
Jes Sorensencb877252016-04-14 14:58:57 -04003736 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL + 1, 0xff);
3737 udelay(2);
Jes Sorensen8baf6702016-02-29 17:04:54 -05003738
Jes Sorensencb877252016-04-14 14:58:57 -04003739 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3740 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB;
3741 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003742
Jes Sorensencb877252016-04-14 14:58:57 -04003743 val32 = rtl8xxxu_read32(priv, REG_AFE_XTAL_CTRL);
3744 val32 &= ~AFE_XTAL_RF_GATE;
3745 if (priv->has_bluetooth)
3746 val32 &= ~AFE_XTAL_BT_GATE;
3747 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003748
3749 /* 6. 0x1f[7:0] = 0x07 */
3750 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3751 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3752
Jes Sorensencb877252016-04-14 14:58:57 -04003753 if (priv->hi_pa)
Jes Sorensenabd71bd2016-04-07 14:19:22 -04003754 rtl8xxxu_init_phy_regs(priv, rtl8188ru_phy_1t_highpa_table);
3755 else if (priv->tx_paths == 2)
3756 rtl8xxxu_init_phy_regs(priv, rtl8192cu_phy_2t_init_table);
3757 else
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003758 rtl8xxxu_init_phy_regs(priv, rtl8723a_phy_1t_init_table);
3759
Jes Sorensen78a84212016-04-14 16:37:10 -04003760 if (priv->rtl_chip == RTL8188R && priv->hi_pa &&
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003761 priv->vendor_umc && priv->chip_cut == 1)
3762 rtl8xxxu_write8(priv, REG_OFDM0_AGC_PARM1 + 2, 0x50);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003763
3764 if (priv->hi_pa)
3765 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_highpa_table);
3766 else
3767 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_standard_table);
Jes Sorensenb84cac12016-04-14 14:59:00 -04003768
3769 ldoa15 = LDOA15_ENABLE | LDOA15_OBUF;
3770 ldov12d = LDOV12D_ENABLE | BIT(2) | (2 << LDOV12D_VADJ_SHIFT);
3771 ldohci12 = 0x57;
3772 lpldo = 1;
3773 val32 = (lpldo << 24) | (ldohci12 << 16) | (ldov12d << 8) | ldoa15;
3774 rtl8xxxu_write32(priv, REG_LDOA15_CTRL, val32);
Jes Sorensencb877252016-04-14 14:58:57 -04003775}
3776
3777static void rtl8723bu_init_phy_bb(struct rtl8xxxu_priv *priv)
3778{
3779 u8 val8;
3780 u16 val16;
3781
3782 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3783 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
3784 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3785
3786 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
3787
3788 /* 6. 0x1f[7:0] = 0x07 */
3789 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3790 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3791
3792 /* Why? */
3793 rtl8xxxu_write8(priv, REG_SYS_FUNC, 0xe3);
3794 rtl8xxxu_write8(priv, REG_AFE_XTAL_CTRL + 1, 0x80);
3795 rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003796
3797 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
Jes Sorensencb877252016-04-14 14:58:57 -04003798}
3799
3800static void rtl8192eu_init_phy_bb(struct rtl8xxxu_priv *priv)
3801{
3802 u8 val8;
3803 u16 val16;
3804
3805 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3806 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
3807 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3808
3809 /* 6. 0x1f[7:0] = 0x07 */
3810 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3811 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3812
3813 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3814 val16 |= (SYS_FUNC_USBA | SYS_FUNC_USBD | SYS_FUNC_DIO_RF |
3815 SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB);
3816 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3817 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3818 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3819 rtl8xxxu_init_phy_regs(priv, rtl8192eu_phy_init_table);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003820
3821 if (priv->hi_pa)
3822 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_highpa_table);
3823 else
3824 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_std_table);
Jes Sorensencb877252016-04-14 14:58:57 -04003825}
3826
3827/*
3828 * Most of this is black magic retrieved from the old rtl8723au driver
3829 */
3830static int rtl8xxxu_init_phy_bb(struct rtl8xxxu_priv *priv)
3831{
Jes Sorensenb84cac12016-04-14 14:59:00 -04003832 u8 val8;
Jes Sorensencb877252016-04-14 14:58:57 -04003833 u32 val32;
3834
3835 priv->fops->init_phy_bb(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003836
3837 if (priv->tx_paths == 1 && priv->rx_paths == 2) {
3838 /*
3839 * For 1T2R boards, patch the registers.
3840 *
3841 * It looks like 8191/2 1T2R boards use path B for TX
3842 */
3843 val32 = rtl8xxxu_read32(priv, REG_FPGA0_TX_INFO);
3844 val32 &= ~(BIT(0) | BIT(1));
3845 val32 |= BIT(1);
3846 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, val32);
3847
3848 val32 = rtl8xxxu_read32(priv, REG_FPGA1_TX_INFO);
3849 val32 &= ~0x300033;
3850 val32 |= 0x200022;
3851 rtl8xxxu_write32(priv, REG_FPGA1_TX_INFO, val32);
3852
3853 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
Jes Sorensenbd8fe402016-04-14 14:58:56 -04003854 val32 &= ~CCK0_AFE_RX_MASK;
Jes Sorensen90683082016-04-14 14:58:55 -04003855 val32 &= 0x00ffffff;
Jes Sorensenbd8fe402016-04-14 14:58:56 -04003856 val32 |= 0x40000000;
3857 val32 |= CCK0_AFE_RX_ANT_B;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003858 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
3859
3860 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
3861 val32 &= ~(OFDM_RF_PATH_RX_MASK | OFDM_RF_PATH_TX_MASK);
3862 val32 |= (OFDM_RF_PATH_RX_A | OFDM_RF_PATH_RX_B |
3863 OFDM_RF_PATH_TX_B);
3864 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
3865
3866 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGC_PARM1);
3867 val32 &= ~(BIT(4) | BIT(5));
3868 val32 |= BIT(4);
3869 rtl8xxxu_write32(priv, REG_OFDM0_AGC_PARM1, val32);
3870
3871 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_RFON);
3872 val32 &= ~(BIT(27) | BIT(26));
3873 val32 |= BIT(27);
3874 rtl8xxxu_write32(priv, REG_TX_CCK_RFON, val32);
3875
3876 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_BBON);
3877 val32 &= ~(BIT(27) | BIT(26));
3878 val32 |= BIT(27);
3879 rtl8xxxu_write32(priv, REG_TX_CCK_BBON, val32);
3880
3881 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_RFON);
3882 val32 &= ~(BIT(27) | BIT(26));
3883 val32 |= BIT(27);
3884 rtl8xxxu_write32(priv, REG_TX_OFDM_RFON, val32);
3885
3886 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_BBON);
3887 val32 &= ~(BIT(27) | BIT(26));
3888 val32 |= BIT(27);
3889 rtl8xxxu_write32(priv, REG_TX_OFDM_BBON, val32);
3890
3891 val32 = rtl8xxxu_read32(priv, REG_TX_TO_TX);
3892 val32 &= ~(BIT(27) | BIT(26));
3893 val32 |= BIT(27);
3894 rtl8xxxu_write32(priv, REG_TX_TO_TX, val32);
3895 }
3896
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003897 if (priv->has_xtalk) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003898 val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
3899
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003900 val8 = priv->xtalk;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003901 val32 &= 0xff000fff;
3902 val32 |= ((val8 | (val8 << 6)) << 12);
3903
3904 rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
3905 }
3906
Jes Sorensen8a594852016-04-07 14:19:26 -04003907 if (priv->rtl_chip == RTL8192E)
3908 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x000f81fb);
3909
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003910 return 0;
3911}
3912
3913static int rtl8xxxu_init_rf_regs(struct rtl8xxxu_priv *priv,
3914 struct rtl8xxxu_rfregval *array,
3915 enum rtl8xxxu_rfpath path)
3916{
3917 int i, ret;
3918 u8 reg;
3919 u32 val;
3920
3921 for (i = 0; ; i++) {
3922 reg = array[i].reg;
3923 val = array[i].val;
3924
3925 if (reg == 0xff && val == 0xffffffff)
3926 break;
3927
3928 switch (reg) {
3929 case 0xfe:
3930 msleep(50);
3931 continue;
3932 case 0xfd:
3933 mdelay(5);
3934 continue;
3935 case 0xfc:
3936 mdelay(1);
3937 continue;
3938 case 0xfb:
3939 udelay(50);
3940 continue;
3941 case 0xfa:
3942 udelay(5);
3943 continue;
3944 case 0xf9:
3945 udelay(1);
3946 continue;
3947 }
3948
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003949 ret = rtl8xxxu_write_rfreg(priv, path, reg, val);
3950 if (ret) {
3951 dev_warn(&priv->udev->dev,
3952 "Failed to initialize RF\n");
3953 return -EAGAIN;
3954 }
3955 udelay(1);
3956 }
3957
3958 return 0;
3959}
3960
3961static int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
3962 struct rtl8xxxu_rfregval *table,
3963 enum rtl8xxxu_rfpath path)
3964{
3965 u32 val32;
3966 u16 val16, rfsi_rfenv;
3967 u16 reg_sw_ctrl, reg_int_oe, reg_hssi_parm2;
3968
3969 switch (path) {
3970 case RF_A:
3971 reg_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL;
3972 reg_int_oe = REG_FPGA0_XA_RF_INT_OE;
3973 reg_hssi_parm2 = REG_FPGA0_XA_HSSI_PARM2;
3974 break;
3975 case RF_B:
3976 reg_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL;
3977 reg_int_oe = REG_FPGA0_XB_RF_INT_OE;
3978 reg_hssi_parm2 = REG_FPGA0_XB_HSSI_PARM2;
3979 break;
3980 default:
3981 dev_err(&priv->udev->dev, "%s:Unsupported RF path %c\n",
3982 __func__, path + 'A');
3983 return -EINVAL;
3984 }
3985 /* For path B, use XB */
3986 rfsi_rfenv = rtl8xxxu_read16(priv, reg_sw_ctrl);
3987 rfsi_rfenv &= FPGA0_RF_RFENV;
3988
3989 /*
3990 * These two we might be able to optimize into one
3991 */
3992 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3993 val32 |= BIT(20); /* 0x10 << 16 */
3994 rtl8xxxu_write32(priv, reg_int_oe, val32);
3995 udelay(1);
3996
3997 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3998 val32 |= BIT(4);
3999 rtl8xxxu_write32(priv, reg_int_oe, val32);
4000 udelay(1);
4001
4002 /*
4003 * These two we might be able to optimize into one
4004 */
4005 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
4006 val32 &= ~FPGA0_HSSI_3WIRE_ADDR_LEN;
4007 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
4008 udelay(1);
4009
4010 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
4011 val32 &= ~FPGA0_HSSI_3WIRE_DATA_LEN;
4012 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
4013 udelay(1);
4014
4015 rtl8xxxu_init_rf_regs(priv, table, path);
4016
4017 /* For path B, use XB */
4018 val16 = rtl8xxxu_read16(priv, reg_sw_ctrl);
4019 val16 &= ~FPGA0_RF_RFENV;
4020 val16 |= rfsi_rfenv;
4021 rtl8xxxu_write16(priv, reg_sw_ctrl, val16);
4022
4023 return 0;
4024}
4025
Jes Sorensen4062b8f2016-04-14 16:37:08 -04004026static int rtl8723au_init_phy_rf(struct rtl8xxxu_priv *priv)
4027{
4028 int ret;
4029
4030 ret = rtl8xxxu_init_phy_rf(priv, rtl8723au_radioa_1t_init_table, RF_A);
4031
4032 /* Reduce 80M spur */
4033 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
4034 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4035 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
4036 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4037
4038 return ret;
4039}
4040
4041static int rtl8723bu_init_phy_rf(struct rtl8xxxu_priv *priv)
4042{
4043 int ret;
4044
4045 ret = rtl8xxxu_init_phy_rf(priv, rtl8723bu_radioa_1t_init_table, RF_A);
4046 /*
4047 * PHY LCK
4048 */
4049 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdfbe0);
4050 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, 0x8c01);
4051 msleep(200);
4052 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdffe0);
4053
4054 return ret;
4055}
4056
4057#ifdef CONFIG_RTL8XXXU_UNTESTED
4058static int rtl8192cu_init_phy_rf(struct rtl8xxxu_priv *priv)
4059{
4060 struct rtl8xxxu_rfregval *rftable;
4061 int ret;
4062
Jes Sorensen8d95c802016-04-14 16:37:11 -04004063 if (priv->rtl_chip == RTL8188R) {
4064 rftable = rtl8188ru_radioa_1t_highpa_table;
Jes Sorensen4062b8f2016-04-14 16:37:08 -04004065 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4066 } else if (priv->rf_paths == 1) {
4067 rftable = rtl8192cu_radioa_1t_init_table;
4068 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4069 } else {
4070 rftable = rtl8192cu_radioa_2t_init_table;
4071 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4072 if (ret)
4073 goto exit;
4074 rftable = rtl8192cu_radiob_2t_init_table;
4075 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
4076 }
4077
4078exit:
4079 return ret;
4080}
4081#endif
4082
4083static int rtl8192eu_init_phy_rf(struct rtl8xxxu_priv *priv)
4084{
4085 int ret;
4086
4087 ret = rtl8xxxu_init_phy_rf(priv, rtl8192eu_radioa_init_table, RF_A);
4088 if (ret)
4089 goto exit;
4090
4091 ret = rtl8xxxu_init_phy_rf(priv, rtl8192eu_radiob_init_table, RF_B);
4092
4093exit:
4094 return ret;
4095}
4096
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004097static int rtl8xxxu_llt_write(struct rtl8xxxu_priv *priv, u8 address, u8 data)
4098{
4099 int ret = -EBUSY;
4100 int count = 0;
4101 u32 value;
4102
4103 value = LLT_OP_WRITE | address << 8 | data;
4104
4105 rtl8xxxu_write32(priv, REG_LLT_INIT, value);
4106
4107 do {
4108 value = rtl8xxxu_read32(priv, REG_LLT_INIT);
4109 if ((value & LLT_OP_MASK) == LLT_OP_INACTIVE) {
4110 ret = 0;
4111 break;
4112 }
4113 } while (count++ < 20);
4114
4115 return ret;
4116}
4117
4118static int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
4119{
4120 int ret;
4121 int i;
4122
4123 for (i = 0; i < last_tx_page; i++) {
4124 ret = rtl8xxxu_llt_write(priv, i, i + 1);
4125 if (ret)
4126 goto exit;
4127 }
4128
4129 ret = rtl8xxxu_llt_write(priv, last_tx_page, 0xff);
4130 if (ret)
4131 goto exit;
4132
4133 /* Mark remaining pages as a ring buffer */
4134 for (i = last_tx_page + 1; i < 0xff; i++) {
4135 ret = rtl8xxxu_llt_write(priv, i, (i + 1));
4136 if (ret)
4137 goto exit;
4138 }
4139
4140 /* Let last entry point to the start entry of ring buffer */
4141 ret = rtl8xxxu_llt_write(priv, 0xff, last_tx_page + 1);
4142 if (ret)
4143 goto exit;
4144
4145exit:
4146 return ret;
4147}
4148
Jes Sorensen74b99be2016-02-29 17:04:04 -05004149static int rtl8xxxu_auto_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
4150{
4151 u32 val32;
4152 int ret = 0;
4153 int i;
4154
4155 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
Jes Sorensen74b99be2016-02-29 17:04:04 -05004156 val32 |= AUTO_LLT_INIT_LLT;
4157 rtl8xxxu_write32(priv, REG_AUTO_LLT, val32);
4158
4159 for (i = 500; i; i--) {
4160 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
4161 if (!(val32 & AUTO_LLT_INIT_LLT))
4162 break;
4163 usleep_range(2, 4);
4164 }
4165
Jes Sorensen4de24812016-02-29 17:04:07 -05004166 if (!i) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05004167 ret = -EBUSY;
4168 dev_warn(&priv->udev->dev, "LLT table init failed\n");
4169 }
Jes Sorensen74b99be2016-02-29 17:04:04 -05004170
4171 return ret;
4172}
4173
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004174static int rtl8xxxu_init_queue_priority(struct rtl8xxxu_priv *priv)
4175{
4176 u16 val16, hi, lo;
4177 u16 hiq, mgq, bkq, beq, viq, voq;
4178 int hip, mgp, bkp, bep, vip, vop;
4179 int ret = 0;
4180
4181 switch (priv->ep_tx_count) {
4182 case 1:
4183 if (priv->ep_tx_high_queue) {
4184 hi = TRXDMA_QUEUE_HIGH;
4185 } else if (priv->ep_tx_low_queue) {
4186 hi = TRXDMA_QUEUE_LOW;
4187 } else if (priv->ep_tx_normal_queue) {
4188 hi = TRXDMA_QUEUE_NORMAL;
4189 } else {
4190 hi = 0;
4191 ret = -EINVAL;
4192 }
4193
4194 hiq = hi;
4195 mgq = hi;
4196 bkq = hi;
4197 beq = hi;
4198 viq = hi;
4199 voq = hi;
4200
4201 hip = 0;
4202 mgp = 0;
4203 bkp = 0;
4204 bep = 0;
4205 vip = 0;
4206 vop = 0;
4207 break;
4208 case 2:
4209 if (priv->ep_tx_high_queue && priv->ep_tx_low_queue) {
4210 hi = TRXDMA_QUEUE_HIGH;
4211 lo = TRXDMA_QUEUE_LOW;
4212 } else if (priv->ep_tx_normal_queue && priv->ep_tx_low_queue) {
4213 hi = TRXDMA_QUEUE_NORMAL;
4214 lo = TRXDMA_QUEUE_LOW;
4215 } else if (priv->ep_tx_high_queue && priv->ep_tx_normal_queue) {
4216 hi = TRXDMA_QUEUE_HIGH;
4217 lo = TRXDMA_QUEUE_NORMAL;
4218 } else {
4219 ret = -EINVAL;
4220 hi = 0;
4221 lo = 0;
4222 }
4223
4224 hiq = hi;
4225 mgq = hi;
4226 bkq = lo;
4227 beq = lo;
4228 viq = hi;
4229 voq = hi;
4230
4231 hip = 0;
4232 mgp = 0;
4233 bkp = 1;
4234 bep = 1;
4235 vip = 0;
4236 vop = 0;
4237 break;
4238 case 3:
4239 beq = TRXDMA_QUEUE_LOW;
4240 bkq = TRXDMA_QUEUE_LOW;
4241 viq = TRXDMA_QUEUE_NORMAL;
4242 voq = TRXDMA_QUEUE_HIGH;
4243 mgq = TRXDMA_QUEUE_HIGH;
4244 hiq = TRXDMA_QUEUE_HIGH;
4245
4246 hip = hiq ^ 3;
4247 mgp = mgq ^ 3;
4248 bkp = bkq ^ 3;
4249 bep = beq ^ 3;
4250 vip = viq ^ 3;
4251 vop = viq ^ 3;
4252 break;
4253 default:
4254 ret = -EINVAL;
4255 }
4256
4257 /*
4258 * None of the vendor drivers are configuring the beacon
4259 * queue here .... why?
4260 */
4261 if (!ret) {
4262 val16 = rtl8xxxu_read16(priv, REG_TRXDMA_CTRL);
4263 val16 &= 0x7;
4264 val16 |= (voq << TRXDMA_CTRL_VOQ_SHIFT) |
4265 (viq << TRXDMA_CTRL_VIQ_SHIFT) |
4266 (beq << TRXDMA_CTRL_BEQ_SHIFT) |
4267 (bkq << TRXDMA_CTRL_BKQ_SHIFT) |
4268 (mgq << TRXDMA_CTRL_MGQ_SHIFT) |
4269 (hiq << TRXDMA_CTRL_HIQ_SHIFT);
4270 rtl8xxxu_write16(priv, REG_TRXDMA_CTRL, val16);
4271
4272 priv->pipe_out[TXDESC_QUEUE_VO] =
4273 usb_sndbulkpipe(priv->udev, priv->out_ep[vop]);
4274 priv->pipe_out[TXDESC_QUEUE_VI] =
4275 usb_sndbulkpipe(priv->udev, priv->out_ep[vip]);
4276 priv->pipe_out[TXDESC_QUEUE_BE] =
4277 usb_sndbulkpipe(priv->udev, priv->out_ep[bep]);
4278 priv->pipe_out[TXDESC_QUEUE_BK] =
4279 usb_sndbulkpipe(priv->udev, priv->out_ep[bkp]);
4280 priv->pipe_out[TXDESC_QUEUE_BEACON] =
4281 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
4282 priv->pipe_out[TXDESC_QUEUE_MGNT] =
4283 usb_sndbulkpipe(priv->udev, priv->out_ep[mgp]);
4284 priv->pipe_out[TXDESC_QUEUE_HIGH] =
4285 usb_sndbulkpipe(priv->udev, priv->out_ep[hip]);
4286 priv->pipe_out[TXDESC_QUEUE_CMD] =
4287 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
4288 }
4289
4290 return ret;
4291}
4292
4293static void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv,
4294 bool iqk_ok, int result[][8],
4295 int candidate, bool tx_only)
4296{
4297 u32 oldval, x, tx0_a, reg;
4298 int y, tx0_c;
4299 u32 val32;
4300
4301 if (!iqk_ok)
4302 return;
4303
4304 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4305 oldval = val32 >> 22;
4306
4307 x = result[candidate][0];
4308 if ((x & 0x00000200) != 0)
4309 x = x | 0xfffffc00;
4310 tx0_a = (x * oldval) >> 8;
4311
4312 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4313 val32 &= ~0x3ff;
4314 val32 |= tx0_a;
4315 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
4316
4317 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4318 val32 &= ~BIT(31);
4319 if ((x * oldval >> 7) & 0x1)
4320 val32 |= BIT(31);
4321 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4322
4323 y = result[candidate][1];
4324 if ((y & 0x00000200) != 0)
4325 y = y | 0xfffffc00;
4326 tx0_c = (y * oldval) >> 8;
4327
4328 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XC_TX_AFE);
4329 val32 &= ~0xf0000000;
4330 val32 |= (((tx0_c & 0x3c0) >> 6) << 28);
4331 rtl8xxxu_write32(priv, REG_OFDM0_XC_TX_AFE, val32);
4332
4333 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4334 val32 &= ~0x003f0000;
4335 val32 |= ((tx0_c & 0x3f) << 16);
4336 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
4337
4338 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4339 val32 &= ~BIT(29);
4340 if ((y * oldval >> 7) & 0x1)
4341 val32 |= BIT(29);
4342 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4343
4344 if (tx_only) {
4345 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
4346 return;
4347 }
4348
4349 reg = result[candidate][2];
4350
4351 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
4352 val32 &= ~0x3ff;
4353 val32 |= (reg & 0x3ff);
4354 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
4355
4356 reg = result[candidate][3] & 0x3F;
4357
4358 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
4359 val32 &= ~0xfc00;
4360 val32 |= ((reg << 10) & 0xfc00);
4361 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
4362
4363 reg = (result[candidate][3] >> 6) & 0xF;
4364
4365 val32 = rtl8xxxu_read32(priv, REG_OFDM0_RX_IQ_EXT_ANTA);
4366 val32 &= ~0xf0000000;
4367 val32 |= (reg << 28);
4368 rtl8xxxu_write32(priv, REG_OFDM0_RX_IQ_EXT_ANTA, val32);
4369}
4370
4371static void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv,
4372 bool iqk_ok, int result[][8],
4373 int candidate, bool tx_only)
4374{
4375 u32 oldval, x, tx1_a, reg;
4376 int y, tx1_c;
4377 u32 val32;
4378
4379 if (!iqk_ok)
4380 return;
4381
4382 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4383 oldval = val32 >> 22;
4384
4385 x = result[candidate][4];
4386 if ((x & 0x00000200) != 0)
4387 x = x | 0xfffffc00;
4388 tx1_a = (x * oldval) >> 8;
4389
4390 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4391 val32 &= ~0x3ff;
4392 val32 |= tx1_a;
4393 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
4394
4395 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4396 val32 &= ~BIT(27);
4397 if ((x * oldval >> 7) & 0x1)
4398 val32 |= BIT(27);
4399 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4400
4401 y = result[candidate][5];
4402 if ((y & 0x00000200) != 0)
4403 y = y | 0xfffffc00;
4404 tx1_c = (y * oldval) >> 8;
4405
4406 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XD_TX_AFE);
4407 val32 &= ~0xf0000000;
4408 val32 |= (((tx1_c & 0x3c0) >> 6) << 28);
4409 rtl8xxxu_write32(priv, REG_OFDM0_XD_TX_AFE, val32);
4410
4411 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4412 val32 &= ~0x003f0000;
4413 val32 |= ((tx1_c & 0x3f) << 16);
4414 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
4415
4416 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4417 val32 &= ~BIT(25);
4418 if ((y * oldval >> 7) & 0x1)
4419 val32 |= BIT(25);
4420 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4421
4422 if (tx_only) {
4423 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
4424 return;
4425 }
4426
4427 reg = result[candidate][6];
4428
4429 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
4430 val32 &= ~0x3ff;
4431 val32 |= (reg & 0x3ff);
4432 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
4433
4434 reg = result[candidate][7] & 0x3f;
4435
4436 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
4437 val32 &= ~0xfc00;
4438 val32 |= ((reg << 10) & 0xfc00);
4439 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
4440
4441 reg = (result[candidate][7] >> 6) & 0xf;
4442
4443 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGCR_SSI_TABLE);
4444 val32 &= ~0x0000f000;
4445 val32 |= (reg << 12);
4446 rtl8xxxu_write32(priv, REG_OFDM0_AGCR_SSI_TABLE, val32);
4447}
4448
4449#define MAX_TOLERANCE 5
4450
4451static bool rtl8xxxu_simularity_compare(struct rtl8xxxu_priv *priv,
4452 int result[][8], int c1, int c2)
4453{
4454 u32 i, j, diff, simubitmap, bound = 0;
4455 int candidate[2] = {-1, -1}; /* for path A and path B */
4456 bool retval = true;
4457
4458 if (priv->tx_paths > 1)
4459 bound = 8;
4460 else
4461 bound = 4;
4462
4463 simubitmap = 0;
4464
4465 for (i = 0; i < bound; i++) {
4466 diff = (result[c1][i] > result[c2][i]) ?
4467 (result[c1][i] - result[c2][i]) :
4468 (result[c2][i] - result[c1][i]);
4469 if (diff > MAX_TOLERANCE) {
4470 if ((i == 2 || i == 6) && !simubitmap) {
4471 if (result[c1][i] + result[c1][i + 1] == 0)
4472 candidate[(i / 4)] = c2;
4473 else if (result[c2][i] + result[c2][i + 1] == 0)
4474 candidate[(i / 4)] = c1;
4475 else
4476 simubitmap = simubitmap | (1 << i);
4477 } else {
4478 simubitmap = simubitmap | (1 << i);
4479 }
4480 }
4481 }
4482
4483 if (simubitmap == 0) {
4484 for (i = 0; i < (bound / 4); i++) {
4485 if (candidate[i] >= 0) {
4486 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
4487 result[3][j] = result[candidate[i]][j];
4488 retval = false;
4489 }
4490 }
4491 return retval;
4492 } else if (!(simubitmap & 0x0f)) {
4493 /* path A OK */
4494 for (i = 0; i < 4; i++)
4495 result[3][i] = result[c1][i];
4496 } else if (!(simubitmap & 0xf0) && priv->tx_paths > 1) {
4497 /* path B OK */
4498 for (i = 4; i < 8; i++)
4499 result[3][i] = result[c1][i];
4500 }
4501
4502 return false;
4503}
4504
Jes Sorensene1547c52016-02-29 17:04:35 -05004505static bool rtl8723bu_simularity_compare(struct rtl8xxxu_priv *priv,
4506 int result[][8], int c1, int c2)
4507{
4508 u32 i, j, diff, simubitmap, bound = 0;
4509 int candidate[2] = {-1, -1}; /* for path A and path B */
4510 int tmp1, tmp2;
4511 bool retval = true;
4512
4513 if (priv->tx_paths > 1)
4514 bound = 8;
4515 else
4516 bound = 4;
4517
4518 simubitmap = 0;
4519
4520 for (i = 0; i < bound; i++) {
4521 if (i & 1) {
4522 if ((result[c1][i] & 0x00000200))
4523 tmp1 = result[c1][i] | 0xfffffc00;
4524 else
4525 tmp1 = result[c1][i];
4526
4527 if ((result[c2][i]& 0x00000200))
4528 tmp2 = result[c2][i] | 0xfffffc00;
4529 else
4530 tmp2 = result[c2][i];
4531 } else {
4532 tmp1 = result[c1][i];
4533 tmp2 = result[c2][i];
4534 }
4535
4536 diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
4537
4538 if (diff > MAX_TOLERANCE) {
4539 if ((i == 2 || i == 6) && !simubitmap) {
4540 if (result[c1][i] + result[c1][i + 1] == 0)
4541 candidate[(i / 4)] = c2;
4542 else if (result[c2][i] + result[c2][i + 1] == 0)
4543 candidate[(i / 4)] = c1;
4544 else
4545 simubitmap = simubitmap | (1 << i);
4546 } else {
4547 simubitmap = simubitmap | (1 << i);
4548 }
4549 }
4550 }
4551
4552 if (simubitmap == 0) {
4553 for (i = 0; i < (bound / 4); i++) {
4554 if (candidate[i] >= 0) {
4555 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
4556 result[3][j] = result[candidate[i]][j];
4557 retval = false;
4558 }
4559 }
4560 return retval;
4561 } else {
4562 if (!(simubitmap & 0x03)) {
4563 /* path A TX OK */
4564 for (i = 0; i < 2; i++)
4565 result[3][i] = result[c1][i];
4566 }
4567
4568 if (!(simubitmap & 0x0c)) {
4569 /* path A RX OK */
4570 for (i = 2; i < 4; i++)
4571 result[3][i] = result[c1][i];
4572 }
4573
4574 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
4575 /* path B RX OK */
4576 for (i = 4; i < 6; i++)
4577 result[3][i] = result[c1][i];
4578 }
4579
4580 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
4581 /* path B RX OK */
4582 for (i = 6; i < 8; i++)
4583 result[3][i] = result[c1][i];
4584 }
4585 }
4586
4587 return false;
4588}
4589
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004590static void
4591rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv, const u32 *reg, u32 *backup)
4592{
4593 int i;
4594
4595 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
4596 backup[i] = rtl8xxxu_read8(priv, reg[i]);
4597
4598 backup[i] = rtl8xxxu_read32(priv, reg[i]);
4599}
4600
4601static void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
4602 const u32 *reg, u32 *backup)
4603{
4604 int i;
4605
4606 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
4607 rtl8xxxu_write8(priv, reg[i], backup[i]);
4608
4609 rtl8xxxu_write32(priv, reg[i], backup[i]);
4610}
4611
4612static void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
4613 u32 *backup, int count)
4614{
4615 int i;
4616
4617 for (i = 0; i < count; i++)
4618 backup[i] = rtl8xxxu_read32(priv, regs[i]);
4619}
4620
4621static void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
4622 u32 *backup, int count)
4623{
4624 int i;
4625
4626 for (i = 0; i < count; i++)
4627 rtl8xxxu_write32(priv, regs[i], backup[i]);
4628}
4629
4630
4631static void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
4632 bool path_a_on)
4633{
4634 u32 path_on;
4635 int i;
4636
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004637 if (priv->tx_paths == 1) {
Jes Sorensen8634af52016-02-29 17:04:33 -05004638 path_on = priv->fops->adda_1t_path_on;
4639 rtl8xxxu_write32(priv, regs[0], priv->fops->adda_1t_init);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004640 } else {
Jes Sorensen8634af52016-02-29 17:04:33 -05004641 path_on = path_a_on ? priv->fops->adda_2t_path_on_a :
4642 priv->fops->adda_2t_path_on_b;
4643
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004644 rtl8xxxu_write32(priv, regs[0], path_on);
4645 }
4646
4647 for (i = 1 ; i < RTL8XXXU_ADDA_REGS ; i++)
4648 rtl8xxxu_write32(priv, regs[i], path_on);
4649}
4650
4651static void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
4652 const u32 *regs, u32 *backup)
4653{
4654 int i = 0;
4655
4656 rtl8xxxu_write8(priv, regs[i], 0x3f);
4657
4658 for (i = 1 ; i < (RTL8XXXU_MAC_REGS - 1); i++)
4659 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(3)));
4660
4661 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(5)));
4662}
4663
4664static int rtl8xxxu_iqk_path_a(struct rtl8xxxu_priv *priv)
4665{
4666 u32 reg_eac, reg_e94, reg_e9c, reg_ea4, val32;
4667 int result = 0;
4668
4669 /* path-A IQK setting */
4670 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x10008c1f);
4671 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x10008c1f);
4672 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140102);
4673
4674 val32 = (priv->rf_paths > 1) ? 0x28160202 :
4675 /*IS_81xxC_VENDOR_UMC_B_CUT(pHalData->VersionID)?0x28160202: */
4676 0x28160502;
4677 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, val32);
4678
4679 /* path-B IQK setting */
4680 if (priv->rf_paths > 1) {
4681 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x10008c22);
4682 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x10008c22);
4683 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82140102);
4684 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28160202);
4685 }
4686
4687 /* LO calibration setting */
4688 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x001028d1);
4689
4690 /* One shot, path A LOK & IQK */
4691 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4692 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4693
4694 mdelay(1);
4695
4696 /* Check failed */
4697 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4698 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4699 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4700 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
4701
4702 if (!(reg_eac & BIT(28)) &&
4703 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4704 ((reg_e9c & 0x03ff0000) != 0x00420000))
4705 result |= 0x01;
4706 else /* If TX not OK, ignore RX */
4707 goto out;
4708
4709 /* If TX is OK, check whether RX is OK */
4710 if (!(reg_eac & BIT(27)) &&
4711 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
4712 ((reg_eac & 0x03ff0000) != 0x00360000))
4713 result |= 0x02;
4714 else
4715 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
4716 __func__);
4717out:
4718 return result;
4719}
4720
4721static int rtl8xxxu_iqk_path_b(struct rtl8xxxu_priv *priv)
4722{
4723 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4724 int result = 0;
4725
4726 /* One shot, path B LOK & IQK */
4727 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
4728 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
4729
4730 mdelay(1);
4731
4732 /* Check failed */
4733 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4734 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4735 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4736 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4737 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4738
4739 if (!(reg_eac & BIT(31)) &&
4740 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
4741 ((reg_ebc & 0x03ff0000) != 0x00420000))
4742 result |= 0x01;
4743 else
4744 goto out;
4745
4746 if (!(reg_eac & BIT(30)) &&
4747 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
4748 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
4749 result |= 0x02;
4750 else
4751 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
4752 __func__);
4753out:
4754 return result;
4755}
4756
Jes Sorensene1547c52016-02-29 17:04:35 -05004757static int rtl8723bu_iqk_path_a(struct rtl8xxxu_priv *priv)
4758{
4759 u32 reg_eac, reg_e94, reg_e9c, path_sel, val32;
4760 int result = 0;
4761
4762 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4763
4764 /*
4765 * Leave IQK mode
4766 */
4767 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4768 val32 &= 0x000000ff;
4769 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4770
4771 /*
4772 * Enable path A PA in TX IQK mode
4773 */
4774 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4775 val32 |= 0x80000;
4776 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4777 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x20000);
4778 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0003f);
4779 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xc7f87);
4780
4781 /*
4782 * Tx IQK setting
4783 */
4784 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4785 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4786
4787 /* path-A IQK setting */
4788 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4789 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4790 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4791 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4792
4793 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x821403ea);
4794 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4795 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4796 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4797
4798 /* LO calibration setting */
4799 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
4800
4801 /*
4802 * Enter IQK mode
4803 */
4804 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4805 val32 &= 0x000000ff;
4806 val32 |= 0x80800000;
4807 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4808
4809 /*
4810 * The vendor driver indicates the USB module is always using
4811 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4812 */
4813 if (priv->rf_paths > 1)
4814 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4815 else
4816 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4817
4818 /*
4819 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4820 * No trace of this in the 8192eu or 8188eu vendor drivers.
4821 */
4822 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4823
4824 /* One shot, path A LOK & IQK */
4825 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4826 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4827
4828 mdelay(1);
4829
4830 /* Restore Ant Path */
4831 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4832#ifdef RTL8723BU_BT
4833 /* GNT_BT = 1 */
4834 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4835#endif
4836
4837 /*
4838 * Leave IQK mode
4839 */
4840 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4841 val32 &= 0x000000ff;
4842 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4843
4844 /* Check failed */
4845 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4846 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4847 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4848
4849 val32 = (reg_e9c >> 16) & 0x3ff;
4850 if (val32 & 0x200)
4851 val32 = 0x400 - val32;
4852
4853 if (!(reg_eac & BIT(28)) &&
4854 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4855 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4856 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4857 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4858 val32 < 0xf)
4859 result |= 0x01;
4860 else /* If TX not OK, ignore RX */
4861 goto out;
4862
4863out:
4864 return result;
4865}
4866
4867static int rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
4868{
4869 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, path_sel, val32;
4870 int result = 0;
4871
4872 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4873
4874 /*
4875 * Leave IQK mode
4876 */
4877 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4878 val32 &= 0x000000ff;
4879 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4880
4881 /*
4882 * Enable path A PA in TX IQK mode
4883 */
4884 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4885 val32 |= 0x80000;
4886 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4887 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4888 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4889 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4890
4891 /*
4892 * Tx IQK setting
4893 */
4894 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4895 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4896
4897 /* path-A IQK setting */
4898 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4899 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4900 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4901 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4902
4903 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160ff0);
4904 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4905 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4906 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4907
4908 /* LO calibration setting */
4909 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
4910
4911 /*
4912 * Enter IQK mode
4913 */
4914 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4915 val32 &= 0x000000ff;
4916 val32 |= 0x80800000;
4917 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4918
4919 /*
4920 * The vendor driver indicates the USB module is always using
4921 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4922 */
4923 if (priv->rf_paths > 1)
4924 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4925 else
4926 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4927
4928 /*
4929 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4930 * No trace of this in the 8192eu or 8188eu vendor drivers.
4931 */
4932 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4933
4934 /* One shot, path A LOK & IQK */
4935 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4936 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4937
4938 mdelay(1);
4939
4940 /* Restore Ant Path */
4941 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4942#ifdef RTL8723BU_BT
4943 /* GNT_BT = 1 */
4944 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4945#endif
4946
4947 /*
4948 * Leave IQK mode
4949 */
4950 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4951 val32 &= 0x000000ff;
4952 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4953
4954 /* Check failed */
4955 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4956 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4957 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4958
4959 val32 = (reg_e9c >> 16) & 0x3ff;
4960 if (val32 & 0x200)
4961 val32 = 0x400 - val32;
4962
4963 if (!(reg_eac & BIT(28)) &&
4964 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4965 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4966 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4967 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4968 val32 < 0xf)
4969 result |= 0x01;
4970 else /* If TX not OK, ignore RX */
4971 goto out;
4972
4973 val32 = 0x80007c00 | (reg_e94 &0x3ff0000) |
4974 ((reg_e9c & 0x3ff0000) >> 16);
4975 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
4976
4977 /*
4978 * Modify RX IQK mode
4979 */
4980 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4981 val32 &= 0x000000ff;
4982 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4983 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4984 val32 |= 0x80000;
4985 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4986 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4987 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4988 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7d77);
4989
4990 /*
4991 * PA, PAD setting
4992 */
4993 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0xf80);
4994 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_55, 0x4021f);
4995
4996 /*
4997 * RX IQK setting
4998 */
4999 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5000
5001 /* path-A IQK setting */
5002 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5003 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
5004 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5005 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5006
5007 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82110000);
5008 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x2816001f);
5009 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
5010 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
5011
5012 /* LO calibration setting */
5013 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a8d1);
5014
5015 /*
5016 * Enter IQK mode
5017 */
5018 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5019 val32 &= 0x000000ff;
5020 val32 |= 0x80800000;
5021 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5022
5023 if (priv->rf_paths > 1)
5024 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
5025 else
5026 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
5027
5028 /*
5029 * Disable BT
5030 */
5031 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
5032
5033 /* One shot, path A LOK & IQK */
5034 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5035 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5036
5037 mdelay(1);
5038
5039 /* Restore Ant Path */
5040 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
5041#ifdef RTL8723BU_BT
5042 /* GNT_BT = 1 */
5043 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
5044#endif
5045
5046 /*
5047 * Leave IQK mode
5048 */
5049 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5050 val32 &= 0x000000ff;
5051 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5052
5053 /* Check failed */
5054 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5055 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
5056
5057 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x780);
5058
5059 val32 = (reg_eac >> 16) & 0x3ff;
5060 if (val32 & 0x200)
5061 val32 = 0x400 - val32;
5062
5063 if (!(reg_eac & BIT(27)) &&
5064 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
5065 ((reg_eac & 0x03ff0000) != 0x00360000) &&
5066 ((reg_ea4 & 0x03ff0000) < 0x01100000) &&
5067 ((reg_ea4 & 0x03ff0000) > 0x00f00000) &&
5068 val32 < 0xf)
5069 result |= 0x02;
5070 else /* If TX not OK, ignore RX */
5071 goto out;
5072out:
5073 return result;
5074}
5075
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005076static int rtl8192eu_iqk_path_a(struct rtl8xxxu_priv *priv)
5077{
5078 u32 reg_eac, reg_e94, reg_e9c;
5079 int result = 0;
5080
5081 /*
5082 * TX IQK
5083 * PA/PAD controlled by 0x0
5084 */
5085 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5086 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00180);
5087 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5088
5089 /* Path A IQK setting */
5090 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
5091 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5092 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5093 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5094
5095 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140303);
5096 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160000);
5097
5098 /* LO calibration setting */
5099 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
5100
5101 /* One shot, path A LOK & IQK */
5102 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5103 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5104
5105 mdelay(10);
5106
5107 /* Check failed */
5108 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5109 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5110 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5111
5112 if (!(reg_eac & BIT(28)) &&
5113 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5114 ((reg_e9c & 0x03ff0000) != 0x00420000))
5115 result |= 0x01;
5116
5117 return result;
5118}
5119
5120static int rtl8192eu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
5121{
5122 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, val32;
5123 int result = 0;
5124
5125 /* Leave IQK mode */
5126 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00);
5127
5128 /* Enable path A PA in TX IQK mode */
5129 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
5130 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5131 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
5132 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf117b);
5133
5134 /* PA/PAD control by 0x56, and set = 0x0 */
5135 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
5136 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
5137
5138 /* Enter IQK mode */
5139 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5140
5141 /* TX IQK setting */
5142 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5143 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5144
5145 /* path-A IQK setting */
5146 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
5147 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5148 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5149 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5150
5151 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5152 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160c1f);
5153
5154 /* LO calibration setting */
5155 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5156
5157 /* One shot, path A LOK & IQK */
5158 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5159 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5160
5161 mdelay(10);
5162
5163 /* Check failed */
5164 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5165 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5166 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5167
5168 if (!(reg_eac & BIT(28)) &&
5169 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5170 ((reg_e9c & 0x03ff0000) != 0x00420000)) {
5171 result |= 0x01;
5172 } else {
5173 /* PA/PAD controlled by 0x0 */
5174 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5175 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
5176 goto out;
5177 }
5178
5179 val32 = 0x80007c00 |
5180 (reg_e94 & 0x03ff0000) | ((reg_e9c >> 16) & 0x03ff);
5181 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5182
5183 /* Modify RX IQK mode table */
5184 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5185
5186 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
5187 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5188 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
5189 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7ffa);
5190
5191 /* PA/PAD control by 0x56, and set = 0x0 */
5192 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
5193 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
5194
5195 /* Enter IQK mode */
5196 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5197
5198 /* IQK setting */
5199 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5200
5201 /* Path A IQK setting */
5202 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5203 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
5204 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5205 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5206
5207 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5208 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
5209
5210 /* LO calibration setting */
5211 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
5212
5213 /* One shot, path A LOK & IQK */
5214 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5215 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5216
5217 mdelay(10);
5218
5219 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5220 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
5221
5222 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5223 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
5224
5225 if (!(reg_eac & BIT(27)) &&
5226 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
5227 ((reg_eac & 0x03ff0000) != 0x00360000))
5228 result |= 0x02;
5229 else
5230 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
5231 __func__);
5232
5233out:
5234 return result;
5235}
5236
5237static int rtl8192eu_iqk_path_b(struct rtl8xxxu_priv *priv)
5238{
5239 u32 reg_eac, reg_eb4, reg_ebc;
5240 int result = 0;
5241
5242 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5243 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00180);
5244 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5245
5246 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5247 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5248
5249 /* Path B IQK setting */
5250 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5251 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5252 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
5253 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5254
5255 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x821403e2);
5256 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160000);
5257
5258 /* LO calibration setting */
5259 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00492911);
5260
5261 /* One shot, path A LOK & IQK */
5262 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5263 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5264
5265 mdelay(1);
5266
5267 /* Check failed */
5268 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5269 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5270 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5271
5272 if (!(reg_eac & BIT(31)) &&
5273 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
5274 ((reg_ebc & 0x03ff0000) != 0x00420000))
5275 result |= 0x01;
5276 else
5277 dev_warn(&priv->udev->dev, "%s: Path B IQK failed!\n",
5278 __func__);
5279
5280 return result;
5281}
5282
5283static int rtl8192eu_rx_iqk_path_b(struct rtl8xxxu_priv *priv)
5284{
5285 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc, val32;
5286 int result = 0;
5287
5288 /* Leave IQK mode */
5289 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5290
5291 /* Enable path A PA in TX IQK mode */
5292 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
5293 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
5294 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
5295 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf117b);
5296
5297 /* PA/PAD control by 0x56, and set = 0x0 */
5298 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
5299 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
5300
5301 /* Enter IQK mode */
5302 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5303
5304 /* TX IQK setting */
5305 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5306 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5307
5308 /* path-A IQK setting */
5309 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5310 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5311 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
5312 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5313
5314 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82160c1f);
5315 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160c1f);
5316
5317 /* LO calibration setting */
5318 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5319
5320 /* One shot, path A LOK & IQK */
5321 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5322 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5323
5324 mdelay(10);
5325
5326 /* Check failed */
5327 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5328 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5329 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5330
5331 if (!(reg_eac & BIT(31)) &&
5332 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
5333 ((reg_ebc & 0x03ff0000) != 0x00420000)) {
5334 result |= 0x01;
5335 } else {
5336 /*
5337 * PA/PAD controlled by 0x0
5338 * Vendor driver restores RF_A here which I believe is a bug
5339 */
5340 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5341 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
5342 goto out;
5343 }
5344
5345 val32 = 0x80007c00 |
5346 (reg_eb4 & 0x03ff0000) | ((reg_ebc >> 16) & 0x03ff);
5347 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5348
5349 /* Modify RX IQK mode table */
5350 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5351
5352 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
5353 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
5354 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
5355 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf7ffa);
5356
5357 /* PA/PAD control by 0x56, and set = 0x0 */
5358 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
5359 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
5360
5361 /* Enter IQK mode */
5362 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5363
5364 /* IQK setting */
5365 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5366
5367 /* Path A IQK setting */
5368 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5369 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5370 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5371 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x18008c1c);
5372
5373 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5374 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
5375
5376 /* LO calibration setting */
5377 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
5378
5379 /* One shot, path A LOK & IQK */
5380 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5381 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5382
5383 mdelay(10);
5384
5385 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5386 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
5387 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
5388
5389 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5390 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
5391
5392 if (!(reg_eac & BIT(30)) &&
5393 ((reg_ec4 & 0x03ff0000) != 0x01320000) &&
5394 ((reg_ecc & 0x03ff0000) != 0x00360000))
5395 result |= 0x02;
5396 else
5397 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
5398 __func__);
5399
5400out:
5401 return result;
5402}
5403
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005404static void rtl8xxxu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5405 int result[][8], int t)
5406{
5407 struct device *dev = &priv->udev->dev;
5408 u32 i, val32;
5409 int path_a_ok, path_b_ok;
5410 int retry = 2;
5411 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5412 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5413 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5414 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5415 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5416 REG_TX_TO_TX, REG_RX_CCK,
5417 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5418 REG_RX_TO_RX, REG_STANDBY,
5419 REG_SLEEP, REG_PMPD_ANAEN
5420 };
5421 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5422 REG_TXPAUSE, REG_BEACON_CTRL,
5423 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5424 };
5425 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5426 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5427 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5428 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5429 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
5430 };
5431
5432 /*
5433 * Note: IQ calibration must be performed after loading
5434 * PHY_REG.txt , and radio_a, radio_b.txt
5435 */
5436
5437 if (t == 0) {
5438 /* Save ADDA parameters, turn Path A ADDA on */
5439 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5440 RTL8XXXU_ADDA_REGS);
5441 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5442 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5443 priv->bb_backup, RTL8XXXU_BB_REGS);
5444 }
5445
5446 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5447
5448 if (t == 0) {
5449 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM1);
5450 if (val32 & FPGA0_HSSI_PARM1_PI)
5451 priv->pi_enabled = 1;
5452 }
5453
5454 if (!priv->pi_enabled) {
5455 /* Switch BB to PI mode to do IQ Calibration. */
5456 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, 0x01000100);
5457 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, 0x01000100);
5458 }
5459
5460 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
5461 val32 &= ~FPGA_RF_MODE_CCK;
5462 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
5463
5464 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5465 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5466 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
5467
5468 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
5469 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
5470 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5471
5472 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
5473 val32 &= ~BIT(10);
5474 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
5475 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
5476 val32 &= ~BIT(10);
5477 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
5478
5479 if (priv->tx_paths > 1) {
5480 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
5481 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM, 0x00010000);
5482 }
5483
5484 /* MAC settings */
5485 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5486
5487 /* Page B init */
5488 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x00080000);
5489
5490 if (priv->tx_paths > 1)
5491 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x00080000);
5492
5493 /* IQ calibration setting */
5494 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5495 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5496 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5497
5498 for (i = 0; i < retry; i++) {
5499 path_a_ok = rtl8xxxu_iqk_path_a(priv);
5500 if (path_a_ok == 0x03) {
5501 val32 = rtl8xxxu_read32(priv,
5502 REG_TX_POWER_BEFORE_IQK_A);
5503 result[t][0] = (val32 >> 16) & 0x3ff;
5504 val32 = rtl8xxxu_read32(priv,
5505 REG_TX_POWER_AFTER_IQK_A);
5506 result[t][1] = (val32 >> 16) & 0x3ff;
5507 val32 = rtl8xxxu_read32(priv,
5508 REG_RX_POWER_BEFORE_IQK_A_2);
5509 result[t][2] = (val32 >> 16) & 0x3ff;
5510 val32 = rtl8xxxu_read32(priv,
5511 REG_RX_POWER_AFTER_IQK_A_2);
5512 result[t][3] = (val32 >> 16) & 0x3ff;
5513 break;
5514 } else if (i == (retry - 1) && path_a_ok == 0x01) {
5515 /* TX IQK OK */
5516 dev_dbg(dev, "%s: Path A IQK Only Tx Success!!\n",
5517 __func__);
5518
5519 val32 = rtl8xxxu_read32(priv,
5520 REG_TX_POWER_BEFORE_IQK_A);
5521 result[t][0] = (val32 >> 16) & 0x3ff;
5522 val32 = rtl8xxxu_read32(priv,
5523 REG_TX_POWER_AFTER_IQK_A);
5524 result[t][1] = (val32 >> 16) & 0x3ff;
5525 }
5526 }
5527
5528 if (!path_a_ok)
5529 dev_dbg(dev, "%s: Path A IQK failed!\n", __func__);
5530
5531 if (priv->tx_paths > 1) {
5532 /*
5533 * Path A into standby
5534 */
5535 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x0);
5536 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
5537 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5538
5539 /* Turn Path B ADDA on */
5540 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5541
5542 for (i = 0; i < retry; i++) {
5543 path_b_ok = rtl8xxxu_iqk_path_b(priv);
5544 if (path_b_ok == 0x03) {
5545 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5546 result[t][4] = (val32 >> 16) & 0x3ff;
5547 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5548 result[t][5] = (val32 >> 16) & 0x3ff;
5549 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
5550 result[t][6] = (val32 >> 16) & 0x3ff;
5551 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
5552 result[t][7] = (val32 >> 16) & 0x3ff;
5553 break;
5554 } else if (i == (retry - 1) && path_b_ok == 0x01) {
5555 /* TX IQK OK */
5556 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5557 result[t][4] = (val32 >> 16) & 0x3ff;
5558 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5559 result[t][5] = (val32 >> 16) & 0x3ff;
5560 }
5561 }
5562
5563 if (!path_b_ok)
5564 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5565 }
5566
5567 /* Back to BB mode, load original value */
5568 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0);
5569
5570 if (t) {
5571 if (!priv->pi_enabled) {
5572 /*
5573 * Switch back BB to SI mode after finishing
5574 * IQ Calibration
5575 */
5576 val32 = 0x01000000;
5577 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, val32);
5578 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, val32);
5579 }
5580
5581 /* Reload ADDA power saving parameters */
5582 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5583 RTL8XXXU_ADDA_REGS);
5584
5585 /* Reload MAC parameters */
5586 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5587
5588 /* Reload BB parameters */
5589 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5590 priv->bb_backup, RTL8XXXU_BB_REGS);
5591
5592 /* Restore RX initial gain */
5593 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00032ed3);
5594
5595 if (priv->tx_paths > 1) {
5596 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM,
5597 0x00032ed3);
5598 }
5599
5600 /* Load 0xe30 IQC default value */
5601 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5602 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5603 }
5604}
5605
Jes Sorensene1547c52016-02-29 17:04:35 -05005606static void rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5607 int result[][8], int t)
5608{
5609 struct device *dev = &priv->udev->dev;
5610 u32 i, val32;
5611 int path_a_ok /*, path_b_ok */;
5612 int retry = 2;
5613 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5614 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5615 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5616 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5617 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5618 REG_TX_TO_TX, REG_RX_CCK,
5619 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5620 REG_RX_TO_RX, REG_STANDBY,
5621 REG_SLEEP, REG_PMPD_ANAEN
5622 };
5623 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5624 REG_TXPAUSE, REG_BEACON_CTRL,
5625 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5626 };
5627 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5628 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5629 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5630 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5631 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
5632 };
5633 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
5634 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
5635
5636 /*
5637 * Note: IQ calibration must be performed after loading
5638 * PHY_REG.txt , and radio_a, radio_b.txt
5639 */
5640
5641 if (t == 0) {
5642 /* Save ADDA parameters, turn Path A ADDA on */
5643 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5644 RTL8XXXU_ADDA_REGS);
5645 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5646 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5647 priv->bb_backup, RTL8XXXU_BB_REGS);
5648 }
5649
5650 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5651
5652 /* MAC settings */
5653 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5654
5655 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
5656 val32 |= 0x0f000000;
5657 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
5658
5659 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5660 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5661 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
5662
Jes Sorensene1547c52016-02-29 17:04:35 -05005663 /*
5664 * RX IQ calibration setting for 8723B D cut large current issue
5665 * when leaving IPS
5666 */
5667 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5668 val32 &= 0x000000ff;
5669 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5670
5671 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
5672 val32 |= 0x80000;
5673 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
5674
5675 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5676 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
5677 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
5678
5679 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
5680 val32 |= 0x20;
5681 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
5682
5683 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_43, 0x60fbd);
5684
5685 for (i = 0; i < retry; i++) {
5686 path_a_ok = rtl8723bu_iqk_path_a(priv);
5687 if (path_a_ok == 0x01) {
5688 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5689 val32 &= 0x000000ff;
5690 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5691
Jes Sorensene1547c52016-02-29 17:04:35 -05005692 val32 = rtl8xxxu_read32(priv,
5693 REG_TX_POWER_BEFORE_IQK_A);
5694 result[t][0] = (val32 >> 16) & 0x3ff;
5695 val32 = rtl8xxxu_read32(priv,
5696 REG_TX_POWER_AFTER_IQK_A);
5697 result[t][1] = (val32 >> 16) & 0x3ff;
5698
5699 break;
5700 }
5701 }
5702
5703 if (!path_a_ok)
5704 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
5705
5706 for (i = 0; i < retry; i++) {
5707 path_a_ok = rtl8723bu_rx_iqk_path_a(priv);
5708 if (path_a_ok == 0x03) {
5709 val32 = rtl8xxxu_read32(priv,
5710 REG_RX_POWER_BEFORE_IQK_A_2);
5711 result[t][2] = (val32 >> 16) & 0x3ff;
5712 val32 = rtl8xxxu_read32(priv,
5713 REG_RX_POWER_AFTER_IQK_A_2);
5714 result[t][3] = (val32 >> 16) & 0x3ff;
5715
5716 break;
5717 }
5718 }
5719
5720 if (!path_a_ok)
5721 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
5722
5723 if (priv->tx_paths > 1) {
5724#if 1
5725 dev_warn(dev, "%s: Path B not supported\n", __func__);
5726#else
5727
5728 /*
5729 * Path A into standby
5730 */
5731 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5732 val32 &= 0x000000ff;
5733 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5734 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
5735
5736 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5737 val32 &= 0x000000ff;
5738 val32 |= 0x80800000;
5739 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5740
5741 /* Turn Path B ADDA on */
5742 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5743
5744 for (i = 0; i < retry; i++) {
5745 path_b_ok = rtl8xxxu_iqk_path_b(priv);
5746 if (path_b_ok == 0x03) {
5747 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5748 result[t][4] = (val32 >> 16) & 0x3ff;
5749 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5750 result[t][5] = (val32 >> 16) & 0x3ff;
5751 break;
5752 }
5753 }
5754
5755 if (!path_b_ok)
5756 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5757
5758 for (i = 0; i < retry; i++) {
5759 path_b_ok = rtl8723bu_rx_iqk_path_b(priv);
5760 if (path_a_ok == 0x03) {
5761 val32 = rtl8xxxu_read32(priv,
5762 REG_RX_POWER_BEFORE_IQK_B_2);
5763 result[t][6] = (val32 >> 16) & 0x3ff;
5764 val32 = rtl8xxxu_read32(priv,
5765 REG_RX_POWER_AFTER_IQK_B_2);
5766 result[t][7] = (val32 >> 16) & 0x3ff;
5767 break;
5768 }
5769 }
5770
5771 if (!path_b_ok)
5772 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
5773#endif
5774 }
5775
5776 /* Back to BB mode, load original value */
5777 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5778 val32 &= 0x000000ff;
5779 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5780
5781 if (t) {
5782 /* Reload ADDA power saving parameters */
5783 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5784 RTL8XXXU_ADDA_REGS);
5785
5786 /* Reload MAC parameters */
5787 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5788
5789 /* Reload BB parameters */
5790 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5791 priv->bb_backup, RTL8XXXU_BB_REGS);
5792
5793 /* Restore RX initial gain */
5794 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
5795 val32 &= 0xffffff00;
5796 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
5797 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
5798
5799 if (priv->tx_paths > 1) {
5800 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
5801 val32 &= 0xffffff00;
5802 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5803 val32 | 0x50);
5804 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5805 val32 | xb_agc);
5806 }
5807
5808 /* Load 0xe30 IQC default value */
5809 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5810 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5811 }
5812}
5813
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005814static void rtl8192eu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5815 int result[][8], int t)
5816{
5817 struct device *dev = &priv->udev->dev;
5818 u32 i, val32;
5819 int path_a_ok, path_b_ok;
5820 int retry = 2;
5821 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5822 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5823 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5824 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5825 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5826 REG_TX_TO_TX, REG_RX_CCK,
5827 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5828 REG_RX_TO_RX, REG_STANDBY,
5829 REG_SLEEP, REG_PMPD_ANAEN
5830 };
5831 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5832 REG_TXPAUSE, REG_BEACON_CTRL,
5833 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5834 };
5835 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5836 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5837 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5838 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5839 REG_FPGA0_XB_RF_INT_OE, REG_CCK0_AFE_SETTING
5840 };
5841 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
5842 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
5843
5844 /*
5845 * Note: IQ calibration must be performed after loading
5846 * PHY_REG.txt , and radio_a, radio_b.txt
5847 */
5848
5849 if (t == 0) {
5850 /* Save ADDA parameters, turn Path A ADDA on */
5851 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5852 RTL8XXXU_ADDA_REGS);
5853 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5854 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5855 priv->bb_backup, RTL8XXXU_BB_REGS);
5856 }
5857
5858 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5859
5860 /* MAC settings */
5861 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5862
5863 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
5864 val32 |= 0x0f000000;
5865 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
5866
5867 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5868 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5869 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22208200);
5870
5871 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
5872 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
5873 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5874
5875 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
5876 val32 |= BIT(10);
5877 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
5878 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
5879 val32 |= BIT(10);
5880 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
5881
5882 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5883 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5884 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5885
5886 for (i = 0; i < retry; i++) {
5887 path_a_ok = rtl8192eu_iqk_path_a(priv);
5888 if (path_a_ok == 0x01) {
5889 val32 = rtl8xxxu_read32(priv,
5890 REG_TX_POWER_BEFORE_IQK_A);
5891 result[t][0] = (val32 >> 16) & 0x3ff;
5892 val32 = rtl8xxxu_read32(priv,
5893 REG_TX_POWER_AFTER_IQK_A);
5894 result[t][1] = (val32 >> 16) & 0x3ff;
5895
5896 break;
5897 }
5898 }
5899
5900 if (!path_a_ok)
5901 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
5902
5903 for (i = 0; i < retry; i++) {
5904 path_a_ok = rtl8192eu_rx_iqk_path_a(priv);
5905 if (path_a_ok == 0x03) {
5906 val32 = rtl8xxxu_read32(priv,
5907 REG_RX_POWER_BEFORE_IQK_A_2);
5908 result[t][2] = (val32 >> 16) & 0x3ff;
5909 val32 = rtl8xxxu_read32(priv,
5910 REG_RX_POWER_AFTER_IQK_A_2);
5911 result[t][3] = (val32 >> 16) & 0x3ff;
5912
5913 break;
5914 }
5915 }
5916
5917 if (!path_a_ok)
5918 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
5919
5920 if (priv->rf_paths > 1) {
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005921 /* Path A into standby */
5922 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5923 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
5924 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5925
5926 /* Turn Path B ADDA on */
5927 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5928
5929 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5930 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5931 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5932
5933 for (i = 0; i < retry; i++) {
5934 path_b_ok = rtl8192eu_iqk_path_b(priv);
5935 if (path_b_ok == 0x01) {
5936 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5937 result[t][4] = (val32 >> 16) & 0x3ff;
5938 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5939 result[t][5] = (val32 >> 16) & 0x3ff;
5940 break;
5941 }
5942 }
5943
5944 if (!path_b_ok)
5945 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5946
5947 for (i = 0; i < retry; i++) {
5948 path_b_ok = rtl8192eu_rx_iqk_path_b(priv);
5949 if (path_a_ok == 0x03) {
5950 val32 = rtl8xxxu_read32(priv,
5951 REG_RX_POWER_BEFORE_IQK_B_2);
5952 result[t][6] = (val32 >> 16) & 0x3ff;
5953 val32 = rtl8xxxu_read32(priv,
5954 REG_RX_POWER_AFTER_IQK_B_2);
5955 result[t][7] = (val32 >> 16) & 0x3ff;
5956 break;
5957 }
5958 }
5959
5960 if (!path_b_ok)
5961 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
5962 }
5963
5964 /* Back to BB mode, load original value */
5965 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5966
5967 if (t) {
5968 /* Reload ADDA power saving parameters */
5969 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5970 RTL8XXXU_ADDA_REGS);
5971
5972 /* Reload MAC parameters */
5973 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5974
5975 /* Reload BB parameters */
5976 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5977 priv->bb_backup, RTL8XXXU_BB_REGS);
5978
5979 /* Restore RX initial gain */
5980 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
5981 val32 &= 0xffffff00;
5982 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
5983 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
5984
5985 if (priv->rf_paths > 1) {
5986 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
5987 val32 &= 0xffffff00;
5988 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5989 val32 | 0x50);
5990 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5991 val32 | xb_agc);
5992 }
5993
5994 /* Load 0xe30 IQC default value */
5995 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5996 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5997 }
5998}
5999
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006000static void rtl8xxxu_prepare_calibrate(struct rtl8xxxu_priv *priv, u8 start)
6001{
6002 struct h2c_cmd h2c;
6003
6004 if (priv->fops->mbox_ext_width < 4)
6005 return;
6006
6007 memset(&h2c, 0, sizeof(struct h2c_cmd));
6008 h2c.bt_wlan_calibration.cmd = H2C_8723B_BT_WLAN_CALIBRATION;
6009 h2c.bt_wlan_calibration.data = start;
6010
6011 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_wlan_calibration));
6012}
6013
Jes Sorensene1547c52016-02-29 17:04:35 -05006014static void rtl8723au_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006015{
6016 struct device *dev = &priv->udev->dev;
6017 int result[4][8]; /* last is final result */
6018 int i, candidate;
6019 bool path_a_ok, path_b_ok;
6020 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6021 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6022 s32 reg_tmp = 0;
6023 bool simu;
6024
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006025 rtl8xxxu_prepare_calibrate(priv, 1);
6026
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006027 memset(result, 0, sizeof(result));
6028 candidate = -1;
6029
6030 path_a_ok = false;
6031 path_b_ok = false;
6032
6033 rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
6034
6035 for (i = 0; i < 3; i++) {
6036 rtl8xxxu_phy_iqcalibrate(priv, result, i);
6037
6038 if (i == 1) {
6039 simu = rtl8xxxu_simularity_compare(priv, result, 0, 1);
6040 if (simu) {
6041 candidate = 0;
6042 break;
6043 }
6044 }
6045
6046 if (i == 2) {
6047 simu = rtl8xxxu_simularity_compare(priv, result, 0, 2);
6048 if (simu) {
6049 candidate = 0;
6050 break;
6051 }
6052
6053 simu = rtl8xxxu_simularity_compare(priv, result, 1, 2);
6054 if (simu) {
6055 candidate = 1;
6056 } else {
6057 for (i = 0; i < 8; i++)
6058 reg_tmp += result[3][i];
6059
6060 if (reg_tmp)
6061 candidate = 3;
6062 else
6063 candidate = -1;
6064 }
6065 }
6066 }
6067
6068 for (i = 0; i < 4; i++) {
6069 reg_e94 = result[i][0];
6070 reg_e9c = result[i][1];
6071 reg_ea4 = result[i][2];
6072 reg_eac = result[i][3];
6073 reg_eb4 = result[i][4];
6074 reg_ebc = result[i][5];
6075 reg_ec4 = result[i][6];
6076 reg_ecc = result[i][7];
6077 }
6078
6079 if (candidate >= 0) {
6080 reg_e94 = result[candidate][0];
6081 priv->rege94 = reg_e94;
6082 reg_e9c = result[candidate][1];
6083 priv->rege9c = reg_e9c;
6084 reg_ea4 = result[candidate][2];
6085 reg_eac = result[candidate][3];
6086 reg_eb4 = result[candidate][4];
6087 priv->regeb4 = reg_eb4;
6088 reg_ebc = result[candidate][5];
6089 priv->regebc = reg_ebc;
6090 reg_ec4 = result[candidate][6];
6091 reg_ecc = result[candidate][7];
6092 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6093 dev_dbg(dev,
6094 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6095 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6096 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6097 path_a_ok = true;
6098 path_b_ok = true;
6099 } else {
6100 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6101 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6102 }
6103
6104 if (reg_e94 && candidate >= 0)
6105 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6106 candidate, (reg_ea4 == 0));
6107
6108 if (priv->tx_paths > 1 && reg_eb4)
6109 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6110 candidate, (reg_ec4 == 0));
6111
6112 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6113 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006114
6115 rtl8xxxu_prepare_calibrate(priv, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006116}
6117
Jes Sorensene1547c52016-02-29 17:04:35 -05006118static void rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
6119{
6120 struct device *dev = &priv->udev->dev;
6121 int result[4][8]; /* last is final result */
6122 int i, candidate;
6123 bool path_a_ok, path_b_ok;
6124 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6125 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6126 u32 val32, bt_control;
6127 s32 reg_tmp = 0;
6128 bool simu;
6129
6130 rtl8xxxu_prepare_calibrate(priv, 1);
6131
6132 memset(result, 0, sizeof(result));
6133 candidate = -1;
6134
6135 path_a_ok = false;
6136 path_b_ok = false;
6137
6138 bt_control = rtl8xxxu_read32(priv, REG_BT_CONTROL_8723BU);
6139
6140 for (i = 0; i < 3; i++) {
6141 rtl8723bu_phy_iqcalibrate(priv, result, i);
6142
6143 if (i == 1) {
6144 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
6145 if (simu) {
6146 candidate = 0;
6147 break;
6148 }
6149 }
6150
6151 if (i == 2) {
6152 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
6153 if (simu) {
6154 candidate = 0;
6155 break;
6156 }
6157
6158 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
6159 if (simu) {
6160 candidate = 1;
6161 } else {
6162 for (i = 0; i < 8; i++)
6163 reg_tmp += result[3][i];
6164
6165 if (reg_tmp)
6166 candidate = 3;
6167 else
6168 candidate = -1;
6169 }
6170 }
6171 }
6172
6173 for (i = 0; i < 4; i++) {
6174 reg_e94 = result[i][0];
6175 reg_e9c = result[i][1];
6176 reg_ea4 = result[i][2];
6177 reg_eac = result[i][3];
6178 reg_eb4 = result[i][4];
6179 reg_ebc = result[i][5];
6180 reg_ec4 = result[i][6];
6181 reg_ecc = result[i][7];
6182 }
6183
6184 if (candidate >= 0) {
6185 reg_e94 = result[candidate][0];
6186 priv->rege94 = reg_e94;
6187 reg_e9c = result[candidate][1];
6188 priv->rege9c = reg_e9c;
6189 reg_ea4 = result[candidate][2];
6190 reg_eac = result[candidate][3];
6191 reg_eb4 = result[candidate][4];
6192 priv->regeb4 = reg_eb4;
6193 reg_ebc = result[candidate][5];
6194 priv->regebc = reg_ebc;
6195 reg_ec4 = result[candidate][6];
6196 reg_ecc = result[candidate][7];
6197 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6198 dev_dbg(dev,
6199 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6200 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6201 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6202 path_a_ok = true;
6203 path_b_ok = true;
6204 } else {
6205 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6206 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6207 }
6208
6209 if (reg_e94 && candidate >= 0)
6210 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6211 candidate, (reg_ea4 == 0));
6212
6213 if (priv->tx_paths > 1 && reg_eb4)
6214 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6215 candidate, (reg_ec4 == 0));
6216
6217 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6218 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
6219
6220 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, bt_control);
6221
6222 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
6223 val32 |= 0x80000;
6224 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
6225 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x18000);
6226 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
6227 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xe6177);
6228 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
6229 val32 |= 0x20;
6230 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
6231 rtl8xxxu_write_rfreg(priv, RF_A, 0x43, 0x300bd);
6232
Jes Sorensen15f9dc92016-04-14 14:58:54 -04006233 if (priv->rf_paths > 1)
6234 dev_dbg(dev, "%s: 8723BU 2T not supported\n", __func__);
6235
Jes Sorensene1547c52016-02-29 17:04:35 -05006236 rtl8xxxu_prepare_calibrate(priv, 0);
6237}
6238
Jes Sorensenf991f4e2016-04-07 14:19:32 -04006239static void rtl8192eu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
6240{
6241 struct device *dev = &priv->udev->dev;
6242 int result[4][8]; /* last is final result */
6243 int i, candidate;
6244 bool path_a_ok, path_b_ok;
6245 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6246 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6247 bool simu;
6248
6249 memset(result, 0, sizeof(result));
6250 candidate = -1;
6251
6252 path_a_ok = false;
6253 path_b_ok = false;
6254
6255 for (i = 0; i < 3; i++) {
6256 rtl8192eu_phy_iqcalibrate(priv, result, i);
6257
6258 if (i == 1) {
6259 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
6260 if (simu) {
6261 candidate = 0;
6262 break;
6263 }
6264 }
6265
6266 if (i == 2) {
6267 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
6268 if (simu) {
6269 candidate = 0;
6270 break;
6271 }
6272
6273 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
6274 if (simu)
6275 candidate = 1;
6276 else
6277 candidate = 3;
6278 }
6279 }
6280
6281 for (i = 0; i < 4; i++) {
6282 reg_e94 = result[i][0];
6283 reg_e9c = result[i][1];
6284 reg_ea4 = result[i][2];
6285 reg_eac = result[i][3];
6286 reg_eb4 = result[i][4];
6287 reg_ebc = result[i][5];
6288 reg_ec4 = result[i][6];
6289 reg_ecc = result[i][7];
6290 }
6291
6292 if (candidate >= 0) {
6293 reg_e94 = result[candidate][0];
6294 priv->rege94 = reg_e94;
6295 reg_e9c = result[candidate][1];
6296 priv->rege9c = reg_e9c;
6297 reg_ea4 = result[candidate][2];
6298 reg_eac = result[candidate][3];
6299 reg_eb4 = result[candidate][4];
6300 priv->regeb4 = reg_eb4;
6301 reg_ebc = result[candidate][5];
6302 priv->regebc = reg_ebc;
6303 reg_ec4 = result[candidate][6];
6304 reg_ecc = result[candidate][7];
6305 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6306 dev_dbg(dev,
6307 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6308 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6309 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6310 path_a_ok = true;
6311 path_b_ok = true;
6312 } else {
6313 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6314 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6315 }
6316
6317 if (reg_e94 && candidate >= 0)
6318 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6319 candidate, (reg_ea4 == 0));
6320
6321 if (priv->rf_paths > 1)
6322 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6323 candidate, (reg_ec4 == 0));
6324
6325 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6326 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
6327}
6328
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006329static void rtl8723a_phy_lc_calibrate(struct rtl8xxxu_priv *priv)
6330{
6331 u32 val32;
6332 u32 rf_amode, rf_bmode = 0, lstf;
6333
6334 /* Check continuous TX and Packet TX */
6335 lstf = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
6336
6337 if (lstf & OFDM_LSTF_MASK) {
6338 /* Disable all continuous TX */
6339 val32 = lstf & ~OFDM_LSTF_MASK;
6340 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
6341
6342 /* Read original RF mode Path A */
6343 rf_amode = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_AC);
6344
6345 /* Set RF mode to standby Path A */
6346 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC,
6347 (rf_amode & 0x8ffff) | 0x10000);
6348
6349 /* Path-B */
6350 if (priv->tx_paths > 1) {
6351 rf_bmode = rtl8xxxu_read_rfreg(priv, RF_B,
6352 RF6052_REG_AC);
6353
6354 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
6355 (rf_bmode & 0x8ffff) | 0x10000);
6356 }
6357 } else {
6358 /* Deal with Packet TX case */
6359 /* block all queues */
6360 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6361 }
6362
6363 /* Start LC calibration */
Jes Sorensen0d698de2016-02-29 17:04:36 -05006364 if (priv->fops->has_s0s1)
6365 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdfbe0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006366 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_MODE_AG);
6367 val32 |= 0x08000;
6368 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, val32);
6369
6370 msleep(100);
6371
Jes Sorensen0d698de2016-02-29 17:04:36 -05006372 if (priv->fops->has_s0s1)
6373 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdffe0);
6374
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006375 /* Restore original parameters */
6376 if (lstf & OFDM_LSTF_MASK) {
6377 /* Path-A */
6378 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, lstf);
6379 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, rf_amode);
6380
6381 /* Path-B */
6382 if (priv->tx_paths > 1)
6383 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
6384 rf_bmode);
6385 } else /* Deal with Packet TX case */
6386 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
6387}
6388
6389static int rtl8xxxu_set_mac(struct rtl8xxxu_priv *priv)
6390{
6391 int i;
6392 u16 reg;
6393
6394 reg = REG_MACID;
6395
6396 for (i = 0; i < ETH_ALEN; i++)
6397 rtl8xxxu_write8(priv, reg + i, priv->mac_addr[i]);
6398
6399 return 0;
6400}
6401
6402static int rtl8xxxu_set_bssid(struct rtl8xxxu_priv *priv, const u8 *bssid)
6403{
6404 int i;
6405 u16 reg;
6406
6407 dev_dbg(&priv->udev->dev, "%s: (%pM)\n", __func__, bssid);
6408
6409 reg = REG_BSSID;
6410
6411 for (i = 0; i < ETH_ALEN; i++)
6412 rtl8xxxu_write8(priv, reg + i, bssid[i]);
6413
6414 return 0;
6415}
6416
6417static void
6418rtl8xxxu_set_ampdu_factor(struct rtl8xxxu_priv *priv, u8 ampdu_factor)
6419{
6420 u8 vals[4] = { 0x41, 0xa8, 0x72, 0xb9 };
6421 u8 max_agg = 0xf;
6422 int i;
6423
6424 ampdu_factor = 1 << (ampdu_factor + 2);
6425 if (ampdu_factor > max_agg)
6426 ampdu_factor = max_agg;
6427
6428 for (i = 0; i < 4; i++) {
6429 if ((vals[i] & 0xf0) > (ampdu_factor << 4))
6430 vals[i] = (vals[i] & 0x0f) | (ampdu_factor << 4);
6431
6432 if ((vals[i] & 0x0f) > ampdu_factor)
6433 vals[i] = (vals[i] & 0xf0) | ampdu_factor;
6434
6435 rtl8xxxu_write8(priv, REG_AGGLEN_LMT + i, vals[i]);
6436 }
6437}
6438
6439static void rtl8xxxu_set_ampdu_min_space(struct rtl8xxxu_priv *priv, u8 density)
6440{
6441 u8 val8;
6442
6443 val8 = rtl8xxxu_read8(priv, REG_AMPDU_MIN_SPACE);
6444 val8 &= 0xf8;
6445 val8 |= density;
6446 rtl8xxxu_write8(priv, REG_AMPDU_MIN_SPACE, val8);
6447}
6448
6449static int rtl8xxxu_active_to_emu(struct rtl8xxxu_priv *priv)
6450{
6451 u8 val8;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006452 int count, ret = 0;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006453
6454 /* Start of rtl8723AU_card_enable_flow */
6455 /* Act to Cardemu sequence*/
6456 /* Turn off RF */
6457 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
6458
6459 /* 0x004E[7] = 0, switch DPDT_SEL_P output from register 0x0065[2] */
6460 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6461 val8 &= ~LEDCFG2_DPDT_SELECT;
6462 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6463
6464 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
6465 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6466 val8 |= BIT(1);
6467 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6468
6469 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6470 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6471 if ((val8 & BIT(1)) == 0)
6472 break;
6473 udelay(10);
6474 }
6475
6476 if (!count) {
6477 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
6478 __func__);
6479 ret = -EBUSY;
6480 goto exit;
6481 }
6482
6483 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
6484 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6485 val8 |= SYS_ISO_ANALOG_IPS;
6486 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6487
6488 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
6489 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6490 val8 &= ~LDOA15_ENABLE;
6491 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6492
6493exit:
6494 return ret;
6495}
6496
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006497static int rtl8723bu_active_to_emu(struct rtl8xxxu_priv *priv)
6498{
6499 u8 val8;
6500 u16 val16;
6501 u32 val32;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006502 int count, ret = 0;
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006503
6504 /* Turn off RF */
6505 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
6506
6507 /* Enable rising edge triggering interrupt */
6508 val16 = rtl8xxxu_read16(priv, REG_GPIO_INTM);
6509 val16 &= ~GPIO_INTM_EDGE_TRIG_IRQ;
6510 rtl8xxxu_write16(priv, REG_GPIO_INTM, val16);
6511
6512 /* Release WLON reset 0x04[16]= 1*/
Jes Sorensen8e254962016-04-14 16:37:12 -04006513 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006514 val32 |= APS_FSMCO_WLON_RESET;
Jes Sorensen8e254962016-04-14 16:37:12 -04006515 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006516
6517 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
6518 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6519 val8 |= BIT(1);
6520 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6521
6522 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6523 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6524 if ((val8 & BIT(1)) == 0)
6525 break;
6526 udelay(10);
6527 }
6528
6529 if (!count) {
6530 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
6531 __func__);
6532 ret = -EBUSY;
6533 goto exit;
6534 }
6535
6536 /* Enable BT control XTAL setting */
6537 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
6538 val8 &= ~AFE_MISC_WL_XTAL_CTRL;
6539 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
6540
6541 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
6542 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6543 val8 |= SYS_ISO_ANALOG_IPS;
6544 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6545
6546 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
6547 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6548 val8 &= ~LDOA15_ENABLE;
6549 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6550
6551exit:
6552 return ret;
6553}
6554
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006555static int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv)
6556{
6557 u8 val8;
6558 u8 val32;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006559 int count, ret = 0;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006560
6561 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6562
6563 /*
6564 * Poll - wait for RX packet to complete
6565 */
6566 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6567 val32 = rtl8xxxu_read32(priv, 0x5f8);
6568 if (!val32)
6569 break;
6570 udelay(10);
6571 }
6572
6573 if (!count) {
6574 dev_warn(&priv->udev->dev,
6575 "%s: RX poll timed out (0x05f8)\n", __func__);
6576 ret = -EBUSY;
6577 goto exit;
6578 }
6579
6580 /* Disable CCK and OFDM, clock gated */
6581 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
6582 val8 &= ~SYS_FUNC_BBRSTB;
6583 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
6584
6585 udelay(2);
6586
6587 /* Reset baseband */
6588 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
6589 val8 &= ~SYS_FUNC_BB_GLB_RSTN;
6590 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
6591
6592 /* Reset MAC TRX */
6593 val8 = rtl8xxxu_read8(priv, REG_CR);
6594 val8 = CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE;
6595 rtl8xxxu_write8(priv, REG_CR, val8);
6596
6597 /* Reset MAC TRX */
6598 val8 = rtl8xxxu_read8(priv, REG_CR + 1);
6599 val8 &= ~BIT(1); /* CR_SECURITY_ENABLE */
6600 rtl8xxxu_write8(priv, REG_CR + 1, val8);
6601
6602 /* Respond TX OK to scheduler */
6603 val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
6604 val8 |= DUAL_TSF_TX_OK;
6605 rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
6606
6607exit:
6608 return ret;
6609}
6610
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006611static void rtl8723a_disabled_to_emu(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006612{
6613 u8 val8;
6614
6615 /* Clear suspend enable and power down enable*/
6616 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6617 val8 &= ~(BIT(3) | BIT(7));
6618 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6619
6620 /* 0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/
6621 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
6622 val8 &= ~BIT(0);
6623 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
6624
6625 /* 0x04[12:11] = 11 enable WL suspend*/
6626 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6627 val8 &= ~(BIT(3) | BIT(4));
6628 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6629}
6630
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006631static void rtl8192e_disabled_to_emu(struct rtl8xxxu_priv *priv)
6632{
6633 u8 val8;
6634
6635 /* Clear suspend enable and power down enable*/
6636 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6637 val8 &= ~(BIT(3) | BIT(4));
6638 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6639}
6640
6641static int rtl8192e_emu_to_active(struct rtl8xxxu_priv *priv)
6642{
6643 u8 val8;
6644 u32 val32;
6645 int count, ret = 0;
6646
6647 /* disable HWPDN 0x04[15]=0*/
6648 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6649 val8 &= ~BIT(7);
6650 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6651
6652 /* disable SW LPS 0x04[10]= 0 */
6653 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6654 val8 &= ~BIT(2);
6655 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6656
6657 /* disable WL suspend*/
6658 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6659 val8 &= ~(BIT(3) | BIT(4));
6660 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6661
6662 /* wait till 0x04[17] = 1 power ready*/
6663 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6664 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6665 if (val32 & BIT(17))
6666 break;
6667
6668 udelay(10);
6669 }
6670
6671 if (!count) {
6672 ret = -EBUSY;
6673 goto exit;
6674 }
6675
6676 /* We should be able to optimize the following three entries into one */
6677
6678 /* release WLON reset 0x04[16]= 1*/
6679 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6680 val8 |= BIT(0);
6681 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6682
6683 /* set, then poll until 0 */
6684 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6685 val32 |= APS_FSMCO_MAC_ENABLE;
6686 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6687
6688 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6689 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6690 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6691 ret = 0;
6692 break;
6693 }
6694 udelay(10);
6695 }
6696
6697 if (!count) {
6698 ret = -EBUSY;
6699 goto exit;
6700 }
6701
6702exit:
6703 return ret;
6704}
6705
6706static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006707{
6708 u8 val8;
6709 u32 val32;
6710 int count, ret = 0;
6711
6712 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
6713 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6714 val8 |= LDOA15_ENABLE;
6715 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6716
6717 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
6718 val8 = rtl8xxxu_read8(priv, 0x0067);
6719 val8 &= ~BIT(4);
6720 rtl8xxxu_write8(priv, 0x0067, val8);
6721
6722 mdelay(1);
6723
6724 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
6725 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6726 val8 &= ~SYS_ISO_ANALOG_IPS;
6727 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6728
6729 /* disable SW LPS 0x04[10]= 0 */
6730 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6731 val8 &= ~BIT(2);
6732 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6733
6734 /* wait till 0x04[17] = 1 power ready*/
6735 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6736 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6737 if (val32 & BIT(17))
6738 break;
6739
6740 udelay(10);
6741 }
6742
6743 if (!count) {
6744 ret = -EBUSY;
6745 goto exit;
6746 }
6747
6748 /* We should be able to optimize the following three entries into one */
6749
6750 /* release WLON reset 0x04[16]= 1*/
6751 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6752 val8 |= BIT(0);
6753 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6754
6755 /* disable HWPDN 0x04[15]= 0*/
6756 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6757 val8 &= ~BIT(7);
6758 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6759
6760 /* disable WL suspend*/
6761 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6762 val8 &= ~(BIT(3) | BIT(4));
6763 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6764
6765 /* set, then poll until 0 */
6766 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6767 val32 |= APS_FSMCO_MAC_ENABLE;
6768 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6769
6770 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6771 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6772 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6773 ret = 0;
6774 break;
6775 }
6776 udelay(10);
6777 }
6778
6779 if (!count) {
6780 ret = -EBUSY;
6781 goto exit;
6782 }
6783
6784 /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
6785 /*
6786 * Note: Vendor driver actually clears this bit, despite the
6787 * documentation claims it's being set!
6788 */
6789 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6790 val8 |= LEDCFG2_DPDT_SELECT;
6791 val8 &= ~LEDCFG2_DPDT_SELECT;
6792 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6793
6794exit:
6795 return ret;
6796}
6797
Jes Sorensen42836db2016-02-29 17:04:52 -05006798static int rtl8723b_emu_to_active(struct rtl8xxxu_priv *priv)
6799{
6800 u8 val8;
6801 u32 val32;
6802 int count, ret = 0;
6803
6804 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface */
6805 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6806 val8 |= LDOA15_ENABLE;
6807 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6808
6809 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
6810 val8 = rtl8xxxu_read8(priv, 0x0067);
6811 val8 &= ~BIT(4);
6812 rtl8xxxu_write8(priv, 0x0067, val8);
6813
6814 mdelay(1);
6815
6816 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
6817 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6818 val8 &= ~SYS_ISO_ANALOG_IPS;
6819 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6820
6821 /* Disable SW LPS 0x04[10]= 0 */
6822 val32 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
6823 val32 &= ~APS_FSMCO_SW_LPS;
6824 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6825
6826 /* Wait until 0x04[17] = 1 power ready */
6827 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6828 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6829 if (val32 & BIT(17))
6830 break;
6831
6832 udelay(10);
6833 }
6834
6835 if (!count) {
6836 ret = -EBUSY;
6837 goto exit;
6838 }
6839
6840 /* We should be able to optimize the following three entries into one */
6841
6842 /* Release WLON reset 0x04[16]= 1*/
6843 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6844 val32 |= APS_FSMCO_WLON_RESET;
6845 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6846
6847 /* Disable HWPDN 0x04[15]= 0*/
6848 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6849 val32 &= ~APS_FSMCO_HW_POWERDOWN;
6850 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6851
6852 /* Disable WL suspend*/
6853 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6854 val32 &= ~(APS_FSMCO_HW_SUSPEND | APS_FSMCO_PCIE);
6855 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6856
6857 /* Set, then poll until 0 */
6858 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6859 val32 |= APS_FSMCO_MAC_ENABLE;
6860 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6861
6862 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6863 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6864 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6865 ret = 0;
6866 break;
6867 }
6868 udelay(10);
6869 }
6870
6871 if (!count) {
6872 ret = -EBUSY;
6873 goto exit;
6874 }
6875
6876 /* Enable WL control XTAL setting */
6877 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
6878 val8 |= AFE_MISC_WL_XTAL_CTRL;
6879 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
6880
6881 /* Enable falling edge triggering interrupt */
6882 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 1);
6883 val8 |= BIT(1);
6884 rtl8xxxu_write8(priv, REG_GPIO_INTM + 1, val8);
6885
6886 /* Enable GPIO9 interrupt mode */
6887 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2 + 1);
6888 val8 |= BIT(1);
6889 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2 + 1, val8);
6890
6891 /* Enable GPIO9 input mode */
6892 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2);
6893 val8 &= ~BIT(1);
6894 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2, val8);
6895
6896 /* Enable HSISR GPIO[C:0] interrupt */
6897 val8 = rtl8xxxu_read8(priv, REG_HSIMR);
6898 val8 |= BIT(0);
6899 rtl8xxxu_write8(priv, REG_HSIMR, val8);
6900
6901 /* Enable HSISR GPIO9 interrupt */
6902 val8 = rtl8xxxu_read8(priv, REG_HSIMR + 2);
6903 val8 |= BIT(1);
6904 rtl8xxxu_write8(priv, REG_HSIMR + 2, val8);
6905
6906 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL);
6907 val8 |= MULTI_WIFI_HW_ROF_EN;
6908 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL, val8);
6909
6910 /* For GPIO9 internal pull high setting BIT(14) */
6911 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL + 1);
6912 val8 |= BIT(6);
6913 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL + 1, val8);
6914
6915exit:
6916 return ret;
6917}
6918
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006919static int rtl8xxxu_emu_to_disabled(struct rtl8xxxu_priv *priv)
6920{
6921 u8 val8;
6922
6923 /* 0x0007[7:0] = 0x20 SOP option to disable BG/MB */
6924 rtl8xxxu_write8(priv, REG_APS_FSMCO + 3, 0x20);
6925
6926 /* 0x04[12:11] = 01 enable WL suspend */
6927 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6928 val8 &= ~BIT(4);
6929 val8 |= BIT(3);
6930 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6931
6932 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6933 val8 |= BIT(7);
6934 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6935
6936 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
6937 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
6938 val8 |= BIT(0);
6939 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
6940
6941 return 0;
6942}
6943
Jes Sorensen430b4542016-02-29 17:05:48 -05006944static int rtl8xxxu_flush_fifo(struct rtl8xxxu_priv *priv)
6945{
Jes Sorensen145428e2016-02-29 17:05:49 -05006946 struct device *dev = &priv->udev->dev;
Jes Sorensen430b4542016-02-29 17:05:48 -05006947 u32 val32;
6948 int retry, retval;
6949
6950 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6951
6952 val32 = rtl8xxxu_read32(priv, REG_RXPKT_NUM);
6953 val32 |= RXPKT_NUM_RW_RELEASE_EN;
6954 rtl8xxxu_write32(priv, REG_RXPKT_NUM, val32);
6955
6956 retry = 100;
6957 retval = -EBUSY;
6958
6959 do {
6960 val32 = rtl8xxxu_read32(priv, REG_RXPKT_NUM);
6961 if (val32 & RXPKT_NUM_RXDMA_IDLE) {
6962 retval = 0;
6963 break;
6964 }
6965 } while (retry--);
6966
6967 rtl8xxxu_write16(priv, REG_RQPN_NPQ, 0);
6968 rtl8xxxu_write32(priv, REG_RQPN, 0x80000000);
6969 mdelay(2);
Jes Sorensen145428e2016-02-29 17:05:49 -05006970
6971 if (!retry)
6972 dev_warn(dev, "Failed to flush FIFO\n");
Jes Sorensen430b4542016-02-29 17:05:48 -05006973
6974 return retval;
6975}
6976
Jes Sorensen747bf232016-04-14 14:59:04 -04006977static void rtl8xxxu_gen1_usb_quirks(struct rtl8xxxu_priv *priv)
6978{
6979 /* Fix USB interface interference issue */
6980 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
6981 rtl8xxxu_write8(priv, 0xfe41, 0x8d);
6982 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6983 /*
6984 * This sets TXDMA_OFFSET_DROP_DATA_EN (bit 9) as well as bits
6985 * 8 and 5, for which I have found no documentation.
6986 */
6987 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, 0xfd0320);
6988
6989 /*
6990 * Solve too many protocol error on USB bus.
6991 * Can't do this for 8188/8192 UMC A cut parts
6992 */
6993 if (!(!priv->chip_cut && priv->vendor_umc)) {
6994 rtl8xxxu_write8(priv, 0xfe40, 0xe6);
6995 rtl8xxxu_write8(priv, 0xfe41, 0x94);
6996 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6997
6998 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
6999 rtl8xxxu_write8(priv, 0xfe41, 0x19);
7000 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7001
7002 rtl8xxxu_write8(priv, 0xfe40, 0xe5);
7003 rtl8xxxu_write8(priv, 0xfe41, 0x91);
7004 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7005
7006 rtl8xxxu_write8(priv, 0xfe40, 0xe2);
7007 rtl8xxxu_write8(priv, 0xfe41, 0x81);
7008 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7009 }
7010}
7011
7012static void rtl8xxxu_gen2_usb_quirks(struct rtl8xxxu_priv *priv)
7013{
7014 u32 val32;
7015
7016 val32 = rtl8xxxu_read32(priv, REG_TXDMA_OFFSET_CHK);
7017 val32 |= TXDMA_OFFSET_DROP_DATA_EN;
7018 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, val32);
7019}
7020
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007021static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
7022{
7023 u8 val8;
7024 u16 val16;
7025 u32 val32;
7026 int ret;
7027
7028 /*
7029 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
7030 */
7031 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
7032
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007033 rtl8723a_disabled_to_emu(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007034
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007035 ret = rtl8723a_emu_to_active(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007036 if (ret)
7037 goto exit;
7038
7039 /*
7040 * 0x0004[19] = 1, reset 8051
7041 */
7042 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
7043 val8 |= BIT(3);
7044 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
7045
7046 /*
7047 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7048 * Set CR bit10 to enable 32k calibration.
7049 */
7050 val16 = rtl8xxxu_read16(priv, REG_CR);
7051 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7052 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7053 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7054 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7055 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7056 rtl8xxxu_write16(priv, REG_CR, val16);
7057
7058 /* For EFuse PG */
7059 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
7060 val32 &= ~(BIT(28) | BIT(29) | BIT(30));
7061 val32 |= (0x06 << 28);
7062 rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
7063exit:
7064 return ret;
7065}
7066
Jes Sorensen42836db2016-02-29 17:04:52 -05007067static int rtl8723bu_power_on(struct rtl8xxxu_priv *priv)
7068{
7069 u8 val8;
7070 u16 val16;
7071 u32 val32;
7072 int ret;
7073
7074 rtl8723a_disabled_to_emu(priv);
7075
7076 ret = rtl8723b_emu_to_active(priv);
7077 if (ret)
7078 goto exit;
7079
7080 /*
7081 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7082 * Set CR bit10 to enable 32k calibration.
7083 */
7084 val16 = rtl8xxxu_read16(priv, REG_CR);
7085 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7086 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7087 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7088 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7089 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7090 rtl8xxxu_write16(priv, REG_CR, val16);
7091
7092 /*
7093 * BT coexist power on settings. This is identical for 1 and 2
7094 * antenna parts.
7095 */
7096 rtl8xxxu_write8(priv, REG_PAD_CTRL1 + 3, 0x20);
7097
7098 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7099 val16 |= SYS_FUNC_BBRSTB | SYS_FUNC_BB_GLB_RSTN;
7100 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7101
7102 rtl8xxxu_write8(priv, REG_BT_CONTROL_8723BU + 1, 0x18);
7103 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
7104 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
7105 /* Antenna inverse */
7106 rtl8xxxu_write8(priv, 0xfe08, 0x01);
7107
7108 val16 = rtl8xxxu_read16(priv, REG_PWR_DATA);
7109 val16 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
7110 rtl8xxxu_write16(priv, REG_PWR_DATA, val16);
7111
7112 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
7113 val32 |= LEDCFG0_DPDT_SELECT;
7114 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
7115
7116 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
7117 val8 &= ~PAD_CTRL1_SW_DPDT_SEL_DATA;
7118 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7119exit:
7120 return ret;
7121}
7122
Kalle Valoc0963772015-10-25 18:24:38 +02007123#ifdef CONFIG_RTL8XXXU_UNTESTED
7124
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007125static int rtl8192cu_power_on(struct rtl8xxxu_priv *priv)
7126{
7127 u8 val8;
7128 u16 val16;
7129 u32 val32;
7130 int i;
7131
7132 for (i = 100; i; i--) {
7133 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
7134 if (val8 & APS_FSMCO_PFM_ALDN)
7135 break;
7136 }
7137
7138 if (!i) {
7139 pr_info("%s: Poll failed\n", __func__);
7140 return -ENODEV;
7141 }
7142
7143 /*
7144 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
7145 */
7146 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
7147 rtl8xxxu_write8(priv, REG_SPS0_CTRL, 0x2b);
7148 udelay(100);
7149
7150 val8 = rtl8xxxu_read8(priv, REG_LDOV12D_CTRL);
7151 if (!(val8 & LDOV12D_ENABLE)) {
7152 pr_info("%s: Enabling LDOV12D (%02x)\n", __func__, val8);
7153 val8 |= LDOV12D_ENABLE;
7154 rtl8xxxu_write8(priv, REG_LDOV12D_CTRL, val8);
7155
7156 udelay(100);
7157
7158 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
7159 val8 &= ~SYS_ISO_MD2PP;
7160 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
7161 }
7162
7163 /*
7164 * Auto enable WLAN
7165 */
7166 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
7167 val16 |= APS_FSMCO_MAC_ENABLE;
7168 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
7169
7170 for (i = 1000; i; i--) {
7171 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
7172 if (!(val16 & APS_FSMCO_MAC_ENABLE))
7173 break;
7174 }
7175 if (!i) {
7176 pr_info("%s: FSMCO_MAC_ENABLE poll failed\n", __func__);
7177 return -EBUSY;
7178 }
7179
7180 /*
7181 * Enable radio, GPIO, LED
7182 */
7183 val16 = APS_FSMCO_HW_SUSPEND | APS_FSMCO_ENABLE_POWERDOWN |
7184 APS_FSMCO_PFM_ALDN;
7185 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
7186
7187 /*
7188 * Release RF digital isolation
7189 */
7190 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
7191 val16 &= ~SYS_ISO_DIOR;
7192 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
7193
7194 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
7195 val8 &= ~APSD_CTRL_OFF;
7196 rtl8xxxu_write8(priv, REG_APSD_CTRL, val8);
7197 for (i = 200; i; i--) {
7198 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
7199 if (!(val8 & APSD_CTRL_OFF_STATUS))
7200 break;
7201 }
7202
7203 if (!i) {
7204 pr_info("%s: APSD_CTRL poll failed\n", __func__);
7205 return -EBUSY;
7206 }
7207
7208 /*
7209 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7210 */
7211 val16 = rtl8xxxu_read16(priv, REG_CR);
7212 val16 |= CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7213 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE | CR_PROTOCOL_ENABLE |
7214 CR_SCHEDULE_ENABLE | CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE;
7215 rtl8xxxu_write16(priv, REG_CR, val16);
7216
7217 /*
7218 * Workaround for 8188RU LNA power leakage problem.
7219 */
Jes Sorensen8d95c802016-04-14 16:37:11 -04007220 if (priv->rtl_chip == RTL8188R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007221 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
7222 val32 &= ~BIT(1);
7223 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
7224 }
7225 return 0;
7226}
7227
Kalle Valoc0963772015-10-25 18:24:38 +02007228#endif
7229
Jes Sorensen28e460b02016-04-07 14:19:33 -04007230/*
7231 * This is needed for 8723bu as well, presumable
7232 */
7233static void rtl8192e_crystal_afe_adjust(struct rtl8xxxu_priv *priv)
7234{
7235 u8 val8;
7236 u32 val32;
7237
7238 /*
7239 * 40Mhz crystal source, MAC 0x28[2]=0
7240 */
7241 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
7242 val8 &= 0xfb;
7243 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
7244
7245 val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
7246 val32 &= 0xfffffc7f;
7247 rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
7248
7249 /*
7250 * 92e AFE parameter
7251 * AFE PLL KVCO selection, MAC 0x28[6]=1
7252 */
7253 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
7254 val8 &= 0xbf;
7255 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
7256
7257 /*
7258 * AFE PLL KVCO selection, MAC 0x78[21]=0
7259 */
7260 val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
7261 val32 &= 0xffdfffff;
7262 rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
7263}
7264
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007265static int rtl8192eu_power_on(struct rtl8xxxu_priv *priv)
7266{
7267 u16 val16;
7268 u32 val32;
7269 int ret;
7270
7271 ret = 0;
7272
7273 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
7274 if (val32 & SYS_CFG_SPS_LDO_SEL) {
7275 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0xc3);
7276 } else {
7277 /*
7278 * Raise 1.2V voltage
7279 */
7280 val32 = rtl8xxxu_read32(priv, REG_8192E_LDOV12_CTRL);
7281 val32 &= 0xff0fffff;
7282 val32 |= 0x00500000;
7283 rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
7284 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0x83);
7285 }
7286
Jes Sorensen28e460b02016-04-07 14:19:33 -04007287 /*
7288 * Adjust AFE before enabling PLL
7289 */
7290 rtl8192e_crystal_afe_adjust(priv);
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007291 rtl8192e_disabled_to_emu(priv);
7292
7293 ret = rtl8192e_emu_to_active(priv);
7294 if (ret)
7295 goto exit;
7296
7297 rtl8xxxu_write16(priv, REG_CR, 0x0000);
7298
7299 /*
7300 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7301 * Set CR bit10 to enable 32k calibration.
7302 */
7303 val16 = rtl8xxxu_read16(priv, REG_CR);
7304 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7305 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7306 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7307 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7308 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7309 rtl8xxxu_write16(priv, REG_CR, val16);
7310
7311exit:
7312 return ret;
7313}
7314
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007315static void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv)
7316{
7317 u8 val8;
7318 u16 val16;
7319 u32 val32;
7320
7321 /*
7322 * Workaround for 8188RU LNA power leakage problem.
7323 */
Jes Sorensen8d95c802016-04-14 16:37:11 -04007324 if (priv->rtl_chip == RTL8188R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007325 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
7326 val32 |= BIT(1);
7327 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
7328 }
7329
Jes Sorensen430b4542016-02-29 17:05:48 -05007330 rtl8xxxu_flush_fifo(priv);
7331
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007332 rtl8xxxu_active_to_lps(priv);
7333
7334 /* Turn off RF */
7335 rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
7336
7337 /* Reset Firmware if running in RAM */
7338 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
7339 rtl8xxxu_firmware_self_reset(priv);
7340
7341 /* Reset MCU */
7342 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7343 val16 &= ~SYS_FUNC_CPU_ENABLE;
7344 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7345
7346 /* Reset MCU ready status */
7347 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
7348
7349 rtl8xxxu_active_to_emu(priv);
7350 rtl8xxxu_emu_to_disabled(priv);
7351
7352 /* Reset MCU IO Wrapper */
7353 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
7354 val8 &= ~BIT(0);
7355 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
7356
7357 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
7358 val8 |= BIT(0);
7359 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
7360
7361 /* RSV_CTRL 0x1C[7:0] = 0x0e lock ISO/CLK/Power control register */
7362 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0e);
7363}
7364
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007365static void rtl8723bu_power_off(struct rtl8xxxu_priv *priv)
7366{
7367 u8 val8;
7368 u16 val16;
7369
Jes Sorensen430b4542016-02-29 17:05:48 -05007370 rtl8xxxu_flush_fifo(priv);
7371
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007372 /*
7373 * Disable TX report timer
7374 */
7375 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
7376 val8 &= ~TX_REPORT_CTRL_TIMER_ENABLE;
7377 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
7378
Jes Sorensen8e254962016-04-14 16:37:12 -04007379 rtl8xxxu_write8(priv, REG_CR, 0x0000);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007380
7381 rtl8xxxu_active_to_lps(priv);
7382
7383 /* Reset Firmware if running in RAM */
7384 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
7385 rtl8xxxu_firmware_self_reset(priv);
7386
7387 /* Reset MCU */
7388 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7389 val16 &= ~SYS_FUNC_CPU_ENABLE;
7390 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7391
7392 /* Reset MCU ready status */
7393 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
7394
7395 rtl8723bu_active_to_emu(priv);
Jes Sorensen8e254962016-04-14 16:37:12 -04007396
7397 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
7398 val8 |= BIT(3); /* APS_FSMCO_HW_SUSPEND */
7399 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
7400
7401 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
7402 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
7403 val8 |= BIT(0);
7404 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007405}
7406
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007407#ifdef NEED_PS_TDMA
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007408static void rtl8723bu_set_ps_tdma(struct rtl8xxxu_priv *priv,
7409 u8 arg1, u8 arg2, u8 arg3, u8 arg4, u8 arg5)
7410{
7411 struct h2c_cmd h2c;
7412
7413 memset(&h2c, 0, sizeof(struct h2c_cmd));
7414 h2c.b_type_dma.cmd = H2C_8723B_B_TYPE_TDMA;
7415 h2c.b_type_dma.data1 = arg1;
7416 h2c.b_type_dma.data2 = arg2;
7417 h2c.b_type_dma.data3 = arg3;
7418 h2c.b_type_dma.data4 = arg4;
7419 h2c.b_type_dma.data5 = arg5;
7420 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_type_dma));
7421}
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007422#endif
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007423
Jes Sorensen0290e7d2016-02-29 17:05:44 -05007424static void rtl8723b_enable_rf(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007425{
Jes Sorensenf37e9222016-02-29 17:04:41 -05007426 struct h2c_cmd h2c;
7427 u32 val32;
7428 u8 val8;
7429
7430 /*
7431 * No indication anywhere as to what 0x0790 does. The 2 antenna
7432 * vendor code preserves bits 6-7 here.
7433 */
7434 rtl8xxxu_write8(priv, 0x0790, 0x05);
7435 /*
7436 * 0x0778 seems to be related to enabling the number of antennas
7437 * In the vendor driver halbtc8723b2ant_InitHwConfig() sets it
7438 * to 0x03, while halbtc8723b1ant_InitHwConfig() sets it to 0x01
7439 */
7440 rtl8xxxu_write8(priv, 0x0778, 0x01);
7441
7442 val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
7443 val8 |= BIT(5);
7444 rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
7445
7446 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_IQADJ_G1, 0x780);
7447
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007448 rtl8723bu_write_btreg(priv, 0x3c, 0x15); /* BT TRx Mask on */
7449
Jes Sorensenf37e9222016-02-29 17:04:41 -05007450 /*
7451 * Set BT grant to low
7452 */
7453 memset(&h2c, 0, sizeof(struct h2c_cmd));
7454 h2c.bt_grant.cmd = H2C_8723B_BT_GRANT;
7455 h2c.bt_grant.data = 0;
7456 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_grant));
7457
7458 /*
7459 * WLAN action by PTA
7460 */
Jes Sorensenfc1c89b2016-02-29 17:05:12 -05007461 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007462
7463 /*
7464 * BT select S0/S1 controlled by WiFi
7465 */
7466 val8 = rtl8xxxu_read8(priv, 0x0067);
7467 val8 |= BIT(5);
7468 rtl8xxxu_write8(priv, 0x0067, val8);
7469
7470 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
Jes Sorensen37f44dc2016-02-29 17:05:45 -05007471 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
Jes Sorensenf37e9222016-02-29 17:04:41 -05007472 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
7473
7474 /*
7475 * Bits 6/7 are marked in/out ... but for what?
7476 */
7477 rtl8xxxu_write8(priv, 0x0974, 0xff);
7478
Jes Sorensen120e6272016-02-29 17:05:14 -05007479 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007480 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05007481 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007482
7483 rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
7484
7485 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
7486 val32 &= ~BIT(24);
7487 val32 |= BIT(23);
7488 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
7489
7490 /*
7491 * Fix external switch Main->S1, Aux->S0
7492 */
7493 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
7494 val8 &= ~BIT(0);
7495 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7496
7497 memset(&h2c, 0, sizeof(struct h2c_cmd));
7498 h2c.ant_sel_rsv.cmd = H2C_8723B_ANT_SEL_RSV;
7499 h2c.ant_sel_rsv.ant_inverse = 1;
7500 h2c.ant_sel_rsv.int_switch_type = 0;
7501 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ant_sel_rsv));
7502
7503 /*
7504 * 0x280, 0x00, 0x200, 0x80 - not clear
7505 */
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007506 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
7507
7508 /*
7509 * Software control, antenna at WiFi side
7510 */
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007511#ifdef NEED_PS_TDMA
Jes Sorensena228a5d2016-02-29 17:04:45 -05007512 rtl8723bu_set_ps_tdma(priv, 0x08, 0x00, 0x00, 0x00, 0x00);
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007513#endif
7514
7515 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE1, 0x55555555);
7516 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE2, 0x55555555);
7517 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE3, 0x00ffffff);
7518 rtl8xxxu_write8(priv, REG_BT_COEX_TABLE4, 0x03);
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007519
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007520 memset(&h2c, 0, sizeof(struct h2c_cmd));
7521 h2c.bt_info.cmd = H2C_8723B_BT_INFO;
7522 h2c.bt_info.data = BIT(0);
7523 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_info));
7524
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007525 memset(&h2c, 0, sizeof(struct h2c_cmd));
7526 h2c.ignore_wlan.cmd = H2C_8723B_BT_IGNORE_WLANACT;
7527 h2c.ignore_wlan.data = 0;
7528 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ignore_wlan));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007529}
7530
Jes Sorensenfc89a412016-02-29 17:05:46 -05007531static void rtl8723b_disable_rf(struct rtl8xxxu_priv *priv)
7532{
7533 u32 val32;
7534
7535 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
7536
7537 val32 = rtl8xxxu_read32(priv, REG_RX_WAIT_CCA);
7538 val32 &= ~(BIT(22) | BIT(23));
7539 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, val32);
7540}
7541
Jes Sorensen3e88ca42016-02-29 17:05:08 -05007542static void rtl8723bu_init_aggregation(struct rtl8xxxu_priv *priv)
7543{
7544 u32 agg_rx;
7545 u8 agg_ctrl;
7546
7547 /*
7548 * For now simply disable RX aggregation
7549 */
7550 agg_ctrl = rtl8xxxu_read8(priv, REG_TRXDMA_CTRL);
7551 agg_ctrl &= ~TRXDMA_CTRL_RXDMA_AGG_EN;
7552
7553 agg_rx = rtl8xxxu_read32(priv, REG_RXDMA_AGG_PG_TH);
7554 agg_rx &= ~RXDMA_USB_AGG_ENABLE;
7555 agg_rx &= ~0xff0f;
7556
7557 rtl8xxxu_write8(priv, REG_TRXDMA_CTRL, agg_ctrl);
7558 rtl8xxxu_write32(priv, REG_RXDMA_AGG_PG_TH, agg_rx);
7559}
7560
Jes Sorensen9c79bf92016-02-29 17:05:10 -05007561static void rtl8723bu_init_statistics(struct rtl8xxxu_priv *priv)
7562{
7563 u32 val32;
7564
7565 /* Time duration for NHM unit: 4us, 0x2710=40ms */
7566 rtl8xxxu_write16(priv, REG_NHM_TIMER_8723B + 2, 0x2710);
7567 rtl8xxxu_write16(priv, REG_NHM_TH9_TH10_8723B + 2, 0xffff);
7568 rtl8xxxu_write32(priv, REG_NHM_TH3_TO_TH0_8723B, 0xffffff52);
7569 rtl8xxxu_write32(priv, REG_NHM_TH7_TO_TH4_8723B, 0xffffffff);
7570 /* TH8 */
7571 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
7572 val32 |= 0xff;
7573 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
7574 /* Enable CCK */
7575 val32 = rtl8xxxu_read32(priv, REG_NHM_TH9_TH10_8723B);
7576 val32 |= BIT(8) | BIT(9) | BIT(10);
7577 rtl8xxxu_write32(priv, REG_NHM_TH9_TH10_8723B, val32);
7578 /* Max power amongst all RX antennas */
7579 val32 = rtl8xxxu_read32(priv, REG_OFDM0_FA_RSTC);
7580 val32 |= BIT(7);
7581 rtl8xxxu_write32(priv, REG_OFDM0_FA_RSTC, val32);
7582}
7583
Jes Sorensen89c2a092016-04-14 14:58:44 -04007584static void rtl8xxxu_old_init_queue_reserved_page(struct rtl8xxxu_priv *priv)
7585{
7586 u8 val8;
7587 u32 val32;
7588
7589 if (priv->ep_tx_normal_queue)
7590 val8 = TX_PAGE_NUM_NORM_PQ;
7591 else
7592 val8 = 0;
7593
7594 rtl8xxxu_write8(priv, REG_RQPN_NPQ, val8);
7595
7596 val32 = (TX_PAGE_NUM_PUBQ << RQPN_PUB_PQ_SHIFT) | RQPN_LOAD;
7597
7598 if (priv->ep_tx_high_queue)
7599 val32 |= (TX_PAGE_NUM_HI_PQ << RQPN_HI_PQ_SHIFT);
7600 if (priv->ep_tx_low_queue)
7601 val32 |= (TX_PAGE_NUM_LO_PQ << RQPN_LO_PQ_SHIFT);
7602
7603 rtl8xxxu_write32(priv, REG_RQPN, val32);
7604}
7605
7606static void rtl8xxxu_init_queue_reserved_page(struct rtl8xxxu_priv *priv)
7607{
7608 struct rtl8xxxu_fileops *fops = priv->fops;
7609 u32 hq, lq, nq, eq, pubq;
7610 u32 val32;
7611
7612 hq = 0;
7613 lq = 0;
7614 nq = 0;
7615 eq = 0;
7616 pubq = 0;
7617
7618 if (priv->ep_tx_high_queue)
7619 hq = fops->page_num_hi;
7620 if (priv->ep_tx_low_queue)
7621 lq = fops->page_num_lo;
7622 if (priv->ep_tx_normal_queue)
7623 nq = fops->page_num_norm;
7624
7625 val32 = (nq << RQPN_NPQ_SHIFT) | (eq << RQPN_EPQ_SHIFT);
7626 rtl8xxxu_write32(priv, REG_RQPN_NPQ, val32);
7627
7628 pubq = fops->total_page_num - hq - lq - nq;
7629
7630 val32 = RQPN_LOAD;
7631 val32 |= (hq << RQPN_HI_PQ_SHIFT);
7632 val32 |= (lq << RQPN_LO_PQ_SHIFT);
7633 val32 |= (pubq << RQPN_PUB_PQ_SHIFT);
7634
7635 rtl8xxxu_write32(priv, REG_RQPN, val32);
7636}
7637
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007638static int rtl8xxxu_init_device(struct ieee80211_hw *hw)
7639{
7640 struct rtl8xxxu_priv *priv = hw->priv;
7641 struct device *dev = &priv->udev->dev;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007642 bool macpower;
7643 int ret;
7644 u8 val8;
7645 u16 val16;
7646 u32 val32;
7647
7648 /* Check if MAC is already powered on */
7649 val8 = rtl8xxxu_read8(priv, REG_CR);
7650
7651 /*
7652 * Fix 92DU-VC S3 hang with the reason is that secondary mac is not
7653 * initialized. First MAC returns 0xea, second MAC returns 0x00
7654 */
7655 if (val8 == 0xea)
7656 macpower = false;
7657 else
7658 macpower = true;
7659
7660 ret = priv->fops->power_on(priv);
7661 if (ret < 0) {
7662 dev_warn(dev, "%s: Failed power on\n", __func__);
7663 goto exit;
7664 }
7665
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007666 if (!macpower) {
Jes Sorensen89c2a092016-04-14 14:58:44 -04007667 if (priv->fops->total_page_num)
7668 rtl8xxxu_init_queue_reserved_page(priv);
Jes Sorensen59b24da2016-04-14 14:58:43 -04007669 else
Jes Sorensen89c2a092016-04-14 14:58:44 -04007670 rtl8xxxu_old_init_queue_reserved_page(priv);
Jes Sorensen07bb46b2016-02-29 17:04:05 -05007671 }
7672
Jes Sorensen59b24da2016-04-14 14:58:43 -04007673 ret = rtl8xxxu_init_queue_priority(priv);
7674 dev_dbg(dev, "%s: init_queue_priority %i\n", __func__, ret);
7675 if (ret)
7676 goto exit;
7677
7678 /*
7679 * Set RX page boundary
7680 */
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04007681 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, priv->fops->trxff_boundary);
Jes Sorensen59b24da2016-04-14 14:58:43 -04007682
Jes Sorensena47b9d42016-02-29 17:04:06 -05007683 ret = rtl8xxxu_download_firmware(priv);
7684 dev_dbg(dev, "%s: download_fiwmare %i\n", __func__, ret);
7685 if (ret)
7686 goto exit;
7687 ret = rtl8xxxu_start_firmware(priv);
7688 dev_dbg(dev, "%s: start_fiwmare %i\n", __func__, ret);
7689 if (ret)
7690 goto exit;
7691
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05007692 if (priv->fops->phy_init_antenna_selection)
7693 priv->fops->phy_init_antenna_selection(priv);
7694
Jes Sorensenc606e662016-04-07 14:19:16 -04007695 ret = rtl8xxxu_init_mac(priv);
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -05007696
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007697 dev_dbg(dev, "%s: init_mac %i\n", __func__, ret);
7698 if (ret)
7699 goto exit;
7700
7701 ret = rtl8xxxu_init_phy_bb(priv);
7702 dev_dbg(dev, "%s: init_phy_bb %i\n", __func__, ret);
7703 if (ret)
7704 goto exit;
7705
Jes Sorensen4062b8f2016-04-14 16:37:08 -04007706 ret = priv->fops->init_phy_rf(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007707 if (ret)
7708 goto exit;
7709
Jes Sorensenc1578632016-04-14 14:58:42 -04007710 /* RFSW Control - clear bit 14 ?? */
Jes Sorensenb8169012016-04-14 14:58:47 -04007711 if (priv->rtl_chip != RTL8723B && priv->rtl_chip != RTL8192E)
Jes Sorensenc1578632016-04-14 14:58:42 -04007712 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, 0x00000003);
Jes Sorensen31133da2016-04-14 14:59:05 -04007713
7714 val32 = FPGA0_RF_TRSW | FPGA0_RF_TRSWB | FPGA0_RF_ANTSW |
7715 FPGA0_RF_ANTSWB | FPGA0_RF_PAPE |
7716 ((FPGA0_RF_ANTSW | FPGA0_RF_ANTSWB | FPGA0_RF_PAPE) <<
7717 FPGA0_RF_BD_CTRL_SHIFT);
7718
Jes Sorensenc1578632016-04-14 14:58:42 -04007719 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
7720 /* 0x860[6:5]= 00 - why? - this sets antenna B */
7721 if (priv->rtl_chip != RTL8192E)
7722 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, 0x66f60210);
7723
Jes Sorensenf2a41632016-02-29 17:05:09 -05007724 if (!macpower) {
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007725 /*
7726 * Set TX buffer boundary
7727 */
Jes Sorensen80805aa2016-04-07 14:19:18 -04007728 if (priv->rtl_chip == RTL8192E)
7729 val8 = TX_TOTAL_PAGE_NUM_8192E + 1;
7730 else
7731 val8 = TX_TOTAL_PAGE_NUM + 1;
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007732
Jes Sorensenba17d822016-03-31 17:08:39 -04007733 if (priv->rtl_chip == RTL8723B)
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007734 val8 -= 1;
7735
7736 rtl8xxxu_write8(priv, REG_TXPKTBUF_BCNQ_BDNY, val8);
7737 rtl8xxxu_write8(priv, REG_TXPKTBUF_MGQ_BDNY, val8);
7738 rtl8xxxu_write8(priv, REG_TXPKTBUF_WMAC_LBK_BF_HD, val8);
7739 rtl8xxxu_write8(priv, REG_TRXFF_BNDY, val8);
7740 rtl8xxxu_write8(priv, REG_TDECTRL + 1, val8);
7741 }
7742
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007743 /*
Jes Sorensen9b323ee2016-04-14 14:59:03 -04007744 * The vendor drivers set PBP for all devices, except 8192e.
7745 * There is no explanation for this in any of the sources.
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007746 */
Jes Sorensen9b323ee2016-04-14 14:59:03 -04007747 val8 = (priv->fops->pbp_rx << PBP_PAGE_SIZE_RX_SHIFT) |
7748 (priv->fops->pbp_tx << PBP_PAGE_SIZE_TX_SHIFT);
Jes Sorensen2e7c7b32016-04-14 14:58:46 -04007749 if (priv->rtl_chip != RTL8192E)
7750 rtl8xxxu_write8(priv, REG_PBP, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007751
Jes Sorensen59b24da2016-04-14 14:58:43 -04007752 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
7753 if (!macpower) {
7754 ret = priv->fops->llt_init(priv, TX_TOTAL_PAGE_NUM);
7755 if (ret) {
7756 dev_warn(dev, "%s: LLT table init failed\n", __func__);
7757 goto exit;
7758 }
7759
7760 /*
Jes Sorensen0486e802016-04-14 14:58:45 -04007761 * Chip specific quirks
7762 */
Jes Sorensen747bf232016-04-14 14:59:04 -04007763 priv->fops->usb_quirks(priv);
Jes Sorensen0486e802016-04-14 14:58:45 -04007764
7765 /*
Jes Sorensen59b24da2016-04-14 14:58:43 -04007766 * Presumably this is for 8188EU as well
7767 * Enable TX report and TX report timer
7768 */
7769 if (priv->rtl_chip == RTL8723B) {
7770 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
7771 val8 |= TX_REPORT_CTRL_TIMER_ENABLE;
7772 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
7773 /* Set MAX RPT MACID */
7774 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL + 1, 0x02);
7775 /* TX report Timer. Unit: 32us */
7776 rtl8xxxu_write16(priv, REG_TX_REPORT_TIME, 0xcdf0);
7777
7778 /* tmp ps ? */
7779 val8 = rtl8xxxu_read8(priv, 0xa3);
7780 val8 &= 0xf8;
7781 rtl8xxxu_write8(priv, 0xa3, val8);
7782 }
7783 }
7784
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007785 /*
7786 * Unit in 8 bytes, not obvious what it is used for
7787 */
7788 rtl8xxxu_write8(priv, REG_RX_DRVINFO_SZ, 4);
7789
Jes Sorensen57e5e2e2016-04-07 14:19:27 -04007790 if (priv->rtl_chip == RTL8192E) {
7791 rtl8xxxu_write32(priv, REG_HIMR0, 0x00);
7792 rtl8xxxu_write32(priv, REG_HIMR1, 0x00);
7793 } else {
7794 /*
7795 * Enable all interrupts - not obvious USB needs to do this
7796 */
7797 rtl8xxxu_write32(priv, REG_HISR, 0xffffffff);
7798 rtl8xxxu_write32(priv, REG_HIMR, 0xffffffff);
7799 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007800
7801 rtl8xxxu_set_mac(priv);
7802 rtl8xxxu_set_linktype(priv, NL80211_IFTYPE_STATION);
7803
7804 /*
7805 * Configure initial WMAC settings
7806 */
7807 val32 = RCR_ACCEPT_PHYS_MATCH | RCR_ACCEPT_MCAST | RCR_ACCEPT_BCAST |
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007808 RCR_ACCEPT_MGMT_FRAME | RCR_HTC_LOC_CTRL |
7809 RCR_APPEND_PHYSTAT | RCR_APPEND_ICV | RCR_APPEND_MIC;
7810 rtl8xxxu_write32(priv, REG_RCR, val32);
7811
7812 /*
7813 * Accept all multicast
7814 */
7815 rtl8xxxu_write32(priv, REG_MAR, 0xffffffff);
7816 rtl8xxxu_write32(priv, REG_MAR + 4, 0xffffffff);
7817
7818 /*
7819 * Init adaptive controls
7820 */
7821 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
7822 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
7823 val32 |= RESPONSE_RATE_RRSR_CCK_ONLY_1M;
7824 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
7825
7826 /* CCK = 0x0a, OFDM = 0x10 */
7827 rtl8xxxu_set_spec_sifs(priv, 0x10, 0x10);
7828 rtl8xxxu_set_retry(priv, 0x30, 0x30);
7829 rtl8xxxu_set_spec_sifs(priv, 0x0a, 0x10);
7830
7831 /*
7832 * Init EDCA
7833 */
7834 rtl8xxxu_write16(priv, REG_MAC_SPEC_SIFS, 0x100a);
7835
7836 /* Set CCK SIFS */
7837 rtl8xxxu_write16(priv, REG_SIFS_CCK, 0x100a);
7838
7839 /* Set OFDM SIFS */
7840 rtl8xxxu_write16(priv, REG_SIFS_OFDM, 0x100a);
7841
7842 /* TXOP */
7843 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, 0x005ea42b);
7844 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, 0x0000a44f);
7845 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, 0x005ea324);
7846 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, 0x002fa226);
7847
7848 /* Set data auto rate fallback retry count */
7849 rtl8xxxu_write32(priv, REG_DARFRC, 0x00000000);
7850 rtl8xxxu_write32(priv, REG_DARFRC + 4, 0x10080404);
7851 rtl8xxxu_write32(priv, REG_RARFRC, 0x04030201);
7852 rtl8xxxu_write32(priv, REG_RARFRC + 4, 0x08070605);
7853
7854 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL);
7855 val8 |= FWHW_TXQ_CTRL_AMPDU_RETRY;
7856 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL, val8);
7857
7858 /* Set ACK timeout */
7859 rtl8xxxu_write8(priv, REG_ACKTO, 0x40);
7860
7861 /*
7862 * Initialize beacon parameters
7863 */
7864 val16 = BEACON_DISABLE_TSF_UPDATE | (BEACON_DISABLE_TSF_UPDATE << 8);
7865 rtl8xxxu_write16(priv, REG_BEACON_CTRL, val16);
7866 rtl8xxxu_write16(priv, REG_TBTT_PROHIBIT, 0x6404);
7867 rtl8xxxu_write8(priv, REG_DRIVER_EARLY_INT, DRIVER_EARLY_INT_TIME);
7868 rtl8xxxu_write8(priv, REG_BEACON_DMA_TIME, BEACON_DMA_ATIME_INT_TIME);
7869 rtl8xxxu_write16(priv, REG_BEACON_TCFG, 0x660F);
7870
7871 /*
Jes Sorensenc3690602016-02-29 17:05:03 -05007872 * Initialize burst parameters
7873 */
Jes Sorensenba17d822016-03-31 17:08:39 -04007874 if (priv->rtl_chip == RTL8723B) {
Jes Sorensenc3690602016-02-29 17:05:03 -05007875 /*
7876 * For USB high speed set 512B packets
7877 */
7878 val8 = rtl8xxxu_read8(priv, REG_RXDMA_PRO_8723B);
7879 val8 &= ~(BIT(4) | BIT(5));
7880 val8 |= BIT(4);
7881 val8 |= BIT(1) | BIT(2) | BIT(3);
7882 rtl8xxxu_write8(priv, REG_RXDMA_PRO_8723B, val8);
7883
7884 /*
7885 * For USB high speed set 512B packets
7886 */
7887 val8 = rtl8xxxu_read8(priv, REG_HT_SINGLE_AMPDU_8723B);
7888 val8 |= BIT(7);
7889 rtl8xxxu_write8(priv, REG_HT_SINGLE_AMPDU_8723B, val8);
7890
7891 rtl8xxxu_write16(priv, REG_MAX_AGGR_NUM, 0x0c14);
7892 rtl8xxxu_write8(priv, REG_AMPDU_MAX_TIME_8723B, 0x5e);
7893 rtl8xxxu_write32(priv, REG_AGGLEN_LMT, 0xffffffff);
7894 rtl8xxxu_write8(priv, REG_RX_PKT_LIMIT, 0x18);
7895 rtl8xxxu_write8(priv, REG_PIFS, 0x00);
7896 rtl8xxxu_write8(priv, REG_USTIME_TSF_8723B, 0x50);
7897 rtl8xxxu_write8(priv, REG_USTIME_EDCA, 0x50);
7898
7899 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
7900 val8 |= BIT(5) | BIT(6);
7901 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
7902 }
7903
Jes Sorensen3e88ca42016-02-29 17:05:08 -05007904 if (priv->fops->init_aggregation)
7905 priv->fops->init_aggregation(priv);
7906
Jes Sorensenc3690602016-02-29 17:05:03 -05007907 /*
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007908 * Enable CCK and OFDM block
7909 */
7910 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
7911 val32 |= (FPGA_RF_MODE_CCK | FPGA_RF_MODE_OFDM);
7912 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
7913
7914 /*
7915 * Invalidate all CAM entries - bit 30 is undocumented
7916 */
7917 rtl8xxxu_write32(priv, REG_CAM_CMD, CAM_CMD_POLLING | BIT(30));
7918
7919 /*
7920 * Start out with default power levels for channel 6, 20MHz
7921 */
Jes Sorensene796dab2016-02-29 17:05:19 -05007922 priv->fops->set_tx_power(priv, 1, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007923
7924 /* Let the 8051 take control of antenna setting */
Jes Sorensen5bdb6b02016-04-14 14:58:48 -04007925 if (priv->rtl_chip != RTL8192E) {
7926 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
7927 val8 |= LEDCFG2_DPDT_SELECT;
7928 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
7929 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007930
7931 rtl8xxxu_write8(priv, REG_HWSEQ_CTRL, 0xff);
7932
7933 /* Disable BAR - not sure if this has any effect on USB */
7934 rtl8xxxu_write32(priv, REG_BAR_MODE_CTRL, 0x0201ffff);
7935
7936 rtl8xxxu_write16(priv, REG_FAST_EDCA_CTRL, 0);
7937
Jes Sorensen9c79bf92016-02-29 17:05:10 -05007938 if (priv->fops->init_statistics)
7939 priv->fops->init_statistics(priv);
7940
Jes Sorensenb052b7f2016-04-07 14:19:30 -04007941 if (priv->rtl_chip == RTL8192E) {
7942 /*
7943 * 0x4c6[3] 1: RTS BW = Data BW
7944 * 0: RTS BW depends on CCA / secondary CCA result.
7945 */
7946 val8 = rtl8xxxu_read8(priv, REG_QUEUE_CTRL);
7947 val8 &= ~BIT(3);
7948 rtl8xxxu_write8(priv, REG_QUEUE_CTRL, val8);
7949 /*
7950 * Reset USB mode switch setting
7951 */
7952 rtl8xxxu_write8(priv, REG_ACLK_MON, 0x00);
7953 }
7954
Jes Sorensenfa0f2d42016-02-29 17:04:37 -05007955 rtl8723a_phy_lc_calibrate(priv);
7956
Jes Sorensene1547c52016-02-29 17:04:35 -05007957 priv->fops->phy_iq_calibrate(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007958
7959 /*
7960 * This should enable thermal meter
7961 */
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04007962 if (priv->fops->tx_desc_size == sizeof(struct rtl8xxxu_txdesc40))
Jes Sorensen72143b92016-02-29 17:05:25 -05007963 rtl8xxxu_write_rfreg(priv,
7964 RF_A, RF6052_REG_T_METER_8723B, 0x37cf8);
7965 else
7966 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_T_METER, 0x60);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007967
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007968 /* Set NAV_UPPER to 30000us */
7969 val8 = ((30000 + NAV_UPPER_UNIT - 1) / NAV_UPPER_UNIT);
7970 rtl8xxxu_write8(priv, REG_NAV_UPPER, val8);
7971
Jes Sorensenba17d822016-03-31 17:08:39 -04007972 if (priv->rtl_chip == RTL8723A) {
Jes Sorensen4042e612016-02-03 13:40:01 -05007973 /*
7974 * 2011/03/09 MH debug only, UMC-B cut pass 2500 S5 test,
7975 * but we need to find root cause.
7976 * This is 8723au only.
7977 */
7978 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
7979 if ((val32 & 0xff000000) != 0x83000000) {
7980 val32 |= FPGA_RF_MODE_CCK;
7981 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
7982 }
Jes Sorensen3021e512016-04-07 14:19:28 -04007983 } else if (priv->rtl_chip == RTL8192E) {
7984 rtl8xxxu_write8(priv, REG_USB_HRPWM, 0x00);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007985 }
7986
7987 val32 = rtl8xxxu_read32(priv, REG_FWHW_TXQ_CTRL);
7988 val32 |= FWHW_TXQ_CTRL_XMIT_MGMT_ACK;
7989 /* ack for xmit mgmt frames. */
7990 rtl8xxxu_write32(priv, REG_FWHW_TXQ_CTRL, val32);
7991
Jes Sorensene1394fe2016-04-07 14:19:29 -04007992 if (priv->rtl_chip == RTL8192E) {
7993 /*
7994 * Fix LDPC rx hang issue.
7995 */
7996 val32 = rtl8xxxu_read32(priv, REG_AFE_MISC);
7997 rtl8xxxu_write8(priv, REG_8192E_LDOV12_CTRL, 0x75);
7998 val32 &= 0xfff00fff;
7999 val32 |= 0x0007e000;
Jes Sorensen46b37832016-04-14 14:59:06 -04008000 rtl8xxxu_write32(priv, REG_AFE_MISC, val32);
Jes Sorensene1394fe2016-04-07 14:19:29 -04008001 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008002exit:
8003 return ret;
8004}
8005
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008006static void rtl8xxxu_cam_write(struct rtl8xxxu_priv *priv,
8007 struct ieee80211_key_conf *key, const u8 *mac)
8008{
8009 u32 cmd, val32, addr, ctrl;
8010 int j, i, tmp_debug;
8011
8012 tmp_debug = rtl8xxxu_debug;
8013 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_KEY)
8014 rtl8xxxu_debug |= RTL8XXXU_DEBUG_REG_WRITE;
8015
8016 /*
8017 * This is a bit of a hack - the lower bits of the cipher
8018 * suite selector happens to match the cipher index in the CAM
8019 */
8020 addr = key->keyidx << CAM_CMD_KEY_SHIFT;
8021 ctrl = (key->cipher & 0x0f) << 2 | key->keyidx | CAM_WRITE_VALID;
8022
8023 for (j = 5; j >= 0; j--) {
8024 switch (j) {
8025 case 0:
8026 val32 = ctrl | (mac[0] << 16) | (mac[1] << 24);
8027 break;
8028 case 1:
8029 val32 = mac[2] | (mac[3] << 8) |
8030 (mac[4] << 16) | (mac[5] << 24);
8031 break;
8032 default:
8033 i = (j - 2) << 2;
8034 val32 = key->key[i] | (key->key[i + 1] << 8) |
8035 key->key[i + 2] << 16 | key->key[i + 3] << 24;
8036 break;
8037 }
8038
8039 rtl8xxxu_write32(priv, REG_CAM_WRITE, val32);
8040 cmd = CAM_CMD_POLLING | CAM_CMD_WRITE | (addr + j);
8041 rtl8xxxu_write32(priv, REG_CAM_CMD, cmd);
8042 udelay(100);
8043 }
8044
8045 rtl8xxxu_debug = tmp_debug;
8046}
8047
8048static void rtl8xxxu_sw_scan_start(struct ieee80211_hw *hw,
Jes Sorensen56e43742016-02-03 13:39:50 -05008049 struct ieee80211_vif *vif, const u8 *mac)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008050{
8051 struct rtl8xxxu_priv *priv = hw->priv;
8052 u8 val8;
8053
8054 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8055 val8 |= BEACON_DISABLE_TSF_UPDATE;
8056 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8057}
8058
8059static void rtl8xxxu_sw_scan_complete(struct ieee80211_hw *hw,
8060 struct ieee80211_vif *vif)
8061{
8062 struct rtl8xxxu_priv *priv = hw->priv;
8063 u8 val8;
8064
8065 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8066 val8 &= ~BEACON_DISABLE_TSF_UPDATE;
8067 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8068}
8069
Jes Sorensenf653e692016-02-29 17:05:38 -05008070static void rtl8723au_update_rate_mask(struct rtl8xxxu_priv *priv,
8071 u32 ramask, int sgi)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008072{
8073 struct h2c_cmd h2c;
8074
Jes Sorensenf653e692016-02-29 17:05:38 -05008075 memset(&h2c, 0, sizeof(struct h2c_cmd));
8076
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008077 h2c.ramask.cmd = H2C_SET_RATE_MASK;
8078 h2c.ramask.mask_lo = cpu_to_le16(ramask & 0xffff);
8079 h2c.ramask.mask_hi = cpu_to_le16(ramask >> 16);
8080
8081 h2c.ramask.arg = 0x80;
8082 if (sgi)
8083 h2c.ramask.arg |= 0x20;
8084
Jes Sorensen7ff8c1a2016-02-29 17:04:32 -05008085 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
Jes Sorensen8da91572016-02-29 17:04:29 -05008086 __func__, ramask, h2c.ramask.arg, sizeof(h2c.ramask));
8087 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ramask));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008088}
8089
Jes Sorensenf653e692016-02-29 17:05:38 -05008090static void rtl8723bu_update_rate_mask(struct rtl8xxxu_priv *priv,
8091 u32 ramask, int sgi)
8092{
8093 struct h2c_cmd h2c;
8094 u8 bw = 0;
8095
8096 memset(&h2c, 0, sizeof(struct h2c_cmd));
8097
8098 h2c.b_macid_cfg.cmd = H2C_8723B_MACID_CFG_RAID;
8099 h2c.b_macid_cfg.ramask0 = ramask & 0xff;
8100 h2c.b_macid_cfg.ramask1 = (ramask >> 8) & 0xff;
8101 h2c.b_macid_cfg.ramask2 = (ramask >> 16) & 0xff;
8102 h2c.b_macid_cfg.ramask3 = (ramask >> 24) & 0xff;
8103
8104 h2c.ramask.arg = 0x80;
8105 h2c.b_macid_cfg.data1 = 0;
8106 if (sgi)
8107 h2c.b_macid_cfg.data1 |= BIT(7);
8108
8109 h2c.b_macid_cfg.data2 = bw;
8110
8111 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
8112 __func__, ramask, h2c.ramask.arg, sizeof(h2c.b_macid_cfg));
8113 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_macid_cfg));
8114}
8115
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008116static void rtl8723au_report_connect(struct rtl8xxxu_priv *priv,
8117 u8 macid, bool connect)
8118{
8119 struct h2c_cmd h2c;
8120
8121 memset(&h2c, 0, sizeof(struct h2c_cmd));
8122
8123 h2c.joinbss.cmd = H2C_JOIN_BSS_REPORT;
8124
8125 if (connect)
8126 h2c.joinbss.data = H2C_JOIN_BSS_CONNECT;
8127 else
8128 h2c.joinbss.data = H2C_JOIN_BSS_DISCONNECT;
8129
8130 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.joinbss));
8131}
8132
8133static void rtl8723bu_report_connect(struct rtl8xxxu_priv *priv,
8134 u8 macid, bool connect)
8135{
8136 struct h2c_cmd h2c;
8137
8138 memset(&h2c, 0, sizeof(struct h2c_cmd));
8139
8140 h2c.media_status_rpt.cmd = H2C_8723B_MEDIA_STATUS_RPT;
8141 if (connect)
8142 h2c.media_status_rpt.parm |= BIT(0);
8143 else
8144 h2c.media_status_rpt.parm &= ~BIT(0);
8145
8146 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.media_status_rpt));
8147}
8148
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008149static void rtl8xxxu_set_basic_rates(struct rtl8xxxu_priv *priv, u32 rate_cfg)
8150{
8151 u32 val32;
8152 u8 rate_idx = 0;
8153
8154 rate_cfg &= RESPONSE_RATE_BITMAP_ALL;
8155
8156 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
8157 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
8158 val32 |= rate_cfg;
8159 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
8160
8161 dev_dbg(&priv->udev->dev, "%s: rates %08x\n", __func__, rate_cfg);
8162
8163 while (rate_cfg) {
8164 rate_cfg = (rate_cfg >> 1);
8165 rate_idx++;
8166 }
8167 rtl8xxxu_write8(priv, REG_INIRTS_RATE_SEL, rate_idx);
8168}
8169
8170static void
8171rtl8xxxu_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
8172 struct ieee80211_bss_conf *bss_conf, u32 changed)
8173{
8174 struct rtl8xxxu_priv *priv = hw->priv;
8175 struct device *dev = &priv->udev->dev;
8176 struct ieee80211_sta *sta;
8177 u32 val32;
8178 u8 val8;
8179
8180 if (changed & BSS_CHANGED_ASSOC) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008181 dev_dbg(dev, "Changed ASSOC: %i!\n", bss_conf->assoc);
8182
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008183 rtl8xxxu_set_linktype(priv, vif->type);
8184
8185 if (bss_conf->assoc) {
8186 u32 ramask;
8187 int sgi = 0;
8188
8189 rcu_read_lock();
8190 sta = ieee80211_find_sta(vif, bss_conf->bssid);
8191 if (!sta) {
8192 dev_info(dev, "%s: ASSOC no sta found\n",
8193 __func__);
8194 rcu_read_unlock();
8195 goto error;
8196 }
8197
8198 if (sta->ht_cap.ht_supported)
8199 dev_info(dev, "%s: HT supported\n", __func__);
8200 if (sta->vht_cap.vht_supported)
8201 dev_info(dev, "%s: VHT supported\n", __func__);
8202
8203 /* TODO: Set bits 28-31 for rate adaptive id */
8204 ramask = (sta->supp_rates[0] & 0xfff) |
8205 sta->ht_cap.mcs.rx_mask[0] << 12 |
8206 sta->ht_cap.mcs.rx_mask[1] << 20;
8207 if (sta->ht_cap.cap &
8208 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))
8209 sgi = 1;
8210 rcu_read_unlock();
8211
Jes Sorensenf653e692016-02-29 17:05:38 -05008212 priv->fops->update_rate_mask(priv, ramask, sgi);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008213
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008214 rtl8xxxu_write8(priv, REG_BCN_MAX_ERR, 0xff);
8215
8216 rtl8723a_stop_tx_beacon(priv);
8217
8218 /* joinbss sequence */
8219 rtl8xxxu_write16(priv, REG_BCN_PSR_RPT,
8220 0xc000 | bss_conf->aid);
8221
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008222 priv->fops->report_connect(priv, 0, true);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008223 } else {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008224 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8225 val8 |= BEACON_DISABLE_TSF_UPDATE;
8226 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8227
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008228 priv->fops->report_connect(priv, 0, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008229 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008230 }
8231
8232 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
8233 dev_dbg(dev, "Changed ERP_PREAMBLE: Use short preamble %i\n",
8234 bss_conf->use_short_preamble);
8235 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
8236 if (bss_conf->use_short_preamble)
8237 val32 |= RSR_ACK_SHORT_PREAMBLE;
8238 else
8239 val32 &= ~RSR_ACK_SHORT_PREAMBLE;
8240 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
8241 }
8242
8243 if (changed & BSS_CHANGED_ERP_SLOT) {
8244 dev_dbg(dev, "Changed ERP_SLOT: short_slot_time %i\n",
8245 bss_conf->use_short_slot);
8246
8247 if (bss_conf->use_short_slot)
8248 val8 = 9;
8249 else
8250 val8 = 20;
8251 rtl8xxxu_write8(priv, REG_SLOT, val8);
8252 }
8253
8254 if (changed & BSS_CHANGED_BSSID) {
8255 dev_dbg(dev, "Changed BSSID!\n");
8256 rtl8xxxu_set_bssid(priv, bss_conf->bssid);
8257 }
8258
8259 if (changed & BSS_CHANGED_BASIC_RATES) {
8260 dev_dbg(dev, "Changed BASIC_RATES!\n");
8261 rtl8xxxu_set_basic_rates(priv, bss_conf->basic_rates);
8262 }
8263error:
8264 return;
8265}
8266
8267static u32 rtl8xxxu_80211_to_rtl_queue(u32 queue)
8268{
8269 u32 rtlqueue;
8270
8271 switch (queue) {
8272 case IEEE80211_AC_VO:
8273 rtlqueue = TXDESC_QUEUE_VO;
8274 break;
8275 case IEEE80211_AC_VI:
8276 rtlqueue = TXDESC_QUEUE_VI;
8277 break;
8278 case IEEE80211_AC_BE:
8279 rtlqueue = TXDESC_QUEUE_BE;
8280 break;
8281 case IEEE80211_AC_BK:
8282 rtlqueue = TXDESC_QUEUE_BK;
8283 break;
8284 default:
8285 rtlqueue = TXDESC_QUEUE_BE;
8286 }
8287
8288 return rtlqueue;
8289}
8290
8291static u32 rtl8xxxu_queue_select(struct ieee80211_hw *hw, struct sk_buff *skb)
8292{
8293 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
8294 u32 queue;
8295
8296 if (ieee80211_is_mgmt(hdr->frame_control))
8297 queue = TXDESC_QUEUE_MGNT;
8298 else
8299 queue = rtl8xxxu_80211_to_rtl_queue(skb_get_queue_mapping(skb));
8300
8301 return queue;
8302}
8303
Jes Sorensen179e1742016-02-29 17:05:27 -05008304/*
8305 * Despite newer chips 8723b/8812/8821 having a larger TX descriptor
8306 * format. The descriptor checksum is still only calculated over the
8307 * initial 32 bytes of the descriptor!
8308 */
Jes Sorensendbb28962016-03-31 17:08:33 -04008309static void rtl8xxxu_calc_tx_desc_csum(struct rtl8xxxu_txdesc32 *tx_desc)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008310{
8311 __le16 *ptr = (__le16 *)tx_desc;
8312 u16 csum = 0;
8313 int i;
8314
8315 /*
8316 * Clear csum field before calculation, as the csum field is
8317 * in the middle of the struct.
8318 */
8319 tx_desc->csum = cpu_to_le16(0);
8320
Jes Sorensendbb28962016-03-31 17:08:33 -04008321 for (i = 0; i < (sizeof(struct rtl8xxxu_txdesc32) / sizeof(u16)); i++)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008322 csum = csum ^ le16_to_cpu(ptr[i]);
8323
8324 tx_desc->csum |= cpu_to_le16(csum);
8325}
8326
8327static void rtl8xxxu_free_tx_resources(struct rtl8xxxu_priv *priv)
8328{
8329 struct rtl8xxxu_tx_urb *tx_urb, *tmp;
8330 unsigned long flags;
8331
8332 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8333 list_for_each_entry_safe(tx_urb, tmp, &priv->tx_urb_free_list, list) {
8334 list_del(&tx_urb->list);
8335 priv->tx_urb_free_count--;
8336 usb_free_urb(&tx_urb->urb);
8337 }
8338 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8339}
8340
8341static struct rtl8xxxu_tx_urb *
8342rtl8xxxu_alloc_tx_urb(struct rtl8xxxu_priv *priv)
8343{
8344 struct rtl8xxxu_tx_urb *tx_urb;
8345 unsigned long flags;
8346
8347 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8348 tx_urb = list_first_entry_or_null(&priv->tx_urb_free_list,
8349 struct rtl8xxxu_tx_urb, list);
8350 if (tx_urb) {
8351 list_del(&tx_urb->list);
8352 priv->tx_urb_free_count--;
8353 if (priv->tx_urb_free_count < RTL8XXXU_TX_URB_LOW_WATER &&
8354 !priv->tx_stopped) {
8355 priv->tx_stopped = true;
8356 ieee80211_stop_queues(priv->hw);
8357 }
8358 }
8359
8360 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8361
8362 return tx_urb;
8363}
8364
8365static void rtl8xxxu_free_tx_urb(struct rtl8xxxu_priv *priv,
8366 struct rtl8xxxu_tx_urb *tx_urb)
8367{
8368 unsigned long flags;
8369
8370 INIT_LIST_HEAD(&tx_urb->list);
8371
8372 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8373
8374 list_add(&tx_urb->list, &priv->tx_urb_free_list);
8375 priv->tx_urb_free_count++;
8376 if (priv->tx_urb_free_count > RTL8XXXU_TX_URB_HIGH_WATER &&
8377 priv->tx_stopped) {
8378 priv->tx_stopped = false;
8379 ieee80211_wake_queues(priv->hw);
8380 }
8381
8382 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8383}
8384
8385static void rtl8xxxu_tx_complete(struct urb *urb)
8386{
8387 struct sk_buff *skb = (struct sk_buff *)urb->context;
8388 struct ieee80211_tx_info *tx_info;
8389 struct ieee80211_hw *hw;
Jes Sorensen179e1742016-02-29 17:05:27 -05008390 struct rtl8xxxu_priv *priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008391 struct rtl8xxxu_tx_urb *tx_urb =
8392 container_of(urb, struct rtl8xxxu_tx_urb, urb);
8393
8394 tx_info = IEEE80211_SKB_CB(skb);
8395 hw = tx_info->rate_driver_data[0];
Jes Sorensen179e1742016-02-29 17:05:27 -05008396 priv = hw->priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008397
Jes Sorensen179e1742016-02-29 17:05:27 -05008398 skb_pull(skb, priv->fops->tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008399
8400 ieee80211_tx_info_clear_status(tx_info);
8401 tx_info->status.rates[0].idx = -1;
8402 tx_info->status.rates[0].count = 0;
8403
8404 if (!urb->status)
8405 tx_info->flags |= IEEE80211_TX_STAT_ACK;
8406
8407 ieee80211_tx_status_irqsafe(hw, skb);
8408
Jes Sorensen179e1742016-02-29 17:05:27 -05008409 rtl8xxxu_free_tx_urb(priv, tx_urb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008410}
8411
8412static void rtl8xxxu_dump_action(struct device *dev,
8413 struct ieee80211_hdr *hdr)
8414{
8415 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)hdr;
8416 u16 cap, timeout;
8417
8418 if (!(rtl8xxxu_debug & RTL8XXXU_DEBUG_ACTION))
8419 return;
8420
8421 switch (mgmt->u.action.u.addba_resp.action_code) {
8422 case WLAN_ACTION_ADDBA_RESP:
8423 cap = le16_to_cpu(mgmt->u.action.u.addba_resp.capab);
8424 timeout = le16_to_cpu(mgmt->u.action.u.addba_resp.timeout);
8425 dev_info(dev, "WLAN_ACTION_ADDBA_RESP: "
8426 "timeout %i, tid %02x, buf_size %02x, policy %02x, "
8427 "status %02x\n",
8428 timeout,
8429 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
8430 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
8431 (cap >> 1) & 0x1,
8432 le16_to_cpu(mgmt->u.action.u.addba_resp.status));
8433 break;
8434 case WLAN_ACTION_ADDBA_REQ:
8435 cap = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
8436 timeout = le16_to_cpu(mgmt->u.action.u.addba_req.timeout);
8437 dev_info(dev, "WLAN_ACTION_ADDBA_REQ: "
8438 "timeout %i, tid %02x, buf_size %02x, policy %02x\n",
8439 timeout,
8440 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
8441 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
8442 (cap >> 1) & 0x1);
8443 break;
8444 default:
8445 dev_info(dev, "action frame %02x\n",
8446 mgmt->u.action.u.addba_resp.action_code);
8447 break;
8448 }
8449}
8450
8451static void rtl8xxxu_tx(struct ieee80211_hw *hw,
8452 struct ieee80211_tx_control *control,
8453 struct sk_buff *skb)
8454{
8455 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
8456 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
8457 struct ieee80211_rate *tx_rate = ieee80211_get_tx_rate(hw, tx_info);
8458 struct rtl8xxxu_priv *priv = hw->priv;
Jes Sorensendbb28962016-03-31 17:08:33 -04008459 struct rtl8xxxu_txdesc32 *tx_desc;
8460 struct rtl8xxxu_txdesc40 *tx_desc40;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008461 struct rtl8xxxu_tx_urb *tx_urb;
8462 struct ieee80211_sta *sta = NULL;
8463 struct ieee80211_vif *vif = tx_info->control.vif;
8464 struct device *dev = &priv->udev->dev;
8465 u32 queue, rate;
8466 u16 pktlen = skb->len;
8467 u16 seq_number;
8468 u16 rate_flag = tx_info->control.rates[0].flags;
Jes Sorensen179e1742016-02-29 17:05:27 -05008469 int tx_desc_size = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008470 int ret;
Jes Sorensencc2646d2016-02-29 17:05:32 -05008471 bool usedesc40, ampdu_enable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008472
Jes Sorensen179e1742016-02-29 17:05:27 -05008473 if (skb_headroom(skb) < tx_desc_size) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008474 dev_warn(dev,
8475 "%s: Not enough headroom (%i) for tx descriptor\n",
8476 __func__, skb_headroom(skb));
8477 goto error;
8478 }
8479
Jes Sorensen179e1742016-02-29 17:05:27 -05008480 if (unlikely(skb->len > (65535 - tx_desc_size))) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008481 dev_warn(dev, "%s: Trying to send over-sized skb (%i)\n",
8482 __func__, skb->len);
8483 goto error;
8484 }
8485
8486 tx_urb = rtl8xxxu_alloc_tx_urb(priv);
8487 if (!tx_urb) {
8488 dev_warn(dev, "%s: Unable to allocate tx urb\n", __func__);
8489 goto error;
8490 }
8491
8492 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_TX)
8493 dev_info(dev, "%s: TX rate: %d (%d), pkt size %d\n",
8494 __func__, tx_rate->bitrate, tx_rate->hw_value, pktlen);
8495
8496 if (ieee80211_is_action(hdr->frame_control))
8497 rtl8xxxu_dump_action(dev, hdr);
8498
Jes Sorensencc2646d2016-02-29 17:05:32 -05008499 usedesc40 = (tx_desc_size == 40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008500 tx_info->rate_driver_data[0] = hw;
8501
8502 if (control && control->sta)
8503 sta = control->sta;
8504
Jes Sorensendbb28962016-03-31 17:08:33 -04008505 tx_desc = (struct rtl8xxxu_txdesc32 *)skb_push(skb, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008506
Jes Sorensen179e1742016-02-29 17:05:27 -05008507 memset(tx_desc, 0, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008508 tx_desc->pkt_size = cpu_to_le16(pktlen);
Jes Sorensen179e1742016-02-29 17:05:27 -05008509 tx_desc->pkt_offset = tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008510
8511 tx_desc->txdw0 =
8512 TXDESC_OWN | TXDESC_FIRST_SEGMENT | TXDESC_LAST_SEGMENT;
8513 if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
8514 is_broadcast_ether_addr(ieee80211_get_DA(hdr)))
8515 tx_desc->txdw0 |= TXDESC_BROADMULTICAST;
8516
8517 queue = rtl8xxxu_queue_select(hw, skb);
8518 tx_desc->txdw1 = cpu_to_le32(queue << TXDESC_QUEUE_SHIFT);
8519
8520 if (tx_info->control.hw_key) {
8521 switch (tx_info->control.hw_key->cipher) {
8522 case WLAN_CIPHER_SUITE_WEP40:
8523 case WLAN_CIPHER_SUITE_WEP104:
8524 case WLAN_CIPHER_SUITE_TKIP:
8525 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_RC4);
8526 break;
8527 case WLAN_CIPHER_SUITE_CCMP:
8528 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_AES);
8529 break;
8530 default:
8531 break;
8532 }
8533 }
8534
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008535 /* (tx_info->flags & IEEE80211_TX_CTL_AMPDU) && */
Jes Sorensena40ace42016-02-29 17:05:31 -05008536 ampdu_enable = false;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008537 if (ieee80211_is_data_qos(hdr->frame_control) && sta) {
8538 if (sta->ht_cap.ht_supported) {
8539 u32 ampdu, val32;
8540
8541 ampdu = (u32)sta->ht_cap.ampdu_density;
8542 val32 = ampdu << TXDESC_AMPDU_DENSITY_SHIFT;
8543 tx_desc->txdw2 |= cpu_to_le32(val32);
Jes Sorensence2d1db2016-02-29 17:05:30 -05008544
Jes Sorensena40ace42016-02-29 17:05:31 -05008545 ampdu_enable = true;
8546 }
8547 }
8548
Jes Sorensen4c683602016-02-29 17:05:35 -05008549 if (rate_flag & IEEE80211_TX_RC_MCS)
8550 rate = tx_info->control.rates[0].idx + DESC_RATE_MCS0;
8551 else
8552 rate = tx_rate->hw_value;
8553
Jes Sorensencc2646d2016-02-29 17:05:32 -05008554 seq_number = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
8555 if (!usedesc40) {
Jes Sorensen4c683602016-02-29 17:05:35 -05008556 tx_desc->txdw5 = cpu_to_le32(rate);
8557
8558 if (ieee80211_is_data(hdr->frame_control))
8559 tx_desc->txdw5 |= cpu_to_le32(0x0001ff00);
8560
Jes Sorensencc2646d2016-02-29 17:05:32 -05008561 tx_desc->txdw3 =
Jes Sorensen33f37242016-03-31 17:08:34 -04008562 cpu_to_le32((u32)seq_number << TXDESC32_SEQ_SHIFT);
Jes Sorensencc2646d2016-02-29 17:05:32 -05008563
Jes Sorensena40ace42016-02-29 17:05:31 -05008564 if (ampdu_enable)
Jes Sorensen33f37242016-03-31 17:08:34 -04008565 tx_desc->txdw1 |= cpu_to_le32(TXDESC32_AGG_ENABLE);
Jes Sorensena40ace42016-02-29 17:05:31 -05008566 else
Jes Sorensen33f37242016-03-31 17:08:34 -04008567 tx_desc->txdw1 |= cpu_to_le32(TXDESC32_AGG_BREAK);
Jes Sorensen4c683602016-02-29 17:05:35 -05008568
8569 if (ieee80211_is_mgmt(hdr->frame_control)) {
8570 tx_desc->txdw5 = cpu_to_le32(tx_rate->hw_value);
8571 tx_desc->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008572 cpu_to_le32(TXDESC32_USE_DRIVER_RATE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008573 tx_desc->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008574 cpu_to_le32(6 << TXDESC32_RETRY_LIMIT_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008575 tx_desc->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008576 cpu_to_le32(TXDESC32_RETRY_LIMIT_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008577 }
8578
8579 if (ieee80211_is_data_qos(hdr->frame_control))
Jes Sorensen33f37242016-03-31 17:08:34 -04008580 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_QOS);
Jes Sorensen4c683602016-02-29 17:05:35 -05008581
8582 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
8583 (sta && vif && vif->bss_conf.use_short_preamble))
Jes Sorensen33f37242016-03-31 17:08:34 -04008584 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_SHORT_PREAMBLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008585
8586 if (rate_flag & IEEE80211_TX_RC_SHORT_GI ||
8587 (ieee80211_is_data_qos(hdr->frame_control) &&
8588 sta && sta->ht_cap.cap &
8589 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))) {
Jes Sorensen1df1de32016-03-31 17:08:36 -04008590 tx_desc->txdw5 |= cpu_to_le32(TXDESC32_SHORT_GI);
Jes Sorensen4c683602016-02-29 17:05:35 -05008591 }
8592
8593 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
8594 /*
8595 * Use RTS rate 24M - does the mac80211 tell
8596 * us which to use?
8597 */
8598 tx_desc->txdw4 |=
8599 cpu_to_le32(DESC_RATE_24M <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008600 TXDESC32_RTS_RATE_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008601 tx_desc->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008602 cpu_to_le32(TXDESC32_RTS_CTS_ENABLE);
8603 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_HW_RTS_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008604 }
Jes Sorensena40ace42016-02-29 17:05:31 -05008605 } else {
Jes Sorensendbb28962016-03-31 17:08:33 -04008606 tx_desc40 = (struct rtl8xxxu_txdesc40 *)tx_desc;
Jes Sorensencc2646d2016-02-29 17:05:32 -05008607
Jes Sorensen4c683602016-02-29 17:05:35 -05008608 tx_desc40->txdw4 = cpu_to_le32(rate);
8609 if (ieee80211_is_data(hdr->frame_control)) {
8610 tx_desc->txdw4 |=
8611 cpu_to_le32(0x1f <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008612 TXDESC40_DATA_RATE_FB_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008613 }
8614
Jes Sorensencc2646d2016-02-29 17:05:32 -05008615 tx_desc40->txdw9 =
Jes Sorensen33f37242016-03-31 17:08:34 -04008616 cpu_to_le32((u32)seq_number << TXDESC40_SEQ_SHIFT);
Jes Sorensencc2646d2016-02-29 17:05:32 -05008617
Jes Sorensena40ace42016-02-29 17:05:31 -05008618 if (ampdu_enable)
Jes Sorensen33f37242016-03-31 17:08:34 -04008619 tx_desc40->txdw2 |= cpu_to_le32(TXDESC40_AGG_ENABLE);
Jes Sorensena40ace42016-02-29 17:05:31 -05008620 else
Jes Sorensen33f37242016-03-31 17:08:34 -04008621 tx_desc40->txdw2 |= cpu_to_le32(TXDESC40_AGG_BREAK);
Jes Sorensen4c683602016-02-29 17:05:35 -05008622
8623 if (ieee80211_is_mgmt(hdr->frame_control)) {
8624 tx_desc40->txdw4 = cpu_to_le32(tx_rate->hw_value);
8625 tx_desc40->txdw3 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008626 cpu_to_le32(TXDESC40_USE_DRIVER_RATE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008627 tx_desc40->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008628 cpu_to_le32(6 << TXDESC40_RETRY_LIMIT_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008629 tx_desc40->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008630 cpu_to_le32(TXDESC40_RETRY_LIMIT_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008631 }
8632
8633 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
8634 (sta && vif && vif->bss_conf.use_short_preamble))
8635 tx_desc40->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008636 cpu_to_le32(TXDESC40_SHORT_PREAMBLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008637
8638 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
8639 /*
8640 * Use RTS rate 24M - does the mac80211 tell
8641 * us which to use?
8642 */
8643 tx_desc->txdw4 |=
8644 cpu_to_le32(DESC_RATE_24M <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008645 TXDESC40_RTS_RATE_SHIFT);
8646 tx_desc->txdw3 |= cpu_to_le32(TXDESC40_RTS_CTS_ENABLE);
8647 tx_desc->txdw3 |= cpu_to_le32(TXDESC40_HW_RTS_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008648 }
Jes Sorensen69794942016-02-29 17:05:43 -05008649 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008650
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008651 rtl8xxxu_calc_tx_desc_csum(tx_desc);
8652
8653 usb_fill_bulk_urb(&tx_urb->urb, priv->udev, priv->pipe_out[queue],
8654 skb->data, skb->len, rtl8xxxu_tx_complete, skb);
8655
8656 usb_anchor_urb(&tx_urb->urb, &priv->tx_anchor);
8657 ret = usb_submit_urb(&tx_urb->urb, GFP_ATOMIC);
8658 if (ret) {
8659 usb_unanchor_urb(&tx_urb->urb);
8660 rtl8xxxu_free_tx_urb(priv, tx_urb);
8661 goto error;
8662 }
8663 return;
8664error:
8665 dev_kfree_skb(skb);
8666}
8667
8668static void rtl8xxxu_rx_parse_phystats(struct rtl8xxxu_priv *priv,
8669 struct ieee80211_rx_status *rx_status,
Jes Sorensen87957082016-02-29 17:05:42 -05008670 struct rtl8723au_phy_stats *phy_stats,
8671 u32 rxmcs)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008672{
8673 if (phy_stats->sgi_en)
8674 rx_status->flag |= RX_FLAG_SHORT_GI;
8675
Jes Sorensen87957082016-02-29 17:05:42 -05008676 if (rxmcs < DESC_RATE_6M) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008677 /*
8678 * Handle PHY stats for CCK rates
8679 */
8680 u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
8681
8682 switch (cck_agc_rpt & 0xc0) {
8683 case 0xc0:
8684 rx_status->signal = -46 - (cck_agc_rpt & 0x3e);
8685 break;
8686 case 0x80:
8687 rx_status->signal = -26 - (cck_agc_rpt & 0x3e);
8688 break;
8689 case 0x40:
8690 rx_status->signal = -12 - (cck_agc_rpt & 0x3e);
8691 break;
8692 case 0x00:
8693 rx_status->signal = 16 - (cck_agc_rpt & 0x3e);
8694 break;
8695 }
8696 } else {
8697 rx_status->signal =
8698 (phy_stats->cck_sig_qual_ofdm_pwdb_all >> 1) - 110;
8699 }
8700}
8701
8702static void rtl8xxxu_free_rx_resources(struct rtl8xxxu_priv *priv)
8703{
8704 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
8705 unsigned long flags;
8706
8707 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8708
8709 list_for_each_entry_safe(rx_urb, tmp,
8710 &priv->rx_urb_pending_list, list) {
8711 list_del(&rx_urb->list);
8712 priv->rx_urb_pending_count--;
8713 usb_free_urb(&rx_urb->urb);
8714 }
8715
8716 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8717}
8718
8719static void rtl8xxxu_queue_rx_urb(struct rtl8xxxu_priv *priv,
8720 struct rtl8xxxu_rx_urb *rx_urb)
8721{
8722 struct sk_buff *skb;
8723 unsigned long flags;
8724 int pending = 0;
8725
8726 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8727
8728 if (!priv->shutdown) {
8729 list_add_tail(&rx_urb->list, &priv->rx_urb_pending_list);
8730 priv->rx_urb_pending_count++;
8731 pending = priv->rx_urb_pending_count;
8732 } else {
8733 skb = (struct sk_buff *)rx_urb->urb.context;
8734 dev_kfree_skb(skb);
8735 usb_free_urb(&rx_urb->urb);
8736 }
8737
8738 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8739
8740 if (pending > RTL8XXXU_RX_URB_PENDING_WATER)
8741 schedule_work(&priv->rx_urb_wq);
8742}
8743
8744static void rtl8xxxu_rx_urb_work(struct work_struct *work)
8745{
8746 struct rtl8xxxu_priv *priv;
8747 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
8748 struct list_head local;
8749 struct sk_buff *skb;
8750 unsigned long flags;
8751 int ret;
8752
8753 priv = container_of(work, struct rtl8xxxu_priv, rx_urb_wq);
8754 INIT_LIST_HEAD(&local);
8755
8756 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8757
8758 list_splice_init(&priv->rx_urb_pending_list, &local);
8759 priv->rx_urb_pending_count = 0;
8760
8761 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8762
8763 list_for_each_entry_safe(rx_urb, tmp, &local, list) {
8764 list_del_init(&rx_urb->list);
8765 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
8766 /*
8767 * If out of memory or temporary error, put it back on the
8768 * queue and try again. Otherwise the device is dead/gone
8769 * and we should drop it.
8770 */
8771 switch (ret) {
8772 case 0:
8773 break;
8774 case -ENOMEM:
8775 case -EAGAIN:
8776 rtl8xxxu_queue_rx_urb(priv, rx_urb);
8777 break;
8778 default:
8779 pr_info("failed to requeue urb %i\n", ret);
8780 skb = (struct sk_buff *)rx_urb->urb.context;
8781 dev_kfree_skb(skb);
8782 usb_free_urb(&rx_urb->urb);
8783 }
8784 }
8785}
8786
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008787static int rtl8xxxu_parse_rxdesc16(struct rtl8xxxu_priv *priv,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008788 struct sk_buff *skb,
8789 struct ieee80211_rx_status *rx_status)
8790{
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008791 struct rtl8xxxu_rxdesc16 *rx_desc =
8792 (struct rtl8xxxu_rxdesc16 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008793 struct rtl8723au_phy_stats *phy_stats;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008794 __le32 *_rx_desc_le = (__le32 *)skb->data;
8795 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008796 int drvinfo_sz, desc_shift;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008797 int i;
8798
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008799 for (i = 0; i < (sizeof(struct rtl8xxxu_rxdesc16) / sizeof(u32)); i++)
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008800 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008801
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008802 skb_pull(skb, sizeof(struct rtl8xxxu_rxdesc16));
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008803
8804 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
8805
8806 drvinfo_sz = rx_desc->drvinfo_sz * 8;
8807 desc_shift = rx_desc->shift;
8808 skb_pull(skb, drvinfo_sz + desc_shift);
8809
8810 if (rx_desc->phy_stats)
Jes Sorensen87957082016-02-29 17:05:42 -05008811 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
8812 rx_desc->rxmcs);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008813
8814 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
8815 rx_status->flag |= RX_FLAG_MACTIME_START;
8816
8817 if (!rx_desc->swdec)
8818 rx_status->flag |= RX_FLAG_DECRYPTED;
8819 if (rx_desc->crc32)
8820 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
8821 if (rx_desc->bw)
8822 rx_status->flag |= RX_FLAG_40MHZ;
8823
8824 if (rx_desc->rxht) {
8825 rx_status->flag |= RX_FLAG_HT;
8826 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
8827 } else {
8828 rx_status->rate_idx = rx_desc->rxmcs;
8829 }
8830
8831 return RX_TYPE_DATA_PKT;
8832}
8833
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008834static int rtl8xxxu_parse_rxdesc24(struct rtl8xxxu_priv *priv,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008835 struct sk_buff *skb,
8836 struct ieee80211_rx_status *rx_status)
8837{
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008838 struct rtl8xxxu_rxdesc24 *rx_desc =
8839 (struct rtl8xxxu_rxdesc24 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008840 struct rtl8723au_phy_stats *phy_stats;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008841 __le32 *_rx_desc_le = (__le32 *)skb->data;
8842 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008843 int drvinfo_sz, desc_shift;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008844 int i;
8845
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008846 for (i = 0; i < (sizeof(struct rtl8xxxu_rxdesc24) / sizeof(u32)); i++)
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008847 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008848
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008849 skb_pull(skb, sizeof(struct rtl8xxxu_rxdesc24));
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008850
8851 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
8852
8853 drvinfo_sz = rx_desc->drvinfo_sz * 8;
8854 desc_shift = rx_desc->shift;
8855 skb_pull(skb, drvinfo_sz + desc_shift);
8856
Jes Sorensene975b872016-02-29 17:05:36 -05008857 if (rx_desc->rpt_sel) {
8858 struct device *dev = &priv->udev->dev;
8859 dev_dbg(dev, "%s: C2H packet\n", __func__);
8860 return RX_TYPE_C2H;
8861 }
8862
Jes Sorensen87957082016-02-29 17:05:42 -05008863 if (rx_desc->phy_stats)
8864 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
8865 rx_desc->rxmcs);
8866
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008867 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
8868 rx_status->flag |= RX_FLAG_MACTIME_START;
8869
8870 if (!rx_desc->swdec)
8871 rx_status->flag |= RX_FLAG_DECRYPTED;
8872 if (rx_desc->crc32)
8873 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
8874 if (rx_desc->bw)
8875 rx_status->flag |= RX_FLAG_40MHZ;
8876
8877 if (rx_desc->rxmcs >= DESC_RATE_MCS0) {
8878 rx_status->flag |= RX_FLAG_HT;
8879 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
8880 } else {
8881 rx_status->rate_idx = rx_desc->rxmcs;
8882 }
8883
Jes Sorensene975b872016-02-29 17:05:36 -05008884 return RX_TYPE_DATA_PKT;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008885}
8886
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008887static void rtl8723bu_handle_c2h(struct rtl8xxxu_priv *priv,
8888 struct sk_buff *skb)
8889{
8890 struct rtl8723bu_c2h *c2h = (struct rtl8723bu_c2h *)skb->data;
8891 struct device *dev = &priv->udev->dev;
8892 int len;
8893
8894 len = skb->len - 2;
8895
Jes Sorensen5e00d502016-02-29 17:05:28 -05008896 dev_dbg(dev, "C2H ID %02x seq %02x, len %02x source %02x\n",
8897 c2h->id, c2h->seq, len, c2h->bt_info.response_source);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008898
8899 switch(c2h->id) {
8900 case C2H_8723B_BT_INFO:
8901 if (c2h->bt_info.response_source >
8902 BT_INFO_SRC_8723B_BT_ACTIVE_SEND)
Jes Sorensen5e00d502016-02-29 17:05:28 -05008903 dev_dbg(dev, "C2H_BT_INFO WiFi only firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008904 else
Jes Sorensen5e00d502016-02-29 17:05:28 -05008905 dev_dbg(dev, "C2H_BT_INFO BT/WiFi coexist firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008906
8907 if (c2h->bt_info.bt_has_reset)
Jes Sorensen5e00d502016-02-29 17:05:28 -05008908 dev_dbg(dev, "BT has been reset\n");
Jes Sorensen394f1bd2016-02-29 17:04:49 -05008909 if (c2h->bt_info.tx_rx_mask)
Jes Sorensen5e00d502016-02-29 17:05:28 -05008910 dev_dbg(dev, "BT TRx mask\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008911
8912 break;
Jes Sorensen394f1bd2016-02-29 17:04:49 -05008913 case C2H_8723B_BT_MP_INFO:
Jes Sorensen5e00d502016-02-29 17:05:28 -05008914 dev_dbg(dev, "C2H_MP_INFO ext ID %02x, status %02x\n",
8915 c2h->bt_mp_info.ext_id, c2h->bt_mp_info.status);
Jes Sorensen394f1bd2016-02-29 17:04:49 -05008916 break;
Jes Sorensen55a18dd2016-02-29 17:05:41 -05008917 case C2H_8723B_RA_REPORT:
8918 dev_dbg(dev,
8919 "C2H RA RPT: rate %02x, unk %i, macid %02x, noise %i\n",
8920 c2h->ra_report.rate, c2h->ra_report.dummy0_0,
8921 c2h->ra_report.macid, c2h->ra_report.noisy_state);
8922 break;
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008923 default:
Jes Sorensen739dc9f2016-02-29 17:05:40 -05008924 dev_info(dev, "Unhandled C2H event %02x seq %02x\n",
8925 c2h->id, c2h->seq);
8926 print_hex_dump(KERN_INFO, "C2H content: ", DUMP_PREFIX_NONE,
8927 16, 1, c2h->raw.payload, len, false);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008928 break;
8929 }
8930}
8931
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008932static void rtl8xxxu_rx_complete(struct urb *urb)
8933{
8934 struct rtl8xxxu_rx_urb *rx_urb =
8935 container_of(urb, struct rtl8xxxu_rx_urb, urb);
8936 struct ieee80211_hw *hw = rx_urb->hw;
8937 struct rtl8xxxu_priv *priv = hw->priv;
8938 struct sk_buff *skb = (struct sk_buff *)urb->context;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008939 struct ieee80211_rx_status *rx_status = IEEE80211_SKB_RXCB(skb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008940 struct device *dev = &priv->udev->dev;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008941 int rx_type;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008942
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008943 skb_put(skb, urb->actual_length);
8944
8945 if (urb->status == 0) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008946 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
8947
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008948 rx_type = priv->fops->parse_rx_desc(priv, skb, rx_status);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008949
8950 rx_status->freq = hw->conf.chandef.chan->center_freq;
8951 rx_status->band = hw->conf.chandef.chan->band;
8952
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008953 if (rx_type == RX_TYPE_DATA_PKT)
8954 ieee80211_rx_irqsafe(hw, skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008955 else {
8956 rtl8723bu_handle_c2h(priv, skb);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008957 dev_kfree_skb(skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008958 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008959
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008960 skb = NULL;
8961 rx_urb->urb.context = NULL;
8962 rtl8xxxu_queue_rx_urb(priv, rx_urb);
8963 } else {
8964 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
8965 goto cleanup;
8966 }
8967 return;
8968
8969cleanup:
8970 usb_free_urb(urb);
8971 dev_kfree_skb(skb);
8972 return;
8973}
8974
8975static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
8976 struct rtl8xxxu_rx_urb *rx_urb)
8977{
8978 struct sk_buff *skb;
8979 int skb_size;
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008980 int ret, rx_desc_sz;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008981
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008982 rx_desc_sz = priv->fops->rx_desc_size;
8983 skb_size = rx_desc_sz + RTL_RX_BUFFER_SIZE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008984 skb = __netdev_alloc_skb(NULL, skb_size, GFP_KERNEL);
8985 if (!skb)
8986 return -ENOMEM;
8987
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008988 memset(skb->data, 0, rx_desc_sz);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008989 usb_fill_bulk_urb(&rx_urb->urb, priv->udev, priv->pipe_in, skb->data,
8990 skb_size, rtl8xxxu_rx_complete, skb);
8991 usb_anchor_urb(&rx_urb->urb, &priv->rx_anchor);
8992 ret = usb_submit_urb(&rx_urb->urb, GFP_ATOMIC);
8993 if (ret)
8994 usb_unanchor_urb(&rx_urb->urb);
8995 return ret;
8996}
8997
8998static void rtl8xxxu_int_complete(struct urb *urb)
8999{
9000 struct rtl8xxxu_priv *priv = (struct rtl8xxxu_priv *)urb->context;
9001 struct device *dev = &priv->udev->dev;
9002 int ret;
9003
9004 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
9005 if (urb->status == 0) {
9006 usb_anchor_urb(urb, &priv->int_anchor);
9007 ret = usb_submit_urb(urb, GFP_ATOMIC);
9008 if (ret)
9009 usb_unanchor_urb(urb);
9010 } else {
9011 dev_info(dev, "%s: Error %i\n", __func__, urb->status);
9012 }
9013}
9014
9015
9016static int rtl8xxxu_submit_int_urb(struct ieee80211_hw *hw)
9017{
9018 struct rtl8xxxu_priv *priv = hw->priv;
9019 struct urb *urb;
9020 u32 val32;
9021 int ret;
9022
9023 urb = usb_alloc_urb(0, GFP_KERNEL);
9024 if (!urb)
9025 return -ENOMEM;
9026
9027 usb_fill_int_urb(urb, priv->udev, priv->pipe_interrupt,
9028 priv->int_buf, USB_INTR_CONTENT_LENGTH,
9029 rtl8xxxu_int_complete, priv, 1);
9030 usb_anchor_urb(urb, &priv->int_anchor);
9031 ret = usb_submit_urb(urb, GFP_KERNEL);
9032 if (ret) {
9033 usb_unanchor_urb(urb);
9034 goto error;
9035 }
9036
9037 val32 = rtl8xxxu_read32(priv, REG_USB_HIMR);
9038 val32 |= USB_HIMR_CPWM;
9039 rtl8xxxu_write32(priv, REG_USB_HIMR, val32);
9040
9041error:
9042 return ret;
9043}
9044
9045static int rtl8xxxu_add_interface(struct ieee80211_hw *hw,
9046 struct ieee80211_vif *vif)
9047{
9048 struct rtl8xxxu_priv *priv = hw->priv;
9049 int ret;
9050 u8 val8;
9051
9052 switch (vif->type) {
9053 case NL80211_IFTYPE_STATION:
9054 rtl8723a_stop_tx_beacon(priv);
9055
9056 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
9057 val8 |= BEACON_ATIM | BEACON_FUNCTION_ENABLE |
9058 BEACON_DISABLE_TSF_UPDATE;
9059 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
9060 ret = 0;
9061 break;
9062 default:
9063 ret = -EOPNOTSUPP;
9064 }
9065
9066 rtl8xxxu_set_linktype(priv, vif->type);
9067
9068 return ret;
9069}
9070
9071static void rtl8xxxu_remove_interface(struct ieee80211_hw *hw,
9072 struct ieee80211_vif *vif)
9073{
9074 struct rtl8xxxu_priv *priv = hw->priv;
9075
9076 dev_dbg(&priv->udev->dev, "%s\n", __func__);
9077}
9078
9079static int rtl8xxxu_config(struct ieee80211_hw *hw, u32 changed)
9080{
9081 struct rtl8xxxu_priv *priv = hw->priv;
9082 struct device *dev = &priv->udev->dev;
9083 u16 val16;
9084 int ret = 0, channel;
9085 bool ht40;
9086
9087 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
9088 dev_info(dev,
9089 "%s: channel: %i (changed %08x chandef.width %02x)\n",
9090 __func__, hw->conf.chandef.chan->hw_value,
9091 changed, hw->conf.chandef.width);
9092
9093 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS) {
9094 val16 = ((hw->conf.long_frame_max_tx_count <<
9095 RETRY_LIMIT_LONG_SHIFT) & RETRY_LIMIT_LONG_MASK) |
9096 ((hw->conf.short_frame_max_tx_count <<
9097 RETRY_LIMIT_SHORT_SHIFT) & RETRY_LIMIT_SHORT_MASK);
9098 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
9099 }
9100
9101 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
9102 switch (hw->conf.chandef.width) {
9103 case NL80211_CHAN_WIDTH_20_NOHT:
9104 case NL80211_CHAN_WIDTH_20:
9105 ht40 = false;
9106 break;
9107 case NL80211_CHAN_WIDTH_40:
9108 ht40 = true;
9109 break;
9110 default:
9111 ret = -ENOTSUPP;
9112 goto exit;
9113 }
9114
9115 channel = hw->conf.chandef.chan->hw_value;
9116
Jes Sorensene796dab2016-02-29 17:05:19 -05009117 priv->fops->set_tx_power(priv, channel, ht40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009118
Jes Sorensen1ea8e842016-02-29 17:05:04 -05009119 priv->fops->config_channel(hw);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009120 }
9121
9122exit:
9123 return ret;
9124}
9125
9126static int rtl8xxxu_conf_tx(struct ieee80211_hw *hw,
9127 struct ieee80211_vif *vif, u16 queue,
9128 const struct ieee80211_tx_queue_params *param)
9129{
9130 struct rtl8xxxu_priv *priv = hw->priv;
9131 struct device *dev = &priv->udev->dev;
9132 u32 val32;
9133 u8 aifs, acm_ctrl, acm_bit;
9134
9135 aifs = param->aifs;
9136
9137 val32 = aifs |
9138 fls(param->cw_min) << EDCA_PARAM_ECW_MIN_SHIFT |
9139 fls(param->cw_max) << EDCA_PARAM_ECW_MAX_SHIFT |
9140 (u32)param->txop << EDCA_PARAM_TXOP_SHIFT;
9141
9142 acm_ctrl = rtl8xxxu_read8(priv, REG_ACM_HW_CTRL);
9143 dev_dbg(dev,
9144 "%s: IEEE80211 queue %02x val %08x, acm %i, acm_ctrl %02x\n",
9145 __func__, queue, val32, param->acm, acm_ctrl);
9146
9147 switch (queue) {
9148 case IEEE80211_AC_VO:
9149 acm_bit = ACM_HW_CTRL_VO;
9150 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, val32);
9151 break;
9152 case IEEE80211_AC_VI:
9153 acm_bit = ACM_HW_CTRL_VI;
9154 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, val32);
9155 break;
9156 case IEEE80211_AC_BE:
9157 acm_bit = ACM_HW_CTRL_BE;
9158 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, val32);
9159 break;
9160 case IEEE80211_AC_BK:
9161 acm_bit = ACM_HW_CTRL_BK;
9162 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, val32);
9163 break;
9164 default:
9165 acm_bit = 0;
9166 break;
9167 }
9168
9169 if (param->acm)
9170 acm_ctrl |= acm_bit;
9171 else
9172 acm_ctrl &= ~acm_bit;
9173 rtl8xxxu_write8(priv, REG_ACM_HW_CTRL, acm_ctrl);
9174
9175 return 0;
9176}
9177
9178static void rtl8xxxu_configure_filter(struct ieee80211_hw *hw,
9179 unsigned int changed_flags,
9180 unsigned int *total_flags, u64 multicast)
9181{
9182 struct rtl8xxxu_priv *priv = hw->priv;
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05009183 u32 rcr = rtl8xxxu_read32(priv, REG_RCR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009184
9185 dev_dbg(&priv->udev->dev, "%s: changed_flags %08x, total_flags %08x\n",
9186 __func__, changed_flags, *total_flags);
9187
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05009188 /*
9189 * FIF_ALLMULTI ignored as all multicast frames are accepted (REG_MAR)
9190 */
9191
9192 if (*total_flags & FIF_FCSFAIL)
9193 rcr |= RCR_ACCEPT_CRC32;
9194 else
9195 rcr &= ~RCR_ACCEPT_CRC32;
9196
9197 /*
9198 * FIF_PLCPFAIL not supported?
9199 */
9200
9201 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
9202 rcr &= ~RCR_CHECK_BSSID_BEACON;
9203 else
9204 rcr |= RCR_CHECK_BSSID_BEACON;
9205
9206 if (*total_flags & FIF_CONTROL)
9207 rcr |= RCR_ACCEPT_CTRL_FRAME;
9208 else
9209 rcr &= ~RCR_ACCEPT_CTRL_FRAME;
9210
9211 if (*total_flags & FIF_OTHER_BSS) {
9212 rcr |= RCR_ACCEPT_AP;
9213 rcr &= ~RCR_CHECK_BSSID_MATCH;
9214 } else {
9215 rcr &= ~RCR_ACCEPT_AP;
9216 rcr |= RCR_CHECK_BSSID_MATCH;
9217 }
9218
9219 if (*total_flags & FIF_PSPOLL)
9220 rcr |= RCR_ACCEPT_PM;
9221 else
9222 rcr &= ~RCR_ACCEPT_PM;
9223
9224 /*
9225 * FIF_PROBE_REQ ignored as probe requests always seem to be accepted
9226 */
9227
9228 rtl8xxxu_write32(priv, REG_RCR, rcr);
9229
Jes Sorensen755bda12016-02-03 13:39:54 -05009230 *total_flags &= (FIF_ALLMULTI | FIF_FCSFAIL | FIF_BCN_PRBRESP_PROMISC |
9231 FIF_CONTROL | FIF_OTHER_BSS | FIF_PSPOLL |
9232 FIF_PROBE_REQ);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009233}
9234
9235static int rtl8xxxu_set_rts_threshold(struct ieee80211_hw *hw, u32 rts)
9236{
9237 if (rts > 2347)
9238 return -EINVAL;
9239
9240 return 0;
9241}
9242
9243static int rtl8xxxu_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
9244 struct ieee80211_vif *vif,
9245 struct ieee80211_sta *sta,
9246 struct ieee80211_key_conf *key)
9247{
9248 struct rtl8xxxu_priv *priv = hw->priv;
9249 struct device *dev = &priv->udev->dev;
9250 u8 mac_addr[ETH_ALEN];
9251 u8 val8;
9252 u16 val16;
9253 u32 val32;
9254 int retval = -EOPNOTSUPP;
9255
9256 dev_dbg(dev, "%s: cmd %02x, cipher %08x, index %i\n",
9257 __func__, cmd, key->cipher, key->keyidx);
9258
9259 if (vif->type != NL80211_IFTYPE_STATION)
9260 return -EOPNOTSUPP;
9261
9262 if (key->keyidx > 3)
9263 return -EOPNOTSUPP;
9264
9265 switch (key->cipher) {
9266 case WLAN_CIPHER_SUITE_WEP40:
9267 case WLAN_CIPHER_SUITE_WEP104:
9268
9269 break;
9270 case WLAN_CIPHER_SUITE_CCMP:
9271 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
9272 break;
9273 case WLAN_CIPHER_SUITE_TKIP:
9274 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
9275 default:
9276 return -EOPNOTSUPP;
9277 }
9278
9279 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
9280 dev_dbg(dev, "%s: pairwise key\n", __func__);
9281 ether_addr_copy(mac_addr, sta->addr);
9282 } else {
9283 dev_dbg(dev, "%s: group key\n", __func__);
9284 eth_broadcast_addr(mac_addr);
9285 }
9286
9287 val16 = rtl8xxxu_read16(priv, REG_CR);
9288 val16 |= CR_SECURITY_ENABLE;
9289 rtl8xxxu_write16(priv, REG_CR, val16);
9290
9291 val8 = SEC_CFG_TX_SEC_ENABLE | SEC_CFG_TXBC_USE_DEFKEY |
9292 SEC_CFG_RX_SEC_ENABLE | SEC_CFG_RXBC_USE_DEFKEY;
9293 val8 |= SEC_CFG_TX_USE_DEFKEY | SEC_CFG_RX_USE_DEFKEY;
9294 rtl8xxxu_write8(priv, REG_SECURITY_CFG, val8);
9295
9296 switch (cmd) {
9297 case SET_KEY:
9298 key->hw_key_idx = key->keyidx;
9299 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
9300 rtl8xxxu_cam_write(priv, key, mac_addr);
9301 retval = 0;
9302 break;
9303 case DISABLE_KEY:
9304 rtl8xxxu_write32(priv, REG_CAM_WRITE, 0x00000000);
9305 val32 = CAM_CMD_POLLING | CAM_CMD_WRITE |
9306 key->keyidx << CAM_CMD_KEY_SHIFT;
9307 rtl8xxxu_write32(priv, REG_CAM_CMD, val32);
9308 retval = 0;
9309 break;
9310 default:
9311 dev_warn(dev, "%s: Unsupported command %02x\n", __func__, cmd);
9312 }
9313
9314 return retval;
9315}
9316
9317static int
9318rtl8xxxu_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Sara Sharon50ea05e2015-12-30 16:06:04 +02009319 struct ieee80211_ampdu_params *params)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009320{
9321 struct rtl8xxxu_priv *priv = hw->priv;
9322 struct device *dev = &priv->udev->dev;
9323 u8 ampdu_factor, ampdu_density;
Sara Sharon50ea05e2015-12-30 16:06:04 +02009324 struct ieee80211_sta *sta = params->sta;
9325 enum ieee80211_ampdu_mlme_action action = params->action;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009326
9327 switch (action) {
9328 case IEEE80211_AMPDU_TX_START:
9329 dev_info(dev, "%s: IEEE80211_AMPDU_TX_START\n", __func__);
9330 ampdu_factor = sta->ht_cap.ampdu_factor;
9331 ampdu_density = sta->ht_cap.ampdu_density;
9332 rtl8xxxu_set_ampdu_factor(priv, ampdu_factor);
9333 rtl8xxxu_set_ampdu_min_space(priv, ampdu_density);
9334 dev_dbg(dev,
9335 "Changed HT: ampdu_factor %02x, ampdu_density %02x\n",
9336 ampdu_factor, ampdu_density);
9337 break;
9338 case IEEE80211_AMPDU_TX_STOP_FLUSH:
9339 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH\n", __func__);
9340 rtl8xxxu_set_ampdu_factor(priv, 0);
9341 rtl8xxxu_set_ampdu_min_space(priv, 0);
9342 break;
9343 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
9344 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH_CONT\n",
9345 __func__);
9346 rtl8xxxu_set_ampdu_factor(priv, 0);
9347 rtl8xxxu_set_ampdu_min_space(priv, 0);
9348 break;
9349 case IEEE80211_AMPDU_RX_START:
9350 dev_info(dev, "%s: IEEE80211_AMPDU_RX_START\n", __func__);
9351 break;
9352 case IEEE80211_AMPDU_RX_STOP:
9353 dev_info(dev, "%s: IEEE80211_AMPDU_RX_STOP\n", __func__);
9354 break;
9355 default:
9356 break;
9357 }
9358 return 0;
9359}
9360
9361static int rtl8xxxu_start(struct ieee80211_hw *hw)
9362{
9363 struct rtl8xxxu_priv *priv = hw->priv;
9364 struct rtl8xxxu_rx_urb *rx_urb;
9365 struct rtl8xxxu_tx_urb *tx_urb;
9366 unsigned long flags;
9367 int ret, i;
9368
9369 ret = 0;
9370
9371 init_usb_anchor(&priv->rx_anchor);
9372 init_usb_anchor(&priv->tx_anchor);
9373 init_usb_anchor(&priv->int_anchor);
9374
Jes Sorensendb08de92016-02-29 17:05:17 -05009375 priv->fops->enable_rf(priv);
Jes Sorensen0e28b972016-02-29 17:04:13 -05009376 if (priv->usb_interrupts) {
9377 ret = rtl8xxxu_submit_int_urb(hw);
9378 if (ret)
9379 goto exit;
9380 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009381
9382 for (i = 0; i < RTL8XXXU_TX_URBS; i++) {
9383 tx_urb = kmalloc(sizeof(struct rtl8xxxu_tx_urb), GFP_KERNEL);
9384 if (!tx_urb) {
9385 if (!i)
9386 ret = -ENOMEM;
9387
9388 goto error_out;
9389 }
9390 usb_init_urb(&tx_urb->urb);
9391 INIT_LIST_HEAD(&tx_urb->list);
9392 tx_urb->hw = hw;
9393 list_add(&tx_urb->list, &priv->tx_urb_free_list);
9394 priv->tx_urb_free_count++;
9395 }
9396
9397 priv->tx_stopped = false;
9398
9399 spin_lock_irqsave(&priv->rx_urb_lock, flags);
9400 priv->shutdown = false;
9401 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
9402
9403 for (i = 0; i < RTL8XXXU_RX_URBS; i++) {
9404 rx_urb = kmalloc(sizeof(struct rtl8xxxu_rx_urb), GFP_KERNEL);
9405 if (!rx_urb) {
9406 if (!i)
9407 ret = -ENOMEM;
9408
9409 goto error_out;
9410 }
9411 usb_init_urb(&rx_urb->urb);
9412 INIT_LIST_HEAD(&rx_urb->list);
9413 rx_urb->hw = hw;
9414
9415 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
9416 }
9417exit:
9418 /*
Bruno Randolfc85ea112016-02-03 13:39:55 -05009419 * Accept all data and mgmt frames
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009420 */
Bruno Randolfc85ea112016-02-03 13:39:55 -05009421 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0xffff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009422 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0xffff);
9423
9424 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, 0x6954341e);
9425
9426 return ret;
9427
9428error_out:
9429 rtl8xxxu_free_tx_resources(priv);
9430 /*
9431 * Disable all data and mgmt frames
9432 */
9433 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
9434 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
9435
9436 return ret;
9437}
9438
9439static void rtl8xxxu_stop(struct ieee80211_hw *hw)
9440{
9441 struct rtl8xxxu_priv *priv = hw->priv;
9442 unsigned long flags;
9443
9444 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
9445
9446 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
9447 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
9448
9449 spin_lock_irqsave(&priv->rx_urb_lock, flags);
9450 priv->shutdown = true;
9451 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
9452
9453 usb_kill_anchored_urbs(&priv->rx_anchor);
9454 usb_kill_anchored_urbs(&priv->tx_anchor);
Jes Sorensen0e28b972016-02-29 17:04:13 -05009455 if (priv->usb_interrupts)
9456 usb_kill_anchored_urbs(&priv->int_anchor);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009457
Jes Sorensenfc89a412016-02-29 17:05:46 -05009458 priv->fops->disable_rf(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009459
9460 /*
9461 * Disable interrupts
9462 */
Jes Sorensen0e28b972016-02-29 17:04:13 -05009463 if (priv->usb_interrupts)
9464 rtl8xxxu_write32(priv, REG_USB_HIMR, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009465
9466 rtl8xxxu_free_rx_resources(priv);
9467 rtl8xxxu_free_tx_resources(priv);
9468}
9469
9470static const struct ieee80211_ops rtl8xxxu_ops = {
9471 .tx = rtl8xxxu_tx,
9472 .add_interface = rtl8xxxu_add_interface,
9473 .remove_interface = rtl8xxxu_remove_interface,
9474 .config = rtl8xxxu_config,
9475 .conf_tx = rtl8xxxu_conf_tx,
9476 .bss_info_changed = rtl8xxxu_bss_info_changed,
9477 .configure_filter = rtl8xxxu_configure_filter,
9478 .set_rts_threshold = rtl8xxxu_set_rts_threshold,
9479 .start = rtl8xxxu_start,
9480 .stop = rtl8xxxu_stop,
9481 .sw_scan_start = rtl8xxxu_sw_scan_start,
9482 .sw_scan_complete = rtl8xxxu_sw_scan_complete,
9483 .set_key = rtl8xxxu_set_key,
9484 .ampdu_action = rtl8xxxu_ampdu_action,
9485};
9486
9487static int rtl8xxxu_parse_usb(struct rtl8xxxu_priv *priv,
9488 struct usb_interface *interface)
9489{
9490 struct usb_interface_descriptor *interface_desc;
9491 struct usb_host_interface *host_interface;
9492 struct usb_endpoint_descriptor *endpoint;
9493 struct device *dev = &priv->udev->dev;
9494 int i, j = 0, endpoints;
9495 u8 dir, xtype, num;
9496 int ret = 0;
9497
9498 host_interface = &interface->altsetting[0];
9499 interface_desc = &host_interface->desc;
9500 endpoints = interface_desc->bNumEndpoints;
9501
9502 for (i = 0; i < endpoints; i++) {
9503 endpoint = &host_interface->endpoint[i].desc;
9504
9505 dir = endpoint->bEndpointAddress & USB_ENDPOINT_DIR_MASK;
9506 num = usb_endpoint_num(endpoint);
9507 xtype = usb_endpoint_type(endpoint);
9508 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9509 dev_dbg(dev,
9510 "%s: endpoint: dir %02x, # %02x, type %02x\n",
9511 __func__, dir, num, xtype);
9512 if (usb_endpoint_dir_in(endpoint) &&
9513 usb_endpoint_xfer_bulk(endpoint)) {
9514 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9515 dev_dbg(dev, "%s: in endpoint num %i\n",
9516 __func__, num);
9517
9518 if (priv->pipe_in) {
9519 dev_warn(dev,
9520 "%s: Too many IN pipes\n", __func__);
9521 ret = -EINVAL;
9522 goto exit;
9523 }
9524
9525 priv->pipe_in = usb_rcvbulkpipe(priv->udev, num);
9526 }
9527
9528 if (usb_endpoint_dir_in(endpoint) &&
9529 usb_endpoint_xfer_int(endpoint)) {
9530 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9531 dev_dbg(dev, "%s: interrupt endpoint num %i\n",
9532 __func__, num);
9533
9534 if (priv->pipe_interrupt) {
9535 dev_warn(dev, "%s: Too many INTERRUPT pipes\n",
9536 __func__);
9537 ret = -EINVAL;
9538 goto exit;
9539 }
9540
9541 priv->pipe_interrupt = usb_rcvintpipe(priv->udev, num);
9542 }
9543
9544 if (usb_endpoint_dir_out(endpoint) &&
9545 usb_endpoint_xfer_bulk(endpoint)) {
9546 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9547 dev_dbg(dev, "%s: out endpoint num %i\n",
9548 __func__, num);
9549 if (j >= RTL8XXXU_OUT_ENDPOINTS) {
9550 dev_warn(dev,
9551 "%s: Too many OUT pipes\n", __func__);
9552 ret = -EINVAL;
9553 goto exit;
9554 }
9555 priv->out_ep[j++] = num;
9556 }
9557 }
9558exit:
9559 priv->nr_out_eps = j;
9560 return ret;
9561}
9562
9563static int rtl8xxxu_probe(struct usb_interface *interface,
9564 const struct usb_device_id *id)
9565{
9566 struct rtl8xxxu_priv *priv;
9567 struct ieee80211_hw *hw;
9568 struct usb_device *udev;
9569 struct ieee80211_supported_band *sband;
9570 int ret = 0;
9571 int untested = 1;
9572
9573 udev = usb_get_dev(interface_to_usbdev(interface));
9574
9575 switch (id->idVendor) {
9576 case USB_VENDOR_ID_REALTEK:
9577 switch(id->idProduct) {
9578 case 0x1724:
9579 case 0x8176:
9580 case 0x8178:
9581 case 0x817f:
9582 untested = 0;
9583 break;
9584 }
9585 break;
9586 case 0x7392:
9587 if (id->idProduct == 0x7811)
9588 untested = 0;
9589 break;
Jes Sorensene1d70c92016-04-14 16:37:06 -04009590 case 0x050d:
9591 if (id->idProduct == 0x1004)
9592 untested = 0;
9593 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009594 default:
9595 break;
9596 }
9597
9598 if (untested) {
Jes Sorenseneaa4d142016-02-29 17:04:31 -05009599 rtl8xxxu_debug |= RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009600 dev_info(&udev->dev,
9601 "This Realtek USB WiFi dongle (0x%04x:0x%04x) is untested!\n",
9602 id->idVendor, id->idProduct);
9603 dev_info(&udev->dev,
9604 "Please report results to Jes.Sorensen@gmail.com\n");
9605 }
9606
9607 hw = ieee80211_alloc_hw(sizeof(struct rtl8xxxu_priv), &rtl8xxxu_ops);
9608 if (!hw) {
9609 ret = -ENOMEM;
9610 goto exit;
9611 }
9612
9613 priv = hw->priv;
9614 priv->hw = hw;
9615 priv->udev = udev;
9616 priv->fops = (struct rtl8xxxu_fileops *)id->driver_info;
9617 mutex_init(&priv->usb_buf_mutex);
9618 mutex_init(&priv->h2c_mutex);
9619 INIT_LIST_HEAD(&priv->tx_urb_free_list);
9620 spin_lock_init(&priv->tx_urb_lock);
9621 INIT_LIST_HEAD(&priv->rx_urb_pending_list);
9622 spin_lock_init(&priv->rx_urb_lock);
9623 INIT_WORK(&priv->rx_urb_wq, rtl8xxxu_rx_urb_work);
9624
9625 usb_set_intfdata(interface, hw);
9626
9627 ret = rtl8xxxu_parse_usb(priv, interface);
9628 if (ret)
9629 goto exit;
9630
9631 ret = rtl8xxxu_identify_chip(priv);
9632 if (ret) {
9633 dev_err(&udev->dev, "Fatal - failed to identify chip\n");
9634 goto exit;
9635 }
9636
9637 ret = rtl8xxxu_read_efuse(priv);
9638 if (ret) {
9639 dev_err(&udev->dev, "Fatal - failed to read EFuse\n");
9640 goto exit;
9641 }
9642
9643 ret = priv->fops->parse_efuse(priv);
9644 if (ret) {
9645 dev_err(&udev->dev, "Fatal - failed to parse EFuse\n");
9646 goto exit;
9647 }
9648
9649 rtl8xxxu_print_chipinfo(priv);
9650
9651 ret = priv->fops->load_firmware(priv);
9652 if (ret) {
9653 dev_err(&udev->dev, "Fatal - failed to load firmware\n");
9654 goto exit;
9655 }
9656
9657 ret = rtl8xxxu_init_device(hw);
9658
9659 hw->wiphy->max_scan_ssids = 1;
9660 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
9661 hw->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
9662 hw->queues = 4;
9663
9664 sband = &rtl8xxxu_supported_band;
9665 sband->ht_cap.ht_supported = true;
9666 sband->ht_cap.ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
9667 sband->ht_cap.ampdu_density = IEEE80211_HT_MPDU_DENSITY_16;
9668 sband->ht_cap.cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40;
9669 memset(&sband->ht_cap.mcs, 0, sizeof(sband->ht_cap.mcs));
9670 sband->ht_cap.mcs.rx_mask[0] = 0xff;
9671 sband->ht_cap.mcs.rx_mask[4] = 0x01;
9672 if (priv->rf_paths > 1) {
9673 sband->ht_cap.mcs.rx_mask[1] = 0xff;
9674 sband->ht_cap.cap |= IEEE80211_HT_CAP_SGI_40;
9675 }
9676 sband->ht_cap.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
9677 /*
9678 * Some APs will negotiate HT20_40 in a noisy environment leading
9679 * to miserable performance. Rather than defaulting to this, only
9680 * enable it if explicitly requested at module load time.
9681 */
9682 if (rtl8xxxu_ht40_2g) {
9683 dev_info(&udev->dev, "Enabling HT_20_40 on the 2.4GHz band\n");
9684 sband->ht_cap.cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
9685 }
Johannes Berg57fbcce2016-04-12 15:56:15 +02009686 hw->wiphy->bands[NL80211_BAND_2GHZ] = sband;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009687
9688 hw->wiphy->rts_threshold = 2347;
9689
9690 SET_IEEE80211_DEV(priv->hw, &interface->dev);
9691 SET_IEEE80211_PERM_ADDR(hw, priv->mac_addr);
9692
Jes Sorensen179e1742016-02-29 17:05:27 -05009693 hw->extra_tx_headroom = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009694 ieee80211_hw_set(hw, SIGNAL_DBM);
9695 /*
9696 * The firmware handles rate control
9697 */
9698 ieee80211_hw_set(hw, HAS_RATE_CONTROL);
9699 ieee80211_hw_set(hw, AMPDU_AGGREGATION);
9700
9701 ret = ieee80211_register_hw(priv->hw);
9702 if (ret) {
9703 dev_err(&udev->dev, "%s: Failed to register: %i\n",
9704 __func__, ret);
9705 goto exit;
9706 }
9707
9708exit:
9709 if (ret < 0)
9710 usb_put_dev(udev);
9711 return ret;
9712}
9713
9714static void rtl8xxxu_disconnect(struct usb_interface *interface)
9715{
9716 struct rtl8xxxu_priv *priv;
9717 struct ieee80211_hw *hw;
9718
9719 hw = usb_get_intfdata(interface);
9720 priv = hw->priv;
9721
Jes Sorensen8cae2f12016-04-14 16:37:13 -04009722 ieee80211_unregister_hw(hw);
9723
9724 priv->fops->power_off(priv);
9725
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009726 usb_set_intfdata(interface, NULL);
9727
9728 dev_info(&priv->udev->dev, "disconnecting\n");
9729
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009730 kfree(priv->fw_data);
9731 mutex_destroy(&priv->usb_buf_mutex);
9732 mutex_destroy(&priv->h2c_mutex);
9733
9734 usb_put_dev(priv->udev);
9735 ieee80211_free_hw(hw);
9736}
9737
9738static struct rtl8xxxu_fileops rtl8723au_fops = {
9739 .parse_efuse = rtl8723au_parse_efuse,
9740 .load_firmware = rtl8723au_load_firmware,
9741 .power_on = rtl8723au_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009742 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009743 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009744 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009745 .init_phy_bb = rtl8723au_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009746 .init_phy_rf = rtl8723au_init_phy_rf,
Jes Sorensene1547c52016-02-29 17:04:35 -05009747 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009748 .config_channel = rtl8723au_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009749 .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
Jes Sorensendb08de92016-02-29 17:05:17 -05009750 .enable_rf = rtl8723a_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009751 .disable_rf = rtl8723a_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009752 .usb_quirks = rtl8xxxu_gen1_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009753 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009754 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009755 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009756 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05009757 .mbox_ext_reg = REG_HMBOX_EXT_0,
9758 .mbox_ext_width = 2,
Jes Sorensendbb28962016-03-31 17:08:33 -04009759 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009760 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
Jes Sorensen8634af52016-02-29 17:04:33 -05009761 .adda_1t_init = 0x0b1b25a0,
9762 .adda_1t_path_on = 0x0bdb25a0,
9763 .adda_2t_path_on_a = 0x04db25a4,
9764 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009765 .trxff_boundary = 0x27ff,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009766 .pbp_rx = PBP_PAGE_SIZE_128,
9767 .pbp_tx = PBP_PAGE_SIZE_128,
Jes Sorensenc606e662016-04-07 14:19:16 -04009768 .mactable = rtl8723a_mac_init_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009769};
9770
Jes Sorensen35a741f2016-02-29 17:04:10 -05009771static struct rtl8xxxu_fileops rtl8723bu_fops = {
Jes Sorensen3c836d62016-02-29 17:04:11 -05009772 .parse_efuse = rtl8723bu_parse_efuse,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009773 .load_firmware = rtl8723bu_load_firmware,
Jes Sorensen42836db2016-02-29 17:04:52 -05009774 .power_on = rtl8723bu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009775 .power_off = rtl8723bu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009776 .reset_8051 = rtl8723bu_reset_8051,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009777 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009778 .init_phy_bb = rtl8723bu_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009779 .init_phy_rf = rtl8723bu_init_phy_rf,
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05009780 .phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
Jes Sorensene1547c52016-02-29 17:04:35 -05009781 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009782 .config_channel = rtl8723bu_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009783 .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
Jes Sorensen3e88ca42016-02-29 17:05:08 -05009784 .init_aggregation = rtl8723bu_init_aggregation,
Jes Sorensen9c79bf92016-02-29 17:05:10 -05009785 .init_statistics = rtl8723bu_init_statistics,
Jes Sorensendb08de92016-02-29 17:05:17 -05009786 .enable_rf = rtl8723b_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009787 .disable_rf = rtl8723b_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009788 .usb_quirks = rtl8xxxu_gen2_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009789 .set_tx_power = rtl8723b_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009790 .update_rate_mask = rtl8723bu_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009791 .report_connect = rtl8723bu_report_connect,
Jes Sorensenadfc0122016-02-29 17:04:12 -05009792 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05009793 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
9794 .mbox_ext_width = 4,
Jes Sorensendbb28962016-03-31 17:08:33 -04009795 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009796 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
Jes Sorensen0d698de2016-02-29 17:04:36 -05009797 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05009798 .adda_1t_init = 0x01c00014,
9799 .adda_1t_path_on = 0x01c00014,
9800 .adda_2t_path_on_a = 0x01c00014,
9801 .adda_2t_path_on_b = 0x01c00014,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009802 .trxff_boundary = 0x3f7f,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009803 .pbp_rx = PBP_PAGE_SIZE_256,
9804 .pbp_tx = PBP_PAGE_SIZE_256,
Jes Sorensenc606e662016-04-07 14:19:16 -04009805 .mactable = rtl8723b_mac_init_table,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009806};
9807
Kalle Valoc0963772015-10-25 18:24:38 +02009808#ifdef CONFIG_RTL8XXXU_UNTESTED
9809
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009810static struct rtl8xxxu_fileops rtl8192cu_fops = {
9811 .parse_efuse = rtl8192cu_parse_efuse,
9812 .load_firmware = rtl8192cu_load_firmware,
9813 .power_on = rtl8192cu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009814 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009815 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009816 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009817 .init_phy_bb = rtl8723au_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009818 .init_phy_rf = rtl8192cu_init_phy_rf,
Jes Sorensene1547c52016-02-29 17:04:35 -05009819 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009820 .config_channel = rtl8723au_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009821 .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
Jes Sorensendb08de92016-02-29 17:05:17 -05009822 .enable_rf = rtl8723a_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009823 .disable_rf = rtl8723a_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009824 .usb_quirks = rtl8xxxu_gen1_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009825 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009826 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009827 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009828 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05009829 .mbox_ext_reg = REG_HMBOX_EXT_0,
9830 .mbox_ext_width = 2,
Jes Sorensendbb28962016-03-31 17:08:33 -04009831 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009832 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
Jes Sorensen8634af52016-02-29 17:04:33 -05009833 .adda_1t_init = 0x0b1b25a0,
9834 .adda_1t_path_on = 0x0bdb25a0,
9835 .adda_2t_path_on_a = 0x04db25a4,
9836 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009837 .trxff_boundary = 0x27ff,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009838 .pbp_rx = PBP_PAGE_SIZE_128,
9839 .pbp_tx = PBP_PAGE_SIZE_128,
Jes Sorensenc606e662016-04-07 14:19:16 -04009840 .mactable = rtl8723a_mac_init_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009841};
9842
Kalle Valoc0963772015-10-25 18:24:38 +02009843#endif
9844
Jes Sorensen3307d842016-02-29 17:03:59 -05009845static struct rtl8xxxu_fileops rtl8192eu_fops = {
9846 .parse_efuse = rtl8192eu_parse_efuse,
9847 .load_firmware = rtl8192eu_load_firmware,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05009848 .power_on = rtl8192eu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009849 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009850 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009851 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009852 .init_phy_bb = rtl8192eu_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009853 .init_phy_rf = rtl8192eu_init_phy_rf,
Jes Sorensenf991f4e2016-04-07 14:19:32 -04009854 .phy_iq_calibrate = rtl8192eu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009855 .config_channel = rtl8723bu_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009856 .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
Jes Sorensendb08de92016-02-29 17:05:17 -05009857 .enable_rf = rtl8723b_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009858 .disable_rf = rtl8723b_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009859 .usb_quirks = rtl8xxxu_gen2_usb_quirks,
Jes Sorensen57e42a22016-04-14 14:58:49 -04009860 .set_tx_power = rtl8192e_set_tx_power,
Jes Sorensen91cbe4e2016-03-31 17:08:41 -04009861 .update_rate_mask = rtl8723bu_update_rate_mask,
9862 .report_connect = rtl8723bu_report_connect,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05009863 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05009864 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
9865 .mbox_ext_width = 4,
Jes Sorensenf3fc2512016-03-31 17:08:37 -04009866 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009867 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04009868 .has_s0s1 = 0,
Jes Sorensen8634af52016-02-29 17:04:33 -05009869 .adda_1t_init = 0x0fc01616,
9870 .adda_1t_path_on = 0x0fc01616,
9871 .adda_2t_path_on_a = 0x0fc01616,
9872 .adda_2t_path_on_b = 0x0fc01616,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009873 .trxff_boundary = 0x3cff,
Jes Sorensenc606e662016-04-07 14:19:16 -04009874 .mactable = rtl8192e_mac_init_table,
Jes Sorensen89c2a092016-04-14 14:58:44 -04009875 .total_page_num = TX_TOTAL_PAGE_NUM_8192E,
9876 .page_num_hi = TX_PAGE_NUM_HI_PQ_8192E,
9877 .page_num_lo = TX_PAGE_NUM_LO_PQ_8192E,
9878 .page_num_norm = TX_PAGE_NUM_NORM_PQ_8192E,
Jes Sorensen3307d842016-02-29 17:03:59 -05009879};
9880
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009881static struct usb_device_id dev_table[] = {
9882{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8724, 0xff, 0xff, 0xff),
9883 .driver_info = (unsigned long)&rtl8723au_fops},
9884{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1724, 0xff, 0xff, 0xff),
9885 .driver_info = (unsigned long)&rtl8723au_fops},
9886{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x0724, 0xff, 0xff, 0xff),
9887 .driver_info = (unsigned long)&rtl8723au_fops},
Jes Sorensen3307d842016-02-29 17:03:59 -05009888{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818b, 0xff, 0xff, 0xff),
9889 .driver_info = (unsigned long)&rtl8192eu_fops},
Jes Sorensen35a741f2016-02-29 17:04:10 -05009890{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0xb720, 0xff, 0xff, 0xff),
9891 .driver_info = (unsigned long)&rtl8723bu_fops},
Kalle Valo033695b2015-10-23 20:27:58 +03009892#ifdef CONFIG_RTL8XXXU_UNTESTED
9893/* Still supported by rtlwifi */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009894{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8176, 0xff, 0xff, 0xff),
9895 .driver_info = (unsigned long)&rtl8192cu_fops},
9896{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8178, 0xff, 0xff, 0xff),
9897 .driver_info = (unsigned long)&rtl8192cu_fops},
9898{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817f, 0xff, 0xff, 0xff),
9899 .driver_info = (unsigned long)&rtl8192cu_fops},
9900/* Tested by Larry Finger */
9901{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7811, 0xff, 0xff, 0xff),
9902 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensene1d70c92016-04-14 16:37:06 -04009903/* Tested by Andrea Merello */
9904{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1004, 0xff, 0xff, 0xff),
9905 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009906/* Currently untested 8188 series devices */
9907{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8191, 0xff, 0xff, 0xff),
9908 .driver_info = (unsigned long)&rtl8192cu_fops},
9909{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8170, 0xff, 0xff, 0xff),
9910 .driver_info = (unsigned long)&rtl8192cu_fops},
9911{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8177, 0xff, 0xff, 0xff),
9912 .driver_info = (unsigned long)&rtl8192cu_fops},
9913{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817a, 0xff, 0xff, 0xff),
9914 .driver_info = (unsigned long)&rtl8192cu_fops},
9915{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817b, 0xff, 0xff, 0xff),
9916 .driver_info = (unsigned long)&rtl8192cu_fops},
9917{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817d, 0xff, 0xff, 0xff),
9918 .driver_info = (unsigned long)&rtl8192cu_fops},
9919{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817e, 0xff, 0xff, 0xff),
9920 .driver_info = (unsigned long)&rtl8192cu_fops},
9921{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818a, 0xff, 0xff, 0xff),
9922 .driver_info = (unsigned long)&rtl8192cu_fops},
9923{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x317f, 0xff, 0xff, 0xff),
9924 .driver_info = (unsigned long)&rtl8192cu_fops},
9925{USB_DEVICE_AND_INTERFACE_INFO(0x1058, 0x0631, 0xff, 0xff, 0xff),
9926 .driver_info = (unsigned long)&rtl8192cu_fops},
9927{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x094c, 0xff, 0xff, 0xff),
9928 .driver_info = (unsigned long)&rtl8192cu_fops},
9929{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1102, 0xff, 0xff, 0xff),
9930 .driver_info = (unsigned long)&rtl8192cu_fops},
9931{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe033, 0xff, 0xff, 0xff),
9932 .driver_info = (unsigned long)&rtl8192cu_fops},
9933{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8189, 0xff, 0xff, 0xff),
9934 .driver_info = (unsigned long)&rtl8192cu_fops},
9935{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9041, 0xff, 0xff, 0xff),
9936 .driver_info = (unsigned long)&rtl8192cu_fops},
9937{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ba, 0xff, 0xff, 0xff),
9938 .driver_info = (unsigned long)&rtl8192cu_fops},
9939{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1e1e, 0xff, 0xff, 0xff),
9940 .driver_info = (unsigned long)&rtl8192cu_fops},
9941{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x5088, 0xff, 0xff, 0xff),
9942 .driver_info = (unsigned long)&rtl8192cu_fops},
9943{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0052, 0xff, 0xff, 0xff),
9944 .driver_info = (unsigned long)&rtl8192cu_fops},
9945{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x005c, 0xff, 0xff, 0xff),
9946 .driver_info = (unsigned long)&rtl8192cu_fops},
9947{USB_DEVICE_AND_INTERFACE_INFO(0x0eb0, 0x9071, 0xff, 0xff, 0xff),
9948 .driver_info = (unsigned long)&rtl8192cu_fops},
9949{USB_DEVICE_AND_INTERFACE_INFO(0x103c, 0x1629, 0xff, 0xff, 0xff),
9950 .driver_info = (unsigned long)&rtl8192cu_fops},
9951{USB_DEVICE_AND_INTERFACE_INFO(0x13d3, 0x3357, 0xff, 0xff, 0xff),
9952 .driver_info = (unsigned long)&rtl8192cu_fops},
9953{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3308, 0xff, 0xff, 0xff),
9954 .driver_info = (unsigned long)&rtl8192cu_fops},
9955{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330b, 0xff, 0xff, 0xff),
9956 .driver_info = (unsigned long)&rtl8192cu_fops},
9957{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x4902, 0xff, 0xff, 0xff),
9958 .driver_info = (unsigned long)&rtl8192cu_fops},
9959{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2a, 0xff, 0xff, 0xff),
9960 .driver_info = (unsigned long)&rtl8192cu_fops},
9961{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2e, 0xff, 0xff, 0xff),
9962 .driver_info = (unsigned long)&rtl8192cu_fops},
9963{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xed17, 0xff, 0xff, 0xff),
9964 .driver_info = (unsigned long)&rtl8192cu_fops},
9965{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x648b, 0xff, 0xff, 0xff),
9966 .driver_info = (unsigned long)&rtl8192cu_fops},
9967{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0090, 0xff, 0xff, 0xff),
9968 .driver_info = (unsigned long)&rtl8192cu_fops},
9969{USB_DEVICE_AND_INTERFACE_INFO(0x4856, 0x0091, 0xff, 0xff, 0xff),
9970 .driver_info = (unsigned long)&rtl8192cu_fops},
9971{USB_DEVICE_AND_INTERFACE_INFO(0xcdab, 0x8010, 0xff, 0xff, 0xff),
9972 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009973{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff7, 0xff, 0xff, 0xff),
9974 .driver_info = (unsigned long)&rtl8192cu_fops},
9975{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff9, 0xff, 0xff, 0xff),
9976 .driver_info = (unsigned long)&rtl8192cu_fops},
9977{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffa, 0xff, 0xff, 0xff),
9978 .driver_info = (unsigned long)&rtl8192cu_fops},
9979{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff8, 0xff, 0xff, 0xff),
9980 .driver_info = (unsigned long)&rtl8192cu_fops},
9981{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffb, 0xff, 0xff, 0xff),
9982 .driver_info = (unsigned long)&rtl8192cu_fops},
9983{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffc, 0xff, 0xff, 0xff),
9984 .driver_info = (unsigned long)&rtl8192cu_fops},
9985{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x1201, 0xff, 0xff, 0xff),
9986 .driver_info = (unsigned long)&rtl8192cu_fops},
9987/* Currently untested 8192 series devices */
9988{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x0950, 0xff, 0xff, 0xff),
9989 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009990{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2102, 0xff, 0xff, 0xff),
9991 .driver_info = (unsigned long)&rtl8192cu_fops},
9992{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2103, 0xff, 0xff, 0xff),
9993 .driver_info = (unsigned long)&rtl8192cu_fops},
9994{USB_DEVICE_AND_INTERFACE_INFO(0x0586, 0x341f, 0xff, 0xff, 0xff),
9995 .driver_info = (unsigned long)&rtl8192cu_fops},
9996{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe035, 0xff, 0xff, 0xff),
9997 .driver_info = (unsigned long)&rtl8192cu_fops},
9998{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ab, 0xff, 0xff, 0xff),
9999 .driver_info = (unsigned long)&rtl8192cu_fops},
10000{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0061, 0xff, 0xff, 0xff),
10001 .driver_info = (unsigned long)&rtl8192cu_fops},
10002{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0070, 0xff, 0xff, 0xff),
10003 .driver_info = (unsigned long)&rtl8192cu_fops},
10004{USB_DEVICE_AND_INTERFACE_INFO(0x0789, 0x016d, 0xff, 0xff, 0xff),
10005 .driver_info = (unsigned long)&rtl8192cu_fops},
10006{USB_DEVICE_AND_INTERFACE_INFO(0x07aa, 0x0056, 0xff, 0xff, 0xff),
10007 .driver_info = (unsigned long)&rtl8192cu_fops},
10008{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8178, 0xff, 0xff, 0xff),
10009 .driver_info = (unsigned long)&rtl8192cu_fops},
10010{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9021, 0xff, 0xff, 0xff),
10011 .driver_info = (unsigned long)&rtl8192cu_fops},
10012{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0xf001, 0xff, 0xff, 0xff),
10013 .driver_info = (unsigned long)&rtl8192cu_fops},
10014{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x2e2e, 0xff, 0xff, 0xff),
10015 .driver_info = (unsigned long)&rtl8192cu_fops},
10016{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0019, 0xff, 0xff, 0xff),
10017 .driver_info = (unsigned long)&rtl8192cu_fops},
10018{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0020, 0xff, 0xff, 0xff),
10019 .driver_info = (unsigned long)&rtl8192cu_fops},
10020{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3307, 0xff, 0xff, 0xff),
10021 .driver_info = (unsigned long)&rtl8192cu_fops},
10022{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3309, 0xff, 0xff, 0xff),
10023 .driver_info = (unsigned long)&rtl8192cu_fops},
10024{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330a, 0xff, 0xff, 0xff),
10025 .driver_info = (unsigned long)&rtl8192cu_fops},
10026{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2b, 0xff, 0xff, 0xff),
10027 .driver_info = (unsigned long)&rtl8192cu_fops},
10028{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x624d, 0xff, 0xff, 0xff),
10029 .driver_info = (unsigned long)&rtl8192cu_fops},
10030{USB_DEVICE_AND_INTERFACE_INFO(0x2357, 0x0100, 0xff, 0xff, 0xff),
10031 .driver_info = (unsigned long)&rtl8192cu_fops},
10032{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0091, 0xff, 0xff, 0xff),
10033 .driver_info = (unsigned long)&rtl8192cu_fops},
10034{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7822, 0xff, 0xff, 0xff),
10035 .driver_info = (unsigned long)&rtl8192cu_fops},
10036#endif
10037{ }
10038};
10039
10040static struct usb_driver rtl8xxxu_driver = {
10041 .name = DRIVER_NAME,
10042 .probe = rtl8xxxu_probe,
10043 .disconnect = rtl8xxxu_disconnect,
10044 .id_table = dev_table,
10045 .disable_hub_initiated_lpm = 1,
10046};
10047
10048static int __init rtl8xxxu_module_init(void)
10049{
10050 int res;
10051
10052 res = usb_register(&rtl8xxxu_driver);
10053 if (res < 0)
10054 pr_err(DRIVER_NAME ": usb_register() failed (%i)\n", res);
10055
10056 return res;
10057}
10058
10059static void __exit rtl8xxxu_module_exit(void)
10060{
10061 usb_deregister(&rtl8xxxu_driver);
10062}
10063
10064
10065MODULE_DEVICE_TABLE(usb, dev_table);
10066
10067module_init(rtl8xxxu_module_init);
10068module_exit(rtl8xxxu_module_exit);