Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1 | /* |
Dhaval Patel | 14d46ce | 2017-01-17 16:28:12 -0800 | [diff] [blame] | 2 | * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved. |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 3 | * Copyright (C) 2013 Red Hat |
| 4 | * Author: Rob Clark <robdclark@gmail.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published by |
| 8 | * the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License along with |
| 16 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 17 | */ |
| 18 | |
| 19 | #ifndef __MSM_DRV_H__ |
| 20 | #define __MSM_DRV_H__ |
| 21 | |
| 22 | #include <linux/kernel.h> |
| 23 | #include <linux/clk.h> |
| 24 | #include <linux/cpufreq.h> |
| 25 | #include <linux/module.h> |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 26 | #include <linux/component.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 27 | #include <linux/platform_device.h> |
| 28 | #include <linux/pm.h> |
| 29 | #include <linux/pm_runtime.h> |
| 30 | #include <linux/slab.h> |
| 31 | #include <linux/list.h> |
| 32 | #include <linux/iommu.h> |
| 33 | #include <linux/types.h> |
Archit Taneja | 3d6df06 | 2015-06-09 14:17:22 +0530 | [diff] [blame] | 34 | #include <linux/of_graph.h> |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 35 | #include <linux/of_device.h> |
Dhaval Patel | 1ac9103 | 2016-09-26 19:25:39 -0700 | [diff] [blame] | 36 | #include <linux/sde_io_util.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 37 | #include <asm/sizes.h> |
Sandeep Panda | f48c46a | 2016-10-24 09:48:50 +0530 | [diff] [blame] | 38 | #include <linux/kthread.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 39 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 40 | #include <drm/drmP.h> |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 41 | #include <drm/drm_atomic.h> |
| 42 | #include <drm/drm_atomic_helper.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 43 | #include <drm/drm_crtc_helper.h> |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 44 | #include <drm/drm_plane_helper.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 45 | #include <drm/drm_fb_helper.h> |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 46 | #include <drm/msm_drm.h> |
Daniel Vetter | d9fc941 | 2014-09-23 15:46:53 +0200 | [diff] [blame] | 47 | #include <drm/drm_gem.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 48 | |
Dhaval Patel | 3949f03 | 2016-06-20 16:24:33 -0700 | [diff] [blame] | 49 | #include "sde_power_handle.h" |
| 50 | |
| 51 | #define GET_MAJOR_REV(rev) ((rev) >> 28) |
| 52 | #define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF) |
| 53 | #define GET_STEP_REV(rev) ((rev) & 0xFFFF) |
Lloyd Atkinson | 154b6aa | 2016-05-24 17:11:37 -0400 | [diff] [blame] | 54 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 55 | struct msm_kms; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 56 | struct msm_gpu; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 57 | struct msm_mmu; |
Archit Taneja | 990a400 | 2016-05-07 23:11:25 +0530 | [diff] [blame] | 58 | struct msm_mdss; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 59 | struct msm_rd_state; |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 60 | struct msm_perf_state; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 61 | struct msm_gem_submit; |
Rob Clark | ca762a8 | 2016-03-15 17:22:13 -0400 | [diff] [blame] | 62 | struct msm_fence_context; |
Rob Clark | fde5de6 | 2016-03-15 15:35:08 -0400 | [diff] [blame] | 63 | struct msm_fence_cb; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 64 | |
Alan Kwong | 112a84f | 2016-05-24 20:49:21 -0400 | [diff] [blame] | 65 | #define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */ |
Narendra Muppalla | 1b0b335 | 2015-09-29 10:16:51 -0700 | [diff] [blame] | 66 | #define MAX_CRTCS 8 |
Jeykumar Sankaran | 2e65503 | 2017-02-04 14:05:45 -0800 | [diff] [blame] | 67 | #define MAX_PLANES 20 |
Narendra Muppalla | 1b0b335 | 2015-09-29 10:16:51 -0700 | [diff] [blame] | 68 | #define MAX_ENCODERS 8 |
| 69 | #define MAX_BRIDGES 8 |
| 70 | #define MAX_CONNECTORS 8 |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 71 | |
| 72 | struct msm_file_private { |
| 73 | /* currently we don't do anything useful with this.. but when |
| 74 | * per-context address spaces are supported we'd keep track of |
| 75 | * the context's page-tables here. |
| 76 | */ |
| 77 | int dummy; |
| 78 | }; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 79 | |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 80 | enum msm_mdp_plane_property { |
Clarence Ip | 5e2a922 | 2016-06-26 22:38:24 -0400 | [diff] [blame] | 81 | /* blob properties, always put these first */ |
Clarence Ip | b43d459 | 2016-09-08 14:21:35 -0400 | [diff] [blame] | 82 | PLANE_PROP_SCALER_V1, |
abeykun | 48f407a | 2016-08-25 12:06:44 -0400 | [diff] [blame] | 83 | PLANE_PROP_SCALER_V2, |
Clarence Ip | 5fc00c5 | 2016-09-23 15:03:34 -0400 | [diff] [blame] | 84 | PLANE_PROP_CSC_V1, |
Dhaval Patel | 4e57484 | 2016-08-23 15:11:37 -0700 | [diff] [blame] | 85 | PLANE_PROP_INFO, |
abeykun | 48f407a | 2016-08-25 12:06:44 -0400 | [diff] [blame] | 86 | PLANE_PROP_SCALER_LUT_ED, |
| 87 | PLANE_PROP_SCALER_LUT_CIR, |
| 88 | PLANE_PROP_SCALER_LUT_SEP, |
Benet Clark | d009b1d | 2016-06-27 14:45:59 -0700 | [diff] [blame] | 89 | PLANE_PROP_SKIN_COLOR, |
| 90 | PLANE_PROP_SKY_COLOR, |
| 91 | PLANE_PROP_FOLIAGE_COLOR, |
Alan Kwong | 4dd64c8 | 2017-02-04 18:41:51 -0800 | [diff] [blame] | 92 | PLANE_PROP_ROT_CAPS_V1, |
Clarence Ip | 5e2a922 | 2016-06-26 22:38:24 -0400 | [diff] [blame] | 93 | |
| 94 | /* # of blob properties */ |
| 95 | PLANE_PROP_BLOBCOUNT, |
| 96 | |
Clarence Ip | e78efb7 | 2016-06-24 18:35:21 -0400 | [diff] [blame] | 97 | /* range properties */ |
Clarence Ip | 5e2a922 | 2016-06-26 22:38:24 -0400 | [diff] [blame] | 98 | PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT, |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 99 | PLANE_PROP_ALPHA, |
Clarence Ip | cb410d4 | 2016-06-26 22:52:33 -0400 | [diff] [blame] | 100 | PLANE_PROP_COLOR_FILL, |
Clarence Ip | dedbba9 | 2016-09-27 17:43:10 -0400 | [diff] [blame] | 101 | PLANE_PROP_H_DECIMATE, |
| 102 | PLANE_PROP_V_DECIMATE, |
Clarence Ip | cae1bb6 | 2016-07-07 12:07:13 -0400 | [diff] [blame] | 103 | PLANE_PROP_INPUT_FENCE, |
Benet Clark | eb1b446 | 2016-06-27 14:43:06 -0700 | [diff] [blame] | 104 | PLANE_PROP_HUE_ADJUST, |
| 105 | PLANE_PROP_SATURATION_ADJUST, |
| 106 | PLANE_PROP_VALUE_ADJUST, |
| 107 | PLANE_PROP_CONTRAST_ADJUST, |
Veera Sundaram Sankaran | 02dd6ac | 2016-12-22 15:08:29 -0800 | [diff] [blame] | 108 | PLANE_PROP_EXCL_RECT_V1, |
Alan Kwong | 4dd64c8 | 2017-02-04 18:41:51 -0800 | [diff] [blame] | 109 | PLANE_PROP_ROT_DST_X, |
| 110 | PLANE_PROP_ROT_DST_Y, |
| 111 | PLANE_PROP_ROT_DST_W, |
| 112 | PLANE_PROP_ROT_DST_H, |
Clarence Ip | e78efb7 | 2016-06-24 18:35:21 -0400 | [diff] [blame] | 113 | |
Clarence Ip | 5e2a922 | 2016-06-26 22:38:24 -0400 | [diff] [blame] | 114 | /* enum/bitmask properties */ |
| 115 | PLANE_PROP_ROTATION, |
| 116 | PLANE_PROP_BLEND_OP, |
| 117 | PLANE_PROP_SRC_CONFIG, |
Clarence Ip | e78efb7 | 2016-06-24 18:35:21 -0400 | [diff] [blame] | 118 | |
Clarence Ip | 5e2a922 | 2016-06-26 22:38:24 -0400 | [diff] [blame] | 119 | /* total # of properties */ |
| 120 | PLANE_PROP_COUNT |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 121 | }; |
| 122 | |
Clarence Ip | 7a753bb | 2016-07-07 11:47:44 -0400 | [diff] [blame] | 123 | enum msm_mdp_crtc_property { |
Dhaval Patel | e4a5dda | 2016-10-13 19:29:30 -0700 | [diff] [blame] | 124 | CRTC_PROP_INFO, |
| 125 | |
Clarence Ip | 7a753bb | 2016-07-07 11:47:44 -0400 | [diff] [blame] | 126 | /* # of blob properties */ |
| 127 | CRTC_PROP_BLOBCOUNT, |
| 128 | |
| 129 | /* range properties */ |
Clarence Ip | cae1bb6 | 2016-07-07 12:07:13 -0400 | [diff] [blame] | 130 | CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT, |
Clarence Ip | 24f8066 | 2016-06-13 19:05:32 -0400 | [diff] [blame] | 131 | CRTC_PROP_OUTPUT_FENCE, |
Clarence Ip | 1d9728b | 2016-09-01 11:10:54 -0400 | [diff] [blame] | 132 | CRTC_PROP_OUTPUT_FENCE_OFFSET, |
Veera Sundaram Sankaran | 3171ff8 | 2017-01-04 14:34:47 -0800 | [diff] [blame] | 133 | CRTC_PROP_DIM_LAYER_V1, |
Alan Kwong | 9aa061c | 2016-11-06 21:17:12 -0500 | [diff] [blame] | 134 | CRTC_PROP_CORE_CLK, |
| 135 | CRTC_PROP_CORE_AB, |
| 136 | CRTC_PROP_CORE_IB, |
Alan Kwong | 8c176bf | 2017-02-09 19:34:32 -0800 | [diff] [blame] | 137 | CRTC_PROP_MEM_AB, |
| 138 | CRTC_PROP_MEM_IB, |
Alan Kwong | 4aacd53 | 2017-02-04 18:51:33 -0800 | [diff] [blame] | 139 | CRTC_PROP_ROT_PREFILL_BW, |
Alan Kwong | 8c176bf | 2017-02-09 19:34:32 -0800 | [diff] [blame] | 140 | CRTC_PROP_ROT_CLK, |
Lloyd Atkinson | 8ba4703 | 2017-03-22 17:13:32 -0400 | [diff] [blame] | 141 | CRTC_PROP_ROI_V1, |
Clarence Ip | 7a753bb | 2016-07-07 11:47:44 -0400 | [diff] [blame] | 142 | |
| 143 | /* total # of properties */ |
| 144 | CRTC_PROP_COUNT |
| 145 | }; |
| 146 | |
Clarence Ip | dd8021c | 2016-07-20 16:39:47 -0400 | [diff] [blame] | 147 | enum msm_mdp_conn_property { |
| 148 | /* blob properties, always put these first */ |
| 149 | CONNECTOR_PROP_SDE_INFO, |
Ping Li | 898b1bf | 2017-02-09 18:03:28 -0800 | [diff] [blame] | 150 | CONNECTOR_PROP_HDR_INFO, |
Clarence Ip | dd8021c | 2016-07-20 16:39:47 -0400 | [diff] [blame] | 151 | |
| 152 | /* # of blob properties */ |
| 153 | CONNECTOR_PROP_BLOBCOUNT, |
| 154 | |
| 155 | /* range properties */ |
| 156 | CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT, |
| 157 | CONNECTOR_PROP_RETIRE_FENCE, |
Alan Kwong | bb27c09 | 2016-07-20 16:41:25 -0400 | [diff] [blame] | 158 | CONNECTOR_PROP_DST_X, |
| 159 | CONNECTOR_PROP_DST_Y, |
| 160 | CONNECTOR_PROP_DST_W, |
| 161 | CONNECTOR_PROP_DST_H, |
Lloyd Atkinson | 8ba4703 | 2017-03-22 17:13:32 -0400 | [diff] [blame] | 162 | CONNECTOR_PROP_ROI_V1, |
Clarence Ip | dd8021c | 2016-07-20 16:39:47 -0400 | [diff] [blame] | 163 | |
| 164 | /* enum/bitmask properties */ |
Lloyd Atkinson | b619197 | 2016-08-10 18:31:46 -0400 | [diff] [blame] | 165 | CONNECTOR_PROP_TOPOLOGY_NAME, |
| 166 | CONNECTOR_PROP_TOPOLOGY_CONTROL, |
Lloyd Atkinson | 7738220 | 2017-02-01 14:59:43 -0500 | [diff] [blame] | 167 | CONNECTOR_PROP_AUTOREFRESH, |
Clarence Ip | dd8021c | 2016-07-20 16:39:47 -0400 | [diff] [blame] | 168 | |
| 169 | /* total # of properties */ |
| 170 | CONNECTOR_PROP_COUNT |
| 171 | }; |
| 172 | |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 173 | struct msm_vblank_ctrl { |
Sandeep Panda | f48c46a | 2016-10-24 09:48:50 +0530 | [diff] [blame] | 174 | struct kthread_work work; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 175 | struct list_head event_list; |
| 176 | spinlock_t lock; |
| 177 | }; |
| 178 | |
Clarence Ip | a403932 | 2016-07-15 16:23:59 -0400 | [diff] [blame] | 179 | #define MAX_H_TILES_PER_DISPLAY 2 |
| 180 | |
| 181 | /** |
Alexander Beykun | ac18235 | 2017-02-27 17:46:51 -0500 | [diff] [blame] | 182 | * enum msm_display_compression_type - compression method used for pixel stream |
| 183 | * @MSM_DISPLAY_COMPRESSION_NONE: Pixel data is not compressed |
| 184 | * @MSM_DISPLAY_COMPRESSION_DSC: DSC compresison is used |
Clarence Ip | a403932 | 2016-07-15 16:23:59 -0400 | [diff] [blame] | 185 | */ |
Alexander Beykun | ac18235 | 2017-02-27 17:46:51 -0500 | [diff] [blame] | 186 | enum msm_display_compression_type { |
| 187 | MSM_DISPLAY_COMPRESSION_NONE, |
| 188 | MSM_DISPLAY_COMPRESSION_DSC, |
Clarence Ip | a403932 | 2016-07-15 16:23:59 -0400 | [diff] [blame] | 189 | }; |
| 190 | |
| 191 | /** |
| 192 | * enum msm_display_caps - features/capabilities supported by displays |
| 193 | * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported |
| 194 | * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported |
| 195 | * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported |
| 196 | * @MSM_DISPLAY_CAP_EDID: EDID supported |
| 197 | */ |
| 198 | enum msm_display_caps { |
| 199 | MSM_DISPLAY_CAP_VID_MODE = BIT(0), |
| 200 | MSM_DISPLAY_CAP_CMD_MODE = BIT(1), |
| 201 | MSM_DISPLAY_CAP_HOT_PLUG = BIT(2), |
| 202 | MSM_DISPLAY_CAP_EDID = BIT(3), |
| 203 | }; |
| 204 | |
| 205 | /** |
Lloyd Atkinson | 8ba4703 | 2017-03-22 17:13:32 -0400 | [diff] [blame] | 206 | * struct msm_roi_alignment - region of interest alignment restrictions |
| 207 | * @xstart_pix_align: left x offset alignment restriction |
| 208 | * @width_pix_align: width alignment restriction |
| 209 | * @ystart_pix_align: top y offset alignment restriction |
| 210 | * @height_pix_align: height alignment restriction |
| 211 | * @min_width: minimum width restriction |
| 212 | * @min_height: minimum height restriction |
| 213 | */ |
| 214 | struct msm_roi_alignment { |
| 215 | uint32_t xstart_pix_align; |
| 216 | uint32_t width_pix_align; |
| 217 | uint32_t ystart_pix_align; |
| 218 | uint32_t height_pix_align; |
| 219 | uint32_t min_width; |
| 220 | uint32_t min_height; |
| 221 | }; |
| 222 | |
| 223 | /** |
| 224 | * struct msm_roi_caps - display's region of interest capabilities |
| 225 | * @enabled: true if some region of interest is supported |
| 226 | * @merge_rois: merge rois before sending to display |
| 227 | * @num_roi: maximum number of rois supported |
| 228 | * @align: roi alignment restrictions |
| 229 | */ |
| 230 | struct msm_roi_caps { |
| 231 | bool enabled; |
| 232 | bool merge_rois; |
| 233 | uint32_t num_roi; |
| 234 | struct msm_roi_alignment align; |
| 235 | }; |
| 236 | |
| 237 | /** |
Alexander Beykun | ac18235 | 2017-02-27 17:46:51 -0500 | [diff] [blame] | 238 | * struct msm_display_dsc_info - defines dsc configuration |
| 239 | * @version: DSC version. |
| 240 | * @scr_rev: DSC revision. |
| 241 | * @pic_height: Picture height in pixels. |
| 242 | * @pic_width: Picture width in pixels. |
| 243 | * @initial_lines: Number of initial lines stored in encoder. |
| 244 | * @pkt_per_line: Number of packets per line. |
| 245 | * @bytes_in_slice: Number of bytes in slice. |
| 246 | * @eol_byte_num: Valid bytes at the end of line. |
| 247 | * @pclk_per_line: Compressed width. |
| 248 | * @full_frame_slices: Number of slice per interface. |
| 249 | * @slice_height: Slice height in pixels. |
| 250 | * @slice_width: Slice width in pixels. |
| 251 | * @chunk_size: Chunk size in bytes for slice multiplexing. |
| 252 | * @slice_last_group_size: Size of last group in pixels. |
| 253 | * @bpp: Target bits per pixel. |
| 254 | * @bpc: Number of bits per component. |
| 255 | * @line_buf_depth: Line buffer bit depth. |
| 256 | * @block_pred_enable: Block prediction enabled/disabled. |
| 257 | * @vbr_enable: VBR mode. |
| 258 | * @enable_422: Indicates if input uses 4:2:2 sampling. |
| 259 | * @convert_rgb: DSC color space conversion. |
| 260 | * @input_10_bits: 10 bit per component input. |
| 261 | * @slice_per_pkt: Number of slices per packet. |
| 262 | * @initial_dec_delay: Initial decoding delay. |
| 263 | * @initial_xmit_delay: Initial transmission delay. |
| 264 | * @initial_scale_value: Scale factor value at the beginning of a slice. |
| 265 | * @scale_decrement_interval: Scale set up at the beginning of a slice. |
| 266 | * @scale_increment_interval: Scale set up at the end of a slice. |
| 267 | * @first_line_bpg_offset: Extra bits allocated on the first line of a slice. |
| 268 | * @nfl_bpg_offset: Slice specific settings. |
| 269 | * @slice_bpg_offset: Slice specific settings. |
| 270 | * @initial_offset: Initial offset at the start of a slice. |
| 271 | * @final_offset: Maximum end-of-slice value. |
| 272 | * @rc_model_size: Number of bits in RC model. |
| 273 | * @det_thresh_flatness: Flatness threshold. |
| 274 | * @max_qp_flatness: Maximum QP for flatness adjustment. |
| 275 | * @min_qp_flatness: Minimum QP for flatness adjustment. |
| 276 | * @edge_factor: Ratio to detect presence of edge. |
| 277 | * @quant_incr_limit0: QP threshold. |
| 278 | * @quant_incr_limit1: QP threshold. |
| 279 | * @tgt_offset_hi: Upper end of variability range. |
| 280 | * @tgt_offset_lo: Lower end of variability range. |
| 281 | * @buf_thresh: Thresholds in RC model |
| 282 | * @range_min_qp: Min QP allowed. |
| 283 | * @range_max_qp: Max QP allowed. |
| 284 | * @range_bpg_offset: Bits per group adjustment. |
| 285 | */ |
| 286 | struct msm_display_dsc_info { |
| 287 | u8 version; |
| 288 | u8 scr_rev; |
| 289 | |
| 290 | int pic_height; |
| 291 | int pic_width; |
| 292 | int slice_height; |
| 293 | int slice_width; |
| 294 | |
| 295 | int initial_lines; |
| 296 | int pkt_per_line; |
| 297 | int bytes_in_slice; |
| 298 | int bytes_per_pkt; |
| 299 | int eol_byte_num; |
| 300 | int pclk_per_line; |
| 301 | int full_frame_slices; |
| 302 | int slice_last_group_size; |
| 303 | int bpp; |
| 304 | int bpc; |
| 305 | int line_buf_depth; |
| 306 | |
| 307 | int slice_per_pkt; |
| 308 | int chunk_size; |
| 309 | bool block_pred_enable; |
| 310 | int vbr_enable; |
| 311 | int enable_422; |
| 312 | int convert_rgb; |
| 313 | int input_10_bits; |
| 314 | |
| 315 | int initial_dec_delay; |
| 316 | int initial_xmit_delay; |
| 317 | int initial_scale_value; |
| 318 | int scale_decrement_interval; |
| 319 | int scale_increment_interval; |
| 320 | int first_line_bpg_offset; |
| 321 | int nfl_bpg_offset; |
| 322 | int slice_bpg_offset; |
| 323 | int initial_offset; |
| 324 | int final_offset; |
| 325 | |
| 326 | int rc_model_size; |
| 327 | int det_thresh_flatness; |
| 328 | int max_qp_flatness; |
| 329 | int min_qp_flatness; |
| 330 | int edge_factor; |
| 331 | int quant_incr_limit0; |
| 332 | int quant_incr_limit1; |
| 333 | int tgt_offset_hi; |
| 334 | int tgt_offset_lo; |
| 335 | |
| 336 | u32 *buf_thresh; |
| 337 | char *range_min_qp; |
| 338 | char *range_max_qp; |
| 339 | char *range_bpg_offset; |
| 340 | }; |
| 341 | |
| 342 | /** |
| 343 | * struct msm_compression_info - defined panel compression |
| 344 | * @comp_type: type of compression supported |
| 345 | * @dsc_info: dsc configuration if the compression |
| 346 | * supported is DSC |
| 347 | */ |
| 348 | struct msm_compression_info { |
| 349 | enum msm_display_compression_type comp_type; |
| 350 | |
| 351 | union{ |
| 352 | struct msm_display_dsc_info dsc_info; |
| 353 | }; |
| 354 | }; |
| 355 | |
| 356 | /** |
Jeykumar Sankaran | 6b345ac | 2017-03-15 19:17:19 -0700 | [diff] [blame] | 357 | * struct msm_display_topology - defines a display topology pipeline |
| 358 | * @num_lm: number of layer mixers used |
| 359 | * @num_enc: number of compression encoder blocks used |
| 360 | * @num_intf: number of interfaces the panel is mounted on |
| 361 | */ |
| 362 | struct msm_display_topology { |
| 363 | u32 num_lm; |
| 364 | u32 num_enc; |
| 365 | u32 num_intf; |
| 366 | }; |
| 367 | |
| 368 | /** |
| 369 | * struct msm_mode_info - defines all msm custom mode info |
| 370 | * @topology - supported topology for the mode |
| 371 | */ |
| 372 | struct msm_mode_info { |
| 373 | struct msm_display_topology topology; |
| 374 | }; |
| 375 | |
| 376 | /** |
Clarence Ip | a403932 | 2016-07-15 16:23:59 -0400 | [diff] [blame] | 377 | * struct msm_display_info - defines display properties |
| 378 | * @intf_type: DRM_MODE_CONNECTOR_ display type |
| 379 | * @capabilities: Bitmask of display flags |
| 380 | * @num_of_h_tiles: Number of horizontal tiles in case of split interface |
| 381 | * @h_tile_instance: Controller instance used per tile. Number of elements is |
| 382 | * based on num_of_h_tiles |
| 383 | * @is_connected: Set to true if display is connected |
| 384 | * @width_mm: Physical width |
| 385 | * @height_mm: Physical height |
| 386 | * @max_width: Max width of display. In case of hot pluggable display |
| 387 | * this is max width supported by controller |
| 388 | * @max_height: Max height of display. In case of hot pluggable display |
| 389 | * this is max height supported by controller |
Dhaval Patel | 60e1ff5 | 2017-02-18 21:03:40 -0800 | [diff] [blame] | 390 | * @is_primary: Set to true if display is primary display |
| 391 | * @frame_rate: Display frame rate |
| 392 | * @prefill_lines: prefill lines based on porches. |
| 393 | * @vtotal: display vertical total |
| 394 | * @jitter: display jitter configuration |
Alexander Beykun | ac18235 | 2017-02-27 17:46:51 -0500 | [diff] [blame] | 395 | * @comp_info: Compression supported by the display |
Lloyd Atkinson | 8ba4703 | 2017-03-22 17:13:32 -0400 | [diff] [blame] | 396 | * @roi_caps: Region of interest capability info |
Clarence Ip | a403932 | 2016-07-15 16:23:59 -0400 | [diff] [blame] | 397 | */ |
| 398 | struct msm_display_info { |
| 399 | int intf_type; |
| 400 | uint32_t capabilities; |
| 401 | |
| 402 | uint32_t num_of_h_tiles; |
| 403 | uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY]; |
| 404 | |
| 405 | bool is_connected; |
| 406 | |
| 407 | unsigned int width_mm; |
| 408 | unsigned int height_mm; |
| 409 | |
| 410 | uint32_t max_width; |
| 411 | uint32_t max_height; |
| 412 | |
Dhaval Patel | 60e1ff5 | 2017-02-18 21:03:40 -0800 | [diff] [blame] | 413 | bool is_primary; |
| 414 | uint32_t frame_rate; |
| 415 | uint32_t prefill_lines; |
| 416 | uint32_t vtotal; |
| 417 | uint32_t jitter; |
| 418 | |
Alexander Beykun | ac18235 | 2017-02-27 17:46:51 -0500 | [diff] [blame] | 419 | struct msm_compression_info comp_info; |
Lloyd Atkinson | 8ba4703 | 2017-03-22 17:13:32 -0400 | [diff] [blame] | 420 | struct msm_roi_caps roi_caps; |
Clarence Ip | a403932 | 2016-07-15 16:23:59 -0400 | [diff] [blame] | 421 | }; |
| 422 | |
Lloyd Atkinson | 05d7551 | 2017-01-17 14:45:51 -0500 | [diff] [blame] | 423 | #define MSM_MAX_ROI 4 |
| 424 | |
| 425 | /** |
Lloyd Atkinson | 8ba4703 | 2017-03-22 17:13:32 -0400 | [diff] [blame] | 426 | * struct msm_roi_list - list of regions of interest for a drm object |
| 427 | * @num_rects: number of valid rectangles in the roi array |
| 428 | * @roi: list of roi rectangles |
Lloyd Atkinson | 05d7551 | 2017-01-17 14:45:51 -0500 | [diff] [blame] | 429 | */ |
Lloyd Atkinson | 8ba4703 | 2017-03-22 17:13:32 -0400 | [diff] [blame] | 430 | struct msm_roi_list { |
Lloyd Atkinson | 05d7551 | 2017-01-17 14:45:51 -0500 | [diff] [blame] | 431 | uint32_t num_rects; |
Lloyd Atkinson | 8ba4703 | 2017-03-22 17:13:32 -0400 | [diff] [blame] | 432 | struct drm_clip_rect roi[MSM_MAX_ROI]; |
Lloyd Atkinson | 05d7551 | 2017-01-17 14:45:51 -0500 | [diff] [blame] | 433 | }; |
| 434 | |
| 435 | /** |
| 436 | * struct - msm_display_kickoff_params - info for display features at kickoff |
| 437 | * @rois: Regions of interest structure for mapping CRTC to Connector output |
| 438 | */ |
| 439 | struct msm_display_kickoff_params { |
Lloyd Atkinson | 8ba4703 | 2017-03-22 17:13:32 -0400 | [diff] [blame] | 440 | struct msm_roi_list *rois; |
Lloyd Atkinson | 05d7551 | 2017-01-17 14:45:51 -0500 | [diff] [blame] | 441 | }; |
| 442 | |
Clarence Ip | 3649f8b | 2016-10-31 09:59:44 -0400 | [diff] [blame] | 443 | /** |
| 444 | * struct msm_drm_event - defines custom event notification struct |
| 445 | * @base: base object required for event notification by DRM framework. |
| 446 | * @event: event object required for event notification by DRM framework. |
| 447 | * @info: contains information of DRM object for which events has been |
| 448 | * requested. |
| 449 | * @data: memory location which contains response payload for event. |
| 450 | */ |
| 451 | struct msm_drm_event { |
| 452 | struct drm_pending_event base; |
| 453 | struct drm_event event; |
Gopikrishnaiah Anandan | de2c81b | 2017-03-15 12:41:29 -0700 | [diff] [blame] | 454 | struct drm_msm_event_req info; |
Clarence Ip | 3649f8b | 2016-10-31 09:59:44 -0400 | [diff] [blame] | 455 | u8 data[]; |
| 456 | }; |
Ajay Singh Parmar | 64c1919 | 2016-06-10 16:44:56 -0700 | [diff] [blame] | 457 | |
Sandeep Panda | f48c46a | 2016-10-24 09:48:50 +0530 | [diff] [blame] | 458 | /* Commit thread specific structure */ |
| 459 | struct msm_drm_commit { |
| 460 | struct drm_device *dev; |
| 461 | struct task_struct *thread; |
| 462 | unsigned int crtc_id; |
| 463 | struct kthread_worker worker; |
| 464 | }; |
| 465 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 466 | struct msm_drm_private { |
| 467 | |
Rob Clark | 6820939 | 2016-05-17 16:19:32 -0400 | [diff] [blame] | 468 | struct drm_device *dev; |
| 469 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 470 | struct msm_kms *kms; |
| 471 | |
Dhaval Patel | 3949f03 | 2016-06-20 16:24:33 -0700 | [diff] [blame] | 472 | struct sde_power_handle phandle; |
| 473 | struct sde_power_client *pclient; |
| 474 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 475 | /* subordinate devices, if present: */ |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 476 | struct platform_device *gpu_pdev; |
| 477 | |
Archit Taneja | 990a400 | 2016-05-07 23:11:25 +0530 | [diff] [blame] | 478 | /* top level MDSS wrapper device (for MDP5 only) */ |
| 479 | struct msm_mdss *mdss; |
| 480 | |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 481 | /* possibly this should be in the kms component, but it is |
| 482 | * shared by both mdp4 and mdp5.. |
| 483 | */ |
| 484 | struct hdmi *hdmi; |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 485 | |
Hai Li | ab5b010 | 2015-01-07 18:47:44 -0500 | [diff] [blame] | 486 | /* eDP is for mdp5 only, but kms has not been created |
| 487 | * when edp_bind() and edp_init() are called. Here is the only |
| 488 | * place to keep the edp instance. |
| 489 | */ |
| 490 | struct msm_edp *edp; |
| 491 | |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 492 | /* DSI is shared by mdp4 and mdp5 */ |
| 493 | struct msm_dsi *dsi[2]; |
| 494 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 495 | /* when we have more than one 'msm_gpu' these need to be an array: */ |
| 496 | struct msm_gpu *gpu; |
| 497 | struct msm_file_private *lastctx; |
| 498 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 499 | struct drm_fb_helper *fbdev; |
| 500 | |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 501 | struct msm_rd_state *rd; |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 502 | struct msm_perf_state *perf; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 503 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 504 | /* list of GEM objects: */ |
| 505 | struct list_head inactive_list; |
| 506 | |
| 507 | struct workqueue_struct *wq; |
| 508 | |
Rob Clark | f86afec | 2014-11-25 12:41:18 -0500 | [diff] [blame] | 509 | /* crtcs pending async atomic updates: */ |
| 510 | uint32_t pending_crtcs; |
| 511 | wait_queue_head_t pending_crtcs_event; |
| 512 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 513 | /* registered MMUs: */ |
| 514 | unsigned int num_mmus; |
| 515 | struct msm_mmu *mmus[NUM_DOMAINS]; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 516 | |
Rob Clark | a862391 | 2013-10-08 12:57:48 -0400 | [diff] [blame] | 517 | unsigned int num_planes; |
Narendra Muppalla | 1b0b335 | 2015-09-29 10:16:51 -0700 | [diff] [blame] | 518 | struct drm_plane *planes[MAX_PLANES]; |
Rob Clark | a862391 | 2013-10-08 12:57:48 -0400 | [diff] [blame] | 519 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 520 | unsigned int num_crtcs; |
Narendra Muppalla | 1b0b335 | 2015-09-29 10:16:51 -0700 | [diff] [blame] | 521 | struct drm_crtc *crtcs[MAX_CRTCS]; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 522 | |
Sandeep Panda | f48c46a | 2016-10-24 09:48:50 +0530 | [diff] [blame] | 523 | struct msm_drm_commit disp_thread[MAX_CRTCS]; |
| 524 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 525 | unsigned int num_encoders; |
Narendra Muppalla | 1b0b335 | 2015-09-29 10:16:51 -0700 | [diff] [blame] | 526 | struct drm_encoder *encoders[MAX_ENCODERS]; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 527 | |
Rob Clark | a3376e3 | 2013-08-30 13:02:15 -0400 | [diff] [blame] | 528 | unsigned int num_bridges; |
Narendra Muppalla | 1b0b335 | 2015-09-29 10:16:51 -0700 | [diff] [blame] | 529 | struct drm_bridge *bridges[MAX_BRIDGES]; |
Rob Clark | a3376e3 | 2013-08-30 13:02:15 -0400 | [diff] [blame] | 530 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 531 | unsigned int num_connectors; |
Narendra Muppalla | 1b0b335 | 2015-09-29 10:16:51 -0700 | [diff] [blame] | 532 | struct drm_connector *connectors[MAX_CONNECTORS]; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 533 | |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 534 | /* Properties */ |
Clarence Ip | e78efb7 | 2016-06-24 18:35:21 -0400 | [diff] [blame] | 535 | struct drm_property *plane_property[PLANE_PROP_COUNT]; |
Clarence Ip | 7a753bb | 2016-07-07 11:47:44 -0400 | [diff] [blame] | 536 | struct drm_property *crtc_property[CRTC_PROP_COUNT]; |
Clarence Ip | dd8021c | 2016-07-20 16:39:47 -0400 | [diff] [blame] | 537 | struct drm_property *conn_property[CONNECTOR_PROP_COUNT]; |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 538 | |
Gopikrishnaiah Anandan | e0e5e0c | 2016-05-25 11:05:33 -0700 | [diff] [blame] | 539 | /* Color processing properties for the crtc */ |
| 540 | struct drm_property **cp_property; |
| 541 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 542 | /* VRAM carveout, used when no IOMMU: */ |
| 543 | struct { |
| 544 | unsigned long size; |
| 545 | dma_addr_t paddr; |
| 546 | /* NOTE: mm managed at the page level, size is in # of pages |
| 547 | * and position mm_node->start is in # of pages: |
| 548 | */ |
| 549 | struct drm_mm mm; |
| 550 | } vram; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 551 | |
Rob Clark | e1e9db2 | 2016-05-27 11:16:28 -0400 | [diff] [blame] | 552 | struct notifier_block vmap_notifier; |
Rob Clark | 6820939 | 2016-05-17 16:19:32 -0400 | [diff] [blame] | 553 | struct shrinker shrinker; |
| 554 | |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 555 | struct msm_vblank_ctrl vblank_ctrl; |
Rob Clark | d78d383 | 2016-08-22 15:28:38 -0400 | [diff] [blame] | 556 | |
Dhaval Patel | 5200c60 | 2017-01-17 15:53:37 -0800 | [diff] [blame] | 557 | /* task holding struct_mutex.. currently only used in submit path |
| 558 | * to detect and reject faults from copy_from_user() for submit |
| 559 | * ioctl. |
| 560 | */ |
| 561 | struct task_struct *struct_mutex_task; |
| 562 | |
Clarence Ip | e5f1f4c | 2016-11-19 18:02:23 -0500 | [diff] [blame] | 563 | /* saved atomic state during system suspend */ |
| 564 | struct drm_atomic_state *suspend_state; |
Clarence Ip | a65cba5 | 2017-03-17 15:18:29 -0400 | [diff] [blame] | 565 | bool suspend_block; |
Clarence Ip | e5f1f4c | 2016-11-19 18:02:23 -0500 | [diff] [blame] | 566 | |
Lloyd Atkinson | 5d40d31 | 2016-09-06 08:34:13 -0400 | [diff] [blame] | 567 | /* list of clients waiting for events */ |
| 568 | struct list_head client_event_list; |
Lloyd Atkinson | ab3dd30 | 2017-02-13 10:44:55 -0800 | [diff] [blame] | 569 | |
| 570 | /* whether registered and drm_dev_unregister should be called */ |
| 571 | bool registered; |
Dhaval Patel | 6c66662 | 2017-03-21 23:02:59 -0700 | [diff] [blame] | 572 | |
| 573 | /* msm drv debug root node */ |
| 574 | struct dentry *debug_root; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 575 | }; |
| 576 | |
| 577 | struct msm_format { |
| 578 | uint32_t pixel_format; |
| 579 | }; |
| 580 | |
Daniel Vetter | b4274fb | 2014-11-26 17:02:18 +0100 | [diff] [blame] | 581 | int msm_atomic_check(struct drm_device *dev, |
| 582 | struct drm_atomic_state *state); |
Dhaval Patel | 7a7d85d | 2016-08-26 16:35:34 -0700 | [diff] [blame] | 583 | /* callback from wq once fence has passed: */ |
| 584 | struct msm_fence_cb { |
| 585 | struct work_struct work; |
| 586 | uint32_t fence; |
| 587 | void (*func)(struct msm_fence_cb *cb); |
| 588 | }; |
| 589 | |
| 590 | void __msm_fence_worker(struct work_struct *work); |
| 591 | |
| 592 | #define INIT_FENCE_CB(_cb, _func) do { \ |
| 593 | INIT_WORK(&(_cb)->work, __msm_fence_worker); \ |
| 594 | (_cb)->func = _func; \ |
| 595 | } while (0) |
| 596 | |
Clarence Ip | 7f70ce4 | 2017-03-20 06:53:46 -0700 | [diff] [blame] | 597 | static inline bool msm_is_suspend_state(struct drm_device *dev) |
| 598 | { |
| 599 | if (!dev || !dev->dev_private) |
| 600 | return false; |
| 601 | |
| 602 | return ((struct msm_drm_private *)dev->dev_private)->suspend_state != 0; |
| 603 | } |
| 604 | |
Clarence Ip | a65cba5 | 2017-03-17 15:18:29 -0400 | [diff] [blame] | 605 | static inline bool msm_is_suspend_blocked(struct drm_device *dev) |
| 606 | { |
| 607 | if (!dev || !dev->dev_private) |
| 608 | return false; |
| 609 | |
| 610 | if (!msm_is_suspend_state(dev)) |
| 611 | return false; |
| 612 | |
| 613 | return ((struct msm_drm_private *)dev->dev_private)->suspend_block != 0; |
| 614 | } |
| 615 | |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 616 | int msm_atomic_commit(struct drm_device *dev, |
Maarten Lankhorst | a3ccfb9 | 2016-04-26 16:11:38 +0200 | [diff] [blame] | 617 | struct drm_atomic_state *state, bool nonblock); |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 618 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 619 | int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu); |
Lloyd Atkinson | 1e2497e | 2016-09-26 17:55:48 -0400 | [diff] [blame] | 620 | void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 621 | |
Rob Clark | 40e6815 | 2016-05-03 09:50:26 -0400 | [diff] [blame] | 622 | void msm_gem_submit_free(struct msm_gem_submit *submit); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 623 | int msm_ioctl_gem_submit(struct drm_device *dev, void *data, |
| 624 | struct drm_file *file); |
| 625 | |
Rob Clark | 6820939 | 2016-05-17 16:19:32 -0400 | [diff] [blame] | 626 | void msm_gem_shrinker_init(struct drm_device *dev); |
| 627 | void msm_gem_shrinker_cleanup(struct drm_device *dev); |
| 628 | |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 629 | int msm_gem_mmap_obj(struct drm_gem_object *obj, |
| 630 | struct vm_area_struct *vma); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 631 | int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma); |
| 632 | int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
| 633 | uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj); |
| 634 | int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id, |
| 635 | uint32_t *iova); |
| 636 | int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova); |
Rob Clark | 2638d90 | 2014-11-08 09:13:37 -0500 | [diff] [blame] | 637 | uint32_t msm_gem_iova(struct drm_gem_object *obj, int id); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 638 | struct page **msm_gem_get_pages(struct drm_gem_object *obj); |
| 639 | void msm_gem_put_pages(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 640 | void msm_gem_put_iova(struct drm_gem_object *obj, int id); |
| 641 | int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev, |
| 642 | struct drm_mode_create_dumb *args); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 643 | int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev, |
| 644 | uint32_t handle, uint64_t *offset); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 645 | struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj); |
| 646 | void *msm_gem_prime_vmap(struct drm_gem_object *obj); |
| 647 | void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 648 | int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 649 | struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev, |
Maarten Lankhorst | b5e9c1a | 2014-01-09 11:03:14 +0100 | [diff] [blame] | 650 | struct dma_buf_attachment *attach, struct sg_table *sg); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 651 | int msm_gem_prime_pin(struct drm_gem_object *obj); |
| 652 | void msm_gem_prime_unpin(struct drm_gem_object *obj); |
Rob Clark | 18f2304 | 2016-05-26 16:24:35 -0400 | [diff] [blame] | 653 | void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj); |
| 654 | void *msm_gem_get_vaddr(struct drm_gem_object *obj); |
| 655 | void msm_gem_put_vaddr_locked(struct drm_gem_object *obj); |
| 656 | void msm_gem_put_vaddr(struct drm_gem_object *obj); |
Rob Clark | 4cd33c4 | 2016-05-17 15:44:49 -0400 | [diff] [blame] | 657 | int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv); |
Rob Clark | 6820939 | 2016-05-17 16:19:32 -0400 | [diff] [blame] | 658 | void msm_gem_purge(struct drm_gem_object *obj); |
Rob Clark | e1e9db2 | 2016-05-27 11:16:28 -0400 | [diff] [blame] | 659 | void msm_gem_vunmap(struct drm_gem_object *obj); |
Rob Clark | b6295f9 | 2016-03-15 18:26:28 -0400 | [diff] [blame] | 660 | int msm_gem_sync_object(struct drm_gem_object *obj, |
| 661 | struct msm_fence_context *fctx, bool exclusive); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 662 | void msm_gem_move_to_active(struct drm_gem_object *obj, |
Rob Clark | b6295f9 | 2016-03-15 18:26:28 -0400 | [diff] [blame] | 663 | struct msm_gpu *gpu, bool exclusive, struct fence *fence); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 664 | void msm_gem_move_to_inactive(struct drm_gem_object *obj); |
Rob Clark | ba00c3f | 2016-03-16 18:18:17 -0400 | [diff] [blame] | 665 | int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 666 | int msm_gem_cpu_fini(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 667 | void msm_gem_free_object(struct drm_gem_object *obj); |
| 668 | int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file, |
| 669 | uint32_t size, uint32_t flags, uint32_t *handle); |
| 670 | struct drm_gem_object *msm_gem_new(struct drm_device *dev, |
| 671 | uint32_t size, uint32_t flags); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 672 | struct drm_gem_object *msm_gem_import(struct drm_device *dev, |
Rob Clark | 79f0e20 | 2016-03-16 12:40:35 -0400 | [diff] [blame] | 673 | struct dma_buf *dmabuf, struct sg_table *sgt); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 674 | |
Alan Kwong | 578cdaf | 2017-01-28 17:25:43 -0800 | [diff] [blame] | 675 | void msm_framebuffer_set_kmap(struct drm_framebuffer *fb, bool enable); |
Rob Clark | 2638d90 | 2014-11-08 09:13:37 -0500 | [diff] [blame] | 676 | int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id); |
| 677 | void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id); |
| 678 | uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 679 | struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane); |
| 680 | const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb); |
| 681 | struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 682 | const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 683 | struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 684 | struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 685 | |
| 686 | struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev); |
Archit Taneja | 1aaa57f | 2016-02-25 11:19:45 +0530 | [diff] [blame] | 687 | void msm_fbdev_free(struct drm_device *dev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 688 | |
Rob Clark | dada25b | 2013-12-01 12:12:54 -0500 | [diff] [blame] | 689 | struct hdmi; |
Arnd Bergmann | fcda50c | 2016-02-22 22:08:35 +0100 | [diff] [blame] | 690 | int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev, |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 691 | struct drm_encoder *encoder); |
Arnd Bergmann | fcda50c | 2016-02-22 22:08:35 +0100 | [diff] [blame] | 692 | void __init msm_hdmi_register(void); |
| 693 | void __exit msm_hdmi_unregister(void); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 694 | |
Hai Li | 0045398 | 2014-12-12 14:41:17 -0500 | [diff] [blame] | 695 | struct msm_edp; |
| 696 | void __init msm_edp_register(void); |
| 697 | void __exit msm_edp_unregister(void); |
| 698 | int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev, |
| 699 | struct drm_encoder *encoder); |
| 700 | |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 701 | struct msm_dsi; |
| 702 | enum msm_dsi_encoder_id { |
| 703 | MSM_DSI_VIDEO_ENCODER_ID = 0, |
| 704 | MSM_DSI_CMD_ENCODER_ID = 1, |
| 705 | MSM_DSI_ENCODER_NUM = 2 |
| 706 | }; |
Gopikrishnaiah Anandan | de2c81b | 2017-03-15 12:41:29 -0700 | [diff] [blame] | 707 | |
| 708 | /* * |
| 709 | * msm_send_crtc_notification - notify user-space clients of crtc events. |
| 710 | * @crtc: crtc that is generating the event. |
| 711 | * @event: event that needs to be notified. |
| 712 | * @payload: payload for the event. |
| 713 | */ |
| 714 | void msm_send_crtc_notification(struct drm_crtc *crtc, |
| 715 | struct drm_event *event, u8 *payload); |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 716 | #ifdef CONFIG_DRM_MSM_DSI |
| 717 | void __init msm_dsi_register(void); |
| 718 | void __exit msm_dsi_unregister(void); |
| 719 | int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev, |
| 720 | struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]); |
| 721 | #else |
| 722 | static inline void __init msm_dsi_register(void) |
| 723 | { |
| 724 | } |
| 725 | static inline void __exit msm_dsi_unregister(void) |
| 726 | { |
| 727 | } |
| 728 | static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, |
| 729 | struct drm_device *dev, |
| 730 | struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]) |
| 731 | { |
| 732 | return -EINVAL; |
| 733 | } |
| 734 | #endif |
| 735 | |
Archit Taneja | 1dd0a0b | 2016-05-30 16:36:50 +0530 | [diff] [blame] | 736 | void __init msm_mdp_register(void); |
| 737 | void __exit msm_mdp_unregister(void); |
| 738 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 739 | #ifdef CONFIG_DEBUG_FS |
| 740 | void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m); |
| 741 | void msm_gem_describe_objects(struct list_head *list, struct seq_file *m); |
| 742 | void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 743 | int msm_debugfs_late_init(struct drm_device *dev); |
| 744 | int msm_rd_debugfs_init(struct drm_minor *minor); |
| 745 | void msm_rd_debugfs_cleanup(struct drm_minor *minor); |
| 746 | void msm_rd_dump_submit(struct msm_gem_submit *submit); |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 747 | int msm_perf_debugfs_init(struct drm_minor *minor); |
| 748 | void msm_perf_debugfs_cleanup(struct drm_minor *minor); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 749 | #else |
| 750 | static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; } |
| 751 | static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {} |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 752 | #endif |
| 753 | |
| 754 | void __iomem *msm_ioremap(struct platform_device *pdev, const char *name, |
| 755 | const char *dbgname); |
Lloyd Atkinson | 1a0c917 | 2016-10-04 10:01:24 -0400 | [diff] [blame] | 756 | void msm_iounmap(struct platform_device *dev, void __iomem *addr); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 757 | void msm_writel(u32 data, void __iomem *addr); |
| 758 | u32 msm_readl(const void __iomem *addr); |
| 759 | |
| 760 | #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) |
| 761 | #define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) |
| 762 | |
| 763 | static inline int align_pitch(int width, int bpp) |
| 764 | { |
| 765 | int bytespp = (bpp + 7) / 8; |
| 766 | /* adreno needs pitch aligned to 32 pixels: */ |
| 767 | return bytespp * ALIGN(width, 32); |
| 768 | } |
| 769 | |
| 770 | /* for the generated headers: */ |
| 771 | #define INVALID_IDX(idx) ({BUG(); 0;}) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 772 | #define fui(x) ({BUG(); 0;}) |
| 773 | #define util_float_to_half(x) ({BUG(); 0;}) |
| 774 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 775 | |
| 776 | #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT) |
| 777 | |
| 778 | /* for conditionally setting boolean flag(s): */ |
| 779 | #define COND(bool, val) ((bool) ? (val) : 0) |
| 780 | |
Rob Clark | 340ff41 | 2016-03-16 14:57:22 -0400 | [diff] [blame] | 781 | static inline unsigned long timeout_to_jiffies(const ktime_t *timeout) |
| 782 | { |
| 783 | ktime_t now = ktime_get(); |
| 784 | unsigned long remaining_jiffies; |
| 785 | |
| 786 | if (ktime_compare(*timeout, now) < 0) { |
| 787 | remaining_jiffies = 0; |
| 788 | } else { |
| 789 | ktime_t rem = ktime_sub(*timeout, now); |
| 790 | struct timespec ts = ktime_to_timespec(rem); |
| 791 | remaining_jiffies = timespec_to_jiffies(&ts); |
| 792 | } |
| 793 | |
| 794 | return remaining_jiffies; |
| 795 | } |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 796 | |
| 797 | #endif /* __MSM_DRV_H__ */ |