blob: b47529554734754a4b8fc858082fc959adfe1f75 [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkovb70ef012009-06-25 19:32:38 +020028 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
29 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
30 * or higher value'.
31 *
32 *FIXME: Produce a better mapping/linearisation.
33 */
Borislav Petkov39094442010-11-24 19:52:09 +010034struct scrubrate {
35 u32 scrubval; /* bit pattern for scrub rate */
36 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
37} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020038 { 0x01, 1600000000UL},
39 { 0x02, 800000000UL},
40 { 0x03, 400000000UL},
41 { 0x04, 200000000UL},
42 { 0x05, 100000000UL},
43 { 0x06, 50000000UL},
44 { 0x07, 25000000UL},
45 { 0x08, 12284069UL},
46 { 0x09, 6274509UL},
47 { 0x0A, 3121951UL},
48 { 0x0B, 1560975UL},
49 { 0x0C, 781440UL},
50 { 0x0D, 390720UL},
51 { 0x0E, 195300UL},
52 { 0x0F, 97650UL},
53 { 0x10, 48854UL},
54 { 0x11, 24427UL},
55 { 0x12, 12213UL},
56 { 0x13, 6101UL},
57 { 0x14, 3051UL},
58 { 0x15, 1523UL},
59 { 0x16, 761UL},
60 { 0x00, 0UL}, /* scrubbing off */
61};
62
Borislav Petkovb2b0c602010-10-08 18:32:29 +020063static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
64 u32 *val, const char *func)
65{
66 int err = 0;
67
68 err = pci_read_config_dword(pdev, offset, val);
69 if (err)
70 amd64_warn("%s: error reading F%dx%03x.\n",
71 func, PCI_FUNC(pdev->devfn), offset);
72
73 return err;
74}
75
76int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
77 u32 val, const char *func)
78{
79 int err = 0;
80
81 err = pci_write_config_dword(pdev, offset, val);
82 if (err)
83 amd64_warn("%s: error writing to F%dx%03x.\n",
84 func, PCI_FUNC(pdev->devfn), offset);
85
86 return err;
87}
88
89/*
90 *
91 * Depending on the family, F2 DCT reads need special handling:
92 *
93 * K8: has a single DCT only
94 *
95 * F10h: each DCT has its own set of regs
96 * DCT0 -> F2x040..
97 * DCT1 -> F2x140..
98 *
99 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
100 *
101 */
102static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
103 const char *func)
104{
105 if (addr >= 0x100)
106 return -EINVAL;
107
108 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
109}
110
111static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
112 const char *func)
113{
114 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
115}
116
Borislav Petkov73ba8592011-09-19 17:34:45 +0200117/*
118 * Select DCT to which PCI cfg accesses are routed
119 */
120static void f15h_select_dct(struct amd64_pvt *pvt, u8 dct)
121{
122 u32 reg = 0;
123
124 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
125 reg &= 0xfffffffe;
126 reg |= dct;
127 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
128}
129
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200130static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
131 const char *func)
132{
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200133 u8 dct = 0;
134
135 if (addr >= 0x140 && addr <= 0x1a0) {
136 dct = 1;
137 addr -= 0x100;
138 }
139
Borislav Petkov73ba8592011-09-19 17:34:45 +0200140 f15h_select_dct(pvt, dct);
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200141
142 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
143}
144
Borislav Petkovb70ef012009-06-25 19:32:38 +0200145/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200146 * Memory scrubber control interface. For K8, memory scrubbing is handled by
147 * hardware and can involve L2 cache, dcache as well as the main memory. With
148 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
149 * functionality.
150 *
151 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
152 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
153 * bytes/sec for the setting.
154 *
155 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
156 * other archs, we might not have access to the caches directly.
157 */
158
159/*
160 * scan the scrub rate mapping table for a close or matching bandwidth value to
161 * issue. If requested is too big, then use last maximum value found.
162 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200163static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200164{
165 u32 scrubval;
166 int i;
167
168 /*
169 * map the configured rate (new_bw) to a value specific to the AMD64
170 * memory controller and apply to register. Search for the first
171 * bandwidth entry that is greater or equal than the setting requested
172 * and program that. If at last entry, turn off DRAM scrubbing.
173 */
174 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
175 /*
176 * skip scrub rates which aren't recommended
177 * (see F10 BKDG, F3x58)
178 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200179 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200180 continue;
181
182 if (scrubrates[i].bandwidth <= new_bw)
183 break;
184
185 /*
186 * if no suitable bandwidth found, turn off DRAM scrubbing
187 * entirely by falling back to the last element in the
188 * scrubrates array.
189 */
190 }
191
192 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200193
Borislav Petkov5980bb92011-01-07 16:26:49 +0100194 pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
Doug Thompson2bc65412009-05-04 20:11:14 +0200195
Borislav Petkov39094442010-11-24 19:52:09 +0100196 if (scrubval)
197 return scrubrates[i].bandwidth;
198
Doug Thompson2bc65412009-05-04 20:11:14 +0200199 return 0;
200}
201
Borislav Petkov395ae782010-10-01 18:38:19 +0200202static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200203{
204 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100205 u32 min_scrubrate = 0x5;
Doug Thompson2bc65412009-05-04 20:11:14 +0200206
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100207 if (boot_cpu_data.x86 == 0xf)
208 min_scrubrate = 0x0;
209
Borislav Petkov73ba8592011-09-19 17:34:45 +0200210 /* F15h Erratum #505 */
211 if (boot_cpu_data.x86 == 0x15)
212 f15h_select_dct(pvt, 0);
213
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100214 return __amd64_set_scrub_rate(pvt->F3, bw, min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200215}
216
Borislav Petkov39094442010-11-24 19:52:09 +0100217static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200218{
219 struct amd64_pvt *pvt = mci->pvt_info;
220 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100221 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200222
Borislav Petkov73ba8592011-09-19 17:34:45 +0200223 /* F15h Erratum #505 */
224 if (boot_cpu_data.x86 == 0x15)
225 f15h_select_dct(pvt, 0);
226
Borislav Petkov5980bb92011-01-07 16:26:49 +0100227 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200228
229 scrubval = scrubval & 0x001F;
230
Roel Kluin926311f2010-01-11 20:58:21 +0100231 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200232 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100233 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200234 break;
235 }
236 }
Borislav Petkov39094442010-11-24 19:52:09 +0100237 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200238}
239
Doug Thompson67757632009-04-27 15:53:22 +0200240/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200241 * returns true if the SysAddr given by sys_addr matches the
242 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200243 */
Borislav Petkovb487c332011-02-21 18:55:00 +0100244static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr,
245 unsigned nid)
Doug Thompson67757632009-04-27 15:53:22 +0200246{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200247 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200248
249 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
250 * all ones if the most significant implemented address bit is 1.
251 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
252 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
253 * Application Programming.
254 */
255 addr = sys_addr & 0x000000ffffffffffull;
256
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200257 return ((addr >= get_dram_base(pvt, nid)) &&
258 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200259}
260
261/*
262 * Attempt to map a SysAddr to a node. On success, return a pointer to the
263 * mem_ctl_info structure for the node that the SysAddr maps to.
264 *
265 * On failure, return NULL.
266 */
267static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
268 u64 sys_addr)
269{
270 struct amd64_pvt *pvt;
Borislav Petkovb487c332011-02-21 18:55:00 +0100271 unsigned node_id;
Doug Thompson67757632009-04-27 15:53:22 +0200272 u32 intlv_en, bits;
273
274 /*
275 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
276 * 3.4.4.2) registers to map the SysAddr to a node ID.
277 */
278 pvt = mci->pvt_info;
279
280 /*
281 * The value of this field should be the same for all DRAM Base
282 * registers. Therefore we arbitrarily choose to read it from the
283 * register for node 0.
284 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200285 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200286
287 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200288 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200289 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200290 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200291 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200292 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200293 }
294
Borislav Petkov72f158f2009-09-18 12:27:27 +0200295 if (unlikely((intlv_en != 0x01) &&
296 (intlv_en != 0x03) &&
297 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200298 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200299 return NULL;
300 }
301
302 bits = (((u32) sys_addr) >> 12) & intlv_en;
303
304 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200305 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200306 break; /* intlv_sel field matches */
307
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200308 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200309 goto err_no_match;
310 }
311
312 /* sanity test for sys_addr */
313 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200314 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
315 "range for node %d with node interleaving enabled.\n",
316 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200317 return NULL;
318 }
319
320found:
Borislav Petkovb487c332011-02-21 18:55:00 +0100321 return edac_mc_find((int)node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200322
323err_no_match:
Joe Perches956b9ba2012-04-29 17:08:39 -0300324 edac_dbg(2, "sys_addr 0x%lx doesn't match any node\n",
325 (unsigned long)sys_addr);
Doug Thompson67757632009-04-27 15:53:22 +0200326
327 return NULL;
328}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200329
330/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100331 * compute the CS base address of the @csrow on the DRAM controller @dct.
332 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200333 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100334static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
335 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200336{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100337 u64 csbase, csmask, base_bits, mask_bits;
338 u8 addr_shift;
339
340 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
341 csbase = pvt->csels[dct].csbases[csrow];
342 csmask = pvt->csels[dct].csmasks[csrow];
343 base_bits = GENMASK(21, 31) | GENMASK(9, 15);
344 mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
345 addr_shift = 4;
346 } else {
347 csbase = pvt->csels[dct].csbases[csrow];
348 csmask = pvt->csels[dct].csmasks[csrow >> 1];
349 addr_shift = 8;
350
351 if (boot_cpu_data.x86 == 0x15)
352 base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
353 else
354 base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
355 }
356
357 *base = (csbase & base_bits) << addr_shift;
358
359 *mask = ~0ULL;
360 /* poke holes for the csmask */
361 *mask &= ~(mask_bits << addr_shift);
362 /* OR them in */
363 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200364}
365
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100366#define for_each_chip_select(i, dct, pvt) \
367 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200368
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100369#define chip_select_base(i, dct, pvt) \
370 pvt->csels[dct].csbases[i]
371
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100372#define for_each_chip_select_mask(i, dct, pvt) \
373 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200374
375/*
376 * @input_addr is an InputAddr associated with the node given by mci. Return the
377 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
378 */
379static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
380{
381 struct amd64_pvt *pvt;
382 int csrow;
383 u64 base, mask;
384
385 pvt = mci->pvt_info;
386
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100387 for_each_chip_select(csrow, 0, pvt) {
388 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200389 continue;
390
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100391 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
392
393 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200394
395 if ((input_addr & mask) == (base & mask)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300396 edac_dbg(2, "InputAddr 0x%lx matches csrow %d (node %d)\n",
397 (unsigned long)input_addr, csrow,
398 pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200399
400 return csrow;
401 }
402 }
Joe Perches956b9ba2012-04-29 17:08:39 -0300403 edac_dbg(2, "no matching csrow for InputAddr 0x%lx (MC node %d)\n",
404 (unsigned long)input_addr, pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200405
406 return -1;
407}
408
409/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200410 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
411 * for the node represented by mci. Info is passed back in *hole_base,
412 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
413 * info is invalid. Info may be invalid for either of the following reasons:
414 *
415 * - The revision of the node is not E or greater. In this case, the DRAM Hole
416 * Address Register does not exist.
417 *
418 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
419 * indicating that its contents are not valid.
420 *
421 * The values passed back in *hole_base, *hole_offset, and *hole_size are
422 * complete 32-bit values despite the fact that the bitfields in the DHAR
423 * only represent bits 31-24 of the base and offset values.
424 */
425int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
426 u64 *hole_offset, u64 *hole_size)
427{
428 struct amd64_pvt *pvt = mci->pvt_info;
429 u64 base;
430
431 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200432 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300433 edac_dbg(1, " revision %d for node %d does not support DHAR\n",
434 pvt->ext_model, pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200435 return 1;
436 }
437
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100438 /* valid for Fam10h and above */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100439 if (boot_cpu_data.x86 >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300440 edac_dbg(1, " Dram Memory Hoisting is DISABLED on this system\n");
Doug Thompsone2ce7252009-04-27 15:57:12 +0200441 return 1;
442 }
443
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100444 if (!dhar_valid(pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300445 edac_dbg(1, " Dram Memory Hoisting is DISABLED on this node %d\n",
446 pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200447 return 1;
448 }
449
450 /* This node has Memory Hoisting */
451
452 /* +------------------+--------------------+--------------------+-----
453 * | memory | DRAM hole | relocated |
454 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
455 * | | | DRAM hole |
456 * | | | [0x100000000, |
457 * | | | (0x100000000+ |
458 * | | | (0xffffffff-x))] |
459 * +------------------+--------------------+--------------------+-----
460 *
461 * Above is a diagram of physical memory showing the DRAM hole and the
462 * relocated addresses from the DRAM hole. As shown, the DRAM hole
463 * starts at address x (the base address) and extends through address
464 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
465 * addresses in the hole so that they start at 0x100000000.
466 */
467
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100468 base = dhar_base(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200469
470 *hole_base = base;
471 *hole_size = (0x1ull << 32) - base;
472
473 if (boot_cpu_data.x86 > 0xf)
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100474 *hole_offset = f10_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200475 else
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100476 *hole_offset = k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200477
Joe Perches956b9ba2012-04-29 17:08:39 -0300478 edac_dbg(1, " DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
479 pvt->mc_node_id, (unsigned long)*hole_base,
480 (unsigned long)*hole_offset, (unsigned long)*hole_size);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200481
482 return 0;
483}
484EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
485
Doug Thompson93c2df52009-05-04 20:46:50 +0200486/*
487 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
488 * assumed that sys_addr maps to the node given by mci.
489 *
490 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
491 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
492 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
493 * then it is also involved in translating a SysAddr to a DramAddr. Sections
494 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
495 * These parts of the documentation are unclear. I interpret them as follows:
496 *
497 * When node n receives a SysAddr, it processes the SysAddr as follows:
498 *
499 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
500 * Limit registers for node n. If the SysAddr is not within the range
501 * specified by the base and limit values, then node n ignores the Sysaddr
502 * (since it does not map to node n). Otherwise continue to step 2 below.
503 *
504 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
505 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
506 * the range of relocated addresses (starting at 0x100000000) from the DRAM
507 * hole. If not, skip to step 3 below. Else get the value of the
508 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
509 * offset defined by this value from the SysAddr.
510 *
511 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
512 * Base register for node n. To obtain the DramAddr, subtract the base
513 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
514 */
515static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
516{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200517 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200518 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
519 int ret = 0;
520
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200521 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200522
523 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
524 &hole_size);
525 if (!ret) {
526 if ((sys_addr >= (1ull << 32)) &&
527 (sys_addr < ((1ull << 32) + hole_size))) {
528 /* use DHAR to translate SysAddr to DramAddr */
529 dram_addr = sys_addr - hole_offset;
530
Joe Perches956b9ba2012-04-29 17:08:39 -0300531 edac_dbg(2, "using DHAR to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
532 (unsigned long)sys_addr,
533 (unsigned long)dram_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200534
535 return dram_addr;
536 }
537 }
538
539 /*
540 * Translate the SysAddr to a DramAddr as shown near the start of
541 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
542 * only deals with 40-bit values. Therefore we discard bits 63-40 of
543 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
544 * discard are all 1s. Otherwise the bits we discard are all 0s. See
545 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
546 * Programmer's Manual Volume 1 Application Programming.
547 */
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100548 dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200549
Joe Perches956b9ba2012-04-29 17:08:39 -0300550 edac_dbg(2, "using DRAM Base register to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
551 (unsigned long)sys_addr, (unsigned long)dram_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200552 return dram_addr;
553}
554
555/*
556 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
557 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
558 * for node interleaving.
559 */
560static int num_node_interleave_bits(unsigned intlv_en)
561{
562 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
563 int n;
564
565 BUG_ON(intlv_en > 7);
566 n = intlv_shift_table[intlv_en];
567 return n;
568}
569
570/* Translate the DramAddr given by @dram_addr to an InputAddr. */
571static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
572{
573 struct amd64_pvt *pvt;
574 int intlv_shift;
575 u64 input_addr;
576
577 pvt = mci->pvt_info;
578
579 /*
580 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
581 * concerning translating a DramAddr to an InputAddr.
582 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200583 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100584 input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
585 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200586
Joe Perches956b9ba2012-04-29 17:08:39 -0300587 edac_dbg(2, " Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
588 intlv_shift, (unsigned long)dram_addr,
589 (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200590
591 return input_addr;
592}
593
594/*
595 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
596 * assumed that @sys_addr maps to the node given by mci.
597 */
598static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
599{
600 u64 input_addr;
601
602 input_addr =
603 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
604
Joe Perches956b9ba2012-04-29 17:08:39 -0300605 edac_dbg(2, "SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
606 (unsigned long)sys_addr, (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200607
608 return input_addr;
609}
610
611
612/*
613 * @input_addr is an InputAddr associated with the node represented by mci.
614 * Translate @input_addr to a DramAddr and return the result.
615 */
616static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
617{
618 struct amd64_pvt *pvt;
Borislav Petkovb487c332011-02-21 18:55:00 +0100619 unsigned node_id, intlv_shift;
Doug Thompson93c2df52009-05-04 20:46:50 +0200620 u64 bits, dram_addr;
621 u32 intlv_sel;
622
623 /*
624 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
625 * shows how to translate a DramAddr to an InputAddr. Here we reverse
626 * this procedure. When translating from a DramAddr to an InputAddr, the
627 * bits used for node interleaving are discarded. Here we recover these
628 * bits from the IntlvSel field of the DRAM Limit register (section
629 * 3.4.4.2) for the node that input_addr is associated with.
630 */
631 pvt = mci->pvt_info;
632 node_id = pvt->mc_node_id;
Borislav Petkovb487c332011-02-21 18:55:00 +0100633
634 BUG_ON(node_id > 7);
Doug Thompson93c2df52009-05-04 20:46:50 +0200635
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200636 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Doug Thompson93c2df52009-05-04 20:46:50 +0200637 if (intlv_shift == 0) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300638 edac_dbg(1, " InputAddr 0x%lx translates to DramAddr of same value\n",
639 (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200640
641 return input_addr;
642 }
643
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100644 bits = ((input_addr & GENMASK(12, 35)) << intlv_shift) +
645 (input_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200646
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200647 intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1);
Doug Thompson93c2df52009-05-04 20:46:50 +0200648 dram_addr = bits + (intlv_sel << 12);
649
Joe Perches956b9ba2012-04-29 17:08:39 -0300650 edac_dbg(1, "InputAddr 0x%lx translates to DramAddr 0x%lx (%d node interleave bits)\n",
651 (unsigned long)input_addr,
652 (unsigned long)dram_addr, intlv_shift);
Doug Thompson93c2df52009-05-04 20:46:50 +0200653
654 return dram_addr;
655}
656
657/*
658 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
659 * @dram_addr to a SysAddr.
660 */
661static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
662{
663 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200664 u64 hole_base, hole_offset, hole_size, base, sys_addr;
Doug Thompson93c2df52009-05-04 20:46:50 +0200665 int ret = 0;
666
667 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
668 &hole_size);
669 if (!ret) {
670 if ((dram_addr >= hole_base) &&
671 (dram_addr < (hole_base + hole_size))) {
672 sys_addr = dram_addr + hole_offset;
673
Joe Perches956b9ba2012-04-29 17:08:39 -0300674 edac_dbg(1, "using DHAR to translate DramAddr 0x%lx to SysAddr 0x%lx\n",
675 (unsigned long)dram_addr,
676 (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200677
678 return sys_addr;
679 }
680 }
681
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200682 base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200683 sys_addr = dram_addr + base;
684
685 /*
686 * The sys_addr we have computed up to this point is a 40-bit value
687 * because the k8 deals with 40-bit values. However, the value we are
688 * supposed to return is a full 64-bit physical address. The AMD
689 * x86-64 architecture specifies that the most significant implemented
690 * address bit through bit 63 of a physical address must be either all
691 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
692 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
693 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
694 * Programming.
695 */
696 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
697
Joe Perches956b9ba2012-04-29 17:08:39 -0300698 edac_dbg(1, " Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
699 pvt->mc_node_id, (unsigned long)dram_addr,
700 (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200701
702 return sys_addr;
703}
704
705/*
706 * @input_addr is an InputAddr associated with the node given by mci. Translate
707 * @input_addr to a SysAddr.
708 */
709static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
710 u64 input_addr)
711{
712 return dram_addr_to_sys_addr(mci,
713 input_addr_to_dram_addr(mci, input_addr));
714}
715
Doug Thompson93c2df52009-05-04 20:46:50 +0200716/* Map the Error address to a PAGE and PAGE OFFSET. */
717static inline void error_address_to_page_and_offset(u64 error_address,
718 u32 *page, u32 *offset)
719{
720 *page = (u32) (error_address >> PAGE_SHIFT);
721 *offset = ((u32) error_address) & ~PAGE_MASK;
722}
723
724/*
725 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
726 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
727 * of a node that detected an ECC memory error. mci represents the node that
728 * the error address maps to (possibly different from the node that detected
729 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
730 * error.
731 */
732static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
733{
734 int csrow;
735
736 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
737
738 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200739 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
740 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200741 return csrow;
742}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200743
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100744static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200745
Doug Thompson2da11652009-04-27 16:09:09 +0200746/*
747 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
748 * are ECC capable.
749 */
Dan Carpenter1f6189e2011-10-06 02:30:25 -0400750static unsigned long amd64_determine_edac_cap(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200751{
Borislav Petkovcb328502010-12-22 14:28:24 +0100752 u8 bit;
Dan Carpenter1f6189e2011-10-06 02:30:25 -0400753 unsigned long edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200754
Borislav Petkov1433eb92009-10-21 13:44:36 +0200755 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200756 ? 19
757 : 17;
758
Borislav Petkov584fcff2009-06-10 18:29:54 +0200759 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200760 edac_cap = EDAC_FLAG_SECDED;
761
762 return edac_cap;
763}
764
Borislav Petkov8c671752011-02-23 17:25:12 +0100765static void amd64_debug_display_dimm_sizes(struct amd64_pvt *, u8);
Doug Thompson2da11652009-04-27 16:09:09 +0200766
Borislav Petkov68798e12009-11-03 16:18:33 +0100767static void amd64_dump_dramcfg_low(u32 dclr, int chan)
768{
Joe Perches956b9ba2012-04-29 17:08:39 -0300769 edac_dbg(1, "F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
Borislav Petkov68798e12009-11-03 16:18:33 +0100770
Joe Perches956b9ba2012-04-29 17:08:39 -0300771 edac_dbg(1, " DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
772 (dclr & BIT(16)) ? "un" : "",
773 (dclr & BIT(19)) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100774
Joe Perches956b9ba2012-04-29 17:08:39 -0300775 edac_dbg(1, " PAR/ERR parity: %s\n",
776 (dclr & BIT(8)) ? "enabled" : "disabled");
Borislav Petkov68798e12009-11-03 16:18:33 +0100777
Borislav Petkovcb328502010-12-22 14:28:24 +0100778 if (boot_cpu_data.x86 == 0x10)
Joe Perches956b9ba2012-04-29 17:08:39 -0300779 edac_dbg(1, " DCT 128bit mode width: %s\n",
780 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100781
Joe Perches956b9ba2012-04-29 17:08:39 -0300782 edac_dbg(1, " x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
783 (dclr & BIT(12)) ? "yes" : "no",
784 (dclr & BIT(13)) ? "yes" : "no",
785 (dclr & BIT(14)) ? "yes" : "no",
786 (dclr & BIT(15)) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100787}
788
Doug Thompson2da11652009-04-27 16:09:09 +0200789/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200790static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200791{
Joe Perches956b9ba2012-04-29 17:08:39 -0300792 edac_dbg(1, "F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200793
Joe Perches956b9ba2012-04-29 17:08:39 -0300794 edac_dbg(1, " NB two channel DRAM capable: %s\n",
795 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100796
Joe Perches956b9ba2012-04-29 17:08:39 -0300797 edac_dbg(1, " ECC capable: %s, ChipKill ECC capable: %s\n",
798 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
799 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100800
801 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200802
Joe Perches956b9ba2012-04-29 17:08:39 -0300803 edac_dbg(1, "F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200804
Joe Perches956b9ba2012-04-29 17:08:39 -0300805 edac_dbg(1, "F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, offset: 0x%08x\n",
806 pvt->dhar, dhar_base(pvt),
807 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt)
808 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200809
Joe Perches956b9ba2012-04-29 17:08:39 -0300810 edac_dbg(1, " DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200811
Borislav Petkov8c671752011-02-23 17:25:12 +0100812 amd64_debug_display_dimm_sizes(pvt, 0);
Borislav Petkov4d796362011-02-03 15:59:57 +0100813
Borislav Petkov8de1d912009-10-16 13:39:30 +0200814 /* everything below this point is Fam10h and above */
Borislav Petkov4d796362011-02-03 15:59:57 +0100815 if (boot_cpu_data.x86 == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200816 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100817
Borislav Petkov8c671752011-02-23 17:25:12 +0100818 amd64_debug_display_dimm_sizes(pvt, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200819
Borislav Petkova3b7db02011-01-19 20:35:12 +0100820 amd64_info("using %s syndromes.\n", ((pvt->ecc_sym_sz == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100821
Borislav Petkov8de1d912009-10-16 13:39:30 +0200822 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100823 if (!dct_ganging_enabled(pvt))
824 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200825}
826
Doug Thompson94be4bf2009-04-27 16:12:00 +0200827/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100828 * see BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200829 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100830static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200831{
Borislav Petkov1433eb92009-10-21 13:44:36 +0200832 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100833 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
834 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200835 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100836 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
837 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200838 }
839}
840
841/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100842 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200843 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200844static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200845{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100846 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200847
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100848 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200849
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100850 for_each_chip_select(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100851 int reg0 = DCSB0 + (cs * 4);
852 int reg1 = DCSB1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100853 u32 *base0 = &pvt->csels[0].csbases[cs];
854 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200855
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100856 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Joe Perches956b9ba2012-04-29 17:08:39 -0300857 edac_dbg(0, " DCSB0[%d]=0x%08x reg: F2x%x\n",
858 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200859
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100860 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
861 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200862
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100863 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
Joe Perches956b9ba2012-04-29 17:08:39 -0300864 edac_dbg(0, " DCSB1[%d]=0x%08x reg: F2x%x\n",
865 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200866 }
867
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100868 for_each_chip_select_mask(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100869 int reg0 = DCSM0 + (cs * 4);
870 int reg1 = DCSM1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100871 u32 *mask0 = &pvt->csels[0].csmasks[cs];
872 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200873
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100874 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Joe Perches956b9ba2012-04-29 17:08:39 -0300875 edac_dbg(0, " DCSM0[%d]=0x%08x reg: F2x%x\n",
876 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200877
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100878 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
879 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200880
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100881 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
Joe Perches956b9ba2012-04-29 17:08:39 -0300882 edac_dbg(0, " DCSM1[%d]=0x%08x reg: F2x%x\n",
883 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200884 }
885}
886
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200887static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200888{
889 enum mem_type type;
890
Borislav Petkovcb328502010-12-22 14:28:24 +0100891 /* F15h supports only DDR3 */
892 if (boot_cpu_data.x86 >= 0x15)
893 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
894 else if (boot_cpu_data.x86 == 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100895 if (pvt->dchr0 & DDR3_MODE)
896 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
897 else
898 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200899 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200900 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
901 }
902
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200903 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200904
905 return type;
906}
907
Borislav Petkovcb328502010-12-22 14:28:24 +0100908/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200909static int k8_early_channel_count(struct amd64_pvt *pvt)
910{
Borislav Petkovcb328502010-12-22 14:28:24 +0100911 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200912
Borislav Petkov9f56da02010-10-01 19:44:53 +0200913 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200914 /* RevF (NPT) and later */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +0100915 flag = pvt->dclr0 & WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200916 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200917 /* RevE and earlier */
918 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200919
920 /* not used */
921 pvt->dclr1 = 0;
922
923 return (flag) ? 2 : 1;
924}
925
Borislav Petkov70046622011-01-10 14:37:27 +0100926/* On F10h and later ErrAddr is MC4_ADDR[47:1] */
927static u64 get_error_address(struct mce *m)
Doug Thompsonddff8762009-04-27 16:14:52 +0200928{
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200929 struct cpuinfo_x86 *c = &boot_cpu_data;
930 u64 addr;
Borislav Petkov70046622011-01-10 14:37:27 +0100931 u8 start_bit = 1;
932 u8 end_bit = 47;
933
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200934 if (c->x86 == 0xf) {
Borislav Petkov70046622011-01-10 14:37:27 +0100935 start_bit = 3;
936 end_bit = 39;
937 }
938
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200939 addr = m->addr & GENMASK(start_bit, end_bit);
940
941 /*
942 * Erratum 637 workaround
943 */
944 if (c->x86 == 0x15) {
945 struct amd64_pvt *pvt;
946 u64 cc6_base, tmp_addr;
947 u32 tmp;
948 u8 mce_nid, intlv_en;
949
950 if ((addr & GENMASK(24, 47)) >> 24 != 0x00fdf7)
951 return addr;
952
953 mce_nid = amd_get_nb_id(m->extcpu);
954 pvt = mcis[mce_nid]->pvt_info;
955
956 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_LIM, &tmp);
957 intlv_en = tmp >> 21 & 0x7;
958
959 /* add [47:27] + 3 trailing bits */
960 cc6_base = (tmp & GENMASK(0, 20)) << 3;
961
962 /* reverse and add DramIntlvEn */
963 cc6_base |= intlv_en ^ 0x7;
964
965 /* pin at [47:24] */
966 cc6_base <<= 24;
967
968 if (!intlv_en)
969 return cc6_base | (addr & GENMASK(0, 23));
970
971 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_BASE, &tmp);
972
973 /* faster log2 */
974 tmp_addr = (addr & GENMASK(12, 23)) << __fls(intlv_en + 1);
975
976 /* OR DramIntlvSel into bits [14:12] */
977 tmp_addr |= (tmp & GENMASK(21, 23)) >> 9;
978
979 /* add remaining [11:0] bits from original MC4_ADDR */
980 tmp_addr |= addr & GENMASK(0, 11);
981
982 return cc6_base | tmp_addr;
983 }
984
985 return addr;
Doug Thompsonddff8762009-04-27 16:14:52 +0200986}
987
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200988static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +0200989{
Borislav Petkovf08e4572011-03-21 20:45:06 +0100990 struct cpuinfo_x86 *c = &boot_cpu_data;
Borislav Petkov71d2a322011-02-21 19:37:24 +0100991 int off = range << 3;
Doug Thompsonddff8762009-04-27 16:14:52 +0200992
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200993 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
994 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +0200995
Borislav Petkovf08e4572011-03-21 20:45:06 +0100996 if (c->x86 == 0xf)
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200997 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200998
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200999 if (!dram_rw(pvt, range))
1000 return;
Doug Thompsonddff8762009-04-27 16:14:52 +02001001
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001002 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
1003 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Borislav Petkovf08e4572011-03-21 20:45:06 +01001004
1005 /* Factor in CC6 save area by reading dst node's limit reg */
1006 if (c->x86 == 0x15) {
1007 struct pci_dev *f1 = NULL;
1008 u8 nid = dram_dst_node(pvt, range);
1009 u32 llim;
1010
1011 f1 = pci_get_domain_bus_and_slot(0, 0, PCI_DEVFN(0x18 + nid, 1));
1012 if (WARN_ON(!f1))
1013 return;
1014
1015 amd64_read_pci_cfg(f1, DRAM_LOCAL_NODE_LIM, &llim);
1016
1017 pvt->ranges[range].lim.lo &= GENMASK(0, 15);
1018
1019 /* {[39:27],111b} */
1020 pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16;
1021
1022 pvt->ranges[range].lim.hi &= GENMASK(0, 7);
1023
1024 /* [47:40] */
1025 pvt->ranges[range].lim.hi |= llim >> 13;
1026
1027 pci_dev_put(f1);
1028 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001029}
1030
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001031static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
1032 u16 syndrome)
Doug Thompsonddff8762009-04-27 16:14:52 +02001033{
1034 struct mem_ctl_info *src_mci;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001035 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonddff8762009-04-27 16:14:52 +02001036 int channel, csrow;
1037 u32 page, offset;
Doug Thompsonddff8762009-04-27 16:14:52 +02001038
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001039 error_address_to_page_and_offset(sys_addr, &page, &offset);
1040
1041 /*
1042 * Find out which node the error address belongs to. This may be
1043 * different from the node that detected the error.
1044 */
1045 src_mci = find_mc_by_sys_addr(mci, sys_addr);
1046 if (!src_mci) {
1047 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
1048 (unsigned long)sys_addr);
1049 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci,
1050 page, offset, syndrome,
1051 -1, -1, -1,
1052 EDAC_MOD_STR,
1053 "failed to map error addr to a node",
1054 NULL);
1055 return;
1056 }
1057
1058 /* Now map the sys_addr to a CSROW */
1059 csrow = sys_addr_to_csrow(src_mci, sys_addr);
1060 if (csrow < 0) {
1061 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci,
1062 page, offset, syndrome,
1063 -1, -1, -1,
1064 EDAC_MOD_STR,
1065 "failed to map error addr to a csrow",
1066 NULL);
1067 return;
1068 }
1069
Doug Thompsonddff8762009-04-27 16:14:52 +02001070 /* CHIPKILL enabled */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001071 if (pvt->nbcfg & NBCFG_CHIPKILL) {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001072 channel = get_channel_from_ecc_syndrome(mci, syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001073 if (channel < 0) {
1074 /*
1075 * Syndrome didn't map, so we don't know which of the
1076 * 2 DIMMs is in error. So we need to ID 'both' of them
1077 * as suspect.
1078 */
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001079 amd64_mc_warn(src_mci, "unknown syndrome 0x%04x - "
1080 "possible error reporting race\n",
1081 syndrome);
1082 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci,
1083 page, offset, syndrome,
1084 csrow, -1, -1,
1085 EDAC_MOD_STR,
1086 "unknown syndrome - possible error reporting race",
1087 NULL);
Doug Thompsonddff8762009-04-27 16:14:52 +02001088 return;
1089 }
1090 } else {
1091 /*
1092 * non-chipkill ecc mode
1093 *
1094 * The k8 documentation is unclear about how to determine the
1095 * channel number when using non-chipkill memory. This method
1096 * was obtained from email communication with someone at AMD.
1097 * (Wish the email was placed in this comment - norsk)
1098 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001099 channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001100 }
1101
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001102 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, src_mci,
1103 page, offset, syndrome,
1104 csrow, channel, -1,
1105 EDAC_MOD_STR, "", NULL);
Doug Thompsonddff8762009-04-27 16:14:52 +02001106}
1107
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001108static int ddr2_cs_size(unsigned i, bool dct_width)
Doug Thompsonddff8762009-04-27 16:14:52 +02001109{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001110 unsigned shift = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001111
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001112 if (i <= 2)
1113 shift = i;
1114 else if (!(i & 0x1))
1115 shift = i >> 1;
Borislav Petkov1433eb92009-10-21 13:44:36 +02001116 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001117 shift = (i + 1) >> 1;
Doug Thompsonddff8762009-04-27 16:14:52 +02001118
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001119 return 128 << (shift + !!dct_width);
1120}
1121
1122static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1123 unsigned cs_mode)
1124{
1125 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1126
1127 if (pvt->ext_model >= K8_REV_F) {
1128 WARN_ON(cs_mode > 11);
1129 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1130 }
1131 else if (pvt->ext_model >= K8_REV_D) {
Borislav Petkov11b0a312011-11-09 21:28:43 +01001132 unsigned diff;
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001133 WARN_ON(cs_mode > 10);
1134
Borislav Petkov11b0a312011-11-09 21:28:43 +01001135 /*
1136 * the below calculation, besides trying to win an obfuscated C
1137 * contest, maps cs_mode values to DIMM chip select sizes. The
1138 * mappings are:
1139 *
1140 * cs_mode CS size (mb)
1141 * ======= ============
1142 * 0 32
1143 * 1 64
1144 * 2 128
1145 * 3 128
1146 * 4 256
1147 * 5 512
1148 * 6 256
1149 * 7 512
1150 * 8 1024
1151 * 9 1024
1152 * 10 2048
1153 *
1154 * Basically, it calculates a value with which to shift the
1155 * smallest CS size of 32MB.
1156 *
1157 * ddr[23]_cs_size have a similar purpose.
1158 */
1159 diff = cs_mode/3 + (unsigned)(cs_mode > 5);
1160
1161 return 32 << (cs_mode - diff);
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001162 }
1163 else {
1164 WARN_ON(cs_mode > 6);
1165 return 32 << cs_mode;
1166 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001167}
1168
Doug Thompson1afd3c92009-04-27 16:16:50 +02001169/*
1170 * Get the number of DCT channels in use.
1171 *
1172 * Return:
1173 * number of Memory Channels in operation
1174 * Pass back:
1175 * contents of the DCL0_LOW register
1176 */
Borislav Petkov7d20d142011-01-07 17:58:04 +01001177static int f1x_early_channel_count(struct amd64_pvt *pvt)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001178{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001179 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001180
Borislav Petkov7d20d142011-01-07 17:58:04 +01001181 /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001182 if (boot_cpu_data.x86 == 0x10 && (pvt->dclr0 & WIDTH_128))
Borislav Petkov7d20d142011-01-07 17:58:04 +01001183 return 2;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001184
1185 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001186 * Need to check if in unganged mode: In such, there are 2 channels,
1187 * but they are not in 128 bit mode and thus the above 'dclr0' status
1188 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001189 *
1190 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1191 * their CSEnable bit on. If so, then SINGLE DIMM case.
1192 */
Joe Perches956b9ba2012-04-29 17:08:39 -03001193 edac_dbg(0, "Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001194
1195 /*
1196 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1197 * is more than just one DIMM present in unganged mode. Need to check
1198 * both controllers since DIMMs can be placed in either one.
1199 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001200 for (i = 0; i < 2; i++) {
1201 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001202
Wan Wei57a30852009-08-07 17:04:49 +02001203 for (j = 0; j < 4; j++) {
1204 if (DBAM_DIMM(j, dbam) > 0) {
1205 channels++;
1206 break;
1207 }
1208 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001209 }
1210
Borislav Petkovd16149e2009-10-16 19:55:49 +02001211 if (channels > 2)
1212 channels = 2;
1213
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001214 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001215
1216 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001217}
1218
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001219static int ddr3_cs_size(unsigned i, bool dct_width)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001220{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001221 unsigned shift = 0;
1222 int cs_size = 0;
1223
1224 if (i == 0 || i == 3 || i == 4)
1225 cs_size = -1;
1226 else if (i <= 2)
1227 shift = i;
1228 else if (i == 12)
1229 shift = 7;
1230 else if (!(i & 0x1))
1231 shift = i >> 1;
1232 else
1233 shift = (i + 1) >> 1;
1234
1235 if (cs_size != -1)
1236 cs_size = (128 * (1 << !!dct_width)) << shift;
1237
1238 return cs_size;
1239}
1240
1241static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1242 unsigned cs_mode)
1243{
1244 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1245
1246 WARN_ON(cs_mode > 11);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001247
1248 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001249 return ddr3_cs_size(cs_mode, dclr & WIDTH_128);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001250 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001251 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1252}
Borislav Petkov1433eb92009-10-21 13:44:36 +02001253
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001254/*
1255 * F15h supports only 64bit DCT interfaces
1256 */
1257static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1258 unsigned cs_mode)
1259{
1260 WARN_ON(cs_mode > 12);
1261
1262 return ddr3_cs_size(cs_mode, false);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001263}
1264
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001265static void read_dram_ctl_register(struct amd64_pvt *pvt)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001266{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001267
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001268 if (boot_cpu_data.x86 == 0xf)
1269 return;
1270
Borislav Petkov78da1212010-12-22 19:31:45 +01001271 if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03001272 edac_dbg(0, "F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1273 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001274
Joe Perches956b9ba2012-04-29 17:08:39 -03001275 edac_dbg(0, " DCTs operate in %s mode\n",
1276 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001277
Borislav Petkov72381bd2009-10-09 19:14:43 +02001278 if (!dct_ganging_enabled(pvt))
Joe Perches956b9ba2012-04-29 17:08:39 -03001279 edac_dbg(0, " Address range split per DCT: %s\n",
1280 (dct_high_range_enabled(pvt) ? "yes" : "no"));
Borislav Petkov72381bd2009-10-09 19:14:43 +02001281
Joe Perches956b9ba2012-04-29 17:08:39 -03001282 edac_dbg(0, " data interleave for ECC: %s, DRAM cleared since last warm reset: %s\n",
1283 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1284 (dct_memory_cleared(pvt) ? "yes" : "no"));
Borislav Petkov72381bd2009-10-09 19:14:43 +02001285
Joe Perches956b9ba2012-04-29 17:08:39 -03001286 edac_dbg(0, " channel interleave: %s, "
1287 "interleave bits selector: 0x%x\n",
1288 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
1289 dct_sel_interleave_addr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001290 }
1291
Borislav Petkov78da1212010-12-22 19:31:45 +01001292 amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001293}
1294
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001295/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001296 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001297 * Interleaving Modes.
1298 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001299static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001300 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001301{
Borislav Petkov151fa712011-02-21 19:33:10 +01001302 u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001303
1304 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001305 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001306
Borislav Petkov229a7a12010-12-09 18:57:54 +01001307 if (hi_range_sel)
1308 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001309
Borislav Petkov229a7a12010-12-09 18:57:54 +01001310 /*
1311 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1312 */
1313 if (dct_interleave_enabled(pvt)) {
1314 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001315
Borislav Petkov229a7a12010-12-09 18:57:54 +01001316 /* return DCT select function: 0=DCT0, 1=DCT1 */
1317 if (!intlv_addr)
1318 return sys_addr >> 6 & 1;
1319
1320 if (intlv_addr & 0x2) {
1321 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1322 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1323
1324 return ((sys_addr >> shift) & 1) ^ temp;
1325 }
1326
1327 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1328 }
1329
1330 if (dct_high_range_enabled(pvt))
1331 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001332
1333 return 0;
1334}
1335
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001336/* Convert the sys_addr to the normalized DCT address */
Borislav Petkove7613592011-02-21 19:49:01 +01001337static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, unsigned range,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001338 u64 sys_addr, bool hi_rng,
1339 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001340{
1341 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001342 u64 dram_base = get_dram_base(pvt, range);
1343 u64 hole_off = f10_dhar_offset(pvt);
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001344 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001345
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001346 if (hi_rng) {
1347 /*
1348 * if
1349 * base address of high range is below 4Gb
1350 * (bits [47:27] at [31:11])
1351 * DRAM address space on this DCT is hoisted above 4Gb &&
1352 * sys_addr > 4Gb
1353 *
1354 * remove hole offset from sys_addr
1355 * else
1356 * remove high range offset from sys_addr
1357 */
1358 if ((!(dct_sel_base_addr >> 16) ||
1359 dct_sel_base_addr < dhar_base(pvt)) &&
Borislav Petkov972ea172011-02-21 19:43:02 +01001360 dhar_valid(pvt) &&
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001361 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001362 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001363 else
1364 chan_off = dct_sel_base_off;
1365 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001366 /*
1367 * if
1368 * we have a valid hole &&
1369 * sys_addr > 4Gb
1370 *
1371 * remove hole
1372 * else
1373 * remove dram base to normalize to DCT address
1374 */
Borislav Petkov972ea172011-02-21 19:43:02 +01001375 if (dhar_valid(pvt) && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001376 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001377 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001378 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001379 }
1380
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001381 return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001382}
1383
Doug Thompson6163b5d2009-04-27 16:20:17 +02001384/*
1385 * checks if the csrow passed in is marked as SPARED, if so returns the new
1386 * spare row
1387 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001388static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001389{
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001390 int tmp_cs;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001391
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001392 if (online_spare_swap_done(pvt, dct) &&
1393 csrow == online_spare_bad_dramcs(pvt, dct)) {
1394
1395 for_each_chip_select(tmp_cs, dct, pvt) {
1396 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
1397 csrow = tmp_cs;
1398 break;
1399 }
1400 }
Doug Thompson6163b5d2009-04-27 16:20:17 +02001401 }
1402 return csrow;
1403}
1404
1405/*
1406 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1407 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1408 *
1409 * Return:
1410 * -EINVAL: NOT FOUND
1411 * 0..csrow = Chip-Select Row
1412 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001413static int f1x_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001414{
1415 struct mem_ctl_info *mci;
1416 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001417 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001418 int cs_found = -EINVAL;
1419 int csrow;
1420
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001421 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001422 if (!mci)
1423 return cs_found;
1424
1425 pvt = mci->pvt_info;
1426
Joe Perches956b9ba2012-04-29 17:08:39 -03001427 edac_dbg(1, "input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001428
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001429 for_each_chip_select(csrow, dct, pvt) {
1430 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001431 continue;
1432
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001433 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001434
Joe Perches956b9ba2012-04-29 17:08:39 -03001435 edac_dbg(1, " CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1436 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001437
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001438 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001439
Joe Perches956b9ba2012-04-29 17:08:39 -03001440 edac_dbg(1, " (InputAddr & ~CSMask)=0x%llx (CSBase & ~CSMask)=0x%llx\n",
1441 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001442
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001443 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
1444 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001445
Joe Perches956b9ba2012-04-29 17:08:39 -03001446 edac_dbg(1, " MATCH csrow=%d\n", cs_found);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001447 break;
1448 }
1449 }
1450 return cs_found;
1451}
1452
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001453/*
1454 * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
1455 * swapped with a region located at the bottom of memory so that the GPU can use
1456 * the interleaved region and thus two channels.
1457 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001458static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001459{
1460 u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
1461
1462 if (boot_cpu_data.x86 == 0x10) {
1463 /* only revC3 and revE have that feature */
1464 if (boot_cpu_data.x86_model < 4 ||
1465 (boot_cpu_data.x86_model < 0xa &&
1466 boot_cpu_data.x86_mask < 3))
1467 return sys_addr;
1468 }
1469
1470 amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
1471
1472 if (!(swap_reg & 0x1))
1473 return sys_addr;
1474
1475 swap_base = (swap_reg >> 3) & 0x7f;
1476 swap_limit = (swap_reg >> 11) & 0x7f;
1477 rgn_size = (swap_reg >> 20) & 0x7f;
1478 tmp_addr = sys_addr >> 27;
1479
1480 if (!(sys_addr >> 34) &&
1481 (((tmp_addr >= swap_base) &&
1482 (tmp_addr <= swap_limit)) ||
1483 (tmp_addr < rgn_size)))
1484 return sys_addr ^ (u64)swap_base << 27;
1485
1486 return sys_addr;
1487}
1488
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001489/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkove7613592011-02-21 19:49:01 +01001490static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001491 u64 sys_addr, int *nid, int *chan_sel)
1492{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001493 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001494 u64 chan_addr;
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001495 u32 dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001496 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001497 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001498
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001499 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001500 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001501 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001502
Joe Perches956b9ba2012-04-29 17:08:39 -03001503 edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1504 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001505
Borislav Petkov355fba62011-01-17 13:03:26 +01001506 if (dhar_valid(pvt) &&
1507 dhar_base(pvt) <= sys_addr &&
1508 sys_addr < BIT_64(32)) {
1509 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1510 sys_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001511 return -EINVAL;
Borislav Petkov355fba62011-01-17 13:03:26 +01001512 }
1513
Borislav Petkovf030ddf2011-04-08 15:05:21 +02001514 if (intlv_en && (intlv_sel != ((sys_addr >> 12) & intlv_en)))
Borislav Petkov355fba62011-01-17 13:03:26 +01001515 return -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001516
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001517 sys_addr = f1x_swap_interleaved_region(pvt, sys_addr);
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001518
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001519 dct_sel_base = dct_sel_baseaddr(pvt);
1520
1521 /*
1522 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1523 * select between DCT0 and DCT1.
1524 */
1525 if (dct_high_range_enabled(pvt) &&
1526 !dct_ganging_enabled(pvt) &&
1527 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001528 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001529
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001530 channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001531
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001532 chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001533 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001534
Borislav Petkove2f79db2011-01-13 14:57:34 +01001535 /* Remove node interleaving, see F1x120 */
1536 if (intlv_en)
1537 chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
1538 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001539
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001540 /* remove channel interleave */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001541 if (dct_interleave_enabled(pvt) &&
1542 !dct_high_range_enabled(pvt) &&
1543 !dct_ganging_enabled(pvt)) {
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001544
1545 if (dct_sel_interleave_addr(pvt) != 1) {
1546 if (dct_sel_interleave_addr(pvt) == 0x3)
1547 /* hash 9 */
1548 chan_addr = ((chan_addr >> 10) << 9) |
1549 (chan_addr & 0x1ff);
1550 else
1551 /* A[6] or hash 6 */
1552 chan_addr = ((chan_addr >> 7) << 6) |
1553 (chan_addr & 0x3f);
1554 } else
1555 /* A[12] */
1556 chan_addr = ((chan_addr >> 13) << 12) |
1557 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001558 }
1559
Joe Perches956b9ba2012-04-29 17:08:39 -03001560 edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001561
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001562 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001563
1564 if (cs_found >= 0) {
1565 *nid = node_id;
1566 *chan_sel = channel;
1567 }
1568 return cs_found;
1569}
1570
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001571static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001572 int *node, int *chan_sel)
1573{
Borislav Petkove7613592011-02-21 19:49:01 +01001574 int cs_found = -EINVAL;
1575 unsigned range;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001576
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001577 for (range = 0; range < DRAM_RANGES; range++) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001578
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001579 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001580 continue;
1581
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001582 if ((get_dram_base(pvt, range) <= sys_addr) &&
1583 (get_dram_limit(pvt, range) >= sys_addr)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001584
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001585 cs_found = f1x_match_to_this_node(pvt, range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001586 sys_addr, node,
1587 chan_sel);
1588 if (cs_found >= 0)
1589 break;
1590 }
1591 }
1592 return cs_found;
1593}
1594
1595/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001596 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1597 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001598 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001599 * The @sys_addr is usually an error address received from the hardware
1600 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001601 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001602static void f1x_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001603 u16 syndrome)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001604{
1605 struct amd64_pvt *pvt = mci->pvt_info;
1606 u32 page, offset;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001607 int nid, csrow, chan = 0;
1608
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001609 error_address_to_page_and_offset(sys_addr, &page, &offset);
1610
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001611 csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001612
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001613 if (csrow < 0) {
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001614 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci,
1615 page, offset, syndrome,
1616 -1, -1, -1,
1617 EDAC_MOD_STR,
1618 "failed to map error addr to a csrow",
1619 NULL);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001620 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001621 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001622
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001623 /*
1624 * We need the syndromes for channel detection only when we're
1625 * ganged. Otherwise @chan should already contain the channel at
1626 * this point.
1627 */
Borislav Petkova97fa682010-12-23 14:07:18 +01001628 if (dct_ganging_enabled(pvt))
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001629 chan = get_channel_from_ecc_syndrome(mci, syndrome);
1630
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001631 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci,
1632 page, offset, syndrome,
1633 csrow, chan, -1,
1634 EDAC_MOD_STR, "", NULL);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001635}
1636
1637/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001638 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001639 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001640 */
Borislav Petkov8c671752011-02-23 17:25:12 +01001641static void amd64_debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001642{
Borislav Petkov603adaf2009-12-21 14:52:53 +01001643 int dimm, size0, size1, factor = 0;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001644 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1645 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001646
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001647 if (boot_cpu_data.x86 == 0xf) {
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001648 if (pvt->dclr0 & WIDTH_128)
Borislav Petkov603adaf2009-12-21 14:52:53 +01001649 factor = 1;
1650
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001651 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001652 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001653 return;
1654 else
1655 WARN_ON(ctrl != 0);
1656 }
1657
Borislav Petkov4d796362011-02-03 15:59:57 +01001658 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001659 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1660 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001661
Joe Perches956b9ba2012-04-29 17:08:39 -03001662 edac_dbg(1, "F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n",
1663 ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001664
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001665 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1666
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001667 /* Dump memory sizes for DIMM and its CSROWs */
1668 for (dimm = 0; dimm < 4; dimm++) {
1669
1670 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001671 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001672 size0 = pvt->ops->dbam_to_cs(pvt, ctrl,
1673 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001674
1675 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001676 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001677 size1 = pvt->ops->dbam_to_cs(pvt, ctrl,
1678 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001679
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001680 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
1681 dimm * 2, size0 << factor,
1682 dimm * 2 + 1, size1 << factor);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001683 }
1684}
1685
Doug Thompson4d376072009-04-27 16:25:05 +02001686static struct amd64_family_type amd64_family_types[] = {
1687 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001688 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001689 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1690 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001691 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001692 .early_channel_count = k8_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001693 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1694 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001695 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001696 }
1697 },
1698 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001699 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001700 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1701 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001702 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001703 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001704 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001705 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001706 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1707 }
1708 },
1709 [F15_CPUS] = {
1710 .ctl_name = "F15h",
Borislav Petkovdf71a052011-01-19 18:15:10 +01001711 .f1_id = PCI_DEVICE_ID_AMD_15H_NB_F1,
1712 .f3_id = PCI_DEVICE_ID_AMD_15H_NB_F3,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001713 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001714 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001715 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001716 .dbam_to_cs = f15_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001717 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001718 }
1719 },
Doug Thompson4d376072009-04-27 16:25:05 +02001720};
1721
1722static struct pci_dev *pci_get_related_function(unsigned int vendor,
1723 unsigned int device,
1724 struct pci_dev *related)
1725{
1726 struct pci_dev *dev = NULL;
1727
1728 dev = pci_get_device(vendor, device, dev);
1729 while (dev) {
1730 if ((dev->bus->number == related->bus->number) &&
1731 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1732 break;
1733 dev = pci_get_device(vendor, device, dev);
1734 }
1735
1736 return dev;
1737}
1738
Doug Thompsonb1289d62009-04-27 16:37:05 +02001739/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001740 * These are tables of eigenvectors (one per line) which can be used for the
1741 * construction of the syndrome tables. The modified syndrome search algorithm
1742 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001743 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001744 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001745 */
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001746static u16 x4_vectors[] = {
1747 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1748 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1749 0x0001, 0x0002, 0x0004, 0x0008,
1750 0x1013, 0x3032, 0x4044, 0x8088,
1751 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1752 0x4857, 0xc4fe, 0x13cc, 0x3288,
1753 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1754 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1755 0x15c1, 0x2a42, 0x89ac, 0x4758,
1756 0x2b03, 0x1602, 0x4f0c, 0xca08,
1757 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1758 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1759 0x2b87, 0x164e, 0x642c, 0xdc18,
1760 0x40b9, 0x80de, 0x1094, 0x20e8,
1761 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1762 0x11c1, 0x2242, 0x84ac, 0x4c58,
1763 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1764 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1765 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1766 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1767 0x16b3, 0x3d62, 0x4f34, 0x8518,
1768 0x1e2f, 0x391a, 0x5cac, 0xf858,
1769 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1770 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1771 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1772 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1773 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1774 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1775 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1776 0x185d, 0x2ca6, 0x7914, 0x9e28,
1777 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1778 0x4199, 0x82ee, 0x19f4, 0x2e58,
1779 0x4807, 0xc40e, 0x130c, 0x3208,
1780 0x1905, 0x2e0a, 0x5804, 0xac08,
1781 0x213f, 0x132a, 0xadfc, 0x5ba8,
1782 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001783};
1784
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001785static u16 x8_vectors[] = {
1786 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1787 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1788 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1789 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1790 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1791 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1792 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1793 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1794 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1795 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1796 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1797 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1798 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1799 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1800 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1801 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1802 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1803 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1804 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1805};
1806
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001807static int decode_syndrome(u16 syndrome, u16 *vectors, unsigned num_vecs,
1808 unsigned v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001809{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001810 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001811
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001812 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1813 u16 s = syndrome;
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001814 unsigned v_idx = err_sym * v_dim;
1815 unsigned v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001816
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001817 /* walk over all 16 bits of the syndrome */
1818 for (i = 1; i < (1U << 16); i <<= 1) {
1819
1820 /* if bit is set in that eigenvector... */
1821 if (v_idx < v_end && vectors[v_idx] & i) {
1822 u16 ev_comp = vectors[v_idx++];
1823
1824 /* ... and bit set in the modified syndrome, */
1825 if (s & i) {
1826 /* remove it. */
1827 s ^= ev_comp;
1828
1829 if (!s)
1830 return err_sym;
1831 }
1832
1833 } else if (s & i)
1834 /* can't get to zero, move to next symbol */
1835 break;
1836 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001837 }
1838
Joe Perches956b9ba2012-04-29 17:08:39 -03001839 edac_dbg(0, "syndrome(%x) not found\n", syndrome);
Doug Thompsonb1289d62009-04-27 16:37:05 +02001840 return -1;
1841}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001842
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001843static int map_err_sym_to_channel(int err_sym, int sym_size)
1844{
1845 if (sym_size == 4)
1846 switch (err_sym) {
1847 case 0x20:
1848 case 0x21:
1849 return 0;
1850 break;
1851 case 0x22:
1852 case 0x23:
1853 return 1;
1854 break;
1855 default:
1856 return err_sym >> 4;
1857 break;
1858 }
1859 /* x8 symbols */
1860 else
1861 switch (err_sym) {
1862 /* imaginary bits not in a DIMM */
1863 case 0x10:
1864 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1865 err_sym);
1866 return -1;
1867 break;
1868
1869 case 0x11:
1870 return 0;
1871 break;
1872 case 0x12:
1873 return 1;
1874 break;
1875 default:
1876 return err_sym >> 3;
1877 break;
1878 }
1879 return -1;
1880}
1881
1882static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1883{
1884 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001885 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001886
Borislav Petkova3b7db02011-01-19 20:35:12 +01001887 if (pvt->ecc_sym_sz == 8)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001888 err_sym = decode_syndrome(syndrome, x8_vectors,
1889 ARRAY_SIZE(x8_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001890 pvt->ecc_sym_sz);
1891 else if (pvt->ecc_sym_sz == 4)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001892 err_sym = decode_syndrome(syndrome, x4_vectors,
1893 ARRAY_SIZE(x4_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001894 pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001895 else {
Borislav Petkova3b7db02011-01-19 20:35:12 +01001896 amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001897 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001898 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001899
Borislav Petkova3b7db02011-01-19 20:35:12 +01001900 return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001901}
1902
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001903/*
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001904 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
1905 * ADDRESS and process.
1906 */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001907static void amd64_handle_ce(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001908{
1909 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001910 u64 sys_addr;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001911 u16 syndrome;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001912
1913 /* Ensure that the Error Address is VALID */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001914 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001915 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001916 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci,
1917 0, 0, 0,
1918 -1, -1, -1,
1919 EDAC_MOD_STR,
1920 "HW has no ERROR_ADDRESS available",
1921 NULL);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001922 return;
1923 }
1924
Borislav Petkov70046622011-01-10 14:37:27 +01001925 sys_addr = get_error_address(m);
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001926 syndrome = extract_syndrome(m->status);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001927
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001928 amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001929
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001930 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, syndrome);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001931}
1932
1933/* Handle any Un-correctable Errors (UEs) */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001934static void amd64_handle_ue(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001935{
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001936 struct mem_ctl_info *log_mci, *src_mci = NULL;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001937 int csrow;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001938 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001939 u32 page, offset;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001940
1941 log_mci = mci;
1942
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001943 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001944 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001945 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci,
1946 0, 0, 0,
1947 -1, -1, -1,
1948 EDAC_MOD_STR,
1949 "HW has no ERROR_ADDRESS available",
1950 NULL);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001951 return;
1952 }
1953
Borislav Petkov70046622011-01-10 14:37:27 +01001954 sys_addr = get_error_address(m);
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001955 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001956
1957 /*
1958 * Find out which node the error address belongs to. This may be
1959 * different from the node that detected the error.
1960 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001961 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001962 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001963 amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n",
1964 (unsigned long)sys_addr);
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001965 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci,
1966 page, offset, 0,
1967 -1, -1, -1,
1968 EDAC_MOD_STR,
1969 "ERROR ADDRESS NOT mapped to a MC", NULL);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001970 return;
1971 }
1972
1973 log_mci = src_mci;
1974
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001975 csrow = sys_addr_to_csrow(log_mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001976 if (csrow < 0) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001977 amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n",
1978 (unsigned long)sys_addr);
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001979 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci,
1980 page, offset, 0,
1981 -1, -1, -1,
1982 EDAC_MOD_STR,
1983 "ERROR ADDRESS NOT mapped to CS",
1984 NULL);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001985 } else {
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001986 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci,
1987 page, offset, 0,
1988 csrow, -1, -1,
1989 EDAC_MOD_STR, "", NULL);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001990 }
1991}
1992
Borislav Petkov549d0422009-07-24 13:51:42 +02001993static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001994 struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001995{
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001996 u16 ec = EC(m->status);
1997 u8 xec = XEC(m->status, 0x1f);
1998 u8 ecc_type = (m->status >> 45) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001999
Borislav Petkovb70ef012009-06-25 19:32:38 +02002000 /* Bail early out if this was an 'observed' error */
Borislav Petkov5980bb92011-01-07 16:26:49 +01002001 if (PP(ec) == NBSL_PP_OBS)
Borislav Petkovb70ef012009-06-25 19:32:38 +02002002 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002003
Borislav Petkovecaf5602009-07-23 16:32:01 +02002004 /* Do only ECC errors */
2005 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002006 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002007
Borislav Petkovecaf5602009-07-23 16:32:01 +02002008 if (ecc_type == 2)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01002009 amd64_handle_ce(mci, m);
Borislav Petkovecaf5602009-07-23 16:32:01 +02002010 else if (ecc_type == 1)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01002011 amd64_handle_ue(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002012}
2013
Borislav Petkovb0b07a22011-08-24 18:44:22 +02002014void amd64_decode_bus_error(int node_id, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002015{
Borislav Petkovb0b07a22011-08-24 18:44:22 +02002016 __amd64_decode_bus_error(mcis[node_id], m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002017}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002018
Doug Thompson0ec449e2009-04-27 19:41:25 +02002019/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002020 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002021 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02002022 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002023static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002024{
Doug Thompson0ec449e2009-04-27 19:41:25 +02002025 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002026 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
2027 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002028 amd64_err("error address map device not found: "
2029 "vendor %x device 0x%x (broken BIOS?)\n",
2030 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002031 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002032 }
2033
2034 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002035 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
2036 if (!pvt->F3) {
2037 pci_dev_put(pvt->F1);
2038 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002039
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002040 amd64_err("error F3 device not found: "
2041 "vendor %x device 0x%x (broken BIOS?)\n",
2042 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002043
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002044 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002045 }
Joe Perches956b9ba2012-04-29 17:08:39 -03002046 edac_dbg(1, "F1: %s\n", pci_name(pvt->F1));
2047 edac_dbg(1, "F2: %s\n", pci_name(pvt->F2));
2048 edac_dbg(1, "F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002049
2050 return 0;
2051}
2052
Borislav Petkov360b7f32010-10-15 19:25:38 +02002053static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002054{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002055 pci_dev_put(pvt->F1);
2056 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002057}
2058
2059/*
2060 * Retrieve the hardware registers of the memory controller (this includes the
2061 * 'Address Map' and 'Misc' device regs)
2062 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002063static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002064{
Borislav Petkova3b7db02011-01-19 20:35:12 +01002065 struct cpuinfo_x86 *c = &boot_cpu_data;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002066 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002067 u32 tmp;
Borislav Petkove7613592011-02-21 19:49:01 +01002068 unsigned range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002069
2070 /*
2071 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
2072 * those are Read-As-Zero
2073 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002074 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
Joe Perches956b9ba2012-04-29 17:08:39 -03002075 edac_dbg(0, " TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002076
2077 /* check first whether TOP_MEM2 is enabled */
2078 rdmsrl(MSR_K8_SYSCFG, msr_val);
2079 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002080 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
Joe Perches956b9ba2012-04-29 17:08:39 -03002081 edac_dbg(0, " TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002082 } else
Joe Perches956b9ba2012-04-29 17:08:39 -03002083 edac_dbg(0, " TOP_MEM2 disabled\n");
Doug Thompson0ec449e2009-04-27 19:41:25 +02002084
Borislav Petkov5980bb92011-01-07 16:26:49 +01002085 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002086
Borislav Petkov5a5d2372011-01-17 17:52:57 +01002087 read_dram_ctl_register(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002088
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002089 for (range = 0; range < DRAM_RANGES; range++) {
2090 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002091
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002092 /* read settings for this DRAM range */
2093 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002094
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002095 rw = dram_rw(pvt, range);
2096 if (!rw)
2097 continue;
2098
Joe Perches956b9ba2012-04-29 17:08:39 -03002099 edac_dbg(1, " DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
2100 range,
2101 get_dram_base(pvt, range),
2102 get_dram_limit(pvt, range));
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002103
Joe Perches956b9ba2012-04-29 17:08:39 -03002104 edac_dbg(1, " IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
2105 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
2106 (rw & 0x1) ? "R" : "-",
2107 (rw & 0x2) ? "W" : "-",
2108 dram_intlv_sel(pvt, range),
2109 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002110 }
2111
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002112 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002113
Borislav Petkovbc21fa52010-11-11 17:29:13 +01002114 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Borislav Petkov525a1b22010-12-21 15:53:27 +01002115 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002116
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002117 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002118
Borislav Petkovcb328502010-12-22 14:28:24 +01002119 amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
2120 amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002121
Borislav Petkov78da1212010-12-22 19:31:45 +01002122 if (!dct_ganging_enabled(pvt)) {
Borislav Petkovcb328502010-12-22 14:28:24 +01002123 amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
2124 amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002125 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002126
Borislav Petkova3b7db02011-01-19 20:35:12 +01002127 pvt->ecc_sym_sz = 4;
2128
2129 if (c->x86 >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002130 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Borislav Petkov525a1b22010-12-21 15:53:27 +01002131 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
Borislav Petkova3b7db02011-01-19 20:35:12 +01002132
2133 /* F10h, revD and later can do x8 ECC too */
2134 if ((c->x86 > 0x10 || c->x86_model > 7) && tmp & BIT(25))
2135 pvt->ecc_sym_sz = 8;
Borislav Petkov525a1b22010-12-21 15:53:27 +01002136 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002137 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002138}
2139
2140/*
2141 * NOTE: CPU Revision Dependent code
2142 *
2143 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002144 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002145 * k8 private pointer to -->
2146 * DRAM Bank Address mapping register
2147 * node_id
2148 * DCL register where dual_channel_active is
2149 *
2150 * The DBAM register consists of 4 sets of 4 bits each definitions:
2151 *
2152 * Bits: CSROWs
2153 * 0-3 CSROWs 0 and 1
2154 * 4-7 CSROWs 2 and 3
2155 * 8-11 CSROWs 4 and 5
2156 * 12-15 CSROWs 6 and 7
2157 *
2158 * Values range from: 0 to 15
2159 * The meaning of the values depends on CPU revision and dual-channel state,
2160 * see relevant BKDG more info.
2161 *
2162 * The memory controller provides for total of only 8 CSROWs in its current
2163 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2164 * single channel or two (2) DIMMs in dual channel mode.
2165 *
2166 * The following code logic collapses the various tables for CSROW based on CPU
2167 * revision.
2168 *
2169 * Returns:
2170 * The number of PAGE_SIZE pages on the specified CSROW number it
2171 * encompasses
2172 *
2173 */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002174static u32 amd64_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002175{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002176 u32 cs_mode, nr_pages;
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002177 u32 dbam = dct ? pvt->dbam1 : pvt->dbam0;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002178
2179 /*
2180 * The math on this doesn't look right on the surface because x/2*4 can
2181 * be simplified to x*2 but this expression makes use of the fact that
2182 * it is integral math where 1/2=0. This intermediate value becomes the
2183 * number of bits to shift the DBAM register to extract the proper CSROW
2184 * field.
2185 */
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002186 cs_mode = (dbam >> ((csrow_nr / 2) * 4)) & 0xF;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002187
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002188 nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002189
Joe Perches956b9ba2012-04-29 17:08:39 -03002190 edac_dbg(0, " (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
2191 edac_dbg(0, " nr_pages/channel= %u channel-count = %d\n",
2192 nr_pages, pvt->channel_count);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002193
2194 return nr_pages;
2195}
2196
2197/*
2198 * Initialize the array of csrow attribute instances, based on the values
2199 * from pci config hardware registers.
2200 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002201static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002202{
2203 struct csrow_info *csrow;
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002204 struct dimm_info *dimm;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002205 struct amd64_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehab5e2af0c2012-01-27 21:20:32 -03002206 u64 base, mask;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002207 u32 val;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002208 int i, j, empty = 1;
2209 enum mem_type mtype;
2210 enum edac_type edac_mode;
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -03002211 int nr_pages = 0;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002212
Borislav Petkova97fa682010-12-23 14:07:18 +01002213 amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002214
Borislav Petkov2299ef72010-10-15 17:44:04 +02002215 pvt->nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002216
Joe Perches956b9ba2012-04-29 17:08:39 -03002217 edac_dbg(0, "node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2218 pvt->mc_node_id, val,
2219 !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002220
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002221 for_each_chip_select(i, 0, pvt) {
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002222 csrow = mci->csrows[i];
Doug Thompson0ec449e2009-04-27 19:41:25 +02002223
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002224 if (!csrow_enabled(i, 0, pvt) && !csrow_enabled(i, 1, pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002225 edac_dbg(1, "----CSROW %d VALID for MC node %d\n",
2226 i, pvt->mc_node_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002227 continue;
2228 }
2229
Doug Thompson0ec449e2009-04-27 19:41:25 +02002230 empty = 0;
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002231 if (csrow_enabled(i, 0, pvt))
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -03002232 nr_pages = amd64_csrow_nr_pages(pvt, 0, i);
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002233 if (csrow_enabled(i, 1, pvt))
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -03002234 nr_pages += amd64_csrow_nr_pages(pvt, 1, i);
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002235
2236 get_cs_base_and_mask(pvt, i, 0, &base, &mask);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002237 /* 8 bytes of resolution */
2238
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002239 mtype = amd64_determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002240
Joe Perches956b9ba2012-04-29 17:08:39 -03002241 edac_dbg(1, " for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2242 edac_dbg(1, " nr_pages: %u\n",
2243 nr_pages * pvt->channel_count);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002244
2245 /*
2246 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2247 */
Borislav Petkova97fa682010-12-23 14:07:18 +01002248 if (pvt->nbcfg & NBCFG_ECC_ENABLE)
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002249 edac_mode = (pvt->nbcfg & NBCFG_CHIPKILL) ?
2250 EDAC_S4ECD4ED : EDAC_SECDED;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002251 else
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002252 edac_mode = EDAC_NONE;
2253
2254 for (j = 0; j < pvt->channel_count; j++) {
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002255 dimm = csrow->channels[j]->dimm;
2256 dimm->mtype = mtype;
2257 dimm->edac_mode = edac_mode;
2258 dimm->nr_pages = nr_pages;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002259 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002260 }
2261
2262 return empty;
2263}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002264
Borislav Petkov06724532009-09-16 13:05:46 +02002265/* get all cores on this DCT */
Borislav Petkovb487c332011-02-21 18:55:00 +01002266static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, unsigned nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002267{
Borislav Petkov06724532009-09-16 13:05:46 +02002268 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002269
Borislav Petkov06724532009-09-16 13:05:46 +02002270 for_each_online_cpu(cpu)
2271 if (amd_get_nb_id(cpu) == nid)
2272 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002273}
2274
2275/* check MCG_CTL on all the cpus on this node */
Borislav Petkovb487c332011-02-21 18:55:00 +01002276static bool amd64_nb_mce_bank_enabled_on_node(unsigned nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002277{
Rusty Russellba578cb2009-11-03 14:56:35 +10302278 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002279 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002280 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002281
Rusty Russellba578cb2009-11-03 14:56:35 +10302282 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002283 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302284 return false;
2285 }
Borislav Petkov06724532009-09-16 13:05:46 +02002286
Rusty Russellba578cb2009-11-03 14:56:35 +10302287 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002288
Rusty Russellba578cb2009-11-03 14:56:35 +10302289 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002290
Rusty Russellba578cb2009-11-03 14:56:35 +10302291 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002292 struct msr *reg = per_cpu_ptr(msrs, cpu);
Borislav Petkov5980bb92011-01-07 16:26:49 +01002293 nbe = reg->l & MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002294
Joe Perches956b9ba2012-04-29 17:08:39 -03002295 edac_dbg(0, "core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
2296 cpu, reg->q,
2297 (nbe ? "enabled" : "disabled"));
Borislav Petkov06724532009-09-16 13:05:46 +02002298
2299 if (!nbe)
2300 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002301 }
2302 ret = true;
2303
2304out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302305 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002306 return ret;
2307}
2308
Borislav Petkov2299ef72010-10-15 17:44:04 +02002309static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002310{
2311 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002312 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002313
2314 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002315 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002316 return false;
2317 }
2318
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002319 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002320
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002321 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2322
2323 for_each_cpu(cpu, cmask) {
2324
Borislav Petkov50542252009-12-11 18:14:40 +01002325 struct msr *reg = per_cpu_ptr(msrs, cpu);
2326
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002327 if (on) {
Borislav Petkov5980bb92011-01-07 16:26:49 +01002328 if (reg->l & MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002329 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002330
Borislav Petkov5980bb92011-01-07 16:26:49 +01002331 reg->l |= MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002332 } else {
2333 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002334 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002335 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002336 if (!s->flags.nb_mce_enable)
Borislav Petkov5980bb92011-01-07 16:26:49 +01002337 reg->l &= ~MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002338 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002339 }
2340 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2341
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002342 free_cpumask_var(cmask);
2343
2344 return 0;
2345}
2346
Borislav Petkov2299ef72010-10-15 17:44:04 +02002347static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2348 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002349{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002350 bool ret = true;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002351 u32 value, mask = 0x3; /* UECC/CECC enable */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002352
Borislav Petkov2299ef72010-10-15 17:44:04 +02002353 if (toggle_ecc_err_reporting(s, nid, ON)) {
2354 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2355 return false;
2356 }
2357
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002358 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002359
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002360 s->old_nbctl = value & mask;
2361 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002362
2363 value |= mask;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002364 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002365
Borislav Petkova97fa682010-12-23 14:07:18 +01002366 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002367
Joe Perches956b9ba2012-04-29 17:08:39 -03002368 edac_dbg(0, "1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2369 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002370
Borislav Petkova97fa682010-12-23 14:07:18 +01002371 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002372 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002373
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002374 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002375
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002376 /* Attempt to turn on DRAM ECC Enable */
Borislav Petkova97fa682010-12-23 14:07:18 +01002377 value |= NBCFG_ECC_ENABLE;
2378 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002379
Borislav Petkova97fa682010-12-23 14:07:18 +01002380 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002381
Borislav Petkova97fa682010-12-23 14:07:18 +01002382 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002383 amd64_warn("Hardware rejected DRAM ECC enable,"
2384 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002385 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002386 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002387 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002388 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002389 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002390 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002391 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002392
Joe Perches956b9ba2012-04-29 17:08:39 -03002393 edac_dbg(0, "2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2394 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002395
Borislav Petkov2299ef72010-10-15 17:44:04 +02002396 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002397}
2398
Borislav Petkov360b7f32010-10-15 19:25:38 +02002399static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2400 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002401{
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002402 u32 value, mask = 0x3; /* UECC/CECC enable */
2403
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002404
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002405 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002406 return;
2407
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002408 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002409 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002410 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002411
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002412 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002413
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002414 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2415 if (!s->flags.nb_ecc_prev) {
Borislav Petkova97fa682010-12-23 14:07:18 +01002416 amd64_read_pci_cfg(F3, NBCFG, &value);
2417 value &= ~NBCFG_ECC_ENABLE;
2418 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002419 }
2420
2421 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002422 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002423 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002424}
2425
Doug Thompsonf9431992009-04-27 19:46:08 +02002426/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002427 * EDAC requires that the BIOS have ECC enabled before
2428 * taking over the processing of ECC errors. A command line
2429 * option allows to force-enable hardware ECC later in
2430 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002431 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002432static const char *ecc_msg =
2433 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2434 " Either enable ECC checking or force module loading by setting "
2435 "'ecc_enable_override'.\n"
2436 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002437
Borislav Petkov2299ef72010-10-15 17:44:04 +02002438static bool ecc_enabled(struct pci_dev *F3, u8 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002439{
2440 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002441 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002442 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002443
Borislav Petkova97fa682010-12-23 14:07:18 +01002444 amd64_read_pci_cfg(F3, NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002445
Borislav Petkova97fa682010-12-23 14:07:18 +01002446 ecc_en = !!(value & NBCFG_ECC_ENABLE);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002447 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002448
Borislav Petkov2299ef72010-10-15 17:44:04 +02002449 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002450 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002451 amd64_notice("NB MCE bank disabled, set MSR "
2452 "0x%08x[4] on node %d to enable.\n",
2453 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002454
Borislav Petkov2299ef72010-10-15 17:44:04 +02002455 if (!ecc_en || !nb_mce_en) {
2456 amd64_notice("%s", ecc_msg);
2457 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002458 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002459 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002460}
2461
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002462static int set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002463{
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002464 int rc;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002465
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002466 rc = amd64_create_sysfs_dbg_files(mci);
2467 if (rc < 0)
2468 return rc;
2469
2470 if (boot_cpu_data.x86 >= 0x10) {
2471 rc = amd64_create_sysfs_inject_files(mci);
2472 if (rc < 0)
2473 return rc;
2474 }
2475
2476 return 0;
2477}
2478
2479static void del_mc_sysfs_attrs(struct mem_ctl_info *mci)
2480{
2481 amd64_remove_sysfs_dbg_files(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002482
Borislav Petkova135cef2010-11-26 19:24:44 +01002483 if (boot_cpu_data.x86 >= 0x10)
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002484 amd64_remove_sysfs_inject_files(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002485}
2486
Borislav Petkovdf71a052011-01-19 18:15:10 +01002487static void setup_mci_misc_attrs(struct mem_ctl_info *mci,
2488 struct amd64_family_type *fam)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002489{
2490 struct amd64_pvt *pvt = mci->pvt_info;
2491
2492 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2493 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002494
Borislav Petkov5980bb92011-01-07 16:26:49 +01002495 if (pvt->nbcap & NBCAP_SECDED)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002496 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2497
Borislav Petkov5980bb92011-01-07 16:26:49 +01002498 if (pvt->nbcap & NBCAP_CHIPKILL)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002499 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2500
2501 mci->edac_cap = amd64_determine_edac_cap(pvt);
2502 mci->mod_name = EDAC_MOD_STR;
2503 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002504 mci->ctl_name = fam->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002505 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002506 mci->ctl_page_to_phys = NULL;
2507
Doug Thompson7d6034d2009-04-27 20:01:01 +02002508 /* memory scrubber interface */
2509 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2510 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2511}
2512
Borislav Petkov0092b202010-10-01 19:20:05 +02002513/*
2514 * returns a pointer to the family descriptor on success, NULL otherwise.
2515 */
2516static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002517{
Borislav Petkov0092b202010-10-01 19:20:05 +02002518 u8 fam = boot_cpu_data.x86;
2519 struct amd64_family_type *fam_type = NULL;
2520
2521 switch (fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002522 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002523 fam_type = &amd64_family_types[K8_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002524 pvt->ops = &amd64_family_types[K8_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002525 break;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002526
Borislav Petkov395ae782010-10-01 18:38:19 +02002527 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002528 fam_type = &amd64_family_types[F10_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002529 pvt->ops = &amd64_family_types[F10_CPUS].ops;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002530 break;
2531
2532 case 0x15:
2533 fam_type = &amd64_family_types[F15_CPUS];
2534 pvt->ops = &amd64_family_types[F15_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002535 break;
2536
2537 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002538 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002539 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002540 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002541
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002542 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2543
Borislav Petkovdf71a052011-01-19 18:15:10 +01002544 amd64_info("%s %sdetected (node %d).\n", fam_type->ctl_name,
Borislav Petkov0092b202010-10-01 19:20:05 +02002545 (fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002546 (pvt->ext_model >= K8_REV_F ? "revF or later "
2547 : "revE or earlier ")
2548 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002549 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002550}
2551
Borislav Petkov2299ef72010-10-15 17:44:04 +02002552static int amd64_init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002553{
2554 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002555 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002556 struct mem_ctl_info *mci = NULL;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002557 struct edac_mc_layer layers[2];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002558 int err = 0, ret;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002559 u8 nid = get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002560
2561 ret = -ENOMEM;
2562 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2563 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002564 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002565
Borislav Petkov360b7f32010-10-15 19:25:38 +02002566 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002567 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002568
Borislav Petkov395ae782010-10-01 18:38:19 +02002569 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002570 fam_type = amd64_per_family_init(pvt);
2571 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002572 goto err_free;
2573
Doug Thompson7d6034d2009-04-27 20:01:01 +02002574 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002575 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002576 if (err)
2577 goto err_free;
2578
Borislav Petkov360b7f32010-10-15 19:25:38 +02002579 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002580
Doug Thompson7d6034d2009-04-27 20:01:01 +02002581 /*
2582 * We need to determine how many memory channels there are. Then use
2583 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002584 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002585 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002586 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002587 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2588 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002589 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002590
2591 ret = -ENOMEM;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002592 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
2593 layers[0].size = pvt->csels[0].b_cnt;
2594 layers[0].is_virt_csrow = true;
2595 layers[1].type = EDAC_MC_LAYER_CHANNEL;
2596 layers[1].size = pvt->channel_count;
2597 layers[1].is_virt_csrow = false;
Mauro Carvalho Chehabca0907b2012-05-02 14:37:00 -03002598 mci = edac_mc_alloc(nid, ARRAY_SIZE(layers), layers, 0);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002599 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002600 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002601
2602 mci->pvt_info = pvt;
Mauro Carvalho Chehabfd687502012-03-16 07:44:18 -03002603 mci->pdev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002604
Borislav Petkovdf71a052011-01-19 18:15:10 +01002605 setup_mci_misc_attrs(mci, fam_type);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002606
2607 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002608 mci->edac_cap = EDAC_FLAG_NONE;
2609
Doug Thompson7d6034d2009-04-27 20:01:01 +02002610 ret = -ENODEV;
2611 if (edac_mc_add_mc(mci)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002612 edac_dbg(1, "failed edac_mc_add_mc()\n");
Doug Thompson7d6034d2009-04-27 20:01:01 +02002613 goto err_add_mc;
2614 }
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002615 if (set_mc_sysfs_attrs(mci)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002616 edac_dbg(1, "failed edac_mc_add_mc()\n");
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002617 goto err_add_sysfs;
2618 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002619
Borislav Petkov549d0422009-07-24 13:51:42 +02002620 /* register stuff with EDAC MCE */
2621 if (report_gart_errors)
2622 amd_report_gart_errors(true);
2623
2624 amd_register_ecc_decoder(amd64_decode_bus_error);
2625
Borislav Petkov360b7f32010-10-15 19:25:38 +02002626 mcis[nid] = mci;
2627
2628 atomic_inc(&drv_instances);
2629
Doug Thompson7d6034d2009-04-27 20:01:01 +02002630 return 0;
2631
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002632err_add_sysfs:
2633 edac_mc_del_mc(mci->pdev);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002634err_add_mc:
2635 edac_mc_free(mci);
2636
Borislav Petkov360b7f32010-10-15 19:25:38 +02002637err_siblings:
2638 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002639
Borislav Petkov360b7f32010-10-15 19:25:38 +02002640err_free:
2641 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002642
Borislav Petkov360b7f32010-10-15 19:25:38 +02002643err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002644 return ret;
2645}
2646
Borislav Petkov2299ef72010-10-15 17:44:04 +02002647static int __devinit amd64_probe_one_instance(struct pci_dev *pdev,
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002648 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002649{
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002650 u8 nid = get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002651 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002652 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002653 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002654
Doug Thompson7d6034d2009-04-27 20:01:01 +02002655 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002656 if (ret < 0) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002657 edac_dbg(0, "ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002658 return -EIO;
2659 }
2660
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002661 ret = -ENOMEM;
2662 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2663 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002664 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002665
2666 ecc_stngs[nid] = s;
2667
Borislav Petkov2299ef72010-10-15 17:44:04 +02002668 if (!ecc_enabled(F3, nid)) {
2669 ret = -ENODEV;
2670
2671 if (!ecc_enable_override)
2672 goto err_enable;
2673
2674 amd64_warn("Forcing ECC on!\n");
2675
2676 if (!enable_ecc_error_reporting(s, nid, F3))
2677 goto err_enable;
2678 }
2679
2680 ret = amd64_init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002681 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002682 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002683 restore_ecc_error_reporting(s, nid, F3);
2684 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002685
2686 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002687
2688err_enable:
2689 kfree(s);
2690 ecc_stngs[nid] = NULL;
2691
2692err_out:
2693 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002694}
2695
2696static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2697{
2698 struct mem_ctl_info *mci;
2699 struct amd64_pvt *pvt;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002700 u8 nid = get_node_id(pdev);
2701 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2702 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002703
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002704 mci = find_mci_by_dev(&pdev->dev);
2705 del_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002706 /* Remove from EDAC CORE tracking list */
2707 mci = edac_mc_del_mc(&pdev->dev);
2708 if (!mci)
2709 return;
2710
2711 pvt = mci->pvt_info;
2712
Borislav Petkov360b7f32010-10-15 19:25:38 +02002713 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002714
Borislav Petkov360b7f32010-10-15 19:25:38 +02002715 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002716
Borislav Petkov549d0422009-07-24 13:51:42 +02002717 /* unregister from EDAC MCE */
2718 amd_report_gart_errors(false);
2719 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2720
Borislav Petkov360b7f32010-10-15 19:25:38 +02002721 kfree(ecc_stngs[nid]);
2722 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002723
Doug Thompson7d6034d2009-04-27 20:01:01 +02002724 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002725 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002726 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002727
2728 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002729 edac_mc_free(mci);
2730}
2731
2732/*
2733 * This table is part of the interface for loading drivers for PCI devices. The
2734 * PCI core identifies what devices are on a system during boot, and then
2735 * inquiry this table to see if this driver is for a given device found.
2736 */
Lionel Debroux36c46f32012-02-27 07:41:47 +01002737static DEFINE_PCI_DEVICE_TABLE(amd64_pci_table) = {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002738 {
2739 .vendor = PCI_VENDOR_ID_AMD,
2740 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2741 .subvendor = PCI_ANY_ID,
2742 .subdevice = PCI_ANY_ID,
2743 .class = 0,
2744 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002745 },
2746 {
2747 .vendor = PCI_VENDOR_ID_AMD,
2748 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2749 .subvendor = PCI_ANY_ID,
2750 .subdevice = PCI_ANY_ID,
2751 .class = 0,
2752 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002753 },
Borislav Petkovdf71a052011-01-19 18:15:10 +01002754 {
2755 .vendor = PCI_VENDOR_ID_AMD,
2756 .device = PCI_DEVICE_ID_AMD_15H_NB_F2,
2757 .subvendor = PCI_ANY_ID,
2758 .subdevice = PCI_ANY_ID,
2759 .class = 0,
2760 .class_mask = 0,
2761 },
2762
Doug Thompson7d6034d2009-04-27 20:01:01 +02002763 {0, }
2764};
2765MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2766
2767static struct pci_driver amd64_pci_driver = {
2768 .name = EDAC_MOD_STR,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002769 .probe = amd64_probe_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002770 .remove = __devexit_p(amd64_remove_one_instance),
2771 .id_table = amd64_pci_table,
2772};
2773
Borislav Petkov360b7f32010-10-15 19:25:38 +02002774static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002775{
2776 struct mem_ctl_info *mci;
2777 struct amd64_pvt *pvt;
2778
2779 if (amd64_ctl_pci)
2780 return;
2781
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002782 mci = mcis[0];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002783 if (mci) {
2784
2785 pvt = mci->pvt_info;
2786 amd64_ctl_pci =
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002787 edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002788
2789 if (!amd64_ctl_pci) {
2790 pr_warning("%s(): Unable to create PCI control\n",
2791 __func__);
2792
2793 pr_warning("%s(): PCI error report via EDAC not set\n",
2794 __func__);
2795 }
2796 }
2797}
2798
2799static int __init amd64_edac_init(void)
2800{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002801 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002802
Borislav Petkovdf71a052011-01-19 18:15:10 +01002803 printk(KERN_INFO "AMD64 EDAC driver v%s\n", EDAC_AMD64_VERSION);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002804
2805 opstate_init();
2806
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002807 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002808 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002809
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002810 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002811 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2812 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002813 if (!(mcis && ecc_stngs))
Borislav Petkova9f0fbe2011-03-29 18:10:53 +02002814 goto err_free;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002815
Borislav Petkov50542252009-12-11 18:14:40 +01002816 msrs = msrs_alloc();
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002817 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002818 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002819
Doug Thompson7d6034d2009-04-27 20:01:01 +02002820 err = pci_register_driver(&amd64_pci_driver);
2821 if (err)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002822 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002823
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002824 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002825 if (!atomic_read(&drv_instances))
2826 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002827
Borislav Petkov360b7f32010-10-15 19:25:38 +02002828 setup_pci_device();
2829 return 0;
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002830
Borislav Petkov360b7f32010-10-15 19:25:38 +02002831err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002832 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002833
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002834err_pci:
2835 msrs_free(msrs);
2836 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002837
Borislav Petkov360b7f32010-10-15 19:25:38 +02002838err_free:
2839 kfree(mcis);
2840 mcis = NULL;
2841
2842 kfree(ecc_stngs);
2843 ecc_stngs = NULL;
2844
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002845err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002846 return err;
2847}
2848
2849static void __exit amd64_edac_exit(void)
2850{
2851 if (amd64_ctl_pci)
2852 edac_pci_release_generic_ctl(amd64_ctl_pci);
2853
2854 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002855
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002856 kfree(ecc_stngs);
2857 ecc_stngs = NULL;
2858
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002859 kfree(mcis);
2860 mcis = NULL;
2861
Borislav Petkov50542252009-12-11 18:14:40 +01002862 msrs_free(msrs);
2863 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002864}
2865
2866module_init(amd64_edac_init);
2867module_exit(amd64_edac_exit);
2868
2869MODULE_LICENSE("GPL");
2870MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2871 "Dave Peterson, Thayne Harbaugh");
2872MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2873 EDAC_AMD64_VERSION);
2874
2875module_param(edac_op_state, int, 0444);
2876MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");