blob: de72a2859f3281648b802c168ac49a2a57a63ee6 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
Ben Widawskyb18b6bd2014-02-20 11:47:07 -080099static void do_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky321f2ad2014-02-20 11:47:06 -0800100{
Ben Widawsky321f2ad2014-02-20 11:47:06 -0800101 struct drm_device *dev = ppgtt->base.dev;
102 struct drm_i915_private *dev_priv = dev->dev_private;
103 struct i915_address_space *vm = &ppgtt->base;
104
105 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
106 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
107 ppgtt->base.cleanup(&ppgtt->base);
108 return;
109 }
110
111 /*
112 * Make sure vmas are unbound before we take down the drm_mm
113 *
114 * FIXME: Proper refcounting should take care of this, this shouldn't be
115 * needed at all.
116 */
117 if (!list_empty(&vm->active_list)) {
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &vm->active_list, mm_list)
121 if (WARN_ON(list_empty(&vma->vma_link) ||
122 list_is_singular(&vma->vma_link)))
123 break;
124
125 i915_gem_evict_vm(&ppgtt->base, true);
126 } else {
127 i915_gem_retire_requests(dev);
128 i915_gem_evict_vm(&ppgtt->base, false);
129 }
130
131 ppgtt->base.cleanup(&ppgtt->base);
132}
133
Ben Widawskyb18b6bd2014-02-20 11:47:07 -0800134static void ppgtt_release(struct kref *kref)
135{
136 struct i915_hw_ppgtt *ppgtt =
137 container_of(kref, struct i915_hw_ppgtt, ref);
138
139 do_ppgtt_cleanup(ppgtt);
140 kfree(ppgtt);
141}
142
Ben Widawskyb731d332013-12-06 14:10:59 -0800143static size_t get_context_alignment(struct drm_device *dev)
144{
145 if (IS_GEN6(dev))
146 return GEN6_CONTEXT_ALIGN;
147
148 return GEN7_CONTEXT_ALIGN;
149}
150
Ben Widawsky254f9652012-06-04 14:42:42 -0700151static int get_context_size(struct drm_device *dev)
152{
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 int ret;
155 u32 reg;
156
157 switch (INTEL_INFO(dev)->gen) {
158 case 6:
159 reg = I915_READ(CXT_SIZE);
160 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
161 break;
162 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700163 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700164 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700165 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700166 else
167 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700168 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700169 case 8:
170 ret = GEN8_CXT_TOTAL_SIZE;
171 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700172 default:
173 BUG();
174 }
175
176 return ret;
177}
178
Mika Kuoppaladce32712013-04-30 13:30:33 +0300179void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700180{
Oscar Mateo273497e2014-05-22 14:13:37 +0100181 struct intel_context *ctx = container_of(ctx_ref,
Mika Kuoppaladce32712013-04-30 13:30:33 +0300182 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800183 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700184
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100185 if (ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100186 /* We refcount even the aliasing PPGTT to keep the code symmetric */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100187 if (USES_PPGTT(ctx->legacy_hw_ctx.rcs_state->base.dev))
Chris Wilson691e6412014-04-09 09:07:36 +0100188 ppgtt = ctx_to_ppgtt(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800189
Chris Wilson691e6412014-04-09 09:07:36 +0100190 /* XXX: Free up the object before tearing down the address space, in
191 * case we're bound in the PPGTT */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100192 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Chris Wilson691e6412014-04-09 09:07:36 +0100193 }
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800194
195 if (ppgtt)
196 kref_put(&ppgtt->ref, ppgtt_release);
197 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700198 kfree(ctx);
199}
200
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100201static struct drm_i915_gem_object *
202i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
203{
204 struct drm_i915_gem_object *obj;
205 int ret;
206
207 obj = i915_gem_alloc_object(dev, size);
208 if (obj == NULL)
209 return ERR_PTR(-ENOMEM);
210
211 /*
212 * Try to make the context utilize L3 as well as LLC.
213 *
214 * On VLV we don't have L3 controls in the PTEs so we
215 * shouldn't touch the cache level, especially as that
216 * would make the object snooped which might have a
217 * negative performance impact.
218 */
219 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
220 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
221 /* Failure shouldn't ever happen this early */
222 if (WARN_ON(ret)) {
223 drm_gem_object_unreference(&obj->base);
224 return ERR_PTR(ret);
225 }
226 }
227
228 return obj;
229}
230
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800231static struct i915_hw_ppgtt *
Oscar Mateo273497e2014-05-22 14:13:37 +0100232create_vm_for_ctx(struct drm_device *dev, struct intel_context *ctx)
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800233{
234 struct i915_hw_ppgtt *ppgtt;
235 int ret;
236
237 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
238 if (!ppgtt)
239 return ERR_PTR(-ENOMEM);
240
241 ret = i915_gem_init_ppgtt(dev, ppgtt);
242 if (ret) {
243 kfree(ppgtt);
244 return ERR_PTR(ret);
245 }
246
Chris Wilson6313c202014-03-19 13:45:45 +0000247 ppgtt->ctx = ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800248 return ppgtt;
249}
250
Oscar Mateo273497e2014-05-22 14:13:37 +0100251static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800252__create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700253 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100256 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800257 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700258
Ben Widawskyf94982b2012-11-10 10:56:04 -0800259 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700260 if (ctx == NULL)
261 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700262
Mika Kuoppaladce32712013-04-30 13:30:33 +0300263 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700264 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700265
Chris Wilson691e6412014-04-09 09:07:36 +0100266 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100267 struct drm_i915_gem_object *obj =
268 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
269 if (IS_ERR(obj)) {
270 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100271 goto err_out;
272 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100273 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100274 }
275
276 /* Default context will never have a file_priv */
277 if (file_priv != NULL) {
278 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100279 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100280 if (ret < 0)
281 goto err_out;
282 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100283 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300284
285 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100286 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700287 /* NB: Mark all slices as needing a remap so that when the context first
288 * loads it will restore whatever remap state already exists. If there
289 * is no remap info, it will be a NOP. */
290 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700291
Ben Widawsky146937e2012-06-29 10:30:39 -0700292 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700293
294err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300295 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700296 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700297}
298
Ben Widawsky254f9652012-06-04 14:42:42 -0700299/**
300 * The default context needs to exist per ring that uses contexts. It stores the
301 * context state of the GPU for applications that don't utilize HW contexts, as
302 * well as an idle case.
303 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100304static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800305i915_gem_create_context(struct drm_device *dev,
306 struct drm_i915_file_private *file_priv,
307 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700308{
Chris Wilson42c3b602014-01-23 19:40:02 +0000309 const bool is_global_default_ctx = file_priv == NULL;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800310 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100311 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800312 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700313
Ben Widawskyb731d332013-12-06 14:10:59 -0800314 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700315
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800316 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700317 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800318 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700319
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100320 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000321 /* We may need to do things with the shrinker which
322 * require us to immediately switch back to the default
323 * context. This can cause a problem as pinning the
324 * default context also requires GTT space which may not
325 * be available. To avoid this we always pin the default
326 * context.
327 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100328 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100329 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000330 if (ret) {
331 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
332 goto err_destroy;
333 }
334 }
335
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800336 if (create_vm) {
337 struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);
338
339 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800340 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
341 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800342 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000343 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800344 } else
345 ctx->vm = &ppgtt->base;
346
347 /* This case is reserved for the global default context and
348 * should only happen once. */
Chris Wilson42c3b602014-01-23 19:40:02 +0000349 if (is_global_default_ctx) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800350 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
351 ret = -EEXIST;
Chris Wilson42c3b602014-01-23 19:40:02 +0000352 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800353 }
354
355 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800356 }
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800357 } else if (USES_PPGTT(dev)) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800358 /* For platforms which only have aliasing PPGTT, we fake the
359 * address space and refcounting. */
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800360 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800361 kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
362 } else
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800363 ctx->vm = &dev_priv->gtt.base;
364
Ben Widawskya45d0f62013-12-06 14:11:05 -0800365 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100366
Chris Wilson42c3b602014-01-23 19:40:02 +0000367err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100368 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
369 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100370err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300371 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800372 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700373}
374
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800375void i915_gem_context_reset(struct drm_device *dev)
376{
377 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800378 int i;
379
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800380 /* Prevent the hardware from restoring the last context (which hung) on
381 * the next switch */
382 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100383 struct intel_engine_cs *ring = &dev_priv->ring[i];
Oscar Mateo273497e2014-05-22 14:13:37 +0100384 struct intel_context *dctx = ring->default_context;
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100385 struct intel_context *lctx = ring->last_context;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800386
387 /* Do a fake switch to the default context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100388 if (lctx == dctx)
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800389 continue;
390
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100391 if (!lctx)
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800392 continue;
393
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100394 if (dctx->legacy_hw_ctx.rcs_state && i == RCS) {
395 WARN_ON(i915_gem_obj_ggtt_pin(dctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100396 get_context_alignment(dev), 0));
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800397 /* Fake a finish/inactive */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100398 dctx->legacy_hw_ctx.rcs_state->base.write_domain = 0;
399 dctx->legacy_hw_ctx.rcs_state->active = 0;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800400 }
401
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100402 if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
403 i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
Ville Syrjälä4bfad3d2014-06-18 22:04:48 +0300404
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100405 i915_gem_context_unreference(lctx);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800406 i915_gem_context_reference(dctx);
407 ring->last_context = dctx;
408 }
409}
410
Ben Widawsky8245be32013-11-06 13:56:29 -0200411int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700412{
413 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100414 struct intel_context *ctx;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800415 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700416
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800417 /* Init should only be called once per module load. Eventually the
418 * restriction on the context_disabled check can be loosened. */
419 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200420 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700421
Chris Wilson691e6412014-04-09 09:07:36 +0100422 if (HAS_HW_CONTEXTS(dev)) {
423 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
424 if (dev_priv->hw_context_size > (1<<20)) {
425 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
426 dev_priv->hw_context_size);
427 dev_priv->hw_context_size = 0;
428 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700429 }
430
Chris Wilson691e6412014-04-09 09:07:36 +0100431 ctx = i915_gem_create_context(dev, NULL, USES_PPGTT(dev));
432 if (IS_ERR(ctx)) {
433 DRM_ERROR("Failed to create default global context (error %ld)\n",
434 PTR_ERR(ctx));
435 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700436 }
437
Chris Wilson691e6412014-04-09 09:07:36 +0100438 /* NB: RCS will hold a ref for all rings */
439 for (i = 0; i < I915_NUM_RINGS; i++)
440 dev_priv->ring[i].default_context = ctx;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800441
Chris Wilson691e6412014-04-09 09:07:36 +0100442 DRM_DEBUG_DRIVER("%s context support initialized\n", dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200443 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700444}
445
446void i915_gem_context_fini(struct drm_device *dev)
447{
448 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100449 struct intel_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800450 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700451
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100452 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100453 /* The only known way to stop the gpu from accessing the hw context is
454 * to reset it. Do this as the very last operation to avoid confusing
455 * other code, leading to spurious errors. */
456 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700457
Chris Wilson691e6412014-04-09 09:07:36 +0100458 /* When default context is created and switched to, base object refcount
459 * will be 2 (+1 from object creation and +1 from do_switch()).
460 * i915_gem_context_fini() will be called after gpu_idle() has switched
461 * to default context. So we need to unreference the base object once
462 * to offset the do_switch part, so that i915_gem_context_unreference()
463 * can then free the base object correctly. */
464 WARN_ON(!dev_priv->ring[RCS].last_context);
465 if (dev_priv->ring[RCS].last_context == dctx) {
466 /* Fake switch to NULL context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100467 WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
468 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Chris Wilson691e6412014-04-09 09:07:36 +0100469 i915_gem_context_unreference(dctx);
470 dev_priv->ring[RCS].last_context = NULL;
471 }
Chris Wilsond3b448d2014-05-16 18:59:00 +0100472
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100473 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800474 }
475
476 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100477 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800478
479 if (ring->last_context)
480 i915_gem_context_unreference(ring->last_context);
481
482 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800483 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700484 }
485
Mika Kuoppaladce32712013-04-30 13:30:33 +0300486 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700487}
488
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800489int i915_gem_context_enable(struct drm_i915_private *dev_priv)
490{
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491 struct intel_engine_cs *ring;
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800492 int ret, i;
493
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800494 /* This is the only place the aliasing PPGTT gets enabled, which means
495 * it has to happen before we bail on reset */
496 if (dev_priv->mm.aliasing_ppgtt) {
497 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
498 ppgtt->enable(ppgtt);
499 }
500
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800501 /* FIXME: We should make this work, even in reset */
502 if (i915_reset_in_progress(&dev_priv->gpu_error))
503 return 0;
504
505 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800506
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800507 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +0100508 ret = i915_switch_context(ring, ring->default_context);
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800509 if (ret)
510 return ret;
511 }
512
513 return 0;
514}
515
Ben Widawsky40521052012-06-04 14:42:43 -0700516static int context_idr_cleanup(int id, void *p, void *data)
517{
Oscar Mateo273497e2014-05-22 14:13:37 +0100518 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700519
Mika Kuoppaladce32712013-04-30 13:30:33 +0300520 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700521 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700522}
523
Ben Widawskye422b882013-12-06 14:10:58 -0800524int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
525{
526 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100527 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800528
529 idr_init(&file_priv->context_idr);
530
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800531 mutex_lock(&dev->struct_mutex);
Oscar Mateof83d6512014-05-22 14:13:38 +0100532 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800533 mutex_unlock(&dev->struct_mutex);
534
Oscar Mateof83d6512014-05-22 14:13:38 +0100535 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800536 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100537 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800538 }
539
Ben Widawskye422b882013-12-06 14:10:58 -0800540 return 0;
541}
542
Ben Widawsky254f9652012-06-04 14:42:42 -0700543void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
544{
Ben Widawsky40521052012-06-04 14:42:43 -0700545 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700546
Daniel Vetter73c273e2012-06-19 20:27:39 +0200547 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700548 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700549}
550
Oscar Mateo273497e2014-05-22 14:13:37 +0100551struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700552i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
553{
Oscar Mateo273497e2014-05-22 14:13:37 +0100554 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000555
Oscar Mateo273497e2014-05-22 14:13:37 +0100556 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000557 if (!ctx)
558 return ERR_PTR(-ENOENT);
559
560 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700561}
Ben Widawskye0556842012-06-04 14:42:46 -0700562
563static inline int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100564mi_set_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100565 struct intel_context *new_context,
Ben Widawskye0556842012-06-04 14:42:46 -0700566 u32 hw_flags)
567{
568 int ret;
569
Ben Widawsky12b02862012-06-04 14:42:50 -0700570 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
571 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
572 * explicitly, so we rely on the value at ring init, stored in
573 * itlb_before_ctx_switch.
574 */
Ben Widawsky057f6a82014-04-02 22:30:23 -0700575 if (IS_GEN6(ring->dev)) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100576 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700577 if (ret)
578 return ret;
579 }
580
Ben Widawskye37ec392012-06-04 14:42:48 -0700581 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700582 if (ret)
583 return ret;
584
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300585 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Ville Syrjälä64bed782014-03-31 18:17:18 +0300586 if (INTEL_INFO(ring->dev)->gen >= 7)
Ben Widawskye37ec392012-06-04 14:42:48 -0700587 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
588 else
589 intel_ring_emit(ring, MI_NOOP);
590
Ben Widawskye0556842012-06-04 14:42:46 -0700591 intel_ring_emit(ring, MI_NOOP);
592 intel_ring_emit(ring, MI_SET_CONTEXT);
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100593 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
Ben Widawskye0556842012-06-04 14:42:46 -0700594 MI_MM_SPACE_GTT |
595 MI_SAVE_EXT_STATE_EN |
596 MI_RESTORE_EXT_STATE_EN |
597 hw_flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200598 /*
599 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
600 * WaMiSetContext_Hang:snb,ivb,vlv
601 */
Ben Widawskye0556842012-06-04 14:42:46 -0700602 intel_ring_emit(ring, MI_NOOP);
603
Ville Syrjälä64bed782014-03-31 18:17:18 +0300604 if (INTEL_INFO(ring->dev)->gen >= 7)
Ben Widawskye37ec392012-06-04 14:42:48 -0700605 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
606 else
607 intel_ring_emit(ring, MI_NOOP);
608
Ben Widawskye0556842012-06-04 14:42:46 -0700609 intel_ring_advance(ring);
610
611 return ret;
612}
613
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100614static int do_switch(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100615 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700616{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800617 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100618 struct intel_context *from = ring->last_context;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800619 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700620 u32 hw_flags = 0;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100621 bool uninitialized = false;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700622 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700623
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800624 if (from != NULL && ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100625 BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
626 BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800627 }
Ben Widawskye0556842012-06-04 14:42:46 -0700628
Oscar Mateo14d8ec52014-06-18 17:16:03 +0100629 if (from == to && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100630 return 0;
631
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800632 /* Trying to pin first makes error handling easier. */
633 if (ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100634 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100635 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800636 if (ret)
637 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800638 }
639
Daniel Vetteracc240d2013-12-05 15:42:34 +0100640 /*
641 * Pin can switch back to the default context if we end up calling into
642 * evict_everything - as a last ditch gtt defrag effort that also
643 * switches to the default context. Hence we need to reload from here.
644 */
645 from = ring->last_context;
646
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800647 if (USES_FULL_PPGTT(ring->dev)) {
648 ret = ppgtt->switch_mm(ppgtt, ring, false);
649 if (ret)
650 goto unpin_out;
651 }
652
653 if (ring != &dev_priv->ring[RCS]) {
654 if (from)
655 i915_gem_context_unreference(from);
656 goto done;
657 }
658
Daniel Vetteracc240d2013-12-05 15:42:34 +0100659 /*
660 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100661 * that thanks to write = false in this call and us not setting any gpu
662 * write domains when putting a context object onto the active list
663 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100664 *
665 * XXX: We need a real interface to do this instead of trickery.
666 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100667 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800668 if (ret)
669 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100670
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100671 if (!to->legacy_hw_ctx.rcs_state->has_global_gtt_mapping) {
672 struct i915_vma *vma = i915_gem_obj_to_vma(to->legacy_hw_ctx.rcs_state,
Ben Widawsky6f65e292013-12-06 14:10:56 -0800673 &dev_priv->gtt.base);
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100674 vma->bind_vma(vma, to->legacy_hw_ctx.rcs_state->cache_level, GLOBAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -0800675 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200676
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100677 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
Ben Widawskye0556842012-06-04 14:42:46 -0700678 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700679
Ben Widawskye0556842012-06-04 14:42:46 -0700680 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800681 if (ret)
682 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700683
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700684 for (i = 0; i < MAX_L3_SLICES; i++) {
685 if (!(to->remap_slice & (1<<i)))
686 continue;
687
688 ret = i915_gem_l3_remap(ring, i);
689 /* If it failed, try again next round */
690 if (ret)
691 DRM_DEBUG_DRIVER("L3 remapping failed\n");
692 else
693 to->remap_slice &= ~(1<<i);
694 }
695
Ben Widawskye0556842012-06-04 14:42:46 -0700696 /* The backing object for the context is done after switching to the
697 * *next* context. Therefore we cannot retire the previous context until
698 * the next context has already started running. In fact, the below code
699 * is a bit suboptimal because the retiring can occur simply after the
700 * MI_SET_CONTEXT instead of when the next seqno has completed.
701 */
Chris Wilson112522f2013-05-02 16:48:07 +0300702 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100703 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
704 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700705 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
706 * whole damn pipeline, we don't need to explicitly mark the
707 * object dirty. The only exception is that the context must be
708 * correct in case the object gets swapped out. Ideally we'd be
709 * able to defer doing this until we know the object would be
710 * swapped, but there is no way to do that yet.
711 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100712 from->legacy_hw_ctx.rcs_state->dirty = 1;
713 BUG_ON(from->legacy_hw_ctx.rcs_state->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100714
Chris Wilsonc0321e22013-08-26 19:50:53 -0300715 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100716 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300717 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700718 }
719
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100720 uninitialized = !to->legacy_hw_ctx.initialized && from == NULL;
721 to->legacy_hw_ctx.initialized = true;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100722
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800723done:
Chris Wilson112522f2013-05-02 16:48:07 +0300724 i915_gem_context_reference(to);
725 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700726
Chris Wilson967ab6b2014-05-30 14:16:30 +0100727 if (uninitialized) {
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300728 ret = i915_gem_render_state_init(ring);
729 if (ret)
730 DRM_ERROR("init render state: %d\n", ret);
731 }
732
Ben Widawskye0556842012-06-04 14:42:46 -0700733 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800734
735unpin_out:
736 if (ring->id == RCS)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100737 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800738 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700739}
740
741/**
742 * i915_switch_context() - perform a GPU context switch.
743 * @ring: ring for which we'll execute the context switch
Damien Lespiau96a6f0f2014-03-03 23:57:24 +0000744 * @to: the context to switch to
Ben Widawskye0556842012-06-04 14:42:46 -0700745 *
746 * The context life cycle is simple. The context refcount is incremented and
747 * decremented by 1 and create and destroy. If the context is in use by the GPU,
748 * it will have a refoucnt > 1. This allows us to destroy the context abstract
749 * object while letting the normal object tracking destroy the backing BO.
750 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100751int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100752 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700753{
754 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700755
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800756 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
757
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100758 if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
Chris Wilson691e6412014-04-09 09:07:36 +0100759 if (to != ring->last_context) {
760 i915_gem_context_reference(to);
761 if (ring->last_context)
762 i915_gem_context_unreference(ring->last_context);
763 ring->last_context = to;
764 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800765 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200766 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800767
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800768 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700769}
Ben Widawsky84624812012-06-04 14:42:54 -0700770
Chris Wilson691e6412014-04-09 09:07:36 +0100771static bool hw_context_enabled(struct drm_device *dev)
772{
773 return to_i915(dev)->hw_context_size;
774}
775
Ben Widawsky84624812012-06-04 14:42:54 -0700776int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
777 struct drm_file *file)
778{
Ben Widawsky84624812012-06-04 14:42:54 -0700779 struct drm_i915_gem_context_create *args = data;
780 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100781 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700782 int ret;
783
Chris Wilson691e6412014-04-09 09:07:36 +0100784 if (!hw_context_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200785 return -ENODEV;
786
Ben Widawsky84624812012-06-04 14:42:54 -0700787 ret = i915_mutex_lock_interruptible(dev);
788 if (ret)
789 return ret;
790
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800791 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky84624812012-06-04 14:42:54 -0700792 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300793 if (IS_ERR(ctx))
794 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700795
Oscar Mateo821d66d2014-07-03 16:28:00 +0100796 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700797 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
798
Dan Carpenterbe636382012-07-17 09:44:49 +0300799 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700800}
801
802int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
803 struct drm_file *file)
804{
805 struct drm_i915_gem_context_destroy *args = data;
806 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100807 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700808 int ret;
809
Oscar Mateo821d66d2014-07-03 16:28:00 +0100810 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800811 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800812
Ben Widawsky84624812012-06-04 14:42:54 -0700813 ret = i915_mutex_lock_interruptible(dev);
814 if (ret)
815 return ret;
816
817 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000818 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700819 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000820 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700821 }
822
Oscar Mateo821d66d2014-07-03 16:28:00 +0100823 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300824 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700825 mutex_unlock(&dev->struct_mutex);
826
827 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
828 return 0;
829}