blob: f9e9f9840dea3a2717b4963142e7adc449bd1038 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Chris Wilsonb0b544c2011-01-09 12:04:40 +000038#include <linux/pm_qos_params.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070048#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Jesse Barnes317c35d2008-08-25 15:11:06 -070050enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080053 PIPE_C,
54 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070055};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070057
Jesse Barnes80824002009-09-10 15:28:06 -070058enum plane {
59 PLANE_A = 0,
60 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080061 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080064
Eric Anholt62fdfea2010-05-21 13:26:39 -070065#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
66
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Interface history:
70 *
71 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110072 * 1.2: Add Power Management
73 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110074 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100075 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100076 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
77 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 */
79#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100080#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_PATCHLEVEL 0
82
Eric Anholt673a3942008-07-30 12:06:12 -070083#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010084#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070085
Dave Airlie71acb5e2008-12-30 20:31:46 +100086#define I915_GEM_PHYS_CURSOR_0 1
87#define I915_GEM_PHYS_CURSOR_1 2
88#define I915_GEM_PHYS_OVERLAY_REGS 3
89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
90
91struct drm_i915_gem_phys_object {
92 int id;
93 struct page **page_list;
94 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000095 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100096};
97
Linus Torvalds1da177e2005-04-16 15:20:36 -070098struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100116 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000117 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100118};
Chris Wilson44834a62010-08-19 16:09:23 +0100119#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100120
Chris Wilson6ef3d422010-08-04 20:26:07 +0100121struct intel_overlay;
122struct intel_overlay_error_state;
123
Dave Airlie7c1c2872008-11-28 14:22:24 +1000124struct drm_i915_master_private {
125 drm_local_map_t *sarea;
126 struct _drm_i915_sarea *sarea_priv;
127};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800128#define I915_FENCE_REG_NONE -1
129
130struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200131 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000132 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000133 uint32_t setup_seqno;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800134};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000135
yakui_zhao9b9d1722009-05-31 17:17:17 +0800136struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100137 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800138 u8 dvo_port;
139 u8 slave_addr;
140 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100141 u8 i2c_pin;
142 u8 i2c_speed;
Adam Jacksonb1083332010-04-23 16:07:40 -0400143 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800144};
145
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000146struct intel_display_error_state;
147
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700148struct drm_i915_error_state {
149 u32 eir;
150 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800151 u32 pipestat[I915_MAX_PIPES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700152 u32 ipeir;
153 u32 ipehr;
154 u32 instdone;
155 u32 acthd;
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100156 u32 error; /* gen6+ */
157 u32 bcs_acthd; /* gen6+ blt engine */
158 u32 bcs_ipehr;
159 u32 bcs_ipeir;
160 u32 bcs_instdone;
161 u32 bcs_seqno;
Chris Wilsonadd354d2010-10-29 19:00:51 +0100162 u32 vcs_acthd; /* gen6+ bsd engine */
163 u32 vcs_ipehr;
164 u32 vcs_ipeir;
165 u32 vcs_instdone;
166 u32 vcs_seqno;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700167 u32 instpm;
168 u32 instps;
169 u32 instdone1;
170 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000171 u64 bbaddr;
Chris Wilson748ebc62010-10-24 10:28:47 +0100172 u64 fence[16];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700173 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000174 struct drm_i915_error_object {
175 int page_count;
176 u32 gtt_offset;
177 u32 *pages[0];
Chris Wilsone2f973d2011-01-27 19:15:11 +0000178 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000179 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000180 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000181 u32 name;
182 u32 seqno;
183 u32 gtt_offset;
184 u32 read_domains;
185 u32 write_domain;
Chris Wilsona779e5a2011-01-09 21:07:49 +0000186 s32 fence_reg:5;
Chris Wilson9df30792010-02-18 10:24:56 +0000187 s32 pinned:2;
188 u32 tiling:2;
189 u32 dirty:1;
190 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000191 u32 ring:4;
Chris Wilsona779e5a2011-01-09 21:07:49 +0000192 u32 agp_type:1;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000193 } *active_bo, *pinned_bo;
194 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100195 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000196 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700197};
198
Jesse Barnese70236a2009-09-21 10:42:27 -0700199struct drm_i915_display_funcs {
200 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400201 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700202 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
203 void (*disable_fbc)(struct drm_device *dev);
204 int (*get_display_clock_speed)(struct drm_device *dev);
205 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000206 void (*update_wm)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700207 /* clock updates for mode set */
208 /* cursor updates */
209 /* render clock increase/decrease */
210 /* display clock increase/decrease */
211 /* pll clock increase/decrease */
212 /* clock gating init */
213};
214
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500215struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100216 u8 gen;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500217 u8 is_mobile : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400218 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219 u8 is_i915g : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500220 u8 is_i945gm : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500221 u8 is_g33 : 1;
222 u8 need_gfx_hws : 1;
223 u8 is_g4x : 1;
224 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100225 u8 is_broadwater : 1;
226 u8 is_crestline : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500227 u8 has_fbc : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500228 u8 has_pipe_cxsr : 1;
229 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500230 u8 cursor_needs_physical : 1;
Chris Wilson315781482010-08-12 09:42:51 +0100231 u8 has_overlay : 1;
232 u8 overlay_needs_physical : 1;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100233 u8 supports_tv : 1;
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800234 u8 has_bsd_ring : 1;
Chris Wilson549f7362010-10-19 11:19:32 +0100235 u8 has_blt_ring : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500236};
237
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800238enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100239 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800240 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
241 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
242 FBC_MODE_TOO_LARGE, /* mode too large for compression */
243 FBC_BAD_PLANE, /* fbc not supported on plane */
244 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700245 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800246};
247
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800248enum intel_pch {
249 PCH_IBX, /* Ibexpeak PCH */
250 PCH_CPT, /* Cougarpoint PCH */
251};
252
Jesse Barnesb690e962010-07-19 13:53:12 -0700253#define QUIRK_PIPEA_FORCE (1<<0)
254
Dave Airlie8be48d92010-03-30 05:34:14 +0000255struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700258 struct drm_device *dev;
259
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500260 const struct intel_device_info *info;
261
Dave Airlieac5c4e72008-12-19 15:38:34 +1000262 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000263 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000264
Eric Anholt3043c602008-10-02 12:24:47 -0700265 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Chris Wilsonf899fc62010-07-20 15:44:45 -0700267 struct intel_gmbus {
268 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100269 struct i2c_adapter *force_bit;
270 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700271 } *gmbus;
272
Dave Airlieec2a4c32009-08-04 11:43:41 +1000273 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000274 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100275 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000277 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700279 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000280 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000281 struct drm_i915_gem_object *pwrctx;
282 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Jesse Barnesd7658982009-06-05 14:41:29 +0000284 struct resource mch_res;
285
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000286 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 int back_offset;
288 int front_offset;
289 int current_page;
290 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000293
294 /* protects the irq masks */
295 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700296 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800297 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000298 u32 irq_mask;
299 u32 gt_irq_mask;
300 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Jesse Barnes5ca58282009-03-31 14:11:15 -0700302 u32 hotplug_supported_mask;
303 struct work_struct hotplug_work;
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 int tex_lru_log_granularity;
306 int allow_batchbuffer;
307 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100308 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000309 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000310 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000311
Chris Wilsonb0b544c2011-01-09 12:04:40 +0000312 atomic_t vblank_enabled;
313 struct pm_qos_request_list vblank_pm_qos;
314 struct work_struct vblank_work;
315
Ben Gamarif65d9422009-09-14 17:48:44 -0400316 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000317#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400318 struct timer_list hangcheck_timer;
319 int hangcheck_count;
320 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100321 uint32_t last_instdone;
322 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400323
Jesse Barnes80824002009-09-10 15:28:06 -0700324 unsigned long cfb_size;
325 unsigned long cfb_pitch;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100326 unsigned long cfb_offset;
Jesse Barnes80824002009-09-10 15:28:06 -0700327 int cfb_fence;
328 int cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100329 int cfb_y;
Jesse Barnes80824002009-09-10 15:28:06 -0700330
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100331 struct intel_opregion opregion;
332
Daniel Vetter02e792f2009-09-15 22:57:34 +0200333 /* overlay */
334 struct intel_overlay *overlay;
335
Jesse Barnes79e53942008-11-07 14:24:08 -0800336 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100337 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000338 bool backlight_enabled;
Jesse Barnes79e53942008-11-07 14:24:08 -0800339 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800340 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
341 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800342
343 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100344 unsigned int int_tv_support:1;
345 unsigned int lvds_dither:1;
346 unsigned int lvds_vbt:1;
347 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500348 unsigned int lvds_use_ssc:1;
Chris Wilson633f2ea2011-01-19 13:29:42 +0000349 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500350 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100351 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700352 int rate;
353 int lanes;
354 int preemphasis;
355 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100356
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700357 bool initialized;
358 bool support;
359 int bpp;
360 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100361 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700362 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800363
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700364 struct notifier_block lid_notifier;
365
Chris Wilsonf899fc62010-07-20 15:44:45 -0700366 int crt_ddc_pin;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800367 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
368 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
369 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
370
Li Peng95534262010-05-18 18:58:44 +0800371 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800372
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700373 spinlock_t error_lock;
374 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400375 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100376 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700377 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700378
Jesse Barnese70236a2009-09-21 10:42:27 -0700379 /* Display functions */
380 struct drm_i915_display_funcs display;
381
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800382 /* PCH chipset type */
383 enum intel_pch pch_type;
384
Jesse Barnesb690e962010-07-19 13:53:12 -0700385 unsigned long quirks;
386
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000387 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800388 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000389 u8 saveLBB;
390 u32 saveDSPACNTR;
391 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000392 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800393 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000394 u32 savePIPEACONF;
395 u32 savePIPEBCONF;
396 u32 savePIPEASRC;
397 u32 savePIPEBSRC;
398 u32 saveFPA0;
399 u32 saveFPA1;
400 u32 saveDPLL_A;
401 u32 saveDPLL_A_MD;
402 u32 saveHTOTAL_A;
403 u32 saveHBLANK_A;
404 u32 saveHSYNC_A;
405 u32 saveVTOTAL_A;
406 u32 saveVBLANK_A;
407 u32 saveVSYNC_A;
408 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000409 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800410 u32 saveTRANS_HTOTAL_A;
411 u32 saveTRANS_HBLANK_A;
412 u32 saveTRANS_HSYNC_A;
413 u32 saveTRANS_VTOTAL_A;
414 u32 saveTRANS_VBLANK_A;
415 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000416 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000417 u32 saveDSPASTRIDE;
418 u32 saveDSPASIZE;
419 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700420 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000421 u32 saveDSPASURF;
422 u32 saveDSPATILEOFF;
423 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700424 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000425 u32 saveBLC_PWM_CTL;
426 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800427 u32 saveBLC_CPU_PWM_CTL;
428 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000429 u32 saveFPB0;
430 u32 saveFPB1;
431 u32 saveDPLL_B;
432 u32 saveDPLL_B_MD;
433 u32 saveHTOTAL_B;
434 u32 saveHBLANK_B;
435 u32 saveHSYNC_B;
436 u32 saveVTOTAL_B;
437 u32 saveVBLANK_B;
438 u32 saveVSYNC_B;
439 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000440 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800441 u32 saveTRANS_HTOTAL_B;
442 u32 saveTRANS_HBLANK_B;
443 u32 saveTRANS_HSYNC_B;
444 u32 saveTRANS_VTOTAL_B;
445 u32 saveTRANS_VBLANK_B;
446 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000447 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000448 u32 saveDSPBSTRIDE;
449 u32 saveDSPBSIZE;
450 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700451 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000452 u32 saveDSPBSURF;
453 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700454 u32 saveVGA0;
455 u32 saveVGA1;
456 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000457 u32 saveVGACNTRL;
458 u32 saveADPA;
459 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700460 u32 savePP_ON_DELAYS;
461 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000462 u32 saveDVOA;
463 u32 saveDVOB;
464 u32 saveDVOC;
465 u32 savePP_ON;
466 u32 savePP_OFF;
467 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700468 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000469 u32 savePFIT_CONTROL;
470 u32 save_palette_a[256];
471 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700472 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000473 u32 saveFBC_CFB_BASE;
474 u32 saveFBC_LL_BASE;
475 u32 saveFBC_CONTROL;
476 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000477 u32 saveIER;
478 u32 saveIIR;
479 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800480 u32 saveDEIER;
481 u32 saveDEIMR;
482 u32 saveGTIER;
483 u32 saveGTIMR;
484 u32 saveFDI_RXA_IMR;
485 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800486 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800487 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000488 u32 saveSWF0[16];
489 u32 saveSWF1[16];
490 u32 saveSWF2[3];
491 u8 saveMSR;
492 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800493 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000494 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000495 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000496 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000497 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700498 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000499 u32 saveCURACNTR;
500 u32 saveCURAPOS;
501 u32 saveCURABASE;
502 u32 saveCURBCNTR;
503 u32 saveCURBPOS;
504 u32 saveCURBBASE;
505 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700506 u32 saveDP_B;
507 u32 saveDP_C;
508 u32 saveDP_D;
509 u32 savePIPEA_GMCH_DATA_M;
510 u32 savePIPEB_GMCH_DATA_M;
511 u32 savePIPEA_GMCH_DATA_N;
512 u32 savePIPEB_GMCH_DATA_N;
513 u32 savePIPEA_DP_LINK_M;
514 u32 savePIPEB_DP_LINK_M;
515 u32 savePIPEA_DP_LINK_N;
516 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800517 u32 saveFDI_RXA_CTL;
518 u32 saveFDI_TXA_CTL;
519 u32 saveFDI_RXB_CTL;
520 u32 saveFDI_TXB_CTL;
521 u32 savePFA_CTL_1;
522 u32 savePFB_CTL_1;
523 u32 savePFA_WIN_SZ;
524 u32 savePFB_WIN_SZ;
525 u32 savePFA_WIN_POS;
526 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000527 u32 savePCH_DREF_CONTROL;
528 u32 saveDISP_ARB_CTL;
529 u32 savePIPEA_DATA_M1;
530 u32 savePIPEA_DATA_N1;
531 u32 savePIPEA_LINK_M1;
532 u32 savePIPEA_LINK_N1;
533 u32 savePIPEB_DATA_M1;
534 u32 savePIPEB_DATA_N1;
535 u32 savePIPEB_LINK_M1;
536 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000537 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700538
539 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200540 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000541 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200542 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000543 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200544 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700545 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100546 /** List of all objects in gtt_space. Used to restore gtt
547 * mappings on resume */
548 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000549
550 /** Usable portion of the GTT for GEM */
551 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200552 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000553 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700554
Keith Packard0839ccb2008-10-30 19:38:48 -0700555 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800556 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700557
Chris Wilson17250b72010-10-28 12:51:39 +0100558 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100559
Eric Anholt673a3942008-07-30 12:06:12 -0700560 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100561 * List of objects currently involved in rendering.
562 *
563 * Includes buffers having the contents of their GPU caches
564 * flushed, not necessarily primitives. last_rendering_seqno
565 * represents when the rendering involved will be completed.
566 *
567 * A reference is held on the buffer while on this list.
568 */
569 struct list_head active_list;
570
571 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700572 * List of objects which are not in the ringbuffer but which
573 * still have a write_domain which needs to be flushed before
574 * unbinding.
575 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800576 * last_rendering_seqno is 0 while an object is in this list.
577 *
Eric Anholt673a3942008-07-30 12:06:12 -0700578 * A reference is held on the buffer while on this list.
579 */
580 struct list_head flushing_list;
581
582 /**
583 * LRU list of objects which are not in the ringbuffer and
584 * are ready to unbind, but are still in the GTT.
585 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800586 * last_rendering_seqno is 0 while an object is in this list.
587 *
Eric Anholt673a3942008-07-30 12:06:12 -0700588 * A reference is not held on the buffer while on this list,
589 * as merely being GTT-bound shouldn't prevent its being
590 * freed, and we'll pull it off the list in the free path.
591 */
592 struct list_head inactive_list;
593
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100594 /**
595 * LRU list of objects which are not in the ringbuffer but
596 * are still pinned in the GTT.
597 */
598 struct list_head pinned_list;
599
Eric Anholta09ba7f2009-08-29 12:49:51 -0700600 /** LRU list of objects with fence regs on them. */
601 struct list_head fence_list;
602
Eric Anholt673a3942008-07-30 12:06:12 -0700603 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100604 * List of objects currently pending being freed.
605 *
606 * These objects are no longer in use, but due to a signal
607 * we were prevented from freeing them at the appointed time.
608 */
609 struct list_head deferred_free_list;
610
611 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700612 * We leave the user IRQ off as much as possible,
613 * but this means that requests will finish and never
614 * be retired once the system goes idle. Set a timer to
615 * fire periodically while the ring is running. When it
616 * fires, go retire requests.
617 */
618 struct delayed_work retire_work;
619
Eric Anholt673a3942008-07-30 12:06:12 -0700620 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700621 * Flag if the X Server, and thus DRM, is not currently in
622 * control of the device.
623 *
624 * This is set between LeaveVT and EnterVT. It needs to be
625 * replaced with a semaphore. It also needs to be
626 * transitioned away from for kernel modesetting.
627 */
628 int suspended;
629
630 /**
631 * Flag if the hardware appears to be wedged.
632 *
633 * This is set when attempts to idle the device timeout.
634 * It prevents command submission from occuring and makes
635 * every pending request fail
636 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400637 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700638
639 /** Bit 6 swizzling required for X tiling */
640 uint32_t bit_6_swizzle_x;
641 /** Bit 6 swizzling required for Y tiling */
642 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000643
644 /* storage for physical objects */
645 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100646
Chris Wilson73aa8082010-09-30 11:46:12 +0100647 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100648 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000649 size_t mappable_gtt_total;
650 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100651 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700652 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800653 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800654 /* indicate whether the LVDS_BORDER should be enabled or not */
655 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100656 /* Panel fitter placement and size for Ironlake+ */
657 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes5d613502011-01-24 17:10:54 -0800658 int panel_t3, panel_t12;
Jesse Barnes652c3932009-08-17 13:31:43 -0700659
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500660 struct drm_crtc *plane_to_crtc_mapping[2];
661 struct drm_crtc *pipe_to_crtc_mapping[2];
662 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700663 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500664
Jesse Barnes652c3932009-08-17 13:31:43 -0700665 /* Reclocking support */
666 bool render_reclock_avail;
667 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000668 /* indicates the reduced downclock for LVDS*/
669 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700670 struct work_struct idle_work;
671 struct timer_list idle_timer;
672 bool busy;
673 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800674 int child_dev_num;
675 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800676 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800677
Zhenyu Wangc48044112009-12-17 14:48:43 +0800678 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800679
680 u8 cur_delay;
681 u8 min_delay;
682 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700683 u8 fmax;
684 u8 fstart;
685
Chris Wilson05394f32010-11-08 19:18:58 +0000686 u64 last_count1;
687 unsigned long last_time1;
688 u64 last_count2;
689 struct timespec last_time2;
690 unsigned long gfx_power;
691 int c_m;
692 int r_t;
693 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700694 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800695
696 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000697
Jesse Barnes20bf3772010-04-21 11:39:22 -0700698 struct drm_mm_node *compressed_fb;
699 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700700
Chris Wilsonae681d92010-10-01 14:57:56 +0100701 unsigned long last_gpu_reset;
702
Dave Airlie8be48d92010-03-30 05:34:14 +0000703 /* list of fbdev register on this device */
704 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705} drm_i915_private_t;
706
Eric Anholt673a3942008-07-30 12:06:12 -0700707struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000708 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700709
710 /** Current space allocated to this object in the GTT, if any. */
711 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100712 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700713
714 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100715 struct list_head ring_list;
716 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100717 /** This object's place on GPU write list */
718 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000719 /** This object's place in the batchbuffer or on the eviction list */
720 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700721
722 /**
723 * This is set if the object is on the active or flushing lists
724 * (has pending rendering), and is not set if it's on inactive (ready
725 * to be unbound).
726 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200727 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700728
729 /**
730 * This is set if the object has been written to since last bound
731 * to the GTT
732 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200733 unsigned int dirty : 1;
734
735 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000736 * This is set if the object has been written to since the last
737 * GPU flush.
738 */
739 unsigned int pending_gpu_write : 1;
740
741 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200742 * Fence register bits (if any) for this object. Will be set
743 * as needed when mapped into the GTT.
744 * Protected by dev->struct_mutex.
745 *
746 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
747 */
Chris Wilson11824e82010-06-06 15:40:18 +0100748 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200749
750 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200751 * Advice: are the backing pages purgeable?
752 */
753 unsigned int madv : 2;
754
755 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200756 * Current tiling mode for the object.
757 */
758 unsigned int tiling_mode : 2;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000759 unsigned int tiling_changed : 1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200760
761 /** How many users have pinned this object in GTT space. The following
762 * users can each hold at most one reference: pwrite/pread, pin_ioctl
763 * (via user_pin_count), execbuffer (objects are not allowed multiple
764 * times for the same batchbuffer), and the framebuffer code. When
765 * switching/pageflipping, the framebuffer code has at most two buffers
766 * pinned per crtc.
767 *
768 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
769 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100770 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200771#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700772
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200773 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100774 * Is the object at the current location in the gtt mappable and
775 * fenceable? Used to avoid costly recalculations.
776 */
777 unsigned int map_and_fenceable : 1;
778
779 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200780 * Whether the current gtt mapping needs to be mappable (and isn't just
781 * mappable by accident). Track pin and fault separate for a more
782 * accurate mappable working set.
783 */
784 unsigned int fault_mappable : 1;
785 unsigned int pin_mappable : 1;
786
Chris Wilsoncaea7472010-11-12 13:53:37 +0000787 /*
788 * Is the GPU currently using a fence to access this buffer,
789 */
790 unsigned int pending_fenced_gpu_access:1;
791 unsigned int fenced_gpu_access:1;
792
Eric Anholt856fa192009-03-19 14:10:50 -0700793 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700794
795 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100796 * DMAR support
797 */
798 struct scatterlist *sg_list;
799 int num_sg;
800
801 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000802 * Used for performing relocations during execbuffer insertion.
803 */
804 struct hlist_node exec_node;
805 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000806 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000807
808 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700809 * Current offset of the object in GTT space.
810 *
811 * This is the same as gtt_space->start
812 */
813 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100814
Eric Anholt673a3942008-07-30 12:06:12 -0700815 /** Breadcrumb of last rendering to the buffer. */
816 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000817 struct intel_ring_buffer *ring;
818
819 /** Breadcrumb of last fenced GPU access to the buffer. */
820 uint32_t last_fenced_seqno;
821 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700822
Daniel Vetter778c3542010-05-13 11:49:44 +0200823 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800824 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700825
Eric Anholt280b7132009-03-12 16:56:27 -0700826 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100827 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700828
Keith Packardba1eb1d2008-10-14 19:55:10 -0700829 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
830 uint32_t agp_type;
831
Eric Anholt673a3942008-07-30 12:06:12 -0700832 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800833 * If present, while GEM_DOMAIN_CPU is in the read domain this array
834 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700835 */
836 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800837
838 /** User space pin count and filp owning the pin */
839 uint32_t user_pin_count;
840 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000841
842 /** for phy allocated objects */
843 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500844
845 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500846 * Number of crtcs where this object is currently the fb, but
847 * will be page flipped away on the next vblank. When it
848 * reaches 0, dev_priv->pending_flip_queue will be woken up.
849 */
850 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700851};
852
Daniel Vetter62b8b212010-04-09 19:05:08 +0000853#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100854
Eric Anholt673a3942008-07-30 12:06:12 -0700855/**
856 * Request queue structure.
857 *
858 * The request queue allows us to note sequence numbers that have been emitted
859 * and may be associated with active buffers to be retired.
860 *
861 * By keeping this list, we can avoid having to do questionable
862 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
863 * an emission time with seqnos for tracking how far ahead of the GPU we are.
864 */
865struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800866 /** On Which ring this request was generated */
867 struct intel_ring_buffer *ring;
868
Eric Anholt673a3942008-07-30 12:06:12 -0700869 /** GEM sequence number associated with this request. */
870 uint32_t seqno;
871
872 /** Time at which this request was emitted, in jiffies. */
873 unsigned long emitted_jiffies;
874
Eric Anholtb9624422009-06-03 07:27:35 +0000875 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700876 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000877
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100878 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000879 /** file_priv list entry for this request */
880 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700881};
882
883struct drm_i915_file_private {
884 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100885 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000886 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700887 } mm;
888};
889
Jesse Barnes79e53942008-11-07 14:24:08 -0800890enum intel_chip_family {
891 CHIP_I8XX = 0x01,
892 CHIP_I9XX = 0x02,
893 CHIP_I915 = 0x04,
894 CHIP_I965 = 0x08,
895};
896
Zou Nan haicae58522010-11-09 17:17:32 +0800897#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
898
899#define IS_I830(dev) ((dev)->pci_device == 0x3577)
900#define IS_845G(dev) ((dev)->pci_device == 0x2562)
901#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
902#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
903#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
904#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
905#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
906#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
907#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
908#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
909#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
910#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
911#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
912#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
913#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
914#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
915#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
916#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
917#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
918
919#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
920#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
921#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
922#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
923#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
924
925#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
926#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
927#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
928
Chris Wilson05394f32010-11-08 19:18:58 +0000929#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +0800930#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
931
932/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
933 * rows, which changed the alignment requirements and fence programming.
934 */
935#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
936 IS_I915GM(dev)))
937#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
938#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
939#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
940#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
941#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
942#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
943/* dsparb controlled by hw only */
944#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
945
946#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
947#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
948#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +0800949
950#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
951#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
952
953#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
954#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
955#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
956
Chris Wilson05394f32010-11-08 19:18:58 +0000957#include "i915_trace.h"
958
Eric Anholtc153f452007-09-03 12:06:45 +1000959extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000960extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800961extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700962extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000963extern unsigned int i915_lvds_downclock;
Chris Wilsona7615032011-01-12 17:04:08 +0000964extern unsigned int i915_panel_use_ssc;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000965extern int i915_vbt_sdvo_panel_type;
Dave Airlieb3a83632005-09-30 18:37:36 +1000966
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000967extern int i915_suspend(struct drm_device *dev, pm_message_t state);
968extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400969extern void i915_save_display(struct drm_device *dev);
970extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000971extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
972extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
973
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000975extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100976extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000977extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700978extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000979extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000980extern void i915_driver_preclose(struct drm_device *dev,
981 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700982extern void i915_driver_postclose(struct drm_device *dev,
983 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000984extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100985extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
986 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700987extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000988 struct drm_clip_rect *box,
989 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100990extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700991extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
992extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
993extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
994extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
995
Dave Airlieaf6061a2008-05-07 12:15:39 +1000996
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400998void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +0000999void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001000extern int i915_irq_emit(struct drm_device *dev, void *data,
1001 struct drm_file *file_priv);
1002extern int i915_irq_wait(struct drm_device *dev, void *data,
1003 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
1005extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001006extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001007extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001008extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +10001009extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1010 struct drm_file *file_priv);
1011extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1012 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001013extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1014extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1015extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001016extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +10001017extern int i915_vblank_swap(struct drm_device *dev, void *data,
1018 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019
Keith Packard7c463582008-11-04 02:03:27 -08001020void
1021i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1022
1023void
1024i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1025
Zhao Yakui01c66882009-10-28 05:10:00 +00001026void intel_enable_asle (struct drm_device *dev);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001027int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1028 int *max_error,
1029 struct timeval *vblank_time,
1030 unsigned flags);
1031
1032int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1033 int *vpos, int *hpos);
Zhao Yakui01c66882009-10-28 05:10:00 +00001034
Chris Wilson3bd3c932010-08-19 08:19:30 +01001035#ifdef CONFIG_DEBUG_FS
1036extern void i915_destroy_error_state(struct drm_device *dev);
1037#else
1038#define i915_destroy_error_state(x)
1039#endif
1040
Keith Packard7c463582008-11-04 02:03:27 -08001041
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +10001043extern int i915_mem_alloc(struct drm_device *dev, void *data,
1044 struct drm_file *file_priv);
1045extern int i915_mem_free(struct drm_device *dev, void *data,
1046 struct drm_file *file_priv);
1047extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1048 struct drm_file *file_priv);
1049extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1050 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001052extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +10001053 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -07001054/* i915_gem.c */
1055int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1056 struct drm_file *file_priv);
1057int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1058 struct drm_file *file_priv);
1059int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1060 struct drm_file *file_priv);
1061int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv);
1063int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1064 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001065int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1066 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001067int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv);
1069int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1070 struct drm_file *file_priv);
1071int i915_gem_execbuffer(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001073int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1074 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001075int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1076 struct drm_file *file_priv);
1077int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv);
1079int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
1081int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001083int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001085int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv);
1087int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1088 struct drm_file *file_priv);
1089int i915_gem_set_tiling(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv);
1091int i915_gem_get_tiling(struct drm_device *dev, void *data,
1092 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001093int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1094 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001095void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001096int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001097int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001098 uint32_t invalidate_domains,
1099 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001100struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1101 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001102void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001103int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1104 uint32_t alignment,
1105 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001106void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001107int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001108void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001109void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001110
Chris Wilson54cf91d2010-11-25 18:00:26 +00001111int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1112int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1113 bool interruptible);
1114void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001115 struct intel_ring_buffer *ring,
1116 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001117
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001118/**
1119 * Returns true if seq1 is later than seq2.
1120 */
1121static inline bool
1122i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1123{
1124 return (int32_t)(seq1 - seq2) >= 0;
1125}
1126
Chris Wilson54cf91d2010-11-25 18:00:26 +00001127static inline u32
Chris Wilsondb53a302011-02-03 11:57:46 +00001128i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001129{
Chris Wilsondb53a302011-02-03 11:57:46 +00001130 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001131 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1132}
1133
Chris Wilsond9e86c02010-11-10 16:40:20 +00001134int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1135 struct intel_ring_buffer *pipelined,
1136 bool interruptible);
1137int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001138
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001139void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson069efc12010-09-30 16:53:18 +01001140void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001141void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001142int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1143 uint32_t read_domains,
1144 uint32_t write_domain);
1145int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
1146 bool interruptible);
1147int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001148void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001149void i915_gem_do_init(struct drm_device *dev,
1150 unsigned long start,
1151 unsigned long mappable_end,
1152 unsigned long end);
1153int __must_check i915_gpu_idle(struct drm_device *dev);
1154int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001155int __must_check i915_add_request(struct intel_ring_buffer *ring,
1156 struct drm_file *file,
1157 struct drm_i915_gem_request *request);
1158int __must_check i915_wait_request(struct intel_ring_buffer *ring,
1159 uint32_t seqno,
1160 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001161int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001162int __must_check
1163i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1164 bool write);
1165int __must_check
1166i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1167 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001168int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001169 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001170 int id,
1171 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001172void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001173 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001174void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001175void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001176
Daniel Vetter76aaf222010-11-05 22:23:30 +01001177/* i915_gem_gtt.c */
1178void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001179int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001180void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001181
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001182/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001183int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1184 unsigned alignment, bool mappable);
1185int __must_check i915_gem_evict_everything(struct drm_device *dev,
1186 bool purgeable_only);
1187int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1188 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001189
Eric Anholt673a3942008-07-30 12:06:12 -07001190/* i915_gem_tiling.c */
1191void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001192void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1193void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001194
1195/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001196void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001197 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001198#if WATCH_LISTS
1199int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001200#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001201#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001202#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001203void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1204 int handle);
1205void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001206 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
Ben Gamari20172632009-02-17 20:08:50 -05001208/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001209int i915_debugfs_init(struct drm_minor *minor);
1210void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001211
Jesse Barnes317c35d2008-08-25 15:11:06 -07001212/* i915_suspend.c */
1213extern int i915_save_state(struct drm_device *dev);
1214extern int i915_restore_state(struct drm_device *dev);
1215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001216/* i915_suspend.c */
1217extern int i915_save_state(struct drm_device *dev);
1218extern int i915_restore_state(struct drm_device *dev);
1219
Chris Wilsonf899fc62010-07-20 15:44:45 -07001220/* intel_i2c.c */
1221extern int intel_setup_gmbus(struct drm_device *dev);
1222extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001223extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1224extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001225extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1226{
1227 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1228}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001229extern void intel_i2c_reset(struct drm_device *dev);
1230
Chris Wilson3b617962010-08-24 09:02:58 +01001231/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001232extern int intel_opregion_setup(struct drm_device *dev);
1233#ifdef CONFIG_ACPI
1234extern void intel_opregion_init(struct drm_device *dev);
1235extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001236extern void intel_opregion_asle_intr(struct drm_device *dev);
1237extern void intel_opregion_gse_intr(struct drm_device *dev);
1238extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001239#else
Chris Wilson44834a62010-08-19 16:09:23 +01001240static inline void intel_opregion_init(struct drm_device *dev) { return; }
1241static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001242static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1243static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1244static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001245#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001246
Jesse Barnes723bfd72010-10-07 16:01:13 -07001247/* intel_acpi.c */
1248#ifdef CONFIG_ACPI
1249extern void intel_register_dsm_handler(void);
1250extern void intel_unregister_dsm_handler(void);
1251#else
1252static inline void intel_register_dsm_handler(void) { return; }
1253static inline void intel_unregister_dsm_handler(void) { return; }
1254#endif /* CONFIG_ACPI */
1255
Jesse Barnes79e53942008-11-07 14:24:08 -08001256/* modesetting */
1257extern void intel_modeset_init(struct drm_device *dev);
1258extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001259extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001260extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001261extern void g4x_disable_fbc(struct drm_device *dev);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001262extern void ironlake_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001263extern void intel_disable_fbc(struct drm_device *dev);
1264extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1265extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001266extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001267extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001268extern void gen6_set_rps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001269extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001270extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001271
Chris Wilson6ef3d422010-08-04 20:26:07 +01001272/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001273#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001274extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1275extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001276
1277extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1278extern void intel_display_print_error_state(struct seq_file *m,
1279 struct drm_device *dev,
1280 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001281#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001282
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001283#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1284
1285#define BEGIN_LP_RING(n) \
1286 intel_ring_begin(LP_RING(dev_priv), (n))
1287
1288#define OUT_RING(x) \
1289 intel_ring_emit(LP_RING(dev_priv), x)
1290
1291#define ADVANCE_LP_RING() \
1292 intel_ring_advance(LP_RING(dev_priv))
1293
Eric Anholt546b0972008-09-01 16:45:29 -07001294/**
1295 * Lock test for when it's just for synchronization of ring access.
1296 *
1297 * In that case, we don't need to do it when GEM is initialized as nobody else
1298 * has access to the ring.
1299 */
Chris Wilson05394f32010-11-08 19:18:58 +00001300#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001301 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001302 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001303} while (0)
1304
Zou Nan haicae58522010-11-09 17:17:32 +08001305
Keith Packard5f753772010-11-22 09:24:22 +00001306#define __i915_read(x, y) \
1307static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1308 u##x val = read##y(dev_priv->regs + reg); \
Chris Wilsondb53a302011-02-03 11:57:46 +00001309 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
Keith Packard5f753772010-11-22 09:24:22 +00001310 return val; \
1311}
1312__i915_read(8, b)
1313__i915_read(16, w)
1314__i915_read(32, l)
1315__i915_read(64, q)
1316#undef __i915_read
1317
1318#define __i915_write(x, y) \
1319static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Chris Wilsondb53a302011-02-03 11:57:46 +00001320 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
Keith Packard5f753772010-11-22 09:24:22 +00001321 write##y(val, dev_priv->regs + reg); \
1322}
1323__i915_write(8, b)
1324__i915_write(16, w)
1325__i915_write(32, l)
1326__i915_write(64, q)
1327#undef __i915_write
1328
1329#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1330#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1331
1332#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1333#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1334#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1335#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1336
1337#define I915_READ(reg) i915_read32(dev_priv, (reg))
1338#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001339#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1340#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001341
1342#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1343#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001344
1345#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1346#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1347
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001348
Zou Nan haicae58522010-11-09 17:17:32 +08001349/* On SNB platform, before reading ring registers forcewake bit
1350 * must be set to prevent GT core from power down and stale values being
1351 * returned.
1352 */
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00001353void __gen6_force_wake_get(struct drm_i915_private *dev_priv);
1354void __gen6_force_wake_put (struct drm_i915_private *dev_priv);
Zou Nan haicae58522010-11-09 17:17:32 +08001355static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
1356{
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00001357 u32 val;
1358
1359 if (dev_priv->info->gen >= 6) {
1360 __gen6_force_wake_get(dev_priv);
1361 val = I915_READ(reg);
1362 __gen6_force_wake_put(dev_priv);
1363 } else
1364 val = I915_READ(reg);
1365
1366 return val;
Zou Nan haicae58522010-11-09 17:17:32 +08001367}
1368
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369#endif