blob: 2a9523ae56c5f4aad482b5279f4508f7e6911b09 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000062#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000063#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020064
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070065#include <linux/firmware.h>
66#include "bnx2x_fw_file_hdr.h"
67/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000068#define FW_FILE_VERSION \
69 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
70 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
71 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
72 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000073#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
74#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000075#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070076
Eilon Greenstein34f80b02008-06-23 20:33:01 -070077/* Time in jiffies before concluding the transmitter is hung */
78#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079
Andrew Morton53a10562008-02-09 23:16:41 -080080static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030081 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
83
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070084MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000085MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030086 "BCM57710/57711/57711E/"
87 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
88 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020089MODULE_LICENSE("GPL");
90MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000091MODULE_FIRMWARE(FW_FILE_NAME_E1);
92MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000093MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
Eilon Greensteinca003922009-08-12 22:53:28 -070095
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000096int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000097module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000105#define INT_MODE_INTx 1
106#define INT_MODE_MSI 2
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107static int int_mode;
108module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300109MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000110 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000111
Eilon Greensteina18f5122009-08-12 08:23:26 +0000112static int dropless_fc;
113module_param(dropless_fc, int, 0);
114MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
115
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000116static int mrrs = -1;
117module_param(mrrs, int, 0);
118MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
119
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122MODULE_PARM_DESC(debug, " Default debug msglevel");
123
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300125
126struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128enum bnx2x_board_type {
129 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300130 BCM57711,
131 BCM57711E,
132 BCM57712,
133 BCM57712_MF,
134 BCM57800,
135 BCM57800_MF,
136 BCM57810,
137 BCM57810_MF,
138 BCM57840,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000139 BCM57840_MF,
140 BCM57811,
141 BCM57811_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200142};
143
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700144/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800145static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146 char *name;
147} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300148 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
149 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
150 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
151 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
152 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
153 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
154 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
155 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
156 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
157 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000158 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function"},
159 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet"},
160 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function"},
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161};
162
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300163#ifndef PCI_DEVICE_ID_NX2_57710
164#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
165#endif
166#ifndef PCI_DEVICE_ID_NX2_57711
167#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
168#endif
169#ifndef PCI_DEVICE_ID_NX2_57711E
170#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
171#endif
172#ifndef PCI_DEVICE_ID_NX2_57712
173#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
174#endif
175#ifndef PCI_DEVICE_ID_NX2_57712_MF
176#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
177#endif
178#ifndef PCI_DEVICE_ID_NX2_57800
179#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
180#endif
181#ifndef PCI_DEVICE_ID_NX2_57800_MF
182#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
183#endif
184#ifndef PCI_DEVICE_ID_NX2_57810
185#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
186#endif
187#ifndef PCI_DEVICE_ID_NX2_57810_MF
188#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
189#endif
190#ifndef PCI_DEVICE_ID_NX2_57840
191#define PCI_DEVICE_ID_NX2_57840 CHIP_NUM_57840
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57840_MF
194#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
195#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000196#ifndef PCI_DEVICE_ID_NX2_57811
197#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57811_MF
200#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
201#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000202static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000203 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
204 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
205 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000206 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300207 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
208 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
209 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
210 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
211 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
212 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840), BCM57840 },
213 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000214 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
215 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200216 { 0 }
217};
218
219MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
220
Yuval Mintz452427b2012-03-26 20:47:07 +0000221/* Global resources for unloading a previously loaded device */
222#define BNX2X_PREV_WAIT_NEEDED 1
223static DEFINE_SEMAPHORE(bnx2x_prev_sem);
224static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200225/****************************************************************************
226* General service functions
227****************************************************************************/
228
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300229static inline void __storm_memset_dma_mapping(struct bnx2x *bp,
230 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000231{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300232 REG_WR(bp, addr, U64_LO(mapping));
233 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000234}
235
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300236static inline void storm_memset_spq_addr(struct bnx2x *bp,
237 dma_addr_t mapping, u16 abs_fid)
238{
239 u32 addr = XSEM_REG_FAST_MEMORY +
240 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
241
242 __storm_memset_dma_mapping(bp, addr, mapping);
243}
244
245static inline void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
246 u16 pf_id)
247{
248 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
249 pf_id);
250 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
251 pf_id);
252 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
253 pf_id);
254 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
255 pf_id);
256}
257
258static inline void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
259 u8 enable)
260{
261 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
262 enable);
263 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
264 enable);
265 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
266 enable);
267 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
268 enable);
269}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000270
271static inline void storm_memset_eq_data(struct bnx2x *bp,
272 struct event_ring_data *eq_data,
273 u16 pfid)
274{
275 size_t size = sizeof(struct event_ring_data);
276
277 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
278
279 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
280}
281
282static inline void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
283 u16 pfid)
284{
285 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
286 REG_WR16(bp, addr, eq_prod);
287}
288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200289/* used only at init
290 * locking is done by mcp
291 */
stephen hemminger8d962862010-10-21 07:50:56 +0000292static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293{
294 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
295 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
296 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
297 PCICFG_VENDOR_ID_OFFSET);
298}
299
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
301{
302 u32 val;
303
304 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
305 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
306 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
307 PCICFG_VENDOR_ID_OFFSET);
308
309 return val;
310}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000312#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
313#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
314#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
315#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
316#define DMAE_DP_DST_NONE "dst_addr [none]"
317
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200319/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000320void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321{
322 u32 cmd_offset;
323 int i;
324
325 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
326 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
327 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200328 }
329 REG_WR(bp, dmae_reg_go_c[idx], 1);
330}
331
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000332u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
333{
334 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
335 DMAE_CMD_C_ENABLE);
336}
337
338u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
339{
340 return opcode & ~DMAE_CMD_SRC_RESET;
341}
342
343u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
344 bool with_comp, u8 comp_type)
345{
346 u32 opcode = 0;
347
348 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
349 (dst_type << DMAE_COMMAND_DST_SHIFT));
350
351 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
352
353 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400354 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
355 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000356 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
357
358#ifdef __BIG_ENDIAN
359 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
360#else
361 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
362#endif
363 if (with_comp)
364 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
365 return opcode;
366}
367
stephen hemminger8d962862010-10-21 07:50:56 +0000368static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
369 struct dmae_command *dmae,
370 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000371{
372 memset(dmae, 0, sizeof(struct dmae_command));
373
374 /* set the opcode */
375 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
376 true, DMAE_COMP_PCI);
377
378 /* fill in the completion parameters */
379 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
380 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
381 dmae->comp_val = DMAE_COMP_VAL;
382}
383
384/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000385static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
386 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000387{
388 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000389 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000390 int rc = 0;
391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300392 /*
393 * Lock the dmae channel. Disable BHs to prevent a dead-lock
394 * as long as this code is called both from syscall context and
395 * from ndo_set_rx_mode() flow that may be called from BH.
396 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800397 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000398
399 /* reset completion */
400 *wb_comp = 0;
401
402 /* post the command on the channel used for initializations */
403 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
404
405 /* wait for completion */
406 udelay(5);
407 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000408
Ariel Elior95c6c6162012-01-26 06:01:52 +0000409 if (!cnt ||
410 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
411 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000412 BNX2X_ERR("DMAE timeout!\n");
413 rc = DMAE_TIMEOUT;
414 goto unlock;
415 }
416 cnt--;
417 udelay(50);
418 }
419 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
420 BNX2X_ERR("DMAE PCI error!\n");
421 rc = DMAE_PCI_ERROR;
422 }
423
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000424unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800425 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000426 return rc;
427}
428
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700429void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
430 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200431{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000432 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700433
434 if (!bp->dmae_ready) {
435 u32 *data = bnx2x_sp(bp, wb_data[0]);
436
Ariel Elior127a4252012-01-26 06:01:46 +0000437 if (CHIP_IS_E1(bp))
438 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
439 else
440 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700441 return;
442 }
443
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000444 /* set opcode and fixed command fields */
445 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200446
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000447 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000448 dmae.src_addr_lo = U64_LO(dma_addr);
449 dmae.src_addr_hi = U64_HI(dma_addr);
450 dmae.dst_addr_lo = dst_addr >> 2;
451 dmae.dst_addr_hi = 0;
452 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200453
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000454 /* issue the command and wait for completion */
455 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200456}
457
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700458void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200459{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000460 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700461
462 if (!bp->dmae_ready) {
463 u32 *data = bnx2x_sp(bp, wb_data[0]);
464 int i;
465
Merav Sicron51c1a582012-03-18 10:33:38 +0000466 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000467 for (i = 0; i < len32; i++)
468 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000469 else
Ariel Elior127a4252012-01-26 06:01:46 +0000470 for (i = 0; i < len32; i++)
471 data[i] = REG_RD(bp, src_addr + i*4);
472
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700473 return;
474 }
475
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000476 /* set opcode and fixed command fields */
477 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200478
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000479 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000480 dmae.src_addr_lo = src_addr >> 2;
481 dmae.src_addr_hi = 0;
482 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
483 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
484 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200485
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000486 /* issue the command and wait for completion */
487 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200488}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200489
stephen hemminger8d962862010-10-21 07:50:56 +0000490static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
491 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000492{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000493 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000494 int offset = 0;
495
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000496 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000497 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000498 addr + offset, dmae_wr_max);
499 offset += dmae_wr_max * 4;
500 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000501 }
502
503 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
504}
505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506static int bnx2x_mc_assert(struct bnx2x *bp)
507{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700509 int i, rc = 0;
510 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 /* XSTORM */
513 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
514 XSTORM_ASSERT_LIST_INDEX_OFFSET);
515 if (last_idx)
516 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700518 /* print the asserts */
519 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700521 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
522 XSTORM_ASSERT_LIST_OFFSET(i));
523 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
524 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
525 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
526 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
527 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
528 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200529
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700530 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000531 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700532 i, row3, row2, row1, row0);
533 rc++;
534 } else {
535 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536 }
537 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700538
539 /* TSTORM */
540 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
541 TSTORM_ASSERT_LIST_INDEX_OFFSET);
542 if (last_idx)
543 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
544
545 /* print the asserts */
546 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
547
548 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
549 TSTORM_ASSERT_LIST_OFFSET(i));
550 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
551 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
552 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
553 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
554 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
555 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
556
557 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000558 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700559 i, row3, row2, row1, row0);
560 rc++;
561 } else {
562 break;
563 }
564 }
565
566 /* CSTORM */
567 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
568 CSTORM_ASSERT_LIST_INDEX_OFFSET);
569 if (last_idx)
570 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
571
572 /* print the asserts */
573 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
574
575 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
576 CSTORM_ASSERT_LIST_OFFSET(i));
577 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
578 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
579 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
580 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
581 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
582 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
583
584 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000585 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700586 i, row3, row2, row1, row0);
587 rc++;
588 } else {
589 break;
590 }
591 }
592
593 /* USTORM */
594 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
595 USTORM_ASSERT_LIST_INDEX_OFFSET);
596 if (last_idx)
597 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
598
599 /* print the asserts */
600 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
601
602 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
603 USTORM_ASSERT_LIST_OFFSET(i));
604 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
605 USTORM_ASSERT_LIST_OFFSET(i) + 4);
606 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
607 USTORM_ASSERT_LIST_OFFSET(i) + 8);
608 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
609 USTORM_ASSERT_LIST_OFFSET(i) + 12);
610
611 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000612 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700613 i, row3, row2, row1, row0);
614 rc++;
615 } else {
616 break;
617 }
618 }
619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620 return rc;
621}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800622
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000623void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200624{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000625 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000627 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200628 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000629 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000630 if (BP_NOMCP(bp)) {
631 BNX2X_ERR("NO MCP - can not dump\n");
632 return;
633 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000634 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
635 (bp->common.bc_ver & 0xff0000) >> 16,
636 (bp->common.bc_ver & 0xff00) >> 8,
637 (bp->common.bc_ver & 0xff));
638
639 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
640 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000641 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000642
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000643 if (BP_PATH(bp) == 0)
644 trace_shmem_base = bp->common.shmem_base;
645 else
646 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000647 addr = trace_shmem_base - 0x800;
648
649 /* validate TRCB signature */
650 mark = REG_RD(bp, addr);
651 if (mark != MFW_TRACE_SIGNATURE) {
652 BNX2X_ERR("Trace buffer signature is missing.");
653 return ;
654 }
655
656 /* read cyclic buffer pointer */
657 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000658 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000659 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
660 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000661 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000663 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000664 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000666 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000668 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200669 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000670 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200671 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000672 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200673 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000674 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000676 printk("%s" "end of fw dump\n", lvl);
677}
678
679static inline void bnx2x_fw_dump(struct bnx2x *bp)
680{
681 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200682}
683
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000684void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200685{
686 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000687 u16 j;
688 struct hc_sp_status_block_data sp_sb_data;
689 int func = BP_FUNC(bp);
690#ifdef BNX2X_STOP_ON_ERROR
691 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000692 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000693#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200694
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700695 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000696 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700697 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
698
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200699 BNX2X_ERR("begin crash dump -----------------\n");
700
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000701 /* Indices */
702 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000703 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300704 bp->def_idx, bp->def_att_idx, bp->attn_state,
705 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000706 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
707 bp->def_status_blk->atten_status_block.attn_bits,
708 bp->def_status_blk->atten_status_block.attn_bits_ack,
709 bp->def_status_blk->atten_status_block.status_block_id,
710 bp->def_status_blk->atten_status_block.attn_bits_index);
711 BNX2X_ERR(" def (");
712 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
713 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000714 bp->def_status_blk->sp_sb.index_values[i],
715 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000716
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000717 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
718 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
719 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
720 i*sizeof(u32));
721
Joe Perchesf1deab52011-08-14 12:16:21 +0000722 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000723 sp_sb_data.igu_sb_id,
724 sp_sb_data.igu_seg_id,
725 sp_sb_data.p_func.pf_id,
726 sp_sb_data.p_func.vnic_id,
727 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300728 sp_sb_data.p_func.vf_valid,
729 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000730
731
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000732 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000733 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000734 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000735 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000736 struct hc_status_block_data_e1x sb_data_e1x;
737 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300738 CHIP_IS_E1x(bp) ?
739 sb_data_e1x.common.state_machine :
740 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000741 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300742 CHIP_IS_E1x(bp) ?
743 sb_data_e1x.index_data :
744 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000745 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000746 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000747 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000748
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000749 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000750 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000751 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000752 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000753 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000754 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000755 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000756 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000757
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000758 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000759 for_each_cos_in_tx_queue(fp, cos)
760 {
761 txdata = fp->txdata[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000762 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000763 i, txdata.tx_pkt_prod,
764 txdata.tx_pkt_cons, txdata.tx_bd_prod,
765 txdata.tx_bd_cons,
766 le16_to_cpu(*txdata.tx_cons_sb));
767 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300769 loop = CHIP_IS_E1x(bp) ?
770 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000771
772 /* host sb data */
773
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000774#ifdef BCM_CNIC
775 if (IS_FCOE_FP(fp))
776 continue;
777#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000778 BNX2X_ERR(" run indexes (");
779 for (j = 0; j < HC_SB_MAX_SM; j++)
780 pr_cont("0x%x%s",
781 fp->sb_running_index[j],
782 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
783
784 BNX2X_ERR(" indexes (");
785 for (j = 0; j < loop; j++)
786 pr_cont("0x%x%s",
787 fp->sb_index_values[j],
788 (j == loop - 1) ? ")" : " ");
789 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300790 data_size = CHIP_IS_E1x(bp) ?
791 sizeof(struct hc_status_block_data_e1x) :
792 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000793 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300794 sb_data_p = CHIP_IS_E1x(bp) ?
795 (u32 *)&sb_data_e1x :
796 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000797 /* copy sb data in here */
798 for (j = 0; j < data_size; j++)
799 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
800 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
801 j * sizeof(u32));
802
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300803 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000804 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000805 sb_data_e2.common.p_func.pf_id,
806 sb_data_e2.common.p_func.vf_id,
807 sb_data_e2.common.p_func.vf_valid,
808 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300809 sb_data_e2.common.same_igu_sb_1b,
810 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000811 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000812 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000813 sb_data_e1x.common.p_func.pf_id,
814 sb_data_e1x.common.p_func.vf_id,
815 sb_data_e1x.common.p_func.vf_valid,
816 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300817 sb_data_e1x.common.same_igu_sb_1b,
818 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000819 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000820
821 /* SB_SMs data */
822 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000823 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
824 j, hc_sm_p[j].__flags,
825 hc_sm_p[j].igu_sb_id,
826 hc_sm_p[j].igu_seg_id,
827 hc_sm_p[j].time_to_expire,
828 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000829 }
830
831 /* Indecies data */
832 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000833 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000834 hc_index_p[j].flags,
835 hc_index_p[j].timeout);
836 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000837 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200838
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000839#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000840 /* Rings */
841 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000842 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000843 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
845 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
846 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000847 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200848 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
849 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
850
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000851 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +0000852 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200853 }
854
Eilon Greenstein3196a882008-08-13 15:58:49 -0700855 start = RX_SGE(fp->rx_sge_prod);
856 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000857 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700858 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
859 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
860
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000861 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
862 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700863 }
864
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200865 start = RCQ_BD(fp->rx_comp_cons - 10);
866 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000867 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200868 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
869
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000870 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
871 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200872 }
873 }
874
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000875 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000876 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000877 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000878 for_each_cos_in_tx_queue(fp, cos) {
879 struct bnx2x_fp_txdata *txdata = &fp->txdata[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000880
Ariel Elior6383c0b2011-07-14 08:31:57 +0000881 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
882 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
883 for (j = start; j != end; j = TX_BD(j + 1)) {
884 struct sw_tx_bd *sw_bd =
885 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000886
Merav Sicron51c1a582012-03-18 10:33:38 +0000887 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000888 i, cos, j, sw_bd->skb,
889 sw_bd->first_bd);
890 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000891
Ariel Elior6383c0b2011-07-14 08:31:57 +0000892 start = TX_BD(txdata->tx_bd_cons - 10);
893 end = TX_BD(txdata->tx_bd_cons + 254);
894 for (j = start; j != end; j = TX_BD(j + 1)) {
895 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000896
Merav Sicron51c1a582012-03-18 10:33:38 +0000897 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000898 i, cos, j, tx_bd[0], tx_bd[1],
899 tx_bd[2], tx_bd[3]);
900 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000901 }
902 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000903#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700904 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905 bnx2x_mc_assert(bp);
906 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907}
908
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300909/*
910 * FLR Support for E2
911 *
912 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
913 * initialization.
914 */
915#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +0000916#define FLR_WAIT_INTERVAL 50 /* usec */
917#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300918
919struct pbf_pN_buf_regs {
920 int pN;
921 u32 init_crd;
922 u32 crd;
923 u32 crd_freed;
924};
925
926struct pbf_pN_cmd_regs {
927 int pN;
928 u32 lines_occup;
929 u32 lines_freed;
930};
931
932static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
933 struct pbf_pN_buf_regs *regs,
934 u32 poll_count)
935{
936 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
937 u32 cur_cnt = poll_count;
938
939 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
940 crd = crd_start = REG_RD(bp, regs->crd);
941 init_crd = REG_RD(bp, regs->init_crd);
942
943 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
944 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
945 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
946
947 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
948 (init_crd - crd_start))) {
949 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000950 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300951 crd = REG_RD(bp, regs->crd);
952 crd_freed = REG_RD(bp, regs->crd_freed);
953 } else {
954 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
955 regs->pN);
956 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
957 regs->pN, crd);
958 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
959 regs->pN, crd_freed);
960 break;
961 }
962 }
963 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000964 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300965}
966
967static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
968 struct pbf_pN_cmd_regs *regs,
969 u32 poll_count)
970{
971 u32 occup, to_free, freed, freed_start;
972 u32 cur_cnt = poll_count;
973
974 occup = to_free = REG_RD(bp, regs->lines_occup);
975 freed = freed_start = REG_RD(bp, regs->lines_freed);
976
977 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
978 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
979
980 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
981 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000982 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300983 occup = REG_RD(bp, regs->lines_occup);
984 freed = REG_RD(bp, regs->lines_freed);
985 } else {
986 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
987 regs->pN);
988 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
989 regs->pN, occup);
990 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
991 regs->pN, freed);
992 break;
993 }
994 }
995 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000996 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300997}
998
999static inline u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1000 u32 expected, u32 poll_count)
1001{
1002 u32 cur_cnt = poll_count;
1003 u32 val;
1004
1005 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001006 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001007
1008 return val;
1009}
1010
1011static inline int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1012 char *msg, u32 poll_cnt)
1013{
1014 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1015 if (val != 0) {
1016 BNX2X_ERR("%s usage count=%d\n", msg, val);
1017 return 1;
1018 }
1019 return 0;
1020}
1021
1022static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1023{
1024 /* adjust polling timeout */
1025 if (CHIP_REV_IS_EMUL(bp))
1026 return FLR_POLL_CNT * 2000;
1027
1028 if (CHIP_REV_IS_FPGA(bp))
1029 return FLR_POLL_CNT * 120;
1030
1031 return FLR_POLL_CNT;
1032}
1033
1034static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1035{
1036 struct pbf_pN_cmd_regs cmd_regs[] = {
1037 {0, (CHIP_IS_E3B0(bp)) ?
1038 PBF_REG_TQ_OCCUPANCY_Q0 :
1039 PBF_REG_P0_TQ_OCCUPANCY,
1040 (CHIP_IS_E3B0(bp)) ?
1041 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1042 PBF_REG_P0_TQ_LINES_FREED_CNT},
1043 {1, (CHIP_IS_E3B0(bp)) ?
1044 PBF_REG_TQ_OCCUPANCY_Q1 :
1045 PBF_REG_P1_TQ_OCCUPANCY,
1046 (CHIP_IS_E3B0(bp)) ?
1047 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1048 PBF_REG_P1_TQ_LINES_FREED_CNT},
1049 {4, (CHIP_IS_E3B0(bp)) ?
1050 PBF_REG_TQ_OCCUPANCY_LB_Q :
1051 PBF_REG_P4_TQ_OCCUPANCY,
1052 (CHIP_IS_E3B0(bp)) ?
1053 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1054 PBF_REG_P4_TQ_LINES_FREED_CNT}
1055 };
1056
1057 struct pbf_pN_buf_regs buf_regs[] = {
1058 {0, (CHIP_IS_E3B0(bp)) ?
1059 PBF_REG_INIT_CRD_Q0 :
1060 PBF_REG_P0_INIT_CRD ,
1061 (CHIP_IS_E3B0(bp)) ?
1062 PBF_REG_CREDIT_Q0 :
1063 PBF_REG_P0_CREDIT,
1064 (CHIP_IS_E3B0(bp)) ?
1065 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1066 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1067 {1, (CHIP_IS_E3B0(bp)) ?
1068 PBF_REG_INIT_CRD_Q1 :
1069 PBF_REG_P1_INIT_CRD,
1070 (CHIP_IS_E3B0(bp)) ?
1071 PBF_REG_CREDIT_Q1 :
1072 PBF_REG_P1_CREDIT,
1073 (CHIP_IS_E3B0(bp)) ?
1074 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1075 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1076 {4, (CHIP_IS_E3B0(bp)) ?
1077 PBF_REG_INIT_CRD_LB_Q :
1078 PBF_REG_P4_INIT_CRD,
1079 (CHIP_IS_E3B0(bp)) ?
1080 PBF_REG_CREDIT_LB_Q :
1081 PBF_REG_P4_CREDIT,
1082 (CHIP_IS_E3B0(bp)) ?
1083 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1084 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1085 };
1086
1087 int i;
1088
1089 /* Verify the command queues are flushed P0, P1, P4 */
1090 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1091 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1092
1093
1094 /* Verify the transmission buffers are flushed P0, P1, P4 */
1095 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1096 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1097}
1098
1099#define OP_GEN_PARAM(param) \
1100 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1101
1102#define OP_GEN_TYPE(type) \
1103 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1104
1105#define OP_GEN_AGG_VECT(index) \
1106 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1107
1108
1109static inline int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
1110 u32 poll_cnt)
1111{
1112 struct sdm_op_gen op_gen = {0};
1113
1114 u32 comp_addr = BAR_CSTRORM_INTMEM +
1115 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1116 int ret = 0;
1117
1118 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001119 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001120 return 1;
1121 }
1122
1123 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1124 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1125 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1126 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1127
Ariel Elior89db4ad2012-01-26 06:01:48 +00001128 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001129 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1130
1131 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1132 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001133 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1134 (REG_RD(bp, comp_addr)));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001135 ret = 1;
1136 }
1137 /* Zero completion for nxt FLR */
1138 REG_WR(bp, comp_addr, 0);
1139
1140 return ret;
1141}
1142
1143static inline u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
1144{
1145 int pos;
1146 u16 status;
1147
Jon Mason77c98e62011-06-27 07:45:12 +00001148 pos = pci_pcie_cap(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001149 if (!pos)
1150 return false;
1151
1152 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
1153 return status & PCI_EXP_DEVSTA_TRPND;
1154}
1155
1156/* PF FLR specific routines
1157*/
1158static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1159{
1160
1161 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1162 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1163 CFC_REG_NUM_LCIDS_INSIDE_PF,
1164 "CFC PF usage counter timed out",
1165 poll_cnt))
1166 return 1;
1167
1168
1169 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1170 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1171 DORQ_REG_PF_USAGE_CNT,
1172 "DQ PF usage counter timed out",
1173 poll_cnt))
1174 return 1;
1175
1176 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1177 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1178 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1179 "QM PF usage counter timed out",
1180 poll_cnt))
1181 return 1;
1182
1183 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1184 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1185 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1186 "Timers VNIC usage counter timed out",
1187 poll_cnt))
1188 return 1;
1189 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1190 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1191 "Timers NUM_SCANS usage counter timed out",
1192 poll_cnt))
1193 return 1;
1194
1195 /* Wait DMAE PF usage counter to zero */
1196 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1197 dmae_reg_go_c[INIT_DMAE_C(bp)],
1198 "DMAE dommand register timed out",
1199 poll_cnt))
1200 return 1;
1201
1202 return 0;
1203}
1204
1205static void bnx2x_hw_enable_status(struct bnx2x *bp)
1206{
1207 u32 val;
1208
1209 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1210 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1211
1212 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1213 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1214
1215 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1216 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1217
1218 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1219 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1220
1221 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1222 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1223
1224 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1225 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1226
1227 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1228 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1229
1230 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1231 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1232 val);
1233}
1234
1235static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1236{
1237 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1238
1239 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1240
1241 /* Re-enable PF target read access */
1242 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1243
1244 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001245 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001246 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1247 return -EBUSY;
1248
1249 /* Zero the igu 'trailing edge' and 'leading edge' */
1250
1251 /* Send the FW cleanup command */
1252 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1253 return -EBUSY;
1254
1255 /* ATC cleanup */
1256
1257 /* Verify TX hw is flushed */
1258 bnx2x_tx_hw_flushed(bp, poll_cnt);
1259
1260 /* Wait 100ms (not adjusted according to platform) */
1261 msleep(100);
1262
1263 /* Verify no pending pci transactions */
1264 if (bnx2x_is_pcie_pending(bp->pdev))
1265 BNX2X_ERR("PCIE Transactions still pending\n");
1266
1267 /* Debug */
1268 bnx2x_hw_enable_status(bp);
1269
1270 /*
1271 * Master enable - Due to WB DMAE writes performed before this
1272 * register is re-initialized as part of the regular function init
1273 */
1274 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1275
1276 return 0;
1277}
1278
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001279static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001280{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001281 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001282 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1283 u32 val = REG_RD(bp, addr);
1284 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001285 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001286
1287 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001288 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1289 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001290 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1291 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +00001292 } else if (msi) {
1293 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1294 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1295 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1296 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001297 } else {
1298 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001299 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001300 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1301 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001302
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001303 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001304 DP(NETIF_MSG_IFUP,
1305 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001306
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001307 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001308
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001309 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1310 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001311 }
1312
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001313 if (CHIP_IS_E1(bp))
1314 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1315
Merav Sicron51c1a582012-03-18 10:33:38 +00001316 DP(NETIF_MSG_IFUP,
1317 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1318 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001319
1320 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001321 /*
1322 * Ensure that HC_CONFIG is written before leading/trailing edge config
1323 */
1324 mmiowb();
1325 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001326
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001327 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001328 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001329 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001330 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001331 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001332 /* enable nig and gpio3 attention */
1333 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001334 } else
1335 val = 0xffff;
1336
1337 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1338 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1339 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001340
1341 /* Make sure that interrupts are indeed enabled from here on */
1342 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001343}
1344
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001345static void bnx2x_igu_int_enable(struct bnx2x *bp)
1346{
1347 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001348 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1349 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1350 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001351
1352 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1353
1354 if (msix) {
1355 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1356 IGU_PF_CONF_SINGLE_ISR_EN);
1357 val |= (IGU_PF_CONF_FUNC_EN |
1358 IGU_PF_CONF_MSI_MSIX_EN |
1359 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001360
1361 if (single_msix)
1362 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001363 } else if (msi) {
1364 val &= ~IGU_PF_CONF_INT_LINE_EN;
1365 val |= (IGU_PF_CONF_FUNC_EN |
1366 IGU_PF_CONF_MSI_MSIX_EN |
1367 IGU_PF_CONF_ATTN_BIT_EN |
1368 IGU_PF_CONF_SINGLE_ISR_EN);
1369 } else {
1370 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1371 val |= (IGU_PF_CONF_FUNC_EN |
1372 IGU_PF_CONF_INT_LINE_EN |
1373 IGU_PF_CONF_ATTN_BIT_EN |
1374 IGU_PF_CONF_SINGLE_ISR_EN);
1375 }
1376
Merav Sicron51c1a582012-03-18 10:33:38 +00001377 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001378 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1379
1380 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1381
Yuval Mintz79a85572012-04-03 18:41:25 +00001382 if (val & IGU_PF_CONF_INT_LINE_EN)
1383 pci_intx(bp->pdev, true);
1384
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001385 barrier();
1386
1387 /* init leading/trailing edge */
1388 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001389 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001390 if (bp->port.pmf)
1391 /* enable nig and gpio3 attention */
1392 val |= 0x1100;
1393 } else
1394 val = 0xffff;
1395
1396 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1397 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1398
1399 /* Make sure that interrupts are indeed enabled from here on */
1400 mmiowb();
1401}
1402
1403void bnx2x_int_enable(struct bnx2x *bp)
1404{
1405 if (bp->common.int_block == INT_BLOCK_HC)
1406 bnx2x_hc_int_enable(bp);
1407 else
1408 bnx2x_igu_int_enable(bp);
1409}
1410
1411static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001412{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001413 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001414 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1415 u32 val = REG_RD(bp, addr);
1416
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001417 /*
1418 * in E1 we must use only PCI configuration space to disable
1419 * MSI/MSIX capablility
1420 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1421 */
1422 if (CHIP_IS_E1(bp)) {
1423 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1424 * Use mask register to prevent from HC sending interrupts
1425 * after we exit the function
1426 */
1427 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1428
1429 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1430 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1431 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1432 } else
1433 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1434 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1435 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1436 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001437
Merav Sicron51c1a582012-03-18 10:33:38 +00001438 DP(NETIF_MSG_IFDOWN,
1439 "write %x to HC %d (addr 0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001440 val, port, addr);
1441
Eilon Greenstein8badd272009-02-12 08:36:15 +00001442 /* flush all outstanding writes */
1443 mmiowb();
1444
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001445 REG_WR(bp, addr, val);
1446 if (REG_RD(bp, addr) != val)
1447 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1448}
1449
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001450static void bnx2x_igu_int_disable(struct bnx2x *bp)
1451{
1452 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1453
1454 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1455 IGU_PF_CONF_INT_LINE_EN |
1456 IGU_PF_CONF_ATTN_BIT_EN);
1457
Merav Sicron51c1a582012-03-18 10:33:38 +00001458 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001459
1460 /* flush all outstanding writes */
1461 mmiowb();
1462
1463 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1464 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1465 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1466}
1467
Ariel Elior6383c0b2011-07-14 08:31:57 +00001468void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001469{
1470 if (bp->common.int_block == INT_BLOCK_HC)
1471 bnx2x_hc_int_disable(bp);
1472 else
1473 bnx2x_igu_int_disable(bp);
1474}
1475
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001476void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001477{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001478 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001479 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001481 if (disable_hw)
1482 /* prevent the HW from sending interrupts */
1483 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001484
1485 /* make sure all ISRs are done */
1486 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001487 synchronize_irq(bp->msix_table[0].vector);
1488 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001489#ifdef BCM_CNIC
1490 offset++;
1491#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001492 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001493 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001494 } else
1495 synchronize_irq(bp->pdev->irq);
1496
1497 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001498 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001499 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001500 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001501}
1502
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001503/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001504
1505/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001506 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507 */
1508
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001509/* Return true if succeeded to acquire the lock */
1510static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1511{
1512 u32 lock_status;
1513 u32 resource_bit = (1 << resource);
1514 int func = BP_FUNC(bp);
1515 u32 hw_lock_control_reg;
1516
Merav Sicron51c1a582012-03-18 10:33:38 +00001517 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1518 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001519
1520 /* Validating that the resource is within range */
1521 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001522 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001523 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1524 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001525 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001526 }
1527
1528 if (func <= 5)
1529 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1530 else
1531 hw_lock_control_reg =
1532 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1533
1534 /* Try to acquire the lock */
1535 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1536 lock_status = REG_RD(bp, hw_lock_control_reg);
1537 if (lock_status & resource_bit)
1538 return true;
1539
Merav Sicron51c1a582012-03-18 10:33:38 +00001540 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1541 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001542 return false;
1543}
1544
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001545/**
1546 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1547 *
1548 * @bp: driver handle
1549 *
1550 * Returns the recovery leader resource id according to the engine this function
1551 * belongs to. Currently only only 2 engines is supported.
1552 */
1553static inline int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
1554{
1555 if (BP_PATH(bp))
1556 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1557 else
1558 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1559}
1560
1561/**
1562 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1563 *
1564 * @bp: driver handle
1565 *
1566 * Tries to aquire a leader lock for cuurent engine.
1567 */
1568static inline bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
1569{
1570 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1571}
1572
Michael Chan993ac7b2009-10-10 13:46:56 +00001573#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001574static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Michael Chan993ac7b2009-10-10 13:46:56 +00001575#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001576
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001577void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001578{
1579 struct bnx2x *bp = fp->bp;
1580 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1581 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001582 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
1583 struct bnx2x_queue_sp_obj *q_obj = &fp->q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001584
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001585 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001586 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001587 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001588 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001589
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001590 switch (command) {
1591 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001592 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001593 drv_cmd = BNX2X_Q_CMD_UPDATE;
1594 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001595
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001596 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001597 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001598 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001599 break;
1600
Ariel Elior6383c0b2011-07-14 08:31:57 +00001601 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001602 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001603 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1604 break;
1605
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001606 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001607 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001608 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001609 break;
1610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001611 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001612 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001613 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1614 break;
1615
1616 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001617 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001618 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001619 break;
1620
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001621 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001622 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1623 command, fp->index);
1624 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001625 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001626
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001627 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1628 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1629 /* q_obj->complete_cmd() failure means that this was
1630 * an unexpected completion.
1631 *
1632 * In this case we don't want to increase the bp->spq_left
1633 * because apparently we haven't sent this command the first
1634 * place.
1635 */
1636#ifdef BNX2X_STOP_ON_ERROR
1637 bnx2x_panic();
1638#else
1639 return;
1640#endif
1641
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001642 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001643 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001644 /* push the change in bp->spq_left and towards the memory */
1645 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001646
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001647 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1648
Barak Witkowskia3348722012-04-23 03:04:46 +00001649 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1650 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1651 /* if Q update ramrod is completed for last Q in AFEX vif set
1652 * flow, then ACK MCP at the end
1653 *
1654 * mark pending ACK to MCP bit.
1655 * prevent case that both bits are cleared.
1656 * At the end of load/unload driver checks that
1657 * sp_state is cleaerd, and this order prevents
1658 * races
1659 */
1660 smp_mb__before_clear_bit();
1661 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1662 wmb();
1663 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1664 smp_mb__after_clear_bit();
1665
1666 /* schedule workqueue to send ack to MCP */
1667 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1668 }
1669
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001670 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001671}
1672
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001673void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1674 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1675{
1676 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1677
1678 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1679 start);
1680}
1681
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001682irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001683{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001684 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001685 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001686 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001687 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001688 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001689
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001690 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001691 if (unlikely(status == 0)) {
1692 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1693 return IRQ_NONE;
1694 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001695 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001696
Eilon Greenstein3196a882008-08-13 15:58:49 -07001697#ifdef BNX2X_STOP_ON_ERROR
1698 if (unlikely(bp->panic))
1699 return IRQ_HANDLED;
1700#endif
1701
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001702 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001703 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001704
Ariel Elior6383c0b2011-07-14 08:31:57 +00001705 mask = 0x2 << (fp->index + CNIC_PRESENT);
Eilon Greensteinca003922009-08-12 22:53:28 -07001706 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001707 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001708 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001709 for_each_cos_in_tx_queue(fp, cos)
1710 prefetch(fp->txdata[cos].tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001711 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001712 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001713 status &= ~mask;
1714 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001715 }
1716
Michael Chan993ac7b2009-10-10 13:46:56 +00001717#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001718 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001719 if (status & (mask | 0x1)) {
1720 struct cnic_ops *c_ops = NULL;
1721
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001722 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1723 rcu_read_lock();
1724 c_ops = rcu_dereference(bp->cnic_ops);
1725 if (c_ops)
1726 c_ops->cnic_handler(bp->cnic_data, NULL);
1727 rcu_read_unlock();
1728 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001729
1730 status &= ~mask;
1731 }
1732#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001733
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001734 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001735 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001736
1737 status &= ~0x1;
1738 if (!status)
1739 return IRQ_HANDLED;
1740 }
1741
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001742 if (unlikely(status))
1743 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001744 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001745
1746 return IRQ_HANDLED;
1747}
1748
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001749/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001750
1751/*
1752 * General service functions
1753 */
1754
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001755int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001756{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001757 u32 lock_status;
1758 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001759 int func = BP_FUNC(bp);
1760 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001761 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001762
1763 /* Validating that the resource is within range */
1764 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001765 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001766 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1767 return -EINVAL;
1768 }
1769
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001770 if (func <= 5) {
1771 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1772 } else {
1773 hw_lock_control_reg =
1774 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1775 }
1776
Eliezer Tamirf1410642008-02-28 11:51:50 -08001777 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001778 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001779 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001780 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001781 lock_status, resource_bit);
1782 return -EEXIST;
1783 }
1784
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001785 /* Try for 5 second every 5ms */
1786 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001787 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001788 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1789 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001790 if (lock_status & resource_bit)
1791 return 0;
1792
1793 msleep(5);
1794 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001795 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001796 return -EAGAIN;
1797}
1798
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001799int bnx2x_release_leader_lock(struct bnx2x *bp)
1800{
1801 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1802}
1803
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001804int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001805{
1806 u32 lock_status;
1807 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001808 int func = BP_FUNC(bp);
1809 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001810
1811 /* Validating that the resource is within range */
1812 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001813 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001814 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1815 return -EINVAL;
1816 }
1817
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001818 if (func <= 5) {
1819 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1820 } else {
1821 hw_lock_control_reg =
1822 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1823 }
1824
Eliezer Tamirf1410642008-02-28 11:51:50 -08001825 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001826 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001827 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001828 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001829 lock_status, resource_bit);
1830 return -EFAULT;
1831 }
1832
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001833 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001834 return 0;
1835}
1836
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001837
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001838int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1839{
1840 /* The GPIO should be swapped if swap register is set and active */
1841 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1842 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1843 int gpio_shift = gpio_num +
1844 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1845 u32 gpio_mask = (1 << gpio_shift);
1846 u32 gpio_reg;
1847 int value;
1848
1849 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1850 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1851 return -EINVAL;
1852 }
1853
1854 /* read GPIO value */
1855 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1856
1857 /* get the requested pin value */
1858 if ((gpio_reg & gpio_mask) == gpio_mask)
1859 value = 1;
1860 else
1861 value = 0;
1862
1863 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1864
1865 return value;
1866}
1867
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001868int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001869{
1870 /* The GPIO should be swapped if swap register is set and active */
1871 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001872 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001873 int gpio_shift = gpio_num +
1874 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1875 u32 gpio_mask = (1 << gpio_shift);
1876 u32 gpio_reg;
1877
1878 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1879 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1880 return -EINVAL;
1881 }
1882
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001883 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001884 /* read GPIO and mask except the float bits */
1885 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1886
1887 switch (mode) {
1888 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00001889 DP(NETIF_MSG_LINK,
1890 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001891 gpio_num, gpio_shift);
1892 /* clear FLOAT and set CLR */
1893 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1894 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1895 break;
1896
1897 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00001898 DP(NETIF_MSG_LINK,
1899 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001900 gpio_num, gpio_shift);
1901 /* clear FLOAT and set SET */
1902 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1903 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1904 break;
1905
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001906 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00001907 DP(NETIF_MSG_LINK,
1908 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001909 gpio_num, gpio_shift);
1910 /* set FLOAT */
1911 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1912 break;
1913
1914 default:
1915 break;
1916 }
1917
1918 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001919 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001920
1921 return 0;
1922}
1923
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001924int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1925{
1926 u32 gpio_reg = 0;
1927 int rc = 0;
1928
1929 /* Any port swapping should be handled by caller. */
1930
1931 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1932 /* read GPIO and mask except the float bits */
1933 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1934 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1935 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1936 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1937
1938 switch (mode) {
1939 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1940 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
1941 /* set CLR */
1942 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
1943 break;
1944
1945 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1946 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
1947 /* set SET */
1948 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
1949 break;
1950
1951 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
1952 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
1953 /* set FLOAT */
1954 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1955 break;
1956
1957 default:
1958 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
1959 rc = -EINVAL;
1960 break;
1961 }
1962
1963 if (rc == 0)
1964 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
1965
1966 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1967
1968 return rc;
1969}
1970
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001971int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1972{
1973 /* The GPIO should be swapped if swap register is set and active */
1974 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1975 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1976 int gpio_shift = gpio_num +
1977 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1978 u32 gpio_mask = (1 << gpio_shift);
1979 u32 gpio_reg;
1980
1981 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1982 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1983 return -EINVAL;
1984 }
1985
1986 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1987 /* read GPIO int */
1988 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1989
1990 switch (mode) {
1991 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00001992 DP(NETIF_MSG_LINK,
1993 "Clear GPIO INT %d (shift %d) -> output low\n",
1994 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001995 /* clear SET and set CLR */
1996 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1997 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1998 break;
1999
2000 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002001 DP(NETIF_MSG_LINK,
2002 "Set GPIO INT %d (shift %d) -> output high\n",
2003 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002004 /* clear CLR and set SET */
2005 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2006 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2007 break;
2008
2009 default:
2010 break;
2011 }
2012
2013 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2014 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2015
2016 return 0;
2017}
2018
Eliezer Tamirf1410642008-02-28 11:51:50 -08002019static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2020{
2021 u32 spio_mask = (1 << spio_num);
2022 u32 spio_reg;
2023
2024 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2025 (spio_num > MISC_REGISTERS_SPIO_7)) {
2026 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2027 return -EINVAL;
2028 }
2029
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002030 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002031 /* read SPIO and mask except the float bits */
2032 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2033
2034 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002035 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002036 DP(NETIF_MSG_HW, "Set SPIO %d -> output low\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002037 /* clear FLOAT and set CLR */
2038 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2039 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2040 break;
2041
Eilon Greenstein6378c022008-08-13 15:59:25 -07002042 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002043 DP(NETIF_MSG_HW, "Set SPIO %d -> output high\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002044 /* clear FLOAT and set SET */
2045 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2046 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2047 break;
2048
2049 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002050 DP(NETIF_MSG_HW, "Set SPIO %d -> input\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002051 /* set FLOAT */
2052 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2053 break;
2054
2055 default:
2056 break;
2057 }
2058
2059 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002060 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002061
2062 return 0;
2063}
2064
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002065void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002066{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002067 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002068 switch (bp->link_vars.ieee_fc &
2069 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002070 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002071 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002072 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002073 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002074
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002075 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002076 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002077 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002078 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002079
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002080 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002081 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002082 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002083
Eliezer Tamirf1410642008-02-28 11:51:50 -08002084 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002085 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002086 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002087 break;
2088 }
2089}
2090
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002091u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002092{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002093 if (!BP_NOMCP(bp)) {
2094 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002095 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2096 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002097 /*
2098 * Initialize link parameters structure variables
2099 * It is recommended to turn off RX FC for jumbo frames
2100 * for better performance
2101 */
2102 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002103 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002104 else
David S. Millerc0700f92008-12-16 23:53:20 -08002105 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002106
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002107 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002108
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002109 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002110 struct link_params *lp = &bp->link_params;
2111 lp->loopback_mode = LOOPBACK_XGXS;
2112 /* do PHY loopback at 10G speed, if possible */
2113 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2114 if (lp->speed_cap_mask[cfx_idx] &
2115 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2116 lp->req_line_speed[cfx_idx] =
2117 SPEED_10000;
2118 else
2119 lp->req_line_speed[cfx_idx] =
2120 SPEED_1000;
2121 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002122 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002123
Eilon Greenstein19680c42008-08-13 15:47:33 -07002124 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002125
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002126 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002127
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002128 bnx2x_calc_fc_adv(bp);
2129
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002130 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2131 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002132 bnx2x_link_report(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002133 } else
2134 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002135 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002136 return rc;
2137 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002138 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002139 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002140}
2141
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002142void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002143{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002144 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002145 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00002146 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002147 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002148 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002149
Eilon Greenstein19680c42008-08-13 15:47:33 -07002150 bnx2x_calc_fc_adv(bp);
2151 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002152 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002153}
2154
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002155static void bnx2x__link_reset(struct bnx2x *bp)
2156{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002157 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002158 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002159 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002160 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002161 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002162 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002163}
2164
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002165u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002166{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002167 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002168
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002169 if (!BP_NOMCP(bp)) {
2170 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002171 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2172 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002173 bnx2x_release_phy_lock(bp);
2174 } else
2175 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002176
2177 return rc;
2178}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002179
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002180
Eilon Greenstein2691d512009-08-12 08:22:08 +00002181/* Calculates the sum of vn_min_rates.
2182 It's needed for further normalizing of the min_rates.
2183 Returns:
2184 sum of vn_min_rates.
2185 or
2186 0 - if all the min_rates are 0.
2187 In the later case fainess algorithm should be deactivated.
2188 If not all min_rates are zero then those that are zeroes will be set to 1.
2189 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002190static void bnx2x_calc_vn_min(struct bnx2x *bp,
2191 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002192{
2193 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002194 int vn;
2195
David S. Miller8decf862011-09-22 03:23:13 -04002196 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002197 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002198 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2199 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2200
2201 /* Skip hidden vns */
2202 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002203 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002204 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002205 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002206 vn_min_rate = DEF_MIN_RATE;
2207 else
2208 all_zero = 0;
2209
Yuval Mintzb475d782012-04-03 18:41:29 +00002210 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002211 }
2212
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002213 /* if ETS or all min rates are zeros - disable fairness */
2214 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002215 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002216 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2217 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2218 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002219 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002220 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002221 DP(NETIF_MSG_IFUP,
2222 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002223 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002224 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002225 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002226}
2227
Yuval Mintzb475d782012-04-03 18:41:29 +00002228static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2229 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002230{
Yuval Mintzb475d782012-04-03 18:41:29 +00002231 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002232 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002233
Yuval Mintzb475d782012-04-03 18:41:29 +00002234 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002235 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002236 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002237 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2238
Yuval Mintzb475d782012-04-03 18:41:29 +00002239 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002240 /* maxCfg in percents of linkspeed */
2241 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002242 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002243 /* maxCfg is absolute in 100Mb units */
2244 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002245 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002246
Yuval Mintzb475d782012-04-03 18:41:29 +00002247 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002248
Yuval Mintzb475d782012-04-03 18:41:29 +00002249 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002250}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002251
Yuval Mintzb475d782012-04-03 18:41:29 +00002252
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002253static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2254{
2255 if (CHIP_REV_IS_SLOW(bp))
2256 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002257 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002258 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002259
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002260 return CMNG_FNS_NONE;
2261}
2262
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002263void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002264{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002265 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002266
2267 if (BP_NOMCP(bp))
2268 return; /* what should be the default bvalue in this case */
2269
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002270 /* For 2 port configuration the absolute function number formula
2271 * is:
2272 * abs_func = 2 * vn + BP_PORT + BP_PATH
2273 *
2274 * and there are 4 functions per port
2275 *
2276 * For 4 port configuration it is
2277 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2278 *
2279 * and there are 2 functions per port
2280 */
David S. Miller8decf862011-09-22 03:23:13 -04002281 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002282 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2283
2284 if (func >= E1H_FUNC_MAX)
2285 break;
2286
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002287 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002288 MF_CFG_RD(bp, func_mf_config[func].config);
2289 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002290 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2291 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2292 bp->flags |= MF_FUNC_DIS;
2293 } else {
2294 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2295 bp->flags &= ~MF_FUNC_DIS;
2296 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002297}
2298
2299static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2300{
Yuval Mintzb475d782012-04-03 18:41:29 +00002301 struct cmng_init_input input;
2302 memset(&input, 0, sizeof(struct cmng_init_input));
2303
2304 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002305
2306 if (cmng_type == CMNG_FNS_MINMAX) {
2307 int vn;
2308
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002309 /* read mf conf from shmem */
2310 if (read_cfg)
2311 bnx2x_read_mf_cfg(bp);
2312
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002313 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002314 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002315
2316 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002317 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002318 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002319 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002320
2321 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002322 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002323 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002324
2325 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002326 return;
2327 }
2328
2329 /* rate shaping and fairness are disabled */
2330 DP(NETIF_MSG_IFUP,
2331 "rate shaping and fairness are disabled\n");
2332}
2333
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002334/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002335static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002336{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002337 /* Make sure that we are synced with the current statistics */
2338 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2339
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002340 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002341
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002342 if (bp->link_vars.link_up) {
2343
Eilon Greenstein1c063282009-02-12 08:36:43 +00002344 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002345 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002346 int port = BP_PORT(bp);
2347 u32 pause_enabled = 0;
2348
2349 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2350 pause_enabled = 1;
2351
2352 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002353 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002354 pause_enabled);
2355 }
2356
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002357 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002358 struct host_port_stats *pstats;
2359
2360 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002361 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002362 memset(&(pstats->mac_stx[0]), 0,
2363 sizeof(struct mac_stx));
2364 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002365 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002366 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2367 }
2368
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002369 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2370 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002371
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002372 if (cmng_fns != CMNG_FNS_NONE) {
2373 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2374 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2375 } else
2376 /* rate shaping and fairness are disabled */
2377 DP(NETIF_MSG_IFUP,
2378 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002379 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002380
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002381 __bnx2x_link_report(bp);
2382
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002383 if (IS_MF(bp))
2384 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002385}
2386
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002387void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002388{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002389 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002390 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002391
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002392 /* read updated dcb configuration */
2393 bnx2x_dcbx_pmf_update(bp);
2394
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002395 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2396
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002397 if (bp->link_vars.link_up)
2398 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2399 else
2400 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2401
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002402 /* indicate link status */
2403 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002404}
2405
Barak Witkowskia3348722012-04-23 03:04:46 +00002406static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2407 u16 vlan_val, u8 allowed_prio)
2408{
2409 struct bnx2x_func_state_params func_params = {0};
2410 struct bnx2x_func_afex_update_params *f_update_params =
2411 &func_params.params.afex_update;
2412
2413 func_params.f_obj = &bp->func_obj;
2414 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2415
2416 /* no need to wait for RAMROD completion, so don't
2417 * set RAMROD_COMP_WAIT flag
2418 */
2419
2420 f_update_params->vif_id = vifid;
2421 f_update_params->afex_default_vlan = vlan_val;
2422 f_update_params->allowed_priorities = allowed_prio;
2423
2424 /* if ramrod can not be sent, response to MCP immediately */
2425 if (bnx2x_func_state_change(bp, &func_params) < 0)
2426 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2427
2428 return 0;
2429}
2430
2431static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2432 u16 vif_index, u8 func_bit_map)
2433{
2434 struct bnx2x_func_state_params func_params = {0};
2435 struct bnx2x_func_afex_viflists_params *update_params =
2436 &func_params.params.afex_viflists;
2437 int rc;
2438 u32 drv_msg_code;
2439
2440 /* validate only LIST_SET and LIST_GET are received from switch */
2441 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2442 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2443 cmd_type);
2444
2445 func_params.f_obj = &bp->func_obj;
2446 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2447
2448 /* set parameters according to cmd_type */
2449 update_params->afex_vif_list_command = cmd_type;
2450 update_params->vif_list_index = cpu_to_le16(vif_index);
2451 update_params->func_bit_map =
2452 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2453 update_params->func_to_clear = 0;
2454 drv_msg_code =
2455 (cmd_type == VIF_LIST_RULE_GET) ?
2456 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2457 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2458
2459 /* if ramrod can not be sent, respond to MCP immediately for
2460 * SET and GET requests (other are not triggered from MCP)
2461 */
2462 rc = bnx2x_func_state_change(bp, &func_params);
2463 if (rc < 0)
2464 bnx2x_fw_command(bp, drv_msg_code, 0);
2465
2466 return 0;
2467}
2468
2469static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2470{
2471 struct afex_stats afex_stats;
2472 u32 func = BP_ABS_FUNC(bp);
2473 u32 mf_config;
2474 u16 vlan_val;
2475 u32 vlan_prio;
2476 u16 vif_id;
2477 u8 allowed_prio;
2478 u8 vlan_mode;
2479 u32 addr_to_write, vifid, addrs, stats_type, i;
2480
2481 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2482 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2483 DP(BNX2X_MSG_MCP,
2484 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2485 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2486 }
2487
2488 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2489 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2490 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2491 DP(BNX2X_MSG_MCP,
2492 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2493 vifid, addrs);
2494 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2495 addrs);
2496 }
2497
2498 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2499 addr_to_write = SHMEM2_RD(bp,
2500 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2501 stats_type = SHMEM2_RD(bp,
2502 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2503
2504 DP(BNX2X_MSG_MCP,
2505 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2506 addr_to_write);
2507
2508 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2509
2510 /* write response to scratchpad, for MCP */
2511 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2512 REG_WR(bp, addr_to_write + i*sizeof(u32),
2513 *(((u32 *)(&afex_stats))+i));
2514
2515 /* send ack message to MCP */
2516 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2517 }
2518
2519 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2520 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2521 bp->mf_config[BP_VN(bp)] = mf_config;
2522 DP(BNX2X_MSG_MCP,
2523 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2524 mf_config);
2525
2526 /* if VIF_SET is "enabled" */
2527 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2528 /* set rate limit directly to internal RAM */
2529 struct cmng_init_input cmng_input;
2530 struct rate_shaping_vars_per_vn m_rs_vn;
2531 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2532 u32 addr = BAR_XSTRORM_INTMEM +
2533 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2534
2535 bp->mf_config[BP_VN(bp)] = mf_config;
2536
2537 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2538 m_rs_vn.vn_counter.rate =
2539 cmng_input.vnic_max_rate[BP_VN(bp)];
2540 m_rs_vn.vn_counter.quota =
2541 (m_rs_vn.vn_counter.rate *
2542 RS_PERIODIC_TIMEOUT_USEC) / 8;
2543
2544 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2545
2546 /* read relevant values from mf_cfg struct in shmem */
2547 vif_id =
2548 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2549 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2550 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2551 vlan_val =
2552 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2553 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2554 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2555 vlan_prio = (mf_config &
2556 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2557 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2558 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2559 vlan_mode =
2560 (MF_CFG_RD(bp,
2561 func_mf_config[func].afex_config) &
2562 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2563 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2564 allowed_prio =
2565 (MF_CFG_RD(bp,
2566 func_mf_config[func].afex_config) &
2567 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2568 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2569
2570 /* send ramrod to FW, return in case of failure */
2571 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2572 allowed_prio))
2573 return;
2574
2575 bp->afex_def_vlan_tag = vlan_val;
2576 bp->afex_vlan_mode = vlan_mode;
2577 } else {
2578 /* notify link down because BP->flags is disabled */
2579 bnx2x_link_report(bp);
2580
2581 /* send INVALID VIF ramrod to FW */
2582 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2583
2584 /* Reset the default afex VLAN */
2585 bp->afex_def_vlan_tag = -1;
2586 }
2587 }
2588}
2589
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002590static void bnx2x_pmf_update(struct bnx2x *bp)
2591{
2592 int port = BP_PORT(bp);
2593 u32 val;
2594
2595 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002596 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002597
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002598 /*
2599 * We need the mb() to ensure the ordering between the writing to
2600 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2601 */
2602 smp_mb();
2603
2604 /* queue a periodic task */
2605 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2606
Dmitry Kravkovef018542011-06-14 01:33:57 +00002607 bnx2x_dcbx_pmf_update(bp);
2608
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002609 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002610 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002611 if (bp->common.int_block == INT_BLOCK_HC) {
2612 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2613 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002614 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002615 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2616 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2617 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002618
2619 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002620}
2621
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002622/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002623
2624/* slow path */
2625
2626/*
2627 * General service functions
2628 */
2629
Eilon Greenstein2691d512009-08-12 08:22:08 +00002630/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002631u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002632{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002633 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002634 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002635 u32 rc = 0;
2636 u32 cnt = 1;
2637 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2638
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002639 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002640 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002641 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2642 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2643
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002644 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2645 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002646
2647 do {
2648 /* let the FW do it's magic ... */
2649 msleep(delay);
2650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002651 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002652
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002653 /* Give the FW up to 5 second (500*10ms) */
2654 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002655
2656 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2657 cnt*delay, rc, seq);
2658
2659 /* is this a reply to our command? */
2660 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2661 rc &= FW_MSG_CODE_MASK;
2662 else {
2663 /* FW BUG! */
2664 BNX2X_ERR("FW failed to respond!\n");
2665 bnx2x_fw_dump(bp);
2666 rc = 0;
2667 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002668 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002669
2670 return rc;
2671}
2672
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002673
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002674void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002675{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002676 if (CHIP_IS_E1x(bp)) {
2677 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002678
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002679 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2680 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002681
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002682 /* Enable the function in the FW */
2683 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2684 storm_memset_func_en(bp, p->func_id, 1);
2685
2686 /* spq */
2687 if (p->func_flgs & FUNC_FLG_SPQ) {
2688 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2689 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2690 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2691 }
2692}
2693
Ariel Elior6383c0b2011-07-14 08:31:57 +00002694/**
2695 * bnx2x_get_tx_only_flags - Return common flags
2696 *
2697 * @bp device handle
2698 * @fp queue handle
2699 * @zero_stats TRUE if statistics zeroing is needed
2700 *
2701 * Return the flags that are common for the Tx-only and not normal connections.
2702 */
2703static inline unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2704 struct bnx2x_fastpath *fp,
2705 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002706{
2707 unsigned long flags = 0;
2708
2709 /* PF driver will always initialize the Queue to an ACTIVE state */
2710 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2711
Ariel Elior6383c0b2011-07-14 08:31:57 +00002712 /* tx only connections collect statistics (on the same index as the
2713 * parent connection). The statistics are zeroed when the parent
2714 * connection is initialized.
2715 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002716
2717 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2718 if (zero_stats)
2719 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2720
Ariel Elior6383c0b2011-07-14 08:31:57 +00002721
2722 return flags;
2723}
2724
2725static inline unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2726 struct bnx2x_fastpath *fp,
2727 bool leading)
2728{
2729 unsigned long flags = 0;
2730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002731 /* calculate other queue flags */
2732 if (IS_MF_SD(bp))
2733 __set_bit(BNX2X_Q_FLG_OV, &flags);
2734
Barak Witkowskia3348722012-04-23 03:04:46 +00002735 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002736 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002737 /* For FCoE - force usage of default priority (for afex) */
2738 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2739 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002740
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002741 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002742 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002743 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002744 if (fp->mode == TPA_MODE_GRO)
2745 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002746 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002747
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002748 if (leading) {
2749 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2750 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2751 }
2752
2753 /* Always set HW VLAN stripping */
2754 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002755
Barak Witkowskia3348722012-04-23 03:04:46 +00002756 /* configure silent vlan removal */
2757 if (IS_MF_AFEX(bp))
2758 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
2759
Ariel Elior6383c0b2011-07-14 08:31:57 +00002760
2761 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002762}
2763
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002764static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002765 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2766 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002767{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002768 gen_init->stat_id = bnx2x_stats_id(fp);
2769 gen_init->spcl_id = fp->cl_id;
2770
2771 /* Always use mini-jumbo MTU for FCoE L2 ring */
2772 if (IS_FCOE_FP(fp))
2773 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2774 else
2775 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002776
2777 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002778}
2779
2780static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2781 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2782 struct bnx2x_rxq_setup_params *rxq_init)
2783{
2784 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002785 u16 sge_sz = 0;
2786 u16 tpa_agg_size = 0;
2787
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002788 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04002789 pause->sge_th_lo = SGE_TH_LO(bp);
2790 pause->sge_th_hi = SGE_TH_HI(bp);
2791
2792 /* validate SGE ring has enough to cross high threshold */
2793 WARN_ON(bp->dropless_fc &&
2794 pause->sge_th_hi + FW_PREFETCH_CNT >
2795 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
2796
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002797 tpa_agg_size = min_t(u32,
2798 (min_t(u32, 8, MAX_SKB_FRAGS) *
2799 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2800 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2801 SGE_PAGE_SHIFT;
2802 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2803 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2804 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2805 0xffff);
2806 }
2807
2808 /* pause - not for e1 */
2809 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04002810 pause->bd_th_lo = BD_TH_LO(bp);
2811 pause->bd_th_hi = BD_TH_HI(bp);
2812
2813 pause->rcq_th_lo = RCQ_TH_LO(bp);
2814 pause->rcq_th_hi = RCQ_TH_HI(bp);
2815 /*
2816 * validate that rings have enough entries to cross
2817 * high thresholds
2818 */
2819 WARN_ON(bp->dropless_fc &&
2820 pause->bd_th_hi + FW_PREFETCH_CNT >
2821 bp->rx_ring_size);
2822 WARN_ON(bp->dropless_fc &&
2823 pause->rcq_th_hi + FW_PREFETCH_CNT >
2824 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002825
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002826 pause->pri_map = 1;
2827 }
2828
2829 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002830 rxq_init->dscr_map = fp->rx_desc_mapping;
2831 rxq_init->sge_map = fp->rx_sge_mapping;
2832 rxq_init->rcq_map = fp->rx_comp_mapping;
2833 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002834
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002835 /* This should be a maximum number of data bytes that may be
2836 * placed on the BD (not including paddings).
2837 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00002838 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
2839 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002840
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002841 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002842 rxq_init->tpa_agg_sz = tpa_agg_size;
2843 rxq_init->sge_buf_sz = sge_sz;
2844 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002845 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00002846 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002847
2848 /* Maximum number or simultaneous TPA aggregation for this Queue.
2849 *
2850 * For PF Clients it should be the maximum avaliable number.
2851 * VF driver(s) may want to define it to a smaller value.
2852 */
David S. Miller8decf862011-09-22 03:23:13 -04002853 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002854
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002855 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2856 rxq_init->fw_sb_id = fp->fw_sb_id;
2857
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002858 if (IS_FCOE_FP(fp))
2859 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2860 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00002861 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00002862 /* configure silent vlan removal
2863 * if multi function mode is afex, then mask default vlan
2864 */
2865 if (IS_MF_AFEX(bp)) {
2866 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
2867 rxq_init->silent_removal_mask = VLAN_VID_MASK;
2868 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002869}
2870
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002871static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002872 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
2873 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002874{
Ariel Elior6383c0b2011-07-14 08:31:57 +00002875 txq_init->dscr_map = fp->txdata[cos].tx_desc_mapping;
2876 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002877 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2878 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002879
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002880 /*
2881 * set the tss leading client id for TX classfication ==
2882 * leading RSS client id
2883 */
2884 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2885
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002886 if (IS_FCOE_FP(fp)) {
2887 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2888 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2889 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002890}
2891
stephen hemminger8d962862010-10-21 07:50:56 +00002892static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002893{
2894 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002895 struct event_ring_data eq_data = { {0} };
2896 u16 flags;
2897
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002898 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002899 /* reset IGU PF statistics: MSIX + ATTN */
2900 /* PF */
2901 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2902 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2903 (CHIP_MODE_IS_4_PORT(bp) ?
2904 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2905 /* ATTN */
2906 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2907 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2908 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2909 (CHIP_MODE_IS_4_PORT(bp) ?
2910 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2911 }
2912
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002913 /* function setup flags */
2914 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2915
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002916 /* This flag is relevant for E1x only.
2917 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002918 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002919 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002920
2921 func_init.func_flgs = flags;
2922 func_init.pf_id = BP_FUNC(bp);
2923 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002924 func_init.spq_map = bp->spq_mapping;
2925 func_init.spq_prod = bp->spq_prod_idx;
2926
2927 bnx2x_func_init(bp, &func_init);
2928
2929 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2930
2931 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002932 * Congestion management values depend on the link rate
2933 * There is no active link so initial link rate is set to 10 Gbps.
2934 * When the link comes up The congestion management values are
2935 * re-calculated according to the actual link rate.
2936 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002937 bp->link_vars.line_speed = SPEED_10000;
2938 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2939
2940 /* Only the PMF sets the HW */
2941 if (bp->port.pmf)
2942 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2943
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002944 /* init Event Queue */
2945 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2946 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2947 eq_data.producer = bp->eq_prod;
2948 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2949 eq_data.sb_id = DEF_SB_ID;
2950 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2951}
2952
2953
Eilon Greenstein2691d512009-08-12 08:22:08 +00002954static void bnx2x_e1h_disable(struct bnx2x *bp)
2955{
2956 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002957
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002958 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002959
2960 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002961}
2962
2963static void bnx2x_e1h_enable(struct bnx2x *bp)
2964{
2965 int port = BP_PORT(bp);
2966
2967 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2968
Eilon Greenstein2691d512009-08-12 08:22:08 +00002969 /* Tx queue should be only reenabled */
2970 netif_tx_wake_all_queues(bp->dev);
2971
Eilon Greenstein061bc702009-10-15 00:18:47 -07002972 /*
2973 * Should not call netif_carrier_on since it will be called if the link
2974 * is up when checking for link state
2975 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002976}
2977
Barak Witkowski1d187b32011-12-05 22:41:50 +00002978#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
2979
2980static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
2981{
2982 struct eth_stats_info *ether_stat =
2983 &bp->slowpath->drv_info_to_mcp.ether_stat;
2984
2985 /* leave last char as NULL */
2986 memcpy(ether_stat->version, DRV_MODULE_VERSION,
2987 ETH_STAT_INFO_VERSION_LEN - 1);
2988
2989 bp->fp[0].mac_obj.get_n_elements(bp, &bp->fp[0].mac_obj,
2990 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
2991 ether_stat->mac_local);
2992
2993 ether_stat->mtu_size = bp->dev->mtu;
2994
2995 if (bp->dev->features & NETIF_F_RXCSUM)
2996 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
2997 if (bp->dev->features & NETIF_F_TSO)
2998 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
2999 ether_stat->feature_flags |= bp->common.boot_mode;
3000
3001 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3002
3003 ether_stat->txq_size = bp->tx_ring_size;
3004 ether_stat->rxq_size = bp->rx_ring_size;
3005}
3006
3007static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3008{
Michael Chanf2fd5c32011-12-06 10:58:08 +00003009#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00003010 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3011 struct fcoe_stats_info *fcoe_stat =
3012 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3013
3014 memcpy(fcoe_stat->mac_local, bp->fip_mac, ETH_ALEN);
3015
3016 fcoe_stat->qos_priority =
3017 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3018
3019 /* insert FCoE stats from ramrod response */
3020 if (!NO_FCOE(bp)) {
3021 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
3022 &bp->fw_stats_data->queue_stats[FCOE_IDX].
3023 tstorm_queue_statistics;
3024
3025 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
3026 &bp->fw_stats_data->queue_stats[FCOE_IDX].
3027 xstorm_queue_statistics;
3028
3029 struct fcoe_statistics_params *fw_fcoe_stat =
3030 &bp->fw_stats_data->fcoe;
3031
3032 ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
3033 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
3034
3035 ADD_64(fcoe_stat->rx_bytes_hi,
3036 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3037 fcoe_stat->rx_bytes_lo,
3038 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
3039
3040 ADD_64(fcoe_stat->rx_bytes_hi,
3041 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3042 fcoe_stat->rx_bytes_lo,
3043 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
3044
3045 ADD_64(fcoe_stat->rx_bytes_hi,
3046 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3047 fcoe_stat->rx_bytes_lo,
3048 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
3049
3050 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3051 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
3052
3053 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3054 fcoe_q_tstorm_stats->rcv_ucast_pkts);
3055
3056 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3057 fcoe_q_tstorm_stats->rcv_bcast_pkts);
3058
3059 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
Barak Witkowskif33f1fc2011-12-07 03:45:36 +00003060 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003061
3062 ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
3063 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
3064
3065 ADD_64(fcoe_stat->tx_bytes_hi,
3066 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3067 fcoe_stat->tx_bytes_lo,
3068 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
3069
3070 ADD_64(fcoe_stat->tx_bytes_hi,
3071 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3072 fcoe_stat->tx_bytes_lo,
3073 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
3074
3075 ADD_64(fcoe_stat->tx_bytes_hi,
3076 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3077 fcoe_stat->tx_bytes_lo,
3078 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
3079
3080 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3081 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
3082
3083 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3084 fcoe_q_xstorm_stats->ucast_pkts_sent);
3085
3086 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3087 fcoe_q_xstorm_stats->bcast_pkts_sent);
3088
3089 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3090 fcoe_q_xstorm_stats->mcast_pkts_sent);
3091 }
3092
Barak Witkowski1d187b32011-12-05 22:41:50 +00003093 /* ask L5 driver to add data to the struct */
3094 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
3095#endif
3096}
3097
3098static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3099{
Michael Chanf2fd5c32011-12-06 10:58:08 +00003100#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00003101 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3102 struct iscsi_stats_info *iscsi_stat =
3103 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3104
3105 memcpy(iscsi_stat->mac_local, bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
3106
3107 iscsi_stat->qos_priority =
3108 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3109
Barak Witkowski1d187b32011-12-05 22:41:50 +00003110 /* ask L5 driver to add data to the struct */
3111 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
3112#endif
3113}
3114
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003115/* called due to MCP event (on pmf):
3116 * reread new bandwidth configuration
3117 * configure FW
3118 * notify others function about the change
3119 */
3120static inline void bnx2x_config_mf_bw(struct bnx2x *bp)
3121{
3122 if (bp->link_vars.link_up) {
3123 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3124 bnx2x_link_sync_notify(bp);
3125 }
3126 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3127}
3128
3129static inline void bnx2x_set_mf_bw(struct bnx2x *bp)
3130{
3131 bnx2x_config_mf_bw(bp);
3132 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3133}
3134
Barak Witkowski1d187b32011-12-05 22:41:50 +00003135static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3136{
3137 enum drv_info_opcode op_code;
3138 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3139
3140 /* if drv_info version supported by MFW doesn't match - send NACK */
3141 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3142 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3143 return;
3144 }
3145
3146 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3147 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3148
3149 memset(&bp->slowpath->drv_info_to_mcp, 0,
3150 sizeof(union drv_info_to_mcp));
3151
3152 switch (op_code) {
3153 case ETH_STATS_OPCODE:
3154 bnx2x_drv_info_ether_stat(bp);
3155 break;
3156 case FCOE_STATS_OPCODE:
3157 bnx2x_drv_info_fcoe_stat(bp);
3158 break;
3159 case ISCSI_STATS_OPCODE:
3160 bnx2x_drv_info_iscsi_stat(bp);
3161 break;
3162 default:
3163 /* if op code isn't supported - send NACK */
3164 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3165 return;
3166 }
3167
3168 /* if we got drv_info attn from MFW then these fields are defined in
3169 * shmem2 for sure
3170 */
3171 SHMEM2_WR(bp, drv_info_host_addr_lo,
3172 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3173 SHMEM2_WR(bp, drv_info_host_addr_hi,
3174 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3175
3176 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3177}
3178
Eilon Greenstein2691d512009-08-12 08:22:08 +00003179static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3180{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003181 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003182
3183 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3184
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003185 /*
3186 * This is the only place besides the function initialization
3187 * where the bp->flags can change so it is done without any
3188 * locks
3189 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003190 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003191 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003192 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003193
3194 bnx2x_e1h_disable(bp);
3195 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003196 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003197 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003198
3199 bnx2x_e1h_enable(bp);
3200 }
3201 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3202 }
3203 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003204 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003205 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3206 }
3207
3208 /* Report results to MCP */
3209 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003210 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003211 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003212 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003213}
3214
Michael Chan28912902009-10-10 13:46:53 +00003215/* must be called under the spq lock */
3216static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
3217{
3218 struct eth_spe *next_spe = bp->spq_prod_bd;
3219
3220 if (bp->spq_prod_bd == bp->spq_last_bd) {
3221 bp->spq_prod_bd = bp->spq;
3222 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003223 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan28912902009-10-10 13:46:53 +00003224 } else {
3225 bp->spq_prod_bd++;
3226 bp->spq_prod_idx++;
3227 }
3228 return next_spe;
3229}
3230
3231/* must be called under the spq lock */
3232static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
3233{
3234 int func = BP_FUNC(bp);
3235
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003236 /*
3237 * Make sure that BD data is updated before writing the producer:
3238 * BD data is written to the memory, the producer is read from the
3239 * memory, thus we need a full memory barrier to ensure the ordering.
3240 */
3241 mb();
Michael Chan28912902009-10-10 13:46:53 +00003242
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003243 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003244 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00003245 mmiowb();
3246}
3247
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003248/**
3249 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3250 *
3251 * @cmd: command to check
3252 * @cmd_type: command type
3253 */
3254static inline bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
3255{
3256 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003257 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003258 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3259 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3260 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3261 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3262 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3263 return true;
3264 else
3265 return false;
3266
3267}
3268
3269
3270/**
3271 * bnx2x_sp_post - place a single command on an SP ring
3272 *
3273 * @bp: driver handle
3274 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3275 * @cid: SW CID the command is related to
3276 * @data_hi: command private data address (high 32 bits)
3277 * @data_lo: command private data address (low 32 bits)
3278 * @cmd_type: command type (e.g. NONE, ETH)
3279 *
3280 * SP data is handled as if it's always an address pair, thus data fields are
3281 * not swapped to little endian in upper functions. Instead this function swaps
3282 * data as if it's two u32 fields.
3283 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003284int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003285 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003286{
Michael Chan28912902009-10-10 13:46:53 +00003287 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003288 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003289 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003290
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003291#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003292 if (unlikely(bp->panic)) {
3293 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003294 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003295 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003296#endif
3297
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003298 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003299
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003300 if (common) {
3301 if (!atomic_read(&bp->eq_spq_left)) {
3302 BNX2X_ERR("BUG! EQ ring full!\n");
3303 spin_unlock_bh(&bp->spq_lock);
3304 bnx2x_panic();
3305 return -EBUSY;
3306 }
3307 } else if (!atomic_read(&bp->cq_spq_left)) {
3308 BNX2X_ERR("BUG! SPQ ring full!\n");
3309 spin_unlock_bh(&bp->spq_lock);
3310 bnx2x_panic();
3311 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003312 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003313
Michael Chan28912902009-10-10 13:46:53 +00003314 spe = bnx2x_sp_get_next(bp);
3315
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003316 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003317 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003318 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3319 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003320
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003321 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003322
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003323 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3324 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003325
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003326 spe->hdr.type = cpu_to_le16(type);
3327
3328 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3329 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3330
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003331 /*
3332 * It's ok if the actual decrement is issued towards the memory
3333 * somewhere between the spin_lock and spin_unlock. Thus no
3334 * more explict memory barrier is needed.
3335 */
3336 if (common)
3337 atomic_dec(&bp->eq_spq_left);
3338 else
3339 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003340
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003341
Merav Sicron51c1a582012-03-18 10:33:38 +00003342 DP(BNX2X_MSG_SP,
3343 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003344 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3345 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003346 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003347 HW_CID(bp, cid), data_hi, data_lo, type,
3348 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003349
Michael Chan28912902009-10-10 13:46:53 +00003350 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003351 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003352 return 0;
3353}
3354
3355/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003356static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003357{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003358 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003359 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003360
3361 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003362 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003363 val = (1UL << 31);
3364 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3365 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3366 if (val & (1L << 31))
3367 break;
3368
3369 msleep(5);
3370 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003371 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003372 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003373 rc = -EBUSY;
3374 }
3375
3376 return rc;
3377}
3378
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003379/* release split MCP access lock register */
3380static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003381{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003382 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003383}
3384
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003385#define BNX2X_DEF_SB_ATT_IDX 0x0001
3386#define BNX2X_DEF_SB_IDX 0x0002
3387
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003388static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
3389{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003390 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003391 u16 rc = 0;
3392
3393 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003394 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3395 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003396 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003397 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003398
3399 if (bp->def_idx != def_sb->sp_sb.running_index) {
3400 bp->def_idx = def_sb->sp_sb.running_index;
3401 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003402 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003403
3404 /* Do not reorder: indecies reading should complete before handling */
3405 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003406 return rc;
3407}
3408
3409/*
3410 * slow path service functions
3411 */
3412
3413static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3414{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003415 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003416 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3417 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003418 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3419 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003420 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003421 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003422 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003423
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003424 if (bp->attn_state & asserted)
3425 BNX2X_ERR("IGU ERROR\n");
3426
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003427 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3428 aeu_mask = REG_RD(bp, aeu_addr);
3429
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003430 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003431 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003432 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003433 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003434
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003435 REG_WR(bp, aeu_addr, aeu_mask);
3436 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003437
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003438 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003439 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003440 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003441
3442 if (asserted & ATTN_HARD_WIRED_MASK) {
3443 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003444
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003445 bnx2x_acquire_phy_lock(bp);
3446
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003447 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003448 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003449
Yaniv Rosner361c3912011-06-14 01:33:19 +00003450 /* If nig_mask is not set, no need to call the update
3451 * function.
3452 */
3453 if (nig_mask) {
3454 REG_WR(bp, nig_int_mask_addr, 0);
3455
3456 bnx2x_link_attn(bp);
3457 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003458
3459 /* handle unicore attn? */
3460 }
3461 if (asserted & ATTN_SW_TIMER_4_FUNC)
3462 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3463
3464 if (asserted & GPIO_2_FUNC)
3465 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3466
3467 if (asserted & GPIO_3_FUNC)
3468 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3469
3470 if (asserted & GPIO_4_FUNC)
3471 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3472
3473 if (port == 0) {
3474 if (asserted & ATTN_GENERAL_ATTN_1) {
3475 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3476 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3477 }
3478 if (asserted & ATTN_GENERAL_ATTN_2) {
3479 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3480 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3481 }
3482 if (asserted & ATTN_GENERAL_ATTN_3) {
3483 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3484 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3485 }
3486 } else {
3487 if (asserted & ATTN_GENERAL_ATTN_4) {
3488 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3489 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3490 }
3491 if (asserted & ATTN_GENERAL_ATTN_5) {
3492 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3493 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3494 }
3495 if (asserted & ATTN_GENERAL_ATTN_6) {
3496 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3497 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3498 }
3499 }
3500
3501 } /* if hardwired */
3502
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003503 if (bp->common.int_block == INT_BLOCK_HC)
3504 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3505 COMMAND_REG_ATTN_BITS_SET);
3506 else
3507 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3508
3509 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3510 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3511 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003512
3513 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003514 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00003515 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003516 bnx2x_release_phy_lock(bp);
3517 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003518}
3519
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003520static inline void bnx2x_fan_failure(struct bnx2x *bp)
3521{
3522 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003523 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003524 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003525 ext_phy_config =
3526 SHMEM_RD(bp,
3527 dev_info.port_hw_config[port].external_phy_config);
3528
3529 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3530 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003531 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003532 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003533
3534 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003535 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3536 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003537
3538 /*
3539 * Scheudle device reset (unload)
3540 * This is due to some boards consuming sufficient power when driver is
3541 * up to overheat if fan fails.
3542 */
3543 smp_mb__before_clear_bit();
3544 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3545 smp_mb__after_clear_bit();
3546 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3547
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003548}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003549
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003550static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
3551{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003552 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003553 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003554 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003555
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003556 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3557 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003558
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003559 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003560
3561 val = REG_RD(bp, reg_offset);
3562 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3563 REG_WR(bp, reg_offset, val);
3564
3565 BNX2X_ERR("SPIO5 hw attention\n");
3566
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003567 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003568 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003569 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003570 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003571
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003572 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003573 bnx2x_acquire_phy_lock(bp);
3574 bnx2x_handle_module_detect_int(&bp->link_params);
3575 bnx2x_release_phy_lock(bp);
3576 }
3577
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003578 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3579
3580 val = REG_RD(bp, reg_offset);
3581 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3582 REG_WR(bp, reg_offset, val);
3583
3584 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003585 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003586 bnx2x_panic();
3587 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003588}
3589
3590static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3591{
3592 u32 val;
3593
Eilon Greenstein0626b892009-02-12 08:38:14 +00003594 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003595
3596 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3597 BNX2X_ERR("DB hw attention 0x%x\n", val);
3598 /* DORQ discard attention */
3599 if (val & 0x2)
3600 BNX2X_ERR("FATAL error from DORQ\n");
3601 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003602
3603 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3604
3605 int port = BP_PORT(bp);
3606 int reg_offset;
3607
3608 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3609 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3610
3611 val = REG_RD(bp, reg_offset);
3612 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3613 REG_WR(bp, reg_offset, val);
3614
3615 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003616 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003617 bnx2x_panic();
3618 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003619}
3620
3621static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3622{
3623 u32 val;
3624
3625 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3626
3627 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3628 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3629 /* CFC error attention */
3630 if (val & 0x2)
3631 BNX2X_ERR("FATAL error from CFC\n");
3632 }
3633
3634 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003635 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003636 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003637 /* RQ_USDMDP_FIFO_OVERFLOW */
3638 if (val & 0x18000)
3639 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003640
3641 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003642 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3643 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3644 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003645 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003646
3647 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3648
3649 int port = BP_PORT(bp);
3650 int reg_offset;
3651
3652 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3653 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3654
3655 val = REG_RD(bp, reg_offset);
3656 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3657 REG_WR(bp, reg_offset, val);
3658
3659 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003660 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003661 bnx2x_panic();
3662 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003663}
3664
3665static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3666{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003667 u32 val;
3668
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003669 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3670
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003671 if (attn & BNX2X_PMF_LINK_ASSERT) {
3672 int func = BP_FUNC(bp);
3673
3674 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003675 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003676 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3677 func_mf_config[BP_ABS_FUNC(bp)].config);
3678 val = SHMEM_RD(bp,
3679 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003680 if (val & DRV_STATUS_DCC_EVENT_MASK)
3681 bnx2x_dcc_event(bp,
3682 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003683
3684 if (val & DRV_STATUS_SET_MF_BW)
3685 bnx2x_set_mf_bw(bp);
3686
Barak Witkowski1d187b32011-12-05 22:41:50 +00003687 if (val & DRV_STATUS_DRV_INFO_REQ)
3688 bnx2x_handle_drv_info_req(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003689 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003690 bnx2x_pmf_update(bp);
3691
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003692 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003693 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3694 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003695 /* start dcbx state machine */
3696 bnx2x_dcbx_set_params(bp,
3697 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003698 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3699 bnx2x_handle_afex_cmd(bp,
3700 val & DRV_STATUS_AFEX_EVENT_MASK);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003701 if (bp->link_vars.periodic_flags &
3702 PERIODIC_FLAGS_LINK_EVENT) {
3703 /* sync with link */
3704 bnx2x_acquire_phy_lock(bp);
3705 bp->link_vars.periodic_flags &=
3706 ~PERIODIC_FLAGS_LINK_EVENT;
3707 bnx2x_release_phy_lock(bp);
3708 if (IS_MF(bp))
3709 bnx2x_link_sync_notify(bp);
3710 bnx2x_link_report(bp);
3711 }
3712 /* Always call it here: bnx2x_link_report() will
3713 * prevent the link indication duplication.
3714 */
3715 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003716 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003717
3718 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003719 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003720 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3721 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3722 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3723 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3724 bnx2x_panic();
3725
3726 } else if (attn & BNX2X_MCP_ASSERT) {
3727
3728 BNX2X_ERR("MCP assert!\n");
3729 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003730 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003731
3732 } else
3733 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3734 }
3735
3736 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003737 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3738 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003739 val = CHIP_IS_E1(bp) ? 0 :
3740 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003741 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3742 }
3743 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003744 val = CHIP_IS_E1(bp) ? 0 :
3745 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003746 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3747 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003748 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003749 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003750}
3751
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003752/*
3753 * Bits map:
3754 * 0-7 - Engine0 load counter.
3755 * 8-15 - Engine1 load counter.
3756 * 16 - Engine0 RESET_IN_PROGRESS bit.
3757 * 17 - Engine1 RESET_IN_PROGRESS bit.
3758 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3759 * on the engine
3760 * 19 - Engine1 ONE_IS_LOADED.
3761 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3762 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3763 * just the one belonging to its engine).
3764 *
3765 */
3766#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3767
3768#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3769#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3770#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3771#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3772#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3773#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3774#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003775
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003776/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003777 * Set the GLOBAL_RESET bit.
3778 *
3779 * Should be run under rtnl lock
3780 */
3781void bnx2x_set_reset_global(struct bnx2x *bp)
3782{
Ariel Eliorf16da432012-01-26 06:01:50 +00003783 u32 val;
3784 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3785 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003786 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00003787 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003788}
3789
3790/*
3791 * Clear the GLOBAL_RESET bit.
3792 *
3793 * Should be run under rtnl lock
3794 */
3795static inline void bnx2x_clear_reset_global(struct bnx2x *bp)
3796{
Ariel Eliorf16da432012-01-26 06:01:50 +00003797 u32 val;
3798 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3799 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003800 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00003801 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003802}
3803
3804/*
3805 * Checks the GLOBAL_RESET bit.
3806 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003807 * should be run under rtnl lock
3808 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003809static inline bool bnx2x_reset_is_global(struct bnx2x *bp)
3810{
3811 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3812
3813 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3814 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3815}
3816
3817/*
3818 * Clear RESET_IN_PROGRESS bit for the current engine.
3819 *
3820 * Should be run under rtnl lock
3821 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003822static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3823{
Ariel Eliorf16da432012-01-26 06:01:50 +00003824 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003825 u32 bit = BP_PATH(bp) ?
3826 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003827 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3828 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003829
3830 /* Clear the bit */
3831 val &= ~bit;
3832 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003833
3834 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003835}
3836
3837/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003838 * Set RESET_IN_PROGRESS for the current engine.
3839 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003840 * should be run under rtnl lock
3841 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003842void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003843{
Ariel Eliorf16da432012-01-26 06:01:50 +00003844 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003845 u32 bit = BP_PATH(bp) ?
3846 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003847 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3848 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003849
3850 /* Set the bit */
3851 val |= bit;
3852 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003853 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003854}
3855
3856/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003857 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003858 * should be run under rtnl lock
3859 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003860bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003861{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003862 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3863 u32 bit = engine ?
3864 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3865
3866 /* return false if bit is set */
3867 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003868}
3869
3870/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003871 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003872 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003873 * should be run under rtnl lock
3874 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003875void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003876{
Ariel Eliorf16da432012-01-26 06:01:50 +00003877 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003878 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3879 BNX2X_PATH0_LOAD_CNT_MASK;
3880 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3881 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003882
Ariel Eliorf16da432012-01-26 06:01:50 +00003883 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3884 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3885
Merav Sicron51c1a582012-03-18 10:33:38 +00003886 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003887
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003888 /* get the current counter value */
3889 val1 = (val & mask) >> shift;
3890
Ariel Elior889b9af2012-01-26 06:01:51 +00003891 /* set bit of that PF */
3892 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003893
3894 /* clear the old value */
3895 val &= ~mask;
3896
3897 /* set the new one */
3898 val |= ((val1 << shift) & mask);
3899
3900 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003901 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003902}
3903
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003904/**
Ariel Elior889b9af2012-01-26 06:01:51 +00003905 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003906 *
3907 * @bp: driver handle
3908 *
3909 * Should be run under rtnl lock.
3910 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00003911 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003912 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003913bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003914{
Ariel Eliorf16da432012-01-26 06:01:50 +00003915 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003916 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3917 BNX2X_PATH0_LOAD_CNT_MASK;
3918 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3919 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003920
Ariel Eliorf16da432012-01-26 06:01:50 +00003921 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3922 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00003923 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003924
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003925 /* get the current counter value */
3926 val1 = (val & mask) >> shift;
3927
Ariel Elior889b9af2012-01-26 06:01:51 +00003928 /* clear bit of that PF */
3929 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003930
3931 /* clear the old value */
3932 val &= ~mask;
3933
3934 /* set the new one */
3935 val |= ((val1 << shift) & mask);
3936
3937 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003938 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3939 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003940}
3941
3942/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003943 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003944 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003945 * should be run under rtnl lock
3946 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003947static inline bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003948{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003949 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
3950 BNX2X_PATH0_LOAD_CNT_MASK);
3951 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3952 BNX2X_PATH0_LOAD_CNT_SHIFT);
3953 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3954
Merav Sicron51c1a582012-03-18 10:33:38 +00003955 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003956
3957 val = (val & mask) >> shift;
3958
Merav Sicron51c1a582012-03-18 10:33:38 +00003959 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
3960 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003961
Ariel Elior889b9af2012-01-26 06:01:51 +00003962 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003963}
3964
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003965/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003966 * Reset the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003967 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003968static inline void bnx2x_clear_load_status(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003969{
Ariel Eliorf16da432012-01-26 06:01:50 +00003970 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003971 u32 mask = (BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
Ariel Eliorf16da432012-01-26 06:01:50 +00003972 BNX2X_PATH0_LOAD_CNT_MASK);
3973 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3974 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003975 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~mask));
Ariel Eliorf16da432012-01-26 06:01:50 +00003976 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003977}
3978
3979static inline void _print_next_block(int idx, const char *blk)
3980{
Joe Perchesf1deab52011-08-14 12:16:21 +00003981 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003982}
3983
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003984static inline int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
3985 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003986{
3987 int i = 0;
3988 u32 cur_bit = 0;
3989 for (i = 0; sig; i++) {
3990 cur_bit = ((u32)0x1 << i);
3991 if (sig & cur_bit) {
3992 switch (cur_bit) {
3993 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003994 if (print)
3995 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003996 break;
3997 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003998 if (print)
3999 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004000 break;
4001 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004002 if (print)
4003 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004004 break;
4005 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004006 if (print)
4007 _print_next_block(par_num++,
4008 "SEARCHER");
4009 break;
4010 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4011 if (print)
4012 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004013 break;
4014 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004015 if (print)
4016 _print_next_block(par_num++, "TSEMI");
4017 break;
4018 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4019 if (print)
4020 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004021 break;
4022 }
4023
4024 /* Clear the bit */
4025 sig &= ~cur_bit;
4026 }
4027 }
4028
4029 return par_num;
4030}
4031
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004032static inline int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4033 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004034{
4035 int i = 0;
4036 u32 cur_bit = 0;
4037 for (i = 0; sig; i++) {
4038 cur_bit = ((u32)0x1 << i);
4039 if (sig & cur_bit) {
4040 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004041 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4042 if (print)
4043 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004044 break;
4045 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004046 if (print)
4047 _print_next_block(par_num++, "QM");
4048 break;
4049 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4050 if (print)
4051 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004052 break;
4053 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004054 if (print)
4055 _print_next_block(par_num++, "XSDM");
4056 break;
4057 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4058 if (print)
4059 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004060 break;
4061 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004062 if (print)
4063 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004064 break;
4065 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004066 if (print)
4067 _print_next_block(par_num++,
4068 "DOORBELLQ");
4069 break;
4070 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4071 if (print)
4072 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004073 break;
4074 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004075 if (print)
4076 _print_next_block(par_num++,
4077 "VAUX PCI CORE");
4078 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004079 break;
4080 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004081 if (print)
4082 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004083 break;
4084 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004085 if (print)
4086 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004087 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004088 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4089 if (print)
4090 _print_next_block(par_num++, "UCM");
4091 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004092 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004093 if (print)
4094 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004095 break;
4096 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004097 if (print)
4098 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004099 break;
4100 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004101 if (print)
4102 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004103 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004104 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4105 if (print)
4106 _print_next_block(par_num++, "CCM");
4107 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004108 }
4109
4110 /* Clear the bit */
4111 sig &= ~cur_bit;
4112 }
4113 }
4114
4115 return par_num;
4116}
4117
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004118static inline int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4119 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004120{
4121 int i = 0;
4122 u32 cur_bit = 0;
4123 for (i = 0; sig; i++) {
4124 cur_bit = ((u32)0x1 << i);
4125 if (sig & cur_bit) {
4126 switch (cur_bit) {
4127 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004128 if (print)
4129 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004130 break;
4131 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004132 if (print)
4133 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004134 break;
4135 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004136 if (print)
4137 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004138 "PXPPCICLOCKCLIENT");
4139 break;
4140 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004141 if (print)
4142 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004143 break;
4144 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004145 if (print)
4146 _print_next_block(par_num++, "CDU");
4147 break;
4148 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4149 if (print)
4150 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004151 break;
4152 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004153 if (print)
4154 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004155 break;
4156 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004157 if (print)
4158 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004159 break;
4160 }
4161
4162 /* Clear the bit */
4163 sig &= ~cur_bit;
4164 }
4165 }
4166
4167 return par_num;
4168}
4169
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004170static inline int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4171 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004172{
4173 int i = 0;
4174 u32 cur_bit = 0;
4175 for (i = 0; sig; i++) {
4176 cur_bit = ((u32)0x1 << i);
4177 if (sig & cur_bit) {
4178 switch (cur_bit) {
4179 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004180 if (print)
4181 _print_next_block(par_num++, "MCP ROM");
4182 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004183 break;
4184 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004185 if (print)
4186 _print_next_block(par_num++,
4187 "MCP UMP RX");
4188 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004189 break;
4190 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004191 if (print)
4192 _print_next_block(par_num++,
4193 "MCP UMP TX");
4194 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004195 break;
4196 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004197 if (print)
4198 _print_next_block(par_num++,
4199 "MCP SCPAD");
4200 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004201 break;
4202 }
4203
4204 /* Clear the bit */
4205 sig &= ~cur_bit;
4206 }
4207 }
4208
4209 return par_num;
4210}
4211
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004212static inline int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4213 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004214{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004215 int i = 0;
4216 u32 cur_bit = 0;
4217 for (i = 0; sig; i++) {
4218 cur_bit = ((u32)0x1 << i);
4219 if (sig & cur_bit) {
4220 switch (cur_bit) {
4221 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4222 if (print)
4223 _print_next_block(par_num++, "PGLUE_B");
4224 break;
4225 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4226 if (print)
4227 _print_next_block(par_num++, "ATC");
4228 break;
4229 }
4230
4231 /* Clear the bit */
4232 sig &= ~cur_bit;
4233 }
4234 }
4235
4236 return par_num;
4237}
4238
4239static inline bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4240 u32 *sig)
4241{
4242 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4243 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4244 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4245 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4246 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004247 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004248 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4249 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004250 sig[0] & HW_PRTY_ASSERT_SET_0,
4251 sig[1] & HW_PRTY_ASSERT_SET_1,
4252 sig[2] & HW_PRTY_ASSERT_SET_2,
4253 sig[3] & HW_PRTY_ASSERT_SET_3,
4254 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004255 if (print)
4256 netdev_err(bp->dev,
4257 "Parity errors detected in blocks: ");
4258 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004259 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004260 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004261 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004262 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004263 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004264 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004265 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4266 par_num = bnx2x_check_blocks_with_parity4(
4267 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4268
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004269 if (print)
4270 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004271
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004272 return true;
4273 } else
4274 return false;
4275}
4276
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004277/**
4278 * bnx2x_chk_parity_attn - checks for parity attentions.
4279 *
4280 * @bp: driver handle
4281 * @global: true if there was a global attention
4282 * @print: show parity attention in syslog
4283 */
4284bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004285{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004286 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004287 int port = BP_PORT(bp);
4288
4289 attn.sig[0] = REG_RD(bp,
4290 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4291 port*4);
4292 attn.sig[1] = REG_RD(bp,
4293 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4294 port*4);
4295 attn.sig[2] = REG_RD(bp,
4296 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4297 port*4);
4298 attn.sig[3] = REG_RD(bp,
4299 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4300 port*4);
4301
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004302 if (!CHIP_IS_E1x(bp))
4303 attn.sig[4] = REG_RD(bp,
4304 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4305 port*4);
4306
4307 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004308}
4309
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004310
4311static inline void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
4312{
4313 u32 val;
4314 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4315
4316 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4317 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4318 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004319 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004320 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004321 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004322 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004323 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004324 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004325 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004326 if (val &
4327 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004328 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004329 if (val &
4330 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004331 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004332 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004333 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004334 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004335 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004336 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004337 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004338 }
4339 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4340 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4341 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4342 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4343 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4344 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004345 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004346 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004347 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004348 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004349 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004350 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4351 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4352 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004353 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004354 }
4355
4356 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4357 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4358 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4359 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4360 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4361 }
4362
4363}
4364
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004365static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4366{
4367 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004368 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004369 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004370 u32 reg_addr;
4371 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004372 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004373 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004374
4375 /* need to take HW lock because MCP or other port might also
4376 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004377 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004378
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004379 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4380#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004381 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004382 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004383 /* Disable HW interrupts */
4384 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004385 /* In case of parity errors don't handle attentions so that
4386 * other function would "see" parity errors.
4387 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004388#else
4389 bnx2x_panic();
4390#endif
4391 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004392 return;
4393 }
4394
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004395 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4396 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4397 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4398 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004399 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004400 attn.sig[4] =
4401 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4402 else
4403 attn.sig[4] = 0;
4404
4405 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4406 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004407
4408 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4409 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004410 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004411
Merav Sicron51c1a582012-03-18 10:33:38 +00004412 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004413 index,
4414 group_mask->sig[0], group_mask->sig[1],
4415 group_mask->sig[2], group_mask->sig[3],
4416 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004417
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004418 bnx2x_attn_int_deasserted4(bp,
4419 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004420 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004421 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004422 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004423 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004424 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004425 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004426 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004427 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004428 }
4429 }
4430
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004431 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004432
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004433 if (bp->common.int_block == INT_BLOCK_HC)
4434 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4435 COMMAND_REG_ATTN_BITS_CLR);
4436 else
4437 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004438
4439 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004440 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4441 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004442 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004443
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004444 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004445 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004446
4447 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4448 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4449
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004450 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4451 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004452
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004453 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4454 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004455 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004456 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4457
4458 REG_WR(bp, reg_addr, aeu_mask);
4459 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004460
4461 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4462 bp->attn_state &= ~deasserted;
4463 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4464}
4465
4466static void bnx2x_attn_int(struct bnx2x *bp)
4467{
4468 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004469 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4470 attn_bits);
4471 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4472 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004473 u32 attn_state = bp->attn_state;
4474
4475 /* look for changed bits */
4476 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4477 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4478
4479 DP(NETIF_MSG_HW,
4480 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4481 attn_bits, attn_ack, asserted, deasserted);
4482
4483 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004484 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004485
4486 /* handle bits that were raised */
4487 if (asserted)
4488 bnx2x_attn_int_asserted(bp, asserted);
4489
4490 if (deasserted)
4491 bnx2x_attn_int_deasserted(bp, deasserted);
4492}
4493
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004494void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4495 u16 index, u8 op, u8 update)
4496{
4497 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4498
4499 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4500 igu_addr);
4501}
4502
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004503static inline void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
4504{
4505 /* No memory barriers */
4506 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4507 mmiowb(); /* keep prod updates ordered */
4508}
4509
4510#ifdef BCM_CNIC
4511static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4512 union event_ring_elem *elem)
4513{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004514 u8 err = elem->message.error;
4515
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004516 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004517 (cid < bp->cnic_eth_dev.starting_cid &&
4518 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004519 return 1;
4520
4521 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4522
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004523 if (unlikely(err)) {
4524
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004525 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4526 cid);
4527 bnx2x_panic_dump(bp);
4528 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004529 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004530 return 0;
4531}
4532#endif
4533
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004534static inline void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
4535{
4536 struct bnx2x_mcast_ramrod_params rparam;
4537 int rc;
4538
4539 memset(&rparam, 0, sizeof(rparam));
4540
4541 rparam.mcast_obj = &bp->mcast_obj;
4542
4543 netif_addr_lock_bh(bp->dev);
4544
4545 /* Clear pending state for the last command */
4546 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4547
4548 /* If there are pending mcast commands - send them */
4549 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4550 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4551 if (rc < 0)
4552 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4553 rc);
4554 }
4555
4556 netif_addr_unlock_bh(bp->dev);
4557}
4558
4559static inline void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4560 union event_ring_elem *elem)
4561{
4562 unsigned long ramrod_flags = 0;
4563 int rc = 0;
4564 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4565 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4566
4567 /* Always push next commands out, don't wait here */
4568 __set_bit(RAMROD_CONT, &ramrod_flags);
4569
4570 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4571 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004572 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004573#ifdef BCM_CNIC
4574 if (cid == BNX2X_ISCSI_ETH_CID)
4575 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4576 else
4577#endif
4578 vlan_mac_obj = &bp->fp[cid].mac_obj;
4579
4580 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004581 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004582 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004583 /* This is only relevant for 57710 where multicast MACs are
4584 * configured as unicast MACs using the same ramrod.
4585 */
4586 bnx2x_handle_mcast_eqe(bp);
4587 return;
4588 default:
4589 BNX2X_ERR("Unsupported classification command: %d\n",
4590 elem->message.data.eth_event.echo);
4591 return;
4592 }
4593
4594 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4595
4596 if (rc < 0)
4597 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4598 else if (rc > 0)
4599 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4600
4601}
4602
4603#ifdef BCM_CNIC
4604static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
4605#endif
4606
4607static inline void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
4608{
4609 netif_addr_lock_bh(bp->dev);
4610
4611 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4612
4613 /* Send rx_mode command again if was requested */
4614 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4615 bnx2x_set_storm_rx_mode(bp);
4616#ifdef BCM_CNIC
4617 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4618 &bp->sp_state))
4619 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4620 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4621 &bp->sp_state))
4622 bnx2x_set_iscsi_eth_rx_mode(bp, false);
4623#endif
4624
4625 netif_addr_unlock_bh(bp->dev);
4626}
4627
Barak Witkowskia3348722012-04-23 03:04:46 +00004628static inline void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
4629 union event_ring_elem *elem)
4630{
4631 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4632 DP(BNX2X_MSG_SP,
4633 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4634 elem->message.data.vif_list_event.func_bit_map);
4635 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4636 elem->message.data.vif_list_event.func_bit_map);
4637 } else if (elem->message.data.vif_list_event.echo ==
4638 VIF_LIST_RULE_SET) {
4639 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4640 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4641 }
4642}
4643
4644/* called with rtnl_lock */
4645static inline void bnx2x_after_function_update(struct bnx2x *bp)
4646{
4647 int q, rc;
4648 struct bnx2x_fastpath *fp;
4649 struct bnx2x_queue_state_params queue_params = {NULL};
4650 struct bnx2x_queue_update_params *q_update_params =
4651 &queue_params.params.update;
4652
4653 /* Send Q update command with afex vlan removal values for all Qs */
4654 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4655
4656 /* set silent vlan removal values according to vlan mode */
4657 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4658 &q_update_params->update_flags);
4659 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4660 &q_update_params->update_flags);
4661 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4662
4663 /* in access mode mark mask and value are 0 to strip all vlans */
4664 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4665 q_update_params->silent_removal_value = 0;
4666 q_update_params->silent_removal_mask = 0;
4667 } else {
4668 q_update_params->silent_removal_value =
4669 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4670 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4671 }
4672
4673 for_each_eth_queue(bp, q) {
4674 /* Set the appropriate Queue object */
4675 fp = &bp->fp[q];
4676 queue_params.q_obj = &fp->q_obj;
4677
4678 /* send the ramrod */
4679 rc = bnx2x_queue_state_change(bp, &queue_params);
4680 if (rc < 0)
4681 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4682 q);
4683 }
4684
4685#ifdef BCM_CNIC
4686 if (!NO_FCOE(bp)) {
4687 fp = &bp->fp[FCOE_IDX];
4688 queue_params.q_obj = &fp->q_obj;
4689
4690 /* clear pending completion bit */
4691 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4692
4693 /* mark latest Q bit */
4694 smp_mb__before_clear_bit();
4695 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4696 smp_mb__after_clear_bit();
4697
4698 /* send Q update ramrod for FCoE Q */
4699 rc = bnx2x_queue_state_change(bp, &queue_params);
4700 if (rc < 0)
4701 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4702 q);
4703 } else {
4704 /* If no FCoE ring - ACK MCP now */
4705 bnx2x_link_report(bp);
4706 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4707 }
4708#else
4709 /* If no FCoE ring - ACK MCP now */
4710 bnx2x_link_report(bp);
4711 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4712#endif /* BCM_CNIC */
4713}
4714
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004715static inline struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
4716 struct bnx2x *bp, u32 cid)
4717{
Joe Perches94f05b02011-08-14 12:16:20 +00004718 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004719#ifdef BCM_CNIC
4720 if (cid == BNX2X_FCOE_ETH_CID)
4721 return &bnx2x_fcoe(bp, q_obj);
4722 else
4723#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +00004724 return &bnx2x_fp(bp, CID_TO_FP(cid), q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004725}
4726
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004727static void bnx2x_eq_int(struct bnx2x *bp)
4728{
4729 u16 hw_cons, sw_cons, sw_prod;
4730 union event_ring_elem *elem;
4731 u32 cid;
4732 u8 opcode;
4733 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004734 struct bnx2x_queue_sp_obj *q_obj;
4735 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4736 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004737
4738 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4739
4740 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4741 * when we get the the next-page we nned to adjust so the loop
4742 * condition below will be met. The next element is the size of a
4743 * regular element and hence incrementing by 1
4744 */
4745 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4746 hw_cons++;
4747
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004748 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004749 * specific bp, thus there is no need in "paired" read memory
4750 * barrier here.
4751 */
4752 sw_cons = bp->eq_cons;
4753 sw_prod = bp->eq_prod;
4754
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004755 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004756 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004757
4758 for (; sw_cons != hw_cons;
4759 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4760
4761
4762 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4763
4764 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4765 opcode = elem->message.opcode;
4766
4767
4768 /* handle eq element */
4769 switch (opcode) {
4770 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00004771 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
4772 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004773 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004774 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004775 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004776
4777 case EVENT_RING_OPCODE_CFC_DEL:
4778 /* handle according to cid range */
4779 /*
4780 * we may want to verify here that the bp state is
4781 * HALTING
4782 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004783 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004784 "got delete ramrod for MULTI[%d]\n", cid);
4785#ifdef BCM_CNIC
4786 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
4787 goto next_spqe;
4788#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004789 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4790
4791 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4792 break;
4793
4794
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004795
4796 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004797
4798 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004799 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004800 if (f_obj->complete_cmd(bp, f_obj,
4801 BNX2X_F_CMD_TX_STOP))
4802 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004803 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4804 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004805
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004806 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004807 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004808 if (f_obj->complete_cmd(bp, f_obj,
4809 BNX2X_F_CMD_TX_START))
4810 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004811 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4812 goto next_spqe;
Barak Witkowskia3348722012-04-23 03:04:46 +00004813 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
4814 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
4815 "AFEX: ramrod completed FUNCTION_UPDATE\n");
4816 f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_AFEX_UPDATE);
4817
4818 /* We will perform the Queues update from sp_rtnl task
4819 * as all Queue SP operations should run under
4820 * rtnl_lock.
4821 */
4822 smp_mb__before_clear_bit();
4823 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
4824 &bp->sp_rtnl_state);
4825 smp_mb__after_clear_bit();
4826
4827 schedule_delayed_work(&bp->sp_rtnl_task, 0);
4828 goto next_spqe;
4829
4830 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
4831 f_obj->complete_cmd(bp, f_obj,
4832 BNX2X_F_CMD_AFEX_VIFLISTS);
4833 bnx2x_after_afex_vif_lists(bp, elem);
4834 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004835 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00004836 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4837 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004838 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4839 break;
4840
4841 goto next_spqe;
4842
4843 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00004844 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4845 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004846 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4847 break;
4848
4849 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004850 }
4851
4852 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004853 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4854 BNX2X_STATE_OPEN):
4855 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004856 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004857 cid = elem->message.data.eth_event.echo &
4858 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004859 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004860 cid);
4861 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004862 break;
4863
4864 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4865 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004866 case (EVENT_RING_OPCODE_SET_MAC |
4867 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004868 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4869 BNX2X_STATE_OPEN):
4870 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4871 BNX2X_STATE_DIAG):
4872 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4873 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004874 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004875 bnx2x_handle_classification_eqe(bp, elem);
4876 break;
4877
4878 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4879 BNX2X_STATE_OPEN):
4880 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4881 BNX2X_STATE_DIAG):
4882 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4883 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004884 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004885 bnx2x_handle_mcast_eqe(bp);
4886 break;
4887
4888 case (EVENT_RING_OPCODE_FILTERS_RULES |
4889 BNX2X_STATE_OPEN):
4890 case (EVENT_RING_OPCODE_FILTERS_RULES |
4891 BNX2X_STATE_DIAG):
4892 case (EVENT_RING_OPCODE_FILTERS_RULES |
4893 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004894 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004895 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004896 break;
4897 default:
4898 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004899 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4900 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004901 }
4902next_spqe:
4903 spqe_cnt++;
4904 } /* for */
4905
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004906 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004907 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004908
4909 bp->eq_cons = sw_cons;
4910 bp->eq_prod = sw_prod;
4911 /* Make sure that above mem writes were issued towards the memory */
4912 smp_wmb();
4913
4914 /* update producer */
4915 bnx2x_update_eq_prod(bp, bp->eq_prod);
4916}
4917
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004918static void bnx2x_sp_task(struct work_struct *work)
4919{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004920 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004921 u16 status;
4922
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004923 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004924/* if (status == 0) */
4925/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004926
Merav Sicron51c1a582012-03-18 10:33:38 +00004927 DP(BNX2X_MSG_SP, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004928
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004929 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004930 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004931 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004932 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004933 }
4934
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004935 /* SP events: STAT_QUERY and others */
4936 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004937#ifdef BCM_CNIC
4938 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004939
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004940 if ((!NO_FCOE(bp)) &&
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004941 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
4942 /*
4943 * Prevent local bottom-halves from running as
4944 * we are going to change the local NAPI list.
4945 */
4946 local_bh_disable();
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004947 napi_schedule(&bnx2x_fcoe(bp, napi));
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004948 local_bh_enable();
4949 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004950#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004951 /* Handle EQ completions */
4952 bnx2x_eq_int(bp);
4953
4954 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
4955 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
4956
4957 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004958 }
4959
4960 if (unlikely(status))
Merav Sicron51c1a582012-03-18 10:33:38 +00004961 DP(BNX2X_MSG_SP, "got an unknown interrupt! (status 0x%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004962 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004963
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004964 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
4965 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Barak Witkowskia3348722012-04-23 03:04:46 +00004966
4967 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
4968 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
4969 &bp->sp_state)) {
4970 bnx2x_link_report(bp);
4971 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4972 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004973}
4974
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004975irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004976{
4977 struct net_device *dev = dev_instance;
4978 struct bnx2x *bp = netdev_priv(dev);
4979
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004980 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
4981 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004982
4983#ifdef BNX2X_STOP_ON_ERROR
4984 if (unlikely(bp->panic))
4985 return IRQ_HANDLED;
4986#endif
4987
Michael Chan993ac7b2009-10-10 13:46:56 +00004988#ifdef BCM_CNIC
4989 {
4990 struct cnic_ops *c_ops;
4991
4992 rcu_read_lock();
4993 c_ops = rcu_dereference(bp->cnic_ops);
4994 if (c_ops)
4995 c_ops->cnic_handler(bp->cnic_data, NULL);
4996 rcu_read_unlock();
4997 }
4998#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004999 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005000
5001 return IRQ_HANDLED;
5002}
5003
5004/* end of slow path */
5005
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005006
5007void bnx2x_drv_pulse(struct bnx2x *bp)
5008{
5009 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5010 bp->fw_drv_pulse_wr_seq);
5011}
5012
5013
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005014static void bnx2x_timer(unsigned long data)
5015{
5016 struct bnx2x *bp = (struct bnx2x *) data;
5017
5018 if (!netif_running(bp->dev))
5019 return;
5020
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005021 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005022 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005023 u32 drv_pulse;
5024 u32 mcp_pulse;
5025
5026 ++bp->fw_drv_pulse_wr_seq;
5027 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5028 /* TBD - add SYSTEM_TIME */
5029 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005030 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005031
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005032 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005033 MCP_PULSE_SEQ_MASK);
5034 /* The delta between driver pulse and mcp response
5035 * should be 1 (before mcp response) or 0 (after mcp response)
5036 */
5037 if ((drv_pulse != mcp_pulse) &&
5038 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5039 /* someone lost a heartbeat... */
5040 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5041 drv_pulse, mcp_pulse);
5042 }
5043 }
5044
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005045 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005046 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005047
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005048 mod_timer(&bp->timer, jiffies + bp->current_interval);
5049}
5050
5051/* end of Statistics */
5052
5053/* nic init */
5054
5055/*
5056 * nic init service functions
5057 */
5058
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005059static inline void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005060{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005061 u32 i;
5062 if (!(len%4) && !(addr%4))
5063 for (i = 0; i < len; i += 4)
5064 REG_WR(bp, addr + i, fill);
5065 else
5066 for (i = 0; i < len; i++)
5067 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005068
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005069}
5070
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005071/* helper: writes FP SP data to FW - data_size in dwords */
5072static inline void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5073 int fw_sb_id,
5074 u32 *sb_data_p,
5075 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005076{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005077 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005078 for (index = 0; index < data_size; index++)
5079 REG_WR(bp, BAR_CSTRORM_INTMEM +
5080 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5081 sizeof(u32)*index,
5082 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005083}
5084
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005085static inline void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
5086{
5087 u32 *sb_data_p;
5088 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005089 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005090 struct hc_status_block_data_e1x sb_data_e1x;
5091
5092 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005093 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005094 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005095 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005096 sb_data_e2.common.p_func.vf_valid = false;
5097 sb_data_p = (u32 *)&sb_data_e2;
5098 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5099 } else {
5100 memset(&sb_data_e1x, 0,
5101 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005102 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005103 sb_data_e1x.common.p_func.vf_valid = false;
5104 sb_data_p = (u32 *)&sb_data_e1x;
5105 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5106 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005107 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5108
5109 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5110 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5111 CSTORM_STATUS_BLOCK_SIZE);
5112 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5113 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5114 CSTORM_SYNC_BLOCK_SIZE);
5115}
5116
5117/* helper: writes SP SB data to FW */
5118static inline void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
5119 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005120{
5121 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005122 int i;
5123 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5124 REG_WR(bp, BAR_CSTRORM_INTMEM +
5125 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5126 i*sizeof(u32),
5127 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005128}
5129
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005130static inline void bnx2x_zero_sp_sb(struct bnx2x *bp)
5131{
5132 int func = BP_FUNC(bp);
5133 struct hc_sp_status_block_data sp_sb_data;
5134 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5135
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005136 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005137 sp_sb_data.p_func.vf_valid = false;
5138
5139 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5140
5141 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5142 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5143 CSTORM_SP_STATUS_BLOCK_SIZE);
5144 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5145 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5146 CSTORM_SP_SYNC_BLOCK_SIZE);
5147
5148}
5149
5150
5151static inline
5152void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
5153 int igu_sb_id, int igu_seg_id)
5154{
5155 hc_sm->igu_sb_id = igu_sb_id;
5156 hc_sm->igu_seg_id = igu_seg_id;
5157 hc_sm->timer_value = 0xFF;
5158 hc_sm->time_to_expire = 0xFFFFFFFF;
5159}
5160
David S. Miller8decf862011-09-22 03:23:13 -04005161
5162/* allocates state machine ids. */
5163static inline
5164void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
5165{
5166 /* zero out state machine indices */
5167 /* rx indices */
5168 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5169
5170 /* tx indices */
5171 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5172 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5173 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5174 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5175
5176 /* map indices */
5177 /* rx indices */
5178 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5179 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5180
5181 /* tx indices */
5182 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5183 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5184 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5185 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5186 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5187 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5188 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5189 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5190}
5191
stephen hemminger8d962862010-10-21 07:50:56 +00005192static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005193 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5194{
5195 int igu_seg_id;
5196
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005197 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005198 struct hc_status_block_data_e1x sb_data_e1x;
5199 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005200 int data_size;
5201 u32 *sb_data_p;
5202
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005203 if (CHIP_INT_MODE_IS_BC(bp))
5204 igu_seg_id = HC_SEG_ACCESS_NORM;
5205 else
5206 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005207
5208 bnx2x_zero_fp_sb(bp, fw_sb_id);
5209
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005210 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005211 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005212 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005213 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5214 sb_data_e2.common.p_func.vf_id = vfid;
5215 sb_data_e2.common.p_func.vf_valid = vf_valid;
5216 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5217 sb_data_e2.common.same_igu_sb_1b = true;
5218 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5219 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5220 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005221 sb_data_p = (u32 *)&sb_data_e2;
5222 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005223 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005224 } else {
5225 memset(&sb_data_e1x, 0,
5226 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005227 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005228 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5229 sb_data_e1x.common.p_func.vf_id = 0xff;
5230 sb_data_e1x.common.p_func.vf_valid = false;
5231 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5232 sb_data_e1x.common.same_igu_sb_1b = true;
5233 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5234 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5235 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005236 sb_data_p = (u32 *)&sb_data_e1x;
5237 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005238 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005239 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005240
5241 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5242 igu_sb_id, igu_seg_id);
5243 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5244 igu_sb_id, igu_seg_id);
5245
Merav Sicron51c1a582012-03-18 10:33:38 +00005246 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005247
5248 /* write indecies to HW */
5249 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5250}
5251
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005252static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005253 u16 tx_usec, u16 rx_usec)
5254{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005255 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005256 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005257 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5258 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5259 tx_usec);
5260 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5261 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5262 tx_usec);
5263 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5264 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5265 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005266}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005267
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005268static void bnx2x_init_def_sb(struct bnx2x *bp)
5269{
5270 struct host_sp_status_block *def_sb = bp->def_status_blk;
5271 dma_addr_t mapping = bp->def_status_blk_mapping;
5272 int igu_sp_sb_index;
5273 int igu_seg_id;
5274 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005275 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005276 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005277 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005278 int index;
5279 struct hc_sp_status_block_data sp_sb_data;
5280 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5281
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005282 if (CHIP_INT_MODE_IS_BC(bp)) {
5283 igu_sp_sb_index = DEF_SB_IGU_ID;
5284 igu_seg_id = HC_SEG_ACCESS_DEF;
5285 } else {
5286 igu_sp_sb_index = bp->igu_dsb_id;
5287 igu_seg_id = IGU_SEG_ACCESS_DEF;
5288 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005289
5290 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005291 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005292 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005293 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005294
Eliezer Tamir49d66772008-02-28 11:53:13 -08005295 bp->attn_state = 0;
5296
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005297 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5298 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005299 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5300 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005301 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005302 int sindex;
5303 /* take care of sig[0]..sig[4] */
5304 for (sindex = 0; sindex < 4; sindex++)
5305 bp->attn_group[index].sig[sindex] =
5306 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005307
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005308 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005309 /*
5310 * enable5 is separate from the rest of the registers,
5311 * and therefore the address skip is 4
5312 * and not 16 between the different groups
5313 */
5314 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005315 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005316 else
5317 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005318 }
5319
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005320 if (bp->common.int_block == INT_BLOCK_HC) {
5321 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5322 HC_REG_ATTN_MSG0_ADDR_L);
5323
5324 REG_WR(bp, reg_offset, U64_LO(section));
5325 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005326 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005327 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5328 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5329 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005330
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005331 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5332 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005333
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005334 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005335
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005336 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005337 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5338 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5339 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5340 sp_sb_data.igu_seg_id = igu_seg_id;
5341 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005342 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005343 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005344
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005345 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005346
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005347 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005348}
5349
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005350void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005351{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005352 int i;
5353
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005354 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005355 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005356 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005357}
5358
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005359static void bnx2x_init_sp_ring(struct bnx2x *bp)
5360{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005361 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005362 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005363
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005364 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005365 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5366 bp->spq_prod_bd = bp->spq;
5367 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005368}
5369
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005370static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005371{
5372 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005373 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5374 union event_ring_elem *elem =
5375 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005376
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005377 elem->next_page.addr.hi =
5378 cpu_to_le32(U64_HI(bp->eq_mapping +
5379 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5380 elem->next_page.addr.lo =
5381 cpu_to_le32(U64_LO(bp->eq_mapping +
5382 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005383 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005384 bp->eq_cons = 0;
5385 bp->eq_prod = NUM_EQ_DESC;
5386 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005387 /* we want a warning message before it gets rought... */
5388 atomic_set(&bp->eq_spq_left,
5389 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005390}
5391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005392
5393/* called with netif_addr_lock_bh() */
5394void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5395 unsigned long rx_mode_flags,
5396 unsigned long rx_accept_flags,
5397 unsigned long tx_accept_flags,
5398 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005399{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005400 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5401 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005402
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005403 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005404
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005405 /* Prepare ramrod parameters */
5406 ramrod_param.cid = 0;
5407 ramrod_param.cl_id = cl_id;
5408 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5409 ramrod_param.func_id = BP_FUNC(bp);
5410
5411 ramrod_param.pstate = &bp->sp_state;
5412 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5413
5414 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5415 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5416
5417 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5418
5419 ramrod_param.ramrod_flags = ramrod_flags;
5420 ramrod_param.rx_mode_flags = rx_mode_flags;
5421
5422 ramrod_param.rx_accept_flags = rx_accept_flags;
5423 ramrod_param.tx_accept_flags = tx_accept_flags;
5424
5425 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5426 if (rc < 0) {
5427 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5428 return;
5429 }
5430}
5431
5432/* called with netif_addr_lock_bh() */
5433void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5434{
5435 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5436 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5437
5438#ifdef BCM_CNIC
5439 if (!NO_FCOE(bp))
5440
5441 /* Configure rx_mode of FCoE Queue */
5442 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5443#endif
5444
5445 switch (bp->rx_mode) {
5446 case BNX2X_RX_MODE_NONE:
5447 /*
5448 * 'drop all' supersedes any accept flags that may have been
5449 * passed to the function.
5450 */
5451 break;
5452 case BNX2X_RX_MODE_NORMAL:
5453 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5454 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5455 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5456
5457 /* internal switching mode */
5458 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5459 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5460 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5461
5462 break;
5463 case BNX2X_RX_MODE_ALLMULTI:
5464 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5465 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5466 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5467
5468 /* internal switching mode */
5469 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5470 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5471 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5472
5473 break;
5474 case BNX2X_RX_MODE_PROMISC:
5475 /* According to deffinition of SI mode, iface in promisc mode
5476 * should receive matched and unmatched (in resolution of port)
5477 * unicast packets.
5478 */
5479 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5480 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5481 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5482 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5483
5484 /* internal switching mode */
5485 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5486 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5487
5488 if (IS_MF_SI(bp))
5489 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5490 else
5491 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5492
5493 break;
5494 default:
5495 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5496 return;
5497 }
5498
5499 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5500 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5501 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5502 }
5503
5504 __set_bit(RAMROD_RX, &ramrod_flags);
5505 __set_bit(RAMROD_TX, &ramrod_flags);
5506
5507 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5508 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005509}
5510
Eilon Greenstein471de712008-08-13 15:49:35 -07005511static void bnx2x_init_internal_common(struct bnx2x *bp)
5512{
5513 int i;
5514
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005515 if (IS_MF_SI(bp))
5516 /*
5517 * In switch independent mode, the TSTORM needs to accept
5518 * packets that failed classification, since approximate match
5519 * mac addresses aren't written to NIG LLH
5520 */
5521 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5522 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005523 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5524 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5525 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005526
Eilon Greenstein471de712008-08-13 15:49:35 -07005527 /* Zero this manually as its initialization is
5528 currently missing in the initTool */
5529 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5530 REG_WR(bp, BAR_USTRORM_INTMEM +
5531 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005532 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005533 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5534 CHIP_INT_MODE_IS_BC(bp) ?
5535 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5536 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005537}
5538
Eilon Greenstein471de712008-08-13 15:49:35 -07005539static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5540{
5541 switch (load_code) {
5542 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005543 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005544 bnx2x_init_internal_common(bp);
5545 /* no break */
5546
5547 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005548 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005549 /* no break */
5550
5551 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005552 /* internal memory per function is
5553 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005554 break;
5555
5556 default:
5557 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5558 break;
5559 }
5560}
5561
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005562static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5563{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005564 return fp->bp->igu_base_sb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005565}
5566
5567static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5568{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005569 return fp->bp->base_fw_ndsb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005570}
5571
5572static inline u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
5573{
5574 if (CHIP_IS_E1x(fp->bp))
5575 return BP_L_ID(fp->bp) + fp->index;
5576 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5577 return bnx2x_fp_igu_sb_id(fp);
5578}
5579
Ariel Elior6383c0b2011-07-14 08:31:57 +00005580static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005581{
5582 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005583 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005584 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005585 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005586 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005587 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005588 fp->cl_id = bnx2x_fp_cl_id(fp);
5589 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5590 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005591 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005592 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5593
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005594 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005595 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005596
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005597 /* Setup SB indicies */
5598 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005599
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005600 /* Configure Queue State object */
5601 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5602 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005603
5604 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5605
5606 /* init tx data */
5607 for_each_cos_in_tx_queue(fp, cos) {
5608 bnx2x_init_txdata(bp, &fp->txdata[cos],
5609 CID_COS_TO_TX_ONLY_CID(fp->cid, cos),
5610 FP_COS_TO_TXQ(fp, cos),
5611 BNX2X_TX_SB_INDEX_BASE + cos);
5612 cids[cos] = fp->txdata[cos].cid;
5613 }
5614
5615 bnx2x_init_queue_obj(bp, &fp->q_obj, fp->cl_id, cids, fp->max_cos,
5616 BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
5617 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005618
5619 /**
5620 * Configure classification DBs: Always enable Tx switching
5621 */
5622 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5623
Merav Sicron51c1a582012-03-18 10:33:38 +00005624 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005625 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005626 fp->igu_sb_id);
5627 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5628 fp->fw_sb_id, fp->igu_sb_id);
5629
5630 bnx2x_update_fpsb_idx(fp);
5631}
5632
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005633void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005634{
5635 int i;
5636
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005637 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005638 bnx2x_init_eth_fp(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00005639#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005640 if (!NO_FCOE(bp))
5641 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005642
5643 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5644 BNX2X_VF_ID_INVALID, false,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005645 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005646
Michael Chan37b091b2009-10-10 13:46:55 +00005647#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005648
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005649 /* Initialize MOD_ABS interrupts */
5650 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5651 bp->common.shmem_base, bp->common.shmem2_base,
5652 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005653 /* ensure status block indices were read */
5654 rmb();
5655
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005656 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005657 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005658 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005659 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005660 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005661 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005662 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005663 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005664 bnx2x_stats_init(bp);
5665
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005666 /* flush all before enabling interrupts */
5667 mb();
5668 mmiowb();
5669
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005670 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005671
5672 /* Check for SPIO5 */
5673 bnx2x_attn_int_deasserted0(bp,
5674 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5675 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005676}
5677
5678/* end of nic init */
5679
5680/*
5681 * gzip service functions
5682 */
5683
5684static int bnx2x_gunzip_init(struct bnx2x *bp)
5685{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005686 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5687 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005688 if (bp->gunzip_buf == NULL)
5689 goto gunzip_nomem1;
5690
5691 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5692 if (bp->strm == NULL)
5693 goto gunzip_nomem2;
5694
David S. Miller7ab24bf2011-06-29 05:48:41 -07005695 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005696 if (bp->strm->workspace == NULL)
5697 goto gunzip_nomem3;
5698
5699 return 0;
5700
5701gunzip_nomem3:
5702 kfree(bp->strm);
5703 bp->strm = NULL;
5704
5705gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005706 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5707 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005708 bp->gunzip_buf = NULL;
5709
5710gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00005711 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005712 return -ENOMEM;
5713}
5714
5715static void bnx2x_gunzip_end(struct bnx2x *bp)
5716{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005717 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07005718 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005719 kfree(bp->strm);
5720 bp->strm = NULL;
5721 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005722
5723 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005724 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5725 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005726 bp->gunzip_buf = NULL;
5727 }
5728}
5729
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005730static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005731{
5732 int n, rc;
5733
5734 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005735 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5736 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005737 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005738 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005739
5740 n = 10;
5741
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005742#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005743
5744 if (zbuf[3] & FNAME)
5745 while ((zbuf[n++] != 0) && (n < len));
5746
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005747 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005748 bp->strm->avail_in = len - n;
5749 bp->strm->next_out = bp->gunzip_buf;
5750 bp->strm->avail_out = FW_BUF_SIZE;
5751
5752 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5753 if (rc != Z_OK)
5754 return rc;
5755
5756 rc = zlib_inflate(bp->strm, Z_FINISH);
5757 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005758 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5759 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005760
5761 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5762 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00005763 netdev_err(bp->dev,
5764 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005765 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005766 bp->gunzip_outlen >>= 2;
5767
5768 zlib_inflateEnd(bp->strm);
5769
5770 if (rc == Z_STREAM_END)
5771 return 0;
5772
5773 return rc;
5774}
5775
5776/* nic load/unload */
5777
5778/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005779 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005780 */
5781
5782/* send a NIG loopback debug packet */
5783static void bnx2x_lb_pckt(struct bnx2x *bp)
5784{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005785 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005786
5787 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005788 wb_write[0] = 0x55555555;
5789 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005790 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005791 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005792
5793 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005794 wb_write[0] = 0x09000000;
5795 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005796 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005797 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005798}
5799
5800/* some of the internal memories
5801 * are not directly readable from the driver
5802 * to test them we send debug packets
5803 */
5804static int bnx2x_int_mem_test(struct bnx2x *bp)
5805{
5806 int factor;
5807 int count, i;
5808 u32 val = 0;
5809
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005810 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005811 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005812 else if (CHIP_REV_IS_EMUL(bp))
5813 factor = 200;
5814 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005815 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005816
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005817 /* Disable inputs of parser neighbor blocks */
5818 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5819 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5820 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005821 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005822
5823 /* Write 0 to parser credits for CFC search request */
5824 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5825
5826 /* send Ethernet packet */
5827 bnx2x_lb_pckt(bp);
5828
5829 /* TODO do i reset NIG statistic? */
5830 /* Wait until NIG register shows 1 packet of size 0x10 */
5831 count = 1000 * factor;
5832 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005833
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005834 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5835 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005836 if (val == 0x10)
5837 break;
5838
5839 msleep(10);
5840 count--;
5841 }
5842 if (val != 0x10) {
5843 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5844 return -1;
5845 }
5846
5847 /* Wait until PRS register shows 1 packet */
5848 count = 1000 * factor;
5849 while (count) {
5850 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005851 if (val == 1)
5852 break;
5853
5854 msleep(10);
5855 count--;
5856 }
5857 if (val != 0x1) {
5858 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5859 return -2;
5860 }
5861
5862 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005863 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005864 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005865 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005866 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005867 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5868 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005869
5870 DP(NETIF_MSG_HW, "part2\n");
5871
5872 /* Disable inputs of parser neighbor blocks */
5873 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5874 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5875 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005876 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005877
5878 /* Write 0 to parser credits for CFC search request */
5879 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5880
5881 /* send 10 Ethernet packets */
5882 for (i = 0; i < 10; i++)
5883 bnx2x_lb_pckt(bp);
5884
5885 /* Wait until NIG register shows 10 + 1
5886 packets of size 11*0x10 = 0xb0 */
5887 count = 1000 * factor;
5888 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005889
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005890 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5891 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005892 if (val == 0xb0)
5893 break;
5894
5895 msleep(10);
5896 count--;
5897 }
5898 if (val != 0xb0) {
5899 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5900 return -3;
5901 }
5902
5903 /* Wait until PRS register shows 2 packets */
5904 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5905 if (val != 2)
5906 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5907
5908 /* Write 1 to parser credits for CFC search request */
5909 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5910
5911 /* Wait until PRS register shows 3 packets */
5912 msleep(10 * factor);
5913 /* Wait until NIG register shows 1 packet of size 0x10 */
5914 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5915 if (val != 3)
5916 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5917
5918 /* clear NIG EOP FIFO */
5919 for (i = 0; i < 11; i++)
5920 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5921 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5922 if (val != 1) {
5923 BNX2X_ERR("clear of NIG failed\n");
5924 return -4;
5925 }
5926
5927 /* Reset and init BRB, PRS, NIG */
5928 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5929 msleep(50);
5930 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5931 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005932 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5933 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00005934#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005935 /* set NIC mode */
5936 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5937#endif
5938
5939 /* Enable inputs of parser neighbor blocks */
5940 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5941 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5942 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005943 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005944
5945 DP(NETIF_MSG_HW, "done\n");
5946
5947 return 0; /* OK */
5948}
5949
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005950static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005951{
5952 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005953 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005954 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
5955 else
5956 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005957 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5958 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005959 /*
5960 * mask read length error interrupts in brb for parser
5961 * (parsing unit and 'checksum and crc' unit)
5962 * these errors are legal (PU reads fixed length and CAC can cause
5963 * read length error on truncated packets)
5964 */
5965 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005966 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5967 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5968 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5969 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5970 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005971/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5972/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005973 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5974 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5975 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005976/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5977/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005978 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5979 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5980 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5981 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005982/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5983/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005984
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005985 if (CHIP_REV_IS_FPGA(bp))
5986 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005987 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005988 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
5989 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
5990 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
5991 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
5992 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
5993 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005994 else
5995 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005996 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5997 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5998 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005999/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006000
6001 if (!CHIP_IS_E1x(bp))
6002 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6003 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006005 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6006 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006007/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006008 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006009}
6010
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006011static void bnx2x_reset_common(struct bnx2x *bp)
6012{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006013 u32 val = 0x1400;
6014
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006015 /* reset_common */
6016 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6017 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006018
6019 if (CHIP_IS_E3(bp)) {
6020 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6021 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6022 }
6023
6024 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6025}
6026
6027static void bnx2x_setup_dmae(struct bnx2x *bp)
6028{
6029 bp->dmae_ready = 0;
6030 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006031}
6032
Eilon Greenstein573f2032009-08-12 08:24:14 +00006033static void bnx2x_init_pxp(struct bnx2x *bp)
6034{
6035 u16 devctl;
6036 int r_order, w_order;
6037
6038 pci_read_config_word(bp->pdev,
Vladislav Zolotarovb6c2f862011-07-24 03:58:38 +00006039 pci_pcie_cap(bp->pdev) + PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006040 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6041 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6042 if (bp->mrrs == -1)
6043 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6044 else {
6045 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6046 r_order = bp->mrrs;
6047 }
6048
6049 bnx2x_init_pxp_arb(bp, r_order, w_order);
6050}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006051
6052static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6053{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006054 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006055 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006056 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006057
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006058 if (BP_NOMCP(bp))
6059 return;
6060
6061 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006062 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6063 SHARED_HW_CFG_FAN_FAILURE_MASK;
6064
6065 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6066 is_required = 1;
6067
6068 /*
6069 * The fan failure mechanism is usually related to the PHY type since
6070 * the power consumption of the board is affected by the PHY. Currently,
6071 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6072 */
6073 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6074 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006075 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006076 bnx2x_fan_failure_det_req(
6077 bp,
6078 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006079 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006080 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006081 }
6082
6083 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6084
6085 if (is_required == 0)
6086 return;
6087
6088 /* Fan failure is indicated by SPIO 5 */
6089 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
6090 MISC_REGISTERS_SPIO_INPUT_HI_Z);
6091
6092 /* set to active low mode */
6093 val = REG_RD(bp, MISC_REG_SPIO_INT);
6094 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006095 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006096 REG_WR(bp, MISC_REG_SPIO_INT, val);
6097
6098 /* enable interrupt to signal the IGU */
6099 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6100 val |= (1 << MISC_REGISTERS_SPIO_5);
6101 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6102}
6103
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006104static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
6105{
6106 u32 offset = 0;
6107
6108 if (CHIP_IS_E1(bp))
6109 return;
6110 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
6111 return;
6112
6113 switch (BP_ABS_FUNC(bp)) {
6114 case 0:
6115 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
6116 break;
6117 case 1:
6118 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
6119 break;
6120 case 2:
6121 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
6122 break;
6123 case 3:
6124 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
6125 break;
6126 case 4:
6127 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
6128 break;
6129 case 5:
6130 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
6131 break;
6132 case 6:
6133 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
6134 break;
6135 case 7:
6136 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
6137 break;
6138 default:
6139 return;
6140 }
6141
6142 REG_WR(bp, offset, pretend_func_num);
6143 REG_RD(bp, offset);
6144 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
6145}
6146
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006147void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006148{
6149 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6150 val &= ~IGU_PF_CONF_FUNC_EN;
6151
6152 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6153 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6154 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6155}
6156
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006157static inline void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006158{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006159 u32 shmem_base[2], shmem2_base[2];
6160 shmem_base[0] = bp->common.shmem_base;
6161 shmem2_base[0] = bp->common.shmem2_base;
6162 if (!CHIP_IS_E1x(bp)) {
6163 shmem_base[1] =
6164 SHMEM2_RD(bp, other_shmem_base_addr);
6165 shmem2_base[1] =
6166 SHMEM2_RD(bp, other_shmem2_base_addr);
6167 }
6168 bnx2x_acquire_phy_lock(bp);
6169 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6170 bp->common.chip_id);
6171 bnx2x_release_phy_lock(bp);
6172}
6173
6174/**
6175 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6176 *
6177 * @bp: driver handle
6178 */
6179static int bnx2x_init_hw_common(struct bnx2x *bp)
6180{
6181 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006182
Merav Sicron51c1a582012-03-18 10:33:38 +00006183 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006184
David S. Miller823dcd22011-08-20 10:39:12 -07006185 /*
6186 * take the UNDI lock to protect undi_unload flow from accessing
6187 * registers while we're resetting the chip
6188 */
David S. Miller8decf862011-09-22 03:23:13 -04006189 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006190
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006191 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006192 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006193
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006194 val = 0xfffc;
6195 if (CHIP_IS_E3(bp)) {
6196 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6197 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6198 }
6199 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006200
David S. Miller8decf862011-09-22 03:23:13 -04006201 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006202
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006203 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6204
6205 if (!CHIP_IS_E1x(bp)) {
6206 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006207
6208 /**
6209 * 4-port mode or 2-port mode we need to turn of master-enable
6210 * for everyone, after that, turn it back on for self.
6211 * so, we disregard multi-function or not, and always disable
6212 * for all functions on the given path, this means 0,2,4,6 for
6213 * path 0 and 1,3,5,7 for path 1
6214 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006215 for (abs_func_id = BP_PATH(bp);
6216 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6217 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006218 REG_WR(bp,
6219 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6220 1);
6221 continue;
6222 }
6223
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006224 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006225 /* clear pf enable */
6226 bnx2x_pf_disable(bp);
6227 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6228 }
6229 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006230
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006231 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006232 if (CHIP_IS_E1(bp)) {
6233 /* enable HW interrupt from PXP on USDM overflow
6234 bit 16 on INT_MASK_0 */
6235 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006236 }
6237
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006238 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006239 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006240
6241#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006242 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6243 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6244 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6245 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6246 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006247 /* make sure this value is 0 */
6248 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006249
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006250/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6251 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6252 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6253 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6254 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006255#endif
6256
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006257 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6258
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006259 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6260 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006261
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006262 /* let the HW do it's magic ... */
6263 msleep(100);
6264 /* finish PXP init */
6265 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6266 if (val != 1) {
6267 BNX2X_ERR("PXP2 CFG failed\n");
6268 return -EBUSY;
6269 }
6270 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6271 if (val != 1) {
6272 BNX2X_ERR("PXP2 RD_INIT failed\n");
6273 return -EBUSY;
6274 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006275
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006276 /* Timers bug workaround E2 only. We need to set the entire ILT to
6277 * have entries with value "0" and valid bit on.
6278 * This needs to be done by the first PF that is loaded in a path
6279 * (i.e. common phase)
6280 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006281 if (!CHIP_IS_E1x(bp)) {
6282/* In E2 there is a bug in the timers block that can cause function 6 / 7
6283 * (i.e. vnic3) to start even if it is marked as "scan-off".
6284 * This occurs when a different function (func2,3) is being marked
6285 * as "scan-off". Real-life scenario for example: if a driver is being
6286 * load-unloaded while func6,7 are down. This will cause the timer to access
6287 * the ilt, translate to a logical address and send a request to read/write.
6288 * Since the ilt for the function that is down is not valid, this will cause
6289 * a translation error which is unrecoverable.
6290 * The Workaround is intended to make sure that when this happens nothing fatal
6291 * will occur. The workaround:
6292 * 1. First PF driver which loads on a path will:
6293 * a. After taking the chip out of reset, by using pretend,
6294 * it will write "0" to the following registers of
6295 * the other vnics.
6296 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6297 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6298 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6299 * And for itself it will write '1' to
6300 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6301 * dmae-operations (writing to pram for example.)
6302 * note: can be done for only function 6,7 but cleaner this
6303 * way.
6304 * b. Write zero+valid to the entire ILT.
6305 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6306 * VNIC3 (of that port). The range allocated will be the
6307 * entire ILT. This is needed to prevent ILT range error.
6308 * 2. Any PF driver load flow:
6309 * a. ILT update with the physical addresses of the allocated
6310 * logical pages.
6311 * b. Wait 20msec. - note that this timeout is needed to make
6312 * sure there are no requests in one of the PXP internal
6313 * queues with "old" ILT addresses.
6314 * c. PF enable in the PGLC.
6315 * d. Clear the was_error of the PF in the PGLC. (could have
6316 * occured while driver was down)
6317 * e. PF enable in the CFC (WEAK + STRONG)
6318 * f. Timers scan enable
6319 * 3. PF driver unload flow:
6320 * a. Clear the Timers scan_en.
6321 * b. Polling for scan_on=0 for that PF.
6322 * c. Clear the PF enable bit in the PXP.
6323 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6324 * e. Write zero+valid to all ILT entries (The valid bit must
6325 * stay set)
6326 * f. If this is VNIC 3 of a port then also init
6327 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6328 * to the last enrty in the ILT.
6329 *
6330 * Notes:
6331 * Currently the PF error in the PGLC is non recoverable.
6332 * In the future the there will be a recovery routine for this error.
6333 * Currently attention is masked.
6334 * Having an MCP lock on the load/unload process does not guarantee that
6335 * there is no Timer disable during Func6/7 enable. This is because the
6336 * Timers scan is currently being cleared by the MCP on FLR.
6337 * Step 2.d can be done only for PF6/7 and the driver can also check if
6338 * there is error before clearing it. But the flow above is simpler and
6339 * more general.
6340 * All ILT entries are written by zero+valid and not just PF6/7
6341 * ILT entries since in the future the ILT entries allocation for
6342 * PF-s might be dynamic.
6343 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006344 struct ilt_client_info ilt_cli;
6345 struct bnx2x_ilt ilt;
6346 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6347 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6348
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006349 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006350 ilt_cli.start = 0;
6351 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6352 ilt_cli.client_num = ILT_CLIENT_TM;
6353
6354 /* Step 1: set zeroes to all ilt page entries with valid bit on
6355 * Step 2: set the timers first/last ilt entry to point
6356 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006357 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006358 *
6359 * both steps performed by call to bnx2x_ilt_client_init_op()
6360 * with dummy TM client
6361 *
6362 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6363 * and his brother are split registers
6364 */
6365 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6366 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6367 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6368
6369 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6370 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6371 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6372 }
6373
6374
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006375 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6376 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006377
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006378 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006379 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6380 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006381 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006383 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006384
6385 /* let the HW do it's magic ... */
6386 do {
6387 msleep(200);
6388 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6389 } while (factor-- && (val != 1));
6390
6391 if (val != 1) {
6392 BNX2X_ERR("ATC_INIT failed\n");
6393 return -EBUSY;
6394 }
6395 }
6396
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006397 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006398
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006399 /* clean the DMAE memory */
6400 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006401 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006402
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006403 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6404
6405 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6406
6407 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6408
6409 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006410
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006411 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6412 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6413 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6414 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6415
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006416 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006417
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006418
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006419 /* QM queues pointers table */
6420 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006421
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006422 /* soft reset pulse */
6423 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6424 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006425
Michael Chan37b091b2009-10-10 13:46:55 +00006426#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006427 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006428#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006429
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006430 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006431 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006432 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006433 /* enable hw interrupt from doorbell Q */
6434 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006435
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006436 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006437
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006438 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006439 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006440
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006441 if (!CHIP_IS_E1(bp))
6442 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6443
Barak Witkowskia3348722012-04-23 03:04:46 +00006444 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6445 if (IS_MF_AFEX(bp)) {
6446 /* configure that VNTag and VLAN headers must be
6447 * received in afex mode
6448 */
6449 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6450 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6451 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6452 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6453 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6454 } else {
6455 /* Bit-map indicating which L2 hdrs may appear
6456 * after the basic Ethernet header
6457 */
6458 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6459 bp->path_has_ovlan ? 7 : 6);
6460 }
6461 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006462
6463 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6464 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6465 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6466 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6467
6468 if (!CHIP_IS_E1x(bp)) {
6469 /* reset VFC memories */
6470 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6471 VFC_MEMORIES_RST_REG_CAM_RST |
6472 VFC_MEMORIES_RST_REG_RAM_RST);
6473 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6474 VFC_MEMORIES_RST_REG_CAM_RST |
6475 VFC_MEMORIES_RST_REG_RAM_RST);
6476
6477 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006478 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006479
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006480 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6481 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6482 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6483 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006484
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006485 /* sync semi rtc */
6486 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6487 0x80000000);
6488 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6489 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006490
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006491 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6492 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6493 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006494
Barak Witkowskia3348722012-04-23 03:04:46 +00006495 if (!CHIP_IS_E1x(bp)) {
6496 if (IS_MF_AFEX(bp)) {
6497 /* configure that VNTag and VLAN headers must be
6498 * sent in afex mode
6499 */
6500 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6501 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6502 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6503 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6504 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6505 } else {
6506 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6507 bp->path_has_ovlan ? 7 : 6);
6508 }
6509 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006510
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006511 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006513 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6514
Michael Chan37b091b2009-10-10 13:46:55 +00006515#ifdef BCM_CNIC
6516 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6517 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6518 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6519 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6520 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6521 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6522 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6523 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6524 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6525 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6526#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006527 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006528
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006529 if (sizeof(union cdu_context) != 1024)
6530 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006531 dev_alert(&bp->pdev->dev,
6532 "please adjust the size of cdu_context(%ld)\n",
6533 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006534
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006535 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006536 val = (4 << 24) + (0 << 12) + 1024;
6537 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006538
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006539 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006540 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006541 /* enable context validation interrupt from CFC */
6542 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6543
6544 /* set the thresholds to prevent CFC/CDU race */
6545 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006546
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006547 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006548
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006549 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006550 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6551
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006552 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6553 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006554
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006555 /* Reset PCIE errors for debug */
6556 REG_WR(bp, 0x2814, 0xffffffff);
6557 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006558
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006559 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006560 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6561 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6562 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6563 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6564 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6565 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6566 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6567 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6568 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6569 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6570 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6571 }
6572
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006573 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006574 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006575 /* in E3 this done in per-port section */
6576 if (!CHIP_IS_E3(bp))
6577 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6578 }
6579 if (CHIP_IS_E1H(bp))
6580 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006581 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006582
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006583 if (CHIP_REV_IS_SLOW(bp))
6584 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006585
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006586 /* finish CFC init */
6587 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6588 if (val != 1) {
6589 BNX2X_ERR("CFC LL_INIT failed\n");
6590 return -EBUSY;
6591 }
6592 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6593 if (val != 1) {
6594 BNX2X_ERR("CFC AC_INIT failed\n");
6595 return -EBUSY;
6596 }
6597 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6598 if (val != 1) {
6599 BNX2X_ERR("CFC CAM_INIT failed\n");
6600 return -EBUSY;
6601 }
6602 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006603
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006604 if (CHIP_IS_E1(bp)) {
6605 /* read NIG statistic
6606 to see if this is our first up since powerup */
6607 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6608 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006609
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006610 /* do internal memory self test */
6611 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6612 BNX2X_ERR("internal mem self test failed\n");
6613 return -EBUSY;
6614 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006615 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006616
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006617 bnx2x_setup_fan_failure_detection(bp);
6618
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006619 /* clear PXP2 attentions */
6620 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006621
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006622 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006623 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006624
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006625 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006626 if (CHIP_IS_E1x(bp))
6627 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006628 } else
6629 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6630
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006631 return 0;
6632}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006633
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006634/**
6635 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6636 *
6637 * @bp: driver handle
6638 */
6639static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6640{
6641 int rc = bnx2x_init_hw_common(bp);
6642
6643 if (rc)
6644 return rc;
6645
6646 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6647 if (!BP_NOMCP(bp))
6648 bnx2x__common_init_phy(bp);
6649
6650 return 0;
6651}
6652
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006653static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006654{
6655 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006656 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006657 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006658 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006659
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006660 bnx2x__link_reset(bp);
6661
Merav Sicron51c1a582012-03-18 10:33:38 +00006662 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006663
6664 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006665
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006666 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6667 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6668 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006669
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006670 /* Timers bug workaround: disables the pf_master bit in pglue at
6671 * common phase, we need to enable it here before any dmae access are
6672 * attempted. Therefore we manually added the enable-master to the
6673 * port phase (it also happens in the function phase)
6674 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006675 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006676 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6677
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006678 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6679 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6680 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6681 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6682
6683 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6684 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6685 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6686 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006687
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006688 /* QM cid (connection) count */
6689 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006690
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006691#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006692 bnx2x_init_block(bp, BLOCK_TM, init_phase);
Michael Chan37b091b2009-10-10 13:46:55 +00006693 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6694 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006695#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006696
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006697 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006698
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006699 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006700 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6701
6702 if (IS_MF(bp))
6703 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6704 else if (bp->dev->mtu > 4096) {
6705 if (bp->flags & ONE_PORT_FLAG)
6706 low = 160;
6707 else {
6708 val = bp->dev->mtu;
6709 /* (24*1024 + val*4)/256 */
6710 low = 96 + (val/64) +
6711 ((val % 64) ? 1 : 0);
6712 }
6713 } else
6714 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6715 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006716 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6717 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6718 }
6719
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006720 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006721 REG_WR(bp, (BP_PORT(bp) ?
6722 BRB1_REG_MAC_GUARANTIED_1 :
6723 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006724
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006725
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006726 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00006727 if (CHIP_IS_E3B0(bp)) {
6728 if (IS_MF_AFEX(bp)) {
6729 /* configure headers for AFEX mode */
6730 REG_WR(bp, BP_PORT(bp) ?
6731 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6732 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
6733 REG_WR(bp, BP_PORT(bp) ?
6734 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
6735 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
6736 REG_WR(bp, BP_PORT(bp) ?
6737 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
6738 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
6739 } else {
6740 /* Ovlan exists only if we are in multi-function +
6741 * switch-dependent mode, in switch-independent there
6742 * is no ovlan headers
6743 */
6744 REG_WR(bp, BP_PORT(bp) ?
6745 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6746 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6747 (bp->path_has_ovlan ? 7 : 6));
6748 }
6749 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006750
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006751 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6752 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6753 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6754 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6755
6756 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6757 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6758 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6759 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6760
6761 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6762 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6763
6764 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6765
6766 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006767 /* configure PBF to work without PAUSE mtu 9000 */
6768 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006769
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006770 /* update threshold */
6771 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6772 /* update init credit */
6773 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006774
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006775 /* probe changes */
6776 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6777 udelay(50);
6778 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6779 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006780
Michael Chan37b091b2009-10-10 13:46:55 +00006781#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006782 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006783#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006784 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6785 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006786
6787 if (CHIP_IS_E1(bp)) {
6788 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6789 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6790 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006791 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006792
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006793 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006794
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006795 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006796 /* init aeu_mask_attn_func_0/1:
6797 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6798 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6799 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006800 val = IS_MF(bp) ? 0xF7 : 0x7;
6801 /* Enable DCBX attention for all but E1 */
6802 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6803 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006804
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006805 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006806
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006807 if (!CHIP_IS_E1x(bp)) {
6808 /* Bit-map indicating which L2 hdrs may appear after the
6809 * basic Ethernet header
6810 */
Barak Witkowskia3348722012-04-23 03:04:46 +00006811 if (IS_MF_AFEX(bp))
6812 REG_WR(bp, BP_PORT(bp) ?
6813 NIG_REG_P1_HDRS_AFTER_BASIC :
6814 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
6815 else
6816 REG_WR(bp, BP_PORT(bp) ?
6817 NIG_REG_P1_HDRS_AFTER_BASIC :
6818 NIG_REG_P0_HDRS_AFTER_BASIC,
6819 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006820
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006821 if (CHIP_IS_E3(bp))
6822 REG_WR(bp, BP_PORT(bp) ?
6823 NIG_REG_LLH1_MF_MODE :
6824 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6825 }
6826 if (!CHIP_IS_E3(bp))
6827 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006828
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006829 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006830 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006831 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006832 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006833
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006834 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006835 val = 0;
6836 switch (bp->mf_mode) {
6837 case MULTI_FUNCTION_SD:
6838 val = 1;
6839 break;
6840 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00006841 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006842 val = 2;
6843 break;
6844 }
6845
6846 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6847 NIG_REG_LLH0_CLS_TYPE), val);
6848 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006849 {
6850 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6851 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6852 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6853 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006854 }
6855
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006856
6857 /* If SPIO5 is set to generate interrupts, enable it for this port */
6858 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6859 if (val & (1 << MISC_REGISTERS_SPIO_5)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006860 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6861 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6862 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006863 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006864 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006865 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006866
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006867 return 0;
6868}
6869
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006870static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6871{
6872 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00006873 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006874
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006875 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006876 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006877 else
6878 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006879
Yuval Mintz32d68de2012-04-03 18:41:24 +00006880 wb_write[0] = ONCHIP_ADDR1(addr);
6881 wb_write[1] = ONCHIP_ADDR2(addr);
6882 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006883}
6884
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006885static inline void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
6886{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006887 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006888}
6889
6890static inline void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
6891{
6892 u32 i, base = FUNC_ILT_BASE(func);
6893 for (i = base; i < base + ILT_PER_FUNC; i++)
6894 bnx2x_ilt_wr(bp, i, 0);
6895}
6896
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006897static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006898{
6899 int port = BP_PORT(bp);
6900 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006901 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006902 struct bnx2x_ilt *ilt = BP_ILT(bp);
6903 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006904 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006905 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00006906 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006907
Merav Sicron51c1a582012-03-18 10:33:38 +00006908 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006909
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006910 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00006911 if (!CHIP_IS_E1x(bp)) {
6912 rc = bnx2x_pf_flr_clnup(bp);
6913 if (rc)
6914 return rc;
6915 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006916
Eilon Greenstein8badd272009-02-12 08:36:15 +00006917 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006918 if (bp->common.int_block == INT_BLOCK_HC) {
6919 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6920 val = REG_RD(bp, addr);
6921 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6922 REG_WR(bp, addr, val);
6923 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006924
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006925 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6926 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
6927
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006928 ilt = BP_ILT(bp);
6929 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006930
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006931 for (i = 0; i < L2_ILT_LINES(bp); i++) {
6932 ilt->lines[cdu_ilt_start + i].page =
6933 bp->context.vcxt + (ILT_PAGE_CIDS * i);
6934 ilt->lines[cdu_ilt_start + i].page_mapping =
6935 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
6936 /* cdu ilt pages are allocated manually so there's no need to
6937 set the size */
6938 }
6939 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006940
Michael Chan37b091b2009-10-10 13:46:55 +00006941#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006942 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00006943
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006944 /* T1 hash bits value determines the T1 number of entries */
6945 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00006946#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006947
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006948#ifndef BCM_CNIC
6949 /* set NIC mode */
6950 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6951#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006952
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006953 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006954 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
6955
6956 /* Turn on a single ISR mode in IGU if driver is going to use
6957 * INT#x or MSI
6958 */
6959 if (!(bp->flags & USING_MSIX_FLAG))
6960 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
6961 /*
6962 * Timers workaround bug: function init part.
6963 * Need to wait 20msec after initializing ILT,
6964 * needed to make sure there are no requests in
6965 * one of the PXP internal queues with "old" ILT addresses
6966 */
6967 msleep(20);
6968 /*
6969 * Master enable - Due to WB DMAE writes performed before this
6970 * register is re-initialized as part of the regular function
6971 * init
6972 */
6973 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6974 /* Enable the function in IGU */
6975 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
6976 }
6977
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006978 bp->dmae_ready = 1;
6979
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006980 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006981
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006982 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006983 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
6984
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006985 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6986 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6987 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
6988 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
6989 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6990 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6991 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6992 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6993 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
6994 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6995 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6996 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6997 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006998
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006999 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007000 REG_WR(bp, QM_REG_PF_EN, 1);
7001
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007002 if (!CHIP_IS_E1x(bp)) {
7003 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7004 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7005 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7006 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7007 }
7008 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007009
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007010 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7011 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
7012 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7013 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7014 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7015 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7016 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7017 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7018 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7019 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7020 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7021 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007022 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7023
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007024 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007025
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007026 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007027
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007028 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007029 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7030
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007031 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007032 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007033 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007034 }
7035
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007036 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007037
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007038 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007039 if (bp->common.int_block == INT_BLOCK_HC) {
7040 if (CHIP_IS_E1H(bp)) {
7041 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7042
7043 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7044 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7045 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007046 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007047
7048 } else {
7049 int num_segs, sb_idx, prod_offset;
7050
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007051 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7052
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007053 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007054 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7055 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7056 }
7057
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007058 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007059
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007060 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007061 int dsb_idx = 0;
7062 /**
7063 * Producer memory:
7064 * E2 mode: address 0-135 match to the mapping memory;
7065 * 136 - PF0 default prod; 137 - PF1 default prod;
7066 * 138 - PF2 default prod; 139 - PF3 default prod;
7067 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7068 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7069 * 144-147 reserved.
7070 *
7071 * E1.5 mode - In backward compatible mode;
7072 * for non default SB; each even line in the memory
7073 * holds the U producer and each odd line hold
7074 * the C producer. The first 128 producers are for
7075 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7076 * producers are for the DSB for each PF.
7077 * Each PF has five segments: (the order inside each
7078 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7079 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7080 * 144-147 attn prods;
7081 */
7082 /* non-default-status-blocks */
7083 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7084 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7085 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7086 prod_offset = (bp->igu_base_sb + sb_idx) *
7087 num_segs;
7088
7089 for (i = 0; i < num_segs; i++) {
7090 addr = IGU_REG_PROD_CONS_MEMORY +
7091 (prod_offset + i) * 4;
7092 REG_WR(bp, addr, 0);
7093 }
7094 /* send consumer update with value 0 */
7095 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7096 USTORM_ID, 0, IGU_INT_NOP, 1);
7097 bnx2x_igu_clear_sb(bp,
7098 bp->igu_base_sb + sb_idx);
7099 }
7100
7101 /* default-status-blocks */
7102 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7103 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7104
7105 if (CHIP_MODE_IS_4_PORT(bp))
7106 dsb_idx = BP_FUNC(bp);
7107 else
David S. Miller8decf862011-09-22 03:23:13 -04007108 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007109
7110 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7111 IGU_BC_BASE_DSB_PROD + dsb_idx :
7112 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7113
David S. Miller8decf862011-09-22 03:23:13 -04007114 /*
7115 * igu prods come in chunks of E1HVN_MAX (4) -
7116 * does not matters what is the current chip mode
7117 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007118 for (i = 0; i < (num_segs * E1HVN_MAX);
7119 i += E1HVN_MAX) {
7120 addr = IGU_REG_PROD_CONS_MEMORY +
7121 (prod_offset + i)*4;
7122 REG_WR(bp, addr, 0);
7123 }
7124 /* send consumer update with 0 */
7125 if (CHIP_INT_MODE_IS_BC(bp)) {
7126 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7127 USTORM_ID, 0, IGU_INT_NOP, 1);
7128 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7129 CSTORM_ID, 0, IGU_INT_NOP, 1);
7130 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7131 XSTORM_ID, 0, IGU_INT_NOP, 1);
7132 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7133 TSTORM_ID, 0, IGU_INT_NOP, 1);
7134 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7135 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7136 } else {
7137 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7138 USTORM_ID, 0, IGU_INT_NOP, 1);
7139 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7140 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7141 }
7142 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7143
7144 /* !!! these should become driver const once
7145 rf-tool supports split-68 const */
7146 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7147 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7148 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7149 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7150 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7151 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7152 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007153 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007154
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007155 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007156 REG_WR(bp, 0x2114, 0xffffffff);
7157 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007158
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007159 if (CHIP_IS_E1x(bp)) {
7160 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7161 main_mem_base = HC_REG_MAIN_MEMORY +
7162 BP_PORT(bp) * (main_mem_size * 4);
7163 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7164 main_mem_width = 8;
7165
7166 val = REG_RD(bp, main_mem_prty_clr);
7167 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007168 DP(NETIF_MSG_HW,
7169 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7170 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007171
7172 /* Clear "false" parity errors in MSI-X table */
7173 for (i = main_mem_base;
7174 i < main_mem_base + main_mem_size * 4;
7175 i += main_mem_width) {
7176 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7177 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7178 i, main_mem_width / 4);
7179 }
7180 /* Clear HC parity attention */
7181 REG_RD(bp, main_mem_prty_clr);
7182 }
7183
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007184#ifdef BNX2X_STOP_ON_ERROR
7185 /* Enable STORMs SP logging */
7186 REG_WR8(bp, BAR_USTRORM_INTMEM +
7187 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7188 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7189 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7190 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7191 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7192 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7193 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7194#endif
7195
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007196 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007197
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007198 return 0;
7199}
7200
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007201
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007202void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007203{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007204 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007205 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007206 /* end of fastpath */
7207
7208 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007209 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007210
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007211 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7212 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7213
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007214 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007215 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007216
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007217 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
7218 bp->context.size);
7219
7220 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7221
7222 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007223
Michael Chan37b091b2009-10-10 13:46:55 +00007224#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007225 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007226 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7227 sizeof(struct host_hc_status_block_e2));
7228 else
7229 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7230 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007231
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007232 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007233#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007234
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007235 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007236
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007237 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7238 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007239}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007240
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007241static inline int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
7242{
7243 int num_groups;
Barak Witkowski50f0a562011-12-05 21:52:23 +00007244 int is_fcoe_stats = NO_FCOE(bp) ? 0 : 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007245
Barak Witkowski50f0a562011-12-05 21:52:23 +00007246 /* number of queues for statistics is number of eth queues + FCoE */
7247 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp) + is_fcoe_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007248
7249 /* Total number of FW statistics requests =
Barak Witkowski50f0a562011-12-05 21:52:23 +00007250 * 1 for port stats + 1 for PF stats + potential 1 for FCoE stats +
7251 * num of queues
7252 */
7253 bp->fw_stats_num = 2 + is_fcoe_stats + num_queue_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007254
7255
7256 /* Request is built from stats_query_header and an array of
7257 * stats_query_cmd_group each of which contains
7258 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
7259 * configured in the stats_query_header.
7260 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00007261 num_groups = ((bp->fw_stats_num) / STATS_QUERY_CMD_COUNT) +
7262 (((bp->fw_stats_num) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007263
7264 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
7265 num_groups * sizeof(struct stats_query_cmd_group);
7266
7267 /* Data for statistics requests + stats_conter
7268 *
7269 * stats_counter holds per-STORM counters that are incremented
7270 * when STORM has finished with the current request.
Barak Witkowski50f0a562011-12-05 21:52:23 +00007271 *
7272 * memory for FCoE offloaded statistics are counted anyway,
7273 * even if they will not be sent.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007274 */
7275 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
7276 sizeof(struct per_pf_stats) +
Barak Witkowski50f0a562011-12-05 21:52:23 +00007277 sizeof(struct fcoe_statistics_params) +
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007278 sizeof(struct per_queue_stats) * num_queue_stats +
7279 sizeof(struct stats_counter);
7280
7281 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
7282 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7283
7284 /* Set shortcuts */
7285 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
7286 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
7287
7288 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
7289 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
7290
7291 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
7292 bp->fw_stats_req_sz;
7293 return 0;
7294
7295alloc_mem_err:
7296 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7297 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
Merav Sicron51c1a582012-03-18 10:33:38 +00007298 BNX2X_ERR("Can't allocate memory\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007299 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007300}
7301
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007302
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007303int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007304{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007305#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007306 if (!CHIP_IS_E1x(bp))
7307 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007308 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7309 sizeof(struct host_hc_status_block_e2));
7310 else
7311 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
7312 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007313
7314 /* allocate searcher T2 table */
7315 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
7316#endif
7317
7318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007319 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007320 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007321
7322 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7323 sizeof(struct bnx2x_slowpath));
7324
Mintz Yuval82fa8482012-02-15 02:10:29 +00007325#ifdef BCM_CNIC
7326 /* write address to which L5 should insert its values */
7327 bp->cnic_eth_dev.addr_drv_info_to_mcp = &bp->slowpath->drv_info_to_mcp;
7328#endif
7329
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007330 /* Allocated memory for FW statistics */
7331 if (bnx2x_alloc_fw_stats_mem(bp))
7332 goto alloc_mem_err;
7333
Ariel Elior6383c0b2011-07-14 08:31:57 +00007334 bp->context.size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007335
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007336 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
7337 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007338
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007339 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007340
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007341 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7342 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007343
7344 /* Slow path ring */
7345 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7346
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007347 /* EQ */
7348 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7349 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007350
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007351
7352 /* fastpath */
7353 /* need to be done at the end, since it's self adjusting to amount
7354 * of memory available for RSS queues
7355 */
7356 if (bnx2x_alloc_fp_mem(bp))
7357 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007358 return 0;
7359
7360alloc_mem_err:
7361 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007362 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007363 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007364}
7365
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007366/*
7367 * Init service functions
7368 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007369
7370int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7371 struct bnx2x_vlan_mac_obj *obj, bool set,
7372 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007373{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007374 int rc;
7375 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007376
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007377 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007378
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007379 /* Fill general parameters */
7380 ramrod_param.vlan_mac_obj = obj;
7381 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007383 /* Fill a user request section if needed */
7384 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7385 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007386
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007387 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007388
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007389 /* Set the command: ADD or DEL */
7390 if (set)
7391 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7392 else
7393 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007394 }
7395
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007396 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
7397 if (rc < 0)
7398 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
7399 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007400}
7401
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007402int bnx2x_del_all_macs(struct bnx2x *bp,
7403 struct bnx2x_vlan_mac_obj *mac_obj,
7404 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007405{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007406 int rc;
7407 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7408
7409 /* Wait for completion of requested */
7410 if (wait_for_comp)
7411 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7412
7413 /* Set the mac type of addresses we want to clear */
7414 __set_bit(mac_type, &vlan_mac_flags);
7415
7416 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7417 if (rc < 0)
7418 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7419
7420 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007421}
7422
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007423int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007424{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007425 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007426
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007427#ifdef BCM_CNIC
Barak Witkowskia3348722012-04-23 03:04:46 +00007428 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7429 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007430 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7431 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007432 return 0;
7433 }
7434#endif
7435
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007436 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007437
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007438 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7439 /* Eth MAC is set on RSS leading client (fp[0]) */
7440 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->fp->mac_obj, set,
7441 BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007442}
7443
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007444int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007445{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007446 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007447}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007448
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007449/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007450 * bnx2x_set_int_mode - configure interrupt mode
7451 *
7452 * @bp: driver handle
7453 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007454 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007455 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007456static void __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007457{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007458 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007459 case INT_MODE_MSI:
7460 bnx2x_enable_msi(bp);
7461 /* falling through... */
7462 case INT_MODE_INTx:
Ariel Elior6383c0b2011-07-14 08:31:57 +00007463 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Merav Sicron51c1a582012-03-18 10:33:38 +00007464 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007465 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007466 default:
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007467 /* Set number of queues for MSI-X mode */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007468 bnx2x_set_num_queues(bp);
7469
Merav Sicron51c1a582012-03-18 10:33:38 +00007470 BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007471
7472 /* if we can't use MSI-X we only need one fp,
7473 * so try to enable MSI-X with the requested number of fp's
7474 * and fallback to MSI or legacy INTx with one fp
7475 */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007476 if (bnx2x_enable_msix(bp) ||
7477 bp->flags & USING_SINGLE_MSIX_FLAG) {
7478 /* failed to enable multiple MSI-X */
7479 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
Merav Sicron51c1a582012-03-18 10:33:38 +00007480 bp->num_queues, 1 + NON_ETH_CONTEXT_USE);
7481
Ariel Elior6383c0b2011-07-14 08:31:57 +00007482 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007483
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007484 /* Try to enable MSI */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007485 if (!(bp->flags & USING_SINGLE_MSIX_FLAG) &&
7486 !(bp->flags & DISABLE_MSI_FLAG))
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007487 bnx2x_enable_msi(bp);
7488 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007489 break;
7490 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007491}
7492
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007493/* must be called prioir to any HW initializations */
7494static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7495{
7496 return L2_ILT_LINES(bp);
7497}
7498
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007499void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007500{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007501 struct ilt_client_info *ilt_client;
7502 struct bnx2x_ilt *ilt = BP_ILT(bp);
7503 u16 line = 0;
7504
7505 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7506 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7507
7508 /* CDU */
7509 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7510 ilt_client->client_num = ILT_CLIENT_CDU;
7511 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7512 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7513 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007514 line += bnx2x_cid_ilt_lines(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007515#ifdef BCM_CNIC
7516 line += CNIC_ILT_LINES;
7517#endif
7518 ilt_client->end = line - 1;
7519
Merav Sicron51c1a582012-03-18 10:33:38 +00007520 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007521 ilt_client->start,
7522 ilt_client->end,
7523 ilt_client->page_size,
7524 ilt_client->flags,
7525 ilog2(ilt_client->page_size >> 12));
7526
7527 /* QM */
7528 if (QM_INIT(bp->qm_cid_count)) {
7529 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7530 ilt_client->client_num = ILT_CLIENT_QM;
7531 ilt_client->page_size = QM_ILT_PAGE_SZ;
7532 ilt_client->flags = 0;
7533 ilt_client->start = line;
7534
7535 /* 4 bytes for each cid */
7536 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7537 QM_ILT_PAGE_SZ);
7538
7539 ilt_client->end = line - 1;
7540
Merav Sicron51c1a582012-03-18 10:33:38 +00007541 DP(NETIF_MSG_IFUP,
7542 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007543 ilt_client->start,
7544 ilt_client->end,
7545 ilt_client->page_size,
7546 ilt_client->flags,
7547 ilog2(ilt_client->page_size >> 12));
7548
7549 }
7550 /* SRC */
7551 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7552#ifdef BCM_CNIC
7553 ilt_client->client_num = ILT_CLIENT_SRC;
7554 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7555 ilt_client->flags = 0;
7556 ilt_client->start = line;
7557 line += SRC_ILT_LINES;
7558 ilt_client->end = line - 1;
7559
Merav Sicron51c1a582012-03-18 10:33:38 +00007560 DP(NETIF_MSG_IFUP,
7561 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007562 ilt_client->start,
7563 ilt_client->end,
7564 ilt_client->page_size,
7565 ilt_client->flags,
7566 ilog2(ilt_client->page_size >> 12));
7567
7568#else
7569 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7570#endif
7571
7572 /* TM */
7573 ilt_client = &ilt->clients[ILT_CLIENT_TM];
7574#ifdef BCM_CNIC
7575 ilt_client->client_num = ILT_CLIENT_TM;
7576 ilt_client->page_size = TM_ILT_PAGE_SZ;
7577 ilt_client->flags = 0;
7578 ilt_client->start = line;
7579 line += TM_ILT_LINES;
7580 ilt_client->end = line - 1;
7581
Merav Sicron51c1a582012-03-18 10:33:38 +00007582 DP(NETIF_MSG_IFUP,
7583 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007584 ilt_client->start,
7585 ilt_client->end,
7586 ilt_client->page_size,
7587 ilt_client->flags,
7588 ilog2(ilt_client->page_size >> 12));
7589
7590#else
7591 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7592#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007593 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007594}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007595
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007596/**
7597 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
7598 *
7599 * @bp: driver handle
7600 * @fp: pointer to fastpath
7601 * @init_params: pointer to parameters structure
7602 *
7603 * parameters configured:
7604 * - HC configuration
7605 * - Queue's CDU context
7606 */
7607static inline void bnx2x_pf_q_prep_init(struct bnx2x *bp,
7608 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007609{
Ariel Elior6383c0b2011-07-14 08:31:57 +00007610
7611 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007612 /* FCoE Queue uses Default SB, thus has no HC capabilities */
7613 if (!IS_FCOE_FP(fp)) {
7614 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
7615 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
7616
7617 /* If HC is supporterd, enable host coalescing in the transition
7618 * to INIT state.
7619 */
7620 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7621 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7622
7623 /* HC rate */
7624 init_params->rx.hc_rate = bp->rx_ticks ?
7625 (1000000 / bp->rx_ticks) : 0;
7626 init_params->tx.hc_rate = bp->tx_ticks ?
7627 (1000000 / bp->tx_ticks) : 0;
7628
7629 /* FW SB ID */
7630 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7631 fp->fw_sb_id;
7632
7633 /*
7634 * CQ index among the SB indices: FCoE clients uses the default
7635 * SB, therefore it's different.
7636 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007637 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
7638 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007639 }
7640
Ariel Elior6383c0b2011-07-14 08:31:57 +00007641 /* set maximum number of COSs supported by this queue */
7642 init_params->max_cos = fp->max_cos;
7643
Merav Sicron51c1a582012-03-18 10:33:38 +00007644 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007645 fp->index, init_params->max_cos);
7646
7647 /* set the context pointers queue object */
7648 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++)
7649 init_params->cxts[cos] =
7650 &bp->context.vcxt[fp->txdata[cos].cid].eth;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007651}
7652
Ariel Elior6383c0b2011-07-14 08:31:57 +00007653int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7654 struct bnx2x_queue_state_params *q_params,
7655 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
7656 int tx_index, bool leading)
7657{
7658 memset(tx_only_params, 0, sizeof(*tx_only_params));
7659
7660 /* Set the command */
7661 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
7662
7663 /* Set tx-only QUEUE flags: don't zero statistics */
7664 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
7665
7666 /* choose the index of the cid to send the slow path on */
7667 tx_only_params->cid_index = tx_index;
7668
7669 /* Set general TX_ONLY_SETUP parameters */
7670 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
7671
7672 /* Set Tx TX_ONLY_SETUP parameters */
7673 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
7674
Merav Sicron51c1a582012-03-18 10:33:38 +00007675 DP(NETIF_MSG_IFUP,
7676 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007677 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
7678 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
7679 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
7680
7681 /* send the ramrod */
7682 return bnx2x_queue_state_change(bp, q_params);
7683}
7684
7685
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007686/**
7687 * bnx2x_setup_queue - setup queue
7688 *
7689 * @bp: driver handle
7690 * @fp: pointer to fastpath
7691 * @leading: is leading
7692 *
7693 * This function performs 2 steps in a Queue state machine
7694 * actually: 1) RESET->INIT 2) INIT->SETUP
7695 */
7696
7697int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7698 bool leading)
7699{
Yuval Mintz3b603062012-03-18 10:33:39 +00007700 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007701 struct bnx2x_queue_setup_params *setup_params =
7702 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007703 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
7704 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007705 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007706 u8 tx_index;
7707
Merav Sicron51c1a582012-03-18 10:33:38 +00007708 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007709
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007710 /* reset IGU state skip FCoE L2 queue */
7711 if (!IS_FCOE_FP(fp))
7712 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007713 IGU_INT_ENABLE, 0);
7714
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007715 q_params.q_obj = &fp->q_obj;
7716 /* We want to wait for completion in this context */
7717 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007718
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007719 /* Prepare the INIT parameters */
7720 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007721
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007722 /* Set the command */
7723 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007724
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007725 /* Change the state to INIT */
7726 rc = bnx2x_queue_state_change(bp, &q_params);
7727 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00007728 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007729 return rc;
7730 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007731
Merav Sicron51c1a582012-03-18 10:33:38 +00007732 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00007733
7734
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007735 /* Now move the Queue to the SETUP state... */
7736 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007737
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007738 /* Set QUEUE flags */
7739 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007740
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007741 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007742 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
7743 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007744
Ariel Elior6383c0b2011-07-14 08:31:57 +00007745 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007746 &setup_params->rxq_params);
7747
Ariel Elior6383c0b2011-07-14 08:31:57 +00007748 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
7749 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007750
7751 /* Set the command */
7752 q_params.cmd = BNX2X_Q_CMD_SETUP;
7753
7754 /* Change the state to SETUP */
7755 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007756 if (rc) {
7757 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
7758 return rc;
7759 }
7760
7761 /* loop through the relevant tx-only indices */
7762 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7763 tx_index < fp->max_cos;
7764 tx_index++) {
7765
7766 /* prepare and send tx-only ramrod*/
7767 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
7768 tx_only_params, tx_index, leading);
7769 if (rc) {
7770 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
7771 fp->index, tx_index);
7772 return rc;
7773 }
7774 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007775
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007776 return rc;
7777}
7778
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007779static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007780{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007781 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00007782 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00007783 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00007784 int rc, tx_index;
7785
Merav Sicron51c1a582012-03-18 10:33:38 +00007786 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007787
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007788 q_params.q_obj = &fp->q_obj;
7789 /* We want to wait for completion in this context */
7790 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007791
Ariel Elior6383c0b2011-07-14 08:31:57 +00007792
7793 /* close tx-only connections */
7794 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7795 tx_index < fp->max_cos;
7796 tx_index++){
7797
7798 /* ascertain this is a normal queue*/
7799 txdata = &fp->txdata[tx_index];
7800
Merav Sicron51c1a582012-03-18 10:33:38 +00007801 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007802 txdata->txq_index);
7803
7804 /* send halt terminate on tx-only connection */
7805 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
7806 memset(&q_params.params.terminate, 0,
7807 sizeof(q_params.params.terminate));
7808 q_params.params.terminate.cid_index = tx_index;
7809
7810 rc = bnx2x_queue_state_change(bp, &q_params);
7811 if (rc)
7812 return rc;
7813
7814 /* send halt terminate on tx-only connection */
7815 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
7816 memset(&q_params.params.cfc_del, 0,
7817 sizeof(q_params.params.cfc_del));
7818 q_params.params.cfc_del.cid_index = tx_index;
7819 rc = bnx2x_queue_state_change(bp, &q_params);
7820 if (rc)
7821 return rc;
7822 }
7823 /* Stop the primary connection: */
7824 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007825 q_params.cmd = BNX2X_Q_CMD_HALT;
7826 rc = bnx2x_queue_state_change(bp, &q_params);
7827 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007828 return rc;
7829
Ariel Elior6383c0b2011-07-14 08:31:57 +00007830 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007831 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007832 memset(&q_params.params.terminate, 0,
7833 sizeof(q_params.params.terminate));
7834 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007835 rc = bnx2x_queue_state_change(bp, &q_params);
7836 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007837 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007838 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007839 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007840 memset(&q_params.params.cfc_del, 0,
7841 sizeof(q_params.params.cfc_del));
7842 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007843 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007844}
7845
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007846
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007847static void bnx2x_reset_func(struct bnx2x *bp)
7848{
7849 int port = BP_PORT(bp);
7850 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007851 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007852
7853 /* Disable the function in the FW */
7854 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7855 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7856 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7857 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7858
7859 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007860 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007861 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007862 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007863 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
7864 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007865 }
7866
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007867#ifdef BCM_CNIC
7868 /* CNIC SB */
7869 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7870 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
7871 SB_DISABLED);
7872#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007873 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007874 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007875 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
7876 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007877
7878 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
7879 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
7880 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08007881
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007882 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007883 if (bp->common.int_block == INT_BLOCK_HC) {
7884 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7885 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7886 } else {
7887 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7888 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7889 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007890
Michael Chan37b091b2009-10-10 13:46:55 +00007891#ifdef BCM_CNIC
7892 /* Disable Timer scan */
7893 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7894 /*
7895 * Wait for at least 10ms and up to 2 second for the timers scan to
7896 * complete
7897 */
7898 for (i = 0; i < 200; i++) {
7899 msleep(10);
7900 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7901 break;
7902 }
7903#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007904 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007905 bnx2x_clear_func_ilt(bp, func);
7906
7907 /* Timers workaround bug for E2: if this is vnic-3,
7908 * we need to set the entire ilt range for this timers.
7909 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007910 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007911 struct ilt_client_info ilt_cli;
7912 /* use dummy TM client */
7913 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7914 ilt_cli.start = 0;
7915 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7916 ilt_cli.client_num = ILT_CLIENT_TM;
7917
7918 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
7919 }
7920
7921 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007922 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007923 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007924
7925 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007926}
7927
7928static void bnx2x_reset_port(struct bnx2x *bp)
7929{
7930 int port = BP_PORT(bp);
7931 u32 val;
7932
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007933 /* Reset physical Link */
7934 bnx2x__link_reset(bp);
7935
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007936 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7937
7938 /* Do not rcv packets to BRB */
7939 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7940 /* Do not direct rcv packets that are not for MCP to the BRB */
7941 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7942 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7943
7944 /* Configure AEU */
7945 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7946
7947 msleep(100);
7948 /* Check for BRB port occupancy */
7949 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7950 if (val)
7951 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007952 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007953
7954 /* TODO: Close Doorbell port? */
7955}
7956
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007957static inline int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007958{
Yuval Mintz3b603062012-03-18 10:33:39 +00007959 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007960
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007961 /* Prepare parameters for function state transitions */
7962 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007963
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007964 func_params.f_obj = &bp->func_obj;
7965 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007966
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007967 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007968
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007969 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007970}
7971
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007972static inline int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007973{
Yuval Mintz3b603062012-03-18 10:33:39 +00007974 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007975 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007976
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007977 /* Prepare parameters for function state transitions */
7978 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7979 func_params.f_obj = &bp->func_obj;
7980 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007981
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007982 /*
7983 * Try to stop the function the 'good way'. If fails (in case
7984 * of a parity error during bnx2x_chip_cleanup()) and we are
7985 * not in a debug mode, perform a state transaction in order to
7986 * enable further HW_RESET transaction.
7987 */
7988 rc = bnx2x_func_state_change(bp, &func_params);
7989 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007990#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007991 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007992#else
Merav Sicron51c1a582012-03-18 10:33:38 +00007993 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007994 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
7995 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007996#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007997 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007998
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007999 return 0;
8000}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008001
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008002/**
8003 * bnx2x_send_unload_req - request unload mode from the MCP.
8004 *
8005 * @bp: driver handle
8006 * @unload_mode: requested function's unload mode
8007 *
8008 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8009 */
8010u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8011{
8012 u32 reset_code = 0;
8013 int port = BP_PORT(bp);
8014
8015 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008016 if (unload_mode == UNLOAD_NORMAL)
8017 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008018
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008019 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008020 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008021
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008022 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008023 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008024 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008025 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008026 u16 pmc;
8027
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008028 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008029 * preserve entry 0 which is used by the PMF
8030 */
David S. Miller8decf862011-09-22 03:23:13 -04008031 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008032
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008033 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008034 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008035
8036 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8037 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008038 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008039
David S. Miller88c51002011-10-07 13:38:43 -04008040 /* Enable the PME and clear the status */
8041 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8042 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8043 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8044
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008045 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008046
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008047 } else
8048 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8049
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008050 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008051 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008052 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008053 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008054 int path = BP_PATH(bp);
8055
Merav Sicron51c1a582012-03-18 10:33:38 +00008056 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008057 path, load_count[path][0], load_count[path][1],
8058 load_count[path][2]);
8059 load_count[path][0]--;
8060 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008061 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008062 path, load_count[path][0], load_count[path][1],
8063 load_count[path][2]);
8064 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008065 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008066 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008067 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8068 else
8069 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8070 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008071
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008072 return reset_code;
8073}
8074
8075/**
8076 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8077 *
8078 * @bp: driver handle
8079 */
8080void bnx2x_send_unload_done(struct bnx2x *bp)
8081{
8082 /* Report UNLOAD_DONE to MCP */
8083 if (!BP_NOMCP(bp))
8084 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8085}
8086
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008087static inline int bnx2x_func_wait_started(struct bnx2x *bp)
8088{
8089 int tout = 50;
8090 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8091
8092 if (!bp->port.pmf)
8093 return 0;
8094
8095 /*
8096 * (assumption: No Attention from MCP at this stage)
8097 * PMF probably in the middle of TXdisable/enable transaction
8098 * 1. Sync IRS for default SB
8099 * 2. Sync SP queue - this guarantes us that attention handling started
8100 * 3. Wait, that TXdisable/enable transaction completes
8101 *
8102 * 1+2 guranty that if DCBx attention was scheduled it already changed
8103 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8104 * received complettion for the transaction the state is TX_STOPPED.
8105 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8106 * transaction.
8107 */
8108
8109 /* make sure default SB ISR is done */
8110 if (msix)
8111 synchronize_irq(bp->msix_table[0].vector);
8112 else
8113 synchronize_irq(bp->pdev->irq);
8114
8115 flush_workqueue(bnx2x_wq);
8116
8117 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8118 BNX2X_F_STATE_STARTED && tout--)
8119 msleep(20);
8120
8121 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8122 BNX2X_F_STATE_STARTED) {
8123#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008124 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008125 return -EBUSY;
8126#else
8127 /*
8128 * Failed to complete the transaction in a "good way"
8129 * Force both transactions with CLR bit
8130 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008131 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008132
Merav Sicron51c1a582012-03-18 10:33:38 +00008133 DP(NETIF_MSG_IFDOWN,
8134 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008135
8136 func_params.f_obj = &bp->func_obj;
8137 __set_bit(RAMROD_DRV_CLR_ONLY,
8138 &func_params.ramrod_flags);
8139
8140 /* STARTED-->TX_ST0PPED */
8141 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8142 bnx2x_func_state_change(bp, &func_params);
8143
8144 /* TX_ST0PPED-->STARTED */
8145 func_params.cmd = BNX2X_F_CMD_TX_START;
8146 return bnx2x_func_state_change(bp, &func_params);
8147#endif
8148 }
8149
8150 return 0;
8151}
8152
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008153void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
8154{
8155 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008156 int i, rc = 0;
8157 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008158 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008159 u32 reset_code;
8160
8161 /* Wait until tx fastpath tasks complete */
8162 for_each_tx_queue(bp, i) {
8163 struct bnx2x_fastpath *fp = &bp->fp[i];
8164
Ariel Elior6383c0b2011-07-14 08:31:57 +00008165 for_each_cos_in_tx_queue(fp, cos)
8166 rc = bnx2x_clean_tx_queue(bp, &fp->txdata[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008167#ifdef BNX2X_STOP_ON_ERROR
8168 if (rc)
8169 return;
8170#endif
8171 }
8172
8173 /* Give HW time to discard old tx messages */
8174 usleep_range(1000, 1000);
8175
8176 /* Clean all ETH MACs */
8177 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_ETH_MAC, false);
8178 if (rc < 0)
8179 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8180
8181 /* Clean up UC list */
8182 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_UC_LIST_MAC,
8183 true);
8184 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008185 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8186 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008187
8188 /* Disable LLH */
8189 if (!CHIP_IS_E1(bp))
8190 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8191
8192 /* Set "drop all" (stop Rx).
8193 * We need to take a netif_addr_lock() here in order to prevent
8194 * a race between the completion code and this code.
8195 */
8196 netif_addr_lock_bh(bp->dev);
8197 /* Schedule the rx_mode command */
8198 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8199 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8200 else
8201 bnx2x_set_storm_rx_mode(bp);
8202
8203 /* Cleanup multicast configuration */
8204 rparam.mcast_obj = &bp->mcast_obj;
8205 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8206 if (rc < 0)
8207 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8208
8209 netif_addr_unlock_bh(bp->dev);
8210
8211
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008212
8213 /*
8214 * Send the UNLOAD_REQUEST to the MCP. This will return if
8215 * this function should perform FUNC, PORT or COMMON HW
8216 * reset.
8217 */
8218 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8219
8220 /*
8221 * (assumption: No Attention from MCP at this stage)
8222 * PMF probably in the middle of TXdisable/enable transaction
8223 */
8224 rc = bnx2x_func_wait_started(bp);
8225 if (rc) {
8226 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8227#ifdef BNX2X_STOP_ON_ERROR
8228 return;
8229#endif
8230 }
8231
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008232 /* Close multi and leading connections
8233 * Completions for ramrods are collected in a synchronous way
8234 */
8235 for_each_queue(bp, i)
8236 if (bnx2x_stop_queue(bp, i))
8237#ifdef BNX2X_STOP_ON_ERROR
8238 return;
8239#else
8240 goto unload_error;
8241#endif
8242 /* If SP settings didn't get completed so far - something
8243 * very wrong has happen.
8244 */
8245 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8246 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8247
8248#ifndef BNX2X_STOP_ON_ERROR
8249unload_error:
8250#endif
8251 rc = bnx2x_func_stop(bp);
8252 if (rc) {
8253 BNX2X_ERR("Function stop failed!\n");
8254#ifdef BNX2X_STOP_ON_ERROR
8255 return;
8256#endif
8257 }
8258
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008259 /* Disable HW interrupts, NAPI */
8260 bnx2x_netif_stop(bp, 1);
8261
8262 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008263 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008264
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008265 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008266 rc = bnx2x_reset_hw(bp, reset_code);
8267 if (rc)
8268 BNX2X_ERR("HW_RESET failed\n");
8269
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008270
8271 /* Report UNLOAD_DONE to MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008272 bnx2x_send_unload_done(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008273}
8274
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008275void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008276{
8277 u32 val;
8278
Merav Sicron51c1a582012-03-18 10:33:38 +00008279 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008280
8281 if (CHIP_IS_E1(bp)) {
8282 int port = BP_PORT(bp);
8283 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8284 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8285
8286 val = REG_RD(bp, addr);
8287 val &= ~(0x300);
8288 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008289 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008290 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8291 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8292 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8293 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8294 }
8295}
8296
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008297/* Close gates #2, #3 and #4: */
8298static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8299{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008300 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008301
8302 /* Gates #2 and #4a are closed/opened for "not E1" only */
8303 if (!CHIP_IS_E1(bp)) {
8304 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008305 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008306 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008307 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008308 }
8309
8310 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008311 if (CHIP_IS_E1x(bp)) {
8312 /* Prevent interrupts from HC on both ports */
8313 val = REG_RD(bp, HC_REG_CONFIG_1);
8314 REG_WR(bp, HC_REG_CONFIG_1,
8315 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8316 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8317
8318 val = REG_RD(bp, HC_REG_CONFIG_0);
8319 REG_WR(bp, HC_REG_CONFIG_0,
8320 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8321 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8322 } else {
8323 /* Prevent incomming interrupts in IGU */
8324 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8325
8326 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8327 (!close) ?
8328 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8329 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8330 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008331
Merav Sicron51c1a582012-03-18 10:33:38 +00008332 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008333 close ? "closing" : "opening");
8334 mmiowb();
8335}
8336
8337#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8338
8339static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8340{
8341 /* Do some magic... */
8342 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8343 *magic_val = val & SHARED_MF_CLP_MAGIC;
8344 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8345}
8346
Dmitry Kravkove8920672011-05-04 23:52:40 +00008347/**
8348 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008349 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008350 * @bp: driver handle
8351 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008352 */
8353static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8354{
8355 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008356 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8357 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8358 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8359}
8360
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008361/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008362 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008363 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008364 * @bp: driver handle
8365 * @magic_val: old value of 'magic' bit.
8366 *
8367 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008368 */
8369static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8370{
8371 u32 shmem;
8372 u32 validity_offset;
8373
Merav Sicron51c1a582012-03-18 10:33:38 +00008374 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008375
8376 /* Set `magic' bit in order to save MF config */
8377 if (!CHIP_IS_E1(bp))
8378 bnx2x_clp_reset_prep(bp, magic_val);
8379
8380 /* Get shmem offset */
8381 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8382 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8383
8384 /* Clear validity map flags */
8385 if (shmem > 0)
8386 REG_WR(bp, shmem + validity_offset, 0);
8387}
8388
8389#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8390#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8391
Dmitry Kravkove8920672011-05-04 23:52:40 +00008392/**
8393 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008394 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008395 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008396 */
8397static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
8398{
8399 /* special handling for emulation and FPGA,
8400 wait 10 times longer */
8401 if (CHIP_REV_IS_SLOW(bp))
8402 msleep(MCP_ONE_TIMEOUT*10);
8403 else
8404 msleep(MCP_ONE_TIMEOUT);
8405}
8406
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008407/*
8408 * initializes bp->common.shmem_base and waits for validity signature to appear
8409 */
8410static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008411{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008412 int cnt = 0;
8413 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008414
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008415 do {
8416 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8417 if (bp->common.shmem_base) {
8418 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8419 if (val & SHR_MEM_VALIDITY_MB)
8420 return 0;
8421 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008422
8423 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008424
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008425 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008426
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008427 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008428
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008429 return -ENODEV;
8430}
8431
8432static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8433{
8434 int rc = bnx2x_init_shmem(bp);
8435
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008436 /* Restore the `magic' bit value */
8437 if (!CHIP_IS_E1(bp))
8438 bnx2x_clp_reset_done(bp, magic_val);
8439
8440 return rc;
8441}
8442
8443static void bnx2x_pxp_prep(struct bnx2x *bp)
8444{
8445 if (!CHIP_IS_E1(bp)) {
8446 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8447 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008448 mmiowb();
8449 }
8450}
8451
8452/*
8453 * Reset the whole chip except for:
8454 * - PCIE core
8455 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8456 * one reset bit)
8457 * - IGU
8458 * - MISC (including AEU)
8459 * - GRC
8460 * - RBCN, RBCP
8461 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008462static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008463{
8464 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008465 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008466
8467 /*
8468 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8469 * (per chip) blocks.
8470 */
8471 global_bits2 =
8472 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8473 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008474
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008475 /* Don't reset the following blocks */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008476 not_reset_mask1 =
8477 MISC_REGISTERS_RESET_REG_1_RST_HC |
8478 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8479 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8480
8481 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008482 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008483 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8484 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8485 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8486 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8487 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8488 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008489 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8490 MISC_REGISTERS_RESET_REG_2_RST_ATC |
8491 MISC_REGISTERS_RESET_REG_2_PGLC;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008492
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008493 /*
8494 * Keep the following blocks in reset:
8495 * - all xxMACs are handled by the bnx2x_link code.
8496 */
8497 stay_reset2 =
8498 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8499 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8500 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8501 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8502 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8503 MISC_REGISTERS_RESET_REG_2_UMAC1 |
8504 MISC_REGISTERS_RESET_REG_2_XMAC |
8505 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
8506
8507 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008508 reset_mask1 = 0xffffffff;
8509
8510 if (CHIP_IS_E1(bp))
8511 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008512 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008513 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008514 else if (CHIP_IS_E2(bp))
8515 reset_mask2 = 0xfffff;
8516 else /* CHIP_IS_E3 */
8517 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008518
8519 /* Don't reset global blocks unless we need to */
8520 if (!global)
8521 reset_mask2 &= ~global_bits2;
8522
8523 /*
8524 * In case of attention in the QM, we need to reset PXP
8525 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
8526 * because otherwise QM reset would release 'close the gates' shortly
8527 * before resetting the PXP, then the PSWRQ would send a write
8528 * request to PGLUE. Then when PXP is reset, PGLUE would try to
8529 * read the payload data from PSWWR, but PSWWR would not
8530 * respond. The write queue in PGLUE would stuck, dmae commands
8531 * would not return. Therefore it's important to reset the second
8532 * reset register (containing the
8533 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
8534 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
8535 * bit).
8536 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008537 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8538 reset_mask2 & (~not_reset_mask2));
8539
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008540 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8541 reset_mask1 & (~not_reset_mask1));
8542
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008543 barrier();
8544 mmiowb();
8545
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008546 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
8547 reset_mask2 & (~stay_reset2));
8548
8549 barrier();
8550 mmiowb();
8551
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008552 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008553 mmiowb();
8554}
8555
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008556/**
8557 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
8558 * It should get cleared in no more than 1s.
8559 *
8560 * @bp: driver handle
8561 *
8562 * It should get cleared in no more than 1s. Returns 0 if
8563 * pending writes bit gets cleared.
8564 */
8565static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
8566{
8567 u32 cnt = 1000;
8568 u32 pend_bits = 0;
8569
8570 do {
8571 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
8572
8573 if (pend_bits == 0)
8574 break;
8575
8576 usleep_range(1000, 1000);
8577 } while (cnt-- > 0);
8578
8579 if (cnt <= 0) {
8580 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
8581 pend_bits);
8582 return -EBUSY;
8583 }
8584
8585 return 0;
8586}
8587
8588static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008589{
8590 int cnt = 1000;
8591 u32 val = 0;
8592 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8593
8594
8595 /* Empty the Tetris buffer, wait for 1s */
8596 do {
8597 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8598 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8599 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8600 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8601 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8602 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8603 ((port_is_idle_0 & 0x1) == 0x1) &&
8604 ((port_is_idle_1 & 0x1) == 0x1) &&
8605 (pgl_exp_rom2 == 0xffffffff))
8606 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008607 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008608 } while (cnt-- > 0);
8609
8610 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008611 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
8612 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008613 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8614 pgl_exp_rom2);
8615 return -EAGAIN;
8616 }
8617
8618 barrier();
8619
8620 /* Close gates #2, #3 and #4 */
8621 bnx2x_set_234_gates(bp, true);
8622
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008623 /* Poll for IGU VQs for 57712 and newer chips */
8624 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
8625 return -EAGAIN;
8626
8627
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008628 /* TBD: Indicate that "process kill" is in progress to MCP */
8629
8630 /* Clear "unprepared" bit */
8631 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8632 barrier();
8633
8634 /* Make sure all is written to the chip before the reset */
8635 mmiowb();
8636
8637 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8638 * PSWHST, GRC and PSWRD Tetris buffer.
8639 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008640 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008641
8642 /* Prepare to chip reset: */
8643 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008644 if (global)
8645 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008646
8647 /* PXP */
8648 bnx2x_pxp_prep(bp);
8649 barrier();
8650
8651 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008652 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008653 barrier();
8654
8655 /* Recover after reset: */
8656 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008657 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008658 return -EAGAIN;
8659
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008660 /* TBD: Add resetting the NO_MCP mode DB here */
8661
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008662 /* PXP */
8663 bnx2x_pxp_prep(bp);
8664
8665 /* Open the gates #2, #3 and #4 */
8666 bnx2x_set_234_gates(bp, false);
8667
8668 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8669 * reset state, re-enable attentions. */
8670
8671 return 0;
8672}
8673
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008674int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008675{
8676 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008677 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00008678 u32 load_code;
8679
8680 /* if not going to reset MCP - load "fake" driver to reset HW while
8681 * driver is owner of the HW
8682 */
8683 if (!global && !BP_NOMCP(bp)) {
8684 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ, 0);
8685 if (!load_code) {
8686 BNX2X_ERR("MCP response failure, aborting\n");
8687 rc = -EAGAIN;
8688 goto exit_leader_reset;
8689 }
8690 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
8691 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
8692 BNX2X_ERR("MCP unexpected resp, aborting\n");
8693 rc = -EAGAIN;
8694 goto exit_leader_reset2;
8695 }
8696 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
8697 if (!load_code) {
8698 BNX2X_ERR("MCP response failure, aborting\n");
8699 rc = -EAGAIN;
8700 goto exit_leader_reset2;
8701 }
8702 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008703
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008704 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008705 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008706 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
8707 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008708 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008709 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008710 }
8711
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008712 /*
8713 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
8714 * state.
8715 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008716 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008717 if (global)
8718 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008719
Ariel Elior95c6c6162012-01-26 06:01:52 +00008720exit_leader_reset2:
8721 /* unload "fake driver" if it was loaded */
8722 if (!global && !BP_NOMCP(bp)) {
8723 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
8724 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8725 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008726exit_leader_reset:
8727 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008728 bnx2x_release_leader_lock(bp);
8729 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008730 return rc;
8731}
8732
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008733static inline void bnx2x_recovery_failed(struct bnx2x *bp)
8734{
8735 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
8736
8737 /* Disconnect this device */
8738 netif_device_detach(bp->dev);
8739
8740 /*
8741 * Block ifup for all function on this engine until "process kill"
8742 * or power cycle.
8743 */
8744 bnx2x_set_reset_in_progress(bp);
8745
8746 /* Shut down the power */
8747 bnx2x_set_power_state(bp, PCI_D3hot);
8748
8749 bp->recovery_state = BNX2X_RECOVERY_FAILED;
8750
8751 smp_mb();
8752}
8753
8754/*
8755 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00008756 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008757 * will never be called when netif_running(bp->dev) is false.
8758 */
8759static void bnx2x_parity_recover(struct bnx2x *bp)
8760{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008761 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00008762 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008763 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008764
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008765 DP(NETIF_MSG_HW, "Handling parity\n");
8766 while (1) {
8767 switch (bp->recovery_state) {
8768 case BNX2X_RECOVERY_INIT:
8769 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00008770 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
8771 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008772
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008773 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008774 if (bnx2x_trylock_leader_lock(bp)) {
8775 bnx2x_set_reset_in_progress(bp);
8776 /*
8777 * Check if there is a global attention and if
8778 * there was a global attention, set the global
8779 * reset bit.
8780 */
8781
8782 if (global)
8783 bnx2x_set_reset_global(bp);
8784
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008785 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008786 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008787
8788 /* Stop the driver */
8789 /* If interface has been removed - break */
8790 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8791 return;
8792
8793 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008794
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008795 /* Ensure "is_leader", MCP command sequence and
8796 * "recovery_state" update values are seen on other
8797 * CPUs.
8798 */
8799 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008800 break;
8801
8802 case BNX2X_RECOVERY_WAIT:
8803 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8804 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008805 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00008806 bool other_load_status =
8807 bnx2x_get_load_status(bp, other_engine);
8808 bool load_status =
8809 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008810 global = bnx2x_reset_is_global(bp);
8811
8812 /*
8813 * In case of a parity in a global block, let
8814 * the first leader that performs a
8815 * leader_reset() reset the global blocks in
8816 * order to clear global attentions. Otherwise
8817 * the the gates will remain closed for that
8818 * engine.
8819 */
Ariel Elior889b9af2012-01-26 06:01:51 +00008820 if (load_status ||
8821 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008822 /* Wait until all other functions get
8823 * down.
8824 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008825 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008826 HZ/10);
8827 return;
8828 } else {
8829 /* If all other functions got down -
8830 * try to bring the chip back to
8831 * normal. In any case it's an exit
8832 * point for a leader.
8833 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008834 if (bnx2x_leader_reset(bp)) {
8835 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008836 return;
8837 }
8838
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008839 /* If we are here, means that the
8840 * leader has succeeded and doesn't
8841 * want to be a leader any more. Try
8842 * to continue as a none-leader.
8843 */
8844 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008845 }
8846 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008847 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008848 /* Try to get a LEADER_LOCK HW lock as
8849 * long as a former leader may have
8850 * been unloaded by the user or
8851 * released a leadership by another
8852 * reason.
8853 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008854 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008855 /* I'm a leader now! Restart a
8856 * switch case.
8857 */
8858 bp->is_leader = 1;
8859 break;
8860 }
8861
Ariel Elior7be08a72011-07-14 08:31:19 +00008862 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008863 HZ/10);
8864 return;
8865
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008866 } else {
8867 /*
8868 * If there was a global attention, wait
8869 * for it to be cleared.
8870 */
8871 if (bnx2x_reset_is_global(bp)) {
8872 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00008873 &bp->sp_rtnl_task,
8874 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008875 return;
8876 }
8877
Ariel Elior7a752992012-01-26 06:01:53 +00008878 error_recovered =
8879 bp->eth_stats.recoverable_error;
8880 error_unrecovered =
8881 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008882 bp->recovery_state =
8883 BNX2X_RECOVERY_NIC_LOADING;
8884 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00008885 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008886 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00008887 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00008888 /* Disconnect this device */
8889 netif_device_detach(bp->dev);
8890 /* Shut down the power */
8891 bnx2x_set_power_state(
8892 bp, PCI_D3hot);
8893 smp_mb();
8894 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008895 bp->recovery_state =
8896 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00008897 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008898 smp_mb();
8899 }
Ariel Elior7a752992012-01-26 06:01:53 +00008900 bp->eth_stats.recoverable_error =
8901 error_recovered;
8902 bp->eth_stats.unrecoverable_error =
8903 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008904
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008905 return;
8906 }
8907 }
8908 default:
8909 return;
8910 }
8911 }
8912}
8913
Michal Schmidt56ad3152012-02-16 02:38:48 +00008914static int bnx2x_close(struct net_device *dev);
8915
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008916/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
8917 * scheduled on a general queue in order to prevent a dead lock.
8918 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008919static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008920{
Ariel Elior7be08a72011-07-14 08:31:19 +00008921 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008922
8923 rtnl_lock();
8924
8925 if (!netif_running(bp->dev))
Ariel Elior7be08a72011-07-14 08:31:19 +00008926 goto sp_rtnl_exit;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008927
Ariel Elior7be08a72011-07-14 08:31:19 +00008928 /* if stop on error is defined no recovery flows should be executed */
8929#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008930 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00008931 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008932 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00008933#endif
8934
8935 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
8936 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008937 * Clear all pending SP commands as we are going to reset the
8938 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00008939 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008940 bp->sp_rtnl_state = 0;
8941 smp_mb();
8942
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008943 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008944
8945 goto sp_rtnl_exit;
8946 }
8947
8948 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
8949 /*
8950 * Clear all pending SP commands as we are going to reset the
8951 * function anyway.
8952 */
8953 bp->sp_rtnl_state = 0;
8954 smp_mb();
8955
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008956 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8957 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008958
8959 goto sp_rtnl_exit;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008960 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00008961#ifdef BNX2X_STOP_ON_ERROR
8962sp_rtnl_not_reset:
8963#endif
8964 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
8965 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00008966 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
8967 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00008968 /*
8969 * in case of fan failure we need to reset id if the "stop on error"
8970 * debug flag is set, since we trying to prevent permanent overheating
8971 * damage
8972 */
8973 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008974 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00008975 netif_device_detach(bp->dev);
8976 bnx2x_close(bp->dev);
8977 }
8978
Ariel Elior7be08a72011-07-14 08:31:19 +00008979sp_rtnl_exit:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008980 rtnl_unlock();
8981}
8982
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008983/* end of nic load/unload */
8984
Yaniv Rosner3deb8162011-06-14 01:34:33 +00008985static void bnx2x_period_task(struct work_struct *work)
8986{
8987 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
8988
8989 if (!netif_running(bp->dev))
8990 goto period_task_exit;
8991
8992 if (CHIP_REV_IS_SLOW(bp)) {
8993 BNX2X_ERR("period task called on emulation, ignoring\n");
8994 goto period_task_exit;
8995 }
8996
8997 bnx2x_acquire_phy_lock(bp);
8998 /*
8999 * The barrier is needed to ensure the ordering between the writing to
9000 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9001 * the reading here.
9002 */
9003 smp_mb();
9004 if (bp->port.pmf) {
9005 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9006
9007 /* Re-queue task in 1 sec */
9008 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9009 }
9010
9011 bnx2x_release_phy_lock(bp);
9012period_task_exit:
9013 return;
9014}
9015
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009016/*
9017 * Init service functions
9018 */
9019
stephen hemminger8d962862010-10-21 07:50:56 +00009020static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009021{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009022 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9023 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9024 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009025}
9026
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009027static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009028{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009029 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009030
9031 /* Flush all outstanding writes */
9032 mmiowb();
9033
9034 /* Pretend to be function 0 */
9035 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009036 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009037
9038 /* From now we are in the "like-E1" mode */
9039 bnx2x_int_disable(bp);
9040
9041 /* Flush all outstanding writes */
9042 mmiowb();
9043
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009044 /* Restore the original function */
9045 REG_WR(bp, reg, BP_ABS_FUNC(bp));
9046 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009047}
9048
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009049static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009050{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009051 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009052 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009053 else
9054 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009055}
9056
Yuval Mintz452427b2012-03-26 20:47:07 +00009057static void __devinit bnx2x_prev_unload_close_mac(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009058{
Yuval Mintz452427b2012-03-26 20:47:07 +00009059 u32 val, base_addr, offset, mask, reset_reg;
9060 bool mac_stopped = false;
9061 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009062
Yuval Mintz452427b2012-03-26 20:47:07 +00009063 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009064
Yuval Mintz452427b2012-03-26 20:47:07 +00009065 if (!CHIP_IS_E3(bp)) {
9066 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9067 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9068 if ((mask & reset_reg) && val) {
9069 u32 wb_data[2];
9070 BNX2X_DEV_INFO("Disable bmac Rx\n");
9071 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9072 : NIG_REG_INGRESS_BMAC0_MEM;
9073 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9074 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009075
Yuval Mintz452427b2012-03-26 20:47:07 +00009076 /*
9077 * use rd/wr since we cannot use dmae. This is safe
9078 * since MCP won't access the bus due to the request
9079 * to unload, and no function on the path can be
9080 * loaded at this time.
9081 */
9082 wb_data[0] = REG_RD(bp, base_addr + offset);
9083 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
9084 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
9085 REG_WR(bp, base_addr + offset, wb_data[0]);
9086 REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009087
Yuval Mintz452427b2012-03-26 20:47:07 +00009088 }
9089 BNX2X_DEV_INFO("Disable emac Rx\n");
9090 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009091
Yuval Mintz452427b2012-03-26 20:47:07 +00009092 mac_stopped = true;
9093 } else {
9094 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9095 BNX2X_DEV_INFO("Disable xmac Rx\n");
9096 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9097 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9098 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9099 val & ~(1 << 1));
9100 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9101 val | (1 << 1));
9102 REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
9103 mac_stopped = true;
9104 }
9105 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9106 if (mask & reset_reg) {
9107 BNX2X_DEV_INFO("Disable umac Rx\n");
9108 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
9109 REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
9110 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009111 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009112 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009113
Yuval Mintz452427b2012-03-26 20:47:07 +00009114 if (mac_stopped)
9115 msleep(20);
9116
9117}
9118
9119#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9120#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9121#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9122#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9123
9124static void __devinit bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port,
9125 u8 inc)
9126{
9127 u16 rcq, bd;
9128 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9129
9130 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9131 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9132
9133 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9134 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9135
9136 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9137 port, bd, rcq);
9138}
9139
9140static int __devinit bnx2x_prev_mcp_done(struct bnx2x *bp)
9141{
9142 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9143 if (!rc) {
9144 BNX2X_ERR("MCP response failure, aborting\n");
9145 return -EBUSY;
9146 }
9147
9148 return 0;
9149}
9150
9151static bool __devinit bnx2x_prev_is_path_marked(struct bnx2x *bp)
9152{
9153 struct bnx2x_prev_path_list *tmp_list;
9154 int rc = false;
9155
9156 if (down_trylock(&bnx2x_prev_sem))
9157 return false;
9158
9159 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
9160 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9161 bp->pdev->bus->number == tmp_list->bus &&
9162 BP_PATH(bp) == tmp_list->path) {
9163 rc = true;
9164 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9165 BP_PATH(bp));
9166 break;
9167 }
9168 }
9169
9170 up(&bnx2x_prev_sem);
9171
9172 return rc;
9173}
9174
9175static int __devinit bnx2x_prev_mark_path(struct bnx2x *bp)
9176{
9177 struct bnx2x_prev_path_list *tmp_list;
9178 int rc;
9179
9180 tmp_list = (struct bnx2x_prev_path_list *)
9181 kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
9182 if (!tmp_list) {
9183 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9184 return -ENOMEM;
9185 }
9186
9187 tmp_list->bus = bp->pdev->bus->number;
9188 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9189 tmp_list->path = BP_PATH(bp);
9190
9191 rc = down_interruptible(&bnx2x_prev_sem);
9192 if (rc) {
9193 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9194 kfree(tmp_list);
9195 } else {
9196 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
9197 BP_PATH(bp));
9198 list_add(&tmp_list->list, &bnx2x_prev_list);
9199 up(&bnx2x_prev_sem);
9200 }
9201
9202 return rc;
9203}
9204
9205static bool __devinit bnx2x_can_flr(struct bnx2x *bp)
9206{
9207 int pos;
9208 u32 cap;
9209 struct pci_dev *dev = bp->pdev;
9210
9211 pos = pci_pcie_cap(dev);
9212 if (!pos)
9213 return false;
9214
9215 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
9216 if (!(cap & PCI_EXP_DEVCAP_FLR))
9217 return false;
9218
9219 return true;
9220}
9221
9222static int __devinit bnx2x_do_flr(struct bnx2x *bp)
9223{
9224 int i, pos;
9225 u16 status;
9226 struct pci_dev *dev = bp->pdev;
9227
9228 /* probe the capability first */
9229 if (bnx2x_can_flr(bp))
9230 return -ENOTTY;
9231
9232 pos = pci_pcie_cap(dev);
9233 if (!pos)
9234 return -ENOTTY;
9235
9236 /* Wait for Transaction Pending bit clean */
9237 for (i = 0; i < 4; i++) {
9238 if (i)
9239 msleep((1 << (i - 1)) * 100);
9240
9241 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
9242 if (!(status & PCI_EXP_DEVSTA_TRPND))
9243 goto clear;
9244 }
9245
9246 dev_err(&dev->dev,
9247 "transaction is not cleared; proceeding with reset anyway\n");
9248
9249clear:
9250 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9251 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9252 bp->common.bc_ver);
9253 return -EINVAL;
9254 }
9255
9256 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9257
9258 return 0;
9259}
9260
9261static int __devinit bnx2x_prev_unload_uncommon(struct bnx2x *bp)
9262{
9263 int rc;
9264
9265 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9266
9267 /* Test if previous unload process was already finished for this path */
9268 if (bnx2x_prev_is_path_marked(bp))
9269 return bnx2x_prev_mcp_done(bp);
9270
9271 /* If function has FLR capabilities, and existing FW version matches
9272 * the one required, then FLR will be sufficient to clean any residue
9273 * left by previous driver
9274 */
9275 if (bnx2x_test_firmware_version(bp, false) && bnx2x_can_flr(bp))
9276 return bnx2x_do_flr(bp);
9277
9278 /* Close the MCP request, return failure*/
9279 rc = bnx2x_prev_mcp_done(bp);
9280 if (!rc)
9281 rc = BNX2X_PREV_WAIT_NEEDED;
9282
9283 return rc;
9284}
9285
9286static int __devinit bnx2x_prev_unload_common(struct bnx2x *bp)
9287{
9288 u32 reset_reg, tmp_reg = 0, rc;
9289 /* It is possible a previous function received 'common' answer,
9290 * but hasn't loaded yet, therefore creating a scenario of
9291 * multiple functions receiving 'common' on the same path.
9292 */
9293 BNX2X_DEV_INFO("Common unload Flow\n");
9294
9295 if (bnx2x_prev_is_path_marked(bp))
9296 return bnx2x_prev_mcp_done(bp);
9297
9298 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9299
9300 /* Reset should be performed after BRB is emptied */
9301 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9302 u32 timer_count = 1000;
9303 bool prev_undi = false;
9304
9305 /* Close the MAC Rx to prevent BRB from filling up */
9306 bnx2x_prev_unload_close_mac(bp);
9307
9308 /* Check if the UNDI driver was previously loaded
9309 * UNDI driver initializes CID offset for normal bell to 0x7
9310 */
9311 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9312 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9313 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9314 if (tmp_reg == 0x7) {
9315 BNX2X_DEV_INFO("UNDI previously loaded\n");
9316 prev_undi = true;
9317 /* clear the UNDI indication */
9318 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9319 }
9320 }
9321 /* wait until BRB is empty */
9322 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9323 while (timer_count) {
9324 u32 prev_brb = tmp_reg;
9325
9326 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9327 if (!tmp_reg)
9328 break;
9329
9330 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9331
9332 /* reset timer as long as BRB actually gets emptied */
9333 if (prev_brb > tmp_reg)
9334 timer_count = 1000;
9335 else
9336 timer_count--;
9337
9338 /* If UNDI resides in memory, manually increment it */
9339 if (prev_undi)
9340 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9341
9342 udelay(10);
9343 }
9344
9345 if (!timer_count)
9346 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9347
9348 }
9349
9350 /* No packets are in the pipeline, path is ready for reset */
9351 bnx2x_reset_common(bp);
9352
9353 rc = bnx2x_prev_mark_path(bp);
9354 if (rc) {
9355 bnx2x_prev_mcp_done(bp);
9356 return rc;
9357 }
9358
9359 return bnx2x_prev_mcp_done(bp);
9360}
9361
9362static int __devinit bnx2x_prev_unload(struct bnx2x *bp)
9363{
9364 int time_counter = 10;
9365 u32 rc, fw, hw_lock_reg, hw_lock_val;
9366 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9367
9368 /* Release previously held locks */
9369 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9370 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9371 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9372
9373 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9374 if (hw_lock_val) {
9375 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9376 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9377 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9378 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9379 }
9380
9381 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9382 REG_WR(bp, hw_lock_reg, 0xffffffff);
9383 } else
9384 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9385
9386 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
9387 BNX2X_DEV_INFO("Release previously held alr\n");
9388 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
9389 }
9390
9391
9392 do {
9393 /* Lock MCP using an unload request */
9394 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9395 if (!fw) {
9396 BNX2X_ERR("MCP response failure, aborting\n");
9397 rc = -EBUSY;
9398 break;
9399 }
9400
9401 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9402 rc = bnx2x_prev_unload_common(bp);
9403 break;
9404 }
9405
9406 /* non-common reply from MCP night require looping */
9407 rc = bnx2x_prev_unload_uncommon(bp);
9408 if (rc != BNX2X_PREV_WAIT_NEEDED)
9409 break;
9410
9411 msleep(20);
9412 } while (--time_counter);
9413
9414 if (!time_counter || rc) {
9415 BNX2X_ERR("Failed unloading previous driver, aborting\n");
9416 rc = -EBUSY;
9417 }
9418
9419 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
9420
9421 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009422}
9423
9424static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
9425{
Barak Witkowski1d187b32011-12-05 22:41:50 +00009426 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009427 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009428
9429 /* Get the chip revision id and number. */
9430 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9431 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9432 id = ((val & 0xffff) << 16);
9433 val = REG_RD(bp, MISC_REG_CHIP_REV);
9434 id |= ((val & 0xf) << 12);
9435 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9436 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009437 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009438 id |= (val & 0xf);
9439 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009440
Barak Witkowski7e8e02d2012-04-03 18:41:28 +00009441 /* force 57811 according to MISC register */
9442 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
9443 if (CHIP_IS_57810(bp))
9444 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
9445 (bp->common.chip_id & 0x0000FFFF);
9446 else if (CHIP_IS_57810_MF(bp))
9447 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
9448 (bp->common.chip_id & 0x0000FFFF);
9449 bp->common.chip_id |= 0x1;
9450 }
9451
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009452 /* Set doorbell size */
9453 bp->db_size = (1 << BNX2X_DB_SHIFT);
9454
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009455 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009456 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
9457 if ((val & 1) == 0)
9458 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
9459 else
9460 val = (val >> 1) & 1;
9461 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
9462 "2_PORT_MODE");
9463 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
9464 CHIP_2_PORT_MODE;
9465
9466 if (CHIP_MODE_IS_4_PORT(bp))
9467 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
9468 else
9469 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
9470 } else {
9471 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
9472 bp->pfid = bp->pf_num; /* 0..7 */
9473 }
9474
Merav Sicron51c1a582012-03-18 10:33:38 +00009475 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
9476
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009477 bp->link_params.chip_id = bp->common.chip_id;
9478 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009479
Eilon Greenstein1c063282009-02-12 08:36:43 +00009480 val = (REG_RD(bp, 0x2874) & 0x55);
9481 if ((bp->common.chip_id & 0x1) ||
9482 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9483 bp->flags |= ONE_PORT_FLAG;
9484 BNX2X_DEV_INFO("single port device\n");
9485 }
9486
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009487 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009488 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009489 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9490 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9491 bp->common.flash_size, bp->common.flash_size);
9492
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009493 bnx2x_init_shmem(bp);
9494
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009495
9496
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009497 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
9498 MISC_REG_GENERIC_CR_1 :
9499 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009500
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009501 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009502 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009503 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9504 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009505
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009506 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009507 BNX2X_DEV_INFO("MCP not active\n");
9508 bp->flags |= NO_MCP_FLAG;
9509 return;
9510 }
9511
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009512 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009513 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009514
9515 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9516 SHARED_HW_CFG_LED_MODE_MASK) >>
9517 SHARED_HW_CFG_LED_MODE_SHIFT);
9518
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009519 bp->link_params.feature_config_flags = 0;
9520 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9521 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9522 bp->link_params.feature_config_flags |=
9523 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9524 else
9525 bp->link_params.feature_config_flags &=
9526 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9527
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009528 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9529 bp->common.bc_ver = val;
9530 BNX2X_DEV_INFO("bc_ver %X\n", val);
9531 if (val < BNX2X_BC_VER) {
9532 /* for now only warn
9533 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +00009534 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
9535 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009536 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009537 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009538 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009539 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
9540
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009541 bp->link_params.feature_config_flags |=
9542 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
9543 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +00009544 bp->link_params.feature_config_flags |=
9545 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
9546 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009547 bp->link_params.feature_config_flags |=
9548 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
9549 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Barak Witkowski0e898dd2011-12-05 21:52:22 +00009550 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
9551 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009552
Barak Witkowski1d187b32011-12-05 22:41:50 +00009553 boot_mode = SHMEM_RD(bp,
9554 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
9555 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
9556 switch (boot_mode) {
9557 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
9558 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
9559 break;
9560 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
9561 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
9562 break;
9563 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
9564 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
9565 break;
9566 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
9567 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
9568 break;
9569 }
9570
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00009571 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
9572 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
9573
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009574 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00009575 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009576
9577 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
9578 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
9579 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
9580 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
9581
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009582 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
9583 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009584}
9585
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009586#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
9587#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
9588
9589static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
9590{
9591 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009592 int igu_sb_id;
9593 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009594 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009595
9596 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009597 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04009598 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009599 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009600 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
9601 FP_SB_MAX_E1x;
9602
9603 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
9604 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
9605
9606 return;
9607 }
9608
9609 /* IGU in normal mode - read CAM */
9610 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
9611 igu_sb_id++) {
9612 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
9613 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
9614 continue;
9615 fid = IGU_FID(val);
9616 if ((fid & IGU_FID_ENCODE_IS_PF)) {
9617 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
9618 continue;
9619 if (IGU_VEC(val) == 0)
9620 /* default status block */
9621 bp->igu_dsb_id = igu_sb_id;
9622 else {
9623 if (bp->igu_base_sb == 0xff)
9624 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009625 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009626 }
9627 }
9628 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009629
Ariel Elior6383c0b2011-07-14 08:31:57 +00009630#ifdef CONFIG_PCI_MSI
9631 /*
9632 * It's expected that number of CAM entries for this functions is equal
9633 * to the number evaluated based on the MSI-X table size. We want a
9634 * harsh warning if these values are different!
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009635 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00009636 WARN_ON(bp->igu_sb_cnt != igu_sb_cnt);
9637#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009638
Ariel Elior6383c0b2011-07-14 08:31:57 +00009639 if (igu_sb_cnt == 0)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009640 BNX2X_ERR("CAM configuration error\n");
9641}
9642
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009643static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
9644 u32 switch_cfg)
9645{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009646 int cfg_size = 0, idx, port = BP_PORT(bp);
9647
9648 /* Aggregation of supported attributes of all external phys */
9649 bp->port.supported[0] = 0;
9650 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009651 switch (bp->link_params.num_phys) {
9652 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009653 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
9654 cfg_size = 1;
9655 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009656 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009657 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
9658 cfg_size = 1;
9659 break;
9660 case 3:
9661 if (bp->link_params.multi_phy_config &
9662 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
9663 bp->port.supported[1] =
9664 bp->link_params.phy[EXT_PHY1].supported;
9665 bp->port.supported[0] =
9666 bp->link_params.phy[EXT_PHY2].supported;
9667 } else {
9668 bp->port.supported[0] =
9669 bp->link_params.phy[EXT_PHY1].supported;
9670 bp->port.supported[1] =
9671 bp->link_params.phy[EXT_PHY2].supported;
9672 }
9673 cfg_size = 2;
9674 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009675 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009676
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009677 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009678 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009679 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009680 dev_info.port_hw_config[port].external_phy_config),
9681 SHMEM_RD(bp,
9682 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009683 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009684 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009685
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009686 if (CHIP_IS_E3(bp))
9687 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
9688 else {
9689 switch (switch_cfg) {
9690 case SWITCH_CFG_1G:
9691 bp->port.phy_addr = REG_RD(
9692 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
9693 break;
9694 case SWITCH_CFG_10G:
9695 bp->port.phy_addr = REG_RD(
9696 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
9697 break;
9698 default:
9699 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
9700 bp->port.link_config[0]);
9701 return;
9702 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009703 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009704 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009705 /* mask what we support according to speed_cap_mask per configuration */
9706 for (idx = 0; idx < cfg_size; idx++) {
9707 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009708 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009709 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009710
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009711 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009712 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009713 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009714
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009715 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009716 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009717 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009718
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009719 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009720 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009721 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009722
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009723 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009724 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009725 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009726 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009727
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009728 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009729 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009730 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009731
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009732 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009733 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009734 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009735
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009736 }
9737
9738 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
9739 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009740}
9741
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009742static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009743{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009744 u32 link_config, idx, cfg_size = 0;
9745 bp->port.advertising[0] = 0;
9746 bp->port.advertising[1] = 0;
9747 switch (bp->link_params.num_phys) {
9748 case 1:
9749 case 2:
9750 cfg_size = 1;
9751 break;
9752 case 3:
9753 cfg_size = 2;
9754 break;
9755 }
9756 for (idx = 0; idx < cfg_size; idx++) {
9757 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
9758 link_config = bp->port.link_config[idx];
9759 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009760 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009761 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
9762 bp->link_params.req_line_speed[idx] =
9763 SPEED_AUTO_NEG;
9764 bp->port.advertising[idx] |=
9765 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +00009766 if (bp->link_params.phy[EXT_PHY1].type ==
9767 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
9768 bp->port.advertising[idx] |=
9769 (SUPPORTED_100baseT_Half |
9770 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009771 } else {
9772 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009773 bp->link_params.req_line_speed[idx] =
9774 SPEED_10000;
9775 bp->port.advertising[idx] |=
9776 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009777 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009778 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009779 }
9780 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009781
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009782 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009783 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
9784 bp->link_params.req_line_speed[idx] =
9785 SPEED_10;
9786 bp->port.advertising[idx] |=
9787 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009788 ADVERTISED_TP);
9789 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009790 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009791 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009792 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009793 return;
9794 }
9795 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009796
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009797 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009798 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
9799 bp->link_params.req_line_speed[idx] =
9800 SPEED_10;
9801 bp->link_params.req_duplex[idx] =
9802 DUPLEX_HALF;
9803 bp->port.advertising[idx] |=
9804 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009805 ADVERTISED_TP);
9806 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009807 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009808 link_config,
9809 bp->link_params.speed_cap_mask[idx]);
9810 return;
9811 }
9812 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009813
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009814 case PORT_FEATURE_LINK_SPEED_100M_FULL:
9815 if (bp->port.supported[idx] &
9816 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009817 bp->link_params.req_line_speed[idx] =
9818 SPEED_100;
9819 bp->port.advertising[idx] |=
9820 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009821 ADVERTISED_TP);
9822 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009823 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009824 link_config,
9825 bp->link_params.speed_cap_mask[idx]);
9826 return;
9827 }
9828 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009829
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009830 case PORT_FEATURE_LINK_SPEED_100M_HALF:
9831 if (bp->port.supported[idx] &
9832 SUPPORTED_100baseT_Half) {
9833 bp->link_params.req_line_speed[idx] =
9834 SPEED_100;
9835 bp->link_params.req_duplex[idx] =
9836 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009837 bp->port.advertising[idx] |=
9838 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009839 ADVERTISED_TP);
9840 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009841 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009842 link_config,
9843 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009844 return;
9845 }
9846 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009847
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009848 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009849 if (bp->port.supported[idx] &
9850 SUPPORTED_1000baseT_Full) {
9851 bp->link_params.req_line_speed[idx] =
9852 SPEED_1000;
9853 bp->port.advertising[idx] |=
9854 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009855 ADVERTISED_TP);
9856 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009857 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009858 link_config,
9859 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009860 return;
9861 }
9862 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009863
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009864 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009865 if (bp->port.supported[idx] &
9866 SUPPORTED_2500baseX_Full) {
9867 bp->link_params.req_line_speed[idx] =
9868 SPEED_2500;
9869 bp->port.advertising[idx] |=
9870 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009871 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009872 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009873 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009874 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009875 bp->link_params.speed_cap_mask[idx]);
9876 return;
9877 }
9878 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009879
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009880 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009881 if (bp->port.supported[idx] &
9882 SUPPORTED_10000baseT_Full) {
9883 bp->link_params.req_line_speed[idx] =
9884 SPEED_10000;
9885 bp->port.advertising[idx] |=
9886 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009887 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009888 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009889 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009890 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009891 bp->link_params.speed_cap_mask[idx]);
9892 return;
9893 }
9894 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00009895 case PORT_FEATURE_LINK_SPEED_20G:
9896 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009897
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00009898 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009899 default:
Merav Sicron51c1a582012-03-18 10:33:38 +00009900 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009901 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009902 bp->link_params.req_line_speed[idx] =
9903 SPEED_AUTO_NEG;
9904 bp->port.advertising[idx] =
9905 bp->port.supported[idx];
9906 break;
9907 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009908
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009909 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009910 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009911 if ((bp->link_params.req_flow_ctrl[idx] ==
9912 BNX2X_FLOW_CTRL_AUTO) &&
9913 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
9914 bp->link_params.req_flow_ctrl[idx] =
9915 BNX2X_FLOW_CTRL_NONE;
9916 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009917
Merav Sicron51c1a582012-03-18 10:33:38 +00009918 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009919 bp->link_params.req_line_speed[idx],
9920 bp->link_params.req_duplex[idx],
9921 bp->link_params.req_flow_ctrl[idx],
9922 bp->port.advertising[idx]);
9923 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009924}
9925
Michael Chane665bfd2009-10-10 13:46:54 +00009926static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
9927{
9928 mac_hi = cpu_to_be16(mac_hi);
9929 mac_lo = cpu_to_be32(mac_lo);
9930 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
9931 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
9932}
9933
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009934static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009935{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009936 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00009937 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +00009938 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009939
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009940 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009941 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009942
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009943 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009944 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009945
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009946 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009947 SHMEM_RD(bp,
9948 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009949 bp->link_params.speed_cap_mask[1] =
9950 SHMEM_RD(bp,
9951 dev_info.port_hw_config[port].speed_capability_mask2);
9952 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009953 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
9954
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009955 bp->port.link_config[1] =
9956 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009957
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009958 bp->link_params.multi_phy_config =
9959 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009960 /* If the device is capable of WoL, set the default state according
9961 * to the HW
9962 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009963 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009964 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
9965 (config & PORT_FEATURE_WOL_ENABLED));
9966
Merav Sicron51c1a582012-03-18 10:33:38 +00009967 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009968 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009969 bp->link_params.speed_cap_mask[0],
9970 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009971
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009972 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009973 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009974 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009975 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009976
9977 bnx2x_link_settings_requested(bp);
9978
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009979 /*
9980 * If connected directly, work with the internal PHY, otherwise, work
9981 * with the external PHY
9982 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009983 ext_phy_config =
9984 SHMEM_RD(bp,
9985 dev_info.port_hw_config[port].external_phy_config);
9986 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009987 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009988 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009989
9990 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
9991 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
9992 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009993 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +00009994
9995 /*
9996 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
9997 * In MF mode, it is set to cover self test cases
9998 */
9999 if (IS_MF(bp))
10000 bp->port.need_hw_lock = 1;
10001 else
10002 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
10003 bp->common.shmem_base,
10004 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010005}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010006
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010007void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010008{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010009 u32 no_flags = NO_ISCSI_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010010#ifdef BCM_CNIC
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010011 int port = BP_PORT(bp);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010012
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010013 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010014 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010015
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010016 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010017 bp->cnic_eth_dev.max_iscsi_conn =
10018 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10019 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10020
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010021 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10022 bp->cnic_eth_dev.max_iscsi_conn);
10023
10024 /*
10025 * If maximum allowed number of connections is zero -
10026 * disable the feature.
10027 */
10028 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010029 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010030#else
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010031 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010032#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010033}
10034
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010035#ifdef BCM_CNIC
10036static void __devinit bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
10037{
10038 /* Port info */
10039 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10040 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10041 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10042 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10043
10044 /* Node info */
10045 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10046 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10047 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10048 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10049}
10050#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010051static void __devinit bnx2x_get_fcoe_info(struct bnx2x *bp)
10052{
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010053#ifdef BCM_CNIC
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010054 int port = BP_PORT(bp);
10055 int func = BP_ABS_FUNC(bp);
10056
10057 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10058 drv_lic_key[port].max_fcoe_conn);
10059
10060 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010061 bp->cnic_eth_dev.max_fcoe_conn =
10062 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10063 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10064
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010065 /* Read the WWN: */
10066 if (!IS_MF(bp)) {
10067 /* Port info */
10068 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10069 SHMEM_RD(bp,
10070 dev_info.port_hw_config[port].
10071 fcoe_wwn_port_name_upper);
10072 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10073 SHMEM_RD(bp,
10074 dev_info.port_hw_config[port].
10075 fcoe_wwn_port_name_lower);
10076
10077 /* Node info */
10078 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10079 SHMEM_RD(bp,
10080 dev_info.port_hw_config[port].
10081 fcoe_wwn_node_name_upper);
10082 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10083 SHMEM_RD(bp,
10084 dev_info.port_hw_config[port].
10085 fcoe_wwn_node_name_lower);
10086 } else if (!IS_MF_SD(bp)) {
10087 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10088
10089 /*
10090 * Read the WWN info only if the FCoE feature is enabled for
10091 * this function.
10092 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010093 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
10094 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010095
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010096 } else if (IS_MF_FCOE_SD(bp))
10097 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010098
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010099 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010100
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010101 /*
10102 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010103 * disable the feature.
10104 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010105 if (!bp->cnic_eth_dev.max_fcoe_conn)
10106 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010107#else
10108 bp->flags |= NO_FCOE_FLAG;
10109#endif
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010110}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010111
10112static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
10113{
10114 /*
10115 * iSCSI may be dynamically disabled but reading
10116 * info here we will decrease memory usage by driver
10117 * if the feature is disabled for good
10118 */
10119 bnx2x_get_iscsi_info(bp);
10120 bnx2x_get_fcoe_info(bp);
10121}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010122
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010123static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
10124{
10125 u32 val, val2;
10126 int func = BP_ABS_FUNC(bp);
10127 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010128#ifdef BCM_CNIC
10129 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10130 u8 *fip_mac = bp->fip_mac;
10131#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010132
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010133 /* Zero primary MAC configuration */
10134 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10135
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010136 if (BP_NOMCP(bp)) {
10137 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010138 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010139 } else if (IS_MF(bp)) {
10140 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10141 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10142 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10143 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10144 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10145
10146#ifdef BCM_CNIC
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010147 /*
10148 * iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010149 * FCoE MAC then the appropriate feature should be disabled.
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010150 *
10151 * In non SD mode features configuration comes from
10152 * struct func_ext_config.
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010153 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010154 if (!IS_MF_SD(bp)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010155 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10156 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10157 val2 = MF_CFG_RD(bp, func_ext_config[func].
10158 iscsi_mac_addr_upper);
10159 val = MF_CFG_RD(bp, func_ext_config[func].
10160 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010161 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Joe Perches0f9dad12011-08-14 12:16:19 +000010162 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
10163 iscsi_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010164 } else
10165 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10166
10167 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10168 val2 = MF_CFG_RD(bp, func_ext_config[func].
10169 fcoe_mac_addr_upper);
10170 val = MF_CFG_RD(bp, func_ext_config[func].
10171 fcoe_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010172 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010173 BNX2X_DEV_INFO("Read FCoE L2 MAC: %pM\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010174 fip_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010175
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010176 } else
10177 bp->flags |= NO_FCOE_FLAG;
Barak Witkowskia3348722012-04-23 03:04:46 +000010178
10179 bp->mf_ext_config = cfg;
10180
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010181 } else { /* SD MODE */
10182 if (IS_MF_STORAGE_SD(bp)) {
10183 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10184 /* use primary mac as iscsi mac */
10185 memcpy(iscsi_mac, bp->dev->dev_addr,
10186 ETH_ALEN);
10187
10188 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10189 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
10190 iscsi_mac);
10191 } else { /* FCoE */
10192 memcpy(fip_mac, bp->dev->dev_addr,
10193 ETH_ALEN);
10194 BNX2X_DEV_INFO("SD FCoE MODE\n");
10195 BNX2X_DEV_INFO("Read FIP MAC: %pM\n",
10196 fip_mac);
10197 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010198 /* Zero primary MAC configuration */
10199 memset(bp->dev->dev_addr, 0, ETH_ALEN);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010200 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010201 }
Barak Witkowskia3348722012-04-23 03:04:46 +000010202
10203 if (IS_MF_FCOE_AFEX(bp))
10204 /* use FIP MAC as primary MAC */
10205 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
10206
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010207#endif
10208 } else {
10209 /* in SF read MACs from port configuration */
10210 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10211 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10212 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10213
10214#ifdef BCM_CNIC
10215 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10216 iscsi_mac_upper);
10217 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10218 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010219 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vladislav Zolotarovc03bd392011-07-21 07:57:52 +000010220
10221 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10222 fcoe_fip_mac_upper);
10223 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10224 fcoe_fip_mac_lower);
10225 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010226#endif
10227 }
10228
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010229 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
10230 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010231
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010232#ifdef BCM_CNIC
Dmitry Kravkov426b9242011-05-04 23:49:53 +000010233 /* Disable iSCSI if MAC configuration is
10234 * invalid.
10235 */
10236 if (!is_valid_ether_addr(iscsi_mac)) {
10237 bp->flags |= NO_ISCSI_FLAG;
10238 memset(iscsi_mac, 0, ETH_ALEN);
10239 }
10240
10241 /* Disable FCoE if MAC configuration is
10242 * invalid.
10243 */
10244 if (!is_valid_ether_addr(fip_mac)) {
10245 bp->flags |= NO_FCOE_FLAG;
10246 memset(bp->fip_mac, 0, ETH_ALEN);
10247 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010248#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010249
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010250 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010251 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010252 "bad Ethernet MAC address configuration: %pM\n"
10253 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010254 bp->dev->dev_addr);
Merav Sicron51c1a582012-03-18 10:33:38 +000010255
10256
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010257}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010258
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010259static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
10260{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010261 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070010262 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010263 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010264 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010265
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010266 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010267
Ariel Elior6383c0b2011-07-14 08:31:57 +000010268 /*
10269 * initialize IGU parameters
10270 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010271 if (CHIP_IS_E1x(bp)) {
10272 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010273
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010274 bp->igu_dsb_id = DEF_SB_IGU_ID;
10275 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010276 } else {
10277 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040010278
10279 /* do not allow device reset during IGU info preocessing */
10280 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
10281
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010282 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010283
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010284 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010285 int tout = 5000;
10286
10287 BNX2X_DEV_INFO("FORCING Normal Mode\n");
10288
10289 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
10290 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
10291 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
10292
10293 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10294 tout--;
10295 usleep_range(1000, 1000);
10296 }
10297
10298 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10299 dev_err(&bp->pdev->dev,
10300 "FORCING Normal Mode failed!!!\n");
10301 return -EPERM;
10302 }
10303 }
10304
10305 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
10306 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010307 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
10308 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010309 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010310
10311 bnx2x_get_igu_cam_info(bp);
10312
David S. Miller8decf862011-09-22 03:23:13 -040010313 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010314 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010315
10316 /*
10317 * set base FW non-default (fast path) status block id, this value is
10318 * used to initialize the fw_sb_id saved on the fp/queue structure to
10319 * determine the id used by the FW.
10320 */
10321 if (CHIP_IS_E1x(bp))
10322 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
10323 else /*
10324 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
10325 * the same queue are indicated on the same IGU SB). So we prefer
10326 * FW and IGU SBs to be the same value.
10327 */
10328 bp->base_fw_ndsb = bp->igu_base_sb;
10329
10330 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
10331 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
10332 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010333
10334 /*
10335 * Initialize MF configuration
10336 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010337
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010338 bp->mf_ov = 0;
10339 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040010340 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010341
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010342 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010343 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
10344 bp->common.shmem2_base, SHMEM2_RD(bp, size),
10345 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
10346
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010347 if (SHMEM2_HAS(bp, mf_cfg_addr))
10348 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
10349 else
10350 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010351 offsetof(struct shmem_region, func_mb) +
10352 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010353 /*
10354 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010355 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010356 * 2. MAC address must be legal (check only upper bytes)
10357 * for Switch-Independent mode;
10358 * OVLAN must be legal for Switch-Dependent mode
10359 * 3. SF_MODE configures specific MF mode
10360 */
10361 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10362 /* get mf configuration */
10363 val = SHMEM_RD(bp,
10364 dev_info.shared_feature_config.config);
10365 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010366
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010367 switch (val) {
10368 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
10369 val = MF_CFG_RD(bp, func_mf_config[func].
10370 mac_upper);
10371 /* check for legal mac (upper bytes)*/
10372 if (val != 0xffff) {
10373 bp->mf_mode = MULTI_FUNCTION_SI;
10374 bp->mf_config[vn] = MF_CFG_RD(bp,
10375 func_mf_config[func].config);
10376 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000010377 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010378 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010379 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
10380 if ((!CHIP_IS_E1x(bp)) &&
10381 (MF_CFG_RD(bp, func_mf_config[func].
10382 mac_upper) != 0xffff) &&
10383 (SHMEM2_HAS(bp,
10384 afex_driver_support))) {
10385 bp->mf_mode = MULTI_FUNCTION_AFEX;
10386 bp->mf_config[vn] = MF_CFG_RD(bp,
10387 func_mf_config[func].config);
10388 } else {
10389 BNX2X_DEV_INFO("can not configure afex mode\n");
10390 }
10391 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010392 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
10393 /* get OV configuration */
10394 val = MF_CFG_RD(bp,
10395 func_mf_config[FUNC_0].e1hov_tag);
10396 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
10397
10398 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
10399 bp->mf_mode = MULTI_FUNCTION_SD;
10400 bp->mf_config[vn] = MF_CFG_RD(bp,
10401 func_mf_config[func].config);
10402 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010403 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010404 break;
10405 default:
10406 /* Unknown configuration: reset mf_config */
10407 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000010408 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010409 }
10410 }
10411
Eilon Greenstein2691d512009-08-12 08:22:08 +000010412 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010413 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000010414
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010415 switch (bp->mf_mode) {
10416 case MULTI_FUNCTION_SD:
10417 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
10418 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010419 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010420 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010421 bp->path_has_ovlan = true;
10422
Merav Sicron51c1a582012-03-18 10:33:38 +000010423 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
10424 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000010425 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010426 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010427 "No valid MF OV for func %d, aborting\n",
10428 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010429 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010430 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010431 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010432 case MULTI_FUNCTION_AFEX:
10433 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
10434 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010435 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000010436 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
10437 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010438 break;
10439 default:
10440 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010441 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010442 "VN %d is in a single function mode, aborting\n",
10443 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010444 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010445 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010446 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010447 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010448
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010449 /* check if other port on the path needs ovlan:
10450 * Since MF configuration is shared between ports
10451 * Possible mixed modes are only
10452 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
10453 */
10454 if (CHIP_MODE_IS_4_PORT(bp) &&
10455 !bp->path_has_ovlan &&
10456 !IS_MF(bp) &&
10457 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10458 u8 other_port = !BP_PORT(bp);
10459 u8 other_func = BP_PATH(bp) + 2*other_port;
10460 val = MF_CFG_RD(bp,
10461 func_mf_config[other_func].e1hov_tag);
10462 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
10463 bp->path_has_ovlan = true;
10464 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010465 }
10466
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010467 /* adjust igu_sb_cnt to MF for E1x */
10468 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010469 bp->igu_sb_cnt /= E1HVN_MAX;
10470
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010471 /* port info */
10472 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010473
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010474 /* Get MAC addresses */
10475 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010476
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010477 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010478
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010479 return rc;
10480}
10481
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010482static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
10483{
10484 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010485 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010486 char str_id_reg[VENDOR_ID_LEN+1];
10487 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010488 char *vpd_data;
10489 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010490 u8 len;
10491
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010492 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010493 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
10494
10495 if (cnt < BNX2X_VPD_LEN)
10496 goto out_not_found;
10497
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010498 /* VPD RO tag should be first tag after identifier string, hence
10499 * we should be able to find it in first BNX2X_VPD_LEN chars
10500 */
10501 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010502 PCI_VPD_LRDT_RO_DATA);
10503 if (i < 0)
10504 goto out_not_found;
10505
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010506 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010507 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010508
10509 i += PCI_VPD_LRDT_TAG_SIZE;
10510
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010511 if (block_end > BNX2X_VPD_LEN) {
10512 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
10513 if (vpd_extended_data == NULL)
10514 goto out_not_found;
10515
10516 /* read rest of vpd image into vpd_extended_data */
10517 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
10518 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
10519 block_end - BNX2X_VPD_LEN,
10520 vpd_extended_data + BNX2X_VPD_LEN);
10521 if (cnt < (block_end - BNX2X_VPD_LEN))
10522 goto out_not_found;
10523 vpd_data = vpd_extended_data;
10524 } else
10525 vpd_data = vpd_start;
10526
10527 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010528
10529 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10530 PCI_VPD_RO_KEYWORD_MFR_ID);
10531 if (rodi < 0)
10532 goto out_not_found;
10533
10534 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10535
10536 if (len != VENDOR_ID_LEN)
10537 goto out_not_found;
10538
10539 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10540
10541 /* vendor specific info */
10542 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
10543 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
10544 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
10545 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
10546
10547 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10548 PCI_VPD_RO_KEYWORD_VENDOR0);
10549 if (rodi >= 0) {
10550 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10551
10552 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10553
10554 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
10555 memcpy(bp->fw_ver, &vpd_data[rodi], len);
10556 bp->fw_ver[len] = ' ';
10557 }
10558 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010559 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010560 return;
10561 }
10562out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010563 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010564 return;
10565}
10566
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010567static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
10568{
10569 u32 flags = 0;
10570
10571 if (CHIP_REV_IS_FPGA(bp))
10572 SET_FLAGS(flags, MODE_FPGA);
10573 else if (CHIP_REV_IS_EMUL(bp))
10574 SET_FLAGS(flags, MODE_EMUL);
10575 else
10576 SET_FLAGS(flags, MODE_ASIC);
10577
10578 if (CHIP_MODE_IS_4_PORT(bp))
10579 SET_FLAGS(flags, MODE_PORT4);
10580 else
10581 SET_FLAGS(flags, MODE_PORT2);
10582
10583 if (CHIP_IS_E2(bp))
10584 SET_FLAGS(flags, MODE_E2);
10585 else if (CHIP_IS_E3(bp)) {
10586 SET_FLAGS(flags, MODE_E3);
10587 if (CHIP_REV(bp) == CHIP_REV_Ax)
10588 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010589 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
10590 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010591 }
10592
10593 if (IS_MF(bp)) {
10594 SET_FLAGS(flags, MODE_MF);
10595 switch (bp->mf_mode) {
10596 case MULTI_FUNCTION_SD:
10597 SET_FLAGS(flags, MODE_MF_SD);
10598 break;
10599 case MULTI_FUNCTION_SI:
10600 SET_FLAGS(flags, MODE_MF_SI);
10601 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010602 case MULTI_FUNCTION_AFEX:
10603 SET_FLAGS(flags, MODE_MF_AFEX);
10604 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010605 }
10606 } else
10607 SET_FLAGS(flags, MODE_SF);
10608
10609#if defined(__LITTLE_ENDIAN)
10610 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
10611#else /*(__BIG_ENDIAN)*/
10612 SET_FLAGS(flags, MODE_BIG_ENDIAN);
10613#endif
10614 INIT_MODE_FLAGS(bp) = flags;
10615}
10616
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010617static int __devinit bnx2x_init_bp(struct bnx2x *bp)
10618{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010619 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010620 int rc;
10621
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010622 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070010623 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070010624 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +000010625#ifdef BCM_CNIC
10626 mutex_init(&bp->cnic_mutex);
10627#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010628
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010629 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000010630 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010631 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010632 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010633 if (rc)
10634 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010635
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010636 bnx2x_set_modes_bitmap(bp);
10637
10638 rc = bnx2x_alloc_mem_bp(bp);
10639 if (rc)
10640 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010641
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010642 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010643
10644 func = BP_FUNC(bp);
10645
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010646 /* need to reset chip if undi was active */
Yuval Mintz452427b2012-03-26 20:47:07 +000010647 if (!BP_NOMCP(bp)) {
10648 /* init fw_seq */
10649 bp->fw_seq =
10650 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
10651 DRV_MSG_SEQ_NUMBER_MASK;
10652 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10653
10654 bnx2x_prev_unload(bp);
10655 }
10656
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010657
10658 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010659 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010660
10661 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000010662 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010663
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010664 bp->disable_tpa = disable_tpa;
10665
10666#ifdef BCM_CNIC
Barak Witkowskia3348722012-04-23 03:04:46 +000010667 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010668#endif
10669
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010670 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010671 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010672 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010673 bp->dev->features &= ~NETIF_F_LRO;
10674 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010675 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010676 bp->dev->features |= NETIF_F_LRO;
10677 }
10678
Eilon Greensteina18f5122009-08-12 08:23:26 +000010679 if (CHIP_IS_E1(bp))
10680 bp->dropless_fc = 0;
10681 else
10682 bp->dropless_fc = dropless_fc;
10683
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000010684 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010685
Barak Witkowskia3348722012-04-23 03:04:46 +000010686 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010687
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000010688 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010689 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
10690 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010691
Michal Schmidtfc543632012-02-14 09:05:46 +000010692 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010693
10694 init_timer(&bp->timer);
10695 bp->timer.expires = jiffies + bp->current_interval;
10696 bp->timer.data = (unsigned long) bp;
10697 bp->timer.function = bnx2x_timer;
10698
Shmulik Ravid785b9b12010-12-30 06:27:03 +000010699 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000010700 bnx2x_dcbx_init_params(bp);
10701
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010702#ifdef BCM_CNIC
10703 if (CHIP_IS_E1x(bp))
10704 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
10705 else
10706 bp->cnic_base_cl_id = FP_SB_MAX_E2;
10707#endif
10708
Ariel Elior6383c0b2011-07-14 08:31:57 +000010709 /* multiple tx priority */
10710 if (CHIP_IS_E1x(bp))
10711 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
10712 if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
10713 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
10714 if (CHIP_IS_E3B0(bp))
10715 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
10716
Dmitry Kravkovfe603b42012-02-20 09:59:11 +000010717 bp->gro_check = bnx2x_need_gro_check(bp->dev->mtu);
10718
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010719 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010720}
10721
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010722
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000010723/****************************************************************************
10724* General service functions
10725****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010726
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010727/*
10728 * net_device service functions
10729 */
10730
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010731/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010732static int bnx2x_open(struct net_device *dev)
10733{
10734 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010735 bool global = false;
10736 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000010737 bool other_load_status, load_status;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010738
Mintz Yuval1355b702012-02-15 02:10:22 +000010739 bp->stats_init = true;
10740
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010741 netif_carrier_off(dev);
10742
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010743 bnx2x_set_power_state(bp, PCI_D0);
10744
Ariel Elior889b9af2012-01-26 06:01:51 +000010745 other_load_status = bnx2x_get_load_status(bp, other_engine);
10746 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010747
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010748 /*
10749 * If parity had happen during the unload, then attentions
10750 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
10751 * want the first function loaded on the current engine to
10752 * complete the recovery.
10753 */
10754 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
10755 bnx2x_chk_parity_attn(bp, &global, true))
10756 do {
10757 /*
10758 * If there are attentions and they are in a global
10759 * blocks, set the GLOBAL_RESET bit regardless whether
10760 * it will be this function that will complete the
10761 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010762 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010763 if (global)
10764 bnx2x_set_reset_global(bp);
10765
10766 /*
10767 * Only the first function on the current engine should
10768 * try to recover in open. In case of attentions in
10769 * global blocks only the first in the chip should try
10770 * to recover.
10771 */
Ariel Elior889b9af2012-01-26 06:01:51 +000010772 if ((!load_status &&
10773 (!global || !other_load_status)) &&
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010774 bnx2x_trylock_leader_lock(bp) &&
10775 !bnx2x_leader_reset(bp)) {
10776 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010777 break;
10778 }
10779
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010780 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010781 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010782 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010783
Merav Sicron51c1a582012-03-18 10:33:38 +000010784 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
10785 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010786
10787 return -EAGAIN;
10788 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010789
10790 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010791 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010792}
10793
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010794/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000010795static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010796{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010797 struct bnx2x *bp = netdev_priv(dev);
10798
10799 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010800 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010801
10802 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000010803 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010804
10805 return 0;
10806}
10807
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010808static inline int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
10809 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010810{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010811 int mc_count = netdev_mc_count(bp->dev);
10812 struct bnx2x_mcast_list_elem *mc_mac =
10813 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010814 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010815
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010816 if (!mc_mac)
10817 return -ENOMEM;
10818
10819 INIT_LIST_HEAD(&p->mcast_list);
10820
10821 netdev_for_each_mc_addr(ha, bp->dev) {
10822 mc_mac->mac = bnx2x_mc_addr(ha);
10823 list_add_tail(&mc_mac->link, &p->mcast_list);
10824 mc_mac++;
10825 }
10826
10827 p->mcast_list_len = mc_count;
10828
10829 return 0;
10830}
10831
10832static inline void bnx2x_free_mcast_macs_list(
10833 struct bnx2x_mcast_ramrod_params *p)
10834{
10835 struct bnx2x_mcast_list_elem *mc_mac =
10836 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
10837 link);
10838
10839 WARN_ON(!mc_mac);
10840 kfree(mc_mac);
10841}
10842
10843/**
10844 * bnx2x_set_uc_list - configure a new unicast MACs list.
10845 *
10846 * @bp: driver handle
10847 *
10848 * We will use zero (0) as a MAC type for these MACs.
10849 */
10850static inline int bnx2x_set_uc_list(struct bnx2x *bp)
10851{
10852 int rc;
10853 struct net_device *dev = bp->dev;
10854 struct netdev_hw_addr *ha;
10855 struct bnx2x_vlan_mac_obj *mac_obj = &bp->fp->mac_obj;
10856 unsigned long ramrod_flags = 0;
10857
10858 /* First schedule a cleanup up of old configuration */
10859 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
10860 if (rc < 0) {
10861 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
10862 return rc;
10863 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010864
10865 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010866 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
10867 BNX2X_UC_LIST_MAC, &ramrod_flags);
10868 if (rc < 0) {
10869 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
10870 rc);
10871 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010872 }
10873 }
10874
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010875 /* Execute the pending commands */
10876 __set_bit(RAMROD_CONT, &ramrod_flags);
10877 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
10878 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010879}
10880
10881static inline int bnx2x_set_mc_list(struct bnx2x *bp)
10882{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010883 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000010884 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010885 int rc = 0;
10886
10887 rparam.mcast_obj = &bp->mcast_obj;
10888
10889 /* first, clear all configured multicast MACs */
10890 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
10891 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010892 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010893 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010894 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010895
10896 /* then, configure a new MACs list */
10897 if (netdev_mc_count(dev)) {
10898 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
10899 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010900 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
10901 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010902 return rc;
10903 }
10904
10905 /* Now add the new MACs */
10906 rc = bnx2x_config_mcast(bp, &rparam,
10907 BNX2X_MCAST_CMD_ADD);
10908 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000010909 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
10910 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010911
10912 bnx2x_free_mcast_macs_list(&rparam);
10913 }
10914
10915 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010916}
10917
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010918
10919/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010920void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010921{
10922 struct bnx2x *bp = netdev_priv(dev);
10923 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010924
10925 if (bp->state != BNX2X_STATE_OPEN) {
10926 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
10927 return;
10928 }
10929
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010930 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010931
10932 if (dev->flags & IFF_PROMISC)
10933 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010934 else if ((dev->flags & IFF_ALLMULTI) ||
10935 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
10936 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010937 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010938 else {
10939 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010940 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010941 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010942
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010943 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010944 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010945 }
10946
10947 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010948#ifdef BCM_CNIC
10949 /* handle ISCSI SD mode */
10950 if (IS_MF_ISCSI_SD(bp))
10951 bp->rx_mode = BNX2X_RX_MODE_NONE;
10952#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010953
10954 /* Schedule the rx_mode command */
10955 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
10956 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
10957 return;
10958 }
10959
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010960 bnx2x_set_storm_rx_mode(bp);
10961}
10962
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010963/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010964static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
10965 int devad, u16 addr)
10966{
10967 struct bnx2x *bp = netdev_priv(netdev);
10968 u16 value;
10969 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010970
10971 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
10972 prtad, devad, addr);
10973
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010974 /* The HW expects different devad if CL22 is used */
10975 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
10976
10977 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000010978 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010979 bnx2x_release_phy_lock(bp);
10980 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
10981
10982 if (!rc)
10983 rc = value;
10984 return rc;
10985}
10986
10987/* called with rtnl_lock */
10988static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
10989 u16 addr, u16 value)
10990{
10991 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010992 int rc;
10993
Merav Sicron51c1a582012-03-18 10:33:38 +000010994 DP(NETIF_MSG_LINK,
10995 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
10996 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010997
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010998 /* The HW expects different devad if CL22 is used */
10999 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11000
11001 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011002 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011003 bnx2x_release_phy_lock(bp);
11004 return rc;
11005}
11006
11007/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011008static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11009{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011010 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011011 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011012
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011013 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11014 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011015
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011016 if (!netif_running(dev))
11017 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011018
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011019 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011020}
11021
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011022#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011023static void poll_bnx2x(struct net_device *dev)
11024{
11025 struct bnx2x *bp = netdev_priv(dev);
11026
11027 disable_irq(bp->pdev->irq);
11028 bnx2x_interrupt(bp->pdev->irq, dev);
11029 enable_irq(bp->pdev->irq);
11030}
11031#endif
11032
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011033static int bnx2x_validate_addr(struct net_device *dev)
11034{
11035 struct bnx2x *bp = netdev_priv(dev);
11036
Merav Sicron51c1a582012-03-18 10:33:38 +000011037 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11038 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011039 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011040 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011041 return 0;
11042}
11043
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011044static const struct net_device_ops bnx2x_netdev_ops = {
11045 .ndo_open = bnx2x_open,
11046 .ndo_stop = bnx2x_close,
11047 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011048 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011049 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011050 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011051 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011052 .ndo_do_ioctl = bnx2x_ioctl,
11053 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011054 .ndo_fix_features = bnx2x_fix_features,
11055 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011056 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011057#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011058 .ndo_poll_controller = poll_bnx2x,
11059#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011060 .ndo_setup_tc = bnx2x_setup_tc,
11061
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011062#if defined(NETDEV_FCOE_WWNN) && defined(BCM_CNIC)
11063 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11064#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011065};
11066
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011067static inline int bnx2x_set_coherency_mask(struct bnx2x *bp)
11068{
11069 struct device *dev = &bp->pdev->dev;
11070
11071 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11072 bp->flags |= USING_DAC_FLAG;
11073 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011074 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011075 return -EIO;
11076 }
11077 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11078 dev_err(dev, "System does not support DMA, aborting\n");
11079 return -EIO;
11080 }
11081
11082 return 0;
11083}
11084
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011085static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011086 struct net_device *dev,
11087 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011088{
11089 struct bnx2x *bp;
11090 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011091 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011092 bool chip_is_e1x = (board_type == BCM57710 ||
11093 board_type == BCM57711 ||
11094 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011095
11096 SET_NETDEV_DEV(dev, &pdev->dev);
11097 bp = netdev_priv(dev);
11098
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011099 bp->dev = dev;
11100 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011101 bp->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011102
11103 rc = pci_enable_device(pdev);
11104 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011105 dev_err(&bp->pdev->dev,
11106 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011107 goto err_out;
11108 }
11109
11110 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011111 dev_err(&bp->pdev->dev,
11112 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011113 rc = -ENODEV;
11114 goto err_out_disable;
11115 }
11116
11117 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011118 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
11119 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011120 rc = -ENODEV;
11121 goto err_out_disable;
11122 }
11123
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011124 if (atomic_read(&pdev->enable_cnt) == 1) {
11125 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11126 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011127 dev_err(&bp->pdev->dev,
11128 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011129 goto err_out_disable;
11130 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011131
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011132 pci_set_master(pdev);
11133 pci_save_state(pdev);
11134 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011135
11136 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11137 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011138 dev_err(&bp->pdev->dev,
11139 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011140 rc = -EIO;
11141 goto err_out_release;
11142 }
11143
Jon Mason77c98e62011-06-27 07:45:12 +000011144 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011145 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011146 rc = -EIO;
11147 goto err_out_release;
11148 }
11149
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011150 rc = bnx2x_set_coherency_mask(bp);
11151 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011152 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011153
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011154 dev->mem_start = pci_resource_start(pdev, 0);
11155 dev->base_addr = dev->mem_start;
11156 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011157
11158 dev->irq = pdev->irq;
11159
Arjan van de Ven275f1652008-10-20 21:42:39 -070011160 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011161 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011162 dev_err(&bp->pdev->dev,
11163 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011164 rc = -ENOMEM;
11165 goto err_out_release;
11166 }
11167
Ariel Eliorc22610d02012-01-26 06:01:47 +000011168 /* In E1/E1H use pci device function given by kernel.
11169 * In E2/E3 read physical function from ME register since these chips
11170 * support Physical Device Assignment where kernel BDF maybe arbitrary
11171 * (depending on hypervisor).
11172 */
11173 if (chip_is_e1x)
11174 bp->pf_num = PCI_FUNC(pdev->devfn);
11175 else {/* chip is E2/3*/
11176 pci_read_config_dword(bp->pdev,
11177 PCICFG_ME_REGISTER, &pci_cfg_dword);
11178 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
11179 ME_REG_ABS_PF_NUM_SHIFT);
11180 }
Merav Sicron51c1a582012-03-18 10:33:38 +000011181 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011182
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011183 bnx2x_set_power_state(bp, PCI_D0);
11184
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011185 /* clean indirect addresses */
11186 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11187 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040011188 /*
11189 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070011190 * is not used by the driver.
11191 */
11192 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
11193 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
11194 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
11195 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040011196
Ariel Elior65087cf2012-01-23 07:31:55 +000011197 if (chip_is_e1x) {
David S. Miller8decf862011-09-22 03:23:13 -040011198 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
11199 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
11200 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
11201 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
11202 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011203
Shmulik Ravid21894002011-07-24 03:57:04 +000011204 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011205 * Enable internal target-read (in case we are probed after PF FLR).
Shmulik Ravid21894002011-07-24 03:57:04 +000011206 * Must be done prior to any BAR read access. Only for 57712 and up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011207 */
Ariel Elior65087cf2012-01-23 07:31:55 +000011208 if (!chip_is_e1x)
Shmulik Ravid21894002011-07-24 03:57:04 +000011209 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011210
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011211 /* Reset the load counter */
Ariel Elior889b9af2012-01-26 06:01:51 +000011212 bnx2x_clear_load_status(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011213
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011214 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011215
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011216 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011217 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000011218
Jiri Pirko01789342011-08-16 06:29:00 +000011219 dev->priv_flags |= IFF_UNICAST_FLT;
11220
Michał Mirosław66371c42011-04-12 09:38:23 +000011221 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011222 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
11223 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
11224 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000011225
11226 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
11227 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
11228
11229 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011230 if (bp->flags & USING_DAC_FLAG)
11231 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011232
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000011233 /* Add Loopback capability to the device */
11234 dev->hw_features |= NETIF_F_LOOPBACK;
11235
Shmulik Ravid98507672011-02-28 12:19:55 -080011236#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011237 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
11238#endif
11239
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011240 /* get_port_hwinfo() will set prtad and mmds properly */
11241 bp->mdio.prtad = MDIO_PRTAD_NONE;
11242 bp->mdio.mmds = 0;
11243 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11244 bp->mdio.dev = dev;
11245 bp->mdio.mdio_read = bnx2x_mdio_read;
11246 bp->mdio.mdio_write = bnx2x_mdio_write;
11247
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011248 return 0;
11249
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011250err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011251 if (atomic_read(&pdev->enable_cnt) == 1)
11252 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011253
11254err_out_disable:
11255 pci_disable_device(pdev);
11256 pci_set_drvdata(pdev, NULL);
11257
11258err_out:
11259 return rc;
11260}
11261
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011262static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
11263 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080011264{
11265 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11266
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011267 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11268
11269 /* return value of 1=2.5GHz 2=5GHz */
11270 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080011271}
11272
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000011273static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011274{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011275 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011276 struct bnx2x_fw_file_hdr *fw_hdr;
11277 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011278 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011279 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011280 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011281 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011282
Merav Sicron51c1a582012-03-18 10:33:38 +000011283 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
11284 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011285 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011286 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011287
11288 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
11289 sections = (struct bnx2x_fw_file_section *)fw_hdr;
11290
11291 /* Make sure none of the offsets and sizes make us read beyond
11292 * the end of the firmware data */
11293 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
11294 offset = be32_to_cpu(sections[i].offset);
11295 len = be32_to_cpu(sections[i].len);
11296 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011297 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011298 return -EINVAL;
11299 }
11300 }
11301
11302 /* Likewise for the init_ops offsets */
11303 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
11304 ops_offsets = (u16 *)(firmware->data + offset);
11305 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
11306
11307 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
11308 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011309 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011310 return -EINVAL;
11311 }
11312 }
11313
11314 /* Check FW version */
11315 offset = be32_to_cpu(fw_hdr->fw_version.offset);
11316 fw_ver = firmware->data + offset;
11317 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
11318 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
11319 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
11320 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011321 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
11322 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
11323 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011324 BCM_5710_FW_MINOR_VERSION,
11325 BCM_5710_FW_REVISION_VERSION,
11326 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011327 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011328 }
11329
11330 return 0;
11331}
11332
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011333static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011334{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011335 const __be32 *source = (const __be32 *)_source;
11336 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011337 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011338
11339 for (i = 0; i < n/4; i++)
11340 target[i] = be32_to_cpu(source[i]);
11341}
11342
11343/*
11344 Ops array is stored in the following format:
11345 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
11346 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011347static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011348{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011349 const __be32 *source = (const __be32 *)_source;
11350 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011351 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011352
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011353 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011354 tmp = be32_to_cpu(source[j]);
11355 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011356 target[i].offset = tmp & 0xffffff;
11357 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011358 }
11359}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011360
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011361/**
11362 * IRO array is stored in the following format:
11363 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
11364 */
11365static inline void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
11366{
11367 const __be32 *source = (const __be32 *)_source;
11368 struct iro *target = (struct iro *)_target;
11369 u32 i, j, tmp;
11370
11371 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
11372 target[i].base = be32_to_cpu(source[j]);
11373 j++;
11374 tmp = be32_to_cpu(source[j]);
11375 target[i].m1 = (tmp >> 16) & 0xffff;
11376 target[i].m2 = tmp & 0xffff;
11377 j++;
11378 tmp = be32_to_cpu(source[j]);
11379 target[i].m3 = (tmp >> 16) & 0xffff;
11380 target[i].size = tmp & 0xffff;
11381 j++;
11382 }
11383}
11384
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011385static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011386{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011387 const __be16 *source = (const __be16 *)_source;
11388 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011389 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011390
11391 for (i = 0; i < n/2; i++)
11392 target[i] = be16_to_cpu(source[i]);
11393}
11394
Joe Perches7995c642010-02-17 15:01:52 +000011395#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
11396do { \
11397 u32 len = be32_to_cpu(fw_hdr->arr.len); \
11398 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000011399 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000011400 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000011401 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
11402 (u8 *)bp->arr, len); \
11403} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011404
Yuval Mintz3b603062012-03-18 10:33:39 +000011405static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011406{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011407 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011408 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000011409 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011410
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011411 if (bp->firmware)
11412 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011413
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011414 if (CHIP_IS_E1(bp))
11415 fw_file_name = FW_FILE_NAME_E1;
11416 else if (CHIP_IS_E1H(bp))
11417 fw_file_name = FW_FILE_NAME_E1H;
11418 else if (!CHIP_IS_E1x(bp))
11419 fw_file_name = FW_FILE_NAME_E2;
11420 else {
11421 BNX2X_ERR("Unsupported chip revision\n");
11422 return -EINVAL;
11423 }
11424 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011425
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011426 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
11427 if (rc) {
11428 BNX2X_ERR("Can't load firmware file %s\n",
11429 fw_file_name);
11430 goto request_firmware_exit;
11431 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011432
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011433 rc = bnx2x_check_firmware(bp);
11434 if (rc) {
11435 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
11436 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011437 }
11438
11439 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
11440
11441 /* Initialize the pointers to the init arrays */
11442 /* Blob */
11443 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
11444
11445 /* Opcodes */
11446 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
11447
11448 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011449 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
11450 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011451
11452 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000011453 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11454 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
11455 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
11456 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
11457 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11458 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
11459 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
11460 be32_to_cpu(fw_hdr->usem_pram_data.offset);
11461 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11462 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
11463 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
11464 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
11465 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11466 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
11467 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
11468 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011469 /* IRO */
11470 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011471
11472 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011473
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011474iro_alloc_err:
11475 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011476init_offsets_alloc_err:
11477 kfree(bp->init_ops);
11478init_ops_alloc_err:
11479 kfree(bp->init_data);
11480request_firmware_exit:
11481 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000011482 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011483
11484 return rc;
11485}
11486
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011487static void bnx2x_release_firmware(struct bnx2x *bp)
11488{
11489 kfree(bp->init_ops_offsets);
11490 kfree(bp->init_ops);
11491 kfree(bp->init_data);
11492 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011493 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011494}
11495
11496
11497static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
11498 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
11499 .init_hw_cmn = bnx2x_init_hw_common,
11500 .init_hw_port = bnx2x_init_hw_port,
11501 .init_hw_func = bnx2x_init_hw_func,
11502
11503 .reset_hw_cmn = bnx2x_reset_common,
11504 .reset_hw_port = bnx2x_reset_port,
11505 .reset_hw_func = bnx2x_reset_func,
11506
11507 .gunzip_init = bnx2x_gunzip_init,
11508 .gunzip_end = bnx2x_gunzip_end,
11509
11510 .init_fw = bnx2x_init_firmware,
11511 .release_fw = bnx2x_release_firmware,
11512};
11513
11514void bnx2x__init_func_obj(struct bnx2x *bp)
11515{
11516 /* Prepare DMAE related driver resources */
11517 bnx2x_setup_dmae(bp);
11518
11519 bnx2x_init_func_obj(bp, &bp->func_obj,
11520 bnx2x_sp(bp, func_rdata),
11521 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000011522 bnx2x_sp(bp, func_afex_rdata),
11523 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011524 &bnx2x_func_sp_drv);
11525}
11526
11527/* must be called after sriov-enable */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011528static inline int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011529{
Ariel Elior6383c0b2011-07-14 08:31:57 +000011530 int cid_count = BNX2X_L2_CID_COUNT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011531
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011532#ifdef BCM_CNIC
11533 cid_count += CNIC_CID_MAX;
11534#endif
11535 return roundup(cid_count, QM_CID_ROUND);
11536}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011537
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011538/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000011539 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011540 *
11541 * @dev: pci device
11542 *
11543 */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011544static inline int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011545{
11546 int pos;
11547 u16 control;
11548
11549 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011550
Ariel Elior6383c0b2011-07-14 08:31:57 +000011551 /*
11552 * If MSI-X is not supported - return number of SBs needed to support
11553 * one fast path queue: one FP queue + SB for CNIC
11554 */
11555 if (!pos)
11556 return 1 + CNIC_PRESENT;
11557
11558 /*
11559 * The value in the PCI configuration space is the index of the last
11560 * entry, namely one less than the actual size of the table, which is
11561 * exactly what we want to return from this function: number of all SBs
11562 * without the default SB.
11563 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011564 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011565 return control & PCI_MSIX_FLAGS_QSIZE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011566}
11567
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011568static int __devinit bnx2x_init_one(struct pci_dev *pdev,
11569 const struct pci_device_id *ent)
11570{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011571 struct net_device *dev = NULL;
11572 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011573 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000011574 int rc, max_non_def_sbs;
11575 int rx_count, tx_count, rss_count;
11576 /*
11577 * An estimated maximum supported CoS number according to the chip
11578 * version.
11579 * We will try to roughly estimate the maximum number of CoSes this chip
11580 * may support in order to minimize the memory allocated for Tx
11581 * netdev_queue's. This number will be accurately calculated during the
11582 * initialization of bp->max_cos based on the chip versions AND chip
11583 * revision in the bnx2x_init_bp().
11584 */
11585 u8 max_cos_est = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011586
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011587 switch (ent->driver_data) {
11588 case BCM57710:
11589 case BCM57711:
11590 case BCM57711E:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011591 max_cos_est = BNX2X_MULTI_TX_COS_E1X;
11592 break;
11593
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011594 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011595 case BCM57712_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011596 max_cos_est = BNX2X_MULTI_TX_COS_E2_E3A0;
11597 break;
11598
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011599 case BCM57800:
11600 case BCM57800_MF:
11601 case BCM57810:
11602 case BCM57810_MF:
11603 case BCM57840:
11604 case BCM57840_MF:
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000011605 case BCM57811:
11606 case BCM57811_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011607 max_cos_est = BNX2X_MULTI_TX_COS_E3B0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011608 break;
11609
11610 default:
11611 pr_err("Unknown board_type (%ld), aborting\n",
11612 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000011613 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011614 }
11615
Ariel Elior6383c0b2011-07-14 08:31:57 +000011616 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev);
11617
11618 /* !!! FIXME !!!
11619 * Do not allow the maximum SB count to grow above 16
11620 * since Special CIDs starts from 16*BNX2X_MULTI_TX_COS=48.
11621 * We will use the FP_SB_MAX_E1x macro for this matter.
11622 */
11623 max_non_def_sbs = min_t(int, FP_SB_MAX_E1x, max_non_def_sbs);
11624
11625 WARN_ON(!max_non_def_sbs);
11626
11627 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
11628 rss_count = max_non_def_sbs - CNIC_PRESENT;
11629
11630 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
11631 rx_count = rss_count + FCOE_PRESENT;
11632
11633 /*
11634 * Maximum number of netdev Tx queues:
11635 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
11636 */
11637 tx_count = MAX_TXQS_PER_COS * max_cos_est + FCOE_PRESENT;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011638
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011639 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011640 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000011641 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011642 return -ENOMEM;
11643
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011644 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011645
Merav Sicron51c1a582012-03-18 10:33:38 +000011646 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +000011647 tx_count, rx_count);
11648
11649 bp->igu_sb_cnt = max_non_def_sbs;
Joe Perches7995c642010-02-17 15:01:52 +000011650 bp->msg_enable = debug;
Eilon Greensteindf4770de2009-08-12 08:23:28 +000011651 pci_set_drvdata(pdev, dev);
11652
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011653 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011654 if (rc < 0) {
11655 free_netdev(dev);
11656 return rc;
11657 }
11658
Merav Sicron51c1a582012-03-18 10:33:38 +000011659 BNX2X_DEV_INFO("max_non_def_sbs %d\n", max_non_def_sbs);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011660
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011661 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011662 if (rc)
11663 goto init_one_exit;
11664
Ariel Elior6383c0b2011-07-14 08:31:57 +000011665 /*
11666 * Map doorbels here as we need the real value of bp->max_cos which
11667 * is initialized in bnx2x_init_bp().
11668 */
11669 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
11670 min_t(u64, BNX2X_DB_SIZE(bp),
11671 pci_resource_len(pdev, 2)));
11672 if (!bp->doorbells) {
11673 dev_err(&bp->pdev->dev,
11674 "Cannot map doorbell space, aborting\n");
11675 rc = -ENOMEM;
11676 goto init_one_exit;
11677 }
11678
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011679 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011680 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011681
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011682#ifdef BCM_CNIC
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000011683 /* disable FCOE L2 queue for E1x */
11684 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011685 bp->flags |= NO_FCOE_FLAG;
11686
11687#endif
11688
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011689 /* Configure interrupt mode: try to enable MSI-X/MSI if
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011690 * needed, set bp->num_queues appropriately.
11691 */
11692 bnx2x_set_int_mode(bp);
11693
11694 /* Add all NAPI objects */
11695 bnx2x_add_all_napi(bp);
11696
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080011697 rc = register_netdev(dev);
11698 if (rc) {
11699 dev_err(&pdev->dev, "Cannot register net device\n");
11700 goto init_one_exit;
11701 }
11702
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011703#ifdef BCM_CNIC
11704 if (!NO_FCOE(bp)) {
11705 /* Add storage MAC address */
11706 rtnl_lock();
11707 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11708 rtnl_unlock();
11709 }
11710#endif
11711
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011712 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011713
Merav Sicron51c1a582012-03-18 10:33:38 +000011714 BNX2X_DEV_INFO(
11715 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000011716 board_info[ent->driver_data].name,
11717 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
11718 pcie_width,
11719 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
11720 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
11721 "5GHz (Gen2)" : "2.5GHz",
11722 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000011723
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011724 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011725
11726init_one_exit:
11727 if (bp->regview)
11728 iounmap(bp->regview);
11729
11730 if (bp->doorbells)
11731 iounmap(bp->doorbells);
11732
11733 free_netdev(dev);
11734
11735 if (atomic_read(&pdev->enable_cnt) == 1)
11736 pci_release_regions(pdev);
11737
11738 pci_disable_device(pdev);
11739 pci_set_drvdata(pdev, NULL);
11740
11741 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011742}
11743
11744static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
11745{
11746 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011747 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011748
Eliezer Tamir228241e2008-02-28 11:56:57 -080011749 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011750 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080011751 return;
11752 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011753 bp = netdev_priv(dev);
11754
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011755#ifdef BCM_CNIC
11756 /* Delete storage MAC address */
11757 if (!NO_FCOE(bp)) {
11758 rtnl_lock();
11759 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11760 rtnl_unlock();
11761 }
11762#endif
11763
Shmulik Ravid98507672011-02-28 12:19:55 -080011764#ifdef BCM_DCBNL
11765 /* Delete app tlvs from dcbnl */
11766 bnx2x_dcbnl_update_applist(bp, true);
11767#endif
11768
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011769 unregister_netdev(dev);
11770
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011771 /* Delete all NAPI objects */
11772 bnx2x_del_all_napi(bp);
11773
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011774 /* Power on: we can't let PCI layer write to us while we are in D3 */
11775 bnx2x_set_power_state(bp, PCI_D0);
11776
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011777 /* Disable MSI/MSI-X */
11778 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011779
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011780 /* Power off */
11781 bnx2x_set_power_state(bp, PCI_D3hot);
11782
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011783 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000011784 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011785
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011786 if (bp->regview)
11787 iounmap(bp->regview);
11788
11789 if (bp->doorbells)
11790 iounmap(bp->doorbells);
11791
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011792 bnx2x_release_firmware(bp);
11793
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011794 bnx2x_free_mem_bp(bp);
11795
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011796 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011797
11798 if (atomic_read(&pdev->enable_cnt) == 1)
11799 pci_release_regions(pdev);
11800
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011801 pci_disable_device(pdev);
11802 pci_set_drvdata(pdev, NULL);
11803}
11804
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011805static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
11806{
11807 int i;
11808
11809 bp->state = BNX2X_STATE_ERROR;
11810
11811 bp->rx_mode = BNX2X_RX_MODE_NONE;
11812
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011813#ifdef BCM_CNIC
11814 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
11815#endif
11816 /* Stop Tx */
11817 bnx2x_tx_disable(bp);
11818
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011819 bnx2x_netif_stop(bp, 0);
11820
11821 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011822
11823 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011824
11825 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011826 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011827
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011828 /* Free SKBs, SGEs, TPA pool and driver internals */
11829 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011830
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011831 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011832 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011833
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011834 bnx2x_free_mem(bp);
11835
11836 bp->state = BNX2X_STATE_CLOSED;
11837
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011838 netif_carrier_off(bp->dev);
11839
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011840 return 0;
11841}
11842
11843static void bnx2x_eeh_recover(struct bnx2x *bp)
11844{
11845 u32 val;
11846
11847 mutex_init(&bp->port.phy_mutex);
11848
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011849
11850 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
11851 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11852 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11853 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011854}
11855
Wendy Xiong493adb12008-06-23 20:36:22 -070011856/**
11857 * bnx2x_io_error_detected - called when PCI error is detected
11858 * @pdev: Pointer to PCI device
11859 * @state: The current pci connection state
11860 *
11861 * This function is called after a PCI bus error affecting
11862 * this device has been detected.
11863 */
11864static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
11865 pci_channel_state_t state)
11866{
11867 struct net_device *dev = pci_get_drvdata(pdev);
11868 struct bnx2x *bp = netdev_priv(dev);
11869
11870 rtnl_lock();
11871
11872 netif_device_detach(dev);
11873
Dean Nelson07ce50e2009-07-31 09:13:25 +000011874 if (state == pci_channel_io_perm_failure) {
11875 rtnl_unlock();
11876 return PCI_ERS_RESULT_DISCONNECT;
11877 }
11878
Wendy Xiong493adb12008-06-23 20:36:22 -070011879 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011880 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070011881
11882 pci_disable_device(pdev);
11883
11884 rtnl_unlock();
11885
11886 /* Request a slot reset */
11887 return PCI_ERS_RESULT_NEED_RESET;
11888}
11889
11890/**
11891 * bnx2x_io_slot_reset - called after the PCI bus has been reset
11892 * @pdev: Pointer to PCI device
11893 *
11894 * Restart the card from scratch, as if from a cold-boot.
11895 */
11896static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
11897{
11898 struct net_device *dev = pci_get_drvdata(pdev);
11899 struct bnx2x *bp = netdev_priv(dev);
11900
11901 rtnl_lock();
11902
11903 if (pci_enable_device(pdev)) {
11904 dev_err(&pdev->dev,
11905 "Cannot re-enable PCI device after reset\n");
11906 rtnl_unlock();
11907 return PCI_ERS_RESULT_DISCONNECT;
11908 }
11909
11910 pci_set_master(pdev);
11911 pci_restore_state(pdev);
11912
11913 if (netif_running(dev))
11914 bnx2x_set_power_state(bp, PCI_D0);
11915
11916 rtnl_unlock();
11917
11918 return PCI_ERS_RESULT_RECOVERED;
11919}
11920
11921/**
11922 * bnx2x_io_resume - called when traffic can start flowing again
11923 * @pdev: Pointer to PCI device
11924 *
11925 * This callback is called when the error recovery driver tells us that
11926 * its OK to resume normal operation.
11927 */
11928static void bnx2x_io_resume(struct pci_dev *pdev)
11929{
11930 struct net_device *dev = pci_get_drvdata(pdev);
11931 struct bnx2x *bp = netdev_priv(dev);
11932
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011933 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011934 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011935 return;
11936 }
11937
Wendy Xiong493adb12008-06-23 20:36:22 -070011938 rtnl_lock();
11939
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011940 bnx2x_eeh_recover(bp);
11941
Wendy Xiong493adb12008-06-23 20:36:22 -070011942 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011943 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070011944
11945 netif_device_attach(dev);
11946
11947 rtnl_unlock();
11948}
11949
11950static struct pci_error_handlers bnx2x_err_handler = {
11951 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000011952 .slot_reset = bnx2x_io_slot_reset,
11953 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070011954};
11955
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011956static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070011957 .name = DRV_MODULE_NAME,
11958 .id_table = bnx2x_pci_tbl,
11959 .probe = bnx2x_init_one,
11960 .remove = __devexit_p(bnx2x_remove_one),
11961 .suspend = bnx2x_suspend,
11962 .resume = bnx2x_resume,
11963 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011964};
11965
11966static int __init bnx2x_init(void)
11967{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011968 int ret;
11969
Joe Perches7995c642010-02-17 15:01:52 +000011970 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000011971
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011972 bnx2x_wq = create_singlethread_workqueue("bnx2x");
11973 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000011974 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011975 return -ENOMEM;
11976 }
11977
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011978 ret = pci_register_driver(&bnx2x_pci_driver);
11979 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000011980 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011981 destroy_workqueue(bnx2x_wq);
11982 }
11983 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011984}
11985
11986static void __exit bnx2x_cleanup(void)
11987{
Yuval Mintz452427b2012-03-26 20:47:07 +000011988 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011989 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011990
11991 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000011992
11993 /* Free globablly allocated resources */
11994 list_for_each_safe(pos, q, &bnx2x_prev_list) {
11995 struct bnx2x_prev_path_list *tmp =
11996 list_entry(pos, struct bnx2x_prev_path_list, list);
11997 list_del(pos);
11998 kfree(tmp);
11999 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012000}
12001
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012002void bnx2x_notify_link_changed(struct bnx2x *bp)
12003{
12004 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12005}
12006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012007module_init(bnx2x_init);
12008module_exit(bnx2x_cleanup);
12009
Michael Chan993ac7b2009-10-10 13:46:56 +000012010#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012011/**
12012 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12013 *
12014 * @bp: driver handle
12015 * @set: set or clear the CAM entry
12016 *
12017 * This function will wait until the ramdord completion returns.
12018 * Return 0 if success, -ENODEV if ramrod doesn't return.
12019 */
12020static inline int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
12021{
12022 unsigned long ramrod_flags = 0;
12023
12024 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12025 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12026 &bp->iscsi_l2_mac_obj, true,
12027 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12028}
Michael Chan993ac7b2009-10-10 13:46:56 +000012029
12030/* count denotes the number of new completions we have seen */
12031static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12032{
12033 struct eth_spe *spe;
12034
12035#ifdef BNX2X_STOP_ON_ERROR
12036 if (unlikely(bp->panic))
12037 return;
12038#endif
12039
12040 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012041 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000012042 bp->cnic_spq_pending -= count;
12043
Michael Chan993ac7b2009-10-10 13:46:56 +000012044
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012045 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
12046 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
12047 & SPE_HDR_CONN_TYPE) >>
12048 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012049 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
12050 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012051
12052 /* Set validation for iSCSI L2 client before sending SETUP
12053 * ramrod
12054 */
12055 if (type == ETH_CONNECTION_TYPE) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012056 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012057 bnx2x_set_ctx_validation(bp, &bp->context.
12058 vcxt[BNX2X_ISCSI_ETH_CID].eth,
12059 BNX2X_ISCSI_ETH_CID);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012060 }
12061
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012062 /*
12063 * There may be not more than 8 L2, not more than 8 L5 SPEs
12064 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012065 * COMMON ramrods is not more than the EQ and SPQ can
12066 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012067 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012068 if (type == ETH_CONNECTION_TYPE) {
12069 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012070 break;
12071 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012072 atomic_dec(&bp->cq_spq_left);
12073 } else if (type == NONE_CONNECTION_TYPE) {
12074 if (!atomic_read(&bp->eq_spq_left))
12075 break;
12076 else
12077 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012078 } else if ((type == ISCSI_CONNECTION_TYPE) ||
12079 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012080 if (bp->cnic_spq_pending >=
12081 bp->cnic_eth_dev.max_kwqe_pending)
12082 break;
12083 else
12084 bp->cnic_spq_pending++;
12085 } else {
12086 BNX2X_ERR("Unknown SPE type: %d\n", type);
12087 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000012088 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012089 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012090
12091 spe = bnx2x_sp_get_next(bp);
12092 *spe = *bp->cnic_kwq_cons;
12093
Merav Sicron51c1a582012-03-18 10:33:38 +000012094 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012095 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12096
12097 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12098 bp->cnic_kwq_cons = bp->cnic_kwq;
12099 else
12100 bp->cnic_kwq_cons++;
12101 }
12102 bnx2x_sp_prod_update(bp);
12103 spin_unlock_bh(&bp->spq_lock);
12104}
12105
12106static int bnx2x_cnic_sp_queue(struct net_device *dev,
12107 struct kwqe_16 *kwqes[], u32 count)
12108{
12109 struct bnx2x *bp = netdev_priv(dev);
12110 int i;
12111
12112#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000012113 if (unlikely(bp->panic)) {
12114 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012115 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000012116 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012117#endif
12118
Ariel Elior95c6c6162012-01-26 06:01:52 +000012119 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
12120 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012121 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000012122 return -EAGAIN;
12123 }
12124
Michael Chan993ac7b2009-10-10 13:46:56 +000012125 spin_lock_bh(&bp->spq_lock);
12126
12127 for (i = 0; i < count; i++) {
12128 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12129
12130 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12131 break;
12132
12133 *bp->cnic_kwq_prod = *spe;
12134
12135 bp->cnic_kwq_pending++;
12136
Merav Sicron51c1a582012-03-18 10:33:38 +000012137 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012138 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012139 spe->data.update_data_addr.hi,
12140 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000012141 bp->cnic_kwq_pending);
12142
12143 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12144 bp->cnic_kwq_prod = bp->cnic_kwq;
12145 else
12146 bp->cnic_kwq_prod++;
12147 }
12148
12149 spin_unlock_bh(&bp->spq_lock);
12150
12151 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12152 bnx2x_cnic_sp_post(bp, 0);
12153
12154 return i;
12155}
12156
12157static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12158{
12159 struct cnic_ops *c_ops;
12160 int rc = 0;
12161
12162 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000012163 c_ops = rcu_dereference_protected(bp->cnic_ops,
12164 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000012165 if (c_ops)
12166 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12167 mutex_unlock(&bp->cnic_mutex);
12168
12169 return rc;
12170}
12171
12172static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12173{
12174 struct cnic_ops *c_ops;
12175 int rc = 0;
12176
12177 rcu_read_lock();
12178 c_ops = rcu_dereference(bp->cnic_ops);
12179 if (c_ops)
12180 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12181 rcu_read_unlock();
12182
12183 return rc;
12184}
12185
12186/*
12187 * for commands that have no data
12188 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012189int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000012190{
12191 struct cnic_ctl_info ctl = {0};
12192
12193 ctl.cmd = cmd;
12194
12195 return bnx2x_cnic_ctl_send(bp, &ctl);
12196}
12197
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012198static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000012199{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012200 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000012201
12202 /* first we tell CNIC and only then we count this as a completion */
12203 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
12204 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012205 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000012206
12207 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012208 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000012209}
12210
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012211
12212/* Called with netif_addr_lock_bh() taken.
12213 * Sets an rx_mode config for an iSCSI ETH client.
12214 * Doesn't block.
12215 * Completion should be checked outside.
12216 */
12217static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
12218{
12219 unsigned long accept_flags = 0, ramrod_flags = 0;
12220 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
12221 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
12222
12223 if (start) {
12224 /* Start accepting on iSCSI L2 ring. Accept all multicasts
12225 * because it's the only way for UIO Queue to accept
12226 * multicasts (in non-promiscuous mode only one Queue per
12227 * function will receive multicast packets (leading in our
12228 * case).
12229 */
12230 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
12231 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
12232 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
12233 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
12234
12235 /* Clear STOP_PENDING bit if START is requested */
12236 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
12237
12238 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
12239 } else
12240 /* Clear START_PENDING bit if STOP is requested */
12241 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
12242
12243 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
12244 set_bit(sched_state, &bp->sp_state);
12245 else {
12246 __set_bit(RAMROD_RX, &ramrod_flags);
12247 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
12248 ramrod_flags);
12249 }
12250}
12251
12252
Michael Chan993ac7b2009-10-10 13:46:56 +000012253static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
12254{
12255 struct bnx2x *bp = netdev_priv(dev);
12256 int rc = 0;
12257
12258 switch (ctl->cmd) {
12259 case DRV_CTL_CTXTBL_WR_CMD: {
12260 u32 index = ctl->data.io.offset;
12261 dma_addr_t addr = ctl->data.io.dma_addr;
12262
12263 bnx2x_ilt_wr(bp, index, addr);
12264 break;
12265 }
12266
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012267 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
12268 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000012269
12270 bnx2x_cnic_sp_post(bp, count);
12271 break;
12272 }
12273
12274 /* rtnl_lock is held. */
12275 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012276 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12277 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012278
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012279 /* Configure the iSCSI classification object */
12280 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
12281 cp->iscsi_l2_client_id,
12282 cp->iscsi_l2_cid, BP_FUNC(bp),
12283 bnx2x_sp(bp, mac_rdata),
12284 bnx2x_sp_mapping(bp, mac_rdata),
12285 BNX2X_FILTER_MAC_PENDING,
12286 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
12287 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012288
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012289 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012290 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
12291 if (rc)
12292 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012293
12294 mmiowb();
12295 barrier();
12296
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012297 /* Start accepting on iSCSI L2 ring */
12298
12299 netif_addr_lock_bh(dev);
12300 bnx2x_set_iscsi_eth_rx_mode(bp, true);
12301 netif_addr_unlock_bh(dev);
12302
12303 /* bits to wait on */
12304 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12305 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
12306
12307 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12308 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012309
Michael Chan993ac7b2009-10-10 13:46:56 +000012310 break;
12311 }
12312
12313 /* rtnl_lock is held. */
12314 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012315 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012316
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012317 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012318 netif_addr_lock_bh(dev);
12319 bnx2x_set_iscsi_eth_rx_mode(bp, false);
12320 netif_addr_unlock_bh(dev);
12321
12322 /* bits to wait on */
12323 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12324 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
12325
12326 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12327 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012328
12329 mmiowb();
12330 barrier();
12331
12332 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012333 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
12334 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000012335 break;
12336 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012337 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
12338 int count = ctl->data.credit.credit_count;
12339
12340 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012341 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012342 smp_mb__after_atomic_inc();
12343 break;
12344 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000012345 case DRV_CTL_ULP_REGISTER_CMD: {
12346 int ulp_type = ctl->data.ulp_type;
12347
12348 if (CHIP_IS_E3(bp)) {
12349 int idx = BP_FW_MB_IDX(bp);
12350 u32 cap;
12351
12352 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12353 if (ulp_type == CNIC_ULP_ISCSI)
12354 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12355 else if (ulp_type == CNIC_ULP_FCOE)
12356 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12357 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12358 }
12359 break;
12360 }
12361 case DRV_CTL_ULP_UNREGISTER_CMD: {
12362 int ulp_type = ctl->data.ulp_type;
12363
12364 if (CHIP_IS_E3(bp)) {
12365 int idx = BP_FW_MB_IDX(bp);
12366 u32 cap;
12367
12368 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12369 if (ulp_type == CNIC_ULP_ISCSI)
12370 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12371 else if (ulp_type == CNIC_ULP_FCOE)
12372 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12373 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12374 }
12375 break;
12376 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012377
12378 default:
12379 BNX2X_ERR("unknown command %x\n", ctl->cmd);
12380 rc = -EINVAL;
12381 }
12382
12383 return rc;
12384}
12385
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012386void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000012387{
12388 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12389
12390 if (bp->flags & USING_MSIX_FLAG) {
12391 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
12392 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
12393 cp->irq_arr[0].vector = bp->msix_table[1].vector;
12394 } else {
12395 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
12396 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
12397 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012398 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012399 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
12400 else
12401 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
12402
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012403 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
12404 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012405 cp->irq_arr[1].status_blk = bp->def_status_blk;
12406 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012407 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012408
12409 cp->num_irq = 2;
12410}
12411
12412static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
12413 void *data)
12414{
12415 struct bnx2x *bp = netdev_priv(dev);
12416 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12417
Merav Sicron51c1a582012-03-18 10:33:38 +000012418 if (ops == NULL) {
12419 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012420 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012421 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012422
Michael Chan993ac7b2009-10-10 13:46:56 +000012423 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
12424 if (!bp->cnic_kwq)
12425 return -ENOMEM;
12426
12427 bp->cnic_kwq_cons = bp->cnic_kwq;
12428 bp->cnic_kwq_prod = bp->cnic_kwq;
12429 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
12430
12431 bp->cnic_spq_pending = 0;
12432 bp->cnic_kwq_pending = 0;
12433
12434 bp->cnic_data = data;
12435
12436 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012437 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012438 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000012439
Michael Chan993ac7b2009-10-10 13:46:56 +000012440 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012441
Michael Chan993ac7b2009-10-10 13:46:56 +000012442 rcu_assign_pointer(bp->cnic_ops, ops);
12443
12444 return 0;
12445}
12446
12447static int bnx2x_unregister_cnic(struct net_device *dev)
12448{
12449 struct bnx2x *bp = netdev_priv(dev);
12450 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12451
12452 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000012453 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000012454 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000012455 mutex_unlock(&bp->cnic_mutex);
12456 synchronize_rcu();
12457 kfree(bp->cnic_kwq);
12458 bp->cnic_kwq = NULL;
12459
12460 return 0;
12461}
12462
12463struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
12464{
12465 struct bnx2x *bp = netdev_priv(dev);
12466 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12467
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012468 /* If both iSCSI and FCoE are disabled - return NULL in
12469 * order to indicate CNIC that it should not try to work
12470 * with this device.
12471 */
12472 if (NO_ISCSI(bp) && NO_FCOE(bp))
12473 return NULL;
12474
Michael Chan993ac7b2009-10-10 13:46:56 +000012475 cp->drv_owner = THIS_MODULE;
12476 cp->chip_id = CHIP_ID(bp);
12477 cp->pdev = bp->pdev;
12478 cp->io_base = bp->regview;
12479 cp->io_base2 = bp->doorbells;
12480 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012481 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012482 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
12483 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012484 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012485 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000012486 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
12487 cp->drv_ctl = bnx2x_drv_ctl;
12488 cp->drv_register_cnic = bnx2x_register_cnic;
12489 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012490 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012491 cp->iscsi_l2_client_id =
12492 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012493 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012494
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012495 if (NO_ISCSI_OOO(bp))
12496 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
12497
12498 if (NO_ISCSI(bp))
12499 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
12500
12501 if (NO_FCOE(bp))
12502 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
12503
Merav Sicron51c1a582012-03-18 10:33:38 +000012504 BNX2X_DEV_INFO(
12505 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012506 cp->ctx_blk_size,
12507 cp->ctx_tbl_offset,
12508 cp->ctx_tbl_len,
12509 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000012510 return cp;
12511}
12512EXPORT_SYMBOL(bnx2x_cnic_probe);
12513
12514#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012515