blob: 7f3c589cc0243db4641fd735d4e18f290206e96f [file] [log] [blame]
Alan Jenkins9e1b9b82009-11-07 21:03:54 +00001config SYMBOL_PREFIX
2 string
3 default "_"
4
Bryan Wu1394f032007-05-06 14:50:22 -07005config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04006 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07007
8config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -04009 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070010
11config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -040012 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070013
14config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040015 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070016
17config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040018 def_bool y
Mike Frysinger652afdc2010-01-25 22:12:32 +000019 select HAVE_ARCH_KGDB
Mike Frysingere8f263d2010-01-26 07:33:53 +000020 select HAVE_ARCH_TRACEHOOK
Mike Frysingerf5074422010-07-21 09:13:02 -040021 select HAVE_DYNAMIC_FTRACE
22 select HAVE_FTRACE_MCOUNT_RECORD
Mike Frysinger1ee76d72009-06-10 04:45:29 -040023 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040024 select HAVE_FUNCTION_TRACER
Mike Frysingeraebfef02010-01-22 07:35:20 -050025 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
Sam Ravnborgec7748b2008-02-09 10:46:40 +010026 select HAVE_IDE
Mike Frysinger7db79172011-05-06 11:47:52 -040027 select HAVE_IRQ_WORK
Barry Songd86bfb12010-01-07 04:11:17 +000028 select HAVE_KERNEL_GZIP if RAMKERNEL
29 select HAVE_KERNEL_BZIP2 if RAMKERNEL
30 select HAVE_KERNEL_LZMA if RAMKERNEL
Mike Frysinger67df6cc2010-07-19 05:37:54 +000031 select HAVE_KERNEL_LZO if RAMKERNEL
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050032 select HAVE_OPROFILE
Mike Frysinger7db79172011-05-06 11:47:52 -040033 select HAVE_PERF_EVENTS
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080034 select ARCH_WANT_OPTIONAL_GPIOLIB
Thomas Gleixner7b028862011-01-19 20:29:58 +010035 select HAVE_GENERIC_HARDIRQS
Mike Frysingerbee18be2011-03-21 02:39:10 -040036 select GENERIC_ATOMIC64
Thomas Gleixner7b028862011-01-19 20:29:58 +010037 select GENERIC_IRQ_PROBE
38 select IRQ_PER_CPU if SMP
Cong Wangd314d742012-03-23 15:01:51 -070039 select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
Thomas Gleixner6bba2682012-04-20 13:05:53 +000040 select GENERIC_SMP_IDLE_THREAD
Bryan Wu1394f032007-05-06 14:50:22 -070041
Mike Frysingerddf9dda2009-06-13 07:42:58 -040042config GENERIC_CSUM
43 def_bool y
44
Mike Frysinger70f12562009-06-07 17:18:25 -040045config GENERIC_BUG
46 def_bool y
47 depends on BUG
48
Aubrey Lie3defff2007-05-21 18:09:11 +080049config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040050 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080051
Michael Hennerichb2d15832007-07-24 15:46:36 +080052config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040053 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070054
55config FORCE_MAX_ZONEORDER
56 int
57 default "14"
58
59config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040060 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070061
Mike Frysinger6fa68e72009-06-08 18:45:01 -040062config LOCKDEP_SUPPORT
63 def_bool y
64
Mike Frysingerc7b412f2009-06-08 18:44:45 -040065config STACKTRACE_SUPPORT
66 def_bool y
67
Mike Frysinger8f860012009-06-08 12:49:48 -040068config TRACE_IRQFLAGS_SUPPORT
69 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070070
Bryan Wu1394f032007-05-06 14:50:22 -070071source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070072
Bryan Wu1394f032007-05-06 14:50:22 -070073source "kernel/Kconfig.preempt"
74
Matt Helsleydc52ddc2008-10-18 20:27:21 -070075source "kernel/Kconfig.freezer"
76
Bryan Wu1394f032007-05-06 14:50:22 -070077menu "Blackfin Processor Options"
78
79comment "Processor and Board Settings"
80
81choice
82 prompt "CPU"
83 default BF533
84
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080085config BF512
86 bool "BF512"
87 help
88 BF512 Processor Support.
89
90config BF514
91 bool "BF514"
92 help
93 BF514 Processor Support.
94
95config BF516
96 bool "BF516"
97 help
98 BF516 Processor Support.
99
100config BF518
101 bool "BF518"
102 help
103 BF518 Processor Support.
104
Michael Hennerich59003142007-10-21 16:54:27 +0800105config BF522
106 bool "BF522"
107 help
108 BF522 Processor Support.
109
Mike Frysinger1545a112007-12-24 16:54:48 +0800110config BF523
111 bool "BF523"
112 help
113 BF523 Processor Support.
114
115config BF524
116 bool "BF524"
117 help
118 BF524 Processor Support.
119
Michael Hennerich59003142007-10-21 16:54:27 +0800120config BF525
121 bool "BF525"
122 help
123 BF525 Processor Support.
124
Mike Frysinger1545a112007-12-24 16:54:48 +0800125config BF526
126 bool "BF526"
127 help
128 BF526 Processor Support.
129
Michael Hennerich59003142007-10-21 16:54:27 +0800130config BF527
131 bool "BF527"
132 help
133 BF527 Processor Support.
134
Bryan Wu1394f032007-05-06 14:50:22 -0700135config BF531
136 bool "BF531"
137 help
138 BF531 Processor Support.
139
140config BF532
141 bool "BF532"
142 help
143 BF532 Processor Support.
144
145config BF533
146 bool "BF533"
147 help
148 BF533 Processor Support.
149
150config BF534
151 bool "BF534"
152 help
153 BF534 Processor Support.
154
155config BF536
156 bool "BF536"
157 help
158 BF536 Processor Support.
159
160config BF537
161 bool "BF537"
162 help
163 BF537 Processor Support.
164
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800165config BF538
166 bool "BF538"
167 help
168 BF538 Processor Support.
169
170config BF539
171 bool "BF539"
172 help
173 BF539 Processor Support.
174
Mike Frysinger5df326a2009-11-16 23:49:41 +0000175config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800176 bool "BF542"
177 help
178 BF542 Processor Support.
179
Mike Frysinger2f89c062009-02-04 16:49:45 +0800180config BF542M
181 bool "BF542m"
182 help
183 BF542 Processor Support.
184
Mike Frysinger5df326a2009-11-16 23:49:41 +0000185config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800186 bool "BF544"
187 help
188 BF544 Processor Support.
189
Mike Frysinger2f89c062009-02-04 16:49:45 +0800190config BF544M
191 bool "BF544m"
192 help
193 BF544 Processor Support.
194
Mike Frysinger5df326a2009-11-16 23:49:41 +0000195config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800196 bool "BF547"
197 help
198 BF547 Processor Support.
199
Mike Frysinger2f89c062009-02-04 16:49:45 +0800200config BF547M
201 bool "BF547m"
202 help
203 BF547 Processor Support.
204
Mike Frysinger5df326a2009-11-16 23:49:41 +0000205config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800206 bool "BF548"
207 help
208 BF548 Processor Support.
209
Mike Frysinger2f89c062009-02-04 16:49:45 +0800210config BF548M
211 bool "BF548m"
212 help
213 BF548 Processor Support.
214
Mike Frysinger5df326a2009-11-16 23:49:41 +0000215config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800216 bool "BF549"
217 help
218 BF549 Processor Support.
219
Mike Frysinger2f89c062009-02-04 16:49:45 +0800220config BF549M
221 bool "BF549m"
222 help
223 BF549 Processor Support.
224
Bryan Wu1394f032007-05-06 14:50:22 -0700225config BF561
226 bool "BF561"
227 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800228 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700229
Bob Liub5affb02012-05-16 17:37:24 +0800230config BF609
231 bool "BF609"
232 select CLKDEV_LOOKUP
233 help
234 BF609 Processor Support.
235
Bryan Wu1394f032007-05-06 14:50:22 -0700236endchoice
237
Graf Yang46fa5ee2009-01-07 23:14:39 +0800238config SMP
239 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000240 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800241 bool "Symmetric multi-processing support"
242 ---help---
243 This enables support for systems with more than one CPU,
244 like the dual core BF561. If you have a system with only one
245 CPU, say N. If you have a system with more than one CPU, say Y.
246
247 If you don't know what to do here, say N.
248
249config NR_CPUS
250 int
251 depends on SMP
252 default 2 if BF561
253
Graf Yang0b39db22009-12-28 11:13:51 +0000254config HOTPLUG_CPU
255 bool "Support for hot-pluggable CPUs"
256 depends on SMP && HOTPLUG
257 default y
258
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800259config BF_REV_MIN
260 int
Bob Liub5affb02012-05-16 17:37:24 +0800261 default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800262 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800263 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800264 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800265
266config BF_REV_MAX
267 int
Bob Liub5affb02012-05-16 17:37:24 +0800268 default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger2f89c062009-02-04 16:49:45 +0800269 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800270 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800271 default 6 if (BF533 || BF532 || BF531)
272
Bryan Wu1394f032007-05-06 14:50:22 -0700273choice
274 prompt "Silicon Rev"
Bob Liub5affb02012-05-16 17:37:24 +0800275 default BF_REV_0_0 if (BF51x || BF52x || BF60x)
Mike Frysingerf8b55652009-04-13 21:58:34 +0000276 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800277 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800278
279config BF_REV_0_0
280 bool "0.0"
Bob Liub5affb02012-05-16 17:37:24 +0800281 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
Michael Hennerich59003142007-10-21 16:54:27 +0800282
283config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800284 bool "0.1"
Mike Frysinger3d15f302009-06-15 16:21:44 +0000285 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700286
287config BF_REV_0_2
288 bool "0.2"
Mike Frysinger8060bb62010-08-16 16:18:12 +0000289 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700290
291config BF_REV_0_3
292 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800293 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700294
295config BF_REV_0_4
296 bool "0.4"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800297 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700298
299config BF_REV_0_5
300 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800301 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700302
Mike Frysinger49f72532008-10-09 12:06:27 +0800303config BF_REV_0_6
304 bool "0.6"
305 depends on (BF533 || BF532 || BF531)
306
Jie Zhangde3025f2007-06-25 18:04:12 +0800307config BF_REV_ANY
308 bool "any"
309
310config BF_REV_NONE
311 bool "none"
312
Bryan Wu1394f032007-05-06 14:50:22 -0700313endchoice
314
Roy Huang24a07a12007-07-12 22:41:45 +0800315config BF53x
316 bool
317 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
318 default y
319
Bryan Wu1394f032007-05-06 14:50:22 -0700320config MEM_MT48LC64M4A2FB_7E
321 bool
322 depends on (BFIN533_STAMP)
323 default y
324
325config MEM_MT48LC16M16A2TG_75
326 bool
327 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000328 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
329 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
330 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700331 default y
332
333config MEM_MT48LC32M8A2_75
334 bool
Mike Frysinger084f9eb2010-05-20 04:26:54 +0000335 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700336 default y
337
338config MEM_MT48LC8M32B2B5_7
339 bool
340 depends on (BFIN561_BLUETECHNIX_CM)
341 default y
342
Michael Hennerich59003142007-10-21 16:54:27 +0800343config MEM_MT48LC32M16A2TG_75
344 bool
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000345 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
Michael Hennerich59003142007-10-21 16:54:27 +0800346 default y
347
Graf Yangee48efb2009-06-18 04:32:04 +0000348config MEM_MT48H32M16LFCJ_75
349 bool
350 depends on (BFIN526_EZBRD)
351 default y
352
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800353source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800354source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700355source "arch/blackfin/mach-bf533/Kconfig"
356source "arch/blackfin/mach-bf561/Kconfig"
357source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800358source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800359source "arch/blackfin/mach-bf548/Kconfig"
Bob Liub5affb02012-05-16 17:37:24 +0800360source "arch/blackfin/mach-bf609/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700361
362menu "Board customizations"
363
364config CMDLINE_BOOL
365 bool "Default bootloader kernel arguments"
366
367config CMDLINE
368 string "Initial kernel command string"
369 depends on CMDLINE_BOOL
370 default "console=ttyBF0,57600"
371 help
372 If you don't have a boot loader capable of passing a command line string
373 to the kernel, you may specify one here. As a minimum, you should specify
374 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
375
Mike Frysinger5f004c22008-04-25 02:11:24 +0800376config BOOT_LOAD
377 hex "Kernel load address for booting"
378 default "0x1000"
379 range 0x1000 0x20000000
380 help
381 This option allows you to set the load address of the kernel.
382 This can be useful if you are on a board which has a small amount
383 of memory or you wish to reserve some memory at the beginning of
384 the address space.
385
386 Note that you need to keep this value above 4k (0x1000) as this
387 memory region is used to capture NULL pointer references as well
388 as some core kernel functions.
389
Bob Liub5affb02012-05-16 17:37:24 +0800390config PHY_RAM_BASE_ADDRESS
391 hex "Physical RAM Base"
392 default 0x0
393 help
394 set BF609 FPGA physical SRAM base address
395
Michael Hennerich8cc71172008-10-13 14:45:06 +0800396config ROM_BASE
397 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800398 depends on ROMKERNEL
Barry Songd86bfb12010-01-07 04:11:17 +0000399 default "0x20040040"
Michael Hennerich8cc71172008-10-13 14:45:06 +0800400 range 0x20000000 0x20400000 if !(BF54x || BF561)
401 range 0x20000000 0x30000000 if (BF54x || BF561)
402 help
Barry Songd86bfb12010-01-07 04:11:17 +0000403 Make sure your ROM base does not include any file-header
404 information that is prepended to the kernel.
405
406 For example, the bootable U-Boot format (created with
407 mkimage) has a 64 byte header (0x40). So while the image
408 you write to flash might start at say 0x20080000, you have
409 to add 0x40 to get the kernel's ROM base as it will come
410 after the header.
Michael Hennerich8cc71172008-10-13 14:45:06 +0800411
Robin Getzf16295e2007-08-03 18:07:17 +0800412comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700413
414config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800415 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800416 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000417 default "11059200" if BFIN533_STAMP
418 default "24576000" if PNAV10
419 default "25000000" # most people use this
420 default "27000000" if BFIN533_EZKIT
421 default "30000000" if BFIN561_EZKIT
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000422 default "24000000" if BFIN527_AD7160EVAL
Bryan Wu1394f032007-05-06 14:50:22 -0700423 help
424 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800425 Warning: This value should match the crystal on the board. Otherwise,
426 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700427
Robin Getzf16295e2007-08-03 18:07:17 +0800428config BFIN_KERNEL_CLOCK
429 bool "Re-program Clocks while Kernel boots?"
430 default n
431 help
432 This option decides if kernel clocks are re-programed from the
433 bootloader settings. If the clocks are not set, the SDRAM settings
434 are also not changed, and the Bootloader does 100% of the hardware
435 configuration.
436
437config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800438 bool "Bypass PLL"
Bob Liu7c141c12012-05-17 17:15:40 +0800439 depends on BFIN_KERNEL_CLOCK && (!BF60x)
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800440 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800441
442config CLKIN_HALF
443 bool "Half Clock In"
444 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
445 default n
446 help
447 If this is set the clock will be divided by 2, before it goes to the PLL.
448
449config VCO_MULT
450 int "VCO Multiplier"
451 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
452 range 1 64
453 default "22" if BFIN533_EZKIT
454 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000455 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800456 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000457 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Bob Liu7c141c12012-05-17 17:15:40 +0800458 default "20" if (BFIN561_EZKIT || BF609)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800459 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000460 default "25" if BFIN527_AD7160EVAL
Robin Getzf16295e2007-08-03 18:07:17 +0800461 help
462 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
463 PLL Frequency = (Crystal Frequency) * (this setting)
464
465choice
466 prompt "Core Clock Divider"
467 depends on BFIN_KERNEL_CLOCK
468 default CCLK_DIV_1
469 help
470 This sets the frequency of the core. It can be 1, 2, 4 or 8
471 Core Frequency = (PLL frequency) / (this setting)
472
473config CCLK_DIV_1
474 bool "1"
475
476config CCLK_DIV_2
477 bool "2"
478
479config CCLK_DIV_4
480 bool "4"
481
482config CCLK_DIV_8
483 bool "8"
484endchoice
485
486config SCLK_DIV
487 int "System Clock Divider"
488 depends on BFIN_KERNEL_CLOCK
489 range 1 15
Bob Liu7c141c12012-05-17 17:15:40 +0800490 default 4
Robin Getzf16295e2007-08-03 18:07:17 +0800491 help
Bob Liu7c141c12012-05-17 17:15:40 +0800492 This sets the frequency of the system clock (including SDRAM or DDR) on
493 !BF60x else it set the clock for system buses and provides the
494 source from which SCLK0 and SCLK1 are derived.
Robin Getzf16295e2007-08-03 18:07:17 +0800495 This can be between 1 and 15
496 System Clock = (PLL frequency) / (this setting)
497
Bob Liu7c141c12012-05-17 17:15:40 +0800498config SCLK0_DIV
499 int "System Clock0 Divider"
500 depends on BFIN_KERNEL_CLOCK && BF60x
501 range 1 15
502 default 1
503 help
504 This sets the frequency of the system clock0 for PVP and all other
505 peripherals not clocked by SCLK1.
506 This can be between 1 and 15
507 System Clock0 = (System Clock) / (this setting)
508
509config SCLK1_DIV
510 int "System Clock1 Divider"
511 depends on BFIN_KERNEL_CLOCK && BF60x
512 range 1 15
513 default 1
514 help
515 This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
516 This can be between 1 and 15
517 System Clock1 = (System Clock) / (this setting)
518
519config DCLK_DIV
520 int "DDR Clock Divider"
521 depends on BFIN_KERNEL_CLOCK && BF60x
522 range 1 15
523 default 2
524 help
525 This sets the frequency of the DDR memory.
526 This can be between 1 and 15
527 DDR Clock = (PLL frequency) / (this setting)
528
Mike Frysinger5f004c22008-04-25 02:11:24 +0800529choice
530 prompt "DDR SDRAM Chip Type"
531 depends on BFIN_KERNEL_CLOCK
532 depends on BF54x
533 default MEM_MT46V32M16_5B
534
535config MEM_MT46V32M16_6T
536 bool "MT46V32M16_6T"
537
538config MEM_MT46V32M16_5B
539 bool "MT46V32M16_5B"
540endchoice
541
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800542choice
543 prompt "DDR/SDRAM Timing"
Bob Liu7c141c12012-05-17 17:15:40 +0800544 depends on BFIN_KERNEL_CLOCK && !BF60x
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800545 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
546 help
547 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
548 The calculated SDRAM timing parameters may not be 100%
549 accurate - This option is therefore marked experimental.
550
551config BFIN_KERNEL_CLOCK_MEMINIT_CALC
552 bool "Calculate Timings (EXPERIMENTAL)"
553 depends on EXPERIMENTAL
554
555config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
556 bool "Provide accurate Timings based on target SCLK"
557 help
558 Please consult the Blackfin Hardware Reference Manuals as well
559 as the memory device datasheet.
560 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
561endchoice
562
563menu "Memory Init Control"
564 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
565
566config MEM_DDRCTL0
567 depends on BF54x
568 hex "DDRCTL0"
569 default 0x0
570
571config MEM_DDRCTL1
572 depends on BF54x
573 hex "DDRCTL1"
574 default 0x0
575
576config MEM_DDRCTL2
577 depends on BF54x
578 hex "DDRCTL2"
579 default 0x0
580
581config MEM_EBIU_DDRQUE
582 depends on BF54x
583 hex "DDRQUE"
584 default 0x0
585
586config MEM_SDRRC
587 depends on !BF54x
588 hex "SDRRC"
589 default 0x0
590
591config MEM_SDGCTL
592 depends on !BF54x
593 hex "SDGCTL"
594 default 0x0
595endmenu
596
Robin Getzf16295e2007-08-03 18:07:17 +0800597#
598# Max & Min Speeds for various Chips
599#
600config MAX_VCO_HZ
601 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800602 default 400000000 if BF512
603 default 400000000 if BF514
604 default 400000000 if BF516
605 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000606 default 400000000 if BF522
607 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800608 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800609 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800610 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800611 default 600000000 if BF527
612 default 400000000 if BF531
613 default 400000000 if BF532
614 default 750000000 if BF533
615 default 500000000 if BF534
616 default 400000000 if BF536
617 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800618 default 533333333 if BF538
619 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800620 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800621 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800622 default 600000000 if BF547
623 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800624 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800625 default 600000000 if BF561
Bob Liu7c141c12012-05-17 17:15:40 +0800626 default 800000000 if BF609
Robin Getzf16295e2007-08-03 18:07:17 +0800627
628config MIN_VCO_HZ
629 int
630 default 50000000
631
632config MAX_SCLK_HZ
633 int
Bob Liu7c141c12012-05-17 17:15:40 +0800634 default 200000000 if BF609
Robin Getzf72eecb2007-11-21 16:29:20 +0800635 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800636
637config MIN_SCLK_HZ
638 int
639 default 27000000
640
641comment "Kernel Timer/Scheduler"
642
643source kernel/Kconfig.hz
644
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800645config GENERIC_CLOCKEVENTS
646 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800647 default y
648
Yi Li0d152c22009-12-28 10:21:49 +0000649menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000650 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000651config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000652 bool "GPTimer0"
653 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000654 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000655
656config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000657 bool "Core timer"
658 default y
659endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000660
Yi Li0d152c22009-12-28 10:21:49 +0000661menu "Clock souce"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800662 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000663config CYCLES_CLOCKSOURCE
664 bool "CYCLES"
665 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800666 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000667 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800668 help
669 If you say Y here, you will enable support for using the 'cycles'
670 registers as a clock source. Doing so means you will be unable to
671 safely write to the 'cycles' register during runtime. You will
672 still be able to read it (such as for performance monitoring), but
673 writing the registers will most likely crash the kernel.
674
Graf Yang1fa9be72009-05-15 11:01:59 +0000675config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000676 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000677 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000678 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000679endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000680
john stultz10f03f12009-09-15 21:17:19 -0700681config ARCH_USES_GETTIMEOFFSET
682 depends on !GENERIC_CLOCKEVENTS
683 def_bool y
684
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800685source kernel/time/Kconfig
686
Mike Frysinger5f004c22008-04-25 02:11:24 +0800687comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800688
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800689choice
690 prompt "Blackfin Exception Scratch Register"
691 default BFIN_SCRATCH_REG_RETN
692 help
693 Select the resource to reserve for the Exception handler:
694 - RETN: Non-Maskable Interrupt (NMI)
695 - RETE: Exception Return (JTAG/ICE)
696 - CYCLES: Performance counter
697
698 If you are unsure, please select "RETN".
699
700config BFIN_SCRATCH_REG_RETN
701 bool "RETN"
702 help
703 Use the RETN register in the Blackfin exception handler
704 as a stack scratch register. This means you cannot
705 safely use NMI on the Blackfin while running Linux, but
706 you can debug the system with a JTAG ICE and use the
707 CYCLES performance registers.
708
709 If you are unsure, please select "RETN".
710
711config BFIN_SCRATCH_REG_RETE
712 bool "RETE"
713 help
714 Use the RETE register in the Blackfin exception handler
715 as a stack scratch register. This means you cannot
716 safely use a JTAG ICE while debugging a Blackfin board,
717 but you can safely use the CYCLES performance registers
718 and the NMI.
719
720 If you are unsure, please select "RETN".
721
722config BFIN_SCRATCH_REG_CYCLES
723 bool "CYCLES"
724 help
725 Use the CYCLES register in the Blackfin exception handler
726 as a stack scratch register. This means you cannot
727 safely use the CYCLES performance registers on a Blackfin
728 board at anytime, but you can debug the system with a JTAG
729 ICE and use the NMI.
730
731 If you are unsure, please select "RETN".
732
733endchoice
734
Bryan Wu1394f032007-05-06 14:50:22 -0700735endmenu
736
737
738menu "Blackfin Kernel Optimizations"
739
Bryan Wu1394f032007-05-06 14:50:22 -0700740comment "Memory Optimizations"
741
742config I_ENTRY_L1
743 bool "Locate interrupt entry code in L1 Memory"
744 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500745 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700746 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200747 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
748 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700749
750config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200751 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700752 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500753 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700754 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200755 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800756 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200757 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700758
759config DO_IRQ_L1
760 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
761 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500762 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700763 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200764 If enabled, the frequently called do_irq dispatcher function is linked
765 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700766
767config CORE_TIMER_IRQ_L1
768 bool "Locate frequently called timer_interrupt() function in L1 Memory"
769 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500770 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700771 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200772 If enabled, the frequently called timer_interrupt() function is linked
773 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700774
775config IDLE_L1
776 bool "Locate frequently idle function in L1 Memory"
777 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500778 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700779 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200780 If enabled, the frequently called idle function is linked
781 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700782
783config SCHEDULE_L1
784 bool "Locate kernel schedule function in L1 Memory"
785 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500786 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700787 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200788 If enabled, the frequently called kernel schedule is linked
789 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700790
791config ARITHMETIC_OPS_L1
792 bool "Locate kernel owned arithmetic functions in L1 Memory"
793 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500794 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700795 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200796 If enabled, arithmetic functions are linked
797 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700798
799config ACCESS_OK_L1
800 bool "Locate access_ok function in L1 Memory"
801 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500802 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700803 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200804 If enabled, the access_ok function is linked
805 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700806
807config MEMSET_L1
808 bool "Locate memset function in L1 Memory"
809 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500810 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700811 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200812 If enabled, the memset function is linked
813 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700814
815config MEMCPY_L1
816 bool "Locate memcpy function in L1 Memory"
817 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500818 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700819 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200820 If enabled, the memcpy function is linked
821 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700822
Robin Getz479ba602010-05-03 17:23:20 +0000823config STRCMP_L1
824 bool "locate strcmp function in L1 Memory"
825 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500826 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000827 help
828 If enabled, the strcmp function is linked
829 into L1 instruction memory (less latency).
830
831config STRNCMP_L1
832 bool "locate strncmp function in L1 Memory"
833 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500834 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000835 help
836 If enabled, the strncmp function is linked
837 into L1 instruction memory (less latency).
838
839config STRCPY_L1
840 bool "locate strcpy function in L1 Memory"
841 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500842 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000843 help
844 If enabled, the strcpy function is linked
845 into L1 instruction memory (less latency).
846
847config STRNCPY_L1
848 bool "locate strncpy function in L1 Memory"
849 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500850 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000851 help
852 If enabled, the strncpy function is linked
853 into L1 instruction memory (less latency).
854
Bryan Wu1394f032007-05-06 14:50:22 -0700855config SYS_BFIN_SPINLOCK_L1
856 bool "Locate sys_bfin_spinlock function in L1 Memory"
857 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500858 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700859 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200860 If enabled, sys_bfin_spinlock function is linked
861 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700862
863config IP_CHECKSUM_L1
864 bool "Locate IP Checksum function in L1 Memory"
865 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500866 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700867 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200868 If enabled, the IP Checksum function is linked
869 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700870
871config CACHELINE_ALIGNED_L1
872 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800873 default y if !BF54x
874 default n if BF54x
Mike Frysinger95fc2d8f2012-03-28 11:43:02 +0800875 depends on !SMP && !BF531 && !CRC32
Bryan Wu1394f032007-05-06 14:50:22 -0700876 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100877 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200878 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700879
880config SYSCALL_TAB_L1
881 bool "Locate Syscall Table L1 Data Memory"
882 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500883 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700884 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200885 If enabled, the Syscall LUT is linked
886 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700887
888config CPLB_SWITCH_TAB_L1
889 bool "Locate CPLB Switch Tables L1 Data Memory"
890 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500891 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700892 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200893 If enabled, the CPLB Switch Tables are linked
894 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700895
Mike Frysinger820b1272011-02-02 22:31:42 -0500896config ICACHE_FLUSH_L1
897 bool "Locate icache flush funcs in L1 Inst Memory"
Mike Frysinger74181292010-05-27 22:46:46 +0000898 default y
899 help
Mike Frysinger820b1272011-02-02 22:31:42 -0500900 If enabled, the Blackfin icache flushing functions are linked
Mike Frysinger74181292010-05-27 22:46:46 +0000901 into L1 instruction memory.
902
903 Note that this might be required to address anomalies, but
904 these functions are pretty small, so it shouldn't be too bad.
905 If you are using a processor affected by an anomaly, the build
906 system will double check for you and prevent it.
907
Mike Frysinger820b1272011-02-02 22:31:42 -0500908config DCACHE_FLUSH_L1
909 bool "Locate dcache flush funcs in L1 Inst Memory"
910 default y
911 depends on !SMP
912 help
913 If enabled, the Blackfin dcache flushing functions are linked
914 into L1 instruction memory.
915
Graf Yangca87b7a2008-10-08 17:30:01 +0800916config APP_STACK_L1
917 bool "Support locating application stack in L1 Scratch Memory"
918 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500919 depends on !SMP
Graf Yangca87b7a2008-10-08 17:30:01 +0800920 help
921 If enabled the application stack can be located in L1
922 scratch memory (less latency).
923
924 Currently only works with FLAT binaries.
925
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800926config EXCEPTION_L1_SCRATCH
927 bool "Locate exception stack in L1 Scratch Memory"
928 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500929 depends on !SMP && !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800930 help
931 Whenever an exception occurs, use the L1 Scratch memory for
932 stack storage. You cannot place the stacks of FLAT binaries
933 in L1 when using this option.
934
935 If you don't use L1 Scratch, then you should say Y here.
936
Robin Getz251383c2008-08-14 15:12:55 +0800937comment "Speed Optimizations"
938config BFIN_INS_LOWOVERHEAD
939 bool "ins[bwl] low overhead, higher interrupt latency"
940 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500941 depends on !SMP
Robin Getz251383c2008-08-14 15:12:55 +0800942 help
943 Reads on the Blackfin are speculative. In Blackfin terms, this means
944 they can be interrupted at any time (even after they have been issued
945 on to the external bus), and re-issued after the interrupt occurs.
946 For memory - this is not a big deal, since memory does not change if
947 it sees a read.
948
949 If a FIFO is sitting on the end of the read, it will see two reads,
950 when the core only sees one since the FIFO receives both the read
951 which is cancelled (and not delivered to the core) and the one which
952 is re-issued (which is delivered to the core).
953
954 To solve this, interrupts are turned off before reads occur to
955 I/O space. This option controls which the overhead/latency of
956 controlling interrupts during this time
957 "n" turns interrupts off every read
958 (higher overhead, but lower interrupt latency)
959 "y" turns interrupts off every loop
960 (low overhead, but longer interrupt latency)
961
962 default behavior is to leave this set to on (type "Y"). If you are experiencing
963 interrupt latency issues, it is safe and OK to turn this off.
964
Bryan Wu1394f032007-05-06 14:50:22 -0700965endmenu
966
Bryan Wu1394f032007-05-06 14:50:22 -0700967choice
968 prompt "Kernel executes from"
969 help
970 Choose the memory type that the kernel will be running in.
971
972config RAMKERNEL
973 bool "RAM"
974 help
975 The kernel will be resident in RAM when running.
976
977config ROMKERNEL
978 bool "ROM"
979 help
980 The kernel will be resident in FLASH/ROM when running.
981
982endchoice
983
Mike Frysinger56b4f072010-10-16 19:46:21 -0400984# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
985config XIP_KERNEL
986 bool
987 default y
988 depends on ROMKERNEL
989
Bryan Wu1394f032007-05-06 14:50:22 -0700990source "mm/Kconfig"
991
Mike Frysinger780431e2007-10-21 23:37:54 +0800992config BFIN_GPTIMERS
993 tristate "Enable Blackfin General Purpose Timers API"
994 default n
995 help
996 Enable support for the General Purpose Timers API. If you
997 are unsure, say N.
998
999 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +02001000 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +08001001
Mike Frysinger006669e2011-06-15 16:55:39 -04001002config HAVE_PWM
1003 tristate "Enable PWM API support"
1004 depends on BFIN_GPTIMERS
1005 help
1006 Enable support for the Pulse Width Modulation framework (as
1007 found in linux/pwm.h).
1008
1009 To compile this driver as a module, choose M here: the module
1010 will be called pwm.
1011
Bryan Wu1394f032007-05-06 14:50:22 -07001012choice
Mike Frysingerd292b002008-10-28 11:15:36 +08001013 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001014 default DMA_UNCACHED_1M
Cliff Cai86ad7932008-05-17 16:36:52 +08001015config DMA_UNCACHED_4M
1016 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001017config DMA_UNCACHED_2M
1018 bool "Enable 2M DMA region"
1019config DMA_UNCACHED_1M
1020 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +00001021config DMA_UNCACHED_512K
1022 bool "Enable 512K DMA region"
1023config DMA_UNCACHED_256K
1024 bool "Enable 256K DMA region"
1025config DMA_UNCACHED_128K
1026 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001027config DMA_UNCACHED_NONE
1028 bool "Disable DMA region"
1029endchoice
1030
1031
1032comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +00001033
Robin Getz3bebca22007-10-10 23:55:26 +08001034config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001035 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001036 default y
Jie Zhang41ba6532009-06-16 09:48:33 +00001037config BFIN_EXTMEM_ICACHEABLE
1038 bool "Enable ICACHE for external memory"
1039 depends on BFIN_ICACHE
1040 default y
1041config BFIN_L2_ICACHEABLE
1042 bool "Enable ICACHE for L2 SRAM"
1043 depends on BFIN_ICACHE
1044 depends on BF54x || BF561
1045 default n
1046
Robin Getz3bebca22007-10-10 23:55:26 +08001047config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001048 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001049 default y
Robin Getz3bebca22007-10-10 23:55:26 +08001050config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -07001051 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +08001052 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -07001053 default n
Jie Zhang41ba6532009-06-16 09:48:33 +00001054config BFIN_EXTMEM_DCACHEABLE
1055 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +08001056 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +00001057 default y
Graf Yang5ba76672009-05-07 04:09:15 +00001058choice
Jie Zhang41ba6532009-06-16 09:48:33 +00001059 prompt "External memory DCACHE policy"
1060 depends on BFIN_EXTMEM_DCACHEABLE
1061 default BFIN_EXTMEM_WRITEBACK if !SMP
1062 default BFIN_EXTMEM_WRITETHROUGH if SMP
1063config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +00001064 bool "Write back"
1065 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001066 help
1067 Write Back Policy:
1068 Cached data will be written back to SDRAM only when needed.
1069 This can give a nice increase in performance, but beware of
1070 broken drivers that do not properly invalidate/flush their
1071 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001072
Jie Zhang41ba6532009-06-16 09:48:33 +00001073 Write Through Policy:
1074 Cached data will always be written back to SDRAM when the
1075 cache is updated. This is a completely safe setting, but
1076 performance is worse than Write Back.
1077
1078 If you are unsure of the options and you want to be safe,
1079 then go with Write Through.
1080
1081config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +00001082 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001083 help
1084 Write Back Policy:
1085 Cached data will be written back to SDRAM only when needed.
1086 This can give a nice increase in performance, but beware of
1087 broken drivers that do not properly invalidate/flush their
1088 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001089
Jie Zhang41ba6532009-06-16 09:48:33 +00001090 Write Through Policy:
1091 Cached data will always be written back to SDRAM when the
1092 cache is updated. This is a completely safe setting, but
1093 performance is worse than Write Back.
1094
1095 If you are unsure of the options and you want to be safe,
1096 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +00001097
1098endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +08001099
Jie Zhang41ba6532009-06-16 09:48:33 +00001100config BFIN_L2_DCACHEABLE
1101 bool "Enable DCACHE for L2 SRAM"
1102 depends on BFIN_DCACHE
Bob Liub5affb02012-05-16 17:37:24 +08001103 depends on (BF54x || BF561 || BF60x) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001104 default n
1105choice
1106 prompt "L2 SRAM DCACHE policy"
1107 depends on BFIN_L2_DCACHEABLE
1108 default BFIN_L2_WRITEBACK
1109config BFIN_L2_WRITEBACK
1110 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +00001111
1112config BFIN_L2_WRITETHROUGH
1113 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001114endchoice
1115
1116
1117comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001118config MPU
1119 bool "Enable the memory protection unit (EXPERIMENTAL)"
1120 default n
1121 help
1122 Use the processor's MPU to protect applications from accessing
1123 memory they do not own. This comes at a performance penalty
1124 and is recommended only for debugging.
1125
Matt LaPlante692105b2009-01-26 11:12:25 +01001126comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001127
Mike Frysingerddf416b2007-10-10 18:06:47 +08001128menu "EBIU_AMGCTL Global Control"
Bob Liub5affb02012-05-16 17:37:24 +08001129 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001130config C_AMCKEN
1131 bool "Enable CLKOUT"
1132 default y
1133
1134config C_CDPRIO
1135 bool "DMA has priority over core for ext. accesses"
1136 default n
1137
1138config C_B0PEN
1139 depends on BF561
1140 bool "Bank 0 16 bit packing enable"
1141 default y
1142
1143config C_B1PEN
1144 depends on BF561
1145 bool "Bank 1 16 bit packing enable"
1146 default y
1147
1148config C_B2PEN
1149 depends on BF561
1150 bool "Bank 2 16 bit packing enable"
1151 default y
1152
1153config C_B3PEN
1154 depends on BF561
1155 bool "Bank 3 16 bit packing enable"
1156 default n
1157
1158choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001159 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001160 default C_AMBEN_ALL
1161
1162config C_AMBEN
1163 bool "Disable All Banks"
1164
1165config C_AMBEN_B0
1166 bool "Enable Bank 0"
1167
1168config C_AMBEN_B0_B1
1169 bool "Enable Bank 0 & 1"
1170
1171config C_AMBEN_B0_B1_B2
1172 bool "Enable Bank 0 & 1 & 2"
1173
1174config C_AMBEN_ALL
1175 bool "Enable All Banks"
1176endchoice
1177endmenu
1178
1179menu "EBIU_AMBCTL Control"
Bob Liub5affb02012-05-16 17:37:24 +08001180 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001181config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001182 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001183 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001184 help
1185 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1186 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001187
1188config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001189 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001190 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001191 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001192 help
1193 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1194 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001195
1196config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001197 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001198 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001199 help
1200 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1201 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001202
1203config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001204 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001205 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001206 help
1207 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1208 used to control the Asynchronous Memory Bank 3 settings.
1209
Bryan Wu1394f032007-05-06 14:50:22 -07001210endmenu
1211
Sonic Zhange40540b2007-11-21 23:49:52 +08001212config EBIU_MBSCTLVAL
1213 hex "EBIU Bank Select Control Register"
1214 depends on BF54x
1215 default 0
1216
1217config EBIU_MODEVAL
1218 hex "Flash Memory Mode Control Register"
1219 depends on BF54x
1220 default 1
1221
1222config EBIU_FCTLVAL
1223 hex "Flash Memory Bank Control Register"
1224 depends on BF54x
1225 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001226endmenu
1227
1228#############################################################################
1229menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1230
1231config PCI
1232 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001233 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001234 help
1235 Support for PCI bus.
1236
1237source "drivers/pci/Kconfig"
1238
Bryan Wu1394f032007-05-06 14:50:22 -07001239source "drivers/pcmcia/Kconfig"
1240
1241source "drivers/pci/hotplug/Kconfig"
1242
1243endmenu
1244
1245menu "Executable file formats"
1246
1247source "fs/Kconfig.binfmt"
1248
1249endmenu
1250
1251menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001252
Bryan Wu1394f032007-05-06 14:50:22 -07001253source "kernel/power/Kconfig"
1254
Johannes Bergf4cb5702007-12-08 02:14:00 +01001255config ARCH_SUSPEND_POSSIBLE
1256 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001257
Bryan Wu1394f032007-05-06 14:50:22 -07001258choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001259 prompt "Standby Power Saving Mode"
Steven Miao0fbd88c2012-05-17 17:29:54 +08001260 depends on PM && !BF60x
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001261 default PM_BFIN_SLEEP_DEEPER
1262config PM_BFIN_SLEEP_DEEPER
1263 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001264 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001265 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1266 power dissipation by disabling the clock to the processor core (CCLK).
1267 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1268 to 0.85 V to provide the greatest power savings, while preserving the
1269 processor state.
1270 The PLL and system clock (SCLK) continue to operate at a very low
1271 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1272 the SDRAM is put into Self Refresh Mode. Typically an external event
1273 such as GPIO interrupt or RTC activity wakes up the processor.
1274 Various Peripherals such as UART, SPORT, PPI may not function as
1275 normal during Sleep Deeper, due to the reduced SCLK frequency.
1276 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001277
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001278 If unsure, select "Sleep Deeper".
1279
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001280config PM_BFIN_SLEEP
1281 bool "Sleep"
1282 help
1283 Sleep Mode (High Power Savings) - The sleep mode reduces power
1284 dissipation by disabling the clock to the processor core (CCLK).
1285 The PLL and system clock (SCLK), however, continue to operate in
1286 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001287 up the processor. When in the sleep mode, system DMA access to L1
1288 memory is not supported.
1289
1290 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001291endchoice
1292
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001293comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1294 depends on PM
1295
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001296config PM_BFIN_WAKE_PH6
1297 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001298 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001299 default n
1300 help
1301 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1302
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001303config PM_BFIN_WAKE_GP
1304 bool "Allow Wake-Up from GPIOs"
1305 depends on PM && BF54x
1306 default n
1307 help
1308 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001309 (all processors, except ADSP-BF549). This option sets
1310 the general-purpose wake-up enable (GPWE) control bit to enable
1311 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1312 On ADSP-BF549 this option enables the the same functionality on the
1313 /MRXON pin also PH7.
1314
Steven Miao0fbd88c2012-05-17 17:29:54 +08001315config PM_BFIN_WAKE_PA15
1316 bool "Allow Wake-Up from PA15"
1317 depends on PM && BF60x
1318 default n
1319 help
1320 Enable PA15 Wake-Up
1321
1322config PM_BFIN_WAKE_PA15_POL
1323 int "Wake-up priority"
1324 depends on PM_BFIN_WAKE_PA15
1325 default 0
1326 help
1327 Wake-Up priority 0(low) 1(high)
1328
1329config PM_BFIN_WAKE_PB15
1330 bool "Allow Wake-Up from PB15"
1331 depends on PM && BF60x
1332 default n
1333 help
1334 Enable PB15 Wake-Up
1335
1336config PM_BFIN_WAKE_PB15_POL
1337 int "Wake-up priority"
1338 depends on PM_BFIN_WAKE_PB15
1339 default 0
1340 help
1341 Wake-Up priority 0(low) 1(high)
1342
1343config PM_BFIN_WAKE_PC15
1344 bool "Allow Wake-Up from PC15"
1345 depends on PM && BF60x
1346 default n
1347 help
1348 Enable PC15 Wake-Up
1349
1350config PM_BFIN_WAKE_PC15_POL
1351 int "Wake-up priority"
1352 depends on PM_BFIN_WAKE_PC15
1353 default 0
1354 help
1355 Wake-Up priority 0(low) 1(high)
1356
1357config PM_BFIN_WAKE_PD06
1358 bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
1359 depends on PM && BF60x
1360 default n
1361 help
1362 Enable PD06(ETH0_PHYINT) Wake-up
1363
1364config PM_BFIN_WAKE_PD06_POL
1365 int "Wake-up priority"
1366 depends on PM_BFIN_WAKE_PD06
1367 default 0
1368 help
1369 Wake-Up priority 0(low) 1(high)
1370
1371config PM_BFIN_WAKE_PE12
1372 bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
1373 depends on PM && BF60x
1374 default n
1375 help
1376 Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
1377
1378config PM_BFIN_WAKE_PE12_POL
1379 int "Wake-up priority"
1380 depends on PM_BFIN_WAKE_PE12
1381 default 0
1382 help
1383 Wake-Up priority 0(low) 1(high)
1384
1385config PM_BFIN_WAKE_PG04
1386 bool "Allow Wake-Up from PG04(CAN0_RX)"
1387 depends on PM && BF60x
1388 default n
1389 help
1390 Enable PG04(CAN0_RX) Wake-up
1391
1392config PM_BFIN_WAKE_PG04_POL
1393 int "Wake-up priority"
1394 depends on PM_BFIN_WAKE_PG04
1395 default 0
1396 help
1397 Wake-Up priority 0(low) 1(high)
1398
1399config PM_BFIN_WAKE_PG13
1400 bool "Allow Wake-Up from PG13"
1401 depends on PM && BF60x
1402 default n
1403 help
1404 Enable PG13 Wake-Up
1405
1406config PM_BFIN_WAKE_PG13_POL
1407 int "Wake-up priority"
1408 depends on PM_BFIN_WAKE_PG13
1409 default 0
1410 help
1411 Wake-Up priority 0(low) 1(high)
1412
1413config PM_BFIN_WAKE_USB
1414 bool "Allow Wake-Up from (USB)"
1415 depends on PM && BF60x
1416 default n
1417 help
1418 Enable (USB) Wake-up
1419
1420config PM_BFIN_WAKE_USB_POL
1421 int "Wake-up priority"
1422 depends on PM_BFIN_WAKE_USB
1423 default 0
1424 help
1425 Wake-Up priority 0(low) 1(high)
1426
Bryan Wu1394f032007-05-06 14:50:22 -07001427endmenu
1428
Bryan Wu1394f032007-05-06 14:50:22 -07001429menu "CPU Frequency scaling"
1430
1431source "drivers/cpufreq/Kconfig"
1432
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001433config BFIN_CPU_FREQ
1434 bool
1435 depends on CPU_FREQ
1436 select CPU_FREQ_TABLE
1437 default y
1438
Michael Hennerich14b03202008-05-07 11:41:26 +08001439config CPU_VOLTAGE
1440 bool "CPU Voltage scaling"
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001441 depends on EXPERIMENTAL
Michael Hennerich14b03202008-05-07 11:41:26 +08001442 depends on CPU_FREQ
1443 default n
1444 help
1445 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1446 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001447 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001448 the PLL may unlock.
1449
Bryan Wu1394f032007-05-06 14:50:22 -07001450endmenu
1451
Bryan Wu1394f032007-05-06 14:50:22 -07001452source "net/Kconfig"
1453
1454source "drivers/Kconfig"
1455
Mike Frysinger872d0242009-10-06 04:49:07 +00001456source "drivers/firmware/Kconfig"
1457
Bryan Wu1394f032007-05-06 14:50:22 -07001458source "fs/Kconfig"
1459
Mike Frysinger74ce8322007-11-21 23:50:49 +08001460source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001461
1462source "security/Kconfig"
1463
1464source "crypto/Kconfig"
1465
1466source "lib/Kconfig"