blob: 9c01a3131f79497797c0ca96a26f1f890b2e7c2b [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay0f513102017-07-12 14:36:10 -070012 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080013 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070014 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020015 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070016 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010017 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010018 select ARCH_USE_CMPXCHG_LOCKREF
Sami Tolvanen957e6742017-11-02 09:34:42 -070019 select ARCH_SUPPORTS_LTO_CLANG
Peter Zijlstra4badad32014-06-06 19:53:16 +020020 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070021 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000022 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000023 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080024 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000025 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000026 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000027 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010028 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050029 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010030 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050031 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010032 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010033 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000034 select CLONE_BACKWARDS
Shefali Jain6cfa3852017-11-27 15:40:52 +053035 select COMMON_CLK if !ARCH_QCOM
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000036 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000037 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010038 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080039 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070040 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010041 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010042 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000043 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070044 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010045 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010046 select GENERIC_IRQ_PROBE
47 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010048 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010049 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070050 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010051 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000052 select GENERIC_STRNCPY_FROM_USER
53 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010055 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010056 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010057 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010058 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010059 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070060 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010061 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080062 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030063 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000064 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080065 select HAVE_ARCH_MMAP_RND_BITS
66 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000067 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070069 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
70 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020071 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010072 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010073 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010074 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010075 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070076 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070077 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070078 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000080 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010081 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000082 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010083 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090084 select HAVE_FUNCTION_TRACER
85 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020086 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010087 select HAVE_GENERIC_DMA_COHERENT
Neeraj Upadhyaye9a26452018-04-16 15:02:03 +053088 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000089 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010090 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070091 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000092 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010093 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010094 select HAVE_PERF_REGS
95 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040096 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070097 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010098 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040099 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -0400100 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100101 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200103 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100104 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100105 select NO_BOOTMEM
106 select OF
107 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100108 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200109 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000110 select POWER_RESET
111 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700113 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandb51386b2016-11-03 20:23:13 +0000114 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 help
116 ARM 64-bit (AArch64) Linux support.
117
118config 64BIT
119 def_bool y
120
121config ARCH_PHYS_ADDR_T_64BIT
122 def_bool y
123
124config MMU
125 def_bool y
126
Mark Rutland40982fd2016-08-25 17:23:23 +0100127config DEBUG_RODATA
128 def_bool y
129
Mark Rutland030c4d22016-05-31 15:57:59 +0100130config ARM64_PAGE_SHIFT
131 int
132 default 16 if ARM64_64K_PAGES
133 default 14 if ARM64_16K_PAGES
134 default 12
135
136config ARM64_CONT_SHIFT
137 int
138 default 5 if ARM64_64K_PAGES
139 default 7 if ARM64_16K_PAGES
140 default 4
141
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800142config ARCH_MMAP_RND_BITS_MIN
143 default 14 if ARM64_64K_PAGES
144 default 16 if ARM64_16K_PAGES
145 default 18
146
147# max bits determined by the following formula:
148# VA_BITS - PAGE_SHIFT - 3
149config ARCH_MMAP_RND_BITS_MAX
150 default 19 if ARM64_VA_BITS=36
151 default 24 if ARM64_VA_BITS=39
152 default 27 if ARM64_VA_BITS=42
153 default 30 if ARM64_VA_BITS=47
154 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
155 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
156 default 33 if ARM64_VA_BITS=48
157 default 14 if ARM64_64K_PAGES
158 default 16 if ARM64_16K_PAGES
159 default 18
160
161config ARCH_MMAP_RND_COMPAT_BITS_MIN
162 default 7 if ARM64_64K_PAGES
163 default 9 if ARM64_16K_PAGES
164 default 11
165
166config ARCH_MMAP_RND_COMPAT_BITS_MAX
167 default 16
168
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700169config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100170 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100171
Jeff Vander Stoep1fdca5a2015-08-18 11:15:53 -0700172config ILLEGAL_POINTER_VALUE
173 hex
174 default 0xdead000000000000
175
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100176config STACKTRACE_SUPPORT
177 def_bool y
178
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100179config ILLEGAL_POINTER_VALUE
180 hex
181 default 0xdead000000000000
182
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100183config LOCKDEP_SUPPORT
184 def_bool y
185
186config TRACE_IRQFLAGS_SUPPORT
187 def_bool y
188
Will Deaconc209f792014-03-14 17:47:05 +0000189config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100190 def_bool y
191
Dave P Martin9fb74102015-07-24 16:37:48 +0100192config GENERIC_BUG
193 def_bool y
194 depends on BUG
195
196config GENERIC_BUG_RELATIVE_POINTERS
197 def_bool y
198 depends on GENERIC_BUG
199
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100200config GENERIC_HWEIGHT
201 def_bool y
202
203config GENERIC_CSUM
204 def_bool y
205
206config GENERIC_CALIBRATE_DELAY
207 def_bool y
208
Catalin Marinas19e76402014-02-27 12:09:22 +0000209config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100210 def_bool y
211
Steve Capper29e56942014-10-09 15:29:25 -0700212config HAVE_GENERIC_RCU_GUP
213 def_bool y
214
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100215config ARCH_DMA_ADDR_T_64BIT
216 def_bool y
217
218config NEED_DMA_MAP_STATE
219 def_bool y
220
221config NEED_SG_DMA_LENGTH
222 def_bool y
223
Will Deacon4b3dc962015-05-29 18:28:44 +0100224config SMP
225 def_bool y
226
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100227config SWIOTLB
228 def_bool y
229
230config IOMMU_HELPER
231 def_bool SWIOTLB
232
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100233config KERNEL_MODE_NEON
234 def_bool y
235
Rob Herring92cc15f2014-04-18 17:19:59 -0500236config FIX_EARLYCON_MEM
237 def_bool y
238
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700239config PGTABLE_LEVELS
240 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100241 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700242 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
243 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
244 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100245 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
246 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700247
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100248source "init/Kconfig"
249
250source "kernel/Kconfig.freezer"
251
Olof Johansson6a377492015-07-20 12:09:16 -0700252source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100253
254menu "Bus support"
255
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100256config PCI
257 bool "PCI support"
258 help
259 This feature enables support for PCI bus system. If you say Y
260 here, the kernel will include drivers and infrastructure code
261 to support PCI bus devices.
262
263config PCI_DOMAINS
264 def_bool PCI
265
266config PCI_DOMAINS_GENERIC
267 def_bool PCI
268
269config PCI_SYSCALL
270 def_bool PCI
271
272source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100273
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100274endmenu
275
276menu "Kernel Features"
277
Andre Przywarac0a01b82014-11-14 15:54:12 +0000278menu "ARM errata workarounds via the alternatives framework"
279
280config ARM64_ERRATUM_826319
281 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
282 default y
283 help
284 This option adds an alternative code sequence to work around ARM
285 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
286 AXI master interface and an L2 cache.
287
288 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
289 and is unable to accept a certain write via this interface, it will
290 not progress on read data presented on the read data channel and the
291 system can deadlock.
292
293 The workaround promotes data cache clean instructions to
294 data cache clean-and-invalidate.
295 Please note that this does not necessarily enable the workaround,
296 as it depends on the alternative framework, which will only patch
297 the kernel if an affected CPU is detected.
298
299 If unsure, say Y.
300
301config ARM64_ERRATUM_827319
302 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
303 default y
304 help
305 This option adds an alternative code sequence to work around ARM
306 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
307 master interface and an L2 cache.
308
309 Under certain conditions this erratum can cause a clean line eviction
310 to occur at the same time as another transaction to the same address
311 on the AMBA 5 CHI interface, which can cause data corruption if the
312 interconnect reorders the two transactions.
313
314 The workaround promotes data cache clean instructions to
315 data cache clean-and-invalidate.
316 Please note that this does not necessarily enable the workaround,
317 as it depends on the alternative framework, which will only patch
318 the kernel if an affected CPU is detected.
319
320 If unsure, say Y.
321
322config ARM64_ERRATUM_824069
323 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
324 default y
325 help
326 This option adds an alternative code sequence to work around ARM
327 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
328 to a coherent interconnect.
329
330 If a Cortex-A53 processor is executing a store or prefetch for
331 write instruction at the same time as a processor in another
332 cluster is executing a cache maintenance operation to the same
333 address, then this erratum might cause a clean cache line to be
334 incorrectly marked as dirty.
335
336 The workaround promotes data cache clean instructions to
337 data cache clean-and-invalidate.
338 Please note that this option does not necessarily enable the
339 workaround, as it depends on the alternative framework, which will
340 only patch the kernel if an affected CPU is detected.
341
342 If unsure, say Y.
343
344config ARM64_ERRATUM_819472
345 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
346 default y
347 help
348 This option adds an alternative code sequence to work around ARM
349 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
350 present when it is connected to a coherent interconnect.
351
352 If the processor is executing a load and store exclusive sequence at
353 the same time as a processor in another cluster is executing a cache
354 maintenance operation to the same address, then this erratum might
355 cause data corruption.
356
357 The workaround promotes data cache clean instructions to
358 data cache clean-and-invalidate.
359 Please note that this does not necessarily enable the workaround,
360 as it depends on the alternative framework, which will only patch
361 the kernel if an affected CPU is detected.
362
363 If unsure, say Y.
364
365config ARM64_ERRATUM_832075
366 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
367 default y
368 help
369 This option adds an alternative code sequence to work around ARM
370 erratum 832075 on Cortex-A57 parts up to r1p2.
371
372 Affected Cortex-A57 parts might deadlock when exclusive load/store
373 instructions to Write-Back memory are mixed with Device loads.
374
375 The workaround is to promote device loads to use Load-Acquire
376 semantics.
377 Please note that this does not necessarily enable the workaround,
378 as it depends on the alternative framework, which will only patch
379 the kernel if an affected CPU is detected.
380
381 If unsure, say Y.
382
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000383config ARM64_ERRATUM_834220
384 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
385 depends on KVM
386 default y
387 help
388 This option adds an alternative code sequence to work around ARM
389 erratum 834220 on Cortex-A57 parts up to r1p2.
390
391 Affected Cortex-A57 parts might report a Stage 2 translation
392 fault as the result of a Stage 1 fault for load crossing a
393 page boundary when there is a permission or device memory
394 alignment fault at Stage 1 and a translation fault at Stage 2.
395
396 The workaround is to verify that the Stage 1 translation
397 doesn't generate a fault before handling the Stage 2 fault.
398 Please note that this does not necessarily enable the workaround,
399 as it depends on the alternative framework, which will only patch
400 the kernel if an affected CPU is detected.
401
402 If unsure, say Y.
403
Will Deacon905e8c52015-03-23 19:07:02 +0000404config ARM64_ERRATUM_845719
405 bool "Cortex-A53: 845719: a load might read incorrect data"
406 depends on COMPAT
407 default y
408 help
409 This option adds an alternative code sequence to work around ARM
410 erratum 845719 on Cortex-A53 parts up to r0p4.
411
412 When running a compat (AArch32) userspace on an affected Cortex-A53
413 part, a load at EL0 from a virtual address that matches the bottom 32
414 bits of the virtual address used by a recent load at (AArch64) EL1
415 might return incorrect data.
416
417 The workaround is to write the contextidr_el1 register on exception
418 return to a 32-bit task.
419 Please note that this does not necessarily enable the workaround,
420 as it depends on the alternative framework, which will only patch
421 the kernel if an affected CPU is detected.
422
423 If unsure, say Y.
424
Will Deacondf057cc2015-03-17 12:15:02 +0000425config ARM64_ERRATUM_843419
426 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Sami Tolvanen84ab0892018-01-29 11:19:19 -0800427 default y if !LTO_CLANG
Will Deacon6ffe9922016-08-22 11:58:36 +0100428 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000429 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100430 This option links the kernel with '--fix-cortex-a53-843419' and
431 builds modules using the large memory model in order to avoid the use
432 of the ADRP instruction, which can cause a subsequent memory access
433 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000434
435 If unsure, say Y.
436
Suzuki K. Poulose55967af2018-01-16 10:23:23 +0000437config ARM64_ERRATUM_1024718
438 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
439 default y
440 help
441 This option adds work around for Arm Cortex-A55 Erratum 1024718.
442
443 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
444 update of the hardware dirty bit when the DBM/AP bits are updated
445 without a break-before-make. The work around is to disable the usage
446 of hardware DBM locally on the affected cores. CPUs not affected by
447 erratum will continue to use the feature.
448
449 If unsure, say Y.
450
Robert Richter94100972015-09-21 22:58:38 +0200451config CAVIUM_ERRATUM_22375
452 bool "Cavium erratum 22375, 24313"
453 default y
454 help
455 Enable workaround for erratum 22375, 24313.
456
457 This implements two gicv3-its errata workarounds for ThunderX. Both
458 with small impact affecting only ITS table allocation.
459
460 erratum 22375: only alloc 8MB table size
461 erratum 24313: ignore memory access type
462
463 The fixes are in ITS initialization and basically ignore memory access
464 type and table size provided by the TYPER and BASER registers.
465
466 If unsure, say Y.
467
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200468config CAVIUM_ERRATUM_23144
469 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
470 depends on NUMA
471 default y
472 help
473 ITS SYNC command hang for cross node io and collections/cpu mapping.
474
475 If unsure, say Y.
476
Robert Richter6d4e11c2015-09-21 22:58:35 +0200477config CAVIUM_ERRATUM_23154
478 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
479 default y
480 help
481 The gicv3 of ThunderX requires a modified version for
482 reading the IAR status to ensure data synchronization
483 (access to icc_iar1_el1 is not sync'ed before and after).
484
485 If unsure, say Y.
486
Andrew Pinski104a0c02016-02-24 17:44:57 -0800487config CAVIUM_ERRATUM_27456
488 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
489 default y
490 help
491 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
492 instructions may cause the icache to become corrupted if it
493 contains data for a non-current ASID. The fix is to
494 invalidate the icache when changing the mm context.
495
496 If unsure, say Y.
497
Shanker Donthineni095635b2017-03-07 08:20:38 -0600498config QCOM_QDF2400_ERRATUM_0065
499 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
500 default y
501 help
502 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
503 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
504 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
505
506 If unsure, say Y.
507
Andre Przywarac0a01b82014-11-14 15:54:12 +0000508endmenu
509
510
Jungseok Leee41ceed2014-05-12 10:40:38 +0100511choice
512 prompt "Page size"
513 default ARM64_4K_PAGES
514 help
515 Page size (translation granule) configuration.
516
517config ARM64_4K_PAGES
518 bool "4KB"
519 help
520 This feature enables 4KB pages support.
521
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100522config ARM64_16K_PAGES
523 bool "16KB"
524 help
525 The system will use 16KB pages support. AArch32 emulation
526 requires applications compiled with 16K (or a multiple of 16K)
527 aligned segments.
528
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100529config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100530 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100531 help
532 This feature enables 64KB pages support (4KB by default)
533 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100534 look-up. AArch32 emulation requires applications compiled
535 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100536
Jungseok Leee41ceed2014-05-12 10:40:38 +0100537endchoice
538
539choice
540 prompt "Virtual address space size"
541 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100542 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100543 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
544 help
545 Allows choosing one of multiple possible virtual address
546 space sizes. The level of translation table is determined by
547 a combination of page size and virtual address space size.
548
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100549config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100550 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100551 depends on ARM64_16K_PAGES
552
Jungseok Leee41ceed2014-05-12 10:40:38 +0100553config ARM64_VA_BITS_39
554 bool "39-bit"
555 depends on ARM64_4K_PAGES
556
557config ARM64_VA_BITS_42
558 bool "42-bit"
559 depends on ARM64_64K_PAGES
560
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100561config ARM64_VA_BITS_47
562 bool "47-bit"
563 depends on ARM64_16K_PAGES
564
Jungseok Leec79b9542014-05-12 18:40:51 +0900565config ARM64_VA_BITS_48
566 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900567
Jungseok Leee41ceed2014-05-12 10:40:38 +0100568endchoice
569
570config ARM64_VA_BITS
571 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100572 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100573 default 39 if ARM64_VA_BITS_39
574 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100575 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900576 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100577
Will Deacona8720132013-10-11 14:52:19 +0100578config CPU_BIG_ENDIAN
579 bool "Build big-endian kernel"
580 help
581 Say Y if you plan on running a kernel in big-endian mode.
582
Mark Brownf6e763b2014-03-04 07:51:17 +0000583config SCHED_MC
584 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000585 help
586 Multi-core scheduler support improves the CPU scheduler's decision
587 making when dealing with multi-core CPU chips at a cost of slightly
588 increased overhead in some places. If unsure say N here.
589
590config SCHED_SMT
591 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000592 help
593 Improves the CPU scheduler's decision making when dealing with
594 MultiThreading at a cost of slightly increased overhead in some
595 places. If unsure say N here.
596
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100597config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000598 int "Maximum number of CPUs (2-4096)"
599 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100600 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100601 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100602
Mark Rutland9327e2c2013-10-24 20:30:18 +0100603config HOTPLUG_CPU
604 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800605 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100606 help
607 Say Y here to experiment with turning CPUs off and on. CPUs
608 can be controlled through /sys/devices/system/cpu.
609
Kyle Yan54b1cef2017-01-09 14:19:25 -0800610# The GPIO number here must be sorted by descending number. In case of
611# a multiplatform kernel, we just want the highest value required by the
612# selected platforms.
613config ARCH_NR_GPIO
614 int
Channagoud Kadabid3dbde22017-08-15 16:51:59 -0700615 default 1280 if ARCH_QCOM
Kyle Yan54b1cef2017-01-09 14:19:25 -0800616 default 256
617 help
618 Maximum number of GPIOs in the system.
619
620 If unsure, leave the default value.
621
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700622# Common NUMA Features
623config NUMA
624 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800625 select ACPI_NUMA if ACPI
626 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700627 help
628 Enable NUMA (Non Uniform Memory Access) support.
629
630 The kernel will try to allocate memory used by a CPU on the
631 local memory of the CPU and add some more
632 NUMA awareness to the kernel.
633
634config NODES_SHIFT
635 int "Maximum NUMA Nodes (as a power of 2)"
636 range 1 10
637 default "2"
638 depends on NEED_MULTIPLE_NODES
639 help
640 Specify the maximum number of NUMA Nodes available on the target
641 system. Increases memory reserved to accommodate various tables.
642
643config USE_PERCPU_NUMA_NODE_ID
644 def_bool y
645 depends on NUMA
646
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800647config HAVE_SETUP_PER_CPU_AREA
648 def_bool y
649 depends on NUMA
650
651config NEED_PER_CPU_EMBED_FIRST_CHUNK
652 def_bool y
653 depends on NUMA
654
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100655source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800656source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100657
Laura Abbott83863f22016-02-05 16:24:47 -0800658config ARCH_SUPPORTS_DEBUG_PAGEALLOC
659 def_bool y
660
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100661config ARCH_HAS_HOLES_MEMORYMODEL
662 def_bool y if SPARSEMEM
663
664config ARCH_SPARSEMEM_ENABLE
665 def_bool y
666 select SPARSEMEM_VMEMMAP_ENABLE
667
668config ARCH_SPARSEMEM_DEFAULT
669 def_bool ARCH_SPARSEMEM_ENABLE
670
671config ARCH_SELECT_MEMORY_MODEL
672 def_bool ARCH_SPARSEMEM_ENABLE
673
674config HAVE_ARCH_PFN_VALID
675 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
676
677config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100678 def_bool y
679 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100680
Steve Capper084bd292013-04-10 13:48:00 +0100681config SYS_SUPPORTS_HUGETLBFS
682 def_bool y
683
Steve Capper084bd292013-04-10 13:48:00 +0100684config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100685 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100686
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100687config ARCH_HAS_CACHE_LINE_SIZE
688 def_bool y
689
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100690source "mm/Kconfig"
691
Patrick Daly50d8bce2016-12-13 20:17:41 -0800692config ARM64_DMA_USE_IOMMU
693 bool "ARM64 DMA iommu integration"
694 select ARM_HAS_SG_CHAIN
695 select NEED_SG_DMA_LENGTH
696 help
697 Enable using iommu through the standard dma apis.
698 dma_alloc_coherent() will allocate scatter-gather memory
699 which is made virtually contiguous via iommu.
700 Enable if system contains IOMMU hardware.
701
702if ARM64_DMA_USE_IOMMU
703
704config ARM64_DMA_IOMMU_ALIGNMENT
705 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
706 range 4 9
Shiraz Hashim4f404632017-04-10 08:34:46 +0530707 default 9
Patrick Daly50d8bce2016-12-13 20:17:41 -0800708 help
709 DMA mapping framework by default aligns all buffers to the smallest
710 PAGE_SIZE order which is greater than or equal to the requested buffer
711 size. This works well for buffers up to a few hundreds kilobytes, but
712 for larger buffers it just a waste of address space. Drivers which has
713 relatively small addressing window (like 64Mib) might run out of
714 virtual space with just a few allocations.
715
716 With this parameter you can specify the maximum PAGE_SIZE order for
717 DMA IOMMU buffers. Larger buffers will be aligned only to this
718 specified order. The order is expressed as a power of two multiplied
719 by the PAGE_SIZE.
720
721endif
722
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000723config SECCOMP
724 bool "Enable seccomp to safely compute untrusted bytecode"
725 ---help---
726 This kernel feature is useful for number crunching applications
727 that may need to compute untrusted bytecode during their
728 execution. By using pipes or other transports made available to
729 the process as file descriptors supporting the read/write
730 syscalls, it's possible to isolate those applications in
731 their own address space using seccomp. Once seccomp is
732 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
733 and the task is only allowed to execute a few safe syscalls
734 defined by each seccomp mode.
735
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000736config PARAVIRT
737 bool "Enable paravirtualization code"
738 help
739 This changes the kernel so it can modify itself when it is run
740 under a hypervisor, potentially improving performance significantly
741 over full virtualization.
742
743config PARAVIRT_TIME_ACCOUNTING
744 bool "Paravirtual steal time accounting"
745 select PARAVIRT
746 default n
747 help
748 Select this option to enable fine granularity task steal time
749 accounting. Time spent executing other tasks in parallel with
750 the current vCPU is discounted from the vCPU power. To account for
751 that, there can be a small performance impact.
752
753 If in doubt, say N here.
754
Geoff Levandd28f6df2016-06-23 17:54:48 +0000755config KEXEC
756 depends on PM_SLEEP_SMP
757 select KEXEC_CORE
758 bool "kexec system call"
759 ---help---
760 kexec is a system call that implements the ability to shutdown your
761 current kernel, and to start another kernel. It is like a reboot
762 but it is independent of the system firmware. And like a reboot
763 you can start any kernel with it, not just Linux.
764
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000765config XEN_DOM0
766 def_bool y
767 depends on XEN
768
769config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700770 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000771 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000772 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000773 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000774 help
775 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
776
Steve Capperd03bb142013-04-25 15:19:21 +0100777config FORCE_MAX_ZONEORDER
778 int
779 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100780 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100781 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100782 help
783 The kernel memory allocator divides physically contiguous memory
784 blocks into "zones", where each zone is a power of two number of
785 pages. This option selects the largest power of two that the kernel
786 keeps in the memory allocator. If you need to allocate very large
787 blocks of physically contiguous memory, then you may need to
788 increase this value.
789
790 This config option is actually maximum order plus one. For example,
791 a value of 11 means that the largest free memory block is 2^10 pages.
792
793 We make sure that we can allocate upto a HugePage size for each configuration.
794 Hence we have :
795 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
796
797 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
798 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100799
Will Deacon3e85c602017-11-14 14:41:01 +0000800config UNMAP_KERNEL_AT_EL0
Will Deacon5beb2e02017-11-14 16:19:39 +0000801 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon3e85c602017-11-14 14:41:01 +0000802 default y
803 help
Will Deacon5beb2e02017-11-14 16:19:39 +0000804 Speculation attacks against some high-performance processors can
805 be used to bypass MMU permission checks and leak kernel data to
806 userspace. This can be defended against by unmapping the kernel
807 when running in userspace, mapping it back in on exception entry
808 via a trampoline page in the vector table.
Will Deacon3e85c602017-11-14 14:41:01 +0000809
810 If unsure, say Y.
811
Will Deacon0f5bfbd2018-01-03 11:17:58 +0000812config HARDEN_BRANCH_PREDICTOR
813 bool "Harden the branch predictor against aliasing attacks" if EXPERT
814 help
815 Speculation attacks against some high-performance processors rely on
816 being able to manipulate the branch predictor for a victim context by
817 executing aliasing branches in the attacker context. Such attacks
818 can be partially mitigated against by clearing internal branch
819 predictor state and limiting the prediction logic in some situations.
820
821 This config option will take CPU-specific actions to harden the
822 branch predictor against aliasing attacks and may rely on specific
823 instruction sequences or control bits being set by the system
824 firmware.
825
826 If unsure, say Y.
827
Blagovest Kolenichevb6ccdd82018-05-11 03:09:38 -0700828config PSCI_BP_HARDENING
829 depends on HARDEN_BRANCH_PREDICTOR
830 bool "Use PSCI get version to enable branch predictor hardening"
831 help
832 If the mitigation for branch prediction is supported using psci
833 get version by the firmware then enable this option. Some older
834 versions of firmwares may not be using new SMCCC convention in
835 such cases use psci get version method to enable hardening for
836 branch prediction attacks.
837
838 If unsure, say N.
839
Will Deacon1b907f42014-11-20 16:51:10 +0000840menuconfig ARMV8_DEPRECATED
841 bool "Emulate deprecated/obsolete ARMv8 instructions"
842 depends on COMPAT
843 help
844 Legacy software support may require certain instructions
845 that have been deprecated or obsoleted in the architecture.
846
847 Enable this config to enable selective emulation of these
848 features.
849
850 If unsure, say Y
851
852if ARMV8_DEPRECATED
853
854config SWP_EMULATION
855 bool "Emulate SWP/SWPB instructions"
856 help
857 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
858 they are always undefined. Say Y here to enable software
859 emulation of these instructions for userspace using LDXR/STXR.
860
861 In some older versions of glibc [<=2.8] SWP is used during futex
862 trylock() operations with the assumption that the code will not
863 be preempted. This invalid assumption may be more likely to fail
864 with SWP emulation enabled, leading to deadlock of the user
865 application.
866
867 NOTE: when accessing uncached shared regions, LDXR/STXR rely
868 on an external transaction monitoring block called a global
869 monitor to maintain update atomicity. If your system does not
870 implement a global monitor, this option can cause programs that
871 perform SWP operations to uncached memory to deadlock.
872
873 If unsure, say Y
874
875config CP15_BARRIER_EMULATION
876 bool "Emulate CP15 Barrier instructions"
877 help
878 The CP15 barrier instructions - CP15ISB, CP15DSB, and
879 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
880 strongly recommended to use the ISB, DSB, and DMB
881 instructions instead.
882
883 Say Y here to enable software emulation of these
884 instructions for AArch32 userspace code. When this option is
885 enabled, CP15 barrier usage is traced which can help
886 identify software that needs updating.
887
888 If unsure, say Y
889
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000890config SETEND_EMULATION
891 bool "Emulate SETEND instruction"
892 help
893 The SETEND instruction alters the data-endianness of the
894 AArch32 EL0, and is deprecated in ARMv8.
895
896 Say Y here to enable software emulation of the instruction
897 for AArch32 userspace code.
898
899 Note: All the cpus on the system must have mixed endian support at EL0
900 for this feature to be enabled. If a new CPU - which doesn't support mixed
901 endian - is hotplugged in after this feature has been enabled, there could
902 be unexpected results in the applications.
903
904 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000905endif
906
Catalin Marinas048871b2016-07-01 18:25:31 +0100907config ARM64_SW_TTBR0_PAN
Catalin Marinas7285f412016-07-01 18:25:31 +0100908 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
Catalin Marinas048871b2016-07-01 18:25:31 +0100909 help
910 Enabling this option prevents the kernel from accessing
911 user-space memory directly by pointing TTBR0_EL1 to a reserved
912 zeroed area and reserved ASID. The user access routines
913 restore the valid TTBR0_EL1 temporarily.
914
Will Deacon0e4a0702015-07-27 15:54:13 +0100915menu "ARMv8.1 architectural features"
916
917config ARM64_HW_AFDBM
918 bool "Support for hardware updates of the Access and Dirty page flags"
919 default y
920 help
921 The ARMv8.1 architecture extensions introduce support for
922 hardware updates of the access and dirty information in page
923 table entries. When enabled in TCR_EL1 (HA and HD bits) on
924 capable processors, accesses to pages with PTE_AF cleared will
925 set this bit instead of raising an access flag fault.
926 Similarly, writes to read-only pages with the DBM bit set will
927 clear the read-only bit (AP[2]) instead of raising a
928 permission fault.
929
930 Kernels built with this configuration option enabled continue
931 to work on pre-ARMv8.1 hardware and the performance impact is
932 minimal. If unsure, say Y.
933
934config ARM64_PAN
935 bool "Enable support for Privileged Access Never (PAN)"
936 default y
937 help
938 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
939 prevents the kernel or hypervisor from accessing user-space (EL0)
940 memory directly.
941
942 Choosing this option will cause any unprotected (not using
943 copy_to_user et al) memory access to fail with a permission fault.
944
945 The feature is detected at runtime, and will remain as a 'nop'
946 instruction if the cpu does not implement the feature.
947
948config ARM64_LSE_ATOMICS
949 bool "Atomic instructions"
950 help
951 As part of the Large System Extensions, ARMv8.1 introduces new
952 atomic instructions that are designed specifically to scale in
953 very large systems.
954
955 Say Y here to make use of these instructions for the in-kernel
956 atomic routines. This incurs a small overhead on CPUs that do
957 not support these instructions and requires the kernel to be
958 built with binutils >= 2.25.
959
Marc Zyngier1f364c82014-02-19 09:33:14 +0000960config ARM64_VHE
961 bool "Enable support for Virtualization Host Extensions (VHE)"
962 default y
963 help
964 Virtualization Host Extensions (VHE) allow the kernel to run
965 directly at EL2 (instead of EL1) on processors that support
966 it. This leads to better performance for KVM, as they reduce
967 the cost of the world switch.
968
969 Selecting this option allows the VHE feature to be detected
970 at runtime, and does not affect processors that do not
971 implement this feature.
972
Will Deacon0e4a0702015-07-27 15:54:13 +0100973endmenu
974
Will Deaconf9933182016-02-26 16:30:14 +0000975menu "ARMv8.2 architectural features"
976
James Morse57f49592016-02-05 14:58:48 +0000977config ARM64_UAO
978 bool "Enable support for User Access Override (UAO)"
979 default y
980 help
981 User Access Override (UAO; part of the ARMv8.2 Extensions)
982 causes the 'unprivileged' variant of the load/store instructions to
983 be overriden to be privileged.
984
985 This option changes get_user() and friends to use the 'unprivileged'
986 variant of the load/store instructions. This ensures that user-space
987 really did have access to the supplied memory. When addr_limit is
988 set to kernel memory the UAO bit will be set, allowing privileged
989 access to kernel memory.
990
991 Choosing this option will cause copy_to_user() et al to use user-space
992 memory permissions.
993
994 The feature is detected at runtime, the kernel will use the
995 regular load/store instructions if the cpu does not implement the
996 feature.
997
Will Deaconf9933182016-02-26 16:30:14 +0000998endmenu
999
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001000config ARM64_MODULE_CMODEL_LARGE
1001 bool
1002
1003config ARM64_MODULE_PLTS
1004 bool
1005 select ARM64_MODULE_CMODEL_LARGE
1006 select HAVE_MOD_ARCH_SPECIFIC
1007
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001008config RELOCATABLE
1009 bool
1010 help
1011 This builds the kernel as a Position Independent Executable (PIE),
1012 which retains all relocation metadata required to relocate the
1013 kernel binary at runtime to a different virtual address than the
1014 address it was linked at.
1015 Since AArch64 uses the RELA relocation format, this requires a
1016 relocation pass at runtime even if the kernel is loaded at the
1017 same address it was linked at.
1018
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001019config RANDOMIZE_BASE
1020 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001021 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001022 select RELOCATABLE
1023 help
1024 Randomizes the virtual address at which the kernel image is
1025 loaded, as a security feature that deters exploit attempts
1026 relying on knowledge of the location of kernel internals.
1027
1028 It is the bootloader's job to provide entropy, by passing a
1029 random u64 value in /chosen/kaslr-seed at kernel entry.
1030
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001031 When booting via the UEFI stub, it will invoke the firmware's
1032 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1033 to the kernel proper. In addition, it will randomise the physical
1034 location of the kernel Image as well.
1035
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001036 If unsure, say N.
1037
1038config RANDOMIZE_MODULE_REGION_FULL
1039 bool "Randomize the module region independently from the core kernel"
Sami Tolvanen2bea1d02017-11-10 14:00:24 -08001040 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE && !LTO_CLANG
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001041 default y
1042 help
1043 Randomizes the location of the module region without considering the
1044 location of the core kernel. This way, it is impossible for modules
1045 to leak information about the location of core kernel data structures
1046 but it does imply that function calls between modules and the core
1047 kernel will need to be resolved via veneers in the module PLT.
1048
1049 When this option is not set, the module region will be randomized over
1050 a limited range that contains the [_stext, _etext] interval of the
1051 core kernel, so branch relocations are always in range.
1052
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001053endmenu
1054
1055menu "Boot options"
1056
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001057config ARM64_ACPI_PARKING_PROTOCOL
1058 bool "Enable support for the ARM64 ACPI parking protocol"
1059 depends on ACPI
1060 help
1061 Enable support for the ARM64 ACPI parking protocol. If disabled
1062 the kernel will not allow booting through the ARM64 ACPI parking
1063 protocol even if the corresponding data is present in the ACPI
1064 MADT table.
1065
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001066config CMDLINE
1067 string "Default kernel command string"
1068 default ""
1069 help
1070 Provide a set of default command-line options at build time by
1071 entering them here. As a minimum, you should specify the the
1072 root device (e.g. root=/dev/nfs).
1073
Colin Cross74157da2014-04-02 18:02:15 -07001074choice
1075 prompt "Kernel command line type" if CMDLINE != ""
1076 default CMDLINE_FROM_BOOTLOADER
1077
1078config CMDLINE_FROM_BOOTLOADER
1079 bool "Use bootloader kernel arguments if available"
1080 help
1081 Uses the command-line options passed by the boot loader. If
1082 the boot loader doesn't provide any, the default kernel command
1083 string provided in CMDLINE will be used.
1084
1085config CMDLINE_EXTEND
1086 bool "Extend bootloader kernel arguments"
1087 help
1088 The command-line arguments provided by the boot loader will be
1089 appended to the default kernel command string.
1090
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001091config CMDLINE_FORCE
1092 bool "Always use the default kernel command string"
1093 help
1094 Always use the default kernel command string, even if the boot
1095 loader passes other arguments to the kernel.
1096 This is useful if you cannot or don't want to change the
1097 command-line options your boot loader passes to the kernel.
Colin Cross74157da2014-04-02 18:02:15 -07001098endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001099
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001100config EFI_STUB
1101 bool
1102
Mark Salterf84d0272014-04-15 21:59:30 -04001103config EFI
1104 bool "UEFI runtime support"
1105 depends on OF && !CPU_BIG_ENDIAN
1106 select LIBFDT
1107 select UCS2_STRING
1108 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001109 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001110 select EFI_STUB
1111 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001112 default y
1113 help
1114 This option provides support for runtime services provided
1115 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001116 clock, and platform reset). A UEFI stub is also provided to
1117 allow the kernel to be booted as an EFI application. This
1118 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001119
Yi Lid1ae8c02014-10-04 23:46:43 +08001120config DMI
1121 bool "Enable support for SMBIOS (DMI) tables"
1122 depends on EFI
1123 default y
1124 help
1125 This enables SMBIOS/DMI feature for systems.
1126
1127 This option is only useful on systems that have UEFI firmware.
1128 However, even with this option, the resultant kernel should
1129 continue to boot on existing non-UEFI platforms.
1130
Alex Raye2d9f0a2014-03-17 13:44:01 -07001131config BUILD_ARM64_APPENDED_DTB_IMAGE
1132 bool "Build a concatenated Image.gz/dtb by default"
1133 depends on OF
1134 help
1135 Enabling this option will cause a concatenated Image.gz and list of
1136 DTBs to be built by default (instead of a standalone Image.gz.)
1137 The image will built in arch/arm64/boot/Image.gz-dtb
1138
Dmitry Shmidt4bdcc932017-03-28 13:30:18 -07001139choice
1140 prompt "Appended DTB Kernel Image name"
1141 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1142 help
1143 Enabling this option will cause a specific kernel image Image or
1144 Image.gz to be used for final image creation.
1145 The image will built in arch/arm64/boot/IMAGE-NAME-dtb
1146
1147 config IMG_GZ_DTB
1148 bool "Image.gz-dtb"
1149 config IMG_DTB
1150 bool "Image-dtb"
1151endchoice
1152
1153config BUILD_ARM64_APPENDED_KERNEL_IMAGE_NAME
1154 string
1155 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1156 default "Image.gz-dtb" if IMG_GZ_DTB
1157 default "Image-dtb" if IMG_DTB
1158
Alex Raye2d9f0a2014-03-17 13:44:01 -07001159config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
1160 string "Default dtb names"
1161 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1162 help
1163 Space separated list of names of dtbs to append when
1164 building a concatenated Image.gz-dtb.
1165
Atanas Filipovf1d581c2018-04-16 16:14:22 +05301166choice
1167 prompt "Kernel compression method"
1168 default BUILD_ARM64_KERNEL_COMPRESSION_GZIP
1169 help
1170 Allows choice between gzip compressed or uncompressed
1171 kernel image
1172
1173config BUILD_ARM64_KERNEL_COMPRESSION_GZIP
1174 bool "Build compressed kernel image"
1175 help
1176 Build a kernel image using gzip
1177 compression with concatenated dtb.
1178 gzip is based on the DEFLATE
1179 algorithm.
1180
1181config BUILD_ARM64_UNCOMPRESSED_KERNEL
1182 bool "Build uncompressed kernel image"
1183 help
1184 Build a kernel image without
1185 compression and with
1186 concatenated dtb.
1187endchoice
1188
Puja Gupta22625ce2017-03-17 13:27:09 -07001189config BUILD_ARM64_DT_OVERLAY
1190 bool "enable DT overlay compilation support"
1191 depends on OF
1192 help
1193 This option enables support for DT overlay compilation.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001194endmenu
1195
1196menu "Userspace binary formats"
1197
1198source "fs/Kconfig.binfmt"
1199
1200config COMPAT
1201 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001202 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wange631a1a2017-01-26 11:19:55 +08001203 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001204 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001205 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001206 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001207 help
1208 This option enables support for a 32-bit EL0 running under a 64-bit
1209 kernel at EL1. AArch32-specific components such as system calls,
1210 the user helper functions, VFP support and the ptrace interface are
1211 handled appropriately by the kernel.
1212
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001213 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1214 that you will only be able to execute AArch32 binaries that were compiled
1215 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001216
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001217 If you want to execute 32-bit userspace applications, say Y.
1218
1219config SYSVIPC_COMPAT
1220 def_bool y
1221 depends on COMPAT && SYSVIPC
1222
1223endmenu
1224
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001225menu "Power management options"
1226
1227source "kernel/power/Kconfig"
1228
James Morse82869ac2016-04-27 17:47:12 +01001229config ARCH_HIBERNATION_POSSIBLE
1230 def_bool y
1231 depends on CPU_PM
1232
1233config ARCH_HIBERNATION_HEADER
1234 def_bool y
1235 depends on HIBERNATION
1236
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001237config ARCH_SUSPEND_POSSIBLE
1238 def_bool y
1239
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001240endmenu
1241
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001242menu "CPU Power Management"
1243
1244source "drivers/cpuidle/Kconfig"
1245
Rob Herring52e7e812014-02-24 11:27:57 +09001246source "drivers/cpufreq/Kconfig"
1247
1248endmenu
1249
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001250source "net/Kconfig"
1251
1252source "drivers/Kconfig"
1253
Mark Salterf84d0272014-04-15 21:59:30 -04001254source "drivers/firmware/Kconfig"
1255
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001256source "drivers/acpi/Kconfig"
1257
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001258source "fs/Kconfig"
1259
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001260source "arch/arm64/kvm/Kconfig"
1261
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001262source "arch/arm64/Kconfig.debug"
1263
1264source "security/Kconfig"
1265
1266source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001267if CRYPTO
1268source "arch/arm64/crypto/Kconfig"
1269endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001270
1271source "lib/Kconfig"