blob: 6249a7fa9accc231212e77f53ff2fa4051ab22ba [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Jesse Barnes8d315282011-10-16 10:23:31 +020037/*
38 * 965+ support PIPE_CONTROL commands, which provide finer grained control
39 * over cache flushing.
40 */
41struct pipe_control {
42 struct drm_i915_gem_object *obj;
43 volatile u32 *cpu_page;
44 u32 gtt_offset;
45};
46
Chris Wilsonc7dca472011-01-20 17:00:10 +000047static inline int ring_space(struct intel_ring_buffer *ring)
48{
49 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
50 if (space < 0)
51 space += ring->size;
52 return space;
53}
54
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000055static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010056gen2_render_ring_flush(struct intel_ring_buffer *ring,
57 u32 invalidate_domains,
58 u32 flush_domains)
59{
60 u32 cmd;
61 int ret;
62
63 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020064 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010065 cmd |= MI_NO_WRITE_FLUSH;
66
67 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
68 cmd |= MI_READ_FLUSH;
69
70 ret = intel_ring_begin(ring, 2);
71 if (ret)
72 return ret;
73
74 intel_ring_emit(ring, cmd);
75 intel_ring_emit(ring, MI_NOOP);
76 intel_ring_advance(ring);
77
78 return 0;
79}
80
81static int
82gen4_render_ring_flush(struct intel_ring_buffer *ring,
83 u32 invalidate_domains,
84 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070085{
Chris Wilson78501ea2010-10-27 12:18:21 +010086 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010087 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000088 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010089
Chris Wilson36d527d2011-03-19 22:26:49 +000090 /*
91 * read/write caches:
92 *
93 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
94 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
95 * also flushed at 2d versus 3d pipeline switches.
96 *
97 * read-only caches:
98 *
99 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
100 * MI_READ_FLUSH is set, and is always flushed on 965.
101 *
102 * I915_GEM_DOMAIN_COMMAND may not exist?
103 *
104 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
105 * invalidated when MI_EXE_FLUSH is set.
106 *
107 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
108 * invalidated with every MI_FLUSH.
109 *
110 * TLBs:
111 *
112 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
113 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
114 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
115 * are flushed at any MI_FLUSH.
116 */
117
118 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100119 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000121 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
122 cmd |= MI_EXE_FLUSH;
123
124 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
125 (IS_G4X(dev) || IS_GEN5(dev)))
126 cmd |= MI_INVALIDATE_ISP;
127
128 ret = intel_ring_begin(ring, 2);
129 if (ret)
130 return ret;
131
132 intel_ring_emit(ring, cmd);
133 intel_ring_emit(ring, MI_NOOP);
134 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000135
136 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800137}
138
Jesse Barnes8d315282011-10-16 10:23:31 +0200139/**
140 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
141 * implementing two workarounds on gen6. From section 1.4.7.1
142 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
143 *
144 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
145 * produced by non-pipelined state commands), software needs to first
146 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
147 * 0.
148 *
149 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
150 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
151 *
152 * And the workaround for these two requires this workaround first:
153 *
154 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
155 * BEFORE the pipe-control with a post-sync op and no write-cache
156 * flushes.
157 *
158 * And this last workaround is tricky because of the requirements on
159 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
160 * volume 2 part 1:
161 *
162 * "1 of the following must also be set:
163 * - Render Target Cache Flush Enable ([12] of DW1)
164 * - Depth Cache Flush Enable ([0] of DW1)
165 * - Stall at Pixel Scoreboard ([1] of DW1)
166 * - Depth Stall ([13] of DW1)
167 * - Post-Sync Operation ([13] of DW1)
168 * - Notify Enable ([8] of DW1)"
169 *
170 * The cache flushes require the workaround flush that triggered this
171 * one, so we can't use it. Depth stall would trigger the same.
172 * Post-sync nonzero is what triggered this second workaround, so we
173 * can't use that one either. Notify enable is IRQs, which aren't
174 * really our business. That leaves only stall at scoreboard.
175 */
176static int
177intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
178{
179 struct pipe_control *pc = ring->private;
180 u32 scratch_addr = pc->gtt_offset + 128;
181 int ret;
182
183
184 ret = intel_ring_begin(ring, 6);
185 if (ret)
186 return ret;
187
188 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
189 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
190 PIPE_CONTROL_STALL_AT_SCOREBOARD);
191 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
192 intel_ring_emit(ring, 0); /* low dword */
193 intel_ring_emit(ring, 0); /* high dword */
194 intel_ring_emit(ring, MI_NOOP);
195 intel_ring_advance(ring);
196
197 ret = intel_ring_begin(ring, 6);
198 if (ret)
199 return ret;
200
201 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
202 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
203 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, 0);
206 intel_ring_emit(ring, MI_NOOP);
207 intel_ring_advance(ring);
208
209 return 0;
210}
211
212static int
213gen6_render_ring_flush(struct intel_ring_buffer *ring,
214 u32 invalidate_domains, u32 flush_domains)
215{
216 u32 flags = 0;
217 struct pipe_control *pc = ring->private;
218 u32 scratch_addr = pc->gtt_offset + 128;
219 int ret;
220
221 /* Force SNB workarounds for PIPE_CONTROL flushes */
222 intel_emit_post_sync_nonzero_flush(ring);
223
224 /* Just flush everything. Experiments have shown that reducing the
225 * number of bits based on the write domains has little performance
226 * impact.
227 */
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
230 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
233 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
234 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
235
236 ret = intel_ring_begin(ring, 6);
237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, flags);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
243 intel_ring_emit(ring, 0); /* lower dword */
244 intel_ring_emit(ring, 0); /* uppwer dword */
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
Chris Wilson78501ea2010-10-27 12:18:21 +0100251static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100252 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800253{
Chris Wilson78501ea2010-10-27 12:18:21 +0100254 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100255 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800256}
257
Chris Wilson78501ea2010-10-27 12:18:21 +0100258u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800259{
Chris Wilson78501ea2010-10-27 12:18:21 +0100260 drm_i915_private_t *dev_priv = ring->dev->dev_private;
261 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200262 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800263
264 return I915_READ(acthd_reg);
265}
266
Chris Wilson78501ea2010-10-27 12:18:21 +0100267static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800268{
Chris Wilson78501ea2010-10-27 12:18:21 +0100269 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000270 struct drm_i915_gem_object *obj = ring->obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800271 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800272
273 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200274 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200275 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100276 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800277
278 /* Initialize the ring. */
Chris Wilson05394f32010-11-08 19:18:58 +0000279 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter570ef602010-08-02 17:06:23 +0200280 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800281
282 /* G45 ring initialization fails to reset head to zero */
283 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000284 DRM_DEBUG_KMS("%s head not reset to zero "
285 "ctl %08x head %08x tail %08x start %08x\n",
286 ring->name,
287 I915_READ_CTL(ring),
288 I915_READ_HEAD(ring),
289 I915_READ_TAIL(ring),
290 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800291
Daniel Vetter570ef602010-08-02 17:06:23 +0200292 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800293
Chris Wilson6fd0d562010-12-05 20:42:33 +0000294 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
295 DRM_ERROR("failed to set %s head to zero "
296 "ctl %08x head %08x tail %08x start %08x\n",
297 ring->name,
298 I915_READ_CTL(ring),
299 I915_READ_HEAD(ring),
300 I915_READ_TAIL(ring),
301 I915_READ_START(ring));
302 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700303 }
304
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200305 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000306 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000307 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800308
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800309 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400310 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
311 I915_READ_START(ring) == obj->gtt_offset &&
312 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000313 DRM_ERROR("%s initialization failed "
314 "ctl %08x head %08x tail %08x start %08x\n",
315 ring->name,
316 I915_READ_CTL(ring),
317 I915_READ_HEAD(ring),
318 I915_READ_TAIL(ring),
319 I915_READ_START(ring));
320 return -EIO;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800321 }
322
Chris Wilson78501ea2010-10-27 12:18:21 +0100323 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
324 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800325 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000326 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200327 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000328 ring->space = ring_space(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800329 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000330
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800331 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700332}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800333
Chris Wilsonc6df5412010-12-15 09:56:50 +0000334static int
335init_pipe_control(struct intel_ring_buffer *ring)
336{
337 struct pipe_control *pc;
338 struct drm_i915_gem_object *obj;
339 int ret;
340
341 if (ring->private)
342 return 0;
343
344 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
345 if (!pc)
346 return -ENOMEM;
347
348 obj = i915_gem_alloc_object(ring->dev, 4096);
349 if (obj == NULL) {
350 DRM_ERROR("Failed to allocate seqno page\n");
351 ret = -ENOMEM;
352 goto err;
353 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100354
355 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000356
357 ret = i915_gem_object_pin(obj, 4096, true);
358 if (ret)
359 goto err_unref;
360
361 pc->gtt_offset = obj->gtt_offset;
362 pc->cpu_page = kmap(obj->pages[0]);
363 if (pc->cpu_page == NULL)
364 goto err_unpin;
365
366 pc->obj = obj;
367 ring->private = pc;
368 return 0;
369
370err_unpin:
371 i915_gem_object_unpin(obj);
372err_unref:
373 drm_gem_object_unreference(&obj->base);
374err:
375 kfree(pc);
376 return ret;
377}
378
379static void
380cleanup_pipe_control(struct intel_ring_buffer *ring)
381{
382 struct pipe_control *pc = ring->private;
383 struct drm_i915_gem_object *obj;
384
385 if (!ring->private)
386 return;
387
388 obj = pc->obj;
389 kunmap(obj->pages[0]);
390 i915_gem_object_unpin(obj);
391 drm_gem_object_unreference(&obj->base);
392
393 kfree(pc);
394 ring->private = NULL;
395}
396
Chris Wilson78501ea2010-10-27 12:18:21 +0100397static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800398{
Chris Wilson78501ea2010-10-27 12:18:21 +0100399 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000400 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100401 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800402
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100403 if (INTEL_INFO(dev)->gen > 3) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100404 int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800405 I915_WRITE(MI_MODE, mode);
Jesse Barnesb095cd02011-08-12 15:28:32 -0700406 if (IS_GEN7(dev))
407 I915_WRITE(GFX_MODE_GEN7,
408 GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
409 GFX_MODE_ENABLE(GFX_REPLAY_MODE));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800410 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100411
Jesse Barnes8d315282011-10-16 10:23:31 +0200412 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000413 ret = init_pipe_control(ring);
414 if (ret)
415 return ret;
416 }
417
Ben Widawsky84f9f932011-12-12 19:21:58 -0800418 if (INTEL_INFO(dev)->gen >= 6) {
419 I915_WRITE(INSTPM,
420 INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
421 }
422
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800423 return ret;
424}
425
Chris Wilsonc6df5412010-12-15 09:56:50 +0000426static void render_ring_cleanup(struct intel_ring_buffer *ring)
427{
428 if (!ring->private)
429 return;
430
431 cleanup_pipe_control(ring);
432}
433
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000434static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700435update_mboxes(struct intel_ring_buffer *ring,
436 u32 seqno,
437 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000438{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700439 intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
440 MI_SEMAPHORE_GLOBAL_GTT |
441 MI_SEMAPHORE_REGISTER |
442 MI_SEMAPHORE_UPDATE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000443 intel_ring_emit(ring, seqno);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700444 intel_ring_emit(ring, mmio_offset);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000445}
446
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700447/**
448 * gen6_add_request - Update the semaphore mailbox registers
449 *
450 * @ring - ring that is adding a request
451 * @seqno - return seqno stuck into the ring
452 *
453 * Update the mailbox registers in the *other* rings with the current seqno.
454 * This acts like a signal in the canonical semaphore.
455 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000456static int
457gen6_add_request(struct intel_ring_buffer *ring,
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700458 u32 *seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000459{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700460 u32 mbox1_reg;
461 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000462 int ret;
463
464 ret = intel_ring_begin(ring, 10);
465 if (ret)
466 return ret;
467
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700468 mbox1_reg = ring->signal_mbox[0];
469 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000470
Daniel Vetter53d227f2012-01-25 16:32:49 +0100471 *seqno = i915_gem_next_request_seqno(ring);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700472
473 update_mboxes(ring, *seqno, mbox1_reg);
474 update_mboxes(ring, *seqno, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000475 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
476 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700477 intel_ring_emit(ring, *seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000478 intel_ring_emit(ring, MI_USER_INTERRUPT);
479 intel_ring_advance(ring);
480
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000481 return 0;
482}
483
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700484/**
485 * intel_ring_sync - sync the waiter to the signaller on seqno
486 *
487 * @waiter - ring that is waiting
488 * @signaller - ring which has, or will signal
489 * @seqno - seqno which the waiter will block on
490 */
491static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200492gen6_ring_sync(struct intel_ring_buffer *waiter,
493 struct intel_ring_buffer *signaller,
494 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000495{
496 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700497 u32 dw1 = MI_SEMAPHORE_MBOX |
498 MI_SEMAPHORE_COMPARE |
499 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000500
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700501 /* Throughout all of the GEM code, seqno passed implies our current
502 * seqno is >= the last seqno executed. However for hardware the
503 * comparison is strictly greater than.
504 */
505 seqno -= 1;
506
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200507 WARN_ON(signaller->semaphore_register[waiter->id] ==
508 MI_SEMAPHORE_SYNC_INVALID);
509
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700510 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000511 if (ret)
512 return ret;
513
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200514 intel_ring_emit(waiter,
515 dw1 | signaller->semaphore_register[waiter->id]);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700516 intel_ring_emit(waiter, seqno);
517 intel_ring_emit(waiter, 0);
518 intel_ring_emit(waiter, MI_NOOP);
519 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000520
521 return 0;
522}
523
Chris Wilsonc6df5412010-12-15 09:56:50 +0000524#define PIPE_CONTROL_FLUSH(ring__, addr__) \
525do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200526 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
527 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000528 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
529 intel_ring_emit(ring__, 0); \
530 intel_ring_emit(ring__, 0); \
531} while (0)
532
533static int
534pc_render_add_request(struct intel_ring_buffer *ring,
535 u32 *result)
536{
Daniel Vetter53d227f2012-01-25 16:32:49 +0100537 u32 seqno = i915_gem_next_request_seqno(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000538 struct pipe_control *pc = ring->private;
539 u32 scratch_addr = pc->gtt_offset + 128;
540 int ret;
541
542 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
543 * incoherent with writes to memory, i.e. completely fubar,
544 * so we need to use PIPE_NOTIFY instead.
545 *
546 * However, we also need to workaround the qword write
547 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
548 * memory before requesting an interrupt.
549 */
550 ret = intel_ring_begin(ring, 32);
551 if (ret)
552 return ret;
553
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200554 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200555 PIPE_CONTROL_WRITE_FLUSH |
556 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000557 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
558 intel_ring_emit(ring, seqno);
559 intel_ring_emit(ring, 0);
560 PIPE_CONTROL_FLUSH(ring, scratch_addr);
561 scratch_addr += 128; /* write to separate cachelines */
562 PIPE_CONTROL_FLUSH(ring, scratch_addr);
563 scratch_addr += 128;
564 PIPE_CONTROL_FLUSH(ring, scratch_addr);
565 scratch_addr += 128;
566 PIPE_CONTROL_FLUSH(ring, scratch_addr);
567 scratch_addr += 128;
568 PIPE_CONTROL_FLUSH(ring, scratch_addr);
569 scratch_addr += 128;
570 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000571
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200572 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200573 PIPE_CONTROL_WRITE_FLUSH |
574 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000575 PIPE_CONTROL_NOTIFY);
576 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
577 intel_ring_emit(ring, seqno);
578 intel_ring_emit(ring, 0);
579 intel_ring_advance(ring);
580
581 *result = seqno;
582 return 0;
583}
584
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800585static u32
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100586gen6_ring_get_seqno(struct intel_ring_buffer *ring)
587{
588 struct drm_device *dev = ring->dev;
589
590 /* Workaround to force correct ordering between irq and seqno writes on
591 * ivb (and maybe also on snb) by reading from a CS register (like
592 * ACTHD) before reading the status page. */
Daniel Vetter1c7eaac2012-03-27 09:31:24 +0200593 if (IS_GEN6(dev) || IS_GEN7(dev))
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100594 intel_ring_get_active_head(ring);
595 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
596}
597
598static u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000599ring_get_seqno(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800600{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000601 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
602}
603
Chris Wilsonc6df5412010-12-15 09:56:50 +0000604static u32
605pc_render_get_seqno(struct intel_ring_buffer *ring)
606{
607 struct pipe_control *pc = ring->private;
608 return pc->cpu_page[0];
609}
610
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000611static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200612gen5_ring_get_irq(struct intel_ring_buffer *ring)
613{
614 struct drm_device *dev = ring->dev;
615 drm_i915_private_t *dev_priv = dev->dev_private;
616
617 if (!dev->irq_enabled)
618 return false;
619
620 spin_lock(&ring->irq_lock);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200621 if (ring->irq_refcount++ == 0) {
622 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
623 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
624 POSTING_READ(GTIMR);
625 }
Daniel Vettere48d8632012-04-11 22:12:54 +0200626 spin_unlock(&ring->irq_lock);
627
628 return true;
629}
630
631static void
632gen5_ring_put_irq(struct intel_ring_buffer *ring)
633{
634 struct drm_device *dev = ring->dev;
635 drm_i915_private_t *dev_priv = dev->dev_private;
636
637 spin_lock(&ring->irq_lock);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200638 if (--ring->irq_refcount == 0) {
639 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
640 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
641 POSTING_READ(GTIMR);
642 }
Daniel Vettere48d8632012-04-11 22:12:54 +0200643 spin_unlock(&ring->irq_lock);
644}
645
646static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200647i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700648{
Chris Wilson78501ea2010-10-27 12:18:21 +0100649 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000650 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700651
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000652 if (!dev->irq_enabled)
653 return false;
654
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000655 spin_lock(&ring->irq_lock);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200656 if (ring->irq_refcount++ == 0) {
657 dev_priv->irq_mask &= ~ring->irq_enable_mask;
658 I915_WRITE(IMR, dev_priv->irq_mask);
659 POSTING_READ(IMR);
660 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000661 spin_unlock(&ring->irq_lock);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000662
663 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700664}
665
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800666static void
Daniel Vettere3670312012-04-11 22:12:53 +0200667i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700668{
Chris Wilson78501ea2010-10-27 12:18:21 +0100669 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000670 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700671
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000672 spin_lock(&ring->irq_lock);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200673 if (--ring->irq_refcount == 0) {
674 dev_priv->irq_mask |= ring->irq_enable_mask;
675 I915_WRITE(IMR, dev_priv->irq_mask);
676 POSTING_READ(IMR);
677 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000678 spin_unlock(&ring->irq_lock);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700679}
680
Chris Wilsonc2798b12012-04-22 21:13:57 +0100681static bool
682i8xx_ring_get_irq(struct intel_ring_buffer *ring)
683{
684 struct drm_device *dev = ring->dev;
685 drm_i915_private_t *dev_priv = dev->dev_private;
686
687 if (!dev->irq_enabled)
688 return false;
689
690 spin_lock(&ring->irq_lock);
691 if (ring->irq_refcount++ == 0) {
692 dev_priv->irq_mask &= ~ring->irq_enable_mask;
693 I915_WRITE16(IMR, dev_priv->irq_mask);
694 POSTING_READ16(IMR);
695 }
696 spin_unlock(&ring->irq_lock);
697
698 return true;
699}
700
701static void
702i8xx_ring_put_irq(struct intel_ring_buffer *ring)
703{
704 struct drm_device *dev = ring->dev;
705 drm_i915_private_t *dev_priv = dev->dev_private;
706
707 spin_lock(&ring->irq_lock);
708 if (--ring->irq_refcount == 0) {
709 dev_priv->irq_mask |= ring->irq_enable_mask;
710 I915_WRITE16(IMR, dev_priv->irq_mask);
711 POSTING_READ16(IMR);
712 }
713 spin_unlock(&ring->irq_lock);
714}
715
Chris Wilson78501ea2010-10-27 12:18:21 +0100716void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800717{
Eric Anholt45930102011-05-06 17:12:35 -0700718 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100719 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700720 u32 mmio = 0;
721
722 /* The ring status page addresses are no longer next to the rest of
723 * the ring registers as of gen7.
724 */
725 if (IS_GEN7(dev)) {
726 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100727 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700728 mmio = RENDER_HWS_PGA_GEN7;
729 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100730 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700731 mmio = BLT_HWS_PGA_GEN7;
732 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100733 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700734 mmio = BSD_HWS_PGA_GEN7;
735 break;
736 }
737 } else if (IS_GEN6(ring->dev)) {
738 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
739 } else {
740 mmio = RING_HWS_PGA(ring->mmio_base);
741 }
742
Chris Wilson78501ea2010-10-27 12:18:21 +0100743 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
744 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800745}
746
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000747static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100748bsd_ring_flush(struct intel_ring_buffer *ring,
749 u32 invalidate_domains,
750 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800751{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000752 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000753
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000754 ret = intel_ring_begin(ring, 2);
755 if (ret)
756 return ret;
757
758 intel_ring_emit(ring, MI_FLUSH);
759 intel_ring_emit(ring, MI_NOOP);
760 intel_ring_advance(ring);
761 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800762}
763
Chris Wilson3cce4692010-10-27 16:11:02 +0100764static int
Daniel Vetter8620a3a2012-04-11 22:12:57 +0200765i9xx_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100766 u32 *result)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800767{
768 u32 seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +0100769 int ret;
770
771 ret = intel_ring_begin(ring, 4);
772 if (ret)
773 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100774
Daniel Vetter53d227f2012-01-25 16:32:49 +0100775 seqno = i915_gem_next_request_seqno(ring);
Chris Wilson6f392d5482010-08-07 11:01:22 +0100776
Chris Wilson3cce4692010-10-27 16:11:02 +0100777 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
778 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
779 intel_ring_emit(ring, seqno);
780 intel_ring_emit(ring, MI_USER_INTERRUPT);
781 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800782
Chris Wilson3cce4692010-10-27 16:11:02 +0100783 *result = seqno;
784 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800785}
786
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000787static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700788gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000789{
790 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000791 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson0f468322011-01-04 17:35:21 +0000792
793 if (!dev->irq_enabled)
794 return false;
795
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100796 /* It looks like we need to prevent the gt from suspending while waiting
797 * for an notifiy irq, otherwise irqs seem to get lost on at least the
798 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100799 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100800
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000801 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000802 if (ring->irq_refcount++ == 0) {
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200803 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200804 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
805 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
806 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000807 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000808 spin_unlock(&ring->irq_lock);
Chris Wilson0f468322011-01-04 17:35:21 +0000809
810 return true;
811}
812
813static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700814gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000815{
816 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000817 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson0f468322011-01-04 17:35:21 +0000818
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000819 spin_lock(&ring->irq_lock);
Chris Wilson01a03332011-01-04 22:22:56 +0000820 if (--ring->irq_refcount == 0) {
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200821 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200822 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
823 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
824 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000825 }
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000826 spin_unlock(&ring->irq_lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100827
Daniel Vetter99ffa162012-01-25 14:04:00 +0100828 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000829}
830
Zou Nan haid1b851f2010-05-21 09:08:57 +0800831static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200832i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800833{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100834 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100835
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100836 ret = intel_ring_begin(ring, 2);
837 if (ret)
838 return ret;
839
Chris Wilson78501ea2010-10-27 12:18:21 +0100840 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +0100841 MI_BATCH_BUFFER_START |
842 MI_BATCH_GTT |
Chris Wilson78501ea2010-10-27 12:18:21 +0100843 MI_BATCH_NON_SECURE_I965);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000844 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100845 intel_ring_advance(ring);
846
Zou Nan haid1b851f2010-05-21 09:08:57 +0800847 return 0;
848}
849
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800850static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200851i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000852 u32 offset, u32 len)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700853{
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000854 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700855
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200856 ret = intel_ring_begin(ring, 4);
857 if (ret)
858 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700859
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200860 intel_ring_emit(ring, MI_BATCH_BUFFER);
861 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
862 intel_ring_emit(ring, offset + len - 8);
863 intel_ring_emit(ring, 0);
864 intel_ring_advance(ring);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100865
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200866 return 0;
867}
868
869static int
870i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
871 u32 offset, u32 len)
872{
873 int ret;
874
875 ret = intel_ring_begin(ring, 2);
876 if (ret)
877 return ret;
878
Chris Wilson65f56872012-04-17 16:38:12 +0100879 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Daniel Vetterfb3256d2012-04-11 22:12:56 +0200880 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000881 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700882
Eric Anholt62fdfea2010-05-21 13:26:39 -0700883 return 0;
884}
885
Chris Wilson78501ea2010-10-27 12:18:21 +0100886static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700887{
Chris Wilson78501ea2010-10-27 12:18:21 +0100888 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000889 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700890
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800891 obj = ring->status_page.obj;
892 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700893 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700894
Chris Wilson05394f32010-11-08 19:18:58 +0000895 kunmap(obj->pages[0]);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700896 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000897 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800898 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700899
900 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700901}
902
Chris Wilson78501ea2010-10-27 12:18:21 +0100903static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700904{
Chris Wilson78501ea2010-10-27 12:18:21 +0100905 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700906 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000907 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700908 int ret;
909
Eric Anholt62fdfea2010-05-21 13:26:39 -0700910 obj = i915_gem_alloc_object(dev, 4096);
911 if (obj == NULL) {
912 DRM_ERROR("Failed to allocate status page\n");
913 ret = -ENOMEM;
914 goto err;
915 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100916
917 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700918
Daniel Vetter75e9e912010-11-04 17:11:09 +0100919 ret = i915_gem_object_pin(obj, 4096, true);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700920 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700921 goto err_unref;
922 }
923
Chris Wilson05394f32010-11-08 19:18:58 +0000924 ring->status_page.gfx_addr = obj->gtt_offset;
925 ring->status_page.page_addr = kmap(obj->pages[0]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800926 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700927 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700928 goto err_unpin;
929 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800930 ring->status_page.obj = obj;
931 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700932
Chris Wilson78501ea2010-10-27 12:18:21 +0100933 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800934 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
935 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700936
937 return 0;
938
939err_unpin:
940 i915_gem_object_unpin(obj);
941err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +0000942 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700943err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800944 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700945}
946
Ben Widawskyc43b5632012-04-16 14:07:40 -0700947static int intel_init_ring_buffer(struct drm_device *dev,
948 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700949{
Chris Wilson05394f32010-11-08 19:18:58 +0000950 struct drm_i915_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100951 int ret;
952
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800953 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +0100954 INIT_LIST_HEAD(&ring->active_list);
955 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +0100956 INIT_LIST_HEAD(&ring->gpu_write_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +0200957 ring->size = 32 * PAGE_SIZE;
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000958
Chris Wilsonb259f672011-03-29 13:19:09 +0100959 init_waitqueue_head(&ring->irq_queue);
Chris Wilson0dc79fb2011-01-05 10:32:24 +0000960 spin_lock_init(&ring->irq_lock);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700961
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800962 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100963 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800964 if (ret)
965 return ret;
966 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700967
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800968 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700969 if (obj == NULL) {
970 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800971 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +0100972 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700973 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700974
Chris Wilson05394f32010-11-08 19:18:58 +0000975 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800976
Daniel Vetter75e9e912010-11-04 17:11:09 +0100977 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Chris Wilsondd785e32010-08-07 11:01:34 +0100978 if (ret)
979 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700980
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800981 ring->map.size = ring->size;
Chris Wilson05394f32010-11-08 19:18:58 +0000982 ring->map.offset = dev->agp->base + obj->gtt_offset;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700983 ring->map.type = 0;
984 ring->map.flags = 0;
985 ring->map.mtrr = 0;
986
987 drm_core_ioremap_wc(&ring->map, dev);
988 if (ring->map.handle == NULL) {
989 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800990 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100991 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700992 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800993
Eric Anholt62fdfea2010-05-21 13:26:39 -0700994 ring->virtual_start = ring->map.handle;
Chris Wilson78501ea2010-10-27 12:18:21 +0100995 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +0100996 if (ret)
997 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700998
Chris Wilson55249ba2010-12-22 14:04:47 +0000999 /* Workaround an erratum on the i830 which causes a hang if
1000 * the TAIL pointer points to within the last 2 cachelines
1001 * of the buffer.
1002 */
1003 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001004 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001005 ring->effective_size -= 128;
1006
Chris Wilsonc584fe42010-10-29 18:15:52 +01001007 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001008
1009err_unmap:
1010 drm_core_ioremapfree(&ring->map, dev);
1011err_unpin:
1012 i915_gem_object_unpin(obj);
1013err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001014 drm_gem_object_unreference(&obj->base);
1015 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001016err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001017 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001018 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001019}
1020
Chris Wilson78501ea2010-10-27 12:18:21 +01001021void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001022{
Chris Wilson33626e62010-10-29 16:18:36 +01001023 struct drm_i915_private *dev_priv;
1024 int ret;
1025
Chris Wilson05394f32010-11-08 19:18:58 +00001026 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001027 return;
1028
Chris Wilson33626e62010-10-29 16:18:36 +01001029 /* Disable the ring buffer. The ring must be idle at this point */
1030 dev_priv = ring->dev->dev_private;
Ben Widawsky96f298a2011-03-19 18:14:27 -07001031 ret = intel_wait_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001032 if (ret)
1033 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1034 ring->name, ret);
1035
Chris Wilson33626e62010-10-29 16:18:36 +01001036 I915_WRITE_CTL(ring, 0);
1037
Chris Wilson78501ea2010-10-27 12:18:21 +01001038 drm_core_ioremapfree(&ring->map, ring->dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001039
Chris Wilson05394f32010-11-08 19:18:58 +00001040 i915_gem_object_unpin(ring->obj);
1041 drm_gem_object_unreference(&ring->obj->base);
1042 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001043
Zou Nan hai8d192152010-11-02 16:31:01 +08001044 if (ring->cleanup)
1045 ring->cleanup(ring);
1046
Chris Wilson78501ea2010-10-27 12:18:21 +01001047 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001048}
1049
Chris Wilson78501ea2010-10-27 12:18:21 +01001050static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001051{
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001052 unsigned int *virt;
Chris Wilson55249ba2010-12-22 14:04:47 +00001053 int rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001054
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001055 if (ring->space < rem) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001056 int ret = intel_wait_ring_buffer(ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001057 if (ret)
1058 return ret;
1059 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001060
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001061 virt = (unsigned int *)(ring->virtual_start + ring->tail);
Chris Wilson1741dd42010-08-04 15:18:12 +01001062 rem /= 8;
1063 while (rem--) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001064 *virt++ = MI_NOOP;
Chris Wilson1741dd42010-08-04 15:18:12 +01001065 *virt++ = MI_NOOP;
1066 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001067
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001068 ring->tail = 0;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001069 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001070
1071 return 0;
1072}
1073
Chris Wilsona71d8d92012-02-15 11:25:36 +00001074static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1075{
1076 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1077 bool was_interruptible;
1078 int ret;
1079
1080 /* XXX As we have not yet audited all the paths to check that
1081 * they are ready for ERESTARTSYS from intel_ring_begin, do not
1082 * allow us to be interruptible by a signal.
1083 */
1084 was_interruptible = dev_priv->mm.interruptible;
1085 dev_priv->mm.interruptible = false;
1086
1087 ret = i915_wait_request(ring, seqno, true);
1088
1089 dev_priv->mm.interruptible = was_interruptible;
1090
1091 return ret;
1092}
1093
1094static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1095{
1096 struct drm_i915_gem_request *request;
1097 u32 seqno = 0;
1098 int ret;
1099
1100 i915_gem_retire_requests_ring(ring);
1101
1102 if (ring->last_retired_head != -1) {
1103 ring->head = ring->last_retired_head;
1104 ring->last_retired_head = -1;
1105 ring->space = ring_space(ring);
1106 if (ring->space >= n)
1107 return 0;
1108 }
1109
1110 list_for_each_entry(request, &ring->request_list, list) {
1111 int space;
1112
1113 if (request->tail == -1)
1114 continue;
1115
1116 space = request->tail - (ring->tail + 8);
1117 if (space < 0)
1118 space += ring->size;
1119 if (space >= n) {
1120 seqno = request->seqno;
1121 break;
1122 }
1123
1124 /* Consume this request in case we need more space than
1125 * is available and so need to prevent a race between
1126 * updating last_retired_head and direct reads of
1127 * I915_RING_HEAD. It also provides a nice sanity check.
1128 */
1129 request->tail = -1;
1130 }
1131
1132 if (seqno == 0)
1133 return -ENOSPC;
1134
1135 ret = intel_ring_wait_seqno(ring, seqno);
1136 if (ret)
1137 return ret;
1138
1139 if (WARN_ON(ring->last_retired_head == -1))
1140 return -ENOSPC;
1141
1142 ring->head = ring->last_retired_head;
1143 ring->last_retired_head = -1;
1144 ring->space = ring_space(ring);
1145 if (WARN_ON(ring->space < n))
1146 return -ENOSPC;
1147
1148 return 0;
1149}
1150
Chris Wilson78501ea2010-10-27 12:18:21 +01001151int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001152{
Chris Wilson78501ea2010-10-27 12:18:21 +01001153 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001154 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001155 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001156 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001157
Chris Wilsona71d8d92012-02-15 11:25:36 +00001158 ret = intel_ring_wait_request(ring, n);
1159 if (ret != -ENOSPC)
1160 return ret;
1161
Chris Wilsondb53a302011-02-03 11:57:46 +00001162 trace_i915_ring_wait_begin(ring);
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001163 if (drm_core_check_feature(dev, DRIVER_GEM))
1164 /* With GEM the hangcheck timer should kick us out of the loop,
1165 * leaving it early runs the risk of corrupting GEM state (due
1166 * to running on almost untested codepaths). But on resume
1167 * timers don't work yet, so prevent a complete hang in that
1168 * case by choosing an insanely large timeout. */
1169 end = jiffies + 60 * HZ;
1170 else
1171 end = jiffies + 3 * HZ;
1172
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001173 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001174 ring->head = I915_READ_HEAD(ring);
1175 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001176 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001177 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001178 return 0;
1179 }
1180
1181 if (dev->primary->master) {
1182 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1183 if (master_priv->sarea_priv)
1184 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1185 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001186
Chris Wilsone60a0b12010-10-13 10:09:14 +01001187 msleep(1);
Chris Wilsonf4e0b292010-10-29 21:06:16 +01001188 if (atomic_read(&dev_priv->mm.wedged))
1189 return -EAGAIN;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001190 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001191 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001192 return -EBUSY;
1193}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001194
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001195int intel_ring_begin(struct intel_ring_buffer *ring,
1196 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001197{
Chris Wilson21dd3732011-01-26 15:55:56 +00001198 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haibe26a102010-06-12 17:40:24 +08001199 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001200 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001201
Chris Wilson21dd3732011-01-26 15:55:56 +00001202 if (unlikely(atomic_read(&dev_priv->mm.wedged)))
1203 return -EIO;
1204
Chris Wilson55249ba2010-12-22 14:04:47 +00001205 if (unlikely(ring->tail + n > ring->effective_size)) {
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001206 ret = intel_wrap_ring_buffer(ring);
1207 if (unlikely(ret))
1208 return ret;
1209 }
Chris Wilson78501ea2010-10-27 12:18:21 +01001210
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001211 if (unlikely(ring->space < n)) {
1212 ret = intel_wait_ring_buffer(ring, n);
1213 if (unlikely(ret))
1214 return ret;
1215 }
Chris Wilsond97ed332010-08-04 15:18:13 +01001216
1217 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001218 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001219}
1220
Chris Wilson78501ea2010-10-27 12:18:21 +01001221void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001222{
Chris Wilsond97ed332010-08-04 15:18:13 +01001223 ring->tail &= ring->size - 1;
Chris Wilson78501ea2010-10-27 12:18:21 +01001224 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001225}
1226
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001227
Chris Wilson78501ea2010-10-27 12:18:21 +01001228static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +01001229 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001230{
Akshay Joshi0206e352011-08-16 15:34:10 -04001231 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001232
1233 /* Every tail move must follow the sequence below */
Akshay Joshi0206e352011-08-16 15:34:10 -04001234 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1235 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1236 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
1237 I915_WRITE(GEN6_BSD_RNCID, 0x0);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001238
Akshay Joshi0206e352011-08-16 15:34:10 -04001239 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1240 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
1241 50))
1242 DRM_ERROR("timed out waiting for IDLE Indicator\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001243
Akshay Joshi0206e352011-08-16 15:34:10 -04001244 I915_WRITE_TAIL(ring, value);
1245 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1246 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1247 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001248}
1249
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001250static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001251 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001252{
Chris Wilson71a77e02011-02-02 12:13:49 +00001253 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001254 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001255
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001256 ret = intel_ring_begin(ring, 4);
1257 if (ret)
1258 return ret;
1259
Chris Wilson71a77e02011-02-02 12:13:49 +00001260 cmd = MI_FLUSH_DW;
1261 if (invalidate & I915_GEM_GPU_DOMAINS)
1262 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
1263 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001264 intel_ring_emit(ring, 0);
1265 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001266 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001267 intel_ring_advance(ring);
1268 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001269}
1270
1271static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001272gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001273 u32 offset, u32 len)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001274{
Akshay Joshi0206e352011-08-16 15:34:10 -04001275 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001276
Akshay Joshi0206e352011-08-16 15:34:10 -04001277 ret = intel_ring_begin(ring, 2);
1278 if (ret)
1279 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001280
Akshay Joshi0206e352011-08-16 15:34:10 -04001281 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1282 /* bit0-7 is the length on GEN6+ */
1283 intel_ring_emit(ring, offset);
1284 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001285
Akshay Joshi0206e352011-08-16 15:34:10 -04001286 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001287}
1288
Chris Wilson549f7362010-10-19 11:19:32 +01001289/* Blitter support (SandyBridge+) */
1290
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001291static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001292 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001293{
Chris Wilson71a77e02011-02-02 12:13:49 +00001294 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001295 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001296
Daniel Vetter6a233c72011-12-14 13:57:07 +01001297 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001298 if (ret)
1299 return ret;
1300
Chris Wilson71a77e02011-02-02 12:13:49 +00001301 cmd = MI_FLUSH_DW;
1302 if (invalidate & I915_GEM_DOMAIN_RENDER)
1303 cmd |= MI_INVALIDATE_TLB;
1304 intel_ring_emit(ring, cmd);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001305 intel_ring_emit(ring, 0);
1306 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001307 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001308 intel_ring_advance(ring);
1309 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001310}
1311
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001312int intel_init_render_ring_buffer(struct drm_device *dev)
1313{
1314 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001315 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001316
Daniel Vetter59465b52012-04-11 22:12:48 +02001317 ring->name = "render ring";
1318 ring->id = RCS;
1319 ring->mmio_base = RENDER_RING_BASE;
1320
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001321 if (INTEL_INFO(dev)->gen >= 6) {
1322 ring->add_request = gen6_add_request;
Jesse Barnes8d315282011-10-16 10:23:31 +02001323 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001324 ring->irq_get = gen6_ring_get_irq;
1325 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001326 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001327 ring->get_seqno = gen6_ring_get_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001328 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001329 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1330 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1331 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1332 ring->signal_mbox[0] = GEN6_VRSYNC;
1333 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001334 } else if (IS_GEN5(dev)) {
1335 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001336 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001337 ring->get_seqno = pc_render_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001338 ring->irq_get = gen5_ring_get_irq;
1339 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001340 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001341 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001342 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001343 if (INTEL_INFO(dev)->gen < 4)
1344 ring->flush = gen2_render_ring_flush;
1345 else
1346 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001347 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001348 if (IS_GEN2(dev)) {
1349 ring->irq_get = i8xx_ring_get_irq;
1350 ring->irq_put = i8xx_ring_put_irq;
1351 } else {
1352 ring->irq_get = i9xx_ring_get_irq;
1353 ring->irq_put = i9xx_ring_put_irq;
1354 }
Daniel Vettere3670312012-04-11 22:12:53 +02001355 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001356 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001357 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001358 if (INTEL_INFO(dev)->gen >= 6)
1359 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1360 else if (INTEL_INFO(dev)->gen >= 4)
1361 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1362 else if (IS_I830(dev) || IS_845G(dev))
1363 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1364 else
1365 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001366 ring->init = init_render_ring;
1367 ring->cleanup = render_ring_cleanup;
1368
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001369
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001370 if (!I915_NEED_GFX_HWS(dev)) {
1371 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1372 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1373 }
1374
1375 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001376}
1377
Chris Wilsone8616b62011-01-20 09:57:11 +00001378int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1379{
1380 drm_i915_private_t *dev_priv = dev->dev_private;
1381 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1382
Daniel Vetter59465b52012-04-11 22:12:48 +02001383 ring->name = "render ring";
1384 ring->id = RCS;
1385 ring->mmio_base = RENDER_RING_BASE;
1386
Chris Wilsone8616b62011-01-20 09:57:11 +00001387 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001388 /* non-kms not supported on gen6+ */
1389 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001390 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001391
1392 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1393 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1394 * the special gen5 functions. */
1395 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001396 if (INTEL_INFO(dev)->gen < 4)
1397 ring->flush = gen2_render_ring_flush;
1398 else
1399 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001400 ring->get_seqno = ring_get_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001401 if (IS_GEN2(dev)) {
1402 ring->irq_get = i8xx_ring_get_irq;
1403 ring->irq_put = i8xx_ring_put_irq;
1404 } else {
1405 ring->irq_get = i9xx_ring_get_irq;
1406 ring->irq_put = i9xx_ring_put_irq;
1407 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001408 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001409 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001410 if (INTEL_INFO(dev)->gen >= 4)
1411 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1412 else if (IS_I830(dev) || IS_845G(dev))
1413 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1414 else
1415 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001416 ring->init = init_render_ring;
1417 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001418
Keith Packardf3234702011-07-22 10:44:39 -07001419 if (!I915_NEED_GFX_HWS(dev))
1420 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1421
Chris Wilsone8616b62011-01-20 09:57:11 +00001422 ring->dev = dev;
1423 INIT_LIST_HEAD(&ring->active_list);
1424 INIT_LIST_HEAD(&ring->request_list);
1425 INIT_LIST_HEAD(&ring->gpu_write_list);
1426
1427 ring->size = size;
1428 ring->effective_size = ring->size;
1429 if (IS_I830(ring->dev))
1430 ring->effective_size -= 128;
1431
1432 ring->map.offset = start;
1433 ring->map.size = size;
1434 ring->map.type = 0;
1435 ring->map.flags = 0;
1436 ring->map.mtrr = 0;
1437
1438 drm_core_ioremap_wc(&ring->map, dev);
1439 if (ring->map.handle == NULL) {
1440 DRM_ERROR("can not ioremap virtual address for"
1441 " ring buffer\n");
1442 return -ENOMEM;
1443 }
1444
1445 ring->virtual_start = (void __force __iomem *)ring->map.handle;
1446 return 0;
1447}
1448
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001449int intel_init_bsd_ring_buffer(struct drm_device *dev)
1450{
1451 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001452 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001453
Daniel Vetter58fa3832012-04-11 22:12:49 +02001454 ring->name = "bsd ring";
1455 ring->id = VCS;
1456
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001457 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001458 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1459 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001460 /* gen6 bsd needs a special wa for tail updates */
1461 if (IS_GEN6(dev))
1462 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001463 ring->flush = gen6_ring_flush;
1464 ring->add_request = gen6_add_request;
1465 ring->get_seqno = gen6_ring_get_seqno;
1466 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1467 ring->irq_get = gen6_ring_get_irq;
1468 ring->irq_put = gen6_ring_put_irq;
1469 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001470 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001471 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1472 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1473 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1474 ring->signal_mbox[0] = GEN6_RVSYNC;
1475 ring->signal_mbox[1] = GEN6_BVSYNC;
1476 } else {
1477 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001478 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001479 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001480 ring->get_seqno = ring_get_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001481 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001482 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001483 ring->irq_get = gen5_ring_get_irq;
1484 ring->irq_put = gen5_ring_put_irq;
1485 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001486 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001487 ring->irq_get = i9xx_ring_get_irq;
1488 ring->irq_put = i9xx_ring_put_irq;
1489 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001490 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001491 }
1492 ring->init = init_ring_common;
1493
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001494
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001495 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001496}
Chris Wilson549f7362010-10-19 11:19:32 +01001497
1498int intel_init_blt_ring_buffer(struct drm_device *dev)
1499{
1500 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001501 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001502
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001503 ring->name = "blitter ring";
1504 ring->id = BCS;
1505
1506 ring->mmio_base = BLT_RING_BASE;
1507 ring->write_tail = ring_write_tail;
1508 ring->flush = blt_ring_flush;
1509 ring->add_request = gen6_add_request;
1510 ring->get_seqno = gen6_ring_get_seqno;
1511 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1512 ring->irq_get = gen6_ring_get_irq;
1513 ring->irq_put = gen6_ring_put_irq;
1514 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001515 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001516 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1517 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1518 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1519 ring->signal_mbox[0] = GEN6_RBSYNC;
1520 ring->signal_mbox[1] = GEN6_VBSYNC;
1521 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001522
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001523 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001524}