blob: 2e28c687010cf4ac01e0458b4a66060ce19d7459 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041
42#include "drm_crtc_helper.h"
43
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080047static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
78 int, int, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
86 int target, int refclk, intel_clock_t *best_clock);
87static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
89 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080090
Keith Packarda4fc5ed2009-04-07 16:16:42 -070091static bool
92intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
93 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080094static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050095intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
96 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097
Chris Wilson021357a2010-09-07 20:54:59 +010098static inline u32 /* units of 100MHz */
99intel_fdi_link_freq(struct drm_device *dev)
100{
Chris Wilson8b99e682010-10-13 09:59:17 +0100101 if (IS_GEN5(dev)) {
102 struct drm_i915_private *dev_priv = dev->dev_private;
103 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
104 } else
105 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100106}
107
Keith Packarde4b36692009-06-05 19:22:17 -0700108static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 .dot = { .min = 25000, .max = 350000 },
110 .vco = { .min = 930000, .max = 1400000 },
111 .n = { .min = 3, .max = 16 },
112 .m = { .min = 96, .max = 140 },
113 .m1 = { .min = 18, .max = 26 },
114 .m2 = { .min = 6, .max = 16 },
115 .p = { .min = 4, .max = 128 },
116 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700117 .p2 = { .dot_limit = 165000,
118 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800119 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700120};
121
122static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 .dot = { .min = 25000, .max = 350000 },
124 .vco = { .min = 930000, .max = 1400000 },
125 .n = { .min = 3, .max = 16 },
126 .m = { .min = 96, .max = 140 },
127 .m1 = { .min = 18, .max = 26 },
128 .m2 = { .min = 6, .max = 16 },
129 .p = { .min = 4, .max = 128 },
130 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700131 .p2 = { .dot_limit = 165000,
132 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800133 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
141 .m1 = { .min = 10, .max = 22 },
142 .m2 = { .min = 5, .max = 9 },
143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800147 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700148};
149
150static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .dot = { .min = 20000, .max = 400000 },
152 .vco = { .min = 1400000, .max = 2800000 },
153 .n = { .min = 1, .max = 6 },
154 .m = { .min = 70, .max = 120 },
155 .m1 = { .min = 10, .max = 22 },
156 .m2 = { .min = 5, .max = 9 },
157 .p = { .min = 7, .max = 98 },
158 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .p2 = { .dot_limit = 112000,
160 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800161 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700162};
163
Eric Anholt273e27c2011-03-30 13:01:10 -0700164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700166 .dot = { .min = 25000, .max = 270000 },
167 .vco = { .min = 1750000, .max = 3500000},
168 .n = { .min = 1, .max = 4 },
169 .m = { .min = 104, .max = 138 },
170 .m1 = { .min = 17, .max = 23 },
171 .m2 = { .min = 5, .max = 11 },
172 .p = { .min = 10, .max = 30 },
173 .p1 = { .min = 1, .max = 3},
174 .p2 = { .dot_limit = 270000,
175 .p2_slow = 10,
176 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800177 },
Ma Lingd4906092009-03-18 20:13:27 +0800178 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700179};
180
181static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 22000, .max = 400000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 16, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 5, .max = 80 },
189 .p1 = { .min = 1, .max = 8},
190 .p2 = { .dot_limit = 165000,
191 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800192 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
194
195static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .dot = { .min = 20000, .max = 115000 },
197 .vco = { .min = 1750000, .max = 3500000 },
198 .n = { .min = 1, .max = 3 },
199 .m = { .min = 104, .max = 138 },
200 .m1 = { .min = 17, .max = 23 },
201 .m2 = { .min = 5, .max = 11 },
202 .p = { .min = 28, .max = 112 },
203 .p1 = { .min = 2, .max = 8 },
204 .p2 = { .dot_limit = 0,
205 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800206 },
Ma Lingd4906092009-03-18 20:13:27 +0800207 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
210static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700211 .dot = { .min = 80000, .max = 224000 },
212 .vco = { .min = 1750000, .max = 3500000 },
213 .n = { .min = 1, .max = 3 },
214 .m = { .min = 104, .max = 138 },
215 .m1 = { .min = 17, .max = 23 },
216 .m2 = { .min = 5, .max = 11 },
217 .p = { .min = 14, .max = 42 },
218 .p1 = { .min = 2, .max = 6 },
219 .p2 = { .dot_limit = 0,
220 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800221 },
Ma Lingd4906092009-03-18 20:13:27 +0800222 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700223};
224
225static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .dot = { .min = 161670, .max = 227000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 2 },
229 .m = { .min = 97, .max = 108 },
230 .m1 = { .min = 0x10, .max = 0x12 },
231 .m2 = { .min = 0x05, .max = 0x06 },
232 .p = { .min = 10, .max = 20 },
233 .p1 = { .min = 1, .max = 2},
234 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500239static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .dot = { .min = 20000, .max = 400000},
241 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .n = { .min = 3, .max = 6 },
244 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .m1 = { .min = 0, .max = 0 },
247 .m2 = { .min = 0, .max = 254 },
248 .p = { .min = 5, .max = 80 },
249 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .p2 = { .dot_limit = 200000,
251 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800252 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1700000, .max = 3500000 },
258 .n = { .min = 3, .max = 6 },
259 .m = { .min = 2, .max = 256 },
260 .m1 = { .min = 0, .max = 0 },
261 .m2 = { .min = 0, .max = 254 },
262 .p = { .min = 7, .max = 112 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800266 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Eric Anholt273e27c2011-03-30 13:01:10 -0700269/* Ironlake / Sandybridge
270 *
271 * We calculate clock using (register_value + 2) for N/M1/M2, so here
272 * the range value for them is (actual_value - 2).
273 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800274static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 .dot = { .min = 25000, .max = 350000 },
276 .vco = { .min = 1760000, .max = 3510000 },
277 .n = { .min = 1, .max = 5 },
278 .m = { .min = 79, .max = 127 },
279 .m1 = { .min = 12, .max = 22 },
280 .m2 = { .min = 5, .max = 9 },
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
283 .p2 = { .dot_limit = 225000,
284 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800285 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800288static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .dot = { .min = 25000, .max = 350000 },
290 .vco = { .min = 1760000, .max = 3510000 },
291 .n = { .min = 1, .max = 3 },
292 .m = { .min = 79, .max = 118 },
293 .m1 = { .min = 12, .max = 22 },
294 .m2 = { .min = 5, .max = 9 },
295 .p = { .min = 28, .max = 112 },
296 .p1 = { .min = 2, .max = 8 },
297 .p2 = { .dot_limit = 225000,
298 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800299 .find_pll = intel_g4x_find_best_PLL,
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 56 },
310 .p1 = { .min = 2, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313 .find_pll = intel_g4x_find_best_PLL,
314};
315
Eric Anholt273e27c2011-03-30 13:01:10 -0700316/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 2 },
321 .m = { .min = 79, .max = 126 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400325 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328 .find_pll = intel_g4x_find_best_PLL,
329};
330
331static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 25000, .max = 350000 },
333 .vco = { .min = 1760000, .max = 3510000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 79, .max = 126 },
336 .m1 = { .min = 12, .max = 22 },
337 .m2 = { .min = 5, .max = 9 },
338 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400339 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .p2 = { .dot_limit = 225000,
341 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800342 .find_pll = intel_g4x_find_best_PLL,
343};
344
345static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400346 .dot = { .min = 25000, .max = 350000 },
347 .vco = { .min = 1760000, .max = 3510000},
348 .n = { .min = 1, .max = 2 },
349 .m = { .min = 81, .max = 90 },
350 .m1 = { .min = 12, .max = 22 },
351 .m2 = { .min = 5, .max = 9 },
352 .p = { .min = 10, .max = 20 },
353 .p1 = { .min = 1, .max = 2},
354 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400356 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800357};
358
Chris Wilson1b894b52010-12-14 20:04:54 +0000359static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
360 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800361{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 struct drm_device *dev = crtc->dev;
363 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800364 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365
366 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
368 LVDS_CLKB_POWER_UP) {
369 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000370 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800371 limit = &intel_limits_ironlake_dual_lvds_100m;
372 else
373 limit = &intel_limits_ironlake_dual_lvds;
374 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000375 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800376 limit = &intel_limits_ironlake_single_lvds_100m;
377 else
378 limit = &intel_limits_ironlake_single_lvds;
379 }
380 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800381 HAS_eDP)
382 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800383 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800385
386 return limit;
387}
388
Ma Ling044c7c42009-03-18 20:13:23 +0800389static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
390{
391 struct drm_device *dev = crtc->dev;
392 struct drm_i915_private *dev_priv = dev->dev_private;
393 const intel_limit_t *limit;
394
395 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
396 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
397 LVDS_CLKB_POWER_UP)
398 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700399 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800400 else
401 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700402 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800403 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
404 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700405 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800406 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400408 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800410 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800412
413 return limit;
414}
415
Chris Wilson1b894b52010-12-14 20:04:54 +0000416static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800417{
418 struct drm_device *dev = crtc->dev;
419 const intel_limit_t *limit;
420
Eric Anholtbad720f2009-10-22 16:11:14 -0700421 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000422 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800424 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500425 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800426 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500427 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800428 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100430 } else if (!IS_GEN2(dev)) {
431 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
432 limit = &intel_limits_i9xx_lvds;
433 else
434 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800435 } else {
436 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700437 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438 else
Keith Packarde4b36692009-06-05 19:22:17 -0700439 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800440 }
441 return limit;
442}
443
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500444/* m1 is reserved as 0 in Pineview, n is a ring counter */
445static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800446{
Shaohua Li21778322009-02-23 15:19:16 +0800447 clock->m = clock->m2 + 2;
448 clock->p = clock->p1 * clock->p2;
449 clock->vco = refclk * clock->m / clock->n;
450 clock->dot = clock->vco / clock->p;
451}
452
453static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
454{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500455 if (IS_PINEVIEW(dev)) {
456 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800457 return;
458 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800459 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
460 clock->p = clock->p1 * clock->p2;
461 clock->vco = refclk * clock->m / (clock->n + 2);
462 clock->dot = clock->vco / clock->p;
463}
464
Jesse Barnes79e53942008-11-07 14:24:08 -0800465/**
466 * Returns whether any output on the specified pipe is of the specified type
467 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100468bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800469{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100470 struct drm_device *dev = crtc->dev;
471 struct drm_mode_config *mode_config = &dev->mode_config;
472 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800473
Chris Wilson4ef69c72010-09-09 15:14:28 +0100474 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
475 if (encoder->base.crtc == crtc && encoder->type == type)
476 return true;
477
478 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800479}
480
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800481#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800482/**
483 * Returns whether the given set of divisors are valid for a given refclk with
484 * the given connectors.
485 */
486
Chris Wilson1b894b52010-12-14 20:04:54 +0000487static bool intel_PLL_is_valid(struct drm_device *dev,
488 const intel_limit_t *limit,
489 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400494 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400496 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400498 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400500 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400502 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
508 * connector, etc., rather than just a single range.
509 */
510 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400511 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800512
513 return true;
514}
515
Ma Lingd4906092009-03-18 20:13:27 +0800516static bool
517intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
518 int target, int refclk, intel_clock_t *best_clock)
519
Jesse Barnes79e53942008-11-07 14:24:08 -0800520{
521 struct drm_device *dev = crtc->dev;
522 struct drm_i915_private *dev_priv = dev->dev_private;
523 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int err = target;
525
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200526 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800527 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 /*
529 * For LVDS, if the panel is on, just rely on its current
530 * settings for dual-channel. We haven't figured out how to
531 * reliably set up different single/dual channel state, if we
532 * even can.
533 */
534 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
535 LVDS_CLKB_POWER_UP)
536 clock.p2 = limit->p2.p2_fast;
537 else
538 clock.p2 = limit->p2.p2_slow;
539 } else {
540 if (target < limit->p2.dot_limit)
541 clock.p2 = limit->p2.p2_slow;
542 else
543 clock.p2 = limit->p2.p2_fast;
544 }
545
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
Zhao Yakui42158662009-11-20 11:24:18 +0800548 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
549 clock.m1++) {
550 for (clock.m2 = limit->m2.min;
551 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 /* m1 is always 0 in Pineview */
553 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800554 break;
555 for (clock.n = limit->n.min;
556 clock.n <= limit->n.max; clock.n++) {
557 for (clock.p1 = limit->p1.min;
558 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 int this_err;
560
Shaohua Li21778322009-02-23 15:19:16 +0800561 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000562 if (!intel_PLL_is_valid(dev, limit,
563 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 continue;
565
566 this_err = abs(clock.dot - target);
567 if (this_err < err) {
568 *best_clock = clock;
569 err = this_err;
570 }
571 }
572 }
573 }
574 }
575
576 return (err != target);
577}
578
Ma Lingd4906092009-03-18 20:13:27 +0800579static bool
580intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
581 int target, int refclk, intel_clock_t *best_clock)
582{
583 struct drm_device *dev = crtc->dev;
584 struct drm_i915_private *dev_priv = dev->dev_private;
585 intel_clock_t clock;
586 int max_n;
587 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400588 /* approximately equals target * 0.00585 */
589 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800590 found = false;
591
592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800593 int lvds_reg;
594
Eric Anholtc619eed2010-01-28 16:45:52 -0800595 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800596 lvds_reg = PCH_LVDS;
597 else
598 lvds_reg = LVDS;
599 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800600 LVDS_CLKB_POWER_UP)
601 clock.p2 = limit->p2.p2_fast;
602 else
603 clock.p2 = limit->p2.p2_slow;
604 } else {
605 if (target < limit->p2.dot_limit)
606 clock.p2 = limit->p2.p2_slow;
607 else
608 clock.p2 = limit->p2.p2_fast;
609 }
610
611 memset(best_clock, 0, sizeof(*best_clock));
612 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200613 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800614 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200615 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800616 for (clock.m1 = limit->m1.max;
617 clock.m1 >= limit->m1.min; clock.m1--) {
618 for (clock.m2 = limit->m2.max;
619 clock.m2 >= limit->m2.min; clock.m2--) {
620 for (clock.p1 = limit->p1.max;
621 clock.p1 >= limit->p1.min; clock.p1--) {
622 int this_err;
623
Shaohua Li21778322009-02-23 15:19:16 +0800624 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000625 if (!intel_PLL_is_valid(dev, limit,
626 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800627 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000628
629 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800630 if (this_err < err_most) {
631 *best_clock = clock;
632 err_most = this_err;
633 max_n = clock.n;
634 found = true;
635 }
636 }
637 }
638 }
639 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800640 return found;
641}
Ma Lingd4906092009-03-18 20:13:27 +0800642
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
645 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800646{
647 struct drm_device *dev = crtc->dev;
648 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800649
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800650 if (target < 200000) {
651 clock.n = 1;
652 clock.p1 = 2;
653 clock.p2 = 10;
654 clock.m1 = 12;
655 clock.m2 = 9;
656 } else {
657 clock.n = 2;
658 clock.p1 = 1;
659 clock.p2 = 10;
660 clock.m1 = 14;
661 clock.m2 = 8;
662 }
663 intel_clock(dev, refclk, &clock);
664 memcpy(best_clock, &clock, sizeof(intel_clock_t));
665 return true;
666}
667
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700668/* DisplayPort has only two frequencies, 162MHz and 270MHz */
669static bool
670intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
671 int target, int refclk, intel_clock_t *best_clock)
672{
Chris Wilson5eddb702010-09-11 13:48:45 +0100673 intel_clock_t clock;
674 if (target < 200000) {
675 clock.p1 = 2;
676 clock.p2 = 10;
677 clock.n = 2;
678 clock.m1 = 23;
679 clock.m2 = 8;
680 } else {
681 clock.p1 = 1;
682 clock.p2 = 10;
683 clock.n = 1;
684 clock.m1 = 14;
685 clock.m2 = 2;
686 }
687 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
688 clock.p = (clock.p1 * clock.p2);
689 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
690 clock.vco = 0;
691 memcpy(best_clock, &clock, sizeof(intel_clock_t));
692 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700693}
694
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700695/**
696 * intel_wait_for_vblank - wait for vblank on a given pipe
697 * @dev: drm device
698 * @pipe: pipe to wait for
699 *
700 * Wait for vblank to occur on a given pipe. Needed for various bits of
701 * mode setting code.
702 */
703void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800704{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700705 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800706 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700707
Chris Wilson300387c2010-09-05 20:25:43 +0100708 /* Clear existing vblank status. Note this will clear any other
709 * sticky status fields as well.
710 *
711 * This races with i915_driver_irq_handler() with the result
712 * that either function could miss a vblank event. Here it is not
713 * fatal, as we will either wait upon the next vblank interrupt or
714 * timeout. Generally speaking intel_wait_for_vblank() is only
715 * called during modeset at which time the GPU should be idle and
716 * should *not* be performing page flips and thus not waiting on
717 * vblanks...
718 * Currently, the result of us stealing a vblank from the irq
719 * handler is that a single frame will be skipped during swapbuffers.
720 */
721 I915_WRITE(pipestat_reg,
722 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
723
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700724 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100725 if (wait_for(I915_READ(pipestat_reg) &
726 PIPE_VBLANK_INTERRUPT_STATUS,
727 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700728 DRM_DEBUG_KMS("vblank wait timed out\n");
729}
730
Keith Packardab7ad7f2010-10-03 00:33:06 -0700731/*
732 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700733 * @dev: drm device
734 * @pipe: pipe to wait for
735 *
736 * After disabling a pipe, we can't wait for vblank in the usual way,
737 * spinning on the vblank interrupt status bit, since we won't actually
738 * see an interrupt when the pipe is disabled.
739 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700740 * On Gen4 and above:
741 * wait for the pipe register state bit to turn off
742 *
743 * Otherwise:
744 * wait for the display line value to settle (it usually
745 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100746 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100748void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700749{
750 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700751
Keith Packardab7ad7f2010-10-03 00:33:06 -0700752 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100753 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700754
Keith Packardab7ad7f2010-10-03 00:33:06 -0700755 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100756 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
757 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700758 DRM_DEBUG_KMS("pipe_off wait timed out\n");
759 } else {
760 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100761 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700762 unsigned long timeout = jiffies + msecs_to_jiffies(100);
763
764 /* Wait for the display line to settle */
765 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100766 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700767 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100768 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700769 time_after(timeout, jiffies));
770 if (time_after(jiffies, timeout))
771 DRM_DEBUG_KMS("pipe_off wait timed out\n");
772 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800773}
774
Jesse Barnesb24e7172011-01-04 15:09:30 -0800775static const char *state_string(bool enabled)
776{
777 return enabled ? "on" : "off";
778}
779
780/* Only for pre-ILK configs */
781static void assert_pll(struct drm_i915_private *dev_priv,
782 enum pipe pipe, bool state)
783{
784 int reg;
785 u32 val;
786 bool cur_state;
787
788 reg = DPLL(pipe);
789 val = I915_READ(reg);
790 cur_state = !!(val & DPLL_VCO_ENABLE);
791 WARN(cur_state != state,
792 "PLL state assertion failure (expected %s, current %s)\n",
793 state_string(state), state_string(cur_state));
794}
795#define assert_pll_enabled(d, p) assert_pll(d, p, true)
796#define assert_pll_disabled(d, p) assert_pll(d, p, false)
797
Jesse Barnes040484a2011-01-03 12:14:26 -0800798/* For ILK+ */
799static void assert_pch_pll(struct drm_i915_private *dev_priv,
800 enum pipe pipe, bool state)
801{
802 int reg;
803 u32 val;
804 bool cur_state;
805
806 reg = PCH_DPLL(pipe);
807 val = I915_READ(reg);
808 cur_state = !!(val & DPLL_VCO_ENABLE);
809 WARN(cur_state != state,
810 "PCH PLL state assertion failure (expected %s, current %s)\n",
811 state_string(state), state_string(cur_state));
812}
813#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
814#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
815
816static void assert_fdi_tx(struct drm_i915_private *dev_priv,
817 enum pipe pipe, bool state)
818{
819 int reg;
820 u32 val;
821 bool cur_state;
822
823 reg = FDI_TX_CTL(pipe);
824 val = I915_READ(reg);
825 cur_state = !!(val & FDI_TX_ENABLE);
826 WARN(cur_state != state,
827 "FDI TX state assertion failure (expected %s, current %s)\n",
828 state_string(state), state_string(cur_state));
829}
830#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
831#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
832
833static void assert_fdi_rx(struct drm_i915_private *dev_priv,
834 enum pipe pipe, bool state)
835{
836 int reg;
837 u32 val;
838 bool cur_state;
839
840 reg = FDI_RX_CTL(pipe);
841 val = I915_READ(reg);
842 cur_state = !!(val & FDI_RX_ENABLE);
843 WARN(cur_state != state,
844 "FDI RX state assertion failure (expected %s, current %s)\n",
845 state_string(state), state_string(cur_state));
846}
847#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
848#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
849
850static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
851 enum pipe pipe)
852{
853 int reg;
854 u32 val;
855
856 /* ILK FDI PLL is always enabled */
857 if (dev_priv->info->gen == 5)
858 return;
859
860 reg = FDI_TX_CTL(pipe);
861 val = I915_READ(reg);
862 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
863}
864
865static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
866 enum pipe pipe)
867{
868 int reg;
869 u32 val;
870
871 reg = FDI_RX_CTL(pipe);
872 val = I915_READ(reg);
873 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
874}
875
Jesse Barnesea0760c2011-01-04 15:09:32 -0800876static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
877 enum pipe pipe)
878{
879 int pp_reg, lvds_reg;
880 u32 val;
881 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +0200882 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -0800883
884 if (HAS_PCH_SPLIT(dev_priv->dev)) {
885 pp_reg = PCH_PP_CONTROL;
886 lvds_reg = PCH_LVDS;
887 } else {
888 pp_reg = PP_CONTROL;
889 lvds_reg = LVDS;
890 }
891
892 val = I915_READ(pp_reg);
893 if (!(val & PANEL_POWER_ON) ||
894 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
895 locked = false;
896
897 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
898 panel_pipe = PIPE_B;
899
900 WARN(panel_pipe == pipe && locked,
901 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800902 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800903}
904
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800905static void assert_pipe(struct drm_i915_private *dev_priv,
906 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800907{
908 int reg;
909 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800910 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800911
912 reg = PIPECONF(pipe);
913 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800914 cur_state = !!(val & PIPECONF_ENABLE);
915 WARN(cur_state != state,
916 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800917 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800919#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
920#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921
922static void assert_plane_enabled(struct drm_i915_private *dev_priv,
923 enum plane plane)
924{
925 int reg;
926 u32 val;
927
928 reg = DSPCNTR(plane);
929 val = I915_READ(reg);
930 WARN(!(val & DISPLAY_PLANE_ENABLE),
931 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800932 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933}
934
935static void assert_planes_disabled(struct drm_i915_private *dev_priv,
936 enum pipe pipe)
937{
938 int reg, i;
939 u32 val;
940 int cur_pipe;
941
Jesse Barnes19ec1352011-02-02 12:28:02 -0800942 /* Planes are fixed to pipes on ILK+ */
943 if (HAS_PCH_SPLIT(dev_priv->dev))
944 return;
945
Jesse Barnesb24e7172011-01-04 15:09:30 -0800946 /* Need to check both planes against the pipe */
947 for (i = 0; i < 2; i++) {
948 reg = DSPCNTR(i);
949 val = I915_READ(reg);
950 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
951 DISPPLANE_SEL_PIPE_SHIFT;
952 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800953 "plane %c assertion failure, should be off on pipe %c but is still active\n",
954 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800955 }
956}
957
Jesse Barnes92f25842011-01-04 15:09:34 -0800958static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
959{
960 u32 val;
961 bool enabled;
962
963 val = I915_READ(PCH_DREF_CONTROL);
964 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
965 DREF_SUPERSPREAD_SOURCE_MASK));
966 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
967}
968
969static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
970 enum pipe pipe)
971{
972 int reg;
973 u32 val;
974 bool enabled;
975
976 reg = TRANSCONF(pipe);
977 val = I915_READ(reg);
978 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800979 WARN(enabled,
980 "transcoder assertion failed, should be off on pipe %c but is still active\n",
981 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800982}
983
Keith Packard4e634382011-08-06 10:39:45 -0700984static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
985 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -0700986{
987 if ((val & DP_PORT_EN) == 0)
988 return false;
989
990 if (HAS_PCH_CPT(dev_priv->dev)) {
991 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
992 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
993 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
994 return false;
995 } else {
996 if ((val & DP_PIPE_MASK) != (pipe << 30))
997 return false;
998 }
999 return true;
1000}
1001
Keith Packard1519b992011-08-06 10:35:34 -07001002static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1003 enum pipe pipe, u32 val)
1004{
1005 if ((val & PORT_ENABLE) == 0)
1006 return false;
1007
1008 if (HAS_PCH_CPT(dev_priv->dev)) {
1009 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1010 return false;
1011 } else {
1012 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1013 return false;
1014 }
1015 return true;
1016}
1017
1018static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1019 enum pipe pipe, u32 val)
1020{
1021 if ((val & LVDS_PORT_EN) == 0)
1022 return false;
1023
1024 if (HAS_PCH_CPT(dev_priv->dev)) {
1025 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1026 return false;
1027 } else {
1028 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1029 return false;
1030 }
1031 return true;
1032}
1033
1034static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, u32 val)
1036{
1037 if ((val & ADPA_DAC_ENABLE) == 0)
1038 return false;
1039 if (HAS_PCH_CPT(dev_priv->dev)) {
1040 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1041 return false;
1042 } else {
1043 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1044 return false;
1045 }
1046 return true;
1047}
1048
Jesse Barnes291906f2011-02-02 12:28:03 -08001049static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001050 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001051{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001052 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001053 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001054 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001055 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001056}
1057
1058static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, int reg)
1060{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001061 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001062 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001063 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001064 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001065}
1066
1067static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1068 enum pipe pipe)
1069{
1070 int reg;
1071 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001072
Keith Packardf0575e92011-07-25 22:12:43 -07001073 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1074 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1075 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001076
1077 reg = PCH_ADPA;
1078 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001079 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001080 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001081 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001082
1083 reg = PCH_LVDS;
1084 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001085 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001086 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001087 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001088
1089 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1090 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1091 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1092}
1093
Jesse Barnesb24e7172011-01-04 15:09:30 -08001094/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001095 * intel_enable_pll - enable a PLL
1096 * @dev_priv: i915 private structure
1097 * @pipe: pipe PLL to enable
1098 *
1099 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1100 * make sure the PLL reg is writable first though, since the panel write
1101 * protect mechanism may be enabled.
1102 *
1103 * Note! This is for pre-ILK only.
1104 */
1105static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1106{
1107 int reg;
1108 u32 val;
1109
1110 /* No really, not for ILK+ */
1111 BUG_ON(dev_priv->info->gen >= 5);
1112
1113 /* PLL is protected by panel, make sure we can write it */
1114 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1115 assert_panel_unlocked(dev_priv, pipe);
1116
1117 reg = DPLL(pipe);
1118 val = I915_READ(reg);
1119 val |= DPLL_VCO_ENABLE;
1120
1121 /* We do this three times for luck */
1122 I915_WRITE(reg, val);
1123 POSTING_READ(reg);
1124 udelay(150); /* wait for warmup */
1125 I915_WRITE(reg, val);
1126 POSTING_READ(reg);
1127 udelay(150); /* wait for warmup */
1128 I915_WRITE(reg, val);
1129 POSTING_READ(reg);
1130 udelay(150); /* wait for warmup */
1131}
1132
1133/**
1134 * intel_disable_pll - disable a PLL
1135 * @dev_priv: i915 private structure
1136 * @pipe: pipe PLL to disable
1137 *
1138 * Disable the PLL for @pipe, making sure the pipe is off first.
1139 *
1140 * Note! This is for pre-ILK only.
1141 */
1142static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1143{
1144 int reg;
1145 u32 val;
1146
1147 /* Don't disable pipe A or pipe A PLLs if needed */
1148 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1149 return;
1150
1151 /* Make sure the pipe isn't still relying on us */
1152 assert_pipe_disabled(dev_priv, pipe);
1153
1154 reg = DPLL(pipe);
1155 val = I915_READ(reg);
1156 val &= ~DPLL_VCO_ENABLE;
1157 I915_WRITE(reg, val);
1158 POSTING_READ(reg);
1159}
1160
1161/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001162 * intel_enable_pch_pll - enable PCH PLL
1163 * @dev_priv: i915 private structure
1164 * @pipe: pipe PLL to enable
1165 *
1166 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1167 * drives the transcoder clock.
1168 */
1169static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* PCH only available on ILK+ */
1176 BUG_ON(dev_priv->info->gen < 5);
1177
1178 /* PCH refclock must be enabled first */
1179 assert_pch_refclk_enabled(dev_priv);
1180
1181 reg = PCH_DPLL(pipe);
1182 val = I915_READ(reg);
1183 val |= DPLL_VCO_ENABLE;
1184 I915_WRITE(reg, val);
1185 POSTING_READ(reg);
1186 udelay(200);
1187}
1188
1189static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
1191{
1192 int reg;
1193 u32 val;
1194
1195 /* PCH only available on ILK+ */
1196 BUG_ON(dev_priv->info->gen < 5);
1197
1198 /* Make sure transcoder isn't still depending on us */
1199 assert_transcoder_disabled(dev_priv, pipe);
1200
1201 reg = PCH_DPLL(pipe);
1202 val = I915_READ(reg);
1203 val &= ~DPLL_VCO_ENABLE;
1204 I915_WRITE(reg, val);
1205 POSTING_READ(reg);
1206 udelay(200);
1207}
1208
Jesse Barnes040484a2011-01-03 12:14:26 -08001209static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1210 enum pipe pipe)
1211{
1212 int reg;
1213 u32 val;
1214
1215 /* PCH only available on ILK+ */
1216 BUG_ON(dev_priv->info->gen < 5);
1217
1218 /* Make sure PCH DPLL is enabled */
1219 assert_pch_pll_enabled(dev_priv, pipe);
1220
1221 /* FDI must be feeding us bits for PCH ports */
1222 assert_fdi_tx_enabled(dev_priv, pipe);
1223 assert_fdi_rx_enabled(dev_priv, pipe);
1224
1225 reg = TRANSCONF(pipe);
1226 val = I915_READ(reg);
Jesse Barnese9bcff52011-06-24 12:19:20 -07001227
1228 if (HAS_PCH_IBX(dev_priv->dev)) {
1229 /*
1230 * make the BPC in transcoder be consistent with
1231 * that in pipeconf reg.
1232 */
1233 val &= ~PIPE_BPC_MASK;
1234 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1235 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001236 I915_WRITE(reg, val | TRANS_ENABLE);
1237 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1238 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1239}
1240
1241static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1242 enum pipe pipe)
1243{
1244 int reg;
1245 u32 val;
1246
1247 /* FDI relies on the transcoder */
1248 assert_fdi_tx_disabled(dev_priv, pipe);
1249 assert_fdi_rx_disabled(dev_priv, pipe);
1250
Jesse Barnes291906f2011-02-02 12:28:03 -08001251 /* Ports must be off as well */
1252 assert_pch_ports_disabled(dev_priv, pipe);
1253
Jesse Barnes040484a2011-01-03 12:14:26 -08001254 reg = TRANSCONF(pipe);
1255 val = I915_READ(reg);
1256 val &= ~TRANS_ENABLE;
1257 I915_WRITE(reg, val);
1258 /* wait for PCH transcoder off, transcoder state */
1259 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1260 DRM_ERROR("failed to disable transcoder\n");
1261}
1262
Jesse Barnes92f25842011-01-04 15:09:34 -08001263/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001264 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265 * @dev_priv: i915 private structure
1266 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001267 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 *
1269 * Enable @pipe, making sure that various hardware specific requirements
1270 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1271 *
1272 * @pipe should be %PIPE_A or %PIPE_B.
1273 *
1274 * Will wait until the pipe is actually running (i.e. first vblank) before
1275 * returning.
1276 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001277static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1278 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279{
1280 int reg;
1281 u32 val;
1282
1283 /*
1284 * A pipe without a PLL won't actually be able to drive bits from
1285 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1286 * need the check.
1287 */
1288 if (!HAS_PCH_SPLIT(dev_priv->dev))
1289 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001290 else {
1291 if (pch_port) {
1292 /* if driving the PCH, we need FDI enabled */
1293 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1294 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1295 }
1296 /* FIXME: assert CPU port conditions for SNB+ */
1297 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298
1299 reg = PIPECONF(pipe);
1300 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001301 if (val & PIPECONF_ENABLE)
1302 return;
1303
1304 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 intel_wait_for_vblank(dev_priv->dev, pipe);
1306}
1307
1308/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001309 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001310 * @dev_priv: i915 private structure
1311 * @pipe: pipe to disable
1312 *
1313 * Disable @pipe, making sure that various hardware specific requirements
1314 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1315 *
1316 * @pipe should be %PIPE_A or %PIPE_B.
1317 *
1318 * Will wait until the pipe has shut down before returning.
1319 */
1320static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1321 enum pipe pipe)
1322{
1323 int reg;
1324 u32 val;
1325
1326 /*
1327 * Make sure planes won't keep trying to pump pixels to us,
1328 * or we might hang the display.
1329 */
1330 assert_planes_disabled(dev_priv, pipe);
1331
1332 /* Don't disable pipe A or pipe A PLLs if needed */
1333 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1334 return;
1335
1336 reg = PIPECONF(pipe);
1337 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001338 if ((val & PIPECONF_ENABLE) == 0)
1339 return;
1340
1341 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1343}
1344
Keith Packardd74362c2011-07-28 14:47:14 -07001345/*
1346 * Plane regs are double buffered, going from enabled->disabled needs a
1347 * trigger in order to latch. The display address reg provides this.
1348 */
1349static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1350 enum plane plane)
1351{
1352 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1353 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1354}
1355
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356/**
1357 * intel_enable_plane - enable a display plane on a given pipe
1358 * @dev_priv: i915 private structure
1359 * @plane: plane to enable
1360 * @pipe: pipe being fed
1361 *
1362 * Enable @plane on @pipe, making sure that @pipe is running first.
1363 */
1364static void intel_enable_plane(struct drm_i915_private *dev_priv,
1365 enum plane plane, enum pipe pipe)
1366{
1367 int reg;
1368 u32 val;
1369
1370 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1371 assert_pipe_enabled(dev_priv, pipe);
1372
1373 reg = DSPCNTR(plane);
1374 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001375 if (val & DISPLAY_PLANE_ENABLE)
1376 return;
1377
1378 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001379 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380 intel_wait_for_vblank(dev_priv->dev, pipe);
1381}
1382
Jesse Barnesb24e7172011-01-04 15:09:30 -08001383/**
1384 * intel_disable_plane - disable a display plane
1385 * @dev_priv: i915 private structure
1386 * @plane: plane to disable
1387 * @pipe: pipe consuming the data
1388 *
1389 * Disable @plane; should be an independent operation.
1390 */
1391static void intel_disable_plane(struct drm_i915_private *dev_priv,
1392 enum plane plane, enum pipe pipe)
1393{
1394 int reg;
1395 u32 val;
1396
1397 reg = DSPCNTR(plane);
1398 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001399 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1400 return;
1401
1402 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001403 intel_flush_display_plane(dev_priv, plane);
1404 intel_wait_for_vblank(dev_priv->dev, pipe);
1405}
1406
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001407static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001408 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001409{
1410 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001411 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001412 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001413 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001414 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001415}
1416
1417static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1418 enum pipe pipe, int reg)
1419{
1420 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001421 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001422 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1423 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001424 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001425 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001426}
1427
1428/* Disable any ports connected to this transcoder */
1429static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1430 enum pipe pipe)
1431{
1432 u32 reg, val;
1433
1434 val = I915_READ(PCH_PP_CONTROL);
1435 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1436
Keith Packardf0575e92011-07-25 22:12:43 -07001437 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1438 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1439 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001440
1441 reg = PCH_ADPA;
1442 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001443 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001444 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1445
1446 reg = PCH_LVDS;
1447 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001448 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1449 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001450 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1451 POSTING_READ(reg);
1452 udelay(100);
1453 }
1454
1455 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1456 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1457 disable_pch_hdmi(dev_priv, pipe, HDMID);
1458}
1459
Chris Wilson43a95392011-07-08 12:22:36 +01001460static void i8xx_disable_fbc(struct drm_device *dev)
1461{
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463 u32 fbc_ctl;
1464
1465 /* Disable compression */
1466 fbc_ctl = I915_READ(FBC_CONTROL);
1467 if ((fbc_ctl & FBC_CTL_EN) == 0)
1468 return;
1469
1470 fbc_ctl &= ~FBC_CTL_EN;
1471 I915_WRITE(FBC_CONTROL, fbc_ctl);
1472
1473 /* Wait for compressing bit to clear */
1474 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1475 DRM_DEBUG_KMS("FBC idle timed out\n");
1476 return;
1477 }
1478
1479 DRM_DEBUG_KMS("disabled FBC\n");
1480}
1481
Jesse Barnes80824002009-09-10 15:28:06 -07001482static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1483{
1484 struct drm_device *dev = crtc->dev;
1485 struct drm_i915_private *dev_priv = dev->dev_private;
1486 struct drm_framebuffer *fb = crtc->fb;
1487 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001488 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001490 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001491 int plane, i;
1492 u32 fbc_ctl, fbc_ctl2;
1493
Chris Wilson016b9b62011-07-08 12:22:43 +01001494 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1495 if (fb->pitch < cfb_pitch)
1496 cfb_pitch = fb->pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001497
1498 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001499 cfb_pitch = (cfb_pitch / 64) - 1;
1500 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001501
1502 /* Clear old tags */
1503 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1504 I915_WRITE(FBC_TAG + (i * 4), 0);
1505
1506 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001507 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1508 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001509 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1510 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1511
1512 /* enable it... */
1513 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001514 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001515 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001516 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001517 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001518 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001519 I915_WRITE(FBC_CONTROL, fbc_ctl);
1520
Chris Wilson016b9b62011-07-08 12:22:43 +01001521 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1522 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001523}
1524
Adam Jacksonee5382a2010-04-23 11:17:39 -04001525static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001526{
Jesse Barnes80824002009-09-10 15:28:06 -07001527 struct drm_i915_private *dev_priv = dev->dev_private;
1528
1529 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1530}
1531
Jesse Barnes74dff282009-09-14 15:39:40 -07001532static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1533{
1534 struct drm_device *dev = crtc->dev;
1535 struct drm_i915_private *dev_priv = dev->dev_private;
1536 struct drm_framebuffer *fb = crtc->fb;
1537 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001538 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001540 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001541 unsigned long stall_watermark = 200;
1542 u32 dpfc_ctl;
1543
Jesse Barnes74dff282009-09-14 15:39:40 -07001544 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001545 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001546 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001547
Jesse Barnes74dff282009-09-14 15:39:40 -07001548 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1549 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1550 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1551 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1552
1553 /* enable it... */
1554 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1555
Zhao Yakui28c97732009-10-09 11:39:41 +08001556 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001557}
1558
Chris Wilson43a95392011-07-08 12:22:36 +01001559static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001560{
1561 struct drm_i915_private *dev_priv = dev->dev_private;
1562 u32 dpfc_ctl;
1563
1564 /* Disable compression */
1565 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001566 if (dpfc_ctl & DPFC_CTL_EN) {
1567 dpfc_ctl &= ~DPFC_CTL_EN;
1568 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001569
Chris Wilsonbed4a672010-09-11 10:47:47 +01001570 DRM_DEBUG_KMS("disabled FBC\n");
1571 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001572}
1573
Adam Jacksonee5382a2010-04-23 11:17:39 -04001574static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001575{
Jesse Barnes74dff282009-09-14 15:39:40 -07001576 struct drm_i915_private *dev_priv = dev->dev_private;
1577
1578 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1579}
1580
Jesse Barnes4efe0702011-01-18 11:25:41 -08001581static void sandybridge_blit_fbc_update(struct drm_device *dev)
1582{
1583 struct drm_i915_private *dev_priv = dev->dev_private;
1584 u32 blt_ecoskpd;
1585
1586 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001587 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001588 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1589 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1590 GEN6_BLITTER_LOCK_SHIFT;
1591 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1592 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1593 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1594 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1595 GEN6_BLITTER_LOCK_SHIFT);
1596 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1597 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001598 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001599}
1600
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001601static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1602{
1603 struct drm_device *dev = crtc->dev;
1604 struct drm_i915_private *dev_priv = dev->dev_private;
1605 struct drm_framebuffer *fb = crtc->fb;
1606 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001607 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001609 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001610 unsigned long stall_watermark = 200;
1611 u32 dpfc_ctl;
1612
Chris Wilsonbed4a672010-09-11 10:47:47 +01001613 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001614 dpfc_ctl &= DPFC_RESERVED;
1615 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001616 /* Set persistent mode for front-buffer rendering, ala X. */
1617 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001618 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001619 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001620
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001621 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1622 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1623 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1624 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001625 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001626 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001627 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001628
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001629 if (IS_GEN6(dev)) {
1630 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001631 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001632 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001633 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001634 }
1635
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001636 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1637}
1638
Chris Wilson43a95392011-07-08 12:22:36 +01001639static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001640{
1641 struct drm_i915_private *dev_priv = dev->dev_private;
1642 u32 dpfc_ctl;
1643
1644 /* Disable compression */
1645 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001646 if (dpfc_ctl & DPFC_CTL_EN) {
1647 dpfc_ctl &= ~DPFC_CTL_EN;
1648 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001649
Chris Wilsonbed4a672010-09-11 10:47:47 +01001650 DRM_DEBUG_KMS("disabled FBC\n");
1651 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001652}
1653
1654static bool ironlake_fbc_enabled(struct drm_device *dev)
1655{
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657
1658 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1659}
1660
Adam Jacksonee5382a2010-04-23 11:17:39 -04001661bool intel_fbc_enabled(struct drm_device *dev)
1662{
1663 struct drm_i915_private *dev_priv = dev->dev_private;
1664
1665 if (!dev_priv->display.fbc_enabled)
1666 return false;
1667
1668 return dev_priv->display.fbc_enabled(dev);
1669}
1670
Chris Wilson1630fe72011-07-08 12:22:42 +01001671static void intel_fbc_work_fn(struct work_struct *__work)
1672{
1673 struct intel_fbc_work *work =
1674 container_of(to_delayed_work(__work),
1675 struct intel_fbc_work, work);
1676 struct drm_device *dev = work->crtc->dev;
1677 struct drm_i915_private *dev_priv = dev->dev_private;
1678
1679 mutex_lock(&dev->struct_mutex);
1680 if (work == dev_priv->fbc_work) {
1681 /* Double check that we haven't switched fb without cancelling
1682 * the prior work.
1683 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001684 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001685 dev_priv->display.enable_fbc(work->crtc,
1686 work->interval);
1687
Chris Wilson016b9b62011-07-08 12:22:43 +01001688 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1689 dev_priv->cfb_fb = work->crtc->fb->base.id;
1690 dev_priv->cfb_y = work->crtc->y;
1691 }
1692
Chris Wilson1630fe72011-07-08 12:22:42 +01001693 dev_priv->fbc_work = NULL;
1694 }
1695 mutex_unlock(&dev->struct_mutex);
1696
1697 kfree(work);
1698}
1699
1700static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1701{
1702 if (dev_priv->fbc_work == NULL)
1703 return;
1704
1705 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1706
1707 /* Synchronisation is provided by struct_mutex and checking of
1708 * dev_priv->fbc_work, so we can perform the cancellation
1709 * entirely asynchronously.
1710 */
1711 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1712 /* tasklet was killed before being run, clean up */
1713 kfree(dev_priv->fbc_work);
1714
1715 /* Mark the work as no longer wanted so that if it does
1716 * wake-up (because the work was already running and waiting
1717 * for our mutex), it will discover that is no longer
1718 * necessary to run.
1719 */
1720 dev_priv->fbc_work = NULL;
1721}
1722
Chris Wilson43a95392011-07-08 12:22:36 +01001723static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001724{
Chris Wilson1630fe72011-07-08 12:22:42 +01001725 struct intel_fbc_work *work;
1726 struct drm_device *dev = crtc->dev;
1727 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001728
1729 if (!dev_priv->display.enable_fbc)
1730 return;
1731
Chris Wilson1630fe72011-07-08 12:22:42 +01001732 intel_cancel_fbc_work(dev_priv);
1733
1734 work = kzalloc(sizeof *work, GFP_KERNEL);
1735 if (work == NULL) {
1736 dev_priv->display.enable_fbc(crtc, interval);
1737 return;
1738 }
1739
1740 work->crtc = crtc;
1741 work->fb = crtc->fb;
1742 work->interval = interval;
1743 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1744
1745 dev_priv->fbc_work = work;
1746
1747 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1748
1749 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001750 * display to settle before starting the compression. Note that
1751 * this delay also serves a second purpose: it allows for a
1752 * vblank to pass after disabling the FBC before we attempt
1753 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001754 *
1755 * A more complicated solution would involve tracking vblanks
1756 * following the termination of the page-flipping sequence
1757 * and indeed performing the enable as a co-routine and not
1758 * waiting synchronously upon the vblank.
1759 */
1760 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001761}
1762
1763void intel_disable_fbc(struct drm_device *dev)
1764{
1765 struct drm_i915_private *dev_priv = dev->dev_private;
1766
Chris Wilson1630fe72011-07-08 12:22:42 +01001767 intel_cancel_fbc_work(dev_priv);
1768
Adam Jacksonee5382a2010-04-23 11:17:39 -04001769 if (!dev_priv->display.disable_fbc)
1770 return;
1771
1772 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001773 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001774}
1775
Jesse Barnes80824002009-09-10 15:28:06 -07001776/**
1777 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001778 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001779 *
1780 * Set up the framebuffer compression hardware at mode set time. We
1781 * enable it if possible:
1782 * - plane A only (on pre-965)
1783 * - no pixel mulitply/line duplication
1784 * - no alpha buffer discard
1785 * - no dual wide
1786 * - framebuffer <= 2048 in width, 1536 in height
1787 *
1788 * We can't assume that any compression will take place (worst case),
1789 * so the compressed buffer has to be the same size as the uncompressed
1790 * one. It also must reside (along with the line length buffer) in
1791 * stolen memory.
1792 *
1793 * We need to enable/disable FBC on a global basis.
1794 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001795static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001796{
Jesse Barnes80824002009-09-10 15:28:06 -07001797 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001798 struct drm_crtc *crtc = NULL, *tmp_crtc;
1799 struct intel_crtc *intel_crtc;
1800 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001801 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001802 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001803 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001804
1805 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001806
1807 if (!i915_powersave)
1808 return;
1809
Adam Jacksonee5382a2010-04-23 11:17:39 -04001810 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001811 return;
1812
Jesse Barnes80824002009-09-10 15:28:06 -07001813 /*
1814 * If FBC is already on, we just have to verify that we can
1815 * keep it that way...
1816 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001817 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001818 * - changing FBC params (stride, fence, mode)
1819 * - new fb is too large to fit in compressed buffer
1820 * - going to an unsupported config (interlace, pixel multiply, etc.)
1821 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001822 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001823 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001824 if (crtc) {
1825 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1826 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1827 goto out_disable;
1828 }
1829 crtc = tmp_crtc;
1830 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001831 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001832
1833 if (!crtc || crtc->fb == NULL) {
1834 DRM_DEBUG_KMS("no output, disabling\n");
1835 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001836 goto out_disable;
1837 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001838
1839 intel_crtc = to_intel_crtc(crtc);
1840 fb = crtc->fb;
1841 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001842 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001843
Keith Packardcd0de032011-09-19 21:34:19 -07001844 enable_fbc = i915_enable_fbc;
1845 if (enable_fbc < 0) {
1846 DRM_DEBUG_KMS("fbc set to per-chip default\n");
1847 enable_fbc = 1;
1848 if (INTEL_INFO(dev)->gen <= 5)
1849 enable_fbc = 0;
1850 }
1851 if (!enable_fbc) {
1852 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001853 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1854 goto out_disable;
1855 }
Chris Wilson05394f32010-11-08 19:18:58 +00001856 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001857 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001858 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001859 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001860 goto out_disable;
1861 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001862 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1863 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001864 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001865 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001866 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001867 goto out_disable;
1868 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001869 if ((crtc->mode.hdisplay > 2048) ||
1870 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001871 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001872 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001873 goto out_disable;
1874 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001875 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001876 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001877 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001878 goto out_disable;
1879 }
Chris Wilsonde568512011-07-08 12:22:39 +01001880
1881 /* The use of a CPU fence is mandatory in order to detect writes
1882 * by the CPU to the scanout and trigger updates to the FBC.
1883 */
1884 if (obj->tiling_mode != I915_TILING_X ||
1885 obj->fence_reg == I915_FENCE_REG_NONE) {
1886 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001887 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001888 goto out_disable;
1889 }
1890
Jason Wesselc924b932010-08-05 09:22:32 -05001891 /* If the kernel debugger is active, always disable compression */
1892 if (in_dbg_master())
1893 goto out_disable;
1894
Chris Wilson016b9b62011-07-08 12:22:43 +01001895 /* If the scanout has not changed, don't modify the FBC settings.
1896 * Note that we make the fundamental assumption that the fb->obj
1897 * cannot be unpinned (and have its GTT offset and fence revoked)
1898 * without first being decoupled from the scanout and FBC disabled.
1899 */
1900 if (dev_priv->cfb_plane == intel_crtc->plane &&
1901 dev_priv->cfb_fb == fb->base.id &&
1902 dev_priv->cfb_y == crtc->y)
1903 return;
1904
1905 if (intel_fbc_enabled(dev)) {
1906 /* We update FBC along two paths, after changing fb/crtc
1907 * configuration (modeswitching) and after page-flipping
1908 * finishes. For the latter, we know that not only did
1909 * we disable the FBC at the start of the page-flip
1910 * sequence, but also more than one vblank has passed.
1911 *
1912 * For the former case of modeswitching, it is possible
1913 * to switch between two FBC valid configurations
1914 * instantaneously so we do need to disable the FBC
1915 * before we can modify its control registers. We also
1916 * have to wait for the next vblank for that to take
1917 * effect. However, since we delay enabling FBC we can
1918 * assume that a vblank has passed since disabling and
1919 * that we can safely alter the registers in the deferred
1920 * callback.
1921 *
1922 * In the scenario that we go from a valid to invalid
1923 * and then back to valid FBC configuration we have
1924 * no strict enforcement that a vblank occurred since
1925 * disabling the FBC. However, along all current pipe
1926 * disabling paths we do need to wait for a vblank at
1927 * some point. And we wait before enabling FBC anyway.
1928 */
1929 DRM_DEBUG_KMS("disabling active FBC for update\n");
1930 intel_disable_fbc(dev);
1931 }
1932
Chris Wilsonbed4a672010-09-11 10:47:47 +01001933 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001934 return;
1935
1936out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001937 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001938 if (intel_fbc_enabled(dev)) {
1939 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001940 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001941 }
Jesse Barnes80824002009-09-10 15:28:06 -07001942}
1943
Chris Wilson127bd2a2010-07-23 23:32:05 +01001944int
Chris Wilson48b956c2010-09-14 12:50:34 +01001945intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001946 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001947 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948{
Chris Wilsonce453d82011-02-21 14:43:56 +00001949 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950 u32 alignment;
1951 int ret;
1952
Chris Wilson05394f32010-11-08 19:18:58 +00001953 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001954 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001955 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1956 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001957 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001958 alignment = 4 * 1024;
1959 else
1960 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961 break;
1962 case I915_TILING_X:
1963 /* pin() will align the object as required by fence */
1964 alignment = 0;
1965 break;
1966 case I915_TILING_Y:
1967 /* FIXME: Is this true? */
1968 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1969 return -EINVAL;
1970 default:
1971 BUG();
1972 }
1973
Chris Wilsonce453d82011-02-21 14:43:56 +00001974 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001975 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001976 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001977 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978
1979 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1980 * fence, whereas 965+ only requires a fence if using
1981 * framebuffer compression. For simplicity, we always install
1982 * a fence as the cost is not that onerous.
1983 */
Chris Wilson05394f32010-11-08 19:18:58 +00001984 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001985 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001986 if (ret)
1987 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001988 }
1989
Chris Wilsonce453d82011-02-21 14:43:56 +00001990 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001991 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001992
1993err_unpin:
1994 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001995err_interruptible:
1996 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001997 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001998}
1999
Jesse Barnes17638cd2011-06-24 12:19:23 -07002000static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2001 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002002{
2003 struct drm_device *dev = crtc->dev;
2004 struct drm_i915_private *dev_priv = dev->dev_private;
2005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2006 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002007 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002008 int plane = intel_crtc->plane;
2009 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002010 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002011 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002012
2013 switch (plane) {
2014 case 0:
2015 case 1:
2016 break;
2017 default:
2018 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2019 return -EINVAL;
2020 }
2021
2022 intel_fb = to_intel_framebuffer(fb);
2023 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002024
Chris Wilson5eddb702010-09-11 13:48:45 +01002025 reg = DSPCNTR(plane);
2026 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002027 /* Mask out pixel format bits in case we change it */
2028 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2029 switch (fb->bits_per_pixel) {
2030 case 8:
2031 dspcntr |= DISPPLANE_8BPP;
2032 break;
2033 case 16:
2034 if (fb->depth == 15)
2035 dspcntr |= DISPPLANE_15_16BPP;
2036 else
2037 dspcntr |= DISPPLANE_16BPP;
2038 break;
2039 case 24:
2040 case 32:
2041 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2042 break;
2043 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002044 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002045 return -EINVAL;
2046 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002047 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002048 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002049 dspcntr |= DISPPLANE_TILED;
2050 else
2051 dspcntr &= ~DISPPLANE_TILED;
2052 }
2053
Chris Wilson5eddb702010-09-11 13:48:45 +01002054 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002055
Chris Wilson05394f32010-11-08 19:18:58 +00002056 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002057 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2058
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002059 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2060 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002061 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002062 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002063 I915_WRITE(DSPSURF(plane), Start);
2064 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2065 I915_WRITE(DSPADDR(plane), Offset);
2066 } else
2067 I915_WRITE(DSPADDR(plane), Start + Offset);
2068 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002069
Jesse Barnes17638cd2011-06-24 12:19:23 -07002070 return 0;
2071}
2072
2073static int ironlake_update_plane(struct drm_crtc *crtc,
2074 struct drm_framebuffer *fb, int x, int y)
2075{
2076 struct drm_device *dev = crtc->dev;
2077 struct drm_i915_private *dev_priv = dev->dev_private;
2078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2079 struct intel_framebuffer *intel_fb;
2080 struct drm_i915_gem_object *obj;
2081 int plane = intel_crtc->plane;
2082 unsigned long Start, Offset;
2083 u32 dspcntr;
2084 u32 reg;
2085
2086 switch (plane) {
2087 case 0:
2088 case 1:
2089 break;
2090 default:
2091 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2092 return -EINVAL;
2093 }
2094
2095 intel_fb = to_intel_framebuffer(fb);
2096 obj = intel_fb->obj;
2097
2098 reg = DSPCNTR(plane);
2099 dspcntr = I915_READ(reg);
2100 /* Mask out pixel format bits in case we change it */
2101 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2102 switch (fb->bits_per_pixel) {
2103 case 8:
2104 dspcntr |= DISPPLANE_8BPP;
2105 break;
2106 case 16:
2107 if (fb->depth != 16)
2108 return -EINVAL;
2109
2110 dspcntr |= DISPPLANE_16BPP;
2111 break;
2112 case 24:
2113 case 32:
2114 if (fb->depth == 24)
2115 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2116 else if (fb->depth == 30)
2117 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2118 else
2119 return -EINVAL;
2120 break;
2121 default:
2122 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2123 return -EINVAL;
2124 }
2125
2126 if (obj->tiling_mode != I915_TILING_NONE)
2127 dspcntr |= DISPPLANE_TILED;
2128 else
2129 dspcntr &= ~DISPPLANE_TILED;
2130
2131 /* must disable */
2132 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2133
2134 I915_WRITE(reg, dspcntr);
2135
2136 Start = obj->gtt_offset;
2137 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2138
2139 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2140 Start, Offset, x, y, fb->pitch);
2141 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
2142 I915_WRITE(DSPSURF(plane), Start);
2143 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2144 I915_WRITE(DSPADDR(plane), Offset);
2145 POSTING_READ(reg);
2146
2147 return 0;
2148}
2149
2150/* Assume fb object is pinned & idle & fenced and just update base pointers */
2151static int
2152intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2153 int x, int y, enum mode_set_atomic state)
2154{
2155 struct drm_device *dev = crtc->dev;
2156 struct drm_i915_private *dev_priv = dev->dev_private;
2157 int ret;
2158
2159 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2160 if (ret)
2161 return ret;
2162
Chris Wilsonbed4a672010-09-11 10:47:47 +01002163 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002164 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002165
2166 return 0;
2167}
2168
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002169static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002170intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2171 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002172{
2173 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002174 struct drm_i915_master_private *master_priv;
2175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002176 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002177
2178 /* no fb bound */
2179 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002180 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002181 return 0;
2182 }
2183
Chris Wilson265db952010-09-20 15:41:01 +01002184 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002185 case 0:
2186 case 1:
2187 break;
2188 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002189 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002190 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002191 }
2192
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002193 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002194 ret = intel_pin_and_fence_fb_obj(dev,
2195 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002196 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002197 if (ret != 0) {
2198 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002199 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002200 return ret;
2201 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002202
Chris Wilson265db952010-09-20 15:41:01 +01002203 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002204 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002205 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002206
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002207 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002208 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002209 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002210
2211 /* Big Hammer, we also need to ensure that any pending
2212 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2213 * current scanout is retired before unpinning the old
2214 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002215 *
2216 * This should only fail upon a hung GPU, in which case we
2217 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002218 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002219 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002220 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002221 }
2222
Jason Wessel21c74a82010-10-13 14:09:44 -05002223 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2224 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002225 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002226 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002227 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002228 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002229 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002230 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002231
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002232 if (old_fb) {
2233 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002234 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002235 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002236
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002237 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002238
2239 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002240 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002241
2242 master_priv = dev->primary->master->driver_priv;
2243 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002244 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002245
Chris Wilson265db952010-09-20 15:41:01 +01002246 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002247 master_priv->sarea_priv->pipeB_x = x;
2248 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002249 } else {
2250 master_priv->sarea_priv->pipeA_x = x;
2251 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002252 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002253
2254 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002255}
2256
Chris Wilson5eddb702010-09-11 13:48:45 +01002257static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002258{
2259 struct drm_device *dev = crtc->dev;
2260 struct drm_i915_private *dev_priv = dev->dev_private;
2261 u32 dpa_ctl;
2262
Zhao Yakui28c97732009-10-09 11:39:41 +08002263 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002264 dpa_ctl = I915_READ(DP_A);
2265 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2266
2267 if (clock < 200000) {
2268 u32 temp;
2269 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2270 /* workaround for 160Mhz:
2271 1) program 0x4600c bits 15:0 = 0x8124
2272 2) program 0x46010 bit 0 = 1
2273 3) program 0x46034 bit 24 = 1
2274 4) program 0x64000 bit 14 = 1
2275 */
2276 temp = I915_READ(0x4600c);
2277 temp &= 0xffff0000;
2278 I915_WRITE(0x4600c, temp | 0x8124);
2279
2280 temp = I915_READ(0x46010);
2281 I915_WRITE(0x46010, temp | 1);
2282
2283 temp = I915_READ(0x46034);
2284 I915_WRITE(0x46034, temp | (1 << 24));
2285 } else {
2286 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2287 }
2288 I915_WRITE(DP_A, dpa_ctl);
2289
Chris Wilson5eddb702010-09-11 13:48:45 +01002290 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002291 udelay(500);
2292}
2293
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002294static void intel_fdi_normal_train(struct drm_crtc *crtc)
2295{
2296 struct drm_device *dev = crtc->dev;
2297 struct drm_i915_private *dev_priv = dev->dev_private;
2298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2299 int pipe = intel_crtc->pipe;
2300 u32 reg, temp;
2301
2302 /* enable normal train */
2303 reg = FDI_TX_CTL(pipe);
2304 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002305 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002306 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2307 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002308 } else {
2309 temp &= ~FDI_LINK_TRAIN_NONE;
2310 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002311 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002312 I915_WRITE(reg, temp);
2313
2314 reg = FDI_RX_CTL(pipe);
2315 temp = I915_READ(reg);
2316 if (HAS_PCH_CPT(dev)) {
2317 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2318 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2319 } else {
2320 temp &= ~FDI_LINK_TRAIN_NONE;
2321 temp |= FDI_LINK_TRAIN_NONE;
2322 }
2323 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2324
2325 /* wait one idle pattern time */
2326 POSTING_READ(reg);
2327 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002328
2329 /* IVB wants error correction enabled */
2330 if (IS_IVYBRIDGE(dev))
2331 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2332 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002333}
2334
Jesse Barnes291427f2011-07-29 12:42:37 -07002335static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2336{
2337 struct drm_i915_private *dev_priv = dev->dev_private;
2338 u32 flags = I915_READ(SOUTH_CHICKEN1);
2339
2340 flags |= FDI_PHASE_SYNC_OVR(pipe);
2341 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2342 flags |= FDI_PHASE_SYNC_EN(pipe);
2343 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2344 POSTING_READ(SOUTH_CHICKEN1);
2345}
2346
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002347/* The FDI link training functions for ILK/Ibexpeak. */
2348static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2349{
2350 struct drm_device *dev = crtc->dev;
2351 struct drm_i915_private *dev_priv = dev->dev_private;
2352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2353 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002354 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002355 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002356
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002357 /* FDI needs bits from pipe & plane first */
2358 assert_pipe_enabled(dev_priv, pipe);
2359 assert_plane_enabled(dev_priv, plane);
2360
Adam Jacksone1a44742010-06-25 15:32:14 -04002361 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2362 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002363 reg = FDI_RX_IMR(pipe);
2364 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002365 temp &= ~FDI_RX_SYMBOL_LOCK;
2366 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002367 I915_WRITE(reg, temp);
2368 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002369 udelay(150);
2370
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002372 reg = FDI_TX_CTL(pipe);
2373 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002374 temp &= ~(7 << 19);
2375 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002376 temp &= ~FDI_LINK_TRAIN_NONE;
2377 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002379
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 reg = FDI_RX_CTL(pipe);
2381 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002382 temp &= ~FDI_LINK_TRAIN_NONE;
2383 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002384 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2385
2386 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002387 udelay(150);
2388
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002389 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002390 if (HAS_PCH_IBX(dev)) {
2391 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2392 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2393 FDI_RX_PHASE_SYNC_POINTER_EN);
2394 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002395
Chris Wilson5eddb702010-09-11 13:48:45 +01002396 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002397 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2400
2401 if ((temp & FDI_RX_BIT_LOCK)) {
2402 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002404 break;
2405 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002407 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002409
2410 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 reg = FDI_TX_CTL(pipe);
2412 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002413 temp &= ~FDI_LINK_TRAIN_NONE;
2414 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002415 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002416
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 reg = FDI_RX_CTL(pipe);
2418 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002419 temp &= ~FDI_LINK_TRAIN_NONE;
2420 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002421 I915_WRITE(reg, temp);
2422
2423 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424 udelay(150);
2425
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002427 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2430
2431 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002433 DRM_DEBUG_KMS("FDI train 2 done.\n");
2434 break;
2435 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002436 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002437 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002438 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002439
2440 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002441
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002442}
2443
Akshay Joshi0206e352011-08-16 15:34:10 -04002444static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002445 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2446 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2447 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2448 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2449};
2450
2451/* The FDI link training functions for SNB/Cougarpoint. */
2452static void gen6_fdi_link_train(struct drm_crtc *crtc)
2453{
2454 struct drm_device *dev = crtc->dev;
2455 struct drm_i915_private *dev_priv = dev->dev_private;
2456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2457 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002459
Adam Jacksone1a44742010-06-25 15:32:14 -04002460 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2461 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 reg = FDI_RX_IMR(pipe);
2463 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002464 temp &= ~FDI_RX_SYMBOL_LOCK;
2465 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002466 I915_WRITE(reg, temp);
2467
2468 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002469 udelay(150);
2470
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002471 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 reg = FDI_TX_CTL(pipe);
2473 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002474 temp &= ~(7 << 19);
2475 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002476 temp &= ~FDI_LINK_TRAIN_NONE;
2477 temp |= FDI_LINK_TRAIN_PATTERN_1;
2478 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2479 /* SNB-B */
2480 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 reg = FDI_RX_CTL(pipe);
2484 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485 if (HAS_PCH_CPT(dev)) {
2486 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2487 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2488 } else {
2489 temp &= ~FDI_LINK_TRAIN_NONE;
2490 temp |= FDI_LINK_TRAIN_PATTERN_1;
2491 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2493
2494 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 udelay(150);
2496
Jesse Barnes291427f2011-07-29 12:42:37 -07002497 if (HAS_PCH_CPT(dev))
2498 cpt_phase_pointer_enable(dev, pipe);
2499
Akshay Joshi0206e352011-08-16 15:34:10 -04002500 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002501 reg = FDI_TX_CTL(pipe);
2502 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2504 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 I915_WRITE(reg, temp);
2506
2507 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 udelay(500);
2509
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 reg = FDI_RX_IIR(pipe);
2511 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2513
2514 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 DRM_DEBUG_KMS("FDI train 1 done.\n");
2517 break;
2518 }
2519 }
2520 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522
2523 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 reg = FDI_TX_CTL(pipe);
2525 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 temp &= ~FDI_LINK_TRAIN_NONE;
2527 temp |= FDI_LINK_TRAIN_PATTERN_2;
2528 if (IS_GEN6(dev)) {
2529 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2530 /* SNB-B */
2531 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2532 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 reg = FDI_RX_CTL(pipe);
2536 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 if (HAS_PCH_CPT(dev)) {
2538 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2539 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2540 } else {
2541 temp &= ~FDI_LINK_TRAIN_NONE;
2542 temp |= FDI_LINK_TRAIN_PATTERN_2;
2543 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 I915_WRITE(reg, temp);
2545
2546 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547 udelay(150);
2548
Akshay Joshi0206e352011-08-16 15:34:10 -04002549 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 reg = FDI_TX_CTL(pipe);
2551 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2553 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 I915_WRITE(reg, temp);
2555
2556 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 udelay(500);
2558
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 reg = FDI_RX_IIR(pipe);
2560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2562
2563 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002564 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002565 DRM_DEBUG_KMS("FDI train 2 done.\n");
2566 break;
2567 }
2568 }
2569 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571
2572 DRM_DEBUG_KMS("FDI train done.\n");
2573}
2574
Jesse Barnes357555c2011-04-28 15:09:55 -07002575/* Manual link training for Ivy Bridge A0 parts */
2576static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2577{
2578 struct drm_device *dev = crtc->dev;
2579 struct drm_i915_private *dev_priv = dev->dev_private;
2580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2581 int pipe = intel_crtc->pipe;
2582 u32 reg, temp, i;
2583
2584 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2585 for train result */
2586 reg = FDI_RX_IMR(pipe);
2587 temp = I915_READ(reg);
2588 temp &= ~FDI_RX_SYMBOL_LOCK;
2589 temp &= ~FDI_RX_BIT_LOCK;
2590 I915_WRITE(reg, temp);
2591
2592 POSTING_READ(reg);
2593 udelay(150);
2594
2595 /* enable CPU FDI TX and PCH FDI RX */
2596 reg = FDI_TX_CTL(pipe);
2597 temp = I915_READ(reg);
2598 temp &= ~(7 << 19);
2599 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2600 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2601 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2602 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2603 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002604 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002605 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2606
2607 reg = FDI_RX_CTL(pipe);
2608 temp = I915_READ(reg);
2609 temp &= ~FDI_LINK_TRAIN_AUTO;
2610 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2611 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002612 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002613 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2614
2615 POSTING_READ(reg);
2616 udelay(150);
2617
Jesse Barnes291427f2011-07-29 12:42:37 -07002618 if (HAS_PCH_CPT(dev))
2619 cpt_phase_pointer_enable(dev, pipe);
2620
Akshay Joshi0206e352011-08-16 15:34:10 -04002621 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002622 reg = FDI_TX_CTL(pipe);
2623 temp = I915_READ(reg);
2624 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2625 temp |= snb_b_fdi_train_param[i];
2626 I915_WRITE(reg, temp);
2627
2628 POSTING_READ(reg);
2629 udelay(500);
2630
2631 reg = FDI_RX_IIR(pipe);
2632 temp = I915_READ(reg);
2633 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2634
2635 if (temp & FDI_RX_BIT_LOCK ||
2636 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2637 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2638 DRM_DEBUG_KMS("FDI train 1 done.\n");
2639 break;
2640 }
2641 }
2642 if (i == 4)
2643 DRM_ERROR("FDI train 1 fail!\n");
2644
2645 /* Train 2 */
2646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
2648 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2649 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2650 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2651 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2652 I915_WRITE(reg, temp);
2653
2654 reg = FDI_RX_CTL(pipe);
2655 temp = I915_READ(reg);
2656 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2657 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2658 I915_WRITE(reg, temp);
2659
2660 POSTING_READ(reg);
2661 udelay(150);
2662
Akshay Joshi0206e352011-08-16 15:34:10 -04002663 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002664 reg = FDI_TX_CTL(pipe);
2665 temp = I915_READ(reg);
2666 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2667 temp |= snb_b_fdi_train_param[i];
2668 I915_WRITE(reg, temp);
2669
2670 POSTING_READ(reg);
2671 udelay(500);
2672
2673 reg = FDI_RX_IIR(pipe);
2674 temp = I915_READ(reg);
2675 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2676
2677 if (temp & FDI_RX_SYMBOL_LOCK) {
2678 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2679 DRM_DEBUG_KMS("FDI train 2 done.\n");
2680 break;
2681 }
2682 }
2683 if (i == 4)
2684 DRM_ERROR("FDI train 2 fail!\n");
2685
2686 DRM_DEBUG_KMS("FDI train done.\n");
2687}
2688
2689static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002690{
2691 struct drm_device *dev = crtc->dev;
2692 struct drm_i915_private *dev_priv = dev->dev_private;
2693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2694 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002695 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002696
Jesse Barnesc64e3112010-09-10 11:27:03 -07002697 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002698 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2699 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002700
Jesse Barnes0e23b992010-09-10 11:10:00 -07002701 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 reg = FDI_RX_CTL(pipe);
2703 temp = I915_READ(reg);
2704 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002705 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002706 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2707 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2708
2709 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002710 udelay(200);
2711
2712 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002713 temp = I915_READ(reg);
2714 I915_WRITE(reg, temp | FDI_PCDCLK);
2715
2716 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002717 udelay(200);
2718
2719 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 reg = FDI_TX_CTL(pipe);
2721 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002722 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002723 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2724
2725 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002726 udelay(100);
2727 }
2728}
2729
Jesse Barnes291427f2011-07-29 12:42:37 -07002730static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2731{
2732 struct drm_i915_private *dev_priv = dev->dev_private;
2733 u32 flags = I915_READ(SOUTH_CHICKEN1);
2734
2735 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2736 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2737 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2738 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2739 POSTING_READ(SOUTH_CHICKEN1);
2740}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002741static void ironlake_fdi_disable(struct drm_crtc *crtc)
2742{
2743 struct drm_device *dev = crtc->dev;
2744 struct drm_i915_private *dev_priv = dev->dev_private;
2745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2746 int pipe = intel_crtc->pipe;
2747 u32 reg, temp;
2748
2749 /* disable CPU FDI tx and PCH FDI rx */
2750 reg = FDI_TX_CTL(pipe);
2751 temp = I915_READ(reg);
2752 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2753 POSTING_READ(reg);
2754
2755 reg = FDI_RX_CTL(pipe);
2756 temp = I915_READ(reg);
2757 temp &= ~(0x7 << 16);
2758 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2759 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2760
2761 POSTING_READ(reg);
2762 udelay(100);
2763
2764 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002765 if (HAS_PCH_IBX(dev)) {
2766 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002767 I915_WRITE(FDI_RX_CHICKEN(pipe),
2768 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002769 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002770 } else if (HAS_PCH_CPT(dev)) {
2771 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002772 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002773
2774 /* still set train pattern 1 */
2775 reg = FDI_TX_CTL(pipe);
2776 temp = I915_READ(reg);
2777 temp &= ~FDI_LINK_TRAIN_NONE;
2778 temp |= FDI_LINK_TRAIN_PATTERN_1;
2779 I915_WRITE(reg, temp);
2780
2781 reg = FDI_RX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 if (HAS_PCH_CPT(dev)) {
2784 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2785 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2786 } else {
2787 temp &= ~FDI_LINK_TRAIN_NONE;
2788 temp |= FDI_LINK_TRAIN_PATTERN_1;
2789 }
2790 /* BPC in FDI rx is consistent with that in PIPECONF */
2791 temp &= ~(0x07 << 16);
2792 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2793 I915_WRITE(reg, temp);
2794
2795 POSTING_READ(reg);
2796 udelay(100);
2797}
2798
Chris Wilson6b383a72010-09-13 13:54:26 +01002799/*
2800 * When we disable a pipe, we need to clear any pending scanline wait events
2801 * to avoid hanging the ring, which we assume we are waiting on.
2802 */
2803static void intel_clear_scanline_wait(struct drm_device *dev)
2804{
2805 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002806 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002807 u32 tmp;
2808
2809 if (IS_GEN2(dev))
2810 /* Can't break the hang on i8xx */
2811 return;
2812
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002813 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002814 tmp = I915_READ_CTL(ring);
2815 if (tmp & RING_WAIT)
2816 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002817}
2818
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002819static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2820{
Chris Wilson05394f32010-11-08 19:18:58 +00002821 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002822 struct drm_i915_private *dev_priv;
2823
2824 if (crtc->fb == NULL)
2825 return;
2826
Chris Wilson05394f32010-11-08 19:18:58 +00002827 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002828 dev_priv = crtc->dev->dev_private;
2829 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002830 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002831}
2832
Jesse Barnes040484a2011-01-03 12:14:26 -08002833static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2834{
2835 struct drm_device *dev = crtc->dev;
2836 struct drm_mode_config *mode_config = &dev->mode_config;
2837 struct intel_encoder *encoder;
2838
2839 /*
2840 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2841 * must be driven by its own crtc; no sharing is possible.
2842 */
2843 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2844 if (encoder->base.crtc != crtc)
2845 continue;
2846
2847 switch (encoder->type) {
2848 case INTEL_OUTPUT_EDP:
2849 if (!intel_encoder_is_pch_edp(&encoder->base))
2850 return false;
2851 continue;
2852 }
2853 }
2854
2855 return true;
2856}
2857
Jesse Barnesf67a5592011-01-05 10:31:48 -08002858/*
2859 * Enable PCH resources required for PCH ports:
2860 * - PCH PLLs
2861 * - FDI training & RX/TX
2862 * - update transcoder timings
2863 * - DP transcoding bits
2864 * - transcoder
2865 */
2866static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002867{
2868 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002869 struct drm_i915_private *dev_priv = dev->dev_private;
2870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2871 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002872 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002873
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002874 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002875 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002876
Jesse Barnes92f25842011-01-04 15:09:34 -08002877 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002878
2879 if (HAS_PCH_CPT(dev)) {
2880 /* Be sure PCH DPLL SEL is set */
2881 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002882 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002883 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002884 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002885 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2886 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002887 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002888
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002889 /* set transcoder timing, panel must allow it */
2890 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002891 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2892 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2893 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2894
2895 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2896 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2897 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002898
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002899 intel_fdi_normal_train(crtc);
2900
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002901 /* For PCH DP, enable TRANS_DP_CTL */
2902 if (HAS_PCH_CPT(dev) &&
2903 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002904 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002905 reg = TRANS_DP_CTL(pipe);
2906 temp = I915_READ(reg);
2907 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002908 TRANS_DP_SYNC_MASK |
2909 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002910 temp |= (TRANS_DP_OUTPUT_ENABLE |
2911 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002912 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002913
2914 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002915 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002916 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002917 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002918
2919 switch (intel_trans_dp_port_sel(crtc)) {
2920 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002921 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002922 break;
2923 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002924 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002925 break;
2926 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002927 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002928 break;
2929 default:
2930 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002931 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002932 break;
2933 }
2934
Chris Wilson5eddb702010-09-11 13:48:45 +01002935 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002936 }
2937
Jesse Barnes040484a2011-01-03 12:14:26 -08002938 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002939}
2940
2941static void ironlake_crtc_enable(struct drm_crtc *crtc)
2942{
2943 struct drm_device *dev = crtc->dev;
2944 struct drm_i915_private *dev_priv = dev->dev_private;
2945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2946 int pipe = intel_crtc->pipe;
2947 int plane = intel_crtc->plane;
2948 u32 temp;
2949 bool is_pch_port;
2950
2951 if (intel_crtc->active)
2952 return;
2953
2954 intel_crtc->active = true;
2955 intel_update_watermarks(dev);
2956
2957 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2958 temp = I915_READ(PCH_LVDS);
2959 if ((temp & LVDS_PORT_EN) == 0)
2960 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2961 }
2962
2963 is_pch_port = intel_crtc_driving_pch(crtc);
2964
2965 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002966 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002967 else
2968 ironlake_fdi_disable(crtc);
2969
2970 /* Enable panel fitting for LVDS */
2971 if (dev_priv->pch_pf_size &&
2972 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2973 /* Force use of hard-coded filter coefficients
2974 * as some pre-programmed values are broken,
2975 * e.g. x201.
2976 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002977 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2978 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2979 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002980 }
2981
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02002982 /*
2983 * On ILK+ LUT must be loaded before the pipe is running but with
2984 * clocks enabled
2985 */
2986 intel_crtc_load_lut(crtc);
2987
Jesse Barnesf67a5592011-01-05 10:31:48 -08002988 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2989 intel_enable_plane(dev_priv, plane, pipe);
2990
2991 if (is_pch_port)
2992 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002993
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002994 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002995 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002996 mutex_unlock(&dev->struct_mutex);
2997
Chris Wilson6b383a72010-09-13 13:54:26 +01002998 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002999}
3000
3001static void ironlake_crtc_disable(struct drm_crtc *crtc)
3002{
3003 struct drm_device *dev = crtc->dev;
3004 struct drm_i915_private *dev_priv = dev->dev_private;
3005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3006 int pipe = intel_crtc->pipe;
3007 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003009
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003010 if (!intel_crtc->active)
3011 return;
3012
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003013 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003014 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003015 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003016
Jesse Barnesb24e7172011-01-04 15:09:30 -08003017 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003018
Chris Wilson973d04f2011-07-08 12:22:37 +01003019 if (dev_priv->cfb_plane == plane)
3020 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003021
Jesse Barnesb24e7172011-01-04 15:09:30 -08003022 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003023
Jesse Barnes6be4a602010-09-10 10:26:01 -07003024 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003025 I915_WRITE(PF_CTL(pipe), 0);
3026 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003027
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003028 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003029
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003030 /* This is a horrible layering violation; we should be doing this in
3031 * the connector/encoder ->prepare instead, but we don't always have
3032 * enough information there about the config to know whether it will
3033 * actually be necessary or just cause undesired flicker.
3034 */
3035 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003036
Jesse Barnes040484a2011-01-03 12:14:26 -08003037 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003038
Jesse Barnes6be4a602010-09-10 10:26:01 -07003039 if (HAS_PCH_CPT(dev)) {
3040 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003041 reg = TRANS_DP_CTL(pipe);
3042 temp = I915_READ(reg);
3043 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003044 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003045 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003046
3047 /* disable DPLL_SEL */
3048 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003049 switch (pipe) {
3050 case 0:
3051 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3052 break;
3053 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003054 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003055 break;
3056 case 2:
3057 /* FIXME: manage transcoder PLLs? */
3058 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3059 break;
3060 default:
3061 BUG(); /* wtf */
3062 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003063 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003064 }
3065
3066 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08003067 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003068
3069 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003070 reg = FDI_RX_CTL(pipe);
3071 temp = I915_READ(reg);
3072 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003073
3074 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003075 reg = FDI_TX_CTL(pipe);
3076 temp = I915_READ(reg);
3077 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3078
3079 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003080 udelay(100);
3081
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 reg = FDI_RX_CTL(pipe);
3083 temp = I915_READ(reg);
3084 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003085
3086 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003087 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003088 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003089
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003090 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003091 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003092
3093 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003094 intel_update_fbc(dev);
3095 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003096 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003097}
3098
3099static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3100{
3101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3102 int pipe = intel_crtc->pipe;
3103 int plane = intel_crtc->plane;
3104
Zhenyu Wang2c072452009-06-05 15:38:42 +08003105 /* XXX: When our outputs are all unaware of DPMS modes other than off
3106 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3107 */
3108 switch (mode) {
3109 case DRM_MODE_DPMS_ON:
3110 case DRM_MODE_DPMS_STANDBY:
3111 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003112 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003113 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003114 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003115
Zhenyu Wang2c072452009-06-05 15:38:42 +08003116 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003117 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003118 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003119 break;
3120 }
3121}
3122
Daniel Vetter02e792f2009-09-15 22:57:34 +02003123static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3124{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003125 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003126 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003127 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003128
Chris Wilson23f09ce2010-08-12 13:53:37 +01003129 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003130 dev_priv->mm.interruptible = false;
3131 (void) intel_overlay_switch_off(intel_crtc->overlay);
3132 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003133 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003134 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003135
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003136 /* Let userspace switch the overlay on again. In most cases userspace
3137 * has to recompute where to put it anyway.
3138 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003139}
3140
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003141static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003142{
3143 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003144 struct drm_i915_private *dev_priv = dev->dev_private;
3145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3146 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003147 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003148
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003149 if (intel_crtc->active)
3150 return;
3151
3152 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003153 intel_update_watermarks(dev);
3154
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003155 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003156 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003157 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003158
3159 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003160 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003161
3162 /* Give the overlay scaler a chance to enable if it's on this pipe */
3163 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003164 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003165}
3166
3167static void i9xx_crtc_disable(struct drm_crtc *crtc)
3168{
3169 struct drm_device *dev = crtc->dev;
3170 struct drm_i915_private *dev_priv = dev->dev_private;
3171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3172 int pipe = intel_crtc->pipe;
3173 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003174
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003175 if (!intel_crtc->active)
3176 return;
3177
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003178 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003179 intel_crtc_wait_for_pending_flips(crtc);
3180 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003181 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003182 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003183
Chris Wilson973d04f2011-07-08 12:22:37 +01003184 if (dev_priv->cfb_plane == plane)
3185 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003186
Jesse Barnesb24e7172011-01-04 15:09:30 -08003187 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003188 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003189 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003190
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003191 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003192 intel_update_fbc(dev);
3193 intel_update_watermarks(dev);
3194 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003195}
3196
3197static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3198{
Jesse Barnes79e53942008-11-07 14:24:08 -08003199 /* XXX: When our outputs are all unaware of DPMS modes other than off
3200 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3201 */
3202 switch (mode) {
3203 case DRM_MODE_DPMS_ON:
3204 case DRM_MODE_DPMS_STANDBY:
3205 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003206 i9xx_crtc_enable(crtc);
3207 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003208 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003209 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003210 break;
3211 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003212}
3213
3214/**
3215 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003216 */
3217static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3218{
3219 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003220 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003221 struct drm_i915_master_private *master_priv;
3222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3223 int pipe = intel_crtc->pipe;
3224 bool enabled;
3225
Chris Wilson032d2a02010-09-06 16:17:22 +01003226 if (intel_crtc->dpms_mode == mode)
3227 return;
3228
Chris Wilsondebcadd2010-08-07 11:01:33 +01003229 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003230
Jesse Barnese70236a2009-09-21 10:42:27 -07003231 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003232
3233 if (!dev->primary->master)
3234 return;
3235
3236 master_priv = dev->primary->master->driver_priv;
3237 if (!master_priv->sarea_priv)
3238 return;
3239
3240 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3241
3242 switch (pipe) {
3243 case 0:
3244 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3245 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3246 break;
3247 case 1:
3248 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3249 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3250 break;
3251 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003252 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003253 break;
3254 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003255}
3256
Chris Wilsoncdd59982010-09-08 16:30:16 +01003257static void intel_crtc_disable(struct drm_crtc *crtc)
3258{
3259 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3260 struct drm_device *dev = crtc->dev;
3261
3262 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3263
3264 if (crtc->fb) {
3265 mutex_lock(&dev->struct_mutex);
3266 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3267 mutex_unlock(&dev->struct_mutex);
3268 }
3269}
3270
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003271/* Prepare for a mode set.
3272 *
3273 * Note we could be a lot smarter here. We need to figure out which outputs
3274 * will be enabled, which disabled (in short, how the config will changes)
3275 * and perform the minimum necessary steps to accomplish that, e.g. updating
3276 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3277 * panel fitting is in the proper state, etc.
3278 */
3279static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003280{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003281 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003282}
3283
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003284static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003285{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003286 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003287}
3288
3289static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3290{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003291 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003292}
3293
3294static void ironlake_crtc_commit(struct drm_crtc *crtc)
3295{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003296 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003297}
3298
Akshay Joshi0206e352011-08-16 15:34:10 -04003299void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003300{
3301 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3302 /* lvds has its own version of prepare see intel_lvds_prepare */
3303 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3304}
3305
Akshay Joshi0206e352011-08-16 15:34:10 -04003306void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003307{
3308 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3309 /* lvds has its own version of commit see intel_lvds_commit */
3310 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3311}
3312
Chris Wilsonea5b2132010-08-04 13:50:23 +01003313void intel_encoder_destroy(struct drm_encoder *encoder)
3314{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003315 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003316
Chris Wilsonea5b2132010-08-04 13:50:23 +01003317 drm_encoder_cleanup(encoder);
3318 kfree(intel_encoder);
3319}
3320
Jesse Barnes79e53942008-11-07 14:24:08 -08003321static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3322 struct drm_display_mode *mode,
3323 struct drm_display_mode *adjusted_mode)
3324{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003325 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003326
Eric Anholtbad720f2009-10-22 16:11:14 -07003327 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003328 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003329 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3330 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003331 }
Chris Wilson89749352010-09-12 18:25:19 +01003332
3333 /* XXX some encoders set the crtcinfo, others don't.
3334 * Obviously we need some form of conflict resolution here...
3335 */
3336 if (adjusted_mode->crtc_htotal == 0)
3337 drm_mode_set_crtcinfo(adjusted_mode, 0);
3338
Jesse Barnes79e53942008-11-07 14:24:08 -08003339 return true;
3340}
3341
Jesse Barnese70236a2009-09-21 10:42:27 -07003342static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003343{
Jesse Barnese70236a2009-09-21 10:42:27 -07003344 return 400000;
3345}
Jesse Barnes79e53942008-11-07 14:24:08 -08003346
Jesse Barnese70236a2009-09-21 10:42:27 -07003347static int i915_get_display_clock_speed(struct drm_device *dev)
3348{
3349 return 333000;
3350}
Jesse Barnes79e53942008-11-07 14:24:08 -08003351
Jesse Barnese70236a2009-09-21 10:42:27 -07003352static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3353{
3354 return 200000;
3355}
Jesse Barnes79e53942008-11-07 14:24:08 -08003356
Jesse Barnese70236a2009-09-21 10:42:27 -07003357static int i915gm_get_display_clock_speed(struct drm_device *dev)
3358{
3359 u16 gcfgc = 0;
3360
3361 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3362
3363 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003364 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003365 else {
3366 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3367 case GC_DISPLAY_CLOCK_333_MHZ:
3368 return 333000;
3369 default:
3370 case GC_DISPLAY_CLOCK_190_200_MHZ:
3371 return 190000;
3372 }
3373 }
3374}
Jesse Barnes79e53942008-11-07 14:24:08 -08003375
Jesse Barnese70236a2009-09-21 10:42:27 -07003376static int i865_get_display_clock_speed(struct drm_device *dev)
3377{
3378 return 266000;
3379}
3380
3381static int i855_get_display_clock_speed(struct drm_device *dev)
3382{
3383 u16 hpllcc = 0;
3384 /* Assume that the hardware is in the high speed state. This
3385 * should be the default.
3386 */
3387 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3388 case GC_CLOCK_133_200:
3389 case GC_CLOCK_100_200:
3390 return 200000;
3391 case GC_CLOCK_166_250:
3392 return 250000;
3393 case GC_CLOCK_100_133:
3394 return 133000;
3395 }
3396
3397 /* Shouldn't happen */
3398 return 0;
3399}
3400
3401static int i830_get_display_clock_speed(struct drm_device *dev)
3402{
3403 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003404}
3405
Zhenyu Wang2c072452009-06-05 15:38:42 +08003406struct fdi_m_n {
3407 u32 tu;
3408 u32 gmch_m;
3409 u32 gmch_n;
3410 u32 link_m;
3411 u32 link_n;
3412};
3413
3414static void
3415fdi_reduce_ratio(u32 *num, u32 *den)
3416{
3417 while (*num > 0xffffff || *den > 0xffffff) {
3418 *num >>= 1;
3419 *den >>= 1;
3420 }
3421}
3422
Zhenyu Wang2c072452009-06-05 15:38:42 +08003423static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003424ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3425 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003426{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003427 m_n->tu = 64; /* default size */
3428
Chris Wilson22ed1112010-12-04 01:01:29 +00003429 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3430 m_n->gmch_m = bits_per_pixel * pixel_clock;
3431 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003432 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3433
Chris Wilson22ed1112010-12-04 01:01:29 +00003434 m_n->link_m = pixel_clock;
3435 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003436 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3437}
3438
3439
Shaohua Li7662c8b2009-06-26 11:23:55 +08003440struct intel_watermark_params {
3441 unsigned long fifo_size;
3442 unsigned long max_wm;
3443 unsigned long default_wm;
3444 unsigned long guard_size;
3445 unsigned long cacheline_size;
3446};
3447
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003448/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003449static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003450 PINEVIEW_DISPLAY_FIFO,
3451 PINEVIEW_MAX_WM,
3452 PINEVIEW_DFT_WM,
3453 PINEVIEW_GUARD_WM,
3454 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003455};
Chris Wilsond2102462011-01-24 17:43:27 +00003456static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003457 PINEVIEW_DISPLAY_FIFO,
3458 PINEVIEW_MAX_WM,
3459 PINEVIEW_DFT_HPLLOFF_WM,
3460 PINEVIEW_GUARD_WM,
3461 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003462};
Chris Wilsond2102462011-01-24 17:43:27 +00003463static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003464 PINEVIEW_CURSOR_FIFO,
3465 PINEVIEW_CURSOR_MAX_WM,
3466 PINEVIEW_CURSOR_DFT_WM,
3467 PINEVIEW_CURSOR_GUARD_WM,
3468 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003469};
Chris Wilsond2102462011-01-24 17:43:27 +00003470static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003471 PINEVIEW_CURSOR_FIFO,
3472 PINEVIEW_CURSOR_MAX_WM,
3473 PINEVIEW_CURSOR_DFT_WM,
3474 PINEVIEW_CURSOR_GUARD_WM,
3475 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003476};
Chris Wilsond2102462011-01-24 17:43:27 +00003477static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003478 G4X_FIFO_SIZE,
3479 G4X_MAX_WM,
3480 G4X_MAX_WM,
3481 2,
3482 G4X_FIFO_LINE_SIZE,
3483};
Chris Wilsond2102462011-01-24 17:43:27 +00003484static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003485 I965_CURSOR_FIFO,
3486 I965_CURSOR_MAX_WM,
3487 I965_CURSOR_DFT_WM,
3488 2,
3489 G4X_FIFO_LINE_SIZE,
3490};
Chris Wilsond2102462011-01-24 17:43:27 +00003491static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003492 I965_CURSOR_FIFO,
3493 I965_CURSOR_MAX_WM,
3494 I965_CURSOR_DFT_WM,
3495 2,
3496 I915_FIFO_LINE_SIZE,
3497};
Chris Wilsond2102462011-01-24 17:43:27 +00003498static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003499 I945_FIFO_SIZE,
3500 I915_MAX_WM,
3501 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003502 2,
3503 I915_FIFO_LINE_SIZE
3504};
Chris Wilsond2102462011-01-24 17:43:27 +00003505static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003506 I915_FIFO_SIZE,
3507 I915_MAX_WM,
3508 1,
3509 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003510 I915_FIFO_LINE_SIZE
3511};
Chris Wilsond2102462011-01-24 17:43:27 +00003512static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003513 I855GM_FIFO_SIZE,
3514 I915_MAX_WM,
3515 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003516 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003517 I830_FIFO_LINE_SIZE
3518};
Chris Wilsond2102462011-01-24 17:43:27 +00003519static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003520 I830_FIFO_SIZE,
3521 I915_MAX_WM,
3522 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003523 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003524 I830_FIFO_LINE_SIZE
3525};
3526
Chris Wilsond2102462011-01-24 17:43:27 +00003527static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003528 ILK_DISPLAY_FIFO,
3529 ILK_DISPLAY_MAXWM,
3530 ILK_DISPLAY_DFTWM,
3531 2,
3532 ILK_FIFO_LINE_SIZE
3533};
Chris Wilsond2102462011-01-24 17:43:27 +00003534static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003535 ILK_CURSOR_FIFO,
3536 ILK_CURSOR_MAXWM,
3537 ILK_CURSOR_DFTWM,
3538 2,
3539 ILK_FIFO_LINE_SIZE
3540};
Chris Wilsond2102462011-01-24 17:43:27 +00003541static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003542 ILK_DISPLAY_SR_FIFO,
3543 ILK_DISPLAY_MAX_SRWM,
3544 ILK_DISPLAY_DFT_SRWM,
3545 2,
3546 ILK_FIFO_LINE_SIZE
3547};
Chris Wilsond2102462011-01-24 17:43:27 +00003548static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003549 ILK_CURSOR_SR_FIFO,
3550 ILK_CURSOR_MAX_SRWM,
3551 ILK_CURSOR_DFT_SRWM,
3552 2,
3553 ILK_FIFO_LINE_SIZE
3554};
3555
Chris Wilsond2102462011-01-24 17:43:27 +00003556static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003557 SNB_DISPLAY_FIFO,
3558 SNB_DISPLAY_MAXWM,
3559 SNB_DISPLAY_DFTWM,
3560 2,
3561 SNB_FIFO_LINE_SIZE
3562};
Chris Wilsond2102462011-01-24 17:43:27 +00003563static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003564 SNB_CURSOR_FIFO,
3565 SNB_CURSOR_MAXWM,
3566 SNB_CURSOR_DFTWM,
3567 2,
3568 SNB_FIFO_LINE_SIZE
3569};
Chris Wilsond2102462011-01-24 17:43:27 +00003570static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003571 SNB_DISPLAY_SR_FIFO,
3572 SNB_DISPLAY_MAX_SRWM,
3573 SNB_DISPLAY_DFT_SRWM,
3574 2,
3575 SNB_FIFO_LINE_SIZE
3576};
Chris Wilsond2102462011-01-24 17:43:27 +00003577static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003578 SNB_CURSOR_SR_FIFO,
3579 SNB_CURSOR_MAX_SRWM,
3580 SNB_CURSOR_DFT_SRWM,
3581 2,
3582 SNB_FIFO_LINE_SIZE
3583};
3584
3585
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003586/**
3587 * intel_calculate_wm - calculate watermark level
3588 * @clock_in_khz: pixel clock
3589 * @wm: chip FIFO params
3590 * @pixel_size: display pixel size
3591 * @latency_ns: memory latency for the platform
3592 *
3593 * Calculate the watermark level (the level at which the display plane will
3594 * start fetching from memory again). Each chip has a different display
3595 * FIFO size and allocation, so the caller needs to figure that out and pass
3596 * in the correct intel_watermark_params structure.
3597 *
3598 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3599 * on the pixel size. When it reaches the watermark level, it'll start
3600 * fetching FIFO line sized based chunks from memory until the FIFO fills
3601 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3602 * will occur, and a display engine hang could result.
3603 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003604static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003605 const struct intel_watermark_params *wm,
3606 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003607 int pixel_size,
3608 unsigned long latency_ns)
3609{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003610 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003611
Jesse Barnesd6604672009-09-11 12:25:56 -07003612 /*
3613 * Note: we need to make sure we don't overflow for various clock &
3614 * latency values.
3615 * clocks go from a few thousand to several hundred thousand.
3616 * latency is usually a few thousand
3617 */
3618 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3619 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003620 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003621
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003622 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003623
Chris Wilsond2102462011-01-24 17:43:27 +00003624 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003625
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003626 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003627
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003628 /* Don't promote wm_size to unsigned... */
3629 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003630 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003631 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003632 wm_size = wm->default_wm;
3633 return wm_size;
3634}
3635
3636struct cxsr_latency {
3637 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003638 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003639 unsigned long fsb_freq;
3640 unsigned long mem_freq;
3641 unsigned long display_sr;
3642 unsigned long display_hpll_disable;
3643 unsigned long cursor_sr;
3644 unsigned long cursor_hpll_disable;
3645};
3646
Chris Wilson403c89f2010-08-04 15:25:31 +01003647static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003648 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3649 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3650 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3651 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3652 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003653
Li Peng95534262010-05-18 18:58:44 +08003654 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3655 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3656 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3657 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3658 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003659
Li Peng95534262010-05-18 18:58:44 +08003660 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3661 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3662 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3663 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3664 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003665
Li Peng95534262010-05-18 18:58:44 +08003666 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3667 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3668 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3669 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3670 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003671
Li Peng95534262010-05-18 18:58:44 +08003672 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3673 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3674 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3675 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3676 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003677
Li Peng95534262010-05-18 18:58:44 +08003678 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3679 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3680 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3681 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3682 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003683};
3684
Chris Wilson403c89f2010-08-04 15:25:31 +01003685static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3686 int is_ddr3,
3687 int fsb,
3688 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003689{
Chris Wilson403c89f2010-08-04 15:25:31 +01003690 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003691 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003692
3693 if (fsb == 0 || mem == 0)
3694 return NULL;
3695
3696 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3697 latency = &cxsr_latency_table[i];
3698 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003699 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303700 fsb == latency->fsb_freq && mem == latency->mem_freq)
3701 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003702 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303703
Zhao Yakui28c97732009-10-09 11:39:41 +08003704 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303705
3706 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003707}
3708
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003709static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003710{
3711 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003712
3713 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003714 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003715}
3716
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003717/*
3718 * Latency for FIFO fetches is dependent on several factors:
3719 * - memory configuration (speed, channels)
3720 * - chipset
3721 * - current MCH state
3722 * It can be fairly high in some situations, so here we assume a fairly
3723 * pessimal value. It's a tradeoff between extra memory fetches (if we
3724 * set this value too high, the FIFO will fetch frequently to stay full)
3725 * and power consumption (set it too low to save power and we might see
3726 * FIFO underruns and display "flicker").
3727 *
3728 * A value of 5us seems to be a good balance; safe for very low end
3729 * platforms but not overly aggressive on lower latency configs.
3730 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003731static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003732
Jesse Barnese70236a2009-09-21 10:42:27 -07003733static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003734{
3735 struct drm_i915_private *dev_priv = dev->dev_private;
3736 uint32_t dsparb = I915_READ(DSPARB);
3737 int size;
3738
Chris Wilson8de9b312010-07-19 19:59:52 +01003739 size = dsparb & 0x7f;
3740 if (plane)
3741 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003742
Zhao Yakui28c97732009-10-09 11:39:41 +08003743 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003744 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003745
3746 return size;
3747}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003748
Jesse Barnese70236a2009-09-21 10:42:27 -07003749static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3750{
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 uint32_t dsparb = I915_READ(DSPARB);
3753 int size;
3754
Chris Wilson8de9b312010-07-19 19:59:52 +01003755 size = dsparb & 0x1ff;
3756 if (plane)
3757 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003758 size >>= 1; /* Convert to cachelines */
3759
Zhao Yakui28c97732009-10-09 11:39:41 +08003760 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003762
3763 return size;
3764}
3765
3766static int i845_get_fifo_size(struct drm_device *dev, int plane)
3767{
3768 struct drm_i915_private *dev_priv = dev->dev_private;
3769 uint32_t dsparb = I915_READ(DSPARB);
3770 int size;
3771
3772 size = dsparb & 0x7f;
3773 size >>= 2; /* Convert to cachelines */
3774
Zhao Yakui28c97732009-10-09 11:39:41 +08003775 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 plane ? "B" : "A",
3777 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003778
3779 return size;
3780}
3781
3782static int i830_get_fifo_size(struct drm_device *dev, int plane)
3783{
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 uint32_t dsparb = I915_READ(DSPARB);
3786 int size;
3787
3788 size = dsparb & 0x7f;
3789 size >>= 1; /* Convert to cachelines */
3790
Zhao Yakui28c97732009-10-09 11:39:41 +08003791 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003792 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003793
3794 return size;
3795}
3796
Chris Wilsond2102462011-01-24 17:43:27 +00003797static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3798{
3799 struct drm_crtc *crtc, *enabled = NULL;
3800
3801 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3802 if (crtc->enabled && crtc->fb) {
3803 if (enabled)
3804 return NULL;
3805 enabled = crtc;
3806 }
3807 }
3808
3809 return enabled;
3810}
3811
3812static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003813{
3814 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003815 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003816 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003817 u32 reg;
3818 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003819
Chris Wilson403c89f2010-08-04 15:25:31 +01003820 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003821 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003822 if (!latency) {
3823 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3824 pineview_disable_cxsr(dev);
3825 return;
3826 }
3827
Chris Wilsond2102462011-01-24 17:43:27 +00003828 crtc = single_enabled_crtc(dev);
3829 if (crtc) {
3830 int clock = crtc->mode.clock;
3831 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003832
3833 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003834 wm = intel_calculate_wm(clock, &pineview_display_wm,
3835 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003836 pixel_size, latency->display_sr);
3837 reg = I915_READ(DSPFW1);
3838 reg &= ~DSPFW_SR_MASK;
3839 reg |= wm << DSPFW_SR_SHIFT;
3840 I915_WRITE(DSPFW1, reg);
3841 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3842
3843 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003844 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3845 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003846 pixel_size, latency->cursor_sr);
3847 reg = I915_READ(DSPFW3);
3848 reg &= ~DSPFW_CURSOR_SR_MASK;
3849 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3850 I915_WRITE(DSPFW3, reg);
3851
3852 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003853 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3854 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003855 pixel_size, latency->display_hpll_disable);
3856 reg = I915_READ(DSPFW3);
3857 reg &= ~DSPFW_HPLL_SR_MASK;
3858 reg |= wm & DSPFW_HPLL_SR_MASK;
3859 I915_WRITE(DSPFW3, reg);
3860
3861 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003862 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3863 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003864 pixel_size, latency->cursor_hpll_disable);
3865 reg = I915_READ(DSPFW3);
3866 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3867 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3868 I915_WRITE(DSPFW3, reg);
3869 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3870
3871 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003872 I915_WRITE(DSPFW3,
3873 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003874 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3875 } else {
3876 pineview_disable_cxsr(dev);
3877 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3878 }
3879}
3880
Chris Wilson417ae142011-01-19 15:04:42 +00003881static bool g4x_compute_wm0(struct drm_device *dev,
3882 int plane,
3883 const struct intel_watermark_params *display,
3884 int display_latency_ns,
3885 const struct intel_watermark_params *cursor,
3886 int cursor_latency_ns,
3887 int *plane_wm,
3888 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003889{
Chris Wilson417ae142011-01-19 15:04:42 +00003890 struct drm_crtc *crtc;
3891 int htotal, hdisplay, clock, pixel_size;
3892 int line_time_us, line_count;
3893 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003894
Chris Wilson417ae142011-01-19 15:04:42 +00003895 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003896 if (crtc->fb == NULL || !crtc->enabled) {
3897 *cursor_wm = cursor->guard_size;
3898 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003899 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003900 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003901
Chris Wilson417ae142011-01-19 15:04:42 +00003902 htotal = crtc->mode.htotal;
3903 hdisplay = crtc->mode.hdisplay;
3904 clock = crtc->mode.clock;
3905 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003906
Chris Wilson417ae142011-01-19 15:04:42 +00003907 /* Use the small buffer method to calculate plane watermark */
3908 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3909 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3910 if (tlb_miss > 0)
3911 entries += tlb_miss;
3912 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3913 *plane_wm = entries + display->guard_size;
3914 if (*plane_wm > (int)display->max_wm)
3915 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003916
Chris Wilson417ae142011-01-19 15:04:42 +00003917 /* Use the large buffer method to calculate cursor watermark */
3918 line_time_us = ((htotal * 1000) / clock);
3919 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3920 entries = line_count * 64 * pixel_size;
3921 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3922 if (tlb_miss > 0)
3923 entries += tlb_miss;
3924 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3925 *cursor_wm = entries + cursor->guard_size;
3926 if (*cursor_wm > (int)cursor->max_wm)
3927 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003928
Chris Wilson417ae142011-01-19 15:04:42 +00003929 return true;
3930}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003931
Chris Wilson417ae142011-01-19 15:04:42 +00003932/*
3933 * Check the wm result.
3934 *
3935 * If any calculated watermark values is larger than the maximum value that
3936 * can be programmed into the associated watermark register, that watermark
3937 * must be disabled.
3938 */
3939static bool g4x_check_srwm(struct drm_device *dev,
3940 int display_wm, int cursor_wm,
3941 const struct intel_watermark_params *display,
3942 const struct intel_watermark_params *cursor)
3943{
3944 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3945 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003946
Chris Wilson417ae142011-01-19 15:04:42 +00003947 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003948 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003949 display_wm, display->max_wm);
3950 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003951 }
3952
Chris Wilson417ae142011-01-19 15:04:42 +00003953 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003954 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003955 cursor_wm, cursor->max_wm);
3956 return false;
3957 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003958
Chris Wilson417ae142011-01-19 15:04:42 +00003959 if (!(display_wm || cursor_wm)) {
3960 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3961 return false;
3962 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003963
Chris Wilson417ae142011-01-19 15:04:42 +00003964 return true;
3965}
3966
3967static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003968 int plane,
3969 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003970 const struct intel_watermark_params *display,
3971 const struct intel_watermark_params *cursor,
3972 int *display_wm, int *cursor_wm)
3973{
Chris Wilsond2102462011-01-24 17:43:27 +00003974 struct drm_crtc *crtc;
3975 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003976 unsigned long line_time_us;
3977 int line_count, line_size;
3978 int small, large;
3979 int entries;
3980
3981 if (!latency_ns) {
3982 *display_wm = *cursor_wm = 0;
3983 return false;
3984 }
3985
Chris Wilsond2102462011-01-24 17:43:27 +00003986 crtc = intel_get_crtc_for_plane(dev, plane);
3987 hdisplay = crtc->mode.hdisplay;
3988 htotal = crtc->mode.htotal;
3989 clock = crtc->mode.clock;
3990 pixel_size = crtc->fb->bits_per_pixel / 8;
3991
Chris Wilson417ae142011-01-19 15:04:42 +00003992 line_time_us = (htotal * 1000) / clock;
3993 line_count = (latency_ns / line_time_us + 1000) / 1000;
3994 line_size = hdisplay * pixel_size;
3995
3996 /* Use the minimum of the small and large buffer method for primary */
3997 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3998 large = line_count * line_size;
3999
4000 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4001 *display_wm = entries + display->guard_size;
4002
4003 /* calculate the self-refresh watermark for display cursor */
4004 entries = line_count * pixel_size * 64;
4005 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4006 *cursor_wm = entries + cursor->guard_size;
4007
4008 return g4x_check_srwm(dev,
4009 *display_wm, *cursor_wm,
4010 display, cursor);
4011}
4012
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004013#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004014
4015static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004016{
4017 static const int sr_latency_ns = 12000;
4018 struct drm_i915_private *dev_priv = dev->dev_private;
4019 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004020 int plane_sr, cursor_sr;
4021 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004022
4023 if (g4x_compute_wm0(dev, 0,
4024 &g4x_wm_info, latency_ns,
4025 &g4x_cursor_wm_info, latency_ns,
4026 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004027 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004028
4029 if (g4x_compute_wm0(dev, 1,
4030 &g4x_wm_info, latency_ns,
4031 &g4x_cursor_wm_info, latency_ns,
4032 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004033 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004034
4035 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004036 if (single_plane_enabled(enabled) &&
4037 g4x_compute_srwm(dev, ffs(enabled) - 1,
4038 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004039 &g4x_wm_info,
4040 &g4x_cursor_wm_info,
4041 &plane_sr, &cursor_sr))
4042 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4043 else
4044 I915_WRITE(FW_BLC_SELF,
4045 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4046
Chris Wilson308977a2011-02-02 10:41:20 +00004047 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4048 planea_wm, cursora_wm,
4049 planeb_wm, cursorb_wm,
4050 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004051
4052 I915_WRITE(DSPFW1,
4053 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004054 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004055 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4056 planea_wm);
4057 I915_WRITE(DSPFW2,
4058 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004059 (cursora_wm << DSPFW_CURSORA_SHIFT));
4060 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004061 I915_WRITE(DSPFW3,
4062 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004063 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004064}
4065
Chris Wilsond2102462011-01-24 17:43:27 +00004066static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004067{
4068 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004069 struct drm_crtc *crtc;
4070 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004071 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004072
Jesse Barnes1dc75462009-10-19 10:08:17 +09004073 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004074 crtc = single_enabled_crtc(dev);
4075 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004076 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004077 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004078 int clock = crtc->mode.clock;
4079 int htotal = crtc->mode.htotal;
4080 int hdisplay = crtc->mode.hdisplay;
4081 int pixel_size = crtc->fb->bits_per_pixel / 8;
4082 unsigned long line_time_us;
4083 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004084
Chris Wilsond2102462011-01-24 17:43:27 +00004085 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004086
4087 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004088 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4089 pixel_size * hdisplay;
4090 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004091 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004092 if (srwm < 0)
4093 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004094 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004095 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4096 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004097
Chris Wilsond2102462011-01-24 17:43:27 +00004098 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004099 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004100 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004101 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004102 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004103 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004104
4105 if (cursor_sr > i965_cursor_wm_info.max_wm)
4106 cursor_sr = i965_cursor_wm_info.max_wm;
4107
4108 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4109 "cursor %d\n", srwm, cursor_sr);
4110
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004111 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004112 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304113 } else {
4114 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004115 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004116 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4117 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004118 }
4119
4120 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4121 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004122
4123 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004124 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4125 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004126 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004127 /* update cursor SR watermark */
4128 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004129}
4130
Chris Wilsond2102462011-01-24 17:43:27 +00004131static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004132{
4133 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004134 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004135 uint32_t fwater_lo;
4136 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004137 int cwm, srwm = 1;
4138 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004139 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004140 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004141
Chris Wilson72557b42011-01-31 10:29:55 +00004142 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004143 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004144 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004145 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004146 else
Chris Wilsond2102462011-01-24 17:43:27 +00004147 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004148
Chris Wilsond2102462011-01-24 17:43:27 +00004149 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4150 crtc = intel_get_crtc_for_plane(dev, 0);
4151 if (crtc->enabled && crtc->fb) {
4152 planea_wm = intel_calculate_wm(crtc->mode.clock,
4153 wm_info, fifo_size,
4154 crtc->fb->bits_per_pixel / 8,
4155 latency_ns);
4156 enabled = crtc;
4157 } else
4158 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004159
Chris Wilsond2102462011-01-24 17:43:27 +00004160 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4161 crtc = intel_get_crtc_for_plane(dev, 1);
4162 if (crtc->enabled && crtc->fb) {
4163 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4164 wm_info, fifo_size,
4165 crtc->fb->bits_per_pixel / 8,
4166 latency_ns);
4167 if (enabled == NULL)
4168 enabled = crtc;
4169 else
4170 enabled = NULL;
4171 } else
4172 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004173
Zhao Yakui28c97732009-10-09 11:39:41 +08004174 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004175
4176 /*
4177 * Overlay gets an aggressive default since video jitter is bad.
4178 */
4179 cwm = 2;
4180
Alexander Lam18b21902011-01-03 13:28:56 -05004181 /* Play safe and disable self-refresh before adjusting watermarks. */
4182 if (IS_I945G(dev) || IS_I945GM(dev))
4183 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4184 else if (IS_I915GM(dev))
4185 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4186
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004187 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004188 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004189 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004190 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004191 int clock = enabled->mode.clock;
4192 int htotal = enabled->mode.htotal;
4193 int hdisplay = enabled->mode.hdisplay;
4194 int pixel_size = enabled->fb->bits_per_pixel / 8;
4195 unsigned long line_time_us;
4196 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004197
Chris Wilsond2102462011-01-24 17:43:27 +00004198 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004199
4200 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004201 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4202 pixel_size * hdisplay;
4203 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4204 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4205 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004206 if (srwm < 0)
4207 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004208
4209 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004210 I915_WRITE(FW_BLC_SELF,
4211 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4212 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004213 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004214 }
4215
Zhao Yakui28c97732009-10-09 11:39:41 +08004216 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004217 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004218
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004219 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4220 fwater_hi = (cwm & 0x1f);
4221
4222 /* Set request length to 8 cachelines per fetch */
4223 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4224 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004225
4226 I915_WRITE(FW_BLC, fwater_lo);
4227 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004228
Chris Wilsond2102462011-01-24 17:43:27 +00004229 if (HAS_FW_BLC(dev)) {
4230 if (enabled) {
4231 if (IS_I945G(dev) || IS_I945GM(dev))
4232 I915_WRITE(FW_BLC_SELF,
4233 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4234 else if (IS_I915GM(dev))
4235 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4236 DRM_DEBUG_KMS("memory self refresh enabled\n");
4237 } else
4238 DRM_DEBUG_KMS("memory self refresh disabled\n");
4239 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004240}
4241
Chris Wilsond2102462011-01-24 17:43:27 +00004242static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004243{
4244 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004245 struct drm_crtc *crtc;
4246 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004247 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004248
Chris Wilsond2102462011-01-24 17:43:27 +00004249 crtc = single_enabled_crtc(dev);
4250 if (crtc == NULL)
4251 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004252
Chris Wilsond2102462011-01-24 17:43:27 +00004253 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4254 dev_priv->display.get_fifo_size(dev, 0),
4255 crtc->fb->bits_per_pixel / 8,
4256 latency_ns);
4257 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004258 fwater_lo |= (3<<8) | planea_wm;
4259
Zhao Yakui28c97732009-10-09 11:39:41 +08004260 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004261
4262 I915_WRITE(FW_BLC, fwater_lo);
4263}
4264
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004265#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004266#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004267
Jesse Barnesb79d4992010-12-21 13:10:23 -08004268/*
4269 * Check the wm result.
4270 *
4271 * If any calculated watermark values is larger than the maximum value that
4272 * can be programmed into the associated watermark register, that watermark
4273 * must be disabled.
4274 */
4275static bool ironlake_check_srwm(struct drm_device *dev, int level,
4276 int fbc_wm, int display_wm, int cursor_wm,
4277 const struct intel_watermark_params *display,
4278 const struct intel_watermark_params *cursor)
4279{
4280 struct drm_i915_private *dev_priv = dev->dev_private;
4281
4282 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4283 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4284
4285 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4286 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4287 fbc_wm, SNB_FBC_MAX_SRWM, level);
4288
4289 /* fbc has it's own way to disable FBC WM */
4290 I915_WRITE(DISP_ARB_CTL,
4291 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4292 return false;
4293 }
4294
4295 if (display_wm > display->max_wm) {
4296 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4297 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4298 return false;
4299 }
4300
4301 if (cursor_wm > cursor->max_wm) {
4302 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4303 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4304 return false;
4305 }
4306
4307 if (!(fbc_wm || display_wm || cursor_wm)) {
4308 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4309 return false;
4310 }
4311
4312 return true;
4313}
4314
4315/*
4316 * Compute watermark values of WM[1-3],
4317 */
Chris Wilsond2102462011-01-24 17:43:27 +00004318static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4319 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004320 const struct intel_watermark_params *display,
4321 const struct intel_watermark_params *cursor,
4322 int *fbc_wm, int *display_wm, int *cursor_wm)
4323{
Chris Wilsond2102462011-01-24 17:43:27 +00004324 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004325 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004326 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004327 int line_count, line_size;
4328 int small, large;
4329 int entries;
4330
4331 if (!latency_ns) {
4332 *fbc_wm = *display_wm = *cursor_wm = 0;
4333 return false;
4334 }
4335
Chris Wilsond2102462011-01-24 17:43:27 +00004336 crtc = intel_get_crtc_for_plane(dev, plane);
4337 hdisplay = crtc->mode.hdisplay;
4338 htotal = crtc->mode.htotal;
4339 clock = crtc->mode.clock;
4340 pixel_size = crtc->fb->bits_per_pixel / 8;
4341
Jesse Barnesb79d4992010-12-21 13:10:23 -08004342 line_time_us = (htotal * 1000) / clock;
4343 line_count = (latency_ns / line_time_us + 1000) / 1000;
4344 line_size = hdisplay * pixel_size;
4345
4346 /* Use the minimum of the small and large buffer method for primary */
4347 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4348 large = line_count * line_size;
4349
4350 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4351 *display_wm = entries + display->guard_size;
4352
4353 /*
4354 * Spec says:
4355 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4356 */
4357 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4358
4359 /* calculate the self-refresh watermark for display cursor */
4360 entries = line_count * pixel_size * 64;
4361 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4362 *cursor_wm = entries + cursor->guard_size;
4363
4364 return ironlake_check_srwm(dev, level,
4365 *fbc_wm, *display_wm, *cursor_wm,
4366 display, cursor);
4367}
4368
Chris Wilsond2102462011-01-24 17:43:27 +00004369static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004370{
4371 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004372 int fbc_wm, plane_wm, cursor_wm;
4373 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004374
Chris Wilson4ed765f2010-09-11 10:46:47 +01004375 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004376 if (g4x_compute_wm0(dev, 0,
4377 &ironlake_display_wm_info,
4378 ILK_LP0_PLANE_LATENCY,
4379 &ironlake_cursor_wm_info,
4380 ILK_LP0_CURSOR_LATENCY,
4381 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004382 I915_WRITE(WM0_PIPEA_ILK,
4383 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4384 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4385 " plane %d, " "cursor: %d\n",
4386 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004387 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004388 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004389
Chris Wilson9f405102011-05-12 22:17:14 +01004390 if (g4x_compute_wm0(dev, 1,
4391 &ironlake_display_wm_info,
4392 ILK_LP0_PLANE_LATENCY,
4393 &ironlake_cursor_wm_info,
4394 ILK_LP0_CURSOR_LATENCY,
4395 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004396 I915_WRITE(WM0_PIPEB_ILK,
4397 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4398 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4399 " plane %d, cursor: %d\n",
4400 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004401 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004402 }
4403
4404 /*
4405 * Calculate and update the self-refresh watermark only when one
4406 * display plane is used.
4407 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004408 I915_WRITE(WM3_LP_ILK, 0);
4409 I915_WRITE(WM2_LP_ILK, 0);
4410 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004411
Chris Wilsond2102462011-01-24 17:43:27 +00004412 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004413 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004414 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004415
Jesse Barnesb79d4992010-12-21 13:10:23 -08004416 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004417 if (!ironlake_compute_srwm(dev, 1, enabled,
4418 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004419 &ironlake_display_srwm_info,
4420 &ironlake_cursor_srwm_info,
4421 &fbc_wm, &plane_wm, &cursor_wm))
4422 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004423
Jesse Barnesb79d4992010-12-21 13:10:23 -08004424 I915_WRITE(WM1_LP_ILK,
4425 WM1_LP_SR_EN |
4426 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4427 (fbc_wm << WM1_LP_FBC_SHIFT) |
4428 (plane_wm << WM1_LP_SR_SHIFT) |
4429 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004430
Jesse Barnesb79d4992010-12-21 13:10:23 -08004431 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004432 if (!ironlake_compute_srwm(dev, 2, enabled,
4433 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004434 &ironlake_display_srwm_info,
4435 &ironlake_cursor_srwm_info,
4436 &fbc_wm, &plane_wm, &cursor_wm))
4437 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004438
Jesse Barnesb79d4992010-12-21 13:10:23 -08004439 I915_WRITE(WM2_LP_ILK,
4440 WM2_LP_EN |
4441 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4442 (fbc_wm << WM1_LP_FBC_SHIFT) |
4443 (plane_wm << WM1_LP_SR_SHIFT) |
4444 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004445
4446 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004447 * WM3 is unsupported on ILK, probably because we don't have latency
4448 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004449 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004450}
4451
Chris Wilsond2102462011-01-24 17:43:27 +00004452static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004453{
4454 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004455 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004456 int fbc_wm, plane_wm, cursor_wm;
4457 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004458
4459 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004460 if (g4x_compute_wm0(dev, 0,
4461 &sandybridge_display_wm_info, latency,
4462 &sandybridge_cursor_wm_info, latency,
4463 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004464 I915_WRITE(WM0_PIPEA_ILK,
4465 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4466 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4467 " plane %d, " "cursor: %d\n",
4468 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004469 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004470 }
4471
Chris Wilson9f405102011-05-12 22:17:14 +01004472 if (g4x_compute_wm0(dev, 1,
4473 &sandybridge_display_wm_info, latency,
4474 &sandybridge_cursor_wm_info, latency,
4475 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004476 I915_WRITE(WM0_PIPEB_ILK,
4477 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4478 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4479 " plane %d, cursor: %d\n",
4480 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004481 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004482 }
4483
4484 /*
4485 * Calculate and update the self-refresh watermark only when one
4486 * display plane is used.
4487 *
4488 * SNB support 3 levels of watermark.
4489 *
4490 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4491 * and disabled in the descending order
4492 *
4493 */
4494 I915_WRITE(WM3_LP_ILK, 0);
4495 I915_WRITE(WM2_LP_ILK, 0);
4496 I915_WRITE(WM1_LP_ILK, 0);
4497
Chris Wilsond2102462011-01-24 17:43:27 +00004498 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004499 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004500 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004501
4502 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004503 if (!ironlake_compute_srwm(dev, 1, enabled,
4504 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004505 &sandybridge_display_srwm_info,
4506 &sandybridge_cursor_srwm_info,
4507 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004508 return;
4509
4510 I915_WRITE(WM1_LP_ILK,
4511 WM1_LP_SR_EN |
4512 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4513 (fbc_wm << WM1_LP_FBC_SHIFT) |
4514 (plane_wm << WM1_LP_SR_SHIFT) |
4515 cursor_wm);
4516
4517 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004518 if (!ironlake_compute_srwm(dev, 2, enabled,
4519 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004520 &sandybridge_display_srwm_info,
4521 &sandybridge_cursor_srwm_info,
4522 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004523 return;
4524
4525 I915_WRITE(WM2_LP_ILK,
4526 WM2_LP_EN |
4527 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4528 (fbc_wm << WM1_LP_FBC_SHIFT) |
4529 (plane_wm << WM1_LP_SR_SHIFT) |
4530 cursor_wm);
4531
4532 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004533 if (!ironlake_compute_srwm(dev, 3, enabled,
4534 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004535 &sandybridge_display_srwm_info,
4536 &sandybridge_cursor_srwm_info,
4537 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004538 return;
4539
4540 I915_WRITE(WM3_LP_ILK,
4541 WM3_LP_EN |
4542 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4543 (fbc_wm << WM1_LP_FBC_SHIFT) |
4544 (plane_wm << WM1_LP_SR_SHIFT) |
4545 cursor_wm);
4546}
4547
Shaohua Li7662c8b2009-06-26 11:23:55 +08004548/**
4549 * intel_update_watermarks - update FIFO watermark values based on current modes
4550 *
4551 * Calculate watermark values for the various WM regs based on current mode
4552 * and plane configuration.
4553 *
4554 * There are several cases to deal with here:
4555 * - normal (i.e. non-self-refresh)
4556 * - self-refresh (SR) mode
4557 * - lines are large relative to FIFO size (buffer can hold up to 2)
4558 * - lines are small relative to FIFO size (buffer can hold more than 2
4559 * lines), so need to account for TLB latency
4560 *
4561 * The normal calculation is:
4562 * watermark = dotclock * bytes per pixel * latency
4563 * where latency is platform & configuration dependent (we assume pessimal
4564 * values here).
4565 *
4566 * The SR calculation is:
4567 * watermark = (trunc(latency/line time)+1) * surface width *
4568 * bytes per pixel
4569 * where
4570 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004571 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004572 * and latency is assumed to be high, as above.
4573 *
4574 * The final value programmed to the register should always be rounded up,
4575 * and include an extra 2 entries to account for clock crossings.
4576 *
4577 * We don't use the sprite, so we can ignore that. And on Crestline we have
4578 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004579 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004580static void intel_update_watermarks(struct drm_device *dev)
4581{
Jesse Barnese70236a2009-09-21 10:42:27 -07004582 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004583
Chris Wilsond2102462011-01-24 17:43:27 +00004584 if (dev_priv->display.update_wm)
4585 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004586}
4587
Chris Wilsona7615032011-01-12 17:04:08 +00004588static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4589{
Keith Packard72bbe582011-09-26 16:09:45 -07004590 if (i915_panel_use_ssc >= 0)
4591 return i915_panel_use_ssc != 0;
4592 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004593 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004594}
4595
Jesse Barnes5a354202011-06-24 12:19:22 -07004596/**
4597 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4598 * @crtc: CRTC structure
4599 *
4600 * A pipe may be connected to one or more outputs. Based on the depth of the
4601 * attached framebuffer, choose a good color depth to use on the pipe.
4602 *
4603 * If possible, match the pipe depth to the fb depth. In some cases, this
4604 * isn't ideal, because the connected output supports a lesser or restricted
4605 * set of depths. Resolve that here:
4606 * LVDS typically supports only 6bpc, so clamp down in that case
4607 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4608 * Displays may support a restricted set as well, check EDID and clamp as
4609 * appropriate.
4610 *
4611 * RETURNS:
4612 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4613 * true if they don't match).
4614 */
4615static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
4616 unsigned int *pipe_bpp)
4617{
4618 struct drm_device *dev = crtc->dev;
4619 struct drm_i915_private *dev_priv = dev->dev_private;
4620 struct drm_encoder *encoder;
4621 struct drm_connector *connector;
4622 unsigned int display_bpc = UINT_MAX, bpc;
4623
4624 /* Walk the encoders & connectors on this crtc, get min bpc */
4625 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4626 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4627
4628 if (encoder->crtc != crtc)
4629 continue;
4630
4631 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4632 unsigned int lvds_bpc;
4633
4634 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4635 LVDS_A3_POWER_UP)
4636 lvds_bpc = 8;
4637 else
4638 lvds_bpc = 6;
4639
4640 if (lvds_bpc < display_bpc) {
4641 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
4642 display_bpc = lvds_bpc;
4643 }
4644 continue;
4645 }
4646
4647 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4648 /* Use VBT settings if we have an eDP panel */
4649 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4650
4651 if (edp_bpc < display_bpc) {
4652 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4653 display_bpc = edp_bpc;
4654 }
4655 continue;
4656 }
4657
4658 /* Not one of the known troublemakers, check the EDID */
4659 list_for_each_entry(connector, &dev->mode_config.connector_list,
4660 head) {
4661 if (connector->encoder != encoder)
4662 continue;
4663
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004664 /* Don't use an invalid EDID bpc value */
4665 if (connector->display_info.bpc &&
4666 connector->display_info.bpc < display_bpc) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004667 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
4668 display_bpc = connector->display_info.bpc;
4669 }
4670 }
4671
4672 /*
4673 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4674 * through, clamp it down. (Note: >12bpc will be caught below.)
4675 */
4676 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4677 if (display_bpc > 8 && display_bpc < 12) {
4678 DRM_DEBUG_DRIVER("forcing bpc to 12 for HDMI\n");
4679 display_bpc = 12;
4680 } else {
4681 DRM_DEBUG_DRIVER("forcing bpc to 8 for HDMI\n");
4682 display_bpc = 8;
4683 }
4684 }
4685 }
4686
4687 /*
4688 * We could just drive the pipe at the highest bpc all the time and
4689 * enable dithering as needed, but that costs bandwidth. So choose
4690 * the minimum value that expresses the full color range of the fb but
4691 * also stays within the max display bpc discovered above.
4692 */
4693
4694 switch (crtc->fb->depth) {
4695 case 8:
4696 bpc = 8; /* since we go through a colormap */
4697 break;
4698 case 15:
4699 case 16:
4700 bpc = 6; /* min is 18bpp */
4701 break;
4702 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004703 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004704 break;
4705 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004706 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004707 break;
4708 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004709 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004710 break;
4711 default:
4712 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4713 bpc = min((unsigned int)8, display_bpc);
4714 break;
4715 }
4716
Keith Packard578393c2011-09-05 11:53:21 -07004717 display_bpc = min(display_bpc, bpc);
4718
Jesse Barnes5a354202011-06-24 12:19:22 -07004719 DRM_DEBUG_DRIVER("setting pipe bpc to %d (max display bpc %d)\n",
4720 bpc, display_bpc);
4721
Keith Packard578393c2011-09-05 11:53:21 -07004722 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004723
4724 return display_bpc != bpc;
4725}
4726
Eric Anholtf564048e2011-03-30 13:01:02 -07004727static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4728 struct drm_display_mode *mode,
4729 struct drm_display_mode *adjusted_mode,
4730 int x, int y,
4731 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004732{
4733 struct drm_device *dev = crtc->dev;
4734 struct drm_i915_private *dev_priv = dev->dev_private;
4735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4736 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004737 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004738 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004739 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004740 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004741 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004742 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004743 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004744 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004745 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004746 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07004747 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004748 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004749
Chris Wilson5eddb702010-09-11 13:48:45 +01004750 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4751 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004752 continue;
4753
Chris Wilson5eddb702010-09-11 13:48:45 +01004754 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004755 case INTEL_OUTPUT_LVDS:
4756 is_lvds = true;
4757 break;
4758 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004759 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004760 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004761 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004762 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004763 break;
4764 case INTEL_OUTPUT_DVO:
4765 is_dvo = true;
4766 break;
4767 case INTEL_OUTPUT_TVOUT:
4768 is_tv = true;
4769 break;
4770 case INTEL_OUTPUT_ANALOG:
4771 is_crt = true;
4772 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004773 case INTEL_OUTPUT_DISPLAYPORT:
4774 is_dp = true;
4775 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004776 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004777
Eric Anholtc751ce42010-03-25 11:48:48 -07004778 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004779 }
4780
Chris Wilsona7615032011-01-12 17:04:08 +00004781 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004782 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004783 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004784 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004785 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004786 refclk = 96000;
4787 } else {
4788 refclk = 48000;
4789 }
4790
Ma Lingd4906092009-03-18 20:13:27 +08004791 /*
4792 * Returns a set of divisors for the desired target clock with the given
4793 * refclk, or FALSE. The returned values represent the clock equation:
4794 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4795 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004796 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004797 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004798 if (!ok) {
4799 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004800 return -EINVAL;
4801 }
4802
4803 /* Ensure that the cursor is valid for the new mode before changing... */
4804 intel_crtc_update_cursor(crtc, true);
4805
4806 if (is_lvds && dev_priv->lvds_downclock_avail) {
4807 has_reduced_clock = limit->find_pll(limit, crtc,
4808 dev_priv->lvds_downclock,
4809 refclk,
4810 &reduced_clock);
4811 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4812 /*
4813 * If the different P is found, it means that we can't
4814 * switch the display clock by using the FP0/FP1.
4815 * In such case we will disable the LVDS downclock
4816 * feature.
4817 */
4818 DRM_DEBUG_KMS("Different P is found for "
4819 "LVDS clock/downclock\n");
4820 has_reduced_clock = 0;
4821 }
4822 }
4823 /* SDVO TV has fixed PLL values depend on its clock range,
4824 this mirrors vbios setting. */
4825 if (is_sdvo && is_tv) {
4826 if (adjusted_mode->clock >= 100000
4827 && adjusted_mode->clock < 140500) {
4828 clock.p1 = 2;
4829 clock.p2 = 10;
4830 clock.n = 3;
4831 clock.m1 = 16;
4832 clock.m2 = 8;
4833 } else if (adjusted_mode->clock >= 140500
4834 && adjusted_mode->clock <= 200000) {
4835 clock.p1 = 1;
4836 clock.p2 = 10;
4837 clock.n = 6;
4838 clock.m1 = 12;
4839 clock.m2 = 8;
4840 }
4841 }
4842
Eric Anholtf564048e2011-03-30 13:01:02 -07004843 if (IS_PINEVIEW(dev)) {
4844 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4845 if (has_reduced_clock)
4846 fp2 = (1 << reduced_clock.n) << 16 |
4847 reduced_clock.m1 << 8 | reduced_clock.m2;
4848 } else {
4849 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4850 if (has_reduced_clock)
4851 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4852 reduced_clock.m2;
4853 }
4854
Eric Anholt929c77f2011-03-30 13:01:04 -07004855 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07004856
4857 if (!IS_GEN2(dev)) {
4858 if (is_lvds)
4859 dpll |= DPLLB_MODE_LVDS;
4860 else
4861 dpll |= DPLLB_MODE_DAC_SERIAL;
4862 if (is_sdvo) {
4863 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4864 if (pixel_multiplier > 1) {
4865 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4866 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07004867 }
4868 dpll |= DPLL_DVO_HIGH_SPEED;
4869 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004870 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07004871 dpll |= DPLL_DVO_HIGH_SPEED;
4872
4873 /* compute bitmask from p1 value */
4874 if (IS_PINEVIEW(dev))
4875 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4876 else {
4877 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004878 if (IS_G4X(dev) && has_reduced_clock)
4879 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4880 }
4881 switch (clock.p2) {
4882 case 5:
4883 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4884 break;
4885 case 7:
4886 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4887 break;
4888 case 10:
4889 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4890 break;
4891 case 14:
4892 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4893 break;
4894 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004895 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07004896 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4897 } else {
4898 if (is_lvds) {
4899 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4900 } else {
4901 if (clock.p1 == 2)
4902 dpll |= PLL_P1_DIVIDE_BY_TWO;
4903 else
4904 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4905 if (clock.p2 == 4)
4906 dpll |= PLL_P2_DIVIDE_BY_4;
4907 }
4908 }
4909
4910 if (is_sdvo && is_tv)
4911 dpll |= PLL_REF_INPUT_TVCLKINBC;
4912 else if (is_tv)
4913 /* XXX: just matching BIOS for now */
4914 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4915 dpll |= 3;
4916 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4917 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4918 else
4919 dpll |= PLL_REF_INPUT_DREFCLK;
4920
4921 /* setup pipeconf */
4922 pipeconf = I915_READ(PIPECONF(pipe));
4923
4924 /* Set up the display plane register */
4925 dspcntr = DISPPLANE_GAMMA_ENABLE;
4926
4927 /* Ironlake's plane is forced to pipe, bit 24 is to
4928 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07004929 if (pipe == 0)
4930 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4931 else
4932 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004933
4934 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4935 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4936 * core speed.
4937 *
4938 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4939 * pipe == 0 check?
4940 */
4941 if (mode->clock >
4942 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4943 pipeconf |= PIPECONF_DOUBLE_WIDE;
4944 else
4945 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4946 }
4947
Eric Anholt929c77f2011-03-30 13:01:04 -07004948 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07004949
4950 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4951 drm_mode_debug_printmodeline(mode);
4952
Eric Anholtfae14982011-03-30 13:01:09 -07004953 I915_WRITE(FP0(pipe), fp);
4954 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07004955
Eric Anholtfae14982011-03-30 13:01:09 -07004956 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004957 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07004958
Eric Anholtf564048e2011-03-30 13:01:02 -07004959 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4960 * This is an exception to the general rule that mode_set doesn't turn
4961 * things on.
4962 */
4963 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004964 temp = I915_READ(LVDS);
Eric Anholtf564048e2011-03-30 13:01:02 -07004965 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4966 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07004967 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004968 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07004969 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004970 }
4971 /* set the corresponsding LVDS_BORDER bit */
4972 temp |= dev_priv->lvds_border_bits;
4973 /* Set the B0-B3 data pairs corresponding to whether we're going to
4974 * set the DPLLs for dual-channel mode or not.
4975 */
4976 if (clock.p2 == 7)
4977 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4978 else
4979 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4980
4981 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4982 * appropriately here, but we need to look more thoroughly into how
4983 * panels behave in the two modes.
4984 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004985 /* set the dithering flag on LVDS as needed */
4986 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004987 if (dev_priv->lvds_dither)
4988 temp |= LVDS_ENABLE_DITHER;
4989 else
4990 temp &= ~LVDS_ENABLE_DITHER;
4991 }
4992 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4993 lvds_sync |= LVDS_HSYNC_POLARITY;
4994 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4995 lvds_sync |= LVDS_VSYNC_POLARITY;
4996 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4997 != lvds_sync) {
4998 char flags[2] = "-+";
4999 DRM_INFO("Changing LVDS panel from "
5000 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5001 flags[!(temp & LVDS_HSYNC_POLARITY)],
5002 flags[!(temp & LVDS_VSYNC_POLARITY)],
5003 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5004 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5005 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5006 temp |= lvds_sync;
5007 }
Eric Anholtfae14982011-03-30 13:01:09 -07005008 I915_WRITE(LVDS, temp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005009 }
5010
Eric Anholt929c77f2011-03-30 13:01:04 -07005011 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005012 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07005013 }
5014
Eric Anholtfae14982011-03-30 13:01:09 -07005015 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005016
Eric Anholtc713bb02011-03-30 13:01:05 -07005017 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005018 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005019 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005020
Eric Anholtc713bb02011-03-30 13:01:05 -07005021 if (INTEL_INFO(dev)->gen >= 4) {
5022 temp = 0;
5023 if (is_sdvo) {
5024 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5025 if (temp > 1)
5026 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5027 else
5028 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005029 }
Eric Anholtc713bb02011-03-30 13:01:05 -07005030 I915_WRITE(DPLL_MD(pipe), temp);
5031 } else {
5032 /* The pixel multiplier can only be updated once the
5033 * DPLL is enabled and the clocks are stable.
5034 *
5035 * So write it again.
5036 */
Eric Anholtfae14982011-03-30 13:01:09 -07005037 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005038 }
5039
5040 intel_crtc->lowfreq_avail = false;
5041 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005042 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf564048e2011-03-30 13:01:02 -07005043 intel_crtc->lowfreq_avail = true;
5044 if (HAS_PIPE_CXSR(dev)) {
5045 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5046 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5047 }
5048 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005049 I915_WRITE(FP1(pipe), fp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005050 if (HAS_PIPE_CXSR(dev)) {
5051 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5052 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5053 }
5054 }
5055
5056 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5057 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5058 /* the chip adds 2 halflines automatically */
5059 adjusted_mode->crtc_vdisplay -= 1;
5060 adjusted_mode->crtc_vtotal -= 1;
5061 adjusted_mode->crtc_vblank_start -= 1;
5062 adjusted_mode->crtc_vblank_end -= 1;
5063 adjusted_mode->crtc_vsync_end -= 1;
5064 adjusted_mode->crtc_vsync_start -= 1;
5065 } else
5066 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5067
5068 I915_WRITE(HTOTAL(pipe),
5069 (adjusted_mode->crtc_hdisplay - 1) |
5070 ((adjusted_mode->crtc_htotal - 1) << 16));
5071 I915_WRITE(HBLANK(pipe),
5072 (adjusted_mode->crtc_hblank_start - 1) |
5073 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5074 I915_WRITE(HSYNC(pipe),
5075 (adjusted_mode->crtc_hsync_start - 1) |
5076 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5077
5078 I915_WRITE(VTOTAL(pipe),
5079 (adjusted_mode->crtc_vdisplay - 1) |
5080 ((adjusted_mode->crtc_vtotal - 1) << 16));
5081 I915_WRITE(VBLANK(pipe),
5082 (adjusted_mode->crtc_vblank_start - 1) |
5083 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5084 I915_WRITE(VSYNC(pipe),
5085 (adjusted_mode->crtc_vsync_start - 1) |
5086 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5087
5088 /* pipesrc and dspsize control the size that is scaled from,
5089 * which should always be the user's requested size.
5090 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005091 I915_WRITE(DSPSIZE(plane),
5092 ((mode->vdisplay - 1) << 16) |
5093 (mode->hdisplay - 1));
5094 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005095 I915_WRITE(PIPESRC(pipe),
5096 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5097
Eric Anholtf564048e2011-03-30 13:01:02 -07005098 I915_WRITE(PIPECONF(pipe), pipeconf);
5099 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005100 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07005101
5102 intel_wait_for_vblank(dev, pipe);
5103
Eric Anholtf564048e2011-03-30 13:01:02 -07005104 I915_WRITE(DSPCNTR(plane), dspcntr);
5105 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005106 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07005107
5108 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5109
5110 intel_update_watermarks(dev);
5111
Eric Anholtf564048e2011-03-30 13:01:02 -07005112 return ret;
5113}
5114
Keith Packard9fb526d2011-09-26 22:24:57 -07005115/*
5116 * Initialize reference clocks when the driver loads
5117 */
5118void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005119{
5120 struct drm_i915_private *dev_priv = dev->dev_private;
5121 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005122 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005123 u32 temp;
5124 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005125 bool has_cpu_edp = false;
5126 bool has_pch_edp = false;
5127 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005128 bool has_ck505 = false;
5129 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005130
5131 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005132 list_for_each_entry(encoder, &mode_config->encoder_list,
5133 base.head) {
5134 switch (encoder->type) {
5135 case INTEL_OUTPUT_LVDS:
5136 has_panel = true;
5137 has_lvds = true;
5138 break;
5139 case INTEL_OUTPUT_EDP:
5140 has_panel = true;
5141 if (intel_encoder_is_pch_edp(&encoder->base))
5142 has_pch_edp = true;
5143 else
5144 has_cpu_edp = true;
5145 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005146 }
5147 }
5148
Keith Packard99eb6a02011-09-26 14:29:12 -07005149 if (HAS_PCH_IBX(dev)) {
5150 has_ck505 = dev_priv->display_clock_mode;
5151 can_ssc = has_ck505;
5152 } else {
5153 has_ck505 = false;
5154 can_ssc = true;
5155 }
5156
5157 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5158 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5159 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005160
5161 /* Ironlake: try to setup display ref clock before DPLL
5162 * enabling. This is only under driver's control after
5163 * PCH B stepping, previous chipset stepping should be
5164 * ignoring this setting.
5165 */
5166 temp = I915_READ(PCH_DREF_CONTROL);
5167 /* Always enable nonspread source */
5168 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005169
Keith Packard99eb6a02011-09-26 14:29:12 -07005170 if (has_ck505)
5171 temp |= DREF_NONSPREAD_CK505_ENABLE;
5172 else
5173 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005174
Keith Packard199e5d72011-09-22 12:01:57 -07005175 if (has_panel) {
5176 temp &= ~DREF_SSC_SOURCE_MASK;
5177 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005178
Keith Packard199e5d72011-09-22 12:01:57 -07005179 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005180 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005181 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005182 temp |= DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005183 }
Keith Packard199e5d72011-09-22 12:01:57 -07005184
5185 /* Get SSC going before enabling the outputs */
5186 I915_WRITE(PCH_DREF_CONTROL, temp);
5187 POSTING_READ(PCH_DREF_CONTROL);
5188 udelay(200);
5189
Jesse Barnes13d83a62011-08-03 12:59:20 -07005190 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5191
5192 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005193 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005194 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005195 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005196 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005197 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005198 else
5199 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005200 } else
5201 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5202
5203 I915_WRITE(PCH_DREF_CONTROL, temp);
5204 POSTING_READ(PCH_DREF_CONTROL);
5205 udelay(200);
5206 } else {
5207 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5208
5209 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5210
5211 /* Turn off CPU output */
5212 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5213
5214 I915_WRITE(PCH_DREF_CONTROL, temp);
5215 POSTING_READ(PCH_DREF_CONTROL);
5216 udelay(200);
5217
5218 /* Turn off the SSC source */
5219 temp &= ~DREF_SSC_SOURCE_MASK;
5220 temp |= DREF_SSC_SOURCE_DISABLE;
5221
5222 /* Turn off SSC1 */
5223 temp &= ~ DREF_SSC1_ENABLE;
5224
Jesse Barnes13d83a62011-08-03 12:59:20 -07005225 I915_WRITE(PCH_DREF_CONTROL, temp);
5226 POSTING_READ(PCH_DREF_CONTROL);
5227 udelay(200);
5228 }
5229}
5230
Eric Anholtf564048e2011-03-30 13:01:02 -07005231static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5232 struct drm_display_mode *mode,
5233 struct drm_display_mode *adjusted_mode,
5234 int x, int y,
5235 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005236{
5237 struct drm_device *dev = crtc->dev;
5238 struct drm_i915_private *dev_priv = dev->dev_private;
5239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5240 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005241 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005242 int refclk, num_connectors = 0;
5243 intel_clock_t clock, reduced_clock;
5244 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005245 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005246 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5247 struct intel_encoder *has_edp_encoder = NULL;
5248 struct drm_mode_config *mode_config = &dev->mode_config;
5249 struct intel_encoder *encoder;
5250 const intel_limit_t *limit;
5251 int ret;
5252 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005253 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005254 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005255 int target_clock, pixel_multiplier, lane, link_bw, factor;
5256 unsigned int pipe_bpp;
5257 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005258
Jesse Barnes79e53942008-11-07 14:24:08 -08005259 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5260 if (encoder->base.crtc != crtc)
5261 continue;
5262
5263 switch (encoder->type) {
5264 case INTEL_OUTPUT_LVDS:
5265 is_lvds = true;
5266 break;
5267 case INTEL_OUTPUT_SDVO:
5268 case INTEL_OUTPUT_HDMI:
5269 is_sdvo = true;
5270 if (encoder->needs_tv_clock)
5271 is_tv = true;
5272 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005273 case INTEL_OUTPUT_TVOUT:
5274 is_tv = true;
5275 break;
5276 case INTEL_OUTPUT_ANALOG:
5277 is_crt = true;
5278 break;
5279 case INTEL_OUTPUT_DISPLAYPORT:
5280 is_dp = true;
5281 break;
5282 case INTEL_OUTPUT_EDP:
5283 has_edp_encoder = encoder;
5284 break;
5285 }
5286
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005287 num_connectors++;
5288 }
5289
Keith Packardafffb9d2011-09-26 20:42:37 -07005290 /*
5291 * Every reference clock in a PCH system is 120MHz
5292 */
5293 refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005294
5295 /*
5296 * Returns a set of divisors for the desired target clock with the given
5297 * refclk, or FALSE. The returned values represent the clock equation:
5298 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5299 */
5300 limit = intel_limit(crtc, refclk);
5301 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
5302 if (!ok) {
5303 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005304 return -EINVAL;
5305 }
5306
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005307 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005308 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005309
Zhao Yakuiddc90032010-01-06 22:05:56 +08005310 if (is_lvds && dev_priv->lvds_downclock_avail) {
5311 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01005312 dev_priv->lvds_downclock,
5313 refclk,
5314 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005315 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
5316 /*
5317 * If the different P is found, it means that we can't
5318 * switch the display clock by using the FP0/FP1.
5319 * In such case we will disable the LVDS downclock
5320 * feature.
5321 */
5322 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01005323 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005324 has_reduced_clock = 0;
5325 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005326 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005327 /* SDVO TV has fixed PLL values depend on its clock range,
5328 this mirrors vbios setting. */
5329 if (is_sdvo && is_tv) {
5330 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005331 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005332 clock.p1 = 2;
5333 clock.p2 = 10;
5334 clock.n = 3;
5335 clock.m1 = 16;
5336 clock.m2 = 8;
5337 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005338 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005339 clock.p1 = 1;
5340 clock.p2 = 10;
5341 clock.n = 6;
5342 clock.m1 = 12;
5343 clock.m2 = 8;
5344 }
5345 }
5346
Zhenyu Wang2c072452009-06-05 15:38:42 +08005347 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005348 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5349 lane = 0;
5350 /* CPU eDP doesn't require FDI link, so just set DP M/N
5351 according to current link config */
5352 if (has_edp_encoder &&
5353 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5354 target_clock = mode->clock;
5355 intel_edp_link_config(has_edp_encoder,
5356 &lane, &link_bw);
5357 } else {
5358 /* [e]DP over FDI requires target mode clock
5359 instead of link clock */
5360 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005361 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005362 else
5363 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005364
Eric Anholt8febb292011-03-30 13:01:07 -07005365 /* FDI is a binary signal running at ~2.7GHz, encoding
5366 * each output octet as 10 bits. The actual frequency
5367 * is stored as a divider into a 100MHz clock, and the
5368 * mode pixel clock is stored in units of 1KHz.
5369 * Hence the bw of each lane in terms of the mode signal
5370 * is:
5371 */
5372 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005373 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005374
Eric Anholt8febb292011-03-30 13:01:07 -07005375 /* determine panel color depth */
5376 temp = I915_READ(PIPECONF(pipe));
5377 temp &= ~PIPE_BPC_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005378 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp);
5379 switch (pipe_bpp) {
5380 case 18:
5381 temp |= PIPE_6BPC;
5382 break;
5383 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005384 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005385 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005386 case 30:
5387 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005388 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005389 case 36:
5390 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005391 break;
5392 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005393 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
5394 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07005395 temp |= PIPE_8BPC;
5396 pipe_bpp = 24;
5397 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005398 }
5399
Jesse Barnes5a354202011-06-24 12:19:22 -07005400 intel_crtc->bpp = pipe_bpp;
5401 I915_WRITE(PIPECONF(pipe), temp);
5402
Eric Anholt8febb292011-03-30 13:01:07 -07005403 if (!lane) {
5404 /*
5405 * Account for spread spectrum to avoid
5406 * oversubscribing the link. Max center spread
5407 * is 2.5%; use 5% for safety's sake.
5408 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005409 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005410 lane = bps / (link_bw * 8) + 1;
5411 }
5412
5413 intel_crtc->fdi_lanes = lane;
5414
5415 if (pixel_multiplier > 1)
5416 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005417 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5418 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005419
Eric Anholta07d6782011-03-30 13:01:08 -07005420 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5421 if (has_reduced_clock)
5422 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5423 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005424
Chris Wilsonc1858122010-12-03 21:35:48 +00005425 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005426 factor = 21;
5427 if (is_lvds) {
5428 if ((intel_panel_use_ssc(dev_priv) &&
5429 dev_priv->lvds_ssc_freq == 100) ||
5430 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5431 factor = 25;
5432 } else if (is_sdvo && is_tv)
5433 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005434
Jesse Barnescb0e0932011-07-28 14:50:30 -07005435 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07005436 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005437
Chris Wilson5eddb702010-09-11 13:48:45 +01005438 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005439
Eric Anholta07d6782011-03-30 13:01:08 -07005440 if (is_lvds)
5441 dpll |= DPLLB_MODE_LVDS;
5442 else
5443 dpll |= DPLLB_MODE_DAC_SERIAL;
5444 if (is_sdvo) {
5445 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5446 if (pixel_multiplier > 1) {
5447 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005448 }
Eric Anholta07d6782011-03-30 13:01:08 -07005449 dpll |= DPLL_DVO_HIGH_SPEED;
5450 }
5451 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5452 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005453
Eric Anholta07d6782011-03-30 13:01:08 -07005454 /* compute bitmask from p1 value */
5455 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5456 /* also FPA1 */
5457 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5458
5459 switch (clock.p2) {
5460 case 5:
5461 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5462 break;
5463 case 7:
5464 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5465 break;
5466 case 10:
5467 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5468 break;
5469 case 14:
5470 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5471 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005472 }
5473
5474 if (is_sdvo && is_tv)
5475 dpll |= PLL_REF_INPUT_TVCLKINBC;
5476 else if (is_tv)
5477 /* XXX: just matching BIOS for now */
5478 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5479 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005480 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005481 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5482 else
5483 dpll |= PLL_REF_INPUT_DREFCLK;
5484
5485 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005486 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005487
5488 /* Set up the display plane register */
5489 dspcntr = DISPPLANE_GAMMA_ENABLE;
5490
Zhao Yakui28c97732009-10-09 11:39:41 +08005491 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08005492 drm_mode_debug_printmodeline(mode);
5493
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005494 /* PCH eDP needs FDI, but CPU eDP does not */
5495 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005496 I915_WRITE(PCH_FP0(pipe), fp);
5497 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005498
Eric Anholtfae14982011-03-30 13:01:09 -07005499 POSTING_READ(PCH_DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005500 udelay(150);
5501 }
5502
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005503 /* enable transcoder DPLL */
5504 if (HAS_PCH_CPT(dev)) {
5505 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005506 switch (pipe) {
5507 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01005508 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005509 break;
5510 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01005511 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005512 break;
5513 case 2:
5514 /* FIXME: manage transcoder PLLs? */
5515 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
5516 break;
5517 default:
5518 BUG();
5519 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005520 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01005521
5522 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005523 udelay(150);
5524 }
5525
Jesse Barnes79e53942008-11-07 14:24:08 -08005526 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5527 * This is an exception to the general rule that mode_set doesn't turn
5528 * things on.
5529 */
5530 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005531 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005532 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005533 if (pipe == 1) {
5534 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005535 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005536 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005537 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005538 } else {
5539 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005540 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005541 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005542 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005543 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005544 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005545 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005546 /* Set the B0-B3 data pairs corresponding to whether we're going to
5547 * set the DPLLs for dual-channel mode or not.
5548 */
5549 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005550 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005551 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005552 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005553
5554 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5555 * appropriately here, but we need to look more thoroughly into how
5556 * panels behave in the two modes.
5557 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005558 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5559 lvds_sync |= LVDS_HSYNC_POLARITY;
5560 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5561 lvds_sync |= LVDS_VSYNC_POLARITY;
5562 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5563 != lvds_sync) {
5564 char flags[2] = "-+";
5565 DRM_INFO("Changing LVDS panel from "
5566 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5567 flags[!(temp & LVDS_HSYNC_POLARITY)],
5568 flags[!(temp & LVDS_VSYNC_POLARITY)],
5569 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5570 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5571 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5572 temp |= lvds_sync;
5573 }
Eric Anholtfae14982011-03-30 13:01:09 -07005574 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005575 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005576
Eric Anholt8febb292011-03-30 13:01:07 -07005577 pipeconf &= ~PIPECONF_DITHER_EN;
5578 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005579 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005580 pipeconf |= PIPECONF_DITHER_EN;
5581 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
Jesse Barnes434ed092010-09-07 14:48:06 -07005582 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005583 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005584 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005585 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005586 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005587 I915_WRITE(TRANSDATA_M1(pipe), 0);
5588 I915_WRITE(TRANSDATA_N1(pipe), 0);
5589 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5590 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005591 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005592
Eric Anholt8febb292011-03-30 13:01:07 -07005593 if (!has_edp_encoder ||
5594 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005595 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005596
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005597 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005598 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005599 udelay(150);
5600
Eric Anholt8febb292011-03-30 13:01:07 -07005601 /* The pixel multiplier can only be updated once the
5602 * DPLL is enabled and the clocks are stable.
5603 *
5604 * So write it again.
5605 */
Eric Anholtfae14982011-03-30 13:01:09 -07005606 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005607 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005608
Chris Wilson5eddb702010-09-11 13:48:45 +01005609 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005610 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005611 I915_WRITE(PCH_FP1(pipe), fp2);
Jesse Barnes652c3932009-08-17 13:31:43 -07005612 intel_crtc->lowfreq_avail = true;
5613 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005614 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005615 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5616 }
5617 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005618 I915_WRITE(PCH_FP1(pipe), fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005619 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005620 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005621 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5622 }
5623 }
5624
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005625 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5626 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5627 /* the chip adds 2 halflines automatically */
5628 adjusted_mode->crtc_vdisplay -= 1;
5629 adjusted_mode->crtc_vtotal -= 1;
5630 adjusted_mode->crtc_vblank_start -= 1;
5631 adjusted_mode->crtc_vblank_end -= 1;
5632 adjusted_mode->crtc_vsync_end -= 1;
5633 adjusted_mode->crtc_vsync_start -= 1;
5634 } else
5635 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5636
Chris Wilson5eddb702010-09-11 13:48:45 +01005637 I915_WRITE(HTOTAL(pipe),
5638 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005639 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005640 I915_WRITE(HBLANK(pipe),
5641 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005642 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005643 I915_WRITE(HSYNC(pipe),
5644 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005645 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005646
5647 I915_WRITE(VTOTAL(pipe),
5648 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005649 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005650 I915_WRITE(VBLANK(pipe),
5651 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005652 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005653 I915_WRITE(VSYNC(pipe),
5654 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005655 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005656
Eric Anholt8febb292011-03-30 13:01:07 -07005657 /* pipesrc controls the size that is scaled from, which should
5658 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005659 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005660 I915_WRITE(PIPESRC(pipe),
5661 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005662
Eric Anholt8febb292011-03-30 13:01:07 -07005663 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5664 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5665 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5666 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005667
Eric Anholt8febb292011-03-30 13:01:07 -07005668 if (has_edp_encoder &&
5669 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5670 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005671 }
5672
Chris Wilson5eddb702010-09-11 13:48:45 +01005673 I915_WRITE(PIPECONF(pipe), pipeconf);
5674 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005675
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005676 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005677
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005678 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005679 /* enable address swizzle for tiling buffer */
5680 temp = I915_READ(DISP_ARB_CTL);
5681 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5682 }
5683
Chris Wilson5eddb702010-09-11 13:48:45 +01005684 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005685 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005686
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005687 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005688
5689 intel_update_watermarks(dev);
5690
Chris Wilson1f803ee2009-06-06 09:45:59 +01005691 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005692}
5693
Eric Anholtf564048e2011-03-30 13:01:02 -07005694static int intel_crtc_mode_set(struct drm_crtc *crtc,
5695 struct drm_display_mode *mode,
5696 struct drm_display_mode *adjusted_mode,
5697 int x, int y,
5698 struct drm_framebuffer *old_fb)
5699{
5700 struct drm_device *dev = crtc->dev;
5701 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5703 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005704 int ret;
5705
Eric Anholt0b701d22011-03-30 13:01:03 -07005706 drm_vblank_pre_modeset(dev, pipe);
5707
Eric Anholtf564048e2011-03-30 13:01:02 -07005708 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5709 x, y, old_fb);
5710
Jesse Barnes79e53942008-11-07 14:24:08 -08005711 drm_vblank_post_modeset(dev, pipe);
5712
Keith Packard120eced2011-07-27 01:21:40 -07005713 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
5714
Jesse Barnes79e53942008-11-07 14:24:08 -08005715 return ret;
5716}
5717
Wu Fengguange0dac652011-09-05 14:25:34 +08005718static void g4x_write_eld(struct drm_connector *connector,
5719 struct drm_crtc *crtc)
5720{
5721 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5722 uint8_t *eld = connector->eld;
5723 uint32_t eldv;
5724 uint32_t len;
5725 uint32_t i;
5726
5727 i = I915_READ(G4X_AUD_VID_DID);
5728
5729 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5730 eldv = G4X_ELDV_DEVCL_DEVBLC;
5731 else
5732 eldv = G4X_ELDV_DEVCTG;
5733
5734 i = I915_READ(G4X_AUD_CNTL_ST);
5735 i &= ~(eldv | G4X_ELD_ADDR);
5736 len = (i >> 9) & 0x1f; /* ELD buffer size */
5737 I915_WRITE(G4X_AUD_CNTL_ST, i);
5738
5739 if (!eld[0])
5740 return;
5741
5742 len = min_t(uint8_t, eld[2], len);
5743 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5744 for (i = 0; i < len; i++)
5745 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5746
5747 i = I915_READ(G4X_AUD_CNTL_ST);
5748 i |= eldv;
5749 I915_WRITE(G4X_AUD_CNTL_ST, i);
5750}
5751
5752static void ironlake_write_eld(struct drm_connector *connector,
5753 struct drm_crtc *crtc)
5754{
5755 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5756 uint8_t *eld = connector->eld;
5757 uint32_t eldv;
5758 uint32_t i;
5759 int len;
5760 int hdmiw_hdmiedid;
5761 int aud_cntl_st;
5762 int aud_cntrl_st2;
5763
5764 if (IS_IVYBRIDGE(connector->dev)) {
5765 hdmiw_hdmiedid = GEN7_HDMIW_HDMIEDID_A;
5766 aud_cntl_st = GEN7_AUD_CNTRL_ST_A;
5767 aud_cntrl_st2 = GEN7_AUD_CNTRL_ST2;
5768 } else {
5769 hdmiw_hdmiedid = GEN5_HDMIW_HDMIEDID_A;
5770 aud_cntl_st = GEN5_AUD_CNTL_ST_A;
5771 aud_cntrl_st2 = GEN5_AUD_CNTL_ST2;
5772 }
5773
5774 i = to_intel_crtc(crtc)->pipe;
5775 hdmiw_hdmiedid += i * 0x100;
5776 aud_cntl_st += i * 0x100;
5777
5778 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
5779
5780 i = I915_READ(aud_cntl_st);
5781 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
5782 if (!i) {
5783 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5784 /* operate blindly on all ports */
5785 eldv = GEN5_ELD_VALIDB;
5786 eldv |= GEN5_ELD_VALIDB << 4;
5787 eldv |= GEN5_ELD_VALIDB << 8;
5788 } else {
5789 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
5790 eldv = GEN5_ELD_VALIDB << ((i - 1) * 4);
5791 }
5792
5793 i = I915_READ(aud_cntrl_st2);
5794 i &= ~eldv;
5795 I915_WRITE(aud_cntrl_st2, i);
5796
5797 if (!eld[0])
5798 return;
5799
5800 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5801 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5802 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5803 }
5804
5805 i = I915_READ(aud_cntl_st);
5806 i &= ~GEN5_ELD_ADDRESS;
5807 I915_WRITE(aud_cntl_st, i);
5808
5809 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5810 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5811 for (i = 0; i < len; i++)
5812 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5813
5814 i = I915_READ(aud_cntrl_st2);
5815 i |= eldv;
5816 I915_WRITE(aud_cntrl_st2, i);
5817}
5818
5819void intel_write_eld(struct drm_encoder *encoder,
5820 struct drm_display_mode *mode)
5821{
5822 struct drm_crtc *crtc = encoder->crtc;
5823 struct drm_connector *connector;
5824 struct drm_device *dev = encoder->dev;
5825 struct drm_i915_private *dev_priv = dev->dev_private;
5826
5827 connector = drm_select_eld(encoder, mode);
5828 if (!connector)
5829 return;
5830
5831 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5832 connector->base.id,
5833 drm_get_connector_name(connector),
5834 connector->encoder->base.id,
5835 drm_get_encoder_name(connector->encoder));
5836
5837 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5838
5839 if (dev_priv->display.write_eld)
5840 dev_priv->display.write_eld(connector, crtc);
5841}
5842
Jesse Barnes79e53942008-11-07 14:24:08 -08005843/** Loads the palette/gamma unit for the CRTC with the prepared values */
5844void intel_crtc_load_lut(struct drm_crtc *crtc)
5845{
5846 struct drm_device *dev = crtc->dev;
5847 struct drm_i915_private *dev_priv = dev->dev_private;
5848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005849 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005850 int i;
5851
5852 /* The clocks have to be on to load the palette. */
5853 if (!crtc->enabled)
5854 return;
5855
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005856 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005857 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005858 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005859
Jesse Barnes79e53942008-11-07 14:24:08 -08005860 for (i = 0; i < 256; i++) {
5861 I915_WRITE(palreg + 4 * i,
5862 (intel_crtc->lut_r[i] << 16) |
5863 (intel_crtc->lut_g[i] << 8) |
5864 intel_crtc->lut_b[i]);
5865 }
5866}
5867
Chris Wilson560b85b2010-08-07 11:01:38 +01005868static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5869{
5870 struct drm_device *dev = crtc->dev;
5871 struct drm_i915_private *dev_priv = dev->dev_private;
5872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5873 bool visible = base != 0;
5874 u32 cntl;
5875
5876 if (intel_crtc->cursor_visible == visible)
5877 return;
5878
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005879 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005880 if (visible) {
5881 /* On these chipsets we can only modify the base whilst
5882 * the cursor is disabled.
5883 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005884 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005885
5886 cntl &= ~(CURSOR_FORMAT_MASK);
5887 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5888 cntl |= CURSOR_ENABLE |
5889 CURSOR_GAMMA_ENABLE |
5890 CURSOR_FORMAT_ARGB;
5891 } else
5892 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005893 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005894
5895 intel_crtc->cursor_visible = visible;
5896}
5897
5898static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5899{
5900 struct drm_device *dev = crtc->dev;
5901 struct drm_i915_private *dev_priv = dev->dev_private;
5902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5903 int pipe = intel_crtc->pipe;
5904 bool visible = base != 0;
5905
5906 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005907 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005908 if (base) {
5909 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5910 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5911 cntl |= pipe << 28; /* Connect to correct pipe */
5912 } else {
5913 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5914 cntl |= CURSOR_MODE_DISABLE;
5915 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005916 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005917
5918 intel_crtc->cursor_visible = visible;
5919 }
5920 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005921 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005922}
5923
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005924/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005925static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5926 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005927{
5928 struct drm_device *dev = crtc->dev;
5929 struct drm_i915_private *dev_priv = dev->dev_private;
5930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5931 int pipe = intel_crtc->pipe;
5932 int x = intel_crtc->cursor_x;
5933 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005934 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005935 bool visible;
5936
5937 pos = 0;
5938
Chris Wilson6b383a72010-09-13 13:54:26 +01005939 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005940 base = intel_crtc->cursor_addr;
5941 if (x > (int) crtc->fb->width)
5942 base = 0;
5943
5944 if (y > (int) crtc->fb->height)
5945 base = 0;
5946 } else
5947 base = 0;
5948
5949 if (x < 0) {
5950 if (x + intel_crtc->cursor_width < 0)
5951 base = 0;
5952
5953 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5954 x = -x;
5955 }
5956 pos |= x << CURSOR_X_SHIFT;
5957
5958 if (y < 0) {
5959 if (y + intel_crtc->cursor_height < 0)
5960 base = 0;
5961
5962 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5963 y = -y;
5964 }
5965 pos |= y << CURSOR_Y_SHIFT;
5966
5967 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005968 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005969 return;
5970
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005971 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005972 if (IS_845G(dev) || IS_I865G(dev))
5973 i845_update_cursor(crtc, base);
5974 else
5975 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005976
5977 if (visible)
5978 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5979}
5980
Jesse Barnes79e53942008-11-07 14:24:08 -08005981static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005982 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005983 uint32_t handle,
5984 uint32_t width, uint32_t height)
5985{
5986 struct drm_device *dev = crtc->dev;
5987 struct drm_i915_private *dev_priv = dev->dev_private;
5988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005989 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005990 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005991 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005992
Zhao Yakui28c97732009-10-09 11:39:41 +08005993 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005994
5995 /* if we want to turn off the cursor ignore width and height */
5996 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005997 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005998 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005999 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006000 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006001 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006002 }
6003
6004 /* Currently we only support 64x64 cursors */
6005 if (width != 64 || height != 64) {
6006 DRM_ERROR("we currently only support 64x64 cursors\n");
6007 return -EINVAL;
6008 }
6009
Chris Wilson05394f32010-11-08 19:18:58 +00006010 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006011 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006012 return -ENOENT;
6013
Chris Wilson05394f32010-11-08 19:18:58 +00006014 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006015 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006016 ret = -ENOMEM;
6017 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006018 }
6019
Dave Airlie71acb5e2008-12-30 20:31:46 +10006020 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006021 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006022 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006023 if (obj->tiling_mode) {
6024 DRM_ERROR("cursor cannot be tiled\n");
6025 ret = -EINVAL;
6026 goto fail_locked;
6027 }
6028
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006029 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006030 if (ret) {
6031 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006032 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006033 }
6034
Chris Wilsond9e86c02010-11-10 16:40:20 +00006035 ret = i915_gem_object_put_fence(obj);
6036 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006037 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006038 goto fail_unpin;
6039 }
6040
Chris Wilson05394f32010-11-08 19:18:58 +00006041 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006042 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006043 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006044 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006045 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6046 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006047 if (ret) {
6048 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006049 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006050 }
Chris Wilson05394f32010-11-08 19:18:58 +00006051 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006052 }
6053
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006054 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006055 I915_WRITE(CURSIZE, (height << 12) | width);
6056
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006057 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006058 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006059 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006060 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006061 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6062 } else
6063 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006064 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006065 }
Jesse Barnes80824002009-09-10 15:28:06 -07006066
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006067 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006068
6069 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006070 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006071 intel_crtc->cursor_width = width;
6072 intel_crtc->cursor_height = height;
6073
Chris Wilson6b383a72010-09-13 13:54:26 +01006074 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006075
Jesse Barnes79e53942008-11-07 14:24:08 -08006076 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006077fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006078 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006079fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006080 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006081fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006082 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006083 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006084}
6085
6086static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6087{
Jesse Barnes79e53942008-11-07 14:24:08 -08006088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006089
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006090 intel_crtc->cursor_x = x;
6091 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006092
Chris Wilson6b383a72010-09-13 13:54:26 +01006093 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006094
6095 return 0;
6096}
6097
6098/** Sets the color ramps on behalf of RandR */
6099void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6100 u16 blue, int regno)
6101{
6102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6103
6104 intel_crtc->lut_r[regno] = red >> 8;
6105 intel_crtc->lut_g[regno] = green >> 8;
6106 intel_crtc->lut_b[regno] = blue >> 8;
6107}
6108
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006109void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6110 u16 *blue, int regno)
6111{
6112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6113
6114 *red = intel_crtc->lut_r[regno] << 8;
6115 *green = intel_crtc->lut_g[regno] << 8;
6116 *blue = intel_crtc->lut_b[regno] << 8;
6117}
6118
Jesse Barnes79e53942008-11-07 14:24:08 -08006119static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006120 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006121{
James Simmons72034252010-08-03 01:33:19 +01006122 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006124
James Simmons72034252010-08-03 01:33:19 +01006125 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006126 intel_crtc->lut_r[i] = red[i] >> 8;
6127 intel_crtc->lut_g[i] = green[i] >> 8;
6128 intel_crtc->lut_b[i] = blue[i] >> 8;
6129 }
6130
6131 intel_crtc_load_lut(crtc);
6132}
6133
6134/**
6135 * Get a pipe with a simple mode set on it for doing load-based monitor
6136 * detection.
6137 *
6138 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006139 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006140 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006141 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006142 * configured for it. In the future, it could choose to temporarily disable
6143 * some outputs to free up a pipe for its use.
6144 *
6145 * \return crtc, or NULL if no pipes are available.
6146 */
6147
6148/* VESA 640x480x72Hz mode to set on the pipe */
6149static struct drm_display_mode load_detect_mode = {
6150 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6151 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6152};
6153
Chris Wilsond2dff872011-04-19 08:36:26 +01006154static struct drm_framebuffer *
6155intel_framebuffer_create(struct drm_device *dev,
6156 struct drm_mode_fb_cmd *mode_cmd,
6157 struct drm_i915_gem_object *obj)
6158{
6159 struct intel_framebuffer *intel_fb;
6160 int ret;
6161
6162 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6163 if (!intel_fb) {
6164 drm_gem_object_unreference_unlocked(&obj->base);
6165 return ERR_PTR(-ENOMEM);
6166 }
6167
6168 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6169 if (ret) {
6170 drm_gem_object_unreference_unlocked(&obj->base);
6171 kfree(intel_fb);
6172 return ERR_PTR(ret);
6173 }
6174
6175 return &intel_fb->base;
6176}
6177
6178static u32
6179intel_framebuffer_pitch_for_width(int width, int bpp)
6180{
6181 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6182 return ALIGN(pitch, 64);
6183}
6184
6185static u32
6186intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6187{
6188 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6189 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6190}
6191
6192static struct drm_framebuffer *
6193intel_framebuffer_create_for_mode(struct drm_device *dev,
6194 struct drm_display_mode *mode,
6195 int depth, int bpp)
6196{
6197 struct drm_i915_gem_object *obj;
6198 struct drm_mode_fb_cmd mode_cmd;
6199
6200 obj = i915_gem_alloc_object(dev,
6201 intel_framebuffer_size_for_mode(mode, bpp));
6202 if (obj == NULL)
6203 return ERR_PTR(-ENOMEM);
6204
6205 mode_cmd.width = mode->hdisplay;
6206 mode_cmd.height = mode->vdisplay;
6207 mode_cmd.depth = depth;
6208 mode_cmd.bpp = bpp;
6209 mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);
6210
6211 return intel_framebuffer_create(dev, &mode_cmd, obj);
6212}
6213
6214static struct drm_framebuffer *
6215mode_fits_in_fbdev(struct drm_device *dev,
6216 struct drm_display_mode *mode)
6217{
6218 struct drm_i915_private *dev_priv = dev->dev_private;
6219 struct drm_i915_gem_object *obj;
6220 struct drm_framebuffer *fb;
6221
6222 if (dev_priv->fbdev == NULL)
6223 return NULL;
6224
6225 obj = dev_priv->fbdev->ifb.obj;
6226 if (obj == NULL)
6227 return NULL;
6228
6229 fb = &dev_priv->fbdev->ifb.base;
6230 if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
6231 fb->bits_per_pixel))
6232 return NULL;
6233
6234 if (obj->base.size < mode->vdisplay * fb->pitch)
6235 return NULL;
6236
6237 return fb;
6238}
6239
Chris Wilson71731882011-04-19 23:10:58 +01006240bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
6241 struct drm_connector *connector,
6242 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006243 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006244{
6245 struct intel_crtc *intel_crtc;
6246 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006247 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006248 struct drm_crtc *crtc = NULL;
6249 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01006250 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006251 int i = -1;
6252
Chris Wilsond2dff872011-04-19 08:36:26 +01006253 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6254 connector->base.id, drm_get_connector_name(connector),
6255 encoder->base.id, drm_get_encoder_name(encoder));
6256
Jesse Barnes79e53942008-11-07 14:24:08 -08006257 /*
6258 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006259 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006260 * - if the connector already has an assigned crtc, use it (but make
6261 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006262 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006263 * - try to find the first unused crtc that can drive this connector,
6264 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006265 */
6266
6267 /* See if we already have a CRTC for this connector */
6268 if (encoder->crtc) {
6269 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006270
Jesse Barnes79e53942008-11-07 14:24:08 -08006271 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006272 old->dpms_mode = intel_crtc->dpms_mode;
6273 old->load_detect_temp = false;
6274
6275 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08006276 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01006277 struct drm_encoder_helper_funcs *encoder_funcs;
6278 struct drm_crtc_helper_funcs *crtc_funcs;
6279
Jesse Barnes79e53942008-11-07 14:24:08 -08006280 crtc_funcs = crtc->helper_private;
6281 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01006282
6283 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006284 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
6285 }
Chris Wilson8261b192011-04-19 23:18:09 +01006286
Chris Wilson71731882011-04-19 23:10:58 +01006287 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006288 }
6289
6290 /* Find an unused one (if possible) */
6291 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6292 i++;
6293 if (!(encoder->possible_crtcs & (1 << i)))
6294 continue;
6295 if (!possible_crtc->enabled) {
6296 crtc = possible_crtc;
6297 break;
6298 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006299 }
6300
6301 /*
6302 * If we didn't find an unused CRTC, don't use any.
6303 */
6304 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006305 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6306 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006307 }
6308
6309 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006310 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006311
6312 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006313 old->dpms_mode = intel_crtc->dpms_mode;
6314 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006315 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006316
Chris Wilson64927112011-04-20 07:25:26 +01006317 if (!mode)
6318 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006319
Chris Wilsond2dff872011-04-19 08:36:26 +01006320 old_fb = crtc->fb;
6321
6322 /* We need a framebuffer large enough to accommodate all accesses
6323 * that the plane may generate whilst we perform load detection.
6324 * We can not rely on the fbcon either being present (we get called
6325 * during its initialisation to detect all boot displays, or it may
6326 * not even exist) or that it is large enough to satisfy the
6327 * requested mode.
6328 */
6329 crtc->fb = mode_fits_in_fbdev(dev, mode);
6330 if (crtc->fb == NULL) {
6331 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6332 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6333 old->release_fb = crtc->fb;
6334 } else
6335 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6336 if (IS_ERR(crtc->fb)) {
6337 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6338 crtc->fb = old_fb;
6339 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006340 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006341
6342 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006343 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006344 if (old->release_fb)
6345 old->release_fb->funcs->destroy(old->release_fb);
6346 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01006347 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006348 }
Chris Wilson71731882011-04-19 23:10:58 +01006349
Jesse Barnes79e53942008-11-07 14:24:08 -08006350 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006351 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006352
Chris Wilson71731882011-04-19 23:10:58 +01006353 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006354}
6355
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006356void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01006357 struct drm_connector *connector,
6358 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006359{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006360 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006361 struct drm_device *dev = encoder->dev;
6362 struct drm_crtc *crtc = encoder->crtc;
6363 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
6364 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
6365
Chris Wilsond2dff872011-04-19 08:36:26 +01006366 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6367 connector->base.id, drm_get_connector_name(connector),
6368 encoder->base.id, drm_get_encoder_name(encoder));
6369
Chris Wilson8261b192011-04-19 23:18:09 +01006370 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006371 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006372 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01006373
6374 if (old->release_fb)
6375 old->release_fb->funcs->destroy(old->release_fb);
6376
Chris Wilson0622a532011-04-21 09:32:11 +01006377 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006378 }
6379
Eric Anholtc751ce42010-03-25 11:48:48 -07006380 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01006381 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
6382 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01006383 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006384 }
6385}
6386
6387/* Returns the clock of the currently programmed mode of the given pipe. */
6388static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6389{
6390 struct drm_i915_private *dev_priv = dev->dev_private;
6391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6392 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006393 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006394 u32 fp;
6395 intel_clock_t clock;
6396
6397 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006398 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006399 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006400 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006401
6402 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006403 if (IS_PINEVIEW(dev)) {
6404 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6405 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006406 } else {
6407 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6408 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6409 }
6410
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006411 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006412 if (IS_PINEVIEW(dev))
6413 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6414 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006415 else
6416 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006417 DPLL_FPA01_P1_POST_DIV_SHIFT);
6418
6419 switch (dpll & DPLL_MODE_MASK) {
6420 case DPLLB_MODE_DAC_SERIAL:
6421 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6422 5 : 10;
6423 break;
6424 case DPLLB_MODE_LVDS:
6425 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6426 7 : 14;
6427 break;
6428 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006429 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006430 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6431 return 0;
6432 }
6433
6434 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006435 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006436 } else {
6437 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6438
6439 if (is_lvds) {
6440 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6441 DPLL_FPA01_P1_POST_DIV_SHIFT);
6442 clock.p2 = 14;
6443
6444 if ((dpll & PLL_REF_INPUT_MASK) ==
6445 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6446 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006447 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006448 } else
Shaohua Li21778322009-02-23 15:19:16 +08006449 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006450 } else {
6451 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6452 clock.p1 = 2;
6453 else {
6454 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6455 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6456 }
6457 if (dpll & PLL_P2_DIVIDE_BY_4)
6458 clock.p2 = 4;
6459 else
6460 clock.p2 = 2;
6461
Shaohua Li21778322009-02-23 15:19:16 +08006462 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006463 }
6464 }
6465
6466 /* XXX: It would be nice to validate the clocks, but we can't reuse
6467 * i830PllIsValid() because it relies on the xf86_config connector
6468 * configuration being accurate, which it isn't necessarily.
6469 */
6470
6471 return clock.dot;
6472}
6473
6474/** Returns the currently programmed mode of the given pipe. */
6475struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6476 struct drm_crtc *crtc)
6477{
Jesse Barnes548f2452011-02-17 10:40:53 -08006478 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6480 int pipe = intel_crtc->pipe;
6481 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006482 int htot = I915_READ(HTOTAL(pipe));
6483 int hsync = I915_READ(HSYNC(pipe));
6484 int vtot = I915_READ(VTOTAL(pipe));
6485 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006486
6487 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6488 if (!mode)
6489 return NULL;
6490
6491 mode->clock = intel_crtc_clock_get(dev, crtc);
6492 mode->hdisplay = (htot & 0xffff) + 1;
6493 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6494 mode->hsync_start = (hsync & 0xffff) + 1;
6495 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6496 mode->vdisplay = (vtot & 0xffff) + 1;
6497 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6498 mode->vsync_start = (vsync & 0xffff) + 1;
6499 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6500
6501 drm_mode_set_name(mode);
6502 drm_mode_set_crtcinfo(mode, 0);
6503
6504 return mode;
6505}
6506
Jesse Barnes652c3932009-08-17 13:31:43 -07006507#define GPU_IDLE_TIMEOUT 500 /* ms */
6508
6509/* When this timer fires, we've been idle for awhile */
6510static void intel_gpu_idle_timer(unsigned long arg)
6511{
6512 struct drm_device *dev = (struct drm_device *)arg;
6513 drm_i915_private_t *dev_priv = dev->dev_private;
6514
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006515 if (!list_empty(&dev_priv->mm.active_list)) {
6516 /* Still processing requests, so just re-arm the timer. */
6517 mod_timer(&dev_priv->idle_timer, jiffies +
6518 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6519 return;
6520 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006521
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006522 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006523 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006524}
6525
Jesse Barnes652c3932009-08-17 13:31:43 -07006526#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6527
6528static void intel_crtc_idle_timer(unsigned long arg)
6529{
6530 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6531 struct drm_crtc *crtc = &intel_crtc->base;
6532 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006533 struct intel_framebuffer *intel_fb;
6534
6535 intel_fb = to_intel_framebuffer(crtc->fb);
6536 if (intel_fb && intel_fb->obj->active) {
6537 /* The framebuffer is still being accessed by the GPU. */
6538 mod_timer(&intel_crtc->idle_timer, jiffies +
6539 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6540 return;
6541 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006542
Jesse Barnes652c3932009-08-17 13:31:43 -07006543 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006544 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006545}
6546
Daniel Vetter3dec0092010-08-20 21:40:52 +02006547static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006548{
6549 struct drm_device *dev = crtc->dev;
6550 drm_i915_private_t *dev_priv = dev->dev_private;
6551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6552 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006553 int dpll_reg = DPLL(pipe);
6554 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006555
Eric Anholtbad720f2009-10-22 16:11:14 -07006556 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006557 return;
6558
6559 if (!dev_priv->lvds_downclock_avail)
6560 return;
6561
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006562 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006563 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006564 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006565
6566 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006567 I915_WRITE(PP_CONTROL,
6568 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006569
6570 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6571 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006572 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006573
Jesse Barnes652c3932009-08-17 13:31:43 -07006574 dpll = I915_READ(dpll_reg);
6575 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006576 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006577
6578 /* ...and lock them again */
6579 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6580 }
6581
6582 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006583 mod_timer(&intel_crtc->idle_timer, jiffies +
6584 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006585}
6586
6587static void intel_decrease_pllclock(struct drm_crtc *crtc)
6588{
6589 struct drm_device *dev = crtc->dev;
6590 drm_i915_private_t *dev_priv = dev->dev_private;
6591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6592 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006593 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006594 int dpll = I915_READ(dpll_reg);
6595
Eric Anholtbad720f2009-10-22 16:11:14 -07006596 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006597 return;
6598
6599 if (!dev_priv->lvds_downclock_avail)
6600 return;
6601
6602 /*
6603 * Since this is called by a timer, we should never get here in
6604 * the manual case.
6605 */
6606 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006607 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006608
6609 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006610 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6611 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006612
6613 dpll |= DISPLAY_RATE_SELECT_FPA1;
6614 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006615 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006616 dpll = I915_READ(dpll_reg);
6617 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006618 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006619
6620 /* ...and lock them again */
6621 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6622 }
6623
6624}
6625
6626/**
6627 * intel_idle_update - adjust clocks for idleness
6628 * @work: work struct
6629 *
6630 * Either the GPU or display (or both) went idle. Check the busy status
6631 * here and adjust the CRTC and GPU clocks as necessary.
6632 */
6633static void intel_idle_update(struct work_struct *work)
6634{
6635 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6636 idle_work);
6637 struct drm_device *dev = dev_priv->dev;
6638 struct drm_crtc *crtc;
6639 struct intel_crtc *intel_crtc;
6640
6641 if (!i915_powersave)
6642 return;
6643
6644 mutex_lock(&dev->struct_mutex);
6645
Jesse Barnes7648fa92010-05-20 14:28:11 -07006646 i915_update_gfx_val(dev_priv);
6647
Jesse Barnes652c3932009-08-17 13:31:43 -07006648 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6649 /* Skip inactive CRTCs */
6650 if (!crtc->fb)
6651 continue;
6652
6653 intel_crtc = to_intel_crtc(crtc);
6654 if (!intel_crtc->busy)
6655 intel_decrease_pllclock(crtc);
6656 }
6657
Li Peng45ac22c2010-06-12 23:38:35 +08006658
Jesse Barnes652c3932009-08-17 13:31:43 -07006659 mutex_unlock(&dev->struct_mutex);
6660}
6661
6662/**
6663 * intel_mark_busy - mark the GPU and possibly the display busy
6664 * @dev: drm device
6665 * @obj: object we're operating on
6666 *
6667 * Callers can use this function to indicate that the GPU is busy processing
6668 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6669 * buffer), we'll also mark the display as busy, so we know to increase its
6670 * clock frequency.
6671 */
Chris Wilson05394f32010-11-08 19:18:58 +00006672void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006673{
6674 drm_i915_private_t *dev_priv = dev->dev_private;
6675 struct drm_crtc *crtc = NULL;
6676 struct intel_framebuffer *intel_fb;
6677 struct intel_crtc *intel_crtc;
6678
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006679 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6680 return;
6681
Alexander Lam18b21902011-01-03 13:28:56 -05006682 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00006683 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05006684 else
Chris Wilson28cf7982009-11-30 01:08:56 +00006685 mod_timer(&dev_priv->idle_timer, jiffies +
6686 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006687
6688 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6689 if (!crtc->fb)
6690 continue;
6691
6692 intel_crtc = to_intel_crtc(crtc);
6693 intel_fb = to_intel_framebuffer(crtc->fb);
6694 if (intel_fb->obj == obj) {
6695 if (!intel_crtc->busy) {
6696 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006697 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006698 intel_crtc->busy = true;
6699 } else {
6700 /* Busy -> busy, put off timer */
6701 mod_timer(&intel_crtc->idle_timer, jiffies +
6702 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6703 }
6704 }
6705 }
6706}
6707
Jesse Barnes79e53942008-11-07 14:24:08 -08006708static void intel_crtc_destroy(struct drm_crtc *crtc)
6709{
6710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006711 struct drm_device *dev = crtc->dev;
6712 struct intel_unpin_work *work;
6713 unsigned long flags;
6714
6715 spin_lock_irqsave(&dev->event_lock, flags);
6716 work = intel_crtc->unpin_work;
6717 intel_crtc->unpin_work = NULL;
6718 spin_unlock_irqrestore(&dev->event_lock, flags);
6719
6720 if (work) {
6721 cancel_work_sync(&work->work);
6722 kfree(work);
6723 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006724
6725 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006726
Jesse Barnes79e53942008-11-07 14:24:08 -08006727 kfree(intel_crtc);
6728}
6729
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006730static void intel_unpin_work_fn(struct work_struct *__work)
6731{
6732 struct intel_unpin_work *work =
6733 container_of(__work, struct intel_unpin_work, work);
6734
6735 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006736 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006737 drm_gem_object_unreference(&work->pending_flip_obj->base);
6738 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006739
Chris Wilson7782de32011-07-08 12:22:41 +01006740 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006741 mutex_unlock(&work->dev->struct_mutex);
6742 kfree(work);
6743}
6744
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006745static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006746 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006747{
6748 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6750 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006751 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006752 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006753 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006754 unsigned long flags;
6755
6756 /* Ignore early vblank irqs */
6757 if (intel_crtc == NULL)
6758 return;
6759
Mario Kleiner49b14a52010-12-09 07:00:07 +01006760 do_gettimeofday(&tnow);
6761
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006762 spin_lock_irqsave(&dev->event_lock, flags);
6763 work = intel_crtc->unpin_work;
6764 if (work == NULL || !work->pending) {
6765 spin_unlock_irqrestore(&dev->event_lock, flags);
6766 return;
6767 }
6768
6769 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006770
6771 if (work->event) {
6772 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006773 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006774
6775 /* Called before vblank count and timestamps have
6776 * been updated for the vblank interval of flip
6777 * completion? Need to increment vblank count and
6778 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006779 * to account for this. We assume this happened if we
6780 * get called over 0.9 frame durations after the last
6781 * timestamped vblank.
6782 *
6783 * This calculation can not be used with vrefresh rates
6784 * below 5Hz (10Hz to be on the safe side) without
6785 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006786 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006787 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6788 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006789 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006790 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6791 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006792 }
6793
Mario Kleiner49b14a52010-12-09 07:00:07 +01006794 e->event.tv_sec = tvbl.tv_sec;
6795 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006796
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006797 list_add_tail(&e->base.link,
6798 &e->base.file_priv->event_list);
6799 wake_up_interruptible(&e->base.file_priv->event_wait);
6800 }
6801
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006802 drm_vblank_put(dev, intel_crtc->pipe);
6803
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006804 spin_unlock_irqrestore(&dev->event_lock, flags);
6805
Chris Wilson05394f32010-11-08 19:18:58 +00006806 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006807
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006808 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006809 &obj->pending_flip.counter);
6810 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006811 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006812
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006813 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006814
6815 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006816}
6817
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006818void intel_finish_page_flip(struct drm_device *dev, int pipe)
6819{
6820 drm_i915_private_t *dev_priv = dev->dev_private;
6821 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6822
Mario Kleiner49b14a52010-12-09 07:00:07 +01006823 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006824}
6825
6826void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6827{
6828 drm_i915_private_t *dev_priv = dev->dev_private;
6829 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6830
Mario Kleiner49b14a52010-12-09 07:00:07 +01006831 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006832}
6833
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006834void intel_prepare_page_flip(struct drm_device *dev, int plane)
6835{
6836 drm_i915_private_t *dev_priv = dev->dev_private;
6837 struct intel_crtc *intel_crtc =
6838 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6839 unsigned long flags;
6840
6841 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006842 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006843 if ((++intel_crtc->unpin_work->pending) > 1)
6844 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006845 } else {
6846 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6847 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006848 spin_unlock_irqrestore(&dev->event_lock, flags);
6849}
6850
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006851static int intel_gen2_queue_flip(struct drm_device *dev,
6852 struct drm_crtc *crtc,
6853 struct drm_framebuffer *fb,
6854 struct drm_i915_gem_object *obj)
6855{
6856 struct drm_i915_private *dev_priv = dev->dev_private;
6857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6858 unsigned long offset;
6859 u32 flip_mask;
6860 int ret;
6861
6862 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6863 if (ret)
6864 goto out;
6865
6866 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6867 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6868
6869 ret = BEGIN_LP_RING(6);
6870 if (ret)
6871 goto out;
6872
6873 /* Can't queue multiple flips, so wait for the previous
6874 * one to finish before executing the next.
6875 */
6876 if (intel_crtc->plane)
6877 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6878 else
6879 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6880 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6881 OUT_RING(MI_NOOP);
6882 OUT_RING(MI_DISPLAY_FLIP |
6883 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6884 OUT_RING(fb->pitch);
6885 OUT_RING(obj->gtt_offset + offset);
6886 OUT_RING(MI_NOOP);
6887 ADVANCE_LP_RING();
6888out:
6889 return ret;
6890}
6891
6892static int intel_gen3_queue_flip(struct drm_device *dev,
6893 struct drm_crtc *crtc,
6894 struct drm_framebuffer *fb,
6895 struct drm_i915_gem_object *obj)
6896{
6897 struct drm_i915_private *dev_priv = dev->dev_private;
6898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6899 unsigned long offset;
6900 u32 flip_mask;
6901 int ret;
6902
6903 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6904 if (ret)
6905 goto out;
6906
6907 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6908 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6909
6910 ret = BEGIN_LP_RING(6);
6911 if (ret)
6912 goto out;
6913
6914 if (intel_crtc->plane)
6915 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6916 else
6917 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6918 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6919 OUT_RING(MI_NOOP);
6920 OUT_RING(MI_DISPLAY_FLIP_I915 |
6921 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6922 OUT_RING(fb->pitch);
6923 OUT_RING(obj->gtt_offset + offset);
6924 OUT_RING(MI_NOOP);
6925
6926 ADVANCE_LP_RING();
6927out:
6928 return ret;
6929}
6930
6931static int intel_gen4_queue_flip(struct drm_device *dev,
6932 struct drm_crtc *crtc,
6933 struct drm_framebuffer *fb,
6934 struct drm_i915_gem_object *obj)
6935{
6936 struct drm_i915_private *dev_priv = dev->dev_private;
6937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6938 uint32_t pf, pipesrc;
6939 int ret;
6940
6941 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6942 if (ret)
6943 goto out;
6944
6945 ret = BEGIN_LP_RING(4);
6946 if (ret)
6947 goto out;
6948
6949 /* i965+ uses the linear or tiled offsets from the
6950 * Display Registers (which do not change across a page-flip)
6951 * so we need only reprogram the base address.
6952 */
6953 OUT_RING(MI_DISPLAY_FLIP |
6954 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6955 OUT_RING(fb->pitch);
6956 OUT_RING(obj->gtt_offset | obj->tiling_mode);
6957
6958 /* XXX Enabling the panel-fitter across page-flip is so far
6959 * untested on non-native modes, so ignore it for now.
6960 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6961 */
6962 pf = 0;
6963 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6964 OUT_RING(pf | pipesrc);
6965 ADVANCE_LP_RING();
6966out:
6967 return ret;
6968}
6969
6970static int intel_gen6_queue_flip(struct drm_device *dev,
6971 struct drm_crtc *crtc,
6972 struct drm_framebuffer *fb,
6973 struct drm_i915_gem_object *obj)
6974{
6975 struct drm_i915_private *dev_priv = dev->dev_private;
6976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6977 uint32_t pf, pipesrc;
6978 int ret;
6979
6980 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6981 if (ret)
6982 goto out;
6983
6984 ret = BEGIN_LP_RING(4);
6985 if (ret)
6986 goto out;
6987
6988 OUT_RING(MI_DISPLAY_FLIP |
6989 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6990 OUT_RING(fb->pitch | obj->tiling_mode);
6991 OUT_RING(obj->gtt_offset);
6992
6993 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6994 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6995 OUT_RING(pf | pipesrc);
6996 ADVANCE_LP_RING();
6997out:
6998 return ret;
6999}
7000
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007001/*
7002 * On gen7 we currently use the blit ring because (in early silicon at least)
7003 * the render ring doesn't give us interrpts for page flip completion, which
7004 * means clients will hang after the first flip is queued. Fortunately the
7005 * blit ring generates interrupts properly, so use it instead.
7006 */
7007static int intel_gen7_queue_flip(struct drm_device *dev,
7008 struct drm_crtc *crtc,
7009 struct drm_framebuffer *fb,
7010 struct drm_i915_gem_object *obj)
7011{
7012 struct drm_i915_private *dev_priv = dev->dev_private;
7013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7014 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7015 int ret;
7016
7017 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7018 if (ret)
7019 goto out;
7020
7021 ret = intel_ring_begin(ring, 4);
7022 if (ret)
7023 goto out;
7024
7025 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
7026 intel_ring_emit(ring, (fb->pitch | obj->tiling_mode));
7027 intel_ring_emit(ring, (obj->gtt_offset));
7028 intel_ring_emit(ring, (MI_NOOP));
7029 intel_ring_advance(ring);
7030out:
7031 return ret;
7032}
7033
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007034static int intel_default_queue_flip(struct drm_device *dev,
7035 struct drm_crtc *crtc,
7036 struct drm_framebuffer *fb,
7037 struct drm_i915_gem_object *obj)
7038{
7039 return -ENODEV;
7040}
7041
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007042static int intel_crtc_page_flip(struct drm_crtc *crtc,
7043 struct drm_framebuffer *fb,
7044 struct drm_pending_vblank_event *event)
7045{
7046 struct drm_device *dev = crtc->dev;
7047 struct drm_i915_private *dev_priv = dev->dev_private;
7048 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007049 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7051 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007052 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007053 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007054
7055 work = kzalloc(sizeof *work, GFP_KERNEL);
7056 if (work == NULL)
7057 return -ENOMEM;
7058
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007059 work->event = event;
7060 work->dev = crtc->dev;
7061 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007062 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007063 INIT_WORK(&work->work, intel_unpin_work_fn);
7064
7065 /* We borrow the event spin lock for protecting unpin_work */
7066 spin_lock_irqsave(&dev->event_lock, flags);
7067 if (intel_crtc->unpin_work) {
7068 spin_unlock_irqrestore(&dev->event_lock, flags);
7069 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01007070
7071 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007072 return -EBUSY;
7073 }
7074 intel_crtc->unpin_work = work;
7075 spin_unlock_irqrestore(&dev->event_lock, flags);
7076
7077 intel_fb = to_intel_framebuffer(fb);
7078 obj = intel_fb->obj;
7079
Chris Wilson468f0b42010-05-27 13:18:13 +01007080 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007081
Jesse Barnes75dfca82010-02-10 15:09:44 -08007082 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007083 drm_gem_object_reference(&work->old_fb_obj->base);
7084 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007085
7086 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007087
7088 ret = drm_vblank_get(dev, intel_crtc->pipe);
7089 if (ret)
7090 goto cleanup_objs;
7091
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007092 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007093
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007094 work->enable_stall_check = true;
7095
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007096 /* Block clients from rendering to the new back buffer until
7097 * the flip occurs and the object is no longer visible.
7098 */
Chris Wilson05394f32010-11-08 19:18:58 +00007099 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007100
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007101 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7102 if (ret)
7103 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007104
Chris Wilson7782de32011-07-08 12:22:41 +01007105 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007106 mutex_unlock(&dev->struct_mutex);
7107
Jesse Barnese5510fa2010-07-01 16:48:37 -07007108 trace_i915_flip_request(intel_crtc->plane, obj);
7109
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007110 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007111
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007112cleanup_pending:
7113 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson96b099f2010-06-07 14:03:04 +01007114cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00007115 drm_gem_object_unreference(&work->old_fb_obj->base);
7116 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007117 mutex_unlock(&dev->struct_mutex);
7118
7119 spin_lock_irqsave(&dev->event_lock, flags);
7120 intel_crtc->unpin_work = NULL;
7121 spin_unlock_irqrestore(&dev->event_lock, flags);
7122
7123 kfree(work);
7124
7125 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007126}
7127
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007128static void intel_sanitize_modesetting(struct drm_device *dev,
7129 int pipe, int plane)
7130{
7131 struct drm_i915_private *dev_priv = dev->dev_private;
7132 u32 reg, val;
7133
7134 if (HAS_PCH_SPLIT(dev))
7135 return;
7136
7137 /* Who knows what state these registers were left in by the BIOS or
7138 * grub?
7139 *
7140 * If we leave the registers in a conflicting state (e.g. with the
7141 * display plane reading from the other pipe than the one we intend
7142 * to use) then when we attempt to teardown the active mode, we will
7143 * not disable the pipes and planes in the correct order -- leaving
7144 * a plane reading from a disabled pipe and possibly leading to
7145 * undefined behaviour.
7146 */
7147
7148 reg = DSPCNTR(plane);
7149 val = I915_READ(reg);
7150
7151 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7152 return;
7153 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7154 return;
7155
7156 /* This display plane is active and attached to the other CPU pipe. */
7157 pipe = !pipe;
7158
7159 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007160 intel_disable_plane(dev_priv, plane, pipe);
7161 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007162}
Jesse Barnes79e53942008-11-07 14:24:08 -08007163
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007164static void intel_crtc_reset(struct drm_crtc *crtc)
7165{
7166 struct drm_device *dev = crtc->dev;
7167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7168
7169 /* Reset flags back to the 'unknown' status so that they
7170 * will be correctly set on the initial modeset.
7171 */
7172 intel_crtc->dpms_mode = -1;
7173
7174 /* We need to fix up any BIOS configuration that conflicts with
7175 * our expectations.
7176 */
7177 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
7178}
7179
7180static struct drm_crtc_helper_funcs intel_helper_funcs = {
7181 .dpms = intel_crtc_dpms,
7182 .mode_fixup = intel_crtc_mode_fixup,
7183 .mode_set = intel_crtc_mode_set,
7184 .mode_set_base = intel_pipe_set_base,
7185 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7186 .load_lut = intel_crtc_load_lut,
7187 .disable = intel_crtc_disable,
7188};
7189
7190static const struct drm_crtc_funcs intel_crtc_funcs = {
7191 .reset = intel_crtc_reset,
7192 .cursor_set = intel_crtc_cursor_set,
7193 .cursor_move = intel_crtc_cursor_move,
7194 .gamma_set = intel_crtc_gamma_set,
7195 .set_config = drm_crtc_helper_set_config,
7196 .destroy = intel_crtc_destroy,
7197 .page_flip = intel_crtc_page_flip,
7198};
7199
Hannes Ederb358d0a2008-12-18 21:18:47 +01007200static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007201{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007202 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007203 struct intel_crtc *intel_crtc;
7204 int i;
7205
7206 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7207 if (intel_crtc == NULL)
7208 return;
7209
7210 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7211
7212 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007213 for (i = 0; i < 256; i++) {
7214 intel_crtc->lut_r[i] = i;
7215 intel_crtc->lut_g[i] = i;
7216 intel_crtc->lut_b[i] = i;
7217 }
7218
Jesse Barnes80824002009-09-10 15:28:06 -07007219 /* Swap pipes & planes for FBC on pre-965 */
7220 intel_crtc->pipe = pipe;
7221 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007222 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007223 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007224 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007225 }
7226
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007227 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7228 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7229 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7230 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7231
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00007232 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00007233 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07007234 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007235
7236 if (HAS_PCH_SPLIT(dev)) {
7237 intel_helper_funcs.prepare = ironlake_crtc_prepare;
7238 intel_helper_funcs.commit = ironlake_crtc_commit;
7239 } else {
7240 intel_helper_funcs.prepare = i9xx_crtc_prepare;
7241 intel_helper_funcs.commit = i9xx_crtc_commit;
7242 }
7243
Jesse Barnes79e53942008-11-07 14:24:08 -08007244 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
7245
Jesse Barnes652c3932009-08-17 13:31:43 -07007246 intel_crtc->busy = false;
7247
7248 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
7249 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007250}
7251
Carl Worth08d7b3d2009-04-29 14:43:54 -07007252int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007253 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007254{
7255 drm_i915_private_t *dev_priv = dev->dev_private;
7256 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007257 struct drm_mode_object *drmmode_obj;
7258 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007259
7260 if (!dev_priv) {
7261 DRM_ERROR("called with no initialization\n");
7262 return -EINVAL;
7263 }
7264
Daniel Vetterc05422d2009-08-11 16:05:30 +02007265 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7266 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007267
Daniel Vetterc05422d2009-08-11 16:05:30 +02007268 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007269 DRM_ERROR("no such CRTC id\n");
7270 return -EINVAL;
7271 }
7272
Daniel Vetterc05422d2009-08-11 16:05:30 +02007273 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7274 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007275
Daniel Vetterc05422d2009-08-11 16:05:30 +02007276 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007277}
7278
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08007279static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007280{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007281 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007282 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007283 int entry = 0;
7284
Chris Wilson4ef69c72010-09-09 15:14:28 +01007285 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7286 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007287 index_mask |= (1 << entry);
7288 entry++;
7289 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007290
Jesse Barnes79e53942008-11-07 14:24:08 -08007291 return index_mask;
7292}
7293
Chris Wilson4d302442010-12-14 19:21:29 +00007294static bool has_edp_a(struct drm_device *dev)
7295{
7296 struct drm_i915_private *dev_priv = dev->dev_private;
7297
7298 if (!IS_MOBILE(dev))
7299 return false;
7300
7301 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7302 return false;
7303
7304 if (IS_GEN5(dev) &&
7305 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7306 return false;
7307
7308 return true;
7309}
7310
Jesse Barnes79e53942008-11-07 14:24:08 -08007311static void intel_setup_outputs(struct drm_device *dev)
7312{
Eric Anholt725e30a2009-01-22 13:01:02 -08007313 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007314 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007315 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007316 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007317
Zhenyu Wang541998a2009-06-05 15:38:44 +08007318 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007319 has_lvds = intel_lvds_init(dev);
7320 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7321 /* disable the panel fitter on everything but LVDS */
7322 I915_WRITE(PFIT_CONTROL, 0);
7323 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007324
Eric Anholtbad720f2009-10-22 16:11:14 -07007325 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007326 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007327
Chris Wilson4d302442010-12-14 19:21:29 +00007328 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007329 intel_dp_init(dev, DP_A);
7330
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007331 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7332 intel_dp_init(dev, PCH_DP_D);
7333 }
7334
7335 intel_crt_init(dev);
7336
7337 if (HAS_PCH_SPLIT(dev)) {
7338 int found;
7339
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007340 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007341 /* PCH SDVOB multiplex with HDMIB */
7342 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007343 if (!found)
7344 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007345 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7346 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007347 }
7348
7349 if (I915_READ(HDMIC) & PORT_DETECTED)
7350 intel_hdmi_init(dev, HDMIC);
7351
7352 if (I915_READ(HDMID) & PORT_DETECTED)
7353 intel_hdmi_init(dev, HDMID);
7354
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007355 if (I915_READ(PCH_DP_C) & DP_DETECTED)
7356 intel_dp_init(dev, PCH_DP_C);
7357
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007358 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007359 intel_dp_init(dev, PCH_DP_D);
7360
Zhenyu Wang103a1962009-11-27 11:44:36 +08007361 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007362 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007363
Eric Anholt725e30a2009-01-22 13:01:02 -08007364 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007365 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007366 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007367 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7368 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007369 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007370 }
Ma Ling27185ae2009-08-24 13:50:23 +08007371
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007372 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7373 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007374 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007375 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007376 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007377
7378 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007379
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007380 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7381 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007382 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007383 }
Ma Ling27185ae2009-08-24 13:50:23 +08007384
7385 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7386
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007387 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7388 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007389 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007390 }
7391 if (SUPPORTS_INTEGRATED_DP(dev)) {
7392 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007393 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007394 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007395 }
Ma Ling27185ae2009-08-24 13:50:23 +08007396
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007397 if (SUPPORTS_INTEGRATED_DP(dev) &&
7398 (I915_READ(DP_D) & DP_DETECTED)) {
7399 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007400 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007401 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007402 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007403 intel_dvo_init(dev);
7404
Zhenyu Wang103a1962009-11-27 11:44:36 +08007405 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007406 intel_tv_init(dev);
7407
Chris Wilson4ef69c72010-09-09 15:14:28 +01007408 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7409 encoder->base.possible_crtcs = encoder->crtc_mask;
7410 encoder->base.possible_clones =
7411 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007412 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007413
Chris Wilson2c7111d2011-03-29 10:40:27 +01007414 /* disable all the possible outputs/crtcs before entering KMS mode */
7415 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07007416
7417 if (HAS_PCH_SPLIT(dev))
7418 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007419}
7420
7421static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7422{
7423 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007424
7425 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007426 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007427
7428 kfree(intel_fb);
7429}
7430
7431static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007432 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007433 unsigned int *handle)
7434{
7435 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007436 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007437
Chris Wilson05394f32010-11-08 19:18:58 +00007438 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007439}
7440
7441static const struct drm_framebuffer_funcs intel_fb_funcs = {
7442 .destroy = intel_user_framebuffer_destroy,
7443 .create_handle = intel_user_framebuffer_create_handle,
7444};
7445
Dave Airlie38651672010-03-30 05:34:13 +00007446int intel_framebuffer_init(struct drm_device *dev,
7447 struct intel_framebuffer *intel_fb,
7448 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007449 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007450{
Jesse Barnes79e53942008-11-07 14:24:08 -08007451 int ret;
7452
Chris Wilson05394f32010-11-08 19:18:58 +00007453 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007454 return -EINVAL;
7455
7456 if (mode_cmd->pitch & 63)
7457 return -EINVAL;
7458
7459 switch (mode_cmd->bpp) {
7460 case 8:
7461 case 16:
Jesse Barnesb5626742011-06-24 12:19:27 -07007462 /* Only pre-ILK can handle 5:5:5 */
7463 if (mode_cmd->depth == 15 && !HAS_PCH_SPLIT(dev))
7464 return -EINVAL;
7465 break;
7466
Chris Wilson57cd6502010-08-08 12:34:44 +01007467 case 24:
7468 case 32:
7469 break;
7470 default:
7471 return -EINVAL;
7472 }
7473
Jesse Barnes79e53942008-11-07 14:24:08 -08007474 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7475 if (ret) {
7476 DRM_ERROR("framebuffer init failed %d\n", ret);
7477 return ret;
7478 }
7479
7480 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007481 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007482 return 0;
7483}
7484
Jesse Barnes79e53942008-11-07 14:24:08 -08007485static struct drm_framebuffer *
7486intel_user_framebuffer_create(struct drm_device *dev,
7487 struct drm_file *filp,
7488 struct drm_mode_fb_cmd *mode_cmd)
7489{
Chris Wilson05394f32010-11-08 19:18:58 +00007490 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007491
Chris Wilson05394f32010-11-08 19:18:58 +00007492 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007493 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007494 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007495
Chris Wilsond2dff872011-04-19 08:36:26 +01007496 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007497}
7498
Jesse Barnes79e53942008-11-07 14:24:08 -08007499static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007500 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007501 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007502};
7503
Chris Wilson05394f32010-11-08 19:18:58 +00007504static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007505intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007506{
Chris Wilson05394f32010-11-08 19:18:58 +00007507 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007508 int ret;
7509
Ben Widawsky2c34b852011-03-19 18:14:26 -07007510 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7511
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007512 ctx = i915_gem_alloc_object(dev, 4096);
7513 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00007514 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
7515 return NULL;
7516 }
7517
Daniel Vetter75e9e912010-11-04 17:11:09 +01007518 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007519 if (ret) {
7520 DRM_ERROR("failed to pin power context: %d\n", ret);
7521 goto err_unref;
7522 }
7523
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007524 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007525 if (ret) {
7526 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
7527 goto err_unpin;
7528 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00007529
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007530 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007531
7532err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007533 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007534err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007535 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007536 mutex_unlock(&dev->struct_mutex);
7537 return NULL;
7538}
7539
Jesse Barnes7648fa92010-05-20 14:28:11 -07007540bool ironlake_set_drps(struct drm_device *dev, u8 val)
7541{
7542 struct drm_i915_private *dev_priv = dev->dev_private;
7543 u16 rgvswctl;
7544
7545 rgvswctl = I915_READ16(MEMSWCTL);
7546 if (rgvswctl & MEMCTL_CMD_STS) {
7547 DRM_DEBUG("gpu busy, RCS change rejected\n");
7548 return false; /* still busy with another command */
7549 }
7550
7551 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
7552 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
7553 I915_WRITE16(MEMSWCTL, rgvswctl);
7554 POSTING_READ16(MEMSWCTL);
7555
7556 rgvswctl |= MEMCTL_CMD_STS;
7557 I915_WRITE16(MEMSWCTL, rgvswctl);
7558
7559 return true;
7560}
7561
Jesse Barnesf97108d2010-01-29 11:27:07 -08007562void ironlake_enable_drps(struct drm_device *dev)
7563{
7564 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007565 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007566 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007567
Jesse Barnesea056c12010-09-10 10:02:13 -07007568 /* Enable temp reporting */
7569 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
7570 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
7571
Jesse Barnesf97108d2010-01-29 11:27:07 -08007572 /* 100ms RC evaluation intervals */
7573 I915_WRITE(RCUPEI, 100000);
7574 I915_WRITE(RCDNEI, 100000);
7575
7576 /* Set max/min thresholds to 90ms and 80ms respectively */
7577 I915_WRITE(RCBMAXAVG, 90000);
7578 I915_WRITE(RCBMINAVG, 80000);
7579
7580 I915_WRITE(MEMIHYST, 1);
7581
7582 /* Set up min, max, and cur for interrupt handling */
7583 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
7584 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
7585 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
7586 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007587
Jesse Barnesf97108d2010-01-29 11:27:07 -08007588 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
7589 PXVFREQ_PX_SHIFT;
7590
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007591 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007592 dev_priv->fstart = fstart;
7593
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007594 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007595 dev_priv->min_delay = fmin;
7596 dev_priv->cur_delay = fstart;
7597
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007598 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
7599 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007600
Jesse Barnesf97108d2010-01-29 11:27:07 -08007601 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
7602
7603 /*
7604 * Interrupts will be enabled in ironlake_irq_postinstall
7605 */
7606
7607 I915_WRITE(VIDSTART, vstart);
7608 POSTING_READ(VIDSTART);
7609
7610 rgvmodectl |= MEMMODE_SWMODE_EN;
7611 I915_WRITE(MEMMODECTL, rgvmodectl);
7612
Chris Wilson481b6af2010-08-23 17:43:35 +01007613 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007614 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08007615 msleep(1);
7616
Jesse Barnes7648fa92010-05-20 14:28:11 -07007617 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007618
Jesse Barnes7648fa92010-05-20 14:28:11 -07007619 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
7620 I915_READ(0x112e0);
7621 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
7622 dev_priv->last_count2 = I915_READ(0x112f4);
7623 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007624}
7625
7626void ironlake_disable_drps(struct drm_device *dev)
7627{
7628 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007629 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007630
7631 /* Ack interrupts, disable EFC interrupt */
7632 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
7633 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
7634 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
7635 I915_WRITE(DEIIR, DE_PCU_EVENT);
7636 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
7637
7638 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007639 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007640 msleep(1);
7641 rgvswctl |= MEMCTL_CMD_STS;
7642 I915_WRITE(MEMSWCTL, rgvswctl);
7643 msleep(1);
7644
7645}
7646
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007647void gen6_set_rps(struct drm_device *dev, u8 val)
7648{
7649 struct drm_i915_private *dev_priv = dev->dev_private;
7650 u32 swreq;
7651
7652 swreq = (val & 0x3ff) << 25;
7653 I915_WRITE(GEN6_RPNSWREQ, swreq);
7654}
7655
7656void gen6_disable_rps(struct drm_device *dev)
7657{
7658 struct drm_i915_private *dev_priv = dev->dev_private;
7659
7660 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
7661 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
7662 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02007663 /* Complete PM interrupt masking here doesn't race with the rps work
7664 * item again unmasking PM interrupts because that is using a different
7665 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
7666 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07007667
7668 spin_lock_irq(&dev_priv->rps_lock);
7669 dev_priv->pm_iir = 0;
7670 spin_unlock_irq(&dev_priv->rps_lock);
7671
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007672 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
7673}
7674
Jesse Barnes7648fa92010-05-20 14:28:11 -07007675static unsigned long intel_pxfreq(u32 vidfreq)
7676{
7677 unsigned long freq;
7678 int div = (vidfreq & 0x3f0000) >> 16;
7679 int post = (vidfreq & 0x3000) >> 12;
7680 int pre = (vidfreq & 0x7);
7681
7682 if (!pre)
7683 return 0;
7684
7685 freq = ((div * 133333) / ((1<<post) * pre));
7686
7687 return freq;
7688}
7689
7690void intel_init_emon(struct drm_device *dev)
7691{
7692 struct drm_i915_private *dev_priv = dev->dev_private;
7693 u32 lcfuse;
7694 u8 pxw[16];
7695 int i;
7696
7697 /* Disable to program */
7698 I915_WRITE(ECR, 0);
7699 POSTING_READ(ECR);
7700
7701 /* Program energy weights for various events */
7702 I915_WRITE(SDEW, 0x15040d00);
7703 I915_WRITE(CSIEW0, 0x007f0000);
7704 I915_WRITE(CSIEW1, 0x1e220004);
7705 I915_WRITE(CSIEW2, 0x04000004);
7706
7707 for (i = 0; i < 5; i++)
7708 I915_WRITE(PEW + (i * 4), 0);
7709 for (i = 0; i < 3; i++)
7710 I915_WRITE(DEW + (i * 4), 0);
7711
7712 /* Program P-state weights to account for frequency power adjustment */
7713 for (i = 0; i < 16; i++) {
7714 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
7715 unsigned long freq = intel_pxfreq(pxvidfreq);
7716 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7717 PXVFREQ_PX_SHIFT;
7718 unsigned long val;
7719
7720 val = vid * vid;
7721 val *= (freq / 1000);
7722 val *= 255;
7723 val /= (127*127*900);
7724 if (val > 0xff)
7725 DRM_ERROR("bad pxval: %ld\n", val);
7726 pxw[i] = val;
7727 }
7728 /* Render standby states get 0 weight */
7729 pxw[14] = 0;
7730 pxw[15] = 0;
7731
7732 for (i = 0; i < 4; i++) {
7733 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7734 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
7735 I915_WRITE(PXW + (i * 4), val);
7736 }
7737
7738 /* Adjust magic regs to magic values (more experimental results) */
7739 I915_WRITE(OGW0, 0);
7740 I915_WRITE(OGW1, 0);
7741 I915_WRITE(EG0, 0x00007f00);
7742 I915_WRITE(EG1, 0x0000000e);
7743 I915_WRITE(EG2, 0x000e0000);
7744 I915_WRITE(EG3, 0x68000300);
7745 I915_WRITE(EG4, 0x42000000);
7746 I915_WRITE(EG5, 0x00140031);
7747 I915_WRITE(EG6, 0);
7748 I915_WRITE(EG7, 0);
7749
7750 for (i = 0; i < 8; i++)
7751 I915_WRITE(PXWL + (i * 4), 0);
7752
7753 /* Enable PMON + select events */
7754 I915_WRITE(ECR, 0x80000019);
7755
7756 lcfuse = I915_READ(LCFUSE02);
7757
7758 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
7759}
7760
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007761void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00007762{
Jesse Barnesa6044e22010-12-20 11:34:20 -08007763 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7764 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07007765 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08007766 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00007767 int i;
7768
7769 /* Here begins a magic sequence of register writes to enable
7770 * auto-downclocking.
7771 *
7772 * Perhaps there might be some value in exposing these to
7773 * userspace...
7774 */
7775 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007776 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07007777 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00007778
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007779 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00007780 I915_WRITE(GEN6_RC_CONTROL, 0);
7781
7782 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7783 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7784 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7785 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7786 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7787
7788 for (i = 0; i < I915_NUM_RINGS; i++)
7789 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
7790
7791 I915_WRITE(GEN6_RC_SLEEP, 0);
7792 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
7793 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
7794 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
7795 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7796
Jesse Barnes7df87212011-03-30 14:08:56 -07007797 if (i915_enable_rc6)
7798 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
7799 GEN6_RC_CTL_RC6_ENABLE;
7800
Chris Wilson8fd26852010-12-08 18:40:43 +00007801 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07007802 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00007803 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00007804 GEN6_RC_CTL_HW_ENABLE);
7805
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007806 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00007807 GEN6_FREQUENCY(10) |
7808 GEN6_OFFSET(0) |
7809 GEN6_AGGRESSIVE_TURBO);
7810 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7811 GEN6_FREQUENCY(12));
7812
7813 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
7814 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
7815 18 << 24 |
7816 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007817 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
7818 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007819 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007820 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007821 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7822 I915_WRITE(GEN6_RP_CONTROL,
7823 GEN6_RP_MEDIA_TURBO |
7824 GEN6_RP_USE_NORMAL_FREQ |
7825 GEN6_RP_MEDIA_IS_GFX |
7826 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08007827 GEN6_RP_UP_BUSY_AVG |
7828 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00007829
7830 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7831 500))
7832 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7833
7834 I915_WRITE(GEN6_PCODE_DATA, 0);
7835 I915_WRITE(GEN6_PCODE_MAILBOX,
7836 GEN6_PCODE_READY |
7837 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7838 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7839 500))
7840 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7841
Jesse Barnesa6044e22010-12-20 11:34:20 -08007842 min_freq = (rp_state_cap & 0xff0000) >> 16;
7843 max_freq = rp_state_cap & 0xff;
7844 cur_freq = (gt_perf_status & 0xff00) >> 8;
7845
7846 /* Check for overclock support */
7847 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7848 500))
7849 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7850 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
7851 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
7852 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7853 500))
7854 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7855 if (pcu_mbox & (1<<31)) { /* OC supported */
7856 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07007857 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08007858 }
7859
7860 /* In units of 100MHz */
7861 dev_priv->max_delay = max_freq;
7862 dev_priv->min_delay = min_freq;
7863 dev_priv->cur_delay = cur_freq;
7864
Chris Wilson8fd26852010-12-08 18:40:43 +00007865 /* requires MSI enabled */
7866 I915_WRITE(GEN6_PMIER,
7867 GEN6_PM_MBOX_EVENT |
7868 GEN6_PM_THERMAL_EVENT |
7869 GEN6_PM_RP_DOWN_TIMEOUT |
7870 GEN6_PM_RP_UP_THRESHOLD |
7871 GEN6_PM_RP_DOWN_THRESHOLD |
7872 GEN6_PM_RP_UP_EI_EXPIRED |
7873 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07007874 spin_lock_irq(&dev_priv->rps_lock);
7875 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007876 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007877 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007878 /* enable all PM interrupts */
7879 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00007880
Ben Widawskyfcca7922011-04-25 11:23:07 -07007881 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007882 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00007883}
7884
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007885void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
7886{
7887 int min_freq = 15;
7888 int gpu_freq, ia_freq, max_ia_freq;
7889 int scaling_factor = 180;
7890
7891 max_ia_freq = cpufreq_quick_get_max(0);
7892 /*
7893 * Default to measured freq if none found, PCU will ensure we don't go
7894 * over
7895 */
7896 if (!max_ia_freq)
7897 max_ia_freq = tsc_khz;
7898
7899 /* Convert from kHz to MHz */
7900 max_ia_freq /= 1000;
7901
7902 mutex_lock(&dev_priv->dev->struct_mutex);
7903
7904 /*
7905 * For each potential GPU frequency, load a ring frequency we'd like
7906 * to use for memory access. We do this by specifying the IA frequency
7907 * the PCU should use as a reference to determine the ring frequency.
7908 */
7909 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
7910 gpu_freq--) {
7911 int diff = dev_priv->max_delay - gpu_freq;
7912
7913 /*
7914 * For GPU frequencies less than 750MHz, just use the lowest
7915 * ring freq.
7916 */
7917 if (gpu_freq < min_freq)
7918 ia_freq = 800;
7919 else
7920 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7921 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7922
7923 I915_WRITE(GEN6_PCODE_DATA,
7924 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
7925 gpu_freq);
7926 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
7927 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7928 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
7929 GEN6_PCODE_READY) == 0, 10)) {
7930 DRM_ERROR("pcode write of freq table timed out\n");
7931 continue;
7932 }
7933 }
7934
7935 mutex_unlock(&dev_priv->dev->struct_mutex);
7936}
7937
Jesse Barnes6067aae2011-04-28 15:04:31 -07007938static void ironlake_init_clock_gating(struct drm_device *dev)
7939{
7940 struct drm_i915_private *dev_priv = dev->dev_private;
7941 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7942
7943 /* Required for FBC */
7944 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
7945 DPFCRUNIT_CLOCK_GATE_DISABLE |
7946 DPFDUNIT_CLOCK_GATE_DISABLE;
7947 /* Required for CxSR */
7948 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
7949
7950 I915_WRITE(PCH_3DCGDIS0,
7951 MARIUNIT_CLOCK_GATE_DISABLE |
7952 SVSMUNIT_CLOCK_GATE_DISABLE);
7953 I915_WRITE(PCH_3DCGDIS1,
7954 VFMUNIT_CLOCK_GATE_DISABLE);
7955
7956 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7957
7958 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007959 * According to the spec the following bits should be set in
7960 * order to enable memory self-refresh
7961 * The bit 22/21 of 0x42004
7962 * The bit 5 of 0x42020
7963 * The bit 15 of 0x45000
7964 */
7965 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7966 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7967 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7968 I915_WRITE(ILK_DSPCLK_GATE,
7969 (I915_READ(ILK_DSPCLK_GATE) |
7970 ILK_DPARB_CLK_GATE));
7971 I915_WRITE(DISP_ARB_CTL,
7972 (I915_READ(DISP_ARB_CTL) |
7973 DISP_FBC_WM_DIS));
7974 I915_WRITE(WM3_LP_ILK, 0);
7975 I915_WRITE(WM2_LP_ILK, 0);
7976 I915_WRITE(WM1_LP_ILK, 0);
7977
7978 /*
7979 * Based on the document from hardware guys the following bits
7980 * should be set unconditionally in order to enable FBC.
7981 * The bit 22 of 0x42000
7982 * The bit 22 of 0x42004
7983 * The bit 7,8,9 of 0x42020.
7984 */
7985 if (IS_IRONLAKE_M(dev)) {
7986 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7987 I915_READ(ILK_DISPLAY_CHICKEN1) |
7988 ILK_FBCQ_DIS);
7989 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7990 I915_READ(ILK_DISPLAY_CHICKEN2) |
7991 ILK_DPARB_GATE);
7992 I915_WRITE(ILK_DSPCLK_GATE,
7993 I915_READ(ILK_DSPCLK_GATE) |
7994 ILK_DPFC_DIS1 |
7995 ILK_DPFC_DIS2 |
7996 ILK_CLK_FBC);
7997 }
7998
7999 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8000 I915_READ(ILK_DISPLAY_CHICKEN2) |
8001 ILK_ELPIN_409_SELECT);
8002 I915_WRITE(_3D_CHICKEN2,
8003 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8004 _3D_CHICKEN2_WM_READ_PIPELINED);
8005}
8006
8007static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008008{
8009 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008010 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008011 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8012
8013 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008014
Jesse Barnes6067aae2011-04-28 15:04:31 -07008015 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8016 I915_READ(ILK_DISPLAY_CHICKEN2) |
8017 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008018
Jesse Barnes6067aae2011-04-28 15:04:31 -07008019 I915_WRITE(WM3_LP_ILK, 0);
8020 I915_WRITE(WM2_LP_ILK, 0);
8021 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008022
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008023 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008024 * According to the spec the following bits should be
8025 * set in order to enable memory self-refresh and fbc:
8026 * The bit21 and bit22 of 0x42000
8027 * The bit21 and bit22 of 0x42004
8028 * The bit5 and bit7 of 0x42020
8029 * The bit14 of 0x70180
8030 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008031 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008032 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8033 I915_READ(ILK_DISPLAY_CHICKEN1) |
8034 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8035 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8036 I915_READ(ILK_DISPLAY_CHICKEN2) |
8037 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8038 I915_WRITE(ILK_DSPCLK_GATE,
8039 I915_READ(ILK_DSPCLK_GATE) |
8040 ILK_DPARB_CLK_GATE |
8041 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008042
Keith Packardd74362c2011-07-28 14:47:14 -07008043 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008044 I915_WRITE(DSPCNTR(pipe),
8045 I915_READ(DSPCNTR(pipe)) |
8046 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008047 intel_flush_display_plane(dev_priv, pipe);
8048 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008049}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008050
Jesse Barnes28963a32011-05-11 09:42:30 -07008051static void ivybridge_init_clock_gating(struct drm_device *dev)
8052{
8053 struct drm_i915_private *dev_priv = dev->dev_private;
8054 int pipe;
8055 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008056
Jesse Barnes28963a32011-05-11 09:42:30 -07008057 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008058
Jesse Barnes28963a32011-05-11 09:42:30 -07008059 I915_WRITE(WM3_LP_ILK, 0);
8060 I915_WRITE(WM2_LP_ILK, 0);
8061 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008062
Jesse Barnes28963a32011-05-11 09:42:30 -07008063 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008064
Keith Packardd74362c2011-07-28 14:47:14 -07008065 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07008066 I915_WRITE(DSPCNTR(pipe),
8067 I915_READ(DSPCNTR(pipe)) |
8068 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008069 intel_flush_display_plane(dev_priv, pipe);
8070 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008071}
Eric Anholt67e92af2010-11-06 14:53:33 -07008072
Jesse Barnes6067aae2011-04-28 15:04:31 -07008073static void g4x_init_clock_gating(struct drm_device *dev)
8074{
8075 struct drm_i915_private *dev_priv = dev->dev_private;
8076 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00008077
Jesse Barnes6067aae2011-04-28 15:04:31 -07008078 I915_WRITE(RENCLK_GATE_D1, 0);
8079 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8080 GS_UNIT_CLOCK_GATE_DISABLE |
8081 CL_UNIT_CLOCK_GATE_DISABLE);
8082 I915_WRITE(RAMCLK_GATE_D, 0);
8083 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8084 OVRUNIT_CLOCK_GATE_DISABLE |
8085 OVCUNIT_CLOCK_GATE_DISABLE;
8086 if (IS_GM45(dev))
8087 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8088 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
8089}
Yuanhan Liu13982612010-12-15 15:42:31 +08008090
Jesse Barnes6067aae2011-04-28 15:04:31 -07008091static void crestline_init_clock_gating(struct drm_device *dev)
8092{
8093 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08008094
Jesse Barnes6067aae2011-04-28 15:04:31 -07008095 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8096 I915_WRITE(RENCLK_GATE_D2, 0);
8097 I915_WRITE(DSPCLK_GATE_D, 0);
8098 I915_WRITE(RAMCLK_GATE_D, 0);
8099 I915_WRITE16(DEUC, 0);
8100}
Jesse Barnes652c3932009-08-17 13:31:43 -07008101
Jesse Barnes6067aae2011-04-28 15:04:31 -07008102static void broadwater_init_clock_gating(struct drm_device *dev)
8103{
8104 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008105
Jesse Barnes6067aae2011-04-28 15:04:31 -07008106 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8107 I965_RCC_CLOCK_GATE_DISABLE |
8108 I965_RCPB_CLOCK_GATE_DISABLE |
8109 I965_ISC_CLOCK_GATE_DISABLE |
8110 I965_FBC_CLOCK_GATE_DISABLE);
8111 I915_WRITE(RENCLK_GATE_D2, 0);
8112}
Jesse Barnes652c3932009-08-17 13:31:43 -07008113
Jesse Barnes6067aae2011-04-28 15:04:31 -07008114static void gen3_init_clock_gating(struct drm_device *dev)
8115{
8116 struct drm_i915_private *dev_priv = dev->dev_private;
8117 u32 dstate = I915_READ(D_STATE);
8118
8119 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8120 DSTATE_DOT_CLOCK_GATING;
8121 I915_WRITE(D_STATE, dstate);
8122}
8123
8124static void i85x_init_clock_gating(struct drm_device *dev)
8125{
8126 struct drm_i915_private *dev_priv = dev->dev_private;
8127
8128 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
8129}
8130
8131static void i830_init_clock_gating(struct drm_device *dev)
8132{
8133 struct drm_i915_private *dev_priv = dev->dev_private;
8134
8135 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07008136}
8137
Jesse Barnes645c62a2011-05-11 09:49:31 -07008138static void ibx_init_clock_gating(struct drm_device *dev)
8139{
8140 struct drm_i915_private *dev_priv = dev->dev_private;
8141
8142 /*
8143 * On Ibex Peak and Cougar Point, we need to disable clock
8144 * gating for the panel power sequencer or it will fail to
8145 * start up when no ports are active.
8146 */
8147 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8148}
8149
8150static void cpt_init_clock_gating(struct drm_device *dev)
8151{
8152 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008153 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07008154
8155 /*
8156 * On Ibex Peak and Cougar Point, we need to disable clock
8157 * gating for the panel power sequencer or it will fail to
8158 * start up when no ports are active.
8159 */
8160 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8161 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8162 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008163 /* Without this, mode sets may fail silently on FDI */
8164 for_each_pipe(pipe)
8165 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008166}
8167
Chris Wilsonac668082011-02-09 16:15:32 +00008168static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00008169{
8170 struct drm_i915_private *dev_priv = dev->dev_private;
8171
8172 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008173 i915_gem_object_unpin(dev_priv->renderctx);
8174 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008175 dev_priv->renderctx = NULL;
8176 }
8177
8178 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008179 i915_gem_object_unpin(dev_priv->pwrctx);
8180 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008181 dev_priv->pwrctx = NULL;
8182 }
8183}
8184
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008185static void ironlake_disable_rc6(struct drm_device *dev)
8186{
8187 struct drm_i915_private *dev_priv = dev->dev_private;
8188
Chris Wilsonac668082011-02-09 16:15:32 +00008189 if (I915_READ(PWRCTXA)) {
8190 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
8191 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
8192 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
8193 50);
8194
8195 I915_WRITE(PWRCTXA, 0);
8196 POSTING_READ(PWRCTXA);
8197
8198 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
8199 POSTING_READ(RSTDBYCTL);
8200 }
8201
Chris Wilson99507302011-02-24 09:42:52 +00008202 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00008203}
8204
8205static int ironlake_setup_rc6(struct drm_device *dev)
8206{
8207 struct drm_i915_private *dev_priv = dev->dev_private;
8208
8209 if (dev_priv->renderctx == NULL)
8210 dev_priv->renderctx = intel_alloc_context_page(dev);
8211 if (!dev_priv->renderctx)
8212 return -ENOMEM;
8213
8214 if (dev_priv->pwrctx == NULL)
8215 dev_priv->pwrctx = intel_alloc_context_page(dev);
8216 if (!dev_priv->pwrctx) {
8217 ironlake_teardown_rc6(dev);
8218 return -ENOMEM;
8219 }
8220
8221 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008222}
8223
8224void ironlake_enable_rc6(struct drm_device *dev)
8225{
8226 struct drm_i915_private *dev_priv = dev->dev_private;
8227 int ret;
8228
Chris Wilsonac668082011-02-09 16:15:32 +00008229 /* rc6 disabled by default due to repeated reports of hanging during
8230 * boot and resume.
8231 */
8232 if (!i915_enable_rc6)
8233 return;
8234
Ben Widawsky2c34b852011-03-19 18:14:26 -07008235 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008236 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008237 if (ret) {
8238 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008239 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07008240 }
Chris Wilsonac668082011-02-09 16:15:32 +00008241
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008242 /*
8243 * GPU can automatically power down the render unit if given a page
8244 * to save state.
8245 */
8246 ret = BEGIN_LP_RING(6);
8247 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00008248 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008249 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008250 return;
8251 }
Chris Wilsonac668082011-02-09 16:15:32 +00008252
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008253 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
8254 OUT_RING(MI_SET_CONTEXT);
8255 OUT_RING(dev_priv->renderctx->gtt_offset |
8256 MI_MM_SPACE_GTT |
8257 MI_SAVE_EXT_STATE_EN |
8258 MI_RESTORE_EXT_STATE_EN |
8259 MI_RESTORE_INHIBIT);
8260 OUT_RING(MI_SUSPEND_FLUSH);
8261 OUT_RING(MI_NOOP);
8262 OUT_RING(MI_FLUSH);
8263 ADVANCE_LP_RING();
8264
Ben Widawsky4a246cf2011-03-19 18:14:28 -07008265 /*
8266 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
8267 * does an implicit flush, combined with MI_FLUSH above, it should be
8268 * safe to assume that renderctx is valid
8269 */
8270 ret = intel_wait_ring_idle(LP_RING(dev_priv));
8271 if (ret) {
8272 DRM_ERROR("failed to enable ironlake power power savings\n");
8273 ironlake_teardown_rc6(dev);
8274 mutex_unlock(&dev->struct_mutex);
8275 return;
8276 }
8277
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008278 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
8279 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008280 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008281}
8282
Jesse Barnes645c62a2011-05-11 09:49:31 -07008283void intel_init_clock_gating(struct drm_device *dev)
8284{
8285 struct drm_i915_private *dev_priv = dev->dev_private;
8286
8287 dev_priv->display.init_clock_gating(dev);
8288
8289 if (dev_priv->display.init_pch_clock_gating)
8290 dev_priv->display.init_pch_clock_gating(dev);
8291}
Chris Wilsonac668082011-02-09 16:15:32 +00008292
Jesse Barnese70236a2009-09-21 10:42:27 -07008293/* Set up chip specific display functions */
8294static void intel_init_display(struct drm_device *dev)
8295{
8296 struct drm_i915_private *dev_priv = dev->dev_private;
8297
8298 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07008299 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008300 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008301 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008302 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008303 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07008304 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008305 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008306 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008307 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008308
Adam Jacksonee5382a2010-04-23 11:17:39 -04008309 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08008310 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08008311 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
8312 dev_priv->display.enable_fbc = ironlake_enable_fbc;
8313 dev_priv->display.disable_fbc = ironlake_disable_fbc;
8314 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07008315 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
8316 dev_priv->display.enable_fbc = g4x_enable_fbc;
8317 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008318 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008319 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
8320 dev_priv->display.enable_fbc = i8xx_enable_fbc;
8321 dev_priv->display.disable_fbc = i8xx_disable_fbc;
8322 }
Jesse Barnes74dff282009-09-14 15:39:40 -07008323 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07008324 }
8325
8326 /* Returns the core display clock speed */
Akshay Joshi0206e352011-08-16 15:34:10 -04008327 if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008328 dev_priv->display.get_display_clock_speed =
8329 i945_get_display_clock_speed;
8330 else if (IS_I915G(dev))
8331 dev_priv->display.get_display_clock_speed =
8332 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008333 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008334 dev_priv->display.get_display_clock_speed =
8335 i9xx_misc_get_display_clock_speed;
8336 else if (IS_I915GM(dev))
8337 dev_priv->display.get_display_clock_speed =
8338 i915gm_get_display_clock_speed;
8339 else if (IS_I865G(dev))
8340 dev_priv->display.get_display_clock_speed =
8341 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008342 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008343 dev_priv->display.get_display_clock_speed =
8344 i855_get_display_clock_speed;
8345 else /* 852, 830 */
8346 dev_priv->display.get_display_clock_speed =
8347 i830_get_display_clock_speed;
8348
8349 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008350 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes645c62a2011-05-11 09:49:31 -07008351 if (HAS_PCH_IBX(dev))
8352 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
8353 else if (HAS_PCH_CPT(dev))
8354 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
8355
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008356 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008357 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
8358 dev_priv->display.update_wm = ironlake_update_wm;
8359 else {
8360 DRM_DEBUG_KMS("Failed to get proper latency. "
8361 "Disable CxSR\n");
8362 dev_priv->display.update_wm = NULL;
8363 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008364 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008365 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008366 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008367 } else if (IS_GEN6(dev)) {
8368 if (SNB_READ_WM0_LATENCY()) {
8369 dev_priv->display.update_wm = sandybridge_update_wm;
8370 } else {
8371 DRM_DEBUG_KMS("Failed to read display plane latency. "
8372 "Disable CxSR\n");
8373 dev_priv->display.update_wm = NULL;
8374 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008375 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008376 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008377 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008378 } else if (IS_IVYBRIDGE(dev)) {
8379 /* FIXME: detect B0+ stepping and use auto training */
8380 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008381 if (SNB_READ_WM0_LATENCY()) {
8382 dev_priv->display.update_wm = sandybridge_update_wm;
8383 } else {
8384 DRM_DEBUG_KMS("Failed to read display plane latency. "
8385 "Disable CxSR\n");
8386 dev_priv->display.update_wm = NULL;
8387 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008388 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008389 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008390 } else
8391 dev_priv->display.update_wm = NULL;
8392 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08008393 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08008394 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08008395 dev_priv->fsb_freq,
8396 dev_priv->mem_freq)) {
8397 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08008398 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08008399 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04008400 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08008401 dev_priv->fsb_freq, dev_priv->mem_freq);
8402 /* Disable CxSR and never update its watermark again */
8403 pineview_disable_cxsr(dev);
8404 dev_priv->display.update_wm = NULL;
8405 } else
8406 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10008407 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008408 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008409 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008410 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008411 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
8412 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008413 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008414 if (IS_CRESTLINE(dev))
8415 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
8416 else if (IS_BROADWATER(dev))
8417 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8418 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008419 dev_priv->display.update_wm = i9xx_update_wm;
8420 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008421 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8422 } else if (IS_I865G(dev)) {
8423 dev_priv->display.update_wm = i830_update_wm;
8424 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8425 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008426 } else if (IS_I85X(dev)) {
8427 dev_priv->display.update_wm = i9xx_update_wm;
8428 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008429 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07008430 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04008431 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008432 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008433 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008434 dev_priv->display.get_fifo_size = i845_get_fifo_size;
8435 else
8436 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07008437 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008438
8439 /* Default just returns -ENODEV to indicate unsupported */
8440 dev_priv->display.queue_flip = intel_default_queue_flip;
8441
8442 switch (INTEL_INFO(dev)->gen) {
8443 case 2:
8444 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8445 break;
8446
8447 case 3:
8448 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8449 break;
8450
8451 case 4:
8452 case 5:
8453 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8454 break;
8455
8456 case 6:
8457 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8458 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008459 case 7:
8460 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8461 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008462 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008463}
8464
Jesse Barnesb690e962010-07-19 13:53:12 -07008465/*
8466 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8467 * resume, or other times. This quirk makes sure that's the case for
8468 * affected systems.
8469 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008470static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008471{
8472 struct drm_i915_private *dev_priv = dev->dev_private;
8473
8474 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8475 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
8476}
8477
Keith Packard435793d2011-07-12 14:56:22 -07008478/*
8479 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8480 */
8481static void quirk_ssc_force_disable(struct drm_device *dev)
8482{
8483 struct drm_i915_private *dev_priv = dev->dev_private;
8484 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
8485}
8486
Jesse Barnesb690e962010-07-19 13:53:12 -07008487struct intel_quirk {
8488 int device;
8489 int subsystem_vendor;
8490 int subsystem_device;
8491 void (*hook)(struct drm_device *dev);
8492};
8493
8494struct intel_quirk intel_quirks[] = {
8495 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
8496 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
8497 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008498 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008499
8500 /* Thinkpad R31 needs pipe A force quirk */
8501 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
8502 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8503 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8504
8505 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
8506 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
8507 /* ThinkPad X40 needs pipe A force quirk */
8508
8509 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8510 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8511
8512 /* 855 & before need to leave pipe A & dpll A up */
8513 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8514 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008515
8516 /* Lenovo U160 cannot use SSC on LVDS */
8517 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008518
8519 /* Sony Vaio Y cannot use SSC on LVDS */
8520 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Jesse Barnesb690e962010-07-19 13:53:12 -07008521};
8522
8523static void intel_init_quirks(struct drm_device *dev)
8524{
8525 struct pci_dev *d = dev->pdev;
8526 int i;
8527
8528 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8529 struct intel_quirk *q = &intel_quirks[i];
8530
8531 if (d->device == q->device &&
8532 (d->subsystem_vendor == q->subsystem_vendor ||
8533 q->subsystem_vendor == PCI_ANY_ID) &&
8534 (d->subsystem_device == q->subsystem_device ||
8535 q->subsystem_device == PCI_ANY_ID))
8536 q->hook(dev);
8537 }
8538}
8539
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008540/* Disable the VGA plane that we never use */
8541static void i915_disable_vga(struct drm_device *dev)
8542{
8543 struct drm_i915_private *dev_priv = dev->dev_private;
8544 u8 sr1;
8545 u32 vga_reg;
8546
8547 if (HAS_PCH_SPLIT(dev))
8548 vga_reg = CPU_VGACNTRL;
8549 else
8550 vga_reg = VGACNTRL;
8551
8552 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
8553 outb(1, VGA_SR_INDEX);
8554 sr1 = inb(VGA_SR_DATA);
8555 outb(sr1 | 1<<5, VGA_SR_DATA);
8556 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8557 udelay(300);
8558
8559 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8560 POSTING_READ(vga_reg);
8561}
8562
Jesse Barnes79e53942008-11-07 14:24:08 -08008563void intel_modeset_init(struct drm_device *dev)
8564{
Jesse Barnes652c3932009-08-17 13:31:43 -07008565 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008566 int i;
8567
8568 drm_mode_config_init(dev);
8569
8570 dev->mode_config.min_width = 0;
8571 dev->mode_config.min_height = 0;
8572
8573 dev->mode_config.funcs = (void *)&intel_mode_funcs;
8574
Jesse Barnesb690e962010-07-19 13:53:12 -07008575 intel_init_quirks(dev);
8576
Jesse Barnese70236a2009-09-21 10:42:27 -07008577 intel_init_display(dev);
8578
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008579 if (IS_GEN2(dev)) {
8580 dev->mode_config.max_width = 2048;
8581 dev->mode_config.max_height = 2048;
8582 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008583 dev->mode_config.max_width = 4096;
8584 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008585 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008586 dev->mode_config.max_width = 8192;
8587 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008588 }
Chris Wilson35c30472010-12-22 14:07:12 +00008589 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008590
Zhao Yakui28c97732009-10-09 11:39:41 +08008591 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008592 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008593
Dave Airliea3524f12010-06-06 18:59:41 +10008594 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008595 intel_crtc_init(dev, i);
8596 }
8597
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008598 /* Just disable it once at startup */
8599 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008600 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008601
Jesse Barnes645c62a2011-05-11 09:49:31 -07008602 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008603
Jesse Barnes7648fa92010-05-20 14:28:11 -07008604 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08008605 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008606 intel_init_emon(dev);
8607 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08008608
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008609 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008610 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008611 gen6_update_ring_freq(dev_priv);
8612 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008613
Jesse Barnes652c3932009-08-17 13:31:43 -07008614 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
8615 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
8616 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008617}
8618
8619void intel_modeset_gem_init(struct drm_device *dev)
8620{
8621 if (IS_IRONLAKE_M(dev))
8622 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008623
8624 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008625}
8626
8627void intel_modeset_cleanup(struct drm_device *dev)
8628{
Jesse Barnes652c3932009-08-17 13:31:43 -07008629 struct drm_i915_private *dev_priv = dev->dev_private;
8630 struct drm_crtc *crtc;
8631 struct intel_crtc *intel_crtc;
8632
Keith Packardf87ea762010-10-03 19:36:26 -07008633 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008634 mutex_lock(&dev->struct_mutex);
8635
Jesse Barnes723bfd72010-10-07 16:01:13 -07008636 intel_unregister_dsm_handler();
8637
8638
Jesse Barnes652c3932009-08-17 13:31:43 -07008639 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8640 /* Skip inactive CRTCs */
8641 if (!crtc->fb)
8642 continue;
8643
8644 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008645 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008646 }
8647
Chris Wilson973d04f2011-07-08 12:22:37 +01008648 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008649
Jesse Barnesf97108d2010-01-29 11:27:07 -08008650 if (IS_IRONLAKE_M(dev))
8651 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008652 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008653 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008654
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008655 if (IS_IRONLAKE_M(dev))
8656 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008657
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008658 mutex_unlock(&dev->struct_mutex);
8659
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008660 /* Disable the irq before mode object teardown, for the irq might
8661 * enqueue unpin/hotplug work. */
8662 drm_irq_uninstall(dev);
8663 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008664 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008665
Chris Wilson1630fe72011-07-08 12:22:42 +01008666 /* flush any delayed tasks or pending work */
8667 flush_scheduled_work();
8668
Daniel Vetter3dec0092010-08-20 21:40:52 +02008669 /* Shut off idle work before the crtcs get freed. */
8670 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8671 intel_crtc = to_intel_crtc(crtc);
8672 del_timer_sync(&intel_crtc->idle_timer);
8673 }
8674 del_timer_sync(&dev_priv->idle_timer);
8675 cancel_work_sync(&dev_priv->idle_work);
8676
Jesse Barnes79e53942008-11-07 14:24:08 -08008677 drm_mode_config_cleanup(dev);
8678}
8679
Dave Airlie28d52042009-09-21 14:33:58 +10008680/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008681 * Return which encoder is currently attached for connector.
8682 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008683struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008684{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008685 return &intel_attached_encoder(connector)->base;
8686}
Jesse Barnes79e53942008-11-07 14:24:08 -08008687
Chris Wilsondf0e9242010-09-09 16:20:55 +01008688void intel_connector_attach_encoder(struct intel_connector *connector,
8689 struct intel_encoder *encoder)
8690{
8691 connector->encoder = encoder;
8692 drm_mode_connector_attach_encoder(&connector->base,
8693 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008694}
Dave Airlie28d52042009-09-21 14:33:58 +10008695
8696/*
8697 * set vga decode state - true == enable VGA decode
8698 */
8699int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8700{
8701 struct drm_i915_private *dev_priv = dev->dev_private;
8702 u16 gmch_ctrl;
8703
8704 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8705 if (state)
8706 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8707 else
8708 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8709 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8710 return 0;
8711}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008712
8713#ifdef CONFIG_DEBUG_FS
8714#include <linux/seq_file.h>
8715
8716struct intel_display_error_state {
8717 struct intel_cursor_error_state {
8718 u32 control;
8719 u32 position;
8720 u32 base;
8721 u32 size;
8722 } cursor[2];
8723
8724 struct intel_pipe_error_state {
8725 u32 conf;
8726 u32 source;
8727
8728 u32 htotal;
8729 u32 hblank;
8730 u32 hsync;
8731 u32 vtotal;
8732 u32 vblank;
8733 u32 vsync;
8734 } pipe[2];
8735
8736 struct intel_plane_error_state {
8737 u32 control;
8738 u32 stride;
8739 u32 size;
8740 u32 pos;
8741 u32 addr;
8742 u32 surface;
8743 u32 tile_offset;
8744 } plane[2];
8745};
8746
8747struct intel_display_error_state *
8748intel_display_capture_error_state(struct drm_device *dev)
8749{
Akshay Joshi0206e352011-08-16 15:34:10 -04008750 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008751 struct intel_display_error_state *error;
8752 int i;
8753
8754 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8755 if (error == NULL)
8756 return NULL;
8757
8758 for (i = 0; i < 2; i++) {
8759 error->cursor[i].control = I915_READ(CURCNTR(i));
8760 error->cursor[i].position = I915_READ(CURPOS(i));
8761 error->cursor[i].base = I915_READ(CURBASE(i));
8762
8763 error->plane[i].control = I915_READ(DSPCNTR(i));
8764 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8765 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04008766 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008767 error->plane[i].addr = I915_READ(DSPADDR(i));
8768 if (INTEL_INFO(dev)->gen >= 4) {
8769 error->plane[i].surface = I915_READ(DSPSURF(i));
8770 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8771 }
8772
8773 error->pipe[i].conf = I915_READ(PIPECONF(i));
8774 error->pipe[i].source = I915_READ(PIPESRC(i));
8775 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8776 error->pipe[i].hblank = I915_READ(HBLANK(i));
8777 error->pipe[i].hsync = I915_READ(HSYNC(i));
8778 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8779 error->pipe[i].vblank = I915_READ(VBLANK(i));
8780 error->pipe[i].vsync = I915_READ(VSYNC(i));
8781 }
8782
8783 return error;
8784}
8785
8786void
8787intel_display_print_error_state(struct seq_file *m,
8788 struct drm_device *dev,
8789 struct intel_display_error_state *error)
8790{
8791 int i;
8792
8793 for (i = 0; i < 2; i++) {
8794 seq_printf(m, "Pipe [%d]:\n", i);
8795 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8796 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8797 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8798 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8799 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8800 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8801 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8802 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8803
8804 seq_printf(m, "Plane [%d]:\n", i);
8805 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8806 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8807 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8808 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8809 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8810 if (INTEL_INFO(dev)->gen >= 4) {
8811 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8812 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8813 }
8814
8815 seq_printf(m, "Cursor [%d]:\n", i);
8816 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8817 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8818 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8819 }
8820}
8821#endif